1dc7e38acSHans Petter Selasky /*- 21c807f67SHans Petter Selasky * Copyright (c) 2013-2017, Mellanox Technologies, Ltd. All rights reserved. 3dc7e38acSHans Petter Selasky * 4dc7e38acSHans Petter Selasky * Redistribution and use in source and binary forms, with or without 5dc7e38acSHans Petter Selasky * modification, are permitted provided that the following conditions 6dc7e38acSHans Petter Selasky * are met: 7dc7e38acSHans Petter Selasky * 1. Redistributions of source code must retain the above copyright 8dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer. 9dc7e38acSHans Petter Selasky * 2. Redistributions in binary form must reproduce the above copyright 10dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer in the 11dc7e38acSHans Petter Selasky * documentation and/or other materials provided with the distribution. 12dc7e38acSHans Petter Selasky * 13dc7e38acSHans Petter Selasky * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND 14dc7e38acSHans Petter Selasky * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 15dc7e38acSHans Petter Selasky * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 16dc7e38acSHans Petter Selasky * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 17dc7e38acSHans Petter Selasky * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 18dc7e38acSHans Petter Selasky * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 19dc7e38acSHans Petter Selasky * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 20dc7e38acSHans Petter Selasky * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 21dc7e38acSHans Petter Selasky * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 22dc7e38acSHans Petter Selasky * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 23dc7e38acSHans Petter Selasky * SUCH DAMAGE. 24dc7e38acSHans Petter Selasky * 25dc7e38acSHans Petter Selasky * $FreeBSD$ 26dc7e38acSHans Petter Selasky */ 27dc7e38acSHans Petter Selasky 28dc7e38acSHans Petter Selasky #ifndef MLX5_DRIVER_H 29dc7e38acSHans Petter Selasky #define MLX5_DRIVER_H 30dc7e38acSHans Petter Selasky 3138535d6cSHans Petter Selasky #include "opt_ratelimit.h" 3238535d6cSHans Petter Selasky 33dc7e38acSHans Petter Selasky #include <linux/kernel.h> 34dc7e38acSHans Petter Selasky #include <linux/completion.h> 35dc7e38acSHans Petter Selasky #include <linux/pci.h> 36dc7e38acSHans Petter Selasky #include <linux/cache.h> 37dc7e38acSHans Petter Selasky #include <linux/rbtree.h> 3876a5241fSHans Petter Selasky #include <linux/if_ether.h> 39dc7e38acSHans Petter Selasky #include <linux/semaphore.h> 40dc7e38acSHans Petter Selasky #include <linux/slab.h> 41dc7e38acSHans Petter Selasky #include <linux/vmalloc.h> 42dc7e38acSHans Petter Selasky #include <linux/radix-tree.h> 43dc7e38acSHans Petter Selasky 44dc7e38acSHans Petter Selasky #include <dev/mlx5/device.h> 45dc7e38acSHans Petter Selasky #include <dev/mlx5/doorbell.h> 46788333d9SHans Petter Selasky #include <dev/mlx5/srq.h> 47dc7e38acSHans Petter Selasky 48cb4e4a6eSHans Petter Selasky #define MLX5_QCOUNTER_SETS_NETDEV 64 4944a03e91SHans Petter Selasky #define MLX5_MAX_NUMBER_OF_VFS 128 50cb4e4a6eSHans Petter Selasky 51dc7e38acSHans Petter Selasky enum { 52dc7e38acSHans Petter Selasky MLX5_BOARD_ID_LEN = 64, 53dc7e38acSHans Petter Selasky MLX5_MAX_NAME_LEN = 16, 54dc7e38acSHans Petter Selasky }; 55dc7e38acSHans Petter Selasky 56dc7e38acSHans Petter Selasky enum { 57cb4e4a6eSHans Petter Selasky MLX5_CMD_TIMEOUT_MSEC = 8 * 60 * 1000, 58dc7e38acSHans Petter Selasky MLX5_CMD_WQ_MAX_NAME = 32, 59dc7e38acSHans Petter Selasky }; 60dc7e38acSHans Petter Selasky 61dc7e38acSHans Petter Selasky enum { 62dc7e38acSHans Petter Selasky CMD_OWNER_SW = 0x0, 63dc7e38acSHans Petter Selasky CMD_OWNER_HW = 0x1, 64dc7e38acSHans Petter Selasky CMD_STATUS_SUCCESS = 0, 65dc7e38acSHans Petter Selasky }; 66dc7e38acSHans Petter Selasky 67dc7e38acSHans Petter Selasky enum mlx5_sqp_t { 68dc7e38acSHans Petter Selasky MLX5_SQP_SMI = 0, 69dc7e38acSHans Petter Selasky MLX5_SQP_GSI = 1, 70dc7e38acSHans Petter Selasky MLX5_SQP_IEEE_1588 = 2, 71dc7e38acSHans Petter Selasky MLX5_SQP_SNIFFER = 3, 72dc7e38acSHans Petter Selasky MLX5_SQP_SYNC_UMR = 4, 73dc7e38acSHans Petter Selasky }; 74dc7e38acSHans Petter Selasky 75dc7e38acSHans Petter Selasky enum { 76dc7e38acSHans Petter Selasky MLX5_MAX_PORTS = 2, 77dc7e38acSHans Petter Selasky }; 78dc7e38acSHans Petter Selasky 79dc7e38acSHans Petter Selasky enum { 80dc7e38acSHans Petter Selasky MLX5_EQ_VEC_PAGES = 0, 81dc7e38acSHans Petter Selasky MLX5_EQ_VEC_CMD = 1, 82dc7e38acSHans Petter Selasky MLX5_EQ_VEC_ASYNC = 2, 83dc7e38acSHans Petter Selasky MLX5_EQ_VEC_COMP_BASE, 84dc7e38acSHans Petter Selasky }; 85dc7e38acSHans Petter Selasky 86dc7e38acSHans Petter Selasky enum { 87dc7e38acSHans Petter Selasky MLX5_MAX_IRQ_NAME = 32 88dc7e38acSHans Petter Selasky }; 89dc7e38acSHans Petter Selasky 90dc7e38acSHans Petter Selasky enum { 91cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_OFF = 16, 92cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_NONE = 0 << MLX5_ATOMIC_MODE_OFF, 93cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_IB_COMP = 1 << MLX5_ATOMIC_MODE_OFF, 94cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_CX = 2 << MLX5_ATOMIC_MODE_OFF, 95cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_8B = 3 << MLX5_ATOMIC_MODE_OFF, 96cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_16B = 4 << MLX5_ATOMIC_MODE_OFF, 97cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_32B = 5 << MLX5_ATOMIC_MODE_OFF, 98cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_64B = 6 << MLX5_ATOMIC_MODE_OFF, 99cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_128B = 7 << MLX5_ATOMIC_MODE_OFF, 100cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_256B = 8 << MLX5_ATOMIC_MODE_OFF, 101cb4e4a6eSHans Petter Selasky }; 102cb4e4a6eSHans Petter Selasky 103cb4e4a6eSHans Petter Selasky enum { 104cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_OFF = 20, 105cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_NONE = 0 << MLX5_ATOMIC_MODE_DCT_OFF, 106cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_IB_COMP = 1 << MLX5_ATOMIC_MODE_DCT_OFF, 107cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_CX = 2 << MLX5_ATOMIC_MODE_DCT_OFF, 108cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_8B = 3 << MLX5_ATOMIC_MODE_DCT_OFF, 109cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_16B = 4 << MLX5_ATOMIC_MODE_DCT_OFF, 110cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_32B = 5 << MLX5_ATOMIC_MODE_DCT_OFF, 111cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_64B = 6 << MLX5_ATOMIC_MODE_DCT_OFF, 112cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_128B = 7 << MLX5_ATOMIC_MODE_DCT_OFF, 113cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_256B = 8 << MLX5_ATOMIC_MODE_DCT_OFF, 114cb4e4a6eSHans Petter Selasky }; 115cb4e4a6eSHans Petter Selasky 116cb4e4a6eSHans Petter Selasky enum { 117cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0, 118cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1, 119cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_MASKED_CMP_SWAP = 1 << 2, 120cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_MASKED_FETCH_ADD = 1 << 3, 121dc7e38acSHans Petter Selasky }; 122dc7e38acSHans Petter Selasky 123dc7e38acSHans Petter Selasky enum { 124*ed0cee0bSHans Petter Selasky MLX5_REG_QPTS = 0x4002, 125dc7e38acSHans Petter Selasky MLX5_REG_QETCR = 0x4005, 126dc7e38acSHans Petter Selasky MLX5_REG_QPDP = 0x4007, 127dc7e38acSHans Petter Selasky MLX5_REG_QTCT = 0x400A, 128*ed0cee0bSHans Petter Selasky MLX5_REG_QPDPM = 0x4013, 129cb022443SHans Petter Selasky MLX5_REG_QHLL = 0x4016, 130*ed0cee0bSHans Petter Selasky MLX5_REG_QCAM = 0x4019, 131cb4e4a6eSHans Petter Selasky MLX5_REG_DCBX_PARAM = 0x4020, 132cb4e4a6eSHans Petter Selasky MLX5_REG_DCBX_APP = 0x4021, 133dc7e38acSHans Petter Selasky MLX5_REG_PCAP = 0x5001, 134dc7e38acSHans Petter Selasky MLX5_REG_PMTU = 0x5003, 135dc7e38acSHans Petter Selasky MLX5_REG_PTYS = 0x5004, 136dc7e38acSHans Petter Selasky MLX5_REG_PAOS = 0x5006, 137dc7e38acSHans Petter Selasky MLX5_REG_PFCC = 0x5007, 138dc7e38acSHans Petter Selasky MLX5_REG_PPCNT = 0x5008, 139dc7e38acSHans Petter Selasky MLX5_REG_PMAOS = 0x5012, 140dc7e38acSHans Petter Selasky MLX5_REG_PUDE = 0x5009, 141dc7e38acSHans Petter Selasky MLX5_REG_PPTB = 0x500B, 142dc7e38acSHans Petter Selasky MLX5_REG_PBMC = 0x500C, 143dc7e38acSHans Petter Selasky MLX5_REG_PMPE = 0x5010, 144dc7e38acSHans Petter Selasky MLX5_REG_PELC = 0x500e, 145dc7e38acSHans Petter Selasky MLX5_REG_PVLC = 0x500f, 146dc7e38acSHans Petter Selasky MLX5_REG_PMLP = 0x5002, 147dc7e38acSHans Petter Selasky MLX5_REG_NODE_DESC = 0x6001, 148dc7e38acSHans Petter Selasky MLX5_REG_HOST_ENDIANNESS = 0x7004, 149dc7e38acSHans Petter Selasky MLX5_REG_MCIA = 0x9014, 150cb4e4a6eSHans Petter Selasky MLX5_REG_MPCNT = 0x9051, 151dc7e38acSHans Petter Selasky }; 152dc7e38acSHans Petter Selasky 153dc7e38acSHans Petter Selasky enum dbg_rsc_type { 154dc7e38acSHans Petter Selasky MLX5_DBG_RSC_QP, 155dc7e38acSHans Petter Selasky MLX5_DBG_RSC_EQ, 156dc7e38acSHans Petter Selasky MLX5_DBG_RSC_CQ, 157dc7e38acSHans Petter Selasky }; 158dc7e38acSHans Petter Selasky 159cb4e4a6eSHans Petter Selasky enum { 160cb4e4a6eSHans Petter Selasky MLX5_INTERFACE_PROTOCOL_IB = 0, 161cb4e4a6eSHans Petter Selasky MLX5_INTERFACE_PROTOCOL_ETH = 1, 162cb4e4a6eSHans Petter Selasky MLX5_INTERFACE_NUMBER = 2, 163cb4e4a6eSHans Petter Selasky }; 164cb4e4a6eSHans Petter Selasky 165dc7e38acSHans Petter Selasky struct mlx5_field_desc { 166dc7e38acSHans Petter Selasky struct dentry *dent; 167dc7e38acSHans Petter Selasky int i; 168dc7e38acSHans Petter Selasky }; 169dc7e38acSHans Petter Selasky 170dc7e38acSHans Petter Selasky struct mlx5_rsc_debug { 171dc7e38acSHans Petter Selasky struct mlx5_core_dev *dev; 172dc7e38acSHans Petter Selasky void *object; 173dc7e38acSHans Petter Selasky enum dbg_rsc_type type; 174dc7e38acSHans Petter Selasky struct dentry *root; 175dc7e38acSHans Petter Selasky struct mlx5_field_desc fields[0]; 176dc7e38acSHans Petter Selasky }; 177dc7e38acSHans Petter Selasky 178dc7e38acSHans Petter Selasky enum mlx5_dev_event { 179dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_SYS_ERROR, 180dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_UP, 181dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_DOWN, 182dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_INITIALIZED, 183dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_LID_CHANGE, 184dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PKEY_CHANGE, 185dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_GUID_CHANGE, 186dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_CLIENT_REREG, 187dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_VPORT_CHANGE, 188cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_ERROR_STATE_DCBX, 189cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_REMOTE_CONFIG_CHANGE, 190cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_LOCAL_OPER_CHANGE, 191cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_REMOTE_CONFIG_APPLICATION_PRIORITY_CHANGE, 192dc7e38acSHans Petter Selasky }; 193dc7e38acSHans Petter Selasky 194dc7e38acSHans Petter Selasky enum mlx5_port_status { 195dc7e38acSHans Petter Selasky MLX5_PORT_UP = 1 << 0, 196dc7e38acSHans Petter Selasky MLX5_PORT_DOWN = 1 << 1, 197dc7e38acSHans Petter Selasky }; 198dc7e38acSHans Petter Selasky 199dc7e38acSHans Petter Selasky enum mlx5_link_mode { 200dc7e38acSHans Petter Selasky MLX5_1000BASE_CX_SGMII = 0, 201dc7e38acSHans Petter Selasky MLX5_1000BASE_KX = 1, 202dc7e38acSHans Petter Selasky MLX5_10GBASE_CX4 = 2, 203dc7e38acSHans Petter Selasky MLX5_10GBASE_KX4 = 3, 204dc7e38acSHans Petter Selasky MLX5_10GBASE_KR = 4, 205dc7e38acSHans Petter Selasky MLX5_20GBASE_KR2 = 5, 206dc7e38acSHans Petter Selasky MLX5_40GBASE_CR4 = 6, 207dc7e38acSHans Petter Selasky MLX5_40GBASE_KR4 = 7, 208dc7e38acSHans Petter Selasky MLX5_56GBASE_R4 = 8, 209dc7e38acSHans Petter Selasky MLX5_10GBASE_CR = 12, 210dc7e38acSHans Petter Selasky MLX5_10GBASE_SR = 13, 211dc7e38acSHans Petter Selasky MLX5_10GBASE_ER = 14, 212dc7e38acSHans Petter Selasky MLX5_40GBASE_SR4 = 15, 213dc7e38acSHans Petter Selasky MLX5_40GBASE_LR4 = 16, 214dc7e38acSHans Petter Selasky MLX5_100GBASE_CR4 = 20, 215dc7e38acSHans Petter Selasky MLX5_100GBASE_SR4 = 21, 216dc7e38acSHans Petter Selasky MLX5_100GBASE_KR4 = 22, 217dc7e38acSHans Petter Selasky MLX5_100GBASE_LR4 = 23, 218dc7e38acSHans Petter Selasky MLX5_100BASE_TX = 24, 219dc7e38acSHans Petter Selasky MLX5_1000BASE_T = 25, 220dc7e38acSHans Petter Selasky MLX5_10GBASE_T = 26, 221dc7e38acSHans Petter Selasky MLX5_25GBASE_CR = 27, 222dc7e38acSHans Petter Selasky MLX5_25GBASE_KR = 28, 223dc7e38acSHans Petter Selasky MLX5_25GBASE_SR = 29, 224dc7e38acSHans Petter Selasky MLX5_50GBASE_CR2 = 30, 225dc7e38acSHans Petter Selasky MLX5_50GBASE_KR2 = 31, 226dc7e38acSHans Petter Selasky MLX5_LINK_MODES_NUMBER, 227dc7e38acSHans Petter Selasky }; 228dc7e38acSHans Petter Selasky 2294b95c665SHans Petter Selasky enum { 2304b95c665SHans Petter Selasky MLX5_VSC_SPACE_SUPPORTED = 0x1, 2314b95c665SHans Petter Selasky MLX5_VSC_SPACE_OFFSET = 0x4, 2324b95c665SHans Petter Selasky MLX5_VSC_COUNTER_OFFSET = 0x8, 2334b95c665SHans Petter Selasky MLX5_VSC_SEMA_OFFSET = 0xC, 2344b95c665SHans Petter Selasky MLX5_VSC_ADDR_OFFSET = 0x10, 2354b95c665SHans Petter Selasky MLX5_VSC_DATA_OFFSET = 0x14, 2364b95c665SHans Petter Selasky MLX5_VSC_MAX_RETRIES = 0x1000, 2374b95c665SHans Petter Selasky }; 2384b95c665SHans Petter Selasky 239dc7e38acSHans Petter Selasky #define MLX5_PROT_MASK(link_mode) (1 << link_mode) 240dc7e38acSHans Petter Selasky 241dc7e38acSHans Petter Selasky struct mlx5_uuar_info { 242dc7e38acSHans Petter Selasky struct mlx5_uar *uars; 243dc7e38acSHans Petter Selasky int num_uars; 244dc7e38acSHans Petter Selasky int num_low_latency_uuars; 245dc7e38acSHans Petter Selasky unsigned long *bitmap; 246dc7e38acSHans Petter Selasky unsigned int *count; 247dc7e38acSHans Petter Selasky struct mlx5_bf *bfs; 248dc7e38acSHans Petter Selasky 249dc7e38acSHans Petter Selasky /* 250dc7e38acSHans Petter Selasky * protect uuar allocation data structs 251dc7e38acSHans Petter Selasky */ 252dc7e38acSHans Petter Selasky struct mutex lock; 253dc7e38acSHans Petter Selasky u32 ver; 254dc7e38acSHans Petter Selasky }; 255dc7e38acSHans Petter Selasky 256dc7e38acSHans Petter Selasky struct mlx5_bf { 257dc7e38acSHans Petter Selasky void __iomem *reg; 258dc7e38acSHans Petter Selasky void __iomem *regreg; 259dc7e38acSHans Petter Selasky int buf_size; 260dc7e38acSHans Petter Selasky struct mlx5_uar *uar; 261dc7e38acSHans Petter Selasky unsigned long offset; 262dc7e38acSHans Petter Selasky int need_lock; 263dc7e38acSHans Petter Selasky /* protect blue flame buffer selection when needed 264dc7e38acSHans Petter Selasky */ 265dc7e38acSHans Petter Selasky spinlock_t lock; 266dc7e38acSHans Petter Selasky 267dc7e38acSHans Petter Selasky /* serialize 64 bit writes when done as two 32 bit accesses 268dc7e38acSHans Petter Selasky */ 269dc7e38acSHans Petter Selasky spinlock_t lock32; 270dc7e38acSHans Petter Selasky int uuarn; 271dc7e38acSHans Petter Selasky }; 272dc7e38acSHans Petter Selasky 273dc7e38acSHans Petter Selasky struct mlx5_cmd_first { 274dc7e38acSHans Petter Selasky __be32 data[4]; 275dc7e38acSHans Petter Selasky }; 276dc7e38acSHans Petter Selasky 2771c807f67SHans Petter Selasky struct cache_ent; 2781c807f67SHans Petter Selasky struct mlx5_fw_page { 2791c807f67SHans Petter Selasky union { 2801c807f67SHans Petter Selasky struct rb_node rb_node; 281dc7e38acSHans Petter Selasky struct list_head list; 282dc7e38acSHans Petter Selasky }; 2831c807f67SHans Petter Selasky struct mlx5_cmd_first first; 2841c807f67SHans Petter Selasky struct mlx5_core_dev *dev; 2851c807f67SHans Petter Selasky bus_dmamap_t dma_map; 2861c807f67SHans Petter Selasky bus_addr_t dma_addr; 2871c807f67SHans Petter Selasky void *virt_addr; 2881c807f67SHans Petter Selasky struct cache_ent *cache; 2891c807f67SHans Petter Selasky u32 numpages; 2901c807f67SHans Petter Selasky u16 load_done; 2911c807f67SHans Petter Selasky #define MLX5_LOAD_ST_NONE 0 2921c807f67SHans Petter Selasky #define MLX5_LOAD_ST_SUCCESS 1 2931c807f67SHans Petter Selasky #define MLX5_LOAD_ST_FAILURE 2 2941c807f67SHans Petter Selasky u16 func_id; 2951c807f67SHans Petter Selasky }; 2961c807f67SHans Petter Selasky #define mlx5_cmd_msg mlx5_fw_page 297dc7e38acSHans Petter Selasky 298dc7e38acSHans Petter Selasky struct mlx5_cmd_debug { 299dc7e38acSHans Petter Selasky struct dentry *dbg_root; 300dc7e38acSHans Petter Selasky struct dentry *dbg_in; 301dc7e38acSHans Petter Selasky struct dentry *dbg_out; 302dc7e38acSHans Petter Selasky struct dentry *dbg_outlen; 303dc7e38acSHans Petter Selasky struct dentry *dbg_status; 304dc7e38acSHans Petter Selasky struct dentry *dbg_run; 305dc7e38acSHans Petter Selasky void *in_msg; 306dc7e38acSHans Petter Selasky void *out_msg; 307dc7e38acSHans Petter Selasky u8 status; 308dc7e38acSHans Petter Selasky u16 inlen; 309dc7e38acSHans Petter Selasky u16 outlen; 310dc7e38acSHans Petter Selasky }; 311dc7e38acSHans Petter Selasky 312dc7e38acSHans Petter Selasky struct cache_ent { 313dc7e38acSHans Petter Selasky /* protect block chain allocations 314dc7e38acSHans Petter Selasky */ 315dc7e38acSHans Petter Selasky spinlock_t lock; 316dc7e38acSHans Petter Selasky struct list_head head; 317dc7e38acSHans Petter Selasky }; 318dc7e38acSHans Petter Selasky 319dc7e38acSHans Petter Selasky struct cmd_msg_cache { 320dc7e38acSHans Petter Selasky struct cache_ent large; 321dc7e38acSHans Petter Selasky struct cache_ent med; 322dc7e38acSHans Petter Selasky 323dc7e38acSHans Petter Selasky }; 324dc7e38acSHans Petter Selasky 3254b109912SHans Petter Selasky struct mlx5_traffic_counter { 3264b109912SHans Petter Selasky u64 packets; 3274b109912SHans Petter Selasky u64 octets; 3284b109912SHans Petter Selasky }; 3294b109912SHans Petter Selasky 330dc7e38acSHans Petter Selasky struct mlx5_cmd_stats { 331dc7e38acSHans Petter Selasky u64 sum; 332dc7e38acSHans Petter Selasky u64 n; 333dc7e38acSHans Petter Selasky struct dentry *root; 334dc7e38acSHans Petter Selasky struct dentry *avg; 335dc7e38acSHans Petter Selasky struct dentry *count; 336dc7e38acSHans Petter Selasky /* protect command average calculations */ 337dc7e38acSHans Petter Selasky spinlock_t lock; 338dc7e38acSHans Petter Selasky }; 339dc7e38acSHans Petter Selasky 340dc7e38acSHans Petter Selasky struct mlx5_cmd { 3411c807f67SHans Petter Selasky struct mlx5_fw_page *cmd_page; 3421c807f67SHans Petter Selasky bus_dma_tag_t dma_tag; 3431c807f67SHans Petter Selasky struct sx dma_sx; 3441c807f67SHans Petter Selasky struct mtx dma_mtx; 3451c807f67SHans Petter Selasky #define MLX5_DMA_OWNED(dev) mtx_owned(&(dev)->cmd.dma_mtx) 3461c807f67SHans Petter Selasky #define MLX5_DMA_LOCK(dev) mtx_lock(&(dev)->cmd.dma_mtx) 3471c807f67SHans Petter Selasky #define MLX5_DMA_UNLOCK(dev) mtx_unlock(&(dev)->cmd.dma_mtx) 3481c807f67SHans Petter Selasky struct cv dma_cv; 3491c807f67SHans Petter Selasky #define MLX5_DMA_DONE(dev) cv_broadcast(&(dev)->cmd.dma_cv) 3501c807f67SHans Petter Selasky #define MLX5_DMA_WAIT(dev) cv_wait(&(dev)->cmd.dma_cv, &(dev)->cmd.dma_mtx) 351dc7e38acSHans Petter Selasky void *cmd_buf; 352dc7e38acSHans Petter Selasky dma_addr_t dma; 353dc7e38acSHans Petter Selasky u16 cmdif_rev; 354dc7e38acSHans Petter Selasky u8 log_sz; 355dc7e38acSHans Petter Selasky u8 log_stride; 356dc7e38acSHans Petter Selasky int max_reg_cmds; 357dc7e38acSHans Petter Selasky int events; 358dc7e38acSHans Petter Selasky u32 __iomem *vector; 359dc7e38acSHans Petter Selasky 360dc7e38acSHans Petter Selasky /* protect command queue allocations 361dc7e38acSHans Petter Selasky */ 362dc7e38acSHans Petter Selasky spinlock_t alloc_lock; 363dc7e38acSHans Petter Selasky 364dc7e38acSHans Petter Selasky /* protect token allocations 365dc7e38acSHans Petter Selasky */ 366dc7e38acSHans Petter Selasky spinlock_t token_lock; 367dc7e38acSHans Petter Selasky u8 token; 368dc7e38acSHans Petter Selasky unsigned long bitmask; 369dc7e38acSHans Petter Selasky char wq_name[MLX5_CMD_WQ_MAX_NAME]; 370dc7e38acSHans Petter Selasky struct workqueue_struct *wq; 371dc7e38acSHans Petter Selasky struct semaphore sem; 372dc7e38acSHans Petter Selasky struct semaphore pages_sem; 373dc7e38acSHans Petter Selasky int mode; 374dc7e38acSHans Petter Selasky struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS]; 375dc7e38acSHans Petter Selasky struct mlx5_cmd_debug dbg; 376dc7e38acSHans Petter Selasky struct cmd_msg_cache cache; 377dc7e38acSHans Petter Selasky int checksum_disabled; 378dc7e38acSHans Petter Selasky struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX]; 379dc7e38acSHans Petter Selasky }; 380dc7e38acSHans Petter Selasky 381dc7e38acSHans Petter Selasky struct mlx5_port_caps { 382dc7e38acSHans Petter Selasky int gid_table_len; 383dc7e38acSHans Petter Selasky int pkey_table_len; 384dc7e38acSHans Petter Selasky u8 ext_port_cap; 385dc7e38acSHans Petter Selasky }; 386dc7e38acSHans Petter Selasky 387dc7e38acSHans Petter Selasky struct mlx5_buf { 3881c807f67SHans Petter Selasky bus_dma_tag_t dma_tag; 3891c807f67SHans Petter Selasky bus_dmamap_t dma_map; 3901c807f67SHans Petter Selasky struct mlx5_core_dev *dev; 3911c807f67SHans Petter Selasky struct { 3921c807f67SHans Petter Selasky void *buf; 3931c807f67SHans Petter Selasky } direct; 3941c807f67SHans Petter Selasky u64 *page_list; 395dc7e38acSHans Petter Selasky int npages; 396dc7e38acSHans Petter Selasky int size; 397dc7e38acSHans Petter Selasky u8 page_shift; 3981c807f67SHans Petter Selasky u8 load_done; 399dc7e38acSHans Petter Selasky }; 400dc7e38acSHans Petter Selasky 401dc7e38acSHans Petter Selasky struct mlx5_eq { 402dc7e38acSHans Petter Selasky struct mlx5_core_dev *dev; 403dc7e38acSHans Petter Selasky __be32 __iomem *doorbell; 404dc7e38acSHans Petter Selasky u32 cons_index; 405dc7e38acSHans Petter Selasky struct mlx5_buf buf; 406dc7e38acSHans Petter Selasky int size; 407dc7e38acSHans Petter Selasky u8 irqn; 408dc7e38acSHans Petter Selasky u8 eqn; 409dc7e38acSHans Petter Selasky int nent; 410dc7e38acSHans Petter Selasky u64 mask; 411dc7e38acSHans Petter Selasky struct list_head list; 412dc7e38acSHans Petter Selasky int index; 413dc7e38acSHans Petter Selasky struct mlx5_rsc_debug *dbg; 414dc7e38acSHans Petter Selasky }; 415dc7e38acSHans Petter Selasky 416dc7e38acSHans Petter Selasky struct mlx5_core_psv { 417dc7e38acSHans Petter Selasky u32 psv_idx; 418dc7e38acSHans Petter Selasky struct psv_layout { 419dc7e38acSHans Petter Selasky u32 pd; 420dc7e38acSHans Petter Selasky u16 syndrome; 421dc7e38acSHans Petter Selasky u16 reserved; 422dc7e38acSHans Petter Selasky u16 bg; 423dc7e38acSHans Petter Selasky u16 app_tag; 424dc7e38acSHans Petter Selasky u32 ref_tag; 425dc7e38acSHans Petter Selasky } psv; 426dc7e38acSHans Petter Selasky }; 427dc7e38acSHans Petter Selasky 428dc7e38acSHans Petter Selasky struct mlx5_core_sig_ctx { 429dc7e38acSHans Petter Selasky struct mlx5_core_psv psv_memory; 430dc7e38acSHans Petter Selasky struct mlx5_core_psv psv_wire; 431dc7e38acSHans Petter Selasky #if (__FreeBSD_version >= 1100000) 432dc7e38acSHans Petter Selasky struct ib_sig_err err_item; 433dc7e38acSHans Petter Selasky #endif 434dc7e38acSHans Petter Selasky bool sig_status_checked; 435dc7e38acSHans Petter Selasky bool sig_err_exists; 436dc7e38acSHans Petter Selasky u32 sigerr_count; 437dc7e38acSHans Petter Selasky }; 438dc7e38acSHans Petter Selasky 439dc7e38acSHans Petter Selasky struct mlx5_core_mr { 440dc7e38acSHans Petter Selasky u64 iova; 441dc7e38acSHans Petter Selasky u64 size; 442dc7e38acSHans Petter Selasky u32 key; 443dc7e38acSHans Petter Selasky u32 pd; 444dc7e38acSHans Petter Selasky }; 445dc7e38acSHans Petter Selasky 446dc7e38acSHans Petter Selasky enum mlx5_res_type { 447cb4e4a6eSHans Petter Selasky MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP, 448cb4e4a6eSHans Petter Selasky MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ, 449cb4e4a6eSHans Petter Selasky MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ, 450cb4e4a6eSHans Petter Selasky MLX5_RES_SRQ = 3, 451cb4e4a6eSHans Petter Selasky MLX5_RES_XSRQ = 4, 452cb4e4a6eSHans Petter Selasky MLX5_RES_DCT = 5, 453dc7e38acSHans Petter Selasky }; 454dc7e38acSHans Petter Selasky 455dc7e38acSHans Petter Selasky struct mlx5_core_rsc_common { 456dc7e38acSHans Petter Selasky enum mlx5_res_type res; 457dc7e38acSHans Petter Selasky atomic_t refcount; 458dc7e38acSHans Petter Selasky struct completion free; 459dc7e38acSHans Petter Selasky }; 460dc7e38acSHans Petter Selasky 461dc7e38acSHans Petter Selasky struct mlx5_core_srq { 462dc7e38acSHans Petter Selasky struct mlx5_core_rsc_common common; /* must be first */ 463dc7e38acSHans Petter Selasky u32 srqn; 464dc7e38acSHans Petter Selasky int max; 465dc7e38acSHans Petter Selasky int max_gs; 466dc7e38acSHans Petter Selasky int max_avail_gather; 467dc7e38acSHans Petter Selasky int wqe_shift; 468dc7e38acSHans Petter Selasky void (*event)(struct mlx5_core_srq *, int); 469dc7e38acSHans Petter Selasky atomic_t refcount; 470dc7e38acSHans Petter Selasky struct completion free; 471dc7e38acSHans Petter Selasky }; 472dc7e38acSHans Petter Selasky 473dc7e38acSHans Petter Selasky struct mlx5_eq_table { 474dc7e38acSHans Petter Selasky void __iomem *update_ci; 475dc7e38acSHans Petter Selasky void __iomem *update_arm_ci; 476dc7e38acSHans Petter Selasky struct list_head comp_eqs_list; 477dc7e38acSHans Petter Selasky struct mlx5_eq pages_eq; 478dc7e38acSHans Petter Selasky struct mlx5_eq async_eq; 479dc7e38acSHans Petter Selasky struct mlx5_eq cmd_eq; 480dc7e38acSHans Petter Selasky int num_comp_vectors; 481dc7e38acSHans Petter Selasky /* protect EQs list 482dc7e38acSHans Petter Selasky */ 483dc7e38acSHans Petter Selasky spinlock_t lock; 484dc7e38acSHans Petter Selasky }; 485dc7e38acSHans Petter Selasky 486dc7e38acSHans Petter Selasky struct mlx5_uar { 487dc7e38acSHans Petter Selasky u32 index; 488dc7e38acSHans Petter Selasky void __iomem *bf_map; 489dc7e38acSHans Petter Selasky void __iomem *map; 490dc7e38acSHans Petter Selasky }; 491dc7e38acSHans Petter Selasky 492dc7e38acSHans Petter Selasky 493dc7e38acSHans Petter Selasky struct mlx5_core_health { 494dc7e38acSHans Petter Selasky struct mlx5_health_buffer __iomem *health; 495dc7e38acSHans Petter Selasky __be32 __iomem *health_counter; 496dc7e38acSHans Petter Selasky struct timer_list timer; 497dc7e38acSHans Petter Selasky u32 prev; 498dc7e38acSHans Petter Selasky int miss_counter; 4991900b6f8SHans Petter Selasky u32 fatal_error; 500ca551594SHans Petter Selasky /* wq spinlock to synchronize draining */ 501ca551594SHans Petter Selasky spinlock_t wq_lock; 502a2485fe5SHans Petter Selasky struct workqueue_struct *wq; 503ca551594SHans Petter Selasky unsigned long flags; 504a2485fe5SHans Petter Selasky struct work_struct work; 5054bb7662bSHans Petter Selasky struct delayed_work recover_work; 506dc7e38acSHans Petter Selasky }; 507dc7e38acSHans Petter Selasky 50838535d6cSHans Petter Selasky #ifdef RATELIMIT 50938535d6cSHans Petter Selasky #define MLX5_CQ_LINEAR_ARRAY_SIZE (128 * 1024) 51038535d6cSHans Petter Selasky #else 511dc7e38acSHans Petter Selasky #define MLX5_CQ_LINEAR_ARRAY_SIZE 1024 51238535d6cSHans Petter Selasky #endif 513dc7e38acSHans Petter Selasky 514dc7e38acSHans Petter Selasky struct mlx5_cq_linear_array_entry { 515dc7e38acSHans Petter Selasky spinlock_t lock; 516dc7e38acSHans Petter Selasky struct mlx5_core_cq * volatile cq; 517dc7e38acSHans Petter Selasky }; 518dc7e38acSHans Petter Selasky 519dc7e38acSHans Petter Selasky struct mlx5_cq_table { 520dc7e38acSHans Petter Selasky /* protect radix tree 521dc7e38acSHans Petter Selasky */ 522dc7e38acSHans Petter Selasky spinlock_t lock; 523dc7e38acSHans Petter Selasky struct radix_tree_root tree; 524dc7e38acSHans Petter Selasky struct mlx5_cq_linear_array_entry linear_array[MLX5_CQ_LINEAR_ARRAY_SIZE]; 525dc7e38acSHans Petter Selasky }; 526dc7e38acSHans Petter Selasky 527dc7e38acSHans Petter Selasky struct mlx5_qp_table { 528dc7e38acSHans Petter Selasky /* protect radix tree 529dc7e38acSHans Petter Selasky */ 530dc7e38acSHans Petter Selasky spinlock_t lock; 531dc7e38acSHans Petter Selasky struct radix_tree_root tree; 532dc7e38acSHans Petter Selasky }; 533dc7e38acSHans Petter Selasky 534dc7e38acSHans Petter Selasky struct mlx5_srq_table { 535dc7e38acSHans Petter Selasky /* protect radix tree 536dc7e38acSHans Petter Selasky */ 537dc7e38acSHans Petter Selasky spinlock_t lock; 538dc7e38acSHans Petter Selasky struct radix_tree_root tree; 539dc7e38acSHans Petter Selasky }; 540dc7e38acSHans Petter Selasky 541dc7e38acSHans Petter Selasky struct mlx5_mr_table { 542dc7e38acSHans Petter Selasky /* protect radix tree 543dc7e38acSHans Petter Selasky */ 544cb4e4a6eSHans Petter Selasky spinlock_t lock; 545dc7e38acSHans Petter Selasky struct radix_tree_root tree; 546dc7e38acSHans Petter Selasky }; 547dc7e38acSHans Petter Selasky 548dc7e38acSHans Petter Selasky struct mlx5_irq_info { 549dc7e38acSHans Petter Selasky char name[MLX5_MAX_IRQ_NAME]; 550dc7e38acSHans Petter Selasky }; 551dc7e38acSHans Petter Selasky 55238535d6cSHans Petter Selasky #ifdef RATELIMIT 55338535d6cSHans Petter Selasky struct mlx5_rl_entry { 55438535d6cSHans Petter Selasky u32 rate; 55538535d6cSHans Petter Selasky u16 burst; 55638535d6cSHans Petter Selasky u16 index; 55738535d6cSHans Petter Selasky u32 refcount; 55838535d6cSHans Petter Selasky }; 55938535d6cSHans Petter Selasky 56038535d6cSHans Petter Selasky struct mlx5_rl_table { 56138535d6cSHans Petter Selasky struct mutex rl_lock; 56238535d6cSHans Petter Selasky u16 max_size; 56338535d6cSHans Petter Selasky u32 max_rate; 56438535d6cSHans Petter Selasky u32 min_rate; 56538535d6cSHans Petter Selasky struct mlx5_rl_entry *rl_entry; 56638535d6cSHans Petter Selasky }; 56738535d6cSHans Petter Selasky #endif 56838535d6cSHans Petter Selasky 569dc7e38acSHans Petter Selasky struct mlx5_priv { 570dc7e38acSHans Petter Selasky char name[MLX5_MAX_NAME_LEN]; 571dc7e38acSHans Petter Selasky struct mlx5_eq_table eq_table; 572dc7e38acSHans Petter Selasky struct msix_entry *msix_arr; 573dc7e38acSHans Petter Selasky struct mlx5_irq_info *irq_info; 574dc7e38acSHans Petter Selasky struct mlx5_uuar_info uuari; 575dc7e38acSHans Petter Selasky MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock); 576dc7e38acSHans Petter Selasky 577dc7e38acSHans Petter Selasky struct io_mapping *bf_mapping; 578dc7e38acSHans Petter Selasky 579dc7e38acSHans Petter Selasky /* pages stuff */ 580dc7e38acSHans Petter Selasky struct workqueue_struct *pg_wq; 581dc7e38acSHans Petter Selasky struct rb_root page_root; 582115bc9b1SHans Petter Selasky s64 fw_pages; 583cb4e4a6eSHans Petter Selasky atomic_t reg_pages; 58444a03e91SHans Petter Selasky s64 pages_per_func[MLX5_MAX_NUMBER_OF_VFS]; 585dc7e38acSHans Petter Selasky struct mlx5_core_health health; 586dc7e38acSHans Petter Selasky 587dc7e38acSHans Petter Selasky struct mlx5_srq_table srq_table; 588dc7e38acSHans Petter Selasky 589dc7e38acSHans Petter Selasky /* start: qp staff */ 590dc7e38acSHans Petter Selasky struct mlx5_qp_table qp_table; 591dc7e38acSHans Petter Selasky struct dentry *qp_debugfs; 592dc7e38acSHans Petter Selasky struct dentry *eq_debugfs; 593dc7e38acSHans Petter Selasky struct dentry *cq_debugfs; 594dc7e38acSHans Petter Selasky struct dentry *cmdif_debugfs; 595dc7e38acSHans Petter Selasky /* end: qp staff */ 596dc7e38acSHans Petter Selasky 597dc7e38acSHans Petter Selasky /* start: cq staff */ 598dc7e38acSHans Petter Selasky struct mlx5_cq_table cq_table; 599dc7e38acSHans Petter Selasky /* end: cq staff */ 600dc7e38acSHans Petter Selasky 601dc7e38acSHans Petter Selasky /* start: mr staff */ 602dc7e38acSHans Petter Selasky struct mlx5_mr_table mr_table; 603dc7e38acSHans Petter Selasky /* end: mr staff */ 604dc7e38acSHans Petter Selasky 605dc7e38acSHans Petter Selasky /* start: alloc staff */ 606dc7e38acSHans Petter Selasky int numa_node; 607dc7e38acSHans Petter Selasky 608dc7e38acSHans Petter Selasky struct mutex pgdir_mutex; 609dc7e38acSHans Petter Selasky struct list_head pgdir_list; 610dc7e38acSHans Petter Selasky /* end: alloc staff */ 611dc7e38acSHans Petter Selasky struct dentry *dbg_root; 612dc7e38acSHans Petter Selasky 613dc7e38acSHans Petter Selasky /* protect mkey key part */ 614dc7e38acSHans Petter Selasky spinlock_t mkey_lock; 615dc7e38acSHans Petter Selasky u8 mkey_key; 616dc7e38acSHans Petter Selasky 617dc7e38acSHans Petter Selasky struct list_head dev_list; 618dc7e38acSHans Petter Selasky struct list_head ctx_list; 619dc7e38acSHans Petter Selasky spinlock_t ctx_lock; 620cb4e4a6eSHans Petter Selasky unsigned long pci_dev_data; 62138535d6cSHans Petter Selasky #ifdef RATELIMIT 62238535d6cSHans Petter Selasky struct mlx5_rl_table rl_table; 62338535d6cSHans Petter Selasky #endif 624cb4e4a6eSHans Petter Selasky }; 625cb4e4a6eSHans Petter Selasky 626cb4e4a6eSHans Petter Selasky enum mlx5_device_state { 627cb4e4a6eSHans Petter Selasky MLX5_DEVICE_STATE_UP, 628cb4e4a6eSHans Petter Selasky MLX5_DEVICE_STATE_INTERNAL_ERROR, 629dc7e38acSHans Petter Selasky }; 630dc7e38acSHans Petter Selasky 631a2485fe5SHans Petter Selasky enum mlx5_interface_state { 632a2485fe5SHans Petter Selasky MLX5_INTERFACE_STATE_DOWN = BIT(0), 633a2485fe5SHans Petter Selasky MLX5_INTERFACE_STATE_UP = BIT(1), 634a2485fe5SHans Petter Selasky MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2), 635a2485fe5SHans Petter Selasky }; 636a2485fe5SHans Petter Selasky 637a2485fe5SHans Petter Selasky enum mlx5_pci_status { 638a2485fe5SHans Petter Selasky MLX5_PCI_STATUS_DISABLED, 639a2485fe5SHans Petter Selasky MLX5_PCI_STATUS_ENABLED, 640a2485fe5SHans Petter Selasky }; 641a2485fe5SHans Petter Selasky 642dc7e38acSHans Petter Selasky struct mlx5_special_contexts { 643dc7e38acSHans Petter Selasky int resd_lkey; 644dc7e38acSHans Petter Selasky }; 645dc7e38acSHans Petter Selasky 6465a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace; 647e808190aSHans Petter Selasky struct mlx5_dump_data; 648dc7e38acSHans Petter Selasky struct mlx5_core_dev { 649dc7e38acSHans Petter Selasky struct pci_dev *pdev; 650a2485fe5SHans Petter Selasky /* sync pci state */ 651a2485fe5SHans Petter Selasky struct mutex pci_status_mutex; 652a2485fe5SHans Petter Selasky enum mlx5_pci_status pci_status; 653dc7e38acSHans Petter Selasky char board_id[MLX5_BOARD_ID_LEN]; 654dc7e38acSHans Petter Selasky struct mlx5_cmd cmd; 655dc7e38acSHans Petter Selasky struct mlx5_port_caps port_caps[MLX5_MAX_PORTS]; 656dc7e38acSHans Petter Selasky u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; 657dc7e38acSHans Petter Selasky u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; 658*ed0cee0bSHans Petter Selasky struct { 659*ed0cee0bSHans Petter Selasky u32 qcam[MLX5_ST_SZ_DW(qcam_reg)]; 660*ed0cee0bSHans Petter Selasky } caps; 661b35a986dSHans Petter Selasky phys_addr_t iseg_base; 662dc7e38acSHans Petter Selasky struct mlx5_init_seg __iomem *iseg; 663cb4e4a6eSHans Petter Selasky enum mlx5_device_state state; 664a2485fe5SHans Petter Selasky /* sync interface state */ 665a2485fe5SHans Petter Selasky struct mutex intf_state_mutex; 666a2485fe5SHans Petter Selasky unsigned long intf_state; 667dc7e38acSHans Petter Selasky void (*event) (struct mlx5_core_dev *dev, 668dc7e38acSHans Petter Selasky enum mlx5_dev_event event, 669dc7e38acSHans Petter Selasky unsigned long param); 670dc7e38acSHans Petter Selasky struct mlx5_priv priv; 671dc7e38acSHans Petter Selasky struct mlx5_profile *profile; 672dc7e38acSHans Petter Selasky atomic_t num_qps; 6734b95c665SHans Petter Selasky u32 vsc_addr; 674dc7e38acSHans Petter Selasky u32 issi; 675dc7e38acSHans Petter Selasky struct mlx5_special_contexts special_contexts; 67621dd6527SHans Petter Selasky unsigned int module_status[MLX5_MAX_PORTS]; 6775a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *root_ns; 6785a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *fdb_root_ns; 6795a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *esw_egress_root_ns; 6805a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *esw_ingress_root_ns; 6815a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *sniffer_rx_root_ns; 6825a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *sniffer_tx_root_ns; 683cb4e4a6eSHans Petter Selasky u32 num_q_counter_allocated[MLX5_INTERFACE_NUMBER]; 684e808190aSHans Petter Selasky struct mlx5_dump_data *dump_data; 685f20b553dSHans Petter Selasky u32 vsec_addr; 686dc7e38acSHans Petter Selasky }; 687dc7e38acSHans Petter Selasky 688dc7e38acSHans Petter Selasky enum { 689dc7e38acSHans Petter Selasky MLX5_WOL_DISABLE = 0, 690dc7e38acSHans Petter Selasky MLX5_WOL_SECURED_MAGIC = 1 << 1, 691dc7e38acSHans Petter Selasky MLX5_WOL_MAGIC = 1 << 2, 692dc7e38acSHans Petter Selasky MLX5_WOL_ARP = 1 << 3, 693dc7e38acSHans Petter Selasky MLX5_WOL_BROADCAST = 1 << 4, 694dc7e38acSHans Petter Selasky MLX5_WOL_MULTICAST = 1 << 5, 695dc7e38acSHans Petter Selasky MLX5_WOL_UNICAST = 1 << 6, 696dc7e38acSHans Petter Selasky MLX5_WOL_PHY_ACTIVITY = 1 << 7, 697dc7e38acSHans Petter Selasky }; 698dc7e38acSHans Petter Selasky 699dc7e38acSHans Petter Selasky struct mlx5_db { 700dc7e38acSHans Petter Selasky __be32 *db; 701dc7e38acSHans Petter Selasky union { 702dc7e38acSHans Petter Selasky struct mlx5_db_pgdir *pgdir; 703dc7e38acSHans Petter Selasky struct mlx5_ib_user_db_page *user_page; 704dc7e38acSHans Petter Selasky } u; 705dc7e38acSHans Petter Selasky dma_addr_t dma; 706dc7e38acSHans Petter Selasky int index; 707dc7e38acSHans Petter Selasky }; 708dc7e38acSHans Petter Selasky 709dc7e38acSHans Petter Selasky struct mlx5_net_counters { 710dc7e38acSHans Petter Selasky u64 packets; 711dc7e38acSHans Petter Selasky u64 octets; 712dc7e38acSHans Petter Selasky }; 713dc7e38acSHans Petter Selasky 714dc7e38acSHans Petter Selasky struct mlx5_ptys_reg { 715cb4e4a6eSHans Petter Selasky u8 an_dis_admin; 716cb4e4a6eSHans Petter Selasky u8 an_dis_ap; 717dc7e38acSHans Petter Selasky u8 local_port; 718dc7e38acSHans Petter Selasky u8 proto_mask; 719dc7e38acSHans Petter Selasky u32 eth_proto_cap; 720dc7e38acSHans Petter Selasky u16 ib_link_width_cap; 721dc7e38acSHans Petter Selasky u16 ib_proto_cap; 722dc7e38acSHans Petter Selasky u32 eth_proto_admin; 723dc7e38acSHans Petter Selasky u16 ib_link_width_admin; 724dc7e38acSHans Petter Selasky u16 ib_proto_admin; 725dc7e38acSHans Petter Selasky u32 eth_proto_oper; 726dc7e38acSHans Petter Selasky u16 ib_link_width_oper; 727dc7e38acSHans Petter Selasky u16 ib_proto_oper; 728dc7e38acSHans Petter Selasky u32 eth_proto_lp_advertise; 729dc7e38acSHans Petter Selasky }; 730dc7e38acSHans Petter Selasky 731dc7e38acSHans Petter Selasky struct mlx5_pvlc_reg { 732dc7e38acSHans Petter Selasky u8 local_port; 733dc7e38acSHans Petter Selasky u8 vl_hw_cap; 734dc7e38acSHans Petter Selasky u8 vl_admin; 735dc7e38acSHans Petter Selasky u8 vl_operational; 736dc7e38acSHans Petter Selasky }; 737dc7e38acSHans Petter Selasky 738dc7e38acSHans Petter Selasky struct mlx5_pmtu_reg { 739dc7e38acSHans Petter Selasky u8 local_port; 740dc7e38acSHans Petter Selasky u16 max_mtu; 741dc7e38acSHans Petter Selasky u16 admin_mtu; 742dc7e38acSHans Petter Selasky u16 oper_mtu; 743dc7e38acSHans Petter Selasky }; 744dc7e38acSHans Petter Selasky 745dc7e38acSHans Petter Selasky struct mlx5_vport_counters { 746dc7e38acSHans Petter Selasky struct mlx5_net_counters received_errors; 747dc7e38acSHans Petter Selasky struct mlx5_net_counters transmit_errors; 748dc7e38acSHans Petter Selasky struct mlx5_net_counters received_ib_unicast; 749dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_ib_unicast; 750dc7e38acSHans Petter Selasky struct mlx5_net_counters received_ib_multicast; 751dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_ib_multicast; 752dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_broadcast; 753dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_broadcast; 754dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_unicast; 755dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_unicast; 756dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_multicast; 757dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_multicast; 758dc7e38acSHans Petter Selasky }; 759dc7e38acSHans Petter Selasky 760dc7e38acSHans Petter Selasky enum { 7611c807f67SHans Petter Selasky MLX5_DB_PER_PAGE = MLX5_ADAPTER_PAGE_SIZE / L1_CACHE_BYTES, 762dc7e38acSHans Petter Selasky }; 763dc7e38acSHans Petter Selasky 764cb4e4a6eSHans Petter Selasky struct mlx5_core_dct { 765cb4e4a6eSHans Petter Selasky struct mlx5_core_rsc_common common; /* must be first */ 766cb4e4a6eSHans Petter Selasky void (*event)(struct mlx5_core_dct *, int); 767cb4e4a6eSHans Petter Selasky int dctn; 768cb4e4a6eSHans Petter Selasky struct completion drained; 769cb4e4a6eSHans Petter Selasky struct mlx5_rsc_debug *dbg; 770cb4e4a6eSHans Petter Selasky int pid; 771cb4e4a6eSHans Petter Selasky }; 772cb4e4a6eSHans Petter Selasky 773dc7e38acSHans Petter Selasky enum { 774dc7e38acSHans Petter Selasky MLX5_COMP_EQ_SIZE = 1024, 775dc7e38acSHans Petter Selasky }; 776dc7e38acSHans Petter Selasky 777dc7e38acSHans Petter Selasky enum { 778dc7e38acSHans Petter Selasky MLX5_PTYS_IB = 1 << 0, 779dc7e38acSHans Petter Selasky MLX5_PTYS_EN = 1 << 2, 780dc7e38acSHans Petter Selasky }; 781dc7e38acSHans Petter Selasky 782dc7e38acSHans Petter Selasky struct mlx5_db_pgdir { 783dc7e38acSHans Petter Selasky struct list_head list; 784dc7e38acSHans Petter Selasky DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE); 7851c807f67SHans Petter Selasky struct mlx5_fw_page *fw_page; 786dc7e38acSHans Petter Selasky __be32 *db_page; 787dc7e38acSHans Petter Selasky dma_addr_t db_dma; 788dc7e38acSHans Petter Selasky }; 789dc7e38acSHans Petter Selasky 790dc7e38acSHans Petter Selasky typedef void (*mlx5_cmd_cbk_t)(int status, void *context); 791dc7e38acSHans Petter Selasky 792dc7e38acSHans Petter Selasky struct mlx5_cmd_work_ent { 793dc7e38acSHans Petter Selasky struct mlx5_cmd_msg *in; 794dc7e38acSHans Petter Selasky struct mlx5_cmd_msg *out; 7951c807f67SHans Petter Selasky int uin_size; 796dc7e38acSHans Petter Selasky void *uout; 797dc7e38acSHans Petter Selasky int uout_size; 798dc7e38acSHans Petter Selasky mlx5_cmd_cbk_t callback; 79911546d06SHans Petter Selasky struct delayed_work cb_timeout_work; 800dc7e38acSHans Petter Selasky void *context; 801dc7e38acSHans Petter Selasky int idx; 802dc7e38acSHans Petter Selasky struct completion done; 803dc7e38acSHans Petter Selasky struct mlx5_cmd *cmd; 804dc7e38acSHans Petter Selasky struct work_struct work; 805dc7e38acSHans Petter Selasky struct mlx5_cmd_layout *lay; 806dc7e38acSHans Petter Selasky int ret; 807dc7e38acSHans Petter Selasky int page_queue; 808dc7e38acSHans Petter Selasky u8 status; 809dc7e38acSHans Petter Selasky u8 token; 810dc7e38acSHans Petter Selasky u64 ts1; 811dc7e38acSHans Petter Selasky u64 ts2; 812dc7e38acSHans Petter Selasky u16 op; 81330dfc051SHans Petter Selasky u8 busy; 814c0902569SHans Petter Selasky bool polling; 815dc7e38acSHans Petter Selasky }; 816dc7e38acSHans Petter Selasky 817dc7e38acSHans Petter Selasky struct mlx5_pas { 818dc7e38acSHans Petter Selasky u64 pa; 819dc7e38acSHans Petter Selasky u8 log_sz; 820dc7e38acSHans Petter Selasky }; 821dc7e38acSHans Petter Selasky 8224b109912SHans Petter Selasky enum port_state_policy { 8234b109912SHans Petter Selasky MLX5_POLICY_DOWN = 0, 8244b109912SHans Petter Selasky MLX5_POLICY_UP = 1, 8254b109912SHans Petter Selasky MLX5_POLICY_FOLLOW = 2, 8264b109912SHans Petter Selasky MLX5_POLICY_INVALID = 0xffffffff 8274b109912SHans Petter Selasky }; 8284b109912SHans Petter Selasky 8291c807f67SHans Petter Selasky static inline void * 8301c807f67SHans Petter Selasky mlx5_buf_offset(struct mlx5_buf *buf, int offset) 831dc7e38acSHans Petter Selasky { 8321c807f67SHans Petter Selasky return ((char *)buf->direct.buf + offset); 833dc7e38acSHans Petter Selasky } 834dc7e38acSHans Petter Selasky 835dc7e38acSHans Petter Selasky 836dc7e38acSHans Petter Selasky extern struct workqueue_struct *mlx5_core_wq; 837dc7e38acSHans Petter Selasky 838dc7e38acSHans Petter Selasky #define STRUCT_FIELD(header, field) \ 839dc7e38acSHans Petter Selasky .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \ 840dc7e38acSHans Petter Selasky .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field 841dc7e38acSHans Petter Selasky 842dc7e38acSHans Petter Selasky static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev) 843dc7e38acSHans Petter Selasky { 844dc7e38acSHans Petter Selasky return pci_get_drvdata(pdev); 845dc7e38acSHans Petter Selasky } 846dc7e38acSHans Petter Selasky 847dc7e38acSHans Petter Selasky extern struct dentry *mlx5_debugfs_root; 848dc7e38acSHans Petter Selasky 849dc7e38acSHans Petter Selasky static inline u16 fw_rev_maj(struct mlx5_core_dev *dev) 850dc7e38acSHans Petter Selasky { 851dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->fw_rev) & 0xffff; 852dc7e38acSHans Petter Selasky } 853dc7e38acSHans Petter Selasky 854dc7e38acSHans Petter Selasky static inline u16 fw_rev_min(struct mlx5_core_dev *dev) 855dc7e38acSHans Petter Selasky { 856dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->fw_rev) >> 16; 857dc7e38acSHans Petter Selasky } 858dc7e38acSHans Petter Selasky 859dc7e38acSHans Petter Selasky static inline u16 fw_rev_sub(struct mlx5_core_dev *dev) 860dc7e38acSHans Petter Selasky { 861dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff; 862dc7e38acSHans Petter Selasky } 863dc7e38acSHans Petter Selasky 864dc7e38acSHans Petter Selasky static inline u16 cmdif_rev_get(struct mlx5_core_dev *dev) 865dc7e38acSHans Petter Selasky { 866dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16; 867dc7e38acSHans Petter Selasky } 868dc7e38acSHans Petter Selasky 869dc7e38acSHans Petter Selasky static inline int mlx5_get_gid_table_len(u16 param) 870dc7e38acSHans Petter Selasky { 871dc7e38acSHans Petter Selasky if (param > 4) { 872dc7e38acSHans Petter Selasky printf("M4_CORE_DRV_NAME: WARN: ""gid table length is zero\n"); 873dc7e38acSHans Petter Selasky return 0; 874dc7e38acSHans Petter Selasky } 875dc7e38acSHans Petter Selasky 876dc7e38acSHans Petter Selasky return 8 * (1 << param); 877dc7e38acSHans Petter Selasky } 878dc7e38acSHans Petter Selasky 879dc7e38acSHans Petter Selasky static inline void *mlx5_vzalloc(unsigned long size) 880dc7e38acSHans Petter Selasky { 881dc7e38acSHans Petter Selasky void *rtn; 882dc7e38acSHans Petter Selasky 883dc7e38acSHans Petter Selasky rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN); 884dc7e38acSHans Petter Selasky return rtn; 885dc7e38acSHans Petter Selasky } 886dc7e38acSHans Petter Selasky 887cb4e4a6eSHans Petter Selasky static inline void *mlx5_vmalloc(unsigned long size) 888dc7e38acSHans Petter Selasky { 889cb4e4a6eSHans Petter Selasky void *rtn; 890cb4e4a6eSHans Petter Selasky 891cb4e4a6eSHans Petter Selasky rtn = kmalloc(size, GFP_KERNEL | __GFP_NOWARN); 892cb4e4a6eSHans Petter Selasky if (!rtn) 893cb4e4a6eSHans Petter Selasky rtn = vmalloc(size); 894cb4e4a6eSHans Petter Selasky return rtn; 895dc7e38acSHans Petter Selasky } 896dc7e38acSHans Petter Selasky 8974b109912SHans Petter Selasky static inline u32 mlx5_base_mkey(const u32 key) 8984b109912SHans Petter Selasky { 8994b109912SHans Petter Selasky return key & 0xffffff00u; 9004b109912SHans Petter Selasky } 9014b109912SHans Petter Selasky 902dc7e38acSHans Petter Selasky int mlx5_cmd_init(struct mlx5_core_dev *dev); 903dc7e38acSHans Petter Selasky void mlx5_cmd_cleanup(struct mlx5_core_dev *dev); 904dc7e38acSHans Petter Selasky void mlx5_cmd_use_events(struct mlx5_core_dev *dev); 905dc7e38acSHans Petter Selasky void mlx5_cmd_use_polling(struct mlx5_core_dev *dev); 906788333d9SHans Petter Selasky void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome); 907788333d9SHans Petter Selasky int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type); 908dc7e38acSHans Petter Selasky int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out, 909dc7e38acSHans Petter Selasky int out_size); 910dc7e38acSHans Petter Selasky int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size, 911dc7e38acSHans Petter Selasky void *out, int out_size, mlx5_cmd_cbk_t callback, 912dc7e38acSHans Petter Selasky void *context); 913c0902569SHans Petter Selasky int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size, 914c0902569SHans Petter Selasky void *out, int out_size); 915dc7e38acSHans Petter Selasky int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn); 916dc7e38acSHans Petter Selasky int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn); 917dc7e38acSHans Petter Selasky int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); 918dc7e38acSHans Petter Selasky int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); 919dc7e38acSHans Petter Selasky int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); 920dc7e38acSHans Petter Selasky void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); 921a2485fe5SHans Petter Selasky void mlx5_health_cleanup(struct mlx5_core_dev *dev); 922a2485fe5SHans Petter Selasky int mlx5_health_init(struct mlx5_core_dev *dev); 923dc7e38acSHans Petter Selasky void mlx5_start_health_poll(struct mlx5_core_dev *dev); 924dc7e38acSHans Petter Selasky void mlx5_stop_health_poll(struct mlx5_core_dev *dev); 925ca551594SHans Petter Selasky void mlx5_drain_health_wq(struct mlx5_core_dev *dev); 926519774eaSHans Petter Selasky void mlx5_drain_health_recovery(struct mlx5_core_dev *dev); 9274bb7662bSHans Petter Selasky void mlx5_trigger_health_work(struct mlx5_core_dev *dev); 9281c807f67SHans Petter Selasky 9291c807f67SHans Petter Selasky #define mlx5_buf_alloc_node(dev, size, direct, buf, node) \ 9301c807f67SHans Petter Selasky mlx5_buf_alloc(dev, size, direct, buf) 931dc7e38acSHans Petter Selasky int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, int max_direct, 932dc7e38acSHans Petter Selasky struct mlx5_buf *buf); 933dc7e38acSHans Petter Selasky void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf); 934dc7e38acSHans Petter Selasky int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 935788333d9SHans Petter Selasky struct mlx5_srq_attr *in); 936dc7e38acSHans Petter Selasky int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq); 937dc7e38acSHans Petter Selasky int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 938788333d9SHans Petter Selasky struct mlx5_srq_attr *out); 939dc7e38acSHans Petter Selasky int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id); 940dc7e38acSHans Petter Selasky int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 941dc7e38acSHans Petter Selasky u16 lwm, int is_srq); 942dc7e38acSHans Petter Selasky void mlx5_init_mr_table(struct mlx5_core_dev *dev); 943dc7e38acSHans Petter Selasky void mlx5_cleanup_mr_table(struct mlx5_core_dev *dev); 944788333d9SHans Petter Selasky int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev, 945788333d9SHans Petter Selasky struct mlx5_core_mr *mkey, 946788333d9SHans Petter Selasky u32 *in, int inlen, 947788333d9SHans Petter Selasky u32 *out, int outlen, 948788333d9SHans Petter Selasky mlx5_cmd_cbk_t callback, void *context); 949788333d9SHans Petter Selasky int mlx5_core_create_mkey(struct mlx5_core_dev *dev, 950788333d9SHans Petter Selasky struct mlx5_core_mr *mr, 951788333d9SHans Petter Selasky u32 *in, int inlen); 952788333d9SHans Petter Selasky int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey); 953788333d9SHans Petter Selasky int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey, 954788333d9SHans Petter Selasky u32 *out, int outlen); 955dc7e38acSHans Petter Selasky int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr, 956dc7e38acSHans Petter Selasky u32 *mkey); 957dc7e38acSHans Petter Selasky int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn); 958dc7e38acSHans Petter Selasky int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn); 959500d0c40SHans Petter Selasky int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb, 960dc7e38acSHans Petter Selasky u16 opmod, u8 port); 9611c807f67SHans Petter Selasky void mlx5_fwp_flush(struct mlx5_fw_page *fwp); 9621c807f67SHans Petter Selasky void mlx5_fwp_invalidate(struct mlx5_fw_page *fwp); 9631c807f67SHans Petter Selasky struct mlx5_fw_page *mlx5_fwp_alloc(struct mlx5_core_dev *dev, gfp_t flags, unsigned num); 9641c807f67SHans Petter Selasky void mlx5_fwp_free(struct mlx5_fw_page *fwp); 9651c807f67SHans Petter Selasky u64 mlx5_fwp_get_dma(struct mlx5_fw_page *fwp, size_t offset); 9661c807f67SHans Petter Selasky void *mlx5_fwp_get_virt(struct mlx5_fw_page *fwp, size_t offset); 967dc7e38acSHans Petter Selasky void mlx5_pagealloc_init(struct mlx5_core_dev *dev); 968dc7e38acSHans Petter Selasky void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev); 969dc7e38acSHans Petter Selasky int mlx5_pagealloc_start(struct mlx5_core_dev *dev); 970dc7e38acSHans Petter Selasky void mlx5_pagealloc_stop(struct mlx5_core_dev *dev); 971dc7e38acSHans Petter Selasky void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id, 972dc7e38acSHans Petter Selasky s32 npages); 973dc7e38acSHans Petter Selasky int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot); 974dc7e38acSHans Petter Selasky int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev); 97544a03e91SHans Petter Selasky s64 mlx5_wait_for_reclaim_vfs_pages(struct mlx5_core_dev *dev); 976dc7e38acSHans Petter Selasky void mlx5_register_debugfs(void); 977dc7e38acSHans Petter Selasky void mlx5_unregister_debugfs(void); 978dc7e38acSHans Petter Selasky int mlx5_eq_init(struct mlx5_core_dev *dev); 979dc7e38acSHans Petter Selasky void mlx5_eq_cleanup(struct mlx5_core_dev *dev); 980dc7e38acSHans Petter Selasky void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas); 981dc7e38acSHans Petter Selasky void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn); 982dc7e38acSHans Petter Selasky void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type); 983dc7e38acSHans Petter Selasky void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type); 984dc7e38acSHans Petter Selasky struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn); 985d0ce5a0dSHans Petter Selasky void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u32 vector); 986dc7e38acSHans Petter Selasky void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type); 987dc7e38acSHans Petter Selasky int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx, 988dc7e38acSHans Petter Selasky int nent, u64 mask, const char *name, struct mlx5_uar *uar); 989dc7e38acSHans Petter Selasky int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 990dc7e38acSHans Petter Selasky int mlx5_start_eqs(struct mlx5_core_dev *dev); 991dc7e38acSHans Petter Selasky int mlx5_stop_eqs(struct mlx5_core_dev *dev); 992dc7e38acSHans Petter Selasky int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, int *irqn); 993dc7e38acSHans Petter Selasky int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); 994dc7e38acSHans Petter Selasky int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); 995cb4e4a6eSHans Petter Selasky int mlx5_core_set_dc_cnak_trace(struct mlx5_core_dev *dev, int enable, 996cb4e4a6eSHans Petter Selasky u64 addr); 997dc7e38acSHans Petter Selasky 998dc7e38acSHans Petter Selasky int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev); 999dc7e38acSHans Petter Selasky void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev); 1000dc7e38acSHans Petter Selasky int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in, 1001dc7e38acSHans Petter Selasky int size_in, void *data_out, int size_out, 1002dc7e38acSHans Petter Selasky u16 reg_num, int arg, int write); 1003dc7e38acSHans Petter Selasky 1004cb4e4a6eSHans Petter Selasky void mlx5_toggle_port_link(struct mlx5_core_dev *dev); 1005dc7e38acSHans Petter Selasky 1006dc7e38acSHans Petter Selasky int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 1007dc7e38acSHans Petter Selasky void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 1008dc7e38acSHans Petter Selasky int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq, 1009788333d9SHans Petter Selasky u32 *out, int outlen); 1010dc7e38acSHans Petter Selasky int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev); 1011dc7e38acSHans Petter Selasky void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev); 1012dc7e38acSHans Petter Selasky int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev); 1013dc7e38acSHans Petter Selasky void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev); 1014dc7e38acSHans Petter Selasky int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db); 1015dc7e38acSHans Petter Selasky int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db, 1016dc7e38acSHans Petter Selasky int node); 1017dc7e38acSHans Petter Selasky void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db); 1018dc7e38acSHans Petter Selasky 1019dc7e38acSHans Petter Selasky const char *mlx5_command_str(int command); 1020dc7e38acSHans Petter Selasky int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev); 1021dc7e38acSHans Petter Selasky void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev); 1022dc7e38acSHans Petter Selasky int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn, 1023dc7e38acSHans Petter Selasky int npsvs, u32 *sig_index); 1024dc7e38acSHans Petter Selasky int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num); 1025dc7e38acSHans Petter Selasky void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common); 1026dc7e38acSHans Petter Selasky u8 mlx5_is_wol_supported(struct mlx5_core_dev *dev); 1027dc7e38acSHans Petter Selasky int mlx5_set_wol(struct mlx5_core_dev *dev, u8 wol_mode); 102827c29bc4SHans Petter Selasky int mlx5_set_dropless_mode(struct mlx5_core_dev *dev, u16 timeout); 102927c29bc4SHans Petter Selasky int mlx5_query_dropless_mode(struct mlx5_core_dev *dev, u16 *timeout); 1030dc7e38acSHans Petter Selasky int mlx5_query_wol(struct mlx5_core_dev *dev, u8 *wol_mode); 1031dc7e38acSHans Petter Selasky int mlx5_core_access_pvlc(struct mlx5_core_dev *dev, 1032dc7e38acSHans Petter Selasky struct mlx5_pvlc_reg *pvlc, int write); 1033dc7e38acSHans Petter Selasky int mlx5_core_access_ptys(struct mlx5_core_dev *dev, 1034dc7e38acSHans Petter Selasky struct mlx5_ptys_reg *ptys, int write); 1035dc7e38acSHans Petter Selasky int mlx5_core_access_pmtu(struct mlx5_core_dev *dev, 1036dc7e38acSHans Petter Selasky struct mlx5_pmtu_reg *pmtu, int write); 1037dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_add(struct mlx5_core_dev *dev, u16 port); 1038dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_delete(struct mlx5_core_dev *dev, u16 port); 1039dc7e38acSHans Petter Selasky int mlx5_query_port_cong_status(struct mlx5_core_dev *mdev, int protocol, 1040dc7e38acSHans Petter Selasky int priority, int *is_enable); 1041dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_status(struct mlx5_core_dev *mdev, int protocol, 1042dc7e38acSHans Petter Selasky int priority, int enable); 1043dc7e38acSHans Petter Selasky int mlx5_query_port_cong_params(struct mlx5_core_dev *mdev, int protocol, 1044dc7e38acSHans Petter Selasky void *out, int out_size); 1045dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_params(struct mlx5_core_dev *mdev, 1046dc7e38acSHans Petter Selasky void *in, int in_size); 1047dc7e38acSHans Petter Selasky int mlx5_query_port_cong_statistics(struct mlx5_core_dev *mdev, int clear, 1048dc7e38acSHans Petter Selasky void *out, int out_size); 1049cb022443SHans Petter Selasky int mlx5_set_diagnostic_params(struct mlx5_core_dev *mdev, void *in, 1050cb022443SHans Petter Selasky int in_size); 1051cb022443SHans Petter Selasky int mlx5_query_diagnostic_counters(struct mlx5_core_dev *mdev, 1052cb022443SHans Petter Selasky u8 num_of_samples, u16 sample_index, 1053cb022443SHans Petter Selasky void *out, int out_size); 10544b95c665SHans Petter Selasky int mlx5_vsc_find_cap(struct mlx5_core_dev *mdev); 10554b95c665SHans Petter Selasky int mlx5_vsc_lock(struct mlx5_core_dev *mdev); 10564b95c665SHans Petter Selasky void mlx5_vsc_unlock(struct mlx5_core_dev *mdev); 10574b95c665SHans Petter Selasky int mlx5_vsc_set_space(struct mlx5_core_dev *mdev, u16 space); 10584b95c665SHans Petter Selasky int mlx5_vsc_write(struct mlx5_core_dev *mdev, u32 addr, u32 *data); 10594b95c665SHans Petter Selasky int mlx5_vsc_read(struct mlx5_core_dev *mdev, u32 addr, u32 *data); 1060dc7e38acSHans Petter Selasky static inline u32 mlx5_mkey_to_idx(u32 mkey) 1061dc7e38acSHans Petter Selasky { 1062dc7e38acSHans Petter Selasky return mkey >> 8; 1063dc7e38acSHans Petter Selasky } 1064dc7e38acSHans Petter Selasky 1065dc7e38acSHans Petter Selasky static inline u32 mlx5_idx_to_mkey(u32 mkey_idx) 1066dc7e38acSHans Petter Selasky { 1067dc7e38acSHans Petter Selasky return mkey_idx << 8; 1068dc7e38acSHans Petter Selasky } 1069dc7e38acSHans Petter Selasky 1070dc7e38acSHans Petter Selasky static inline u8 mlx5_mkey_variant(u32 mkey) 1071dc7e38acSHans Petter Selasky { 1072dc7e38acSHans Petter Selasky return mkey & 0xff; 1073dc7e38acSHans Petter Selasky } 1074dc7e38acSHans Petter Selasky 1075dc7e38acSHans Petter Selasky enum { 1076dc7e38acSHans Petter Selasky MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0, 1077dc7e38acSHans Petter Selasky MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1, 1078dc7e38acSHans Petter Selasky }; 1079dc7e38acSHans Petter Selasky 1080dc7e38acSHans Petter Selasky enum { 1081cb4e4a6eSHans Petter Selasky MAX_MR_CACHE_ENTRIES = 15, 1082dc7e38acSHans Petter Selasky }; 1083dc7e38acSHans Petter Selasky 1084dc7e38acSHans Petter Selasky struct mlx5_interface { 1085dc7e38acSHans Petter Selasky void * (*add)(struct mlx5_core_dev *dev); 1086dc7e38acSHans Petter Selasky void (*remove)(struct mlx5_core_dev *dev, void *context); 1087dc7e38acSHans Petter Selasky void (*event)(struct mlx5_core_dev *dev, void *context, 1088dc7e38acSHans Petter Selasky enum mlx5_dev_event event, unsigned long param); 1089dc7e38acSHans Petter Selasky void * (*get_dev)(void *context); 1090dc7e38acSHans Petter Selasky int protocol; 1091dc7e38acSHans Petter Selasky struct list_head list; 1092dc7e38acSHans Petter Selasky }; 1093dc7e38acSHans Petter Selasky 1094dc7e38acSHans Petter Selasky void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol); 1095dc7e38acSHans Petter Selasky int mlx5_register_interface(struct mlx5_interface *intf); 1096dc7e38acSHans Petter Selasky void mlx5_unregister_interface(struct mlx5_interface *intf); 1097dc7e38acSHans Petter Selasky 1098dc7e38acSHans Petter Selasky struct mlx5_profile { 1099dc7e38acSHans Petter Selasky u64 mask; 1100dc7e38acSHans Petter Selasky u8 log_max_qp; 1101dc7e38acSHans Petter Selasky struct { 1102dc7e38acSHans Petter Selasky int size; 1103dc7e38acSHans Petter Selasky int limit; 1104dc7e38acSHans Petter Selasky } mr_cache[MAX_MR_CACHE_ENTRIES]; 1105dc7e38acSHans Petter Selasky }; 1106dc7e38acSHans Petter Selasky 1107cb4e4a6eSHans Petter Selasky enum { 1108cb4e4a6eSHans Petter Selasky MLX5_PCI_DEV_IS_VF = 1 << 0, 1109cb4e4a6eSHans Petter Selasky }; 1110cb4e4a6eSHans Petter Selasky 1111a2485fe5SHans Petter Selasky enum { 1112a2485fe5SHans Petter Selasky MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32, 1113a2485fe5SHans Petter Selasky }; 1114a2485fe5SHans Petter Selasky 1115cb4e4a6eSHans Petter Selasky static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev) 1116cb4e4a6eSHans Petter Selasky { 1117cb4e4a6eSHans Petter Selasky return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF); 1118cb4e4a6eSHans Petter Selasky } 111938535d6cSHans Petter Selasky #ifdef RATELIMIT 112038535d6cSHans Petter Selasky int mlx5_init_rl_table(struct mlx5_core_dev *dev); 112138535d6cSHans Petter Selasky void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev); 112238535d6cSHans Petter Selasky int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst, u16 *index); 112338535d6cSHans Petter Selasky void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst); 112438535d6cSHans Petter Selasky bool mlx5_rl_is_in_range(const struct mlx5_core_dev *dev, u32 rate, u32 burst); 112538535d6cSHans Petter Selasky 112638535d6cSHans Petter Selasky static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev) 112738535d6cSHans Petter Selasky { 112838535d6cSHans Petter Selasky return !!(dev->priv.rl_table.max_size); 112938535d6cSHans Petter Selasky } 113038535d6cSHans Petter Selasky #endif 1131dc7e38acSHans Petter Selasky 1132dc7e38acSHans Petter Selasky #endif /* MLX5_DRIVER_H */ 1133