xref: /freebsd/sys/dev/mlx5/driver.h (revision e088db5eaec5b43e1effc7edb82b37c4a0ff0282)
1dc7e38acSHans Petter Selasky /*-
240218d73SHans Petter Selasky  * Copyright (c) 2013-2019, Mellanox Technologies, Ltd.  All rights reserved.
3dc7e38acSHans Petter Selasky  *
4dc7e38acSHans Petter Selasky  * Redistribution and use in source and binary forms, with or without
5dc7e38acSHans Petter Selasky  * modification, are permitted provided that the following conditions
6dc7e38acSHans Petter Selasky  * are met:
7dc7e38acSHans Petter Selasky  * 1. Redistributions of source code must retain the above copyright
8dc7e38acSHans Petter Selasky  *    notice, this list of conditions and the following disclaimer.
9dc7e38acSHans Petter Selasky  * 2. Redistributions in binary form must reproduce the above copyright
10dc7e38acSHans Petter Selasky  *    notice, this list of conditions and the following disclaimer in the
11dc7e38acSHans Petter Selasky  *    documentation and/or other materials provided with the distribution.
12dc7e38acSHans Petter Selasky  *
13dc7e38acSHans Petter Selasky  * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND
14dc7e38acSHans Petter Selasky  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15dc7e38acSHans Petter Selasky  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16dc7e38acSHans Petter Selasky  * ARE DISCLAIMED.  IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
17dc7e38acSHans Petter Selasky  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18dc7e38acSHans Petter Selasky  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19dc7e38acSHans Petter Selasky  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20dc7e38acSHans Petter Selasky  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21dc7e38acSHans Petter Selasky  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22dc7e38acSHans Petter Selasky  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
23dc7e38acSHans Petter Selasky  * SUCH DAMAGE.
24dc7e38acSHans Petter Selasky  *
25dc7e38acSHans Petter Selasky  * $FreeBSD$
26dc7e38acSHans Petter Selasky  */
27dc7e38acSHans Petter Selasky 
28dc7e38acSHans Petter Selasky #ifndef MLX5_DRIVER_H
29dc7e38acSHans Petter Selasky #define MLX5_DRIVER_H
30dc7e38acSHans Petter Selasky 
3138535d6cSHans Petter Selasky #include "opt_ratelimit.h"
3238535d6cSHans Petter Selasky 
33dc7e38acSHans Petter Selasky #include <linux/kernel.h>
34dc7e38acSHans Petter Selasky #include <linux/completion.h>
35dc7e38acSHans Petter Selasky #include <linux/pci.h>
36dc7e38acSHans Petter Selasky #include <linux/cache.h>
37dc7e38acSHans Petter Selasky #include <linux/rbtree.h>
3876a5241fSHans Petter Selasky #include <linux/if_ether.h>
39dc7e38acSHans Petter Selasky #include <linux/semaphore.h>
40dc7e38acSHans Petter Selasky #include <linux/slab.h>
41dc7e38acSHans Petter Selasky #include <linux/vmalloc.h>
42dc7e38acSHans Petter Selasky #include <linux/radix-tree.h>
43e9dcd831SSlava Shwartsman #include <linux/idr.h>
44dc7e38acSHans Petter Selasky 
45dc7e38acSHans Petter Selasky #include <dev/mlx5/device.h>
46dc7e38acSHans Petter Selasky #include <dev/mlx5/doorbell.h>
47788333d9SHans Petter Selasky #include <dev/mlx5/srq.h>
48dc7e38acSHans Petter Selasky 
49cb4e4a6eSHans Petter Selasky #define MLX5_QCOUNTER_SETS_NETDEV 64
5044a03e91SHans Petter Selasky #define MLX5_MAX_NUMBER_OF_VFS 128
51cb4e4a6eSHans Petter Selasky 
52dc7e38acSHans Petter Selasky enum {
53dc7e38acSHans Petter Selasky 	MLX5_BOARD_ID_LEN = 64,
54dc7e38acSHans Petter Selasky 	MLX5_MAX_NAME_LEN = 16,
55dc7e38acSHans Petter Selasky };
56dc7e38acSHans Petter Selasky 
57dc7e38acSHans Petter Selasky enum {
584f227510SHans Petter Selasky 	MLX5_CMD_TIMEOUT_MSEC	= 60 * 1000,
59dc7e38acSHans Petter Selasky };
60dc7e38acSHans Petter Selasky 
61dc7e38acSHans Petter Selasky enum {
62dc7e38acSHans Petter Selasky 	CMD_OWNER_SW		= 0x0,
63dc7e38acSHans Petter Selasky 	CMD_OWNER_HW		= 0x1,
64dc7e38acSHans Petter Selasky 	CMD_STATUS_SUCCESS	= 0,
65dc7e38acSHans Petter Selasky };
66dc7e38acSHans Petter Selasky 
67dc7e38acSHans Petter Selasky enum mlx5_sqp_t {
68dc7e38acSHans Petter Selasky 	MLX5_SQP_SMI		= 0,
69dc7e38acSHans Petter Selasky 	MLX5_SQP_GSI		= 1,
70dc7e38acSHans Petter Selasky 	MLX5_SQP_IEEE_1588	= 2,
71dc7e38acSHans Petter Selasky 	MLX5_SQP_SNIFFER	= 3,
72dc7e38acSHans Petter Selasky 	MLX5_SQP_SYNC_UMR	= 4,
73dc7e38acSHans Petter Selasky };
74dc7e38acSHans Petter Selasky 
75dc7e38acSHans Petter Selasky enum {
76dc7e38acSHans Petter Selasky 	MLX5_MAX_PORTS	= 2,
77dc7e38acSHans Petter Selasky };
78dc7e38acSHans Petter Selasky 
79dc7e38acSHans Petter Selasky enum {
80dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_PAGES	 = 0,
81dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_CMD		 = 1,
82dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_ASYNC	 = 2,
83dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_COMP_BASE,
84dc7e38acSHans Petter Selasky };
85dc7e38acSHans Petter Selasky 
86dc7e38acSHans Petter Selasky enum {
87cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_OFF		= 16,
88cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_NONE		= 0 << MLX5_ATOMIC_MODE_OFF,
89cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_IB_COMP	= 1 << MLX5_ATOMIC_MODE_OFF,
90cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_CX		= 2 << MLX5_ATOMIC_MODE_OFF,
91cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_8B		= 3 << MLX5_ATOMIC_MODE_OFF,
92cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_16B		= 4 << MLX5_ATOMIC_MODE_OFF,
93cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_32B		= 5 << MLX5_ATOMIC_MODE_OFF,
94cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_64B		= 6 << MLX5_ATOMIC_MODE_OFF,
95cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_128B		= 7 << MLX5_ATOMIC_MODE_OFF,
96cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_256B		= 8 << MLX5_ATOMIC_MODE_OFF,
97cb4e4a6eSHans Petter Selasky };
98cb4e4a6eSHans Petter Selasky 
99cb4e4a6eSHans Petter Selasky enum {
100cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_OFF	= 20,
101cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_NONE	= 0 << MLX5_ATOMIC_MODE_DCT_OFF,
102cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_IB_COMP	= 1 << MLX5_ATOMIC_MODE_DCT_OFF,
103cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_CX		= 2 << MLX5_ATOMIC_MODE_DCT_OFF,
104cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_8B		= 3 << MLX5_ATOMIC_MODE_DCT_OFF,
105cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_16B	= 4 << MLX5_ATOMIC_MODE_DCT_OFF,
106cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_32B	= 5 << MLX5_ATOMIC_MODE_DCT_OFF,
107cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_64B	= 6 << MLX5_ATOMIC_MODE_DCT_OFF,
108cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_128B	= 7 << MLX5_ATOMIC_MODE_DCT_OFF,
109cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_256B	= 8 << MLX5_ATOMIC_MODE_DCT_OFF,
110cb4e4a6eSHans Petter Selasky };
111cb4e4a6eSHans Petter Selasky 
112cb4e4a6eSHans Petter Selasky enum {
113cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_CMP_SWAP		= 1 << 0,
114cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_FETCH_ADD		= 1 << 1,
115cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_MASKED_CMP_SWAP		= 1 << 2,
116cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_MASKED_FETCH_ADD	= 1 << 3,
117dc7e38acSHans Petter Selasky };
118dc7e38acSHans Petter Selasky 
119dc7e38acSHans Petter Selasky enum {
120ed0cee0bSHans Petter Selasky 	MLX5_REG_QPTS		 = 0x4002,
121dc7e38acSHans Petter Selasky 	MLX5_REG_QETCR		 = 0x4005,
122dc7e38acSHans Petter Selasky 	MLX5_REG_QPDP		 = 0x4007,
123dc7e38acSHans Petter Selasky 	MLX5_REG_QTCT		 = 0x400A,
124ed0cee0bSHans Petter Selasky 	MLX5_REG_QPDPM		 = 0x4013,
125cb022443SHans Petter Selasky 	MLX5_REG_QHLL		 = 0x4016,
126ed0cee0bSHans Petter Selasky 	MLX5_REG_QCAM		 = 0x4019,
127cb4e4a6eSHans Petter Selasky 	MLX5_REG_DCBX_PARAM	 = 0x4020,
128cb4e4a6eSHans Petter Selasky 	MLX5_REG_DCBX_APP	 = 0x4021,
129e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_CAP	 = 0x4022,
130e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_CTRL	 = 0x4023,
131e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_ACCESS_REG = 0x4024,
132e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_SHELL_CNTR = 0x4025,
1338ae1c36fSHans Petter Selasky 	MLX5_REG_PCAP		 = 0x5001,
1348ae1c36fSHans Petter Selasky 	MLX5_REG_PMLP		 = 0x5002,
135dc7e38acSHans Petter Selasky 	MLX5_REG_PMTU		 = 0x5003,
136dc7e38acSHans Petter Selasky 	MLX5_REG_PTYS		 = 0x5004,
137dc7e38acSHans Petter Selasky 	MLX5_REG_PAOS		 = 0x5006,
138dc7e38acSHans Petter Selasky 	MLX5_REG_PFCC		 = 0x5007,
139dc7e38acSHans Petter Selasky 	MLX5_REG_PPCNT		 = 0x5008,
140dc7e38acSHans Petter Selasky 	MLX5_REG_PUDE		 = 0x5009,
141dc7e38acSHans Petter Selasky 	MLX5_REG_PPTB		 = 0x500B,
142dc7e38acSHans Petter Selasky 	MLX5_REG_PBMC		 = 0x500C,
1438ae1c36fSHans Petter Selasky 	MLX5_REG_PELC		 = 0x500E,
1448ae1c36fSHans Petter Selasky 	MLX5_REG_PVLC		 = 0x500F,
145dc7e38acSHans Petter Selasky 	MLX5_REG_PMPE		 = 0x5010,
1468ae1c36fSHans Petter Selasky 	MLX5_REG_PMAOS		 = 0x5012,
14796425f44SHans Petter Selasky 	MLX5_REG_PPLM		 = 0x5023,
148*e088db5eSKonstantin Belousov 	MLX5_REG_PDDR		 = 0x5031,
149207ff00eSHans Petter Selasky 	MLX5_REG_PBSR		 = 0x5038,
150ae73b041SHans Petter Selasky 	MLX5_REG_PCAM		 = 0x507f,
151dc7e38acSHans Petter Selasky 	MLX5_REG_NODE_DESC	 = 0x6001,
152dc7e38acSHans Petter Selasky 	MLX5_REG_HOST_ENDIANNESS = 0x7004,
153085b35bbSSlava Shwartsman 	MLX5_REG_MTMP		 = 0x900a,
154dc7e38acSHans Petter Selasky 	MLX5_REG_MCIA		 = 0x9014,
155939c79a2SHans Petter Selasky 	MLX5_REG_MFRL		 = 0x9028,
156cb4e4a6eSHans Petter Selasky 	MLX5_REG_MPCNT		 = 0x9051,
157d5d52dd7SHans Petter Selasky 	MLX5_REG_MCQI		 = 0x9061,
158d5d52dd7SHans Petter Selasky 	MLX5_REG_MCC		 = 0x9062,
159d5d52dd7SHans Petter Selasky 	MLX5_REG_MCDA		 = 0x9063,
160ae73b041SHans Petter Selasky 	MLX5_REG_MCAM		 = 0x907f,
161dc7e38acSHans Petter Selasky };
162dc7e38acSHans Petter Selasky 
163dc7e38acSHans Petter Selasky enum dbg_rsc_type {
164dc7e38acSHans Petter Selasky 	MLX5_DBG_RSC_QP,
165dc7e38acSHans Petter Selasky 	MLX5_DBG_RSC_EQ,
166dc7e38acSHans Petter Selasky 	MLX5_DBG_RSC_CQ,
167dc7e38acSHans Petter Selasky };
168dc7e38acSHans Petter Selasky 
169cb4e4a6eSHans Petter Selasky enum {
170cb4e4a6eSHans Petter Selasky 	MLX5_INTERFACE_PROTOCOL_IB  = 0,
171cb4e4a6eSHans Petter Selasky 	MLX5_INTERFACE_PROTOCOL_ETH = 1,
172cb4e4a6eSHans Petter Selasky 	MLX5_INTERFACE_NUMBER       = 2,
173cb4e4a6eSHans Petter Selasky };
174cb4e4a6eSHans Petter Selasky 
175dc7e38acSHans Petter Selasky struct mlx5_field_desc {
176dc7e38acSHans Petter Selasky 	struct dentry	       *dent;
177dc7e38acSHans Petter Selasky 	int			i;
178dc7e38acSHans Petter Selasky };
179dc7e38acSHans Petter Selasky 
180dc7e38acSHans Petter Selasky struct mlx5_rsc_debug {
181dc7e38acSHans Petter Selasky 	struct mlx5_core_dev   *dev;
182dc7e38acSHans Petter Selasky 	void		       *object;
183dc7e38acSHans Petter Selasky 	enum dbg_rsc_type	type;
184dc7e38acSHans Petter Selasky 	struct dentry	       *root;
185dc7e38acSHans Petter Selasky 	struct mlx5_field_desc	fields[0];
186dc7e38acSHans Petter Selasky };
187dc7e38acSHans Petter Selasky 
188dc7e38acSHans Petter Selasky enum mlx5_dev_event {
189dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_SYS_ERROR,
190dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PORT_UP,
191dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PORT_DOWN,
192dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PORT_INITIALIZED,
193dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_LID_CHANGE,
194dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PKEY_CHANGE,
195dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_GUID_CHANGE,
196dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_CLIENT_REREG,
197dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_VPORT_CHANGE,
198cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_ERROR_STATE_DCBX,
199cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_REMOTE_CONFIG_CHANGE,
200cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_LOCAL_OPER_CHANGE,
201cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_REMOTE_CONFIG_APPLICATION_PRIORITY_CHANGE,
202dc7e38acSHans Petter Selasky };
203dc7e38acSHans Petter Selasky 
204dc7e38acSHans Petter Selasky enum mlx5_port_status {
205dc7e38acSHans Petter Selasky 	MLX5_PORT_UP        = 1 << 0,
206dc7e38acSHans Petter Selasky 	MLX5_PORT_DOWN      = 1 << 1,
207dc7e38acSHans Petter Selasky };
208dc7e38acSHans Petter Selasky 
2094b95c665SHans Petter Selasky enum {
2104b95c665SHans Petter Selasky 	MLX5_VSC_SPACE_SUPPORTED = 0x1,
2114b95c665SHans Petter Selasky 	MLX5_VSC_SPACE_OFFSET	 = 0x4,
2124b95c665SHans Petter Selasky 	MLX5_VSC_COUNTER_OFFSET	 = 0x8,
2134b95c665SHans Petter Selasky 	MLX5_VSC_SEMA_OFFSET	 = 0xC,
2144b95c665SHans Petter Selasky 	MLX5_VSC_ADDR_OFFSET	 = 0x10,
2154b95c665SHans Petter Selasky 	MLX5_VSC_DATA_OFFSET	 = 0x14,
2164b95c665SHans Petter Selasky 	MLX5_VSC_MAX_RETRIES	 = 0x1000,
2174b95c665SHans Petter Selasky };
2184b95c665SHans Petter Selasky 
219dc7e38acSHans Petter Selasky #define MLX5_PROT_MASK(link_mode) (1 << link_mode)
220dc7e38acSHans Petter Selasky 
221dc7e38acSHans Petter Selasky struct mlx5_uuar_info {
222dc7e38acSHans Petter Selasky 	struct mlx5_uar	       *uars;
223dc7e38acSHans Petter Selasky 	int			num_uars;
224dc7e38acSHans Petter Selasky 	int			num_low_latency_uuars;
225dc7e38acSHans Petter Selasky 	unsigned long	       *bitmap;
226dc7e38acSHans Petter Selasky 	unsigned int	       *count;
227dc7e38acSHans Petter Selasky 	struct mlx5_bf	       *bfs;
228dc7e38acSHans Petter Selasky 
229dc7e38acSHans Petter Selasky 	/*
230dc7e38acSHans Petter Selasky 	 * protect uuar allocation data structs
231dc7e38acSHans Petter Selasky 	 */
232dc7e38acSHans Petter Selasky 	struct mutex		lock;
233dc7e38acSHans Petter Selasky 	u32			ver;
234dc7e38acSHans Petter Selasky };
235dc7e38acSHans Petter Selasky 
236dc7e38acSHans Petter Selasky struct mlx5_bf {
237dc7e38acSHans Petter Selasky 	void __iomem	       *reg;
238dc7e38acSHans Petter Selasky 	void __iomem	       *regreg;
239dc7e38acSHans Petter Selasky 	int			buf_size;
240dc7e38acSHans Petter Selasky 	struct mlx5_uar	       *uar;
241dc7e38acSHans Petter Selasky 	unsigned long		offset;
242dc7e38acSHans Petter Selasky 	int			need_lock;
243dc7e38acSHans Petter Selasky 	/* protect blue flame buffer selection when needed
244dc7e38acSHans Petter Selasky 	 */
245dc7e38acSHans Petter Selasky 	spinlock_t		lock;
246dc7e38acSHans Petter Selasky 
247dc7e38acSHans Petter Selasky 	/* serialize 64 bit writes when done as two 32 bit accesses
248dc7e38acSHans Petter Selasky 	 */
249dc7e38acSHans Petter Selasky 	spinlock_t		lock32;
250dc7e38acSHans Petter Selasky 	int			uuarn;
251dc7e38acSHans Petter Selasky };
252dc7e38acSHans Petter Selasky 
253dc7e38acSHans Petter Selasky struct mlx5_cmd_first {
254dc7e38acSHans Petter Selasky 	__be32		data[4];
255dc7e38acSHans Petter Selasky };
256dc7e38acSHans Petter Selasky 
2571c807f67SHans Petter Selasky struct cache_ent;
2581c807f67SHans Petter Selasky struct mlx5_fw_page {
2591c807f67SHans Petter Selasky 	union {
2601c807f67SHans Petter Selasky 		struct rb_node rb_node;
261dc7e38acSHans Petter Selasky 		struct list_head list;
262dc7e38acSHans Petter Selasky 	};
2631c807f67SHans Petter Selasky 	struct mlx5_cmd_first first;
2641c807f67SHans Petter Selasky 	struct mlx5_core_dev *dev;
2651c807f67SHans Petter Selasky 	bus_dmamap_t dma_map;
2661c807f67SHans Petter Selasky 	bus_addr_t dma_addr;
2671c807f67SHans Petter Selasky 	void *virt_addr;
2681c807f67SHans Petter Selasky 	struct cache_ent *cache;
2691c807f67SHans Petter Selasky 	u32 numpages;
2701c807f67SHans Petter Selasky 	u16 load_done;
2711c807f67SHans Petter Selasky #define	MLX5_LOAD_ST_NONE 0
2721c807f67SHans Petter Selasky #define	MLX5_LOAD_ST_SUCCESS 1
2731c807f67SHans Petter Selasky #define	MLX5_LOAD_ST_FAILURE 2
2741c807f67SHans Petter Selasky 	u16 func_id;
2751c807f67SHans Petter Selasky };
2761c807f67SHans Petter Selasky #define	mlx5_cmd_msg mlx5_fw_page
277dc7e38acSHans Petter Selasky 
278dc7e38acSHans Petter Selasky struct mlx5_cmd_debug {
279dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_root;
280dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_in;
281dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_out;
282dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_outlen;
283dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_status;
284dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_run;
285dc7e38acSHans Petter Selasky 	void		       *in_msg;
286dc7e38acSHans Petter Selasky 	void		       *out_msg;
287dc7e38acSHans Petter Selasky 	u8			status;
288dc7e38acSHans Petter Selasky 	u16			inlen;
289dc7e38acSHans Petter Selasky 	u16			outlen;
290dc7e38acSHans Petter Selasky };
291dc7e38acSHans Petter Selasky 
292dc7e38acSHans Petter Selasky struct cache_ent {
293dc7e38acSHans Petter Selasky 	/* protect block chain allocations
294dc7e38acSHans Petter Selasky 	 */
295dc7e38acSHans Petter Selasky 	spinlock_t		lock;
296dc7e38acSHans Petter Selasky 	struct list_head	head;
297dc7e38acSHans Petter Selasky };
298dc7e38acSHans Petter Selasky 
299dc7e38acSHans Petter Selasky struct cmd_msg_cache {
300dc7e38acSHans Petter Selasky 	struct cache_ent	large;
301dc7e38acSHans Petter Selasky 	struct cache_ent	med;
302dc7e38acSHans Petter Selasky 
303dc7e38acSHans Petter Selasky };
304dc7e38acSHans Petter Selasky 
3054b109912SHans Petter Selasky struct mlx5_traffic_counter {
3064b109912SHans Petter Selasky 	u64         packets;
3074b109912SHans Petter Selasky 	u64         octets;
3084b109912SHans Petter Selasky };
3094b109912SHans Petter Selasky 
310721a1a6aSSlava Shwartsman enum mlx5_cmd_mode {
311721a1a6aSSlava Shwartsman 	MLX5_CMD_MODE_POLLING,
312721a1a6aSSlava Shwartsman 	MLX5_CMD_MODE_EVENTS
313721a1a6aSSlava Shwartsman };
314721a1a6aSSlava Shwartsman 
315dc7e38acSHans Petter Selasky struct mlx5_cmd_stats {
316dc7e38acSHans Petter Selasky 	u64		sum;
317dc7e38acSHans Petter Selasky 	u64		n;
318dc7e38acSHans Petter Selasky 	struct dentry  *root;
319dc7e38acSHans Petter Selasky 	struct dentry  *avg;
320dc7e38acSHans Petter Selasky 	struct dentry  *count;
321dc7e38acSHans Petter Selasky 	/* protect command average calculations */
322dc7e38acSHans Petter Selasky 	spinlock_t	lock;
323dc7e38acSHans Petter Selasky };
324dc7e38acSHans Petter Selasky 
325dc7e38acSHans Petter Selasky struct mlx5_cmd {
3261c807f67SHans Petter Selasky 	struct mlx5_fw_page *cmd_page;
3271c807f67SHans Petter Selasky 	bus_dma_tag_t dma_tag;
3281c807f67SHans Petter Selasky 	struct sx dma_sx;
3291c807f67SHans Petter Selasky 	struct mtx dma_mtx;
3301c807f67SHans Petter Selasky #define	MLX5_DMA_OWNED(dev) mtx_owned(&(dev)->cmd.dma_mtx)
3311c807f67SHans Petter Selasky #define	MLX5_DMA_LOCK(dev) mtx_lock(&(dev)->cmd.dma_mtx)
3321c807f67SHans Petter Selasky #define	MLX5_DMA_UNLOCK(dev) mtx_unlock(&(dev)->cmd.dma_mtx)
3331c807f67SHans Petter Selasky 	struct cv dma_cv;
3341c807f67SHans Petter Selasky #define	MLX5_DMA_DONE(dev) cv_broadcast(&(dev)->cmd.dma_cv)
3351c807f67SHans Petter Selasky #define	MLX5_DMA_WAIT(dev) cv_wait(&(dev)->cmd.dma_cv, &(dev)->cmd.dma_mtx)
336dc7e38acSHans Petter Selasky 	void	       *cmd_buf;
337dc7e38acSHans Petter Selasky 	dma_addr_t	dma;
338dc7e38acSHans Petter Selasky 	u16		cmdif_rev;
339dc7e38acSHans Petter Selasky 	u8		log_sz;
340dc7e38acSHans Petter Selasky 	u8		log_stride;
341dc7e38acSHans Petter Selasky 	int		max_reg_cmds;
342dc7e38acSHans Petter Selasky 	int		events;
343dc7e38acSHans Petter Selasky 	u32 __iomem    *vector;
344dc7e38acSHans Petter Selasky 
345dc7e38acSHans Petter Selasky 	/* protect command queue allocations
346dc7e38acSHans Petter Selasky 	 */
347dc7e38acSHans Petter Selasky 	spinlock_t	alloc_lock;
348dc7e38acSHans Petter Selasky 
349dc7e38acSHans Petter Selasky 	/* protect token allocations
350dc7e38acSHans Petter Selasky 	 */
351dc7e38acSHans Petter Selasky 	spinlock_t	token_lock;
352dc7e38acSHans Petter Selasky 	u8		token;
353dc7e38acSHans Petter Selasky 	unsigned long	bitmask;
354dc7e38acSHans Petter Selasky 	struct semaphore sem;
355dc7e38acSHans Petter Selasky 	struct semaphore pages_sem;
356721a1a6aSSlava Shwartsman 	enum mlx5_cmd_mode mode;
357721a1a6aSSlava Shwartsman 	struct mlx5_cmd_work_ent * volatile ent_arr[MLX5_MAX_COMMANDS];
358721a1a6aSSlava Shwartsman 	volatile enum mlx5_cmd_mode ent_mode[MLX5_MAX_COMMANDS];
359dc7e38acSHans Petter Selasky 	struct mlx5_cmd_debug dbg;
360dc7e38acSHans Petter Selasky 	struct cmd_msg_cache cache;
361dc7e38acSHans Petter Selasky 	int checksum_disabled;
362dc7e38acSHans Petter Selasky 	struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
363dc7e38acSHans Petter Selasky };
364dc7e38acSHans Petter Selasky 
365dc7e38acSHans Petter Selasky struct mlx5_port_caps {
366dc7e38acSHans Petter Selasky 	int	gid_table_len;
367dc7e38acSHans Petter Selasky 	int	pkey_table_len;
368dc7e38acSHans Petter Selasky 	u8	ext_port_cap;
369dc7e38acSHans Petter Selasky };
370dc7e38acSHans Petter Selasky 
371dc7e38acSHans Petter Selasky struct mlx5_buf {
3721c807f67SHans Petter Selasky 	bus_dma_tag_t		dma_tag;
3731c807f67SHans Petter Selasky 	bus_dmamap_t		dma_map;
3741c807f67SHans Petter Selasky 	struct mlx5_core_dev   *dev;
3751c807f67SHans Petter Selasky 	struct {
3761c807f67SHans Petter Selasky 		void	       *buf;
3771c807f67SHans Petter Selasky 	} direct;
3781c807f67SHans Petter Selasky 	u64		       *page_list;
379dc7e38acSHans Petter Selasky 	int			npages;
380dc7e38acSHans Petter Selasky 	int			size;
381dc7e38acSHans Petter Selasky 	u8			page_shift;
3821c807f67SHans Petter Selasky 	u8			load_done;
383dc7e38acSHans Petter Selasky };
384dc7e38acSHans Petter Selasky 
385e9dcd831SSlava Shwartsman struct mlx5_frag_buf {
386e9dcd831SSlava Shwartsman 	struct mlx5_buf_list	*frags;
387e9dcd831SSlava Shwartsman 	int			npages;
388e9dcd831SSlava Shwartsman 	int			size;
389e9dcd831SSlava Shwartsman 	u8			page_shift;
390e9dcd831SSlava Shwartsman };
391e9dcd831SSlava Shwartsman 
392dc7e38acSHans Petter Selasky struct mlx5_eq {
393dc7e38acSHans Petter Selasky 	struct mlx5_core_dev   *dev;
394dc7e38acSHans Petter Selasky 	__be32 __iomem	       *doorbell;
395dc7e38acSHans Petter Selasky 	u32			cons_index;
396dc7e38acSHans Petter Selasky 	struct mlx5_buf		buf;
397dc7e38acSHans Petter Selasky 	int			size;
398dc7e38acSHans Petter Selasky 	u8			irqn;
399dc7e38acSHans Petter Selasky 	u8			eqn;
400dc7e38acSHans Petter Selasky 	int			nent;
401dc7e38acSHans Petter Selasky 	u64			mask;
402dc7e38acSHans Petter Selasky 	struct list_head	list;
403dc7e38acSHans Petter Selasky 	int			index;
404dc7e38acSHans Petter Selasky 	struct mlx5_rsc_debug	*dbg;
405dc7e38acSHans Petter Selasky };
406dc7e38acSHans Petter Selasky 
407dc7e38acSHans Petter Selasky struct mlx5_core_psv {
408dc7e38acSHans Petter Selasky 	u32	psv_idx;
409dc7e38acSHans Petter Selasky 	struct psv_layout {
410dc7e38acSHans Petter Selasky 		u32	pd;
411dc7e38acSHans Petter Selasky 		u16	syndrome;
412dc7e38acSHans Petter Selasky 		u16	reserved;
413dc7e38acSHans Petter Selasky 		u16	bg;
414dc7e38acSHans Petter Selasky 		u16	app_tag;
415dc7e38acSHans Petter Selasky 		u32	ref_tag;
416dc7e38acSHans Petter Selasky 	} psv;
417dc7e38acSHans Petter Selasky };
418dc7e38acSHans Petter Selasky 
419dc7e38acSHans Petter Selasky struct mlx5_core_sig_ctx {
420dc7e38acSHans Petter Selasky 	struct mlx5_core_psv	psv_memory;
421dc7e38acSHans Petter Selasky 	struct mlx5_core_psv	psv_wire;
422dc7e38acSHans Petter Selasky #if (__FreeBSD_version >= 1100000)
423dc7e38acSHans Petter Selasky 	struct ib_sig_err       err_item;
424dc7e38acSHans Petter Selasky #endif
425dc7e38acSHans Petter Selasky 	bool			sig_status_checked;
426dc7e38acSHans Petter Selasky 	bool			sig_err_exists;
427dc7e38acSHans Petter Selasky 	u32			sigerr_count;
428dc7e38acSHans Petter Selasky };
429dc7e38acSHans Petter Selasky 
430e9dcd831SSlava Shwartsman enum {
431e9dcd831SSlava Shwartsman 	MLX5_MKEY_MR = 1,
432e9dcd831SSlava Shwartsman 	MLX5_MKEY_MW,
433e9dcd831SSlava Shwartsman 	MLX5_MKEY_MR_USER,
434e9dcd831SSlava Shwartsman };
435e9dcd831SSlava Shwartsman 
436e9dcd831SSlava Shwartsman struct mlx5_core_mkey {
437e9dcd831SSlava Shwartsman 	u64			iova;
438e9dcd831SSlava Shwartsman 	u64			size;
439e9dcd831SSlava Shwartsman 	u32			key;
440e9dcd831SSlava Shwartsman 	u32			pd;
441e9dcd831SSlava Shwartsman 	u32			type;
442e9dcd831SSlava Shwartsman };
443e9dcd831SSlava Shwartsman 
444dc7e38acSHans Petter Selasky struct mlx5_core_mr {
445dc7e38acSHans Petter Selasky 	u64			iova;
446dc7e38acSHans Petter Selasky 	u64			size;
447dc7e38acSHans Petter Selasky 	u32			key;
448dc7e38acSHans Petter Selasky 	u32			pd;
449dc7e38acSHans Petter Selasky };
450dc7e38acSHans Petter Selasky 
451dc7e38acSHans Petter Selasky enum mlx5_res_type {
452cb4e4a6eSHans Petter Selasky 	MLX5_RES_QP	= MLX5_EVENT_QUEUE_TYPE_QP,
453cb4e4a6eSHans Petter Selasky 	MLX5_RES_RQ	= MLX5_EVENT_QUEUE_TYPE_RQ,
454cb4e4a6eSHans Petter Selasky 	MLX5_RES_SQ	= MLX5_EVENT_QUEUE_TYPE_SQ,
455cb4e4a6eSHans Petter Selasky 	MLX5_RES_SRQ	= 3,
456cb4e4a6eSHans Petter Selasky 	MLX5_RES_XSRQ	= 4,
457cb4e4a6eSHans Petter Selasky 	MLX5_RES_DCT	= 5,
458dc7e38acSHans Petter Selasky };
459dc7e38acSHans Petter Selasky 
460dc7e38acSHans Petter Selasky struct mlx5_core_rsc_common {
461dc7e38acSHans Petter Selasky 	enum mlx5_res_type	res;
462dc7e38acSHans Petter Selasky 	atomic_t		refcount;
463dc7e38acSHans Petter Selasky 	struct completion	free;
464dc7e38acSHans Petter Selasky };
465dc7e38acSHans Petter Selasky 
466dc7e38acSHans Petter Selasky struct mlx5_core_srq {
467dc7e38acSHans Petter Selasky 	struct mlx5_core_rsc_common	common; /* must be first */
468dc7e38acSHans Petter Selasky 	u32				srqn;
469dc7e38acSHans Petter Selasky 	int				max;
470abb28d28SSlava Shwartsman 	size_t				max_gs;
471abb28d28SSlava Shwartsman 	size_t				max_avail_gather;
472dc7e38acSHans Petter Selasky 	int				wqe_shift;
473dc7e38acSHans Petter Selasky 	void				(*event)(struct mlx5_core_srq *, int);
474dc7e38acSHans Petter Selasky 	atomic_t			refcount;
475dc7e38acSHans Petter Selasky 	struct completion		free;
476dc7e38acSHans Petter Selasky };
477dc7e38acSHans Petter Selasky 
478dc7e38acSHans Petter Selasky struct mlx5_eq_table {
479dc7e38acSHans Petter Selasky 	void __iomem	       *update_ci;
480dc7e38acSHans Petter Selasky 	void __iomem	       *update_arm_ci;
481dc7e38acSHans Petter Selasky 	struct list_head	comp_eqs_list;
482dc7e38acSHans Petter Selasky 	struct mlx5_eq		pages_eq;
483dc7e38acSHans Petter Selasky 	struct mlx5_eq		async_eq;
484dc7e38acSHans Petter Selasky 	struct mlx5_eq		cmd_eq;
485dc7e38acSHans Petter Selasky 	int			num_comp_vectors;
486dc7e38acSHans Petter Selasky 	/* protect EQs list
487dc7e38acSHans Petter Selasky 	 */
488dc7e38acSHans Petter Selasky 	spinlock_t		lock;
489dc7e38acSHans Petter Selasky };
490dc7e38acSHans Petter Selasky 
491dc7e38acSHans Petter Selasky struct mlx5_uar {
492dc7e38acSHans Petter Selasky 	u32			index;
493dc7e38acSHans Petter Selasky 	void __iomem	       *bf_map;
494dc7e38acSHans Petter Selasky 	void __iomem	       *map;
495dc7e38acSHans Petter Selasky };
496dc7e38acSHans Petter Selasky 
497dc7e38acSHans Petter Selasky 
498dc7e38acSHans Petter Selasky struct mlx5_core_health {
499dc7e38acSHans Petter Selasky 	struct mlx5_health_buffer __iomem	*health;
500dc7e38acSHans Petter Selasky 	__be32 __iomem		       *health_counter;
501dc7e38acSHans Petter Selasky 	struct timer_list		timer;
502dc7e38acSHans Petter Selasky 	u32				prev;
503dc7e38acSHans Petter Selasky 	int				miss_counter;
5041900b6f8SHans Petter Selasky 	u32				fatal_error;
50540218d73SHans Petter Selasky 	struct workqueue_struct	       *wq_watchdog;
506adb6fd50SHans Petter Selasky 	struct work_struct		work_watchdog;
507ca551594SHans Petter Selasky 	/* wq spinlock to synchronize draining */
508ca551594SHans Petter Selasky 	spinlock_t			wq_lock;
509a2485fe5SHans Petter Selasky 	struct workqueue_struct	       *wq;
510ca551594SHans Petter Selasky 	unsigned long			flags;
511a2485fe5SHans Petter Selasky 	struct work_struct		work;
5124bb7662bSHans Petter Selasky 	struct delayed_work		recover_work;
5135169fb81SHans Petter Selasky 	unsigned int			last_reset_req;
514a0a4fd77SHans Petter Selasky 	struct work_struct		work_cmd_completion;
5158d1eeedbSHans Petter Selasky 	struct workqueue_struct	       *wq_cmd;
516dc7e38acSHans Petter Selasky };
517dc7e38acSHans Petter Selasky 
518dc7e38acSHans Petter Selasky #define	MLX5_CQ_LINEAR_ARRAY_SIZE	1024
519dc7e38acSHans Petter Selasky 
520dc7e38acSHans Petter Selasky struct mlx5_cq_linear_array_entry {
521dc7e38acSHans Petter Selasky 	struct mlx5_core_cq * volatile cq;
522dc7e38acSHans Petter Selasky };
523dc7e38acSHans Petter Selasky 
524dc7e38acSHans Petter Selasky struct mlx5_cq_table {
525dc7e38acSHans Petter Selasky 	/* protect radix tree
526dc7e38acSHans Petter Selasky 	 */
527e4881300SHans Petter Selasky 	spinlock_t		writerlock;
528e4881300SHans Petter Selasky 	atomic_t		writercount;
529dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
530dc7e38acSHans Petter Selasky 	struct mlx5_cq_linear_array_entry linear_array[MLX5_CQ_LINEAR_ARRAY_SIZE];
531dc7e38acSHans Petter Selasky };
532dc7e38acSHans Petter Selasky 
533dc7e38acSHans Petter Selasky struct mlx5_qp_table {
534dc7e38acSHans Petter Selasky 	/* protect radix tree
535dc7e38acSHans Petter Selasky 	 */
536dc7e38acSHans Petter Selasky 	spinlock_t		lock;
537dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
538dc7e38acSHans Petter Selasky };
539dc7e38acSHans Petter Selasky 
540dc7e38acSHans Petter Selasky struct mlx5_srq_table {
541dc7e38acSHans Petter Selasky 	/* protect radix tree
542dc7e38acSHans Petter Selasky 	 */
543dc7e38acSHans Petter Selasky 	spinlock_t		lock;
544dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
545dc7e38acSHans Petter Selasky };
546dc7e38acSHans Petter Selasky 
547dc7e38acSHans Petter Selasky struct mlx5_mr_table {
548dc7e38acSHans Petter Selasky 	/* protect radix tree
549dc7e38acSHans Petter Selasky 	 */
550cb4e4a6eSHans Petter Selasky 	spinlock_t		lock;
551dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
552dc7e38acSHans Petter Selasky };
553dc7e38acSHans Petter Selasky 
55438535d6cSHans Petter Selasky #ifdef RATELIMIT
55538535d6cSHans Petter Selasky struct mlx5_rl_entry {
55638535d6cSHans Petter Selasky 	u32			rate;
55738535d6cSHans Petter Selasky 	u16			burst;
55838535d6cSHans Petter Selasky 	u16			index;
55938535d6cSHans Petter Selasky 	u32			refcount;
56038535d6cSHans Petter Selasky };
56138535d6cSHans Petter Selasky 
56238535d6cSHans Petter Selasky struct mlx5_rl_table {
56338535d6cSHans Petter Selasky 	struct mutex		rl_lock;
56438535d6cSHans Petter Selasky 	u16			max_size;
56538535d6cSHans Petter Selasky 	u32			max_rate;
56638535d6cSHans Petter Selasky 	u32			min_rate;
56738535d6cSHans Petter Selasky 	struct mlx5_rl_entry   *rl_entry;
56838535d6cSHans Petter Selasky };
56938535d6cSHans Petter Selasky #endif
57038535d6cSHans Petter Selasky 
571111b57c3SHans Petter Selasky struct mlx5_pme_stats {
572111b57c3SHans Petter Selasky 	u64			status_counters[MLX5_MODULE_STATUS_NUM];
573111b57c3SHans Petter Selasky 	u64			error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
574111b57c3SHans Petter Selasky };
575111b57c3SHans Petter Selasky 
576dc7e38acSHans Petter Selasky struct mlx5_priv {
577dc7e38acSHans Petter Selasky 	char			name[MLX5_MAX_NAME_LEN];
578dc7e38acSHans Petter Selasky 	struct mlx5_eq_table	eq_table;
579dc7e38acSHans Petter Selasky 	struct msix_entry	*msix_arr;
580dc7e38acSHans Petter Selasky 	struct mlx5_uuar_info	uuari;
581dc7e38acSHans Petter Selasky 	MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock);
582192fc18dSHans Petter Selasky 	int			disable_irqs;
583dc7e38acSHans Petter Selasky 
584dc7e38acSHans Petter Selasky 	struct io_mapping	*bf_mapping;
585dc7e38acSHans Petter Selasky 
586dc7e38acSHans Petter Selasky 	/* pages stuff */
587dc7e38acSHans Petter Selasky 	struct workqueue_struct *pg_wq;
588dc7e38acSHans Petter Selasky 	struct rb_root		page_root;
589115bc9b1SHans Petter Selasky 	s64			fw_pages;
590cb4e4a6eSHans Petter Selasky 	atomic_t		reg_pages;
59144a03e91SHans Petter Selasky 	s64			pages_per_func[MLX5_MAX_NUMBER_OF_VFS];
592dc7e38acSHans Petter Selasky 	struct mlx5_core_health health;
593dc7e38acSHans Petter Selasky 
594dc7e38acSHans Petter Selasky 	struct mlx5_srq_table	srq_table;
595dc7e38acSHans Petter Selasky 
596dc7e38acSHans Petter Selasky 	/* start: qp staff */
597dc7e38acSHans Petter Selasky 	struct mlx5_qp_table	qp_table;
598dc7e38acSHans Petter Selasky 	struct dentry	       *qp_debugfs;
599dc7e38acSHans Petter Selasky 	struct dentry	       *eq_debugfs;
600dc7e38acSHans Petter Selasky 	struct dentry	       *cq_debugfs;
601dc7e38acSHans Petter Selasky 	struct dentry	       *cmdif_debugfs;
602dc7e38acSHans Petter Selasky 	/* end: qp staff */
603dc7e38acSHans Petter Selasky 
604dc7e38acSHans Petter Selasky 	/* start: cq staff */
605dc7e38acSHans Petter Selasky 	struct mlx5_cq_table	cq_table;
606dc7e38acSHans Petter Selasky 	/* end: cq staff */
607dc7e38acSHans Petter Selasky 
608dc7e38acSHans Petter Selasky 	/* start: mr staff */
609dc7e38acSHans Petter Selasky 	struct mlx5_mr_table	mr_table;
610dc7e38acSHans Petter Selasky 	/* end: mr staff */
611dc7e38acSHans Petter Selasky 
612dc7e38acSHans Petter Selasky 	/* start: alloc staff */
613dc7e38acSHans Petter Selasky 	int			numa_node;
614dc7e38acSHans Petter Selasky 
615dc7e38acSHans Petter Selasky 	struct mutex   pgdir_mutex;
616dc7e38acSHans Petter Selasky 	struct list_head        pgdir_list;
617dc7e38acSHans Petter Selasky 	/* end: alloc staff */
618dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_root;
619dc7e38acSHans Petter Selasky 
620dc7e38acSHans Petter Selasky 	/* protect mkey key part */
621dc7e38acSHans Petter Selasky 	spinlock_t		mkey_lock;
622dc7e38acSHans Petter Selasky 	u8			mkey_key;
623dc7e38acSHans Petter Selasky 
624dc7e38acSHans Petter Selasky 	struct list_head        dev_list;
625dc7e38acSHans Petter Selasky 	struct list_head        ctx_list;
626dc7e38acSHans Petter Selasky 	spinlock_t              ctx_lock;
627cb4e4a6eSHans Petter Selasky 	unsigned long		pci_dev_data;
62838535d6cSHans Petter Selasky #ifdef RATELIMIT
62938535d6cSHans Petter Selasky 	struct mlx5_rl_table	rl_table;
63038535d6cSHans Petter Selasky #endif
631111b57c3SHans Petter Selasky 	struct mlx5_pme_stats pme_stats;
63291ad1bd9SKonstantin Belousov 
63391ad1bd9SKonstantin Belousov 	struct mlx5_eswitch	*eswitch;
634cb4e4a6eSHans Petter Selasky };
635cb4e4a6eSHans Petter Selasky 
636cb4e4a6eSHans Petter Selasky enum mlx5_device_state {
637cb4e4a6eSHans Petter Selasky 	MLX5_DEVICE_STATE_UP,
638cb4e4a6eSHans Petter Selasky 	MLX5_DEVICE_STATE_INTERNAL_ERROR,
639dc7e38acSHans Petter Selasky };
640dc7e38acSHans Petter Selasky 
641a2485fe5SHans Petter Selasky enum mlx5_interface_state {
6420cf6ff0aSKonstantin Belousov 	MLX5_INTERFACE_STATE_UP = 0x1,
6430cf6ff0aSKonstantin Belousov 	MLX5_INTERFACE_STATE_TEARDOWN = 0x2,
644a2485fe5SHans Petter Selasky };
645a2485fe5SHans Petter Selasky 
646a2485fe5SHans Petter Selasky enum mlx5_pci_status {
647a2485fe5SHans Petter Selasky 	MLX5_PCI_STATUS_DISABLED,
648a2485fe5SHans Petter Selasky 	MLX5_PCI_STATUS_ENABLED,
649a2485fe5SHans Petter Selasky };
650a2485fe5SHans Petter Selasky 
651e9dcd831SSlava Shwartsman #define	MLX5_MAX_RESERVED_GIDS	8
652e9dcd831SSlava Shwartsman 
653e9dcd831SSlava Shwartsman struct mlx5_rsvd_gids {
654e9dcd831SSlava Shwartsman 	unsigned int start;
655e9dcd831SSlava Shwartsman 	unsigned int count;
656e9dcd831SSlava Shwartsman 	struct ida ida;
657e9dcd831SSlava Shwartsman };
658e9dcd831SSlava Shwartsman 
659dc7e38acSHans Petter Selasky struct mlx5_special_contexts {
660dc7e38acSHans Petter Selasky 	int resd_lkey;
661dc7e38acSHans Petter Selasky };
662dc7e38acSHans Petter Selasky 
6635a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace;
664dc7e38acSHans Petter Selasky struct mlx5_core_dev {
665dc7e38acSHans Petter Selasky 	struct pci_dev	       *pdev;
666a2485fe5SHans Petter Selasky 	/* sync pci state */
667a2485fe5SHans Petter Selasky 	struct mutex		pci_status_mutex;
668a2485fe5SHans Petter Selasky 	enum mlx5_pci_status	pci_status;
669dc7e38acSHans Petter Selasky 	char			board_id[MLX5_BOARD_ID_LEN];
670dc7e38acSHans Petter Selasky 	struct mlx5_cmd		cmd;
671dc7e38acSHans Petter Selasky 	struct mlx5_port_caps	port_caps[MLX5_MAX_PORTS];
672dc7e38acSHans Petter Selasky 	u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
673dc7e38acSHans Petter Selasky 	u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
674ed0cee0bSHans Petter Selasky 	struct {
6755a8145f6SHans Petter Selasky 		u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
6765a8145f6SHans Petter Selasky 		u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
677ed0cee0bSHans Petter Selasky 		u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
678e9dcd831SSlava Shwartsman 		u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
679ed0cee0bSHans Petter Selasky 	} caps;
680b35a986dSHans Petter Selasky 	phys_addr_t		iseg_base;
681dc7e38acSHans Petter Selasky 	struct mlx5_init_seg __iomem *iseg;
682cb4e4a6eSHans Petter Selasky 	enum mlx5_device_state	state;
683a2485fe5SHans Petter Selasky 	/* sync interface state */
684a2485fe5SHans Petter Selasky 	struct mutex		intf_state_mutex;
685a2485fe5SHans Petter Selasky 	unsigned long		intf_state;
686dc7e38acSHans Petter Selasky 	void			(*event) (struct mlx5_core_dev *dev,
687dc7e38acSHans Petter Selasky 					  enum mlx5_dev_event event,
688dc7e38acSHans Petter Selasky 					  unsigned long param);
689dc7e38acSHans Petter Selasky 	struct mlx5_priv	priv;
690dc7e38acSHans Petter Selasky 	struct mlx5_profile	*profile;
691dc7e38acSHans Petter Selasky 	atomic_t		num_qps;
6924b95c665SHans Petter Selasky 	u32			vsc_addr;
693dc7e38acSHans Petter Selasky 	u32			issi;
694dc7e38acSHans Petter Selasky 	struct mlx5_special_contexts special_contexts;
69521dd6527SHans Petter Selasky 	unsigned int module_status[MLX5_MAX_PORTS];
6965a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *root_ns;
6975a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *fdb_root_ns;
6985a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *esw_egress_root_ns;
6995a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *esw_ingress_root_ns;
7005a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *sniffer_rx_root_ns;
7015a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *sniffer_tx_root_ns;
702cb4e4a6eSHans Petter Selasky 	u32 num_q_counter_allocated[MLX5_INTERFACE_NUMBER];
70347458190SHans Petter Selasky 	struct mlx5_crspace_regmap *dump_rege;
704cf551f95SHans Petter Selasky 	uint32_t *dump_data;
705cf551f95SHans Petter Selasky 	unsigned dump_size;
706cf551f95SHans Petter Selasky 	bool dump_valid;
707cf551f95SHans Petter Selasky 	bool dump_copyout;
708cf551f95SHans Petter Selasky 	struct mtx dump_lock;
7096ed134c4SHans Petter Selasky 
7106ed134c4SHans Petter Selasky 	struct sysctl_ctx_list	sysctl_ctx;
7116ed134c4SHans Petter Selasky 	int			msix_eqvec;
712adb6fd50SHans Petter Selasky 	int			pwr_status;
713adb6fd50SHans Petter Selasky 	int			pwr_value;
714e9dcd831SSlava Shwartsman 
715e9dcd831SSlava Shwartsman 	struct {
716e9dcd831SSlava Shwartsman 		struct mlx5_rsvd_gids	reserved_gids;
717e9dcd831SSlava Shwartsman 		atomic_t		roce_en;
718e9dcd831SSlava Shwartsman 	} roce;
71966b38bfeSHans Petter Selasky 
72066b38bfeSHans Petter Selasky 	struct {
72166b38bfeSHans Petter Selasky 		spinlock_t	spinlock;
72266b38bfeSHans Petter Selasky #define	MLX5_MPFS_TABLE_MAX 32
72366b38bfeSHans Petter Selasky 		long		bitmap[BITS_TO_LONGS(MLX5_MPFS_TABLE_MAX)];
72466b38bfeSHans Petter Selasky 	} mpfs;
725e9dcd831SSlava Shwartsman #ifdef CONFIG_MLX5_FPGA
726e9dcd831SSlava Shwartsman 	struct mlx5_fpga_device	*fpga;
727e9dcd831SSlava Shwartsman #endif
728dc7e38acSHans Petter Selasky };
729dc7e38acSHans Petter Selasky 
730dc7e38acSHans Petter Selasky enum {
731dc7e38acSHans Petter Selasky 	MLX5_WOL_DISABLE       = 0,
732dc7e38acSHans Petter Selasky 	MLX5_WOL_SECURED_MAGIC = 1 << 1,
733dc7e38acSHans Petter Selasky 	MLX5_WOL_MAGIC         = 1 << 2,
734dc7e38acSHans Petter Selasky 	MLX5_WOL_ARP           = 1 << 3,
735dc7e38acSHans Petter Selasky 	MLX5_WOL_BROADCAST     = 1 << 4,
736dc7e38acSHans Petter Selasky 	MLX5_WOL_MULTICAST     = 1 << 5,
737dc7e38acSHans Petter Selasky 	MLX5_WOL_UNICAST       = 1 << 6,
738dc7e38acSHans Petter Selasky 	MLX5_WOL_PHY_ACTIVITY  = 1 << 7,
739dc7e38acSHans Petter Selasky };
740dc7e38acSHans Petter Selasky 
741dc7e38acSHans Petter Selasky struct mlx5_db {
742dc7e38acSHans Petter Selasky 	__be32			*db;
743dc7e38acSHans Petter Selasky 	union {
744dc7e38acSHans Petter Selasky 		struct mlx5_db_pgdir		*pgdir;
745dc7e38acSHans Petter Selasky 		struct mlx5_ib_user_db_page	*user_page;
746dc7e38acSHans Petter Selasky 	}			u;
747dc7e38acSHans Petter Selasky 	dma_addr_t		dma;
748dc7e38acSHans Petter Selasky 	int			index;
749dc7e38acSHans Petter Selasky };
750dc7e38acSHans Petter Selasky 
751dc7e38acSHans Petter Selasky struct mlx5_net_counters {
752dc7e38acSHans Petter Selasky 	u64	packets;
753dc7e38acSHans Petter Selasky 	u64	octets;
754dc7e38acSHans Petter Selasky };
755dc7e38acSHans Petter Selasky 
756dc7e38acSHans Petter Selasky struct mlx5_ptys_reg {
757cb4e4a6eSHans Petter Selasky 	u8	an_dis_admin;
758cb4e4a6eSHans Petter Selasky 	u8	an_dis_ap;
759dc7e38acSHans Petter Selasky 	u8	local_port;
760dc7e38acSHans Petter Selasky 	u8	proto_mask;
761dc7e38acSHans Petter Selasky 	u32	eth_proto_cap;
762dc7e38acSHans Petter Selasky 	u16	ib_link_width_cap;
763dc7e38acSHans Petter Selasky 	u16	ib_proto_cap;
764dc7e38acSHans Petter Selasky 	u32	eth_proto_admin;
765dc7e38acSHans Petter Selasky 	u16	ib_link_width_admin;
766dc7e38acSHans Petter Selasky 	u16	ib_proto_admin;
767dc7e38acSHans Petter Selasky 	u32	eth_proto_oper;
768dc7e38acSHans Petter Selasky 	u16	ib_link_width_oper;
769dc7e38acSHans Petter Selasky 	u16	ib_proto_oper;
770dc7e38acSHans Petter Selasky 	u32	eth_proto_lp_advertise;
771dc7e38acSHans Petter Selasky };
772dc7e38acSHans Petter Selasky 
773dc7e38acSHans Petter Selasky struct mlx5_pvlc_reg {
774dc7e38acSHans Petter Selasky 	u8	local_port;
775dc7e38acSHans Petter Selasky 	u8	vl_hw_cap;
776dc7e38acSHans Petter Selasky 	u8	vl_admin;
777dc7e38acSHans Petter Selasky 	u8	vl_operational;
778dc7e38acSHans Petter Selasky };
779dc7e38acSHans Petter Selasky 
780dc7e38acSHans Petter Selasky struct mlx5_pmtu_reg {
781dc7e38acSHans Petter Selasky 	u8	local_port;
782dc7e38acSHans Petter Selasky 	u16	max_mtu;
783dc7e38acSHans Petter Selasky 	u16	admin_mtu;
784dc7e38acSHans Petter Selasky 	u16	oper_mtu;
785dc7e38acSHans Petter Selasky };
786dc7e38acSHans Petter Selasky 
787dc7e38acSHans Petter Selasky struct mlx5_vport_counters {
788dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_errors;
789dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmit_errors;
790dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_ib_unicast;
791dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_ib_unicast;
792dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_ib_multicast;
793dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_ib_multicast;
794dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_eth_broadcast;
795dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_eth_broadcast;
796dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_eth_unicast;
797dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_eth_unicast;
798dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_eth_multicast;
799dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_eth_multicast;
800dc7e38acSHans Petter Selasky };
801dc7e38acSHans Petter Selasky 
802dc7e38acSHans Petter Selasky enum {
8031c807f67SHans Petter Selasky 	MLX5_DB_PER_PAGE = MLX5_ADAPTER_PAGE_SIZE / L1_CACHE_BYTES,
804dc7e38acSHans Petter Selasky };
805dc7e38acSHans Petter Selasky 
806cb4e4a6eSHans Petter Selasky struct mlx5_core_dct {
807cb4e4a6eSHans Petter Selasky 	struct mlx5_core_rsc_common	common; /* must be first */
808cb4e4a6eSHans Petter Selasky 	void (*event)(struct mlx5_core_dct *, int);
809cb4e4a6eSHans Petter Selasky 	int			dctn;
810cb4e4a6eSHans Petter Selasky 	struct completion	drained;
811cb4e4a6eSHans Petter Selasky 	struct mlx5_rsc_debug	*dbg;
812cb4e4a6eSHans Petter Selasky 	int			pid;
813cb4e4a6eSHans Petter Selasky };
814cb4e4a6eSHans Petter Selasky 
815dc7e38acSHans Petter Selasky enum {
816dc7e38acSHans Petter Selasky 	MLX5_COMP_EQ_SIZE = 1024,
817dc7e38acSHans Petter Selasky };
818dc7e38acSHans Petter Selasky 
819dc7e38acSHans Petter Selasky enum {
820dc7e38acSHans Petter Selasky 	MLX5_PTYS_IB = 1 << 0,
821dc7e38acSHans Petter Selasky 	MLX5_PTYS_EN = 1 << 2,
822dc7e38acSHans Petter Selasky };
823dc7e38acSHans Petter Selasky 
824dc7e38acSHans Petter Selasky struct mlx5_db_pgdir {
825dc7e38acSHans Petter Selasky 	struct list_head	list;
826dc7e38acSHans Petter Selasky 	DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE);
8271c807f67SHans Petter Selasky 	struct mlx5_fw_page    *fw_page;
828dc7e38acSHans Petter Selasky 	__be32		       *db_page;
829dc7e38acSHans Petter Selasky 	dma_addr_t		db_dma;
830dc7e38acSHans Petter Selasky };
831dc7e38acSHans Petter Selasky 
832dc7e38acSHans Petter Selasky typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
833dc7e38acSHans Petter Selasky 
834dc7e38acSHans Petter Selasky struct mlx5_cmd_work_ent {
835dc7e38acSHans Petter Selasky 	struct mlx5_cmd_msg    *in;
836dc7e38acSHans Petter Selasky 	struct mlx5_cmd_msg    *out;
8371c807f67SHans Petter Selasky 	int			uin_size;
838dc7e38acSHans Petter Selasky 	void		       *uout;
839dc7e38acSHans Petter Selasky 	int			uout_size;
840dc7e38acSHans Petter Selasky 	mlx5_cmd_cbk_t		callback;
84111546d06SHans Petter Selasky         struct delayed_work     cb_timeout_work;
842dc7e38acSHans Petter Selasky 	void		       *context;
843dc7e38acSHans Petter Selasky 	int			idx;
844dc7e38acSHans Petter Selasky 	struct completion	done;
845dc7e38acSHans Petter Selasky 	struct mlx5_cmd        *cmd;
846dc7e38acSHans Petter Selasky 	struct work_struct	work;
847dc7e38acSHans Petter Selasky 	struct mlx5_cmd_layout *lay;
848dc7e38acSHans Petter Selasky 	int			ret;
849dc7e38acSHans Petter Selasky 	int			page_queue;
850dc7e38acSHans Petter Selasky 	u8			status;
851dc7e38acSHans Petter Selasky 	u8			token;
852dc7e38acSHans Petter Selasky 	u64			ts1;
853dc7e38acSHans Petter Selasky 	u64			ts2;
854dc7e38acSHans Petter Selasky 	u16			op;
85530dfc051SHans Petter Selasky 	u8			busy;
856c0902569SHans Petter Selasky 	bool			polling;
857dc7e38acSHans Petter Selasky };
858dc7e38acSHans Petter Selasky 
859dc7e38acSHans Petter Selasky struct mlx5_pas {
860dc7e38acSHans Petter Selasky 	u64	pa;
861dc7e38acSHans Petter Selasky 	u8	log_sz;
862dc7e38acSHans Petter Selasky };
863dc7e38acSHans Petter Selasky 
8644b109912SHans Petter Selasky enum port_state_policy {
8654b109912SHans Petter Selasky 	MLX5_POLICY_DOWN        = 0,
8664b109912SHans Petter Selasky 	MLX5_POLICY_UP          = 1,
8674b109912SHans Petter Selasky 	MLX5_POLICY_FOLLOW      = 2,
8684b109912SHans Petter Selasky 	MLX5_POLICY_INVALID     = 0xffffffff
8694b109912SHans Petter Selasky };
8704b109912SHans Petter Selasky 
8711c807f67SHans Petter Selasky static inline void *
8721c807f67SHans Petter Selasky mlx5_buf_offset(struct mlx5_buf *buf, int offset)
873dc7e38acSHans Petter Selasky {
8741c807f67SHans Petter Selasky 	return ((char *)buf->direct.buf + offset);
875dc7e38acSHans Petter Selasky }
876dc7e38acSHans Petter Selasky 
877dc7e38acSHans Petter Selasky 
878dc7e38acSHans Petter Selasky extern struct workqueue_struct *mlx5_core_wq;
879dc7e38acSHans Petter Selasky 
880dc7e38acSHans Petter Selasky #define STRUCT_FIELD(header, field) \
881dc7e38acSHans Petter Selasky 	.struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field),      \
882dc7e38acSHans Petter Selasky 	.struct_size_bytes   = sizeof((struct ib_unpacked_ ## header *)0)->field
883dc7e38acSHans Petter Selasky 
884dc7e38acSHans Petter Selasky static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
885dc7e38acSHans Petter Selasky {
886dc7e38acSHans Petter Selasky 	return pci_get_drvdata(pdev);
887dc7e38acSHans Petter Selasky }
888dc7e38acSHans Petter Selasky 
889dc7e38acSHans Petter Selasky extern struct dentry *mlx5_debugfs_root;
890dc7e38acSHans Petter Selasky 
891dc7e38acSHans Petter Selasky static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
892dc7e38acSHans Petter Selasky {
893dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->fw_rev) & 0xffff;
894dc7e38acSHans Petter Selasky }
895dc7e38acSHans Petter Selasky 
896dc7e38acSHans Petter Selasky static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
897dc7e38acSHans Petter Selasky {
898dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->fw_rev) >> 16;
899dc7e38acSHans Petter Selasky }
900dc7e38acSHans Petter Selasky 
901dc7e38acSHans Petter Selasky static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
902dc7e38acSHans Petter Selasky {
903dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
904dc7e38acSHans Petter Selasky }
905dc7e38acSHans Petter Selasky 
906dc7e38acSHans Petter Selasky static inline u16 cmdif_rev_get(struct mlx5_core_dev *dev)
907dc7e38acSHans Petter Selasky {
908dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
909dc7e38acSHans Petter Selasky }
910dc7e38acSHans Petter Selasky 
911dc7e38acSHans Petter Selasky static inline int mlx5_get_gid_table_len(u16 param)
912dc7e38acSHans Petter Selasky {
913dc7e38acSHans Petter Selasky 	if (param > 4) {
914dc7e38acSHans Petter Selasky 		printf("M4_CORE_DRV_NAME: WARN: ""gid table length is zero\n");
915dc7e38acSHans Petter Selasky 		return 0;
916dc7e38acSHans Petter Selasky 	}
917dc7e38acSHans Petter Selasky 
918dc7e38acSHans Petter Selasky 	return 8 * (1 << param);
919dc7e38acSHans Petter Selasky }
920dc7e38acSHans Petter Selasky 
921dc7e38acSHans Petter Selasky static inline void *mlx5_vzalloc(unsigned long size)
922dc7e38acSHans Petter Selasky {
923dc7e38acSHans Petter Selasky 	void *rtn;
924dc7e38acSHans Petter Selasky 
925dc7e38acSHans Petter Selasky 	rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
926dc7e38acSHans Petter Selasky 	return rtn;
927dc7e38acSHans Petter Selasky }
928dc7e38acSHans Petter Selasky 
929cb4e4a6eSHans Petter Selasky static inline void *mlx5_vmalloc(unsigned long size)
930dc7e38acSHans Petter Selasky {
931cb4e4a6eSHans Petter Selasky 	void *rtn;
932cb4e4a6eSHans Petter Selasky 
933cb4e4a6eSHans Petter Selasky 	rtn = kmalloc(size, GFP_KERNEL | __GFP_NOWARN);
934cb4e4a6eSHans Petter Selasky 	if (!rtn)
935cb4e4a6eSHans Petter Selasky 		rtn = vmalloc(size);
936cb4e4a6eSHans Petter Selasky 	return rtn;
937dc7e38acSHans Petter Selasky }
938dc7e38acSHans Petter Selasky 
9394b109912SHans Petter Selasky static inline u32 mlx5_base_mkey(const u32 key)
9404b109912SHans Petter Selasky {
9414b109912SHans Petter Selasky 	return key & 0xffffff00u;
9424b109912SHans Petter Selasky }
9434b109912SHans Petter Selasky 
944dc7e38acSHans Petter Selasky int mlx5_cmd_init(struct mlx5_core_dev *dev);
945dc7e38acSHans Petter Selasky void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
946dc7e38acSHans Petter Selasky void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
947dc7e38acSHans Petter Selasky void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
948788333d9SHans Petter Selasky void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
949788333d9SHans Petter Selasky int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
950dc7e38acSHans Petter Selasky int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
951dc7e38acSHans Petter Selasky 		  int out_size);
952dc7e38acSHans Petter Selasky int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
953dc7e38acSHans Petter Selasky 		     void *out, int out_size, mlx5_cmd_cbk_t callback,
954dc7e38acSHans Petter Selasky 		     void *context);
955c0902569SHans Petter Selasky int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
956c0902569SHans Petter Selasky 			  void *out, int out_size);
957dc7e38acSHans Petter Selasky int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
958dc7e38acSHans Petter Selasky int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
959dc7e38acSHans Petter Selasky int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
960dc7e38acSHans Petter Selasky int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
961dc7e38acSHans Petter Selasky int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
962dc7e38acSHans Petter Selasky void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
963a2485fe5SHans Petter Selasky void mlx5_health_cleanup(struct mlx5_core_dev *dev);
964a2485fe5SHans Petter Selasky int mlx5_health_init(struct mlx5_core_dev *dev);
965dc7e38acSHans Petter Selasky void mlx5_start_health_poll(struct mlx5_core_dev *dev);
9662119f825SSlava Shwartsman void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
967ca551594SHans Petter Selasky void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
968519774eaSHans Petter Selasky void mlx5_drain_health_recovery(struct mlx5_core_dev *dev);
9694bb7662bSHans Petter Selasky void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
970adb6fd50SHans Petter Selasky void mlx5_trigger_health_watchdog(struct mlx5_core_dev *dev);
9711c807f67SHans Petter Selasky 
9721c807f67SHans Petter Selasky #define	mlx5_buf_alloc_node(dev, size, direct, buf, node) \
9731c807f67SHans Petter Selasky 	mlx5_buf_alloc(dev, size, direct, buf)
974dc7e38acSHans Petter Selasky int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, int max_direct,
975dc7e38acSHans Petter Selasky 		   struct mlx5_buf *buf);
976dc7e38acSHans Petter Selasky void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
977dc7e38acSHans Petter Selasky int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
978788333d9SHans Petter Selasky 			 struct mlx5_srq_attr *in);
979dc7e38acSHans Petter Selasky int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
980dc7e38acSHans Petter Selasky int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
981788333d9SHans Petter Selasky 			struct mlx5_srq_attr *out);
982dc7e38acSHans Petter Selasky int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
983dc7e38acSHans Petter Selasky int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
984dc7e38acSHans Petter Selasky 		      u16 lwm, int is_srq);
985dc7e38acSHans Petter Selasky void mlx5_init_mr_table(struct mlx5_core_dev *dev);
986dc7e38acSHans Petter Selasky void mlx5_cleanup_mr_table(struct mlx5_core_dev *dev);
987788333d9SHans Petter Selasky int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
988788333d9SHans Petter Selasky 			     struct mlx5_core_mr *mkey,
989788333d9SHans Petter Selasky 			     u32 *in, int inlen,
990788333d9SHans Petter Selasky 			     u32 *out, int outlen,
991788333d9SHans Petter Selasky 			     mlx5_cmd_cbk_t callback, void *context);
992788333d9SHans Petter Selasky int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
993788333d9SHans Petter Selasky 			  struct mlx5_core_mr *mr,
994788333d9SHans Petter Selasky 			  u32 *in, int inlen);
995788333d9SHans Petter Selasky int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey);
996788333d9SHans Petter Selasky int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey,
997788333d9SHans Petter Selasky 			 u32 *out, int outlen);
998dc7e38acSHans Petter Selasky int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr,
999dc7e38acSHans Petter Selasky 			     u32 *mkey);
1000dc7e38acSHans Petter Selasky int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
1001dc7e38acSHans Petter Selasky int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
1002500d0c40SHans Petter Selasky int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
1003dc7e38acSHans Petter Selasky 		      u16 opmod, u8 port);
10041c807f67SHans Petter Selasky void mlx5_fwp_flush(struct mlx5_fw_page *fwp);
10051c807f67SHans Petter Selasky void mlx5_fwp_invalidate(struct mlx5_fw_page *fwp);
10061c807f67SHans Petter Selasky struct mlx5_fw_page *mlx5_fwp_alloc(struct mlx5_core_dev *dev, gfp_t flags, unsigned num);
10071c807f67SHans Petter Selasky void mlx5_fwp_free(struct mlx5_fw_page *fwp);
10081c807f67SHans Petter Selasky u64 mlx5_fwp_get_dma(struct mlx5_fw_page *fwp, size_t offset);
10091c807f67SHans Petter Selasky void *mlx5_fwp_get_virt(struct mlx5_fw_page *fwp, size_t offset);
1010dc7e38acSHans Petter Selasky void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
1011dc7e38acSHans Petter Selasky void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
1012dc7e38acSHans Petter Selasky int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
1013dc7e38acSHans Petter Selasky void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
1014dc7e38acSHans Petter Selasky void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
1015dc7e38acSHans Petter Selasky 				 s32 npages);
1016dc7e38acSHans Petter Selasky int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
1017dc7e38acSHans Petter Selasky int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
101844a03e91SHans Petter Selasky s64 mlx5_wait_for_reclaim_vfs_pages(struct mlx5_core_dev *dev);
1019dc7e38acSHans Petter Selasky void mlx5_register_debugfs(void);
1020dc7e38acSHans Petter Selasky void mlx5_unregister_debugfs(void);
1021dc7e38acSHans Petter Selasky int mlx5_eq_init(struct mlx5_core_dev *dev);
1022dc7e38acSHans Petter Selasky void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
1023dc7e38acSHans Petter Selasky void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
1024dc7e38acSHans Petter Selasky void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
1025dc7e38acSHans Petter Selasky void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
1026dc7e38acSHans Petter Selasky void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
1027dc7e38acSHans Petter Selasky struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
1028721a1a6aSSlava Shwartsman void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vector, enum mlx5_cmd_mode mode);
1029dc7e38acSHans Petter Selasky void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
1030dc7e38acSHans Petter Selasky int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
10316226306bSHans Petter Selasky 		       int nent, u64 mask, struct mlx5_uar *uar);
1032dc7e38acSHans Petter Selasky int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1033dc7e38acSHans Petter Selasky int mlx5_start_eqs(struct mlx5_core_dev *dev);
1034dc7e38acSHans Petter Selasky int mlx5_stop_eqs(struct mlx5_core_dev *dev);
1035dc7e38acSHans Petter Selasky int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, int *irqn);
1036dc7e38acSHans Petter Selasky int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1037dc7e38acSHans Petter Selasky int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1038cb4e4a6eSHans Petter Selasky int mlx5_core_set_dc_cnak_trace(struct mlx5_core_dev *dev, int enable,
1039cb4e4a6eSHans Petter Selasky 				u64 addr);
1040dc7e38acSHans Petter Selasky 
1041dc7e38acSHans Petter Selasky int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1042dc7e38acSHans Petter Selasky void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1043dc7e38acSHans Petter Selasky int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1044dc7e38acSHans Petter Selasky 			 int size_in, void *data_out, int size_out,
1045dc7e38acSHans Petter Selasky 			 u16 reg_num, int arg, int write);
1046dc7e38acSHans Petter Selasky 
1047cb4e4a6eSHans Petter Selasky void mlx5_toggle_port_link(struct mlx5_core_dev *dev);
1048dc7e38acSHans Petter Selasky 
1049dc7e38acSHans Petter Selasky int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1050dc7e38acSHans Petter Selasky void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1051dc7e38acSHans Petter Selasky int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
1052788333d9SHans Petter Selasky 		       u32 *out, int outlen);
1053dc7e38acSHans Petter Selasky int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1054dc7e38acSHans Petter Selasky void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1055dc7e38acSHans Petter Selasky int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1056dc7e38acSHans Petter Selasky void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1057dc7e38acSHans Petter Selasky int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
1058dc7e38acSHans Petter Selasky int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1059dc7e38acSHans Petter Selasky 		       int node);
1060dc7e38acSHans Petter Selasky void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1061dc7e38acSHans Petter Selasky 
1062dc7e38acSHans Petter Selasky const char *mlx5_command_str(int command);
1063dc7e38acSHans Petter Selasky int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1064dc7e38acSHans Petter Selasky void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
1065dc7e38acSHans Petter Selasky int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1066dc7e38acSHans Petter Selasky 			 int npsvs, u32 *sig_index);
1067dc7e38acSHans Petter Selasky int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1068dc7e38acSHans Petter Selasky void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
1069dc7e38acSHans Petter Selasky u8 mlx5_is_wol_supported(struct mlx5_core_dev *dev);
1070dc7e38acSHans Petter Selasky int mlx5_set_wol(struct mlx5_core_dev *dev, u8 wol_mode);
107127c29bc4SHans Petter Selasky int mlx5_set_dropless_mode(struct mlx5_core_dev *dev, u16 timeout);
107227c29bc4SHans Petter Selasky int mlx5_query_dropless_mode(struct mlx5_core_dev *dev, u16 *timeout);
1073dc7e38acSHans Petter Selasky int mlx5_query_wol(struct mlx5_core_dev *dev, u8 *wol_mode);
1074dc7e38acSHans Petter Selasky int mlx5_core_access_pvlc(struct mlx5_core_dev *dev,
1075dc7e38acSHans Petter Selasky 			  struct mlx5_pvlc_reg *pvlc, int write);
1076dc7e38acSHans Petter Selasky int mlx5_core_access_ptys(struct mlx5_core_dev *dev,
1077dc7e38acSHans Petter Selasky 			  struct mlx5_ptys_reg *ptys, int write);
1078dc7e38acSHans Petter Selasky int mlx5_core_access_pmtu(struct mlx5_core_dev *dev,
1079dc7e38acSHans Petter Selasky 			  struct mlx5_pmtu_reg *pmtu, int write);
1080dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_add(struct mlx5_core_dev *dev, u16 port);
1081dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_delete(struct mlx5_core_dev *dev, u16 port);
1082dc7e38acSHans Petter Selasky int mlx5_query_port_cong_status(struct mlx5_core_dev *mdev, int protocol,
1083dc7e38acSHans Petter Selasky 				int priority, int *is_enable);
1084dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_status(struct mlx5_core_dev *mdev, int protocol,
1085dc7e38acSHans Petter Selasky 				 int priority, int enable);
1086dc7e38acSHans Petter Selasky int mlx5_query_port_cong_params(struct mlx5_core_dev *mdev, int protocol,
1087dc7e38acSHans Petter Selasky 				void *out, int out_size);
1088dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_params(struct mlx5_core_dev *mdev,
1089dc7e38acSHans Petter Selasky 				 void *in, int in_size);
1090dc7e38acSHans Petter Selasky int mlx5_query_port_cong_statistics(struct mlx5_core_dev *mdev, int clear,
1091dc7e38acSHans Petter Selasky 				    void *out, int out_size);
1092cb022443SHans Petter Selasky int mlx5_set_diagnostic_params(struct mlx5_core_dev *mdev, void *in,
1093cb022443SHans Petter Selasky 			       int in_size);
1094cb022443SHans Petter Selasky int mlx5_query_diagnostic_counters(struct mlx5_core_dev *mdev,
1095cb022443SHans Petter Selasky 				   u8 num_of_samples, u16 sample_index,
1096cb022443SHans Petter Selasky 				   void *out, int out_size);
10974b95c665SHans Petter Selasky int mlx5_vsc_find_cap(struct mlx5_core_dev *mdev);
10984b95c665SHans Petter Selasky int mlx5_vsc_lock(struct mlx5_core_dev *mdev);
10994b95c665SHans Petter Selasky void mlx5_vsc_unlock(struct mlx5_core_dev *mdev);
11004b95c665SHans Petter Selasky int mlx5_vsc_set_space(struct mlx5_core_dev *mdev, u16 space);
1101e456deccSHans Petter Selasky int mlx5_vsc_wait_on_flag(struct mlx5_core_dev *mdev, u32 expected);
1102b575d8c8SHans Petter Selasky int mlx5_vsc_write(struct mlx5_core_dev *mdev, u32 addr, const u32 *data);
11034b95c665SHans Petter Selasky int mlx5_vsc_read(struct mlx5_core_dev *mdev, u32 addr, u32 *data);
1104b575d8c8SHans Petter Selasky int mlx5_vsc_lock_addr_space(struct mlx5_core_dev *mdev, u32 addr);
1105b575d8c8SHans Petter Selasky int mlx5_vsc_unlock_addr_space(struct mlx5_core_dev *mdev, u32 addr);
1106adb6fd50SHans Petter Selasky int mlx5_pci_read_power_status(struct mlx5_core_dev *mdev,
1107adb6fd50SHans Petter Selasky 			       u16 *p_power, u8 *p_status);
1108b575d8c8SHans Petter Selasky 
1109dc7e38acSHans Petter Selasky static inline u32 mlx5_mkey_to_idx(u32 mkey)
1110dc7e38acSHans Petter Selasky {
1111dc7e38acSHans Petter Selasky 	return mkey >> 8;
1112dc7e38acSHans Petter Selasky }
1113dc7e38acSHans Petter Selasky 
1114dc7e38acSHans Petter Selasky static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1115dc7e38acSHans Petter Selasky {
1116dc7e38acSHans Petter Selasky 	return mkey_idx << 8;
1117dc7e38acSHans Petter Selasky }
1118dc7e38acSHans Petter Selasky 
1119dc7e38acSHans Petter Selasky static inline u8 mlx5_mkey_variant(u32 mkey)
1120dc7e38acSHans Petter Selasky {
1121dc7e38acSHans Petter Selasky 	return mkey & 0xff;
1122dc7e38acSHans Petter Selasky }
1123dc7e38acSHans Petter Selasky 
1124dc7e38acSHans Petter Selasky enum {
1125dc7e38acSHans Petter Selasky 	MLX5_PROF_MASK_QP_SIZE		= (u64)1 << 0,
1126dc7e38acSHans Petter Selasky 	MLX5_PROF_MASK_MR_CACHE		= (u64)1 << 1,
1127dc7e38acSHans Petter Selasky };
1128dc7e38acSHans Petter Selasky 
1129dc7e38acSHans Petter Selasky enum {
1130cb4e4a6eSHans Petter Selasky 	MAX_MR_CACHE_ENTRIES    = 15,
1131dc7e38acSHans Petter Selasky };
1132dc7e38acSHans Petter Selasky 
1133dc7e38acSHans Petter Selasky struct mlx5_interface {
1134dc7e38acSHans Petter Selasky 	void *			(*add)(struct mlx5_core_dev *dev);
1135dc7e38acSHans Petter Selasky 	void			(*remove)(struct mlx5_core_dev *dev, void *context);
1136dc7e38acSHans Petter Selasky 	void			(*event)(struct mlx5_core_dev *dev, void *context,
1137dc7e38acSHans Petter Selasky 					 enum mlx5_dev_event event, unsigned long param);
1138dc7e38acSHans Petter Selasky 	void *                  (*get_dev)(void *context);
1139dc7e38acSHans Petter Selasky 	int			protocol;
1140dc7e38acSHans Petter Selasky 	struct list_head	list;
1141dc7e38acSHans Petter Selasky };
1142dc7e38acSHans Petter Selasky 
1143dc7e38acSHans Petter Selasky void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
1144dc7e38acSHans Petter Selasky int mlx5_register_interface(struct mlx5_interface *intf);
1145dc7e38acSHans Petter Selasky void mlx5_unregister_interface(struct mlx5_interface *intf);
1146dc7e38acSHans Petter Selasky 
1147e9dcd831SSlava Shwartsman unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1148e9dcd831SSlava Shwartsman int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1149e9dcd831SSlava Shwartsman     u8 roce_version, u8 roce_l3_type, const u8 *gid,
1150e9dcd831SSlava Shwartsman     const u8 *mac, bool vlan, u16 vlan_id);
1151e9dcd831SSlava Shwartsman 
1152dc7e38acSHans Petter Selasky struct mlx5_profile {
1153dc7e38acSHans Petter Selasky 	u64	mask;
1154dc7e38acSHans Petter Selasky 	u8	log_max_qp;
1155dc7e38acSHans Petter Selasky 	struct {
1156dc7e38acSHans Petter Selasky 		int	size;
1157dc7e38acSHans Petter Selasky 		int	limit;
1158dc7e38acSHans Petter Selasky 	} mr_cache[MAX_MR_CACHE_ENTRIES];
1159dc7e38acSHans Petter Selasky };
1160dc7e38acSHans Petter Selasky 
1161cb4e4a6eSHans Petter Selasky enum {
1162cb4e4a6eSHans Petter Selasky 	MLX5_PCI_DEV_IS_VF		= 1 << 0,
1163cb4e4a6eSHans Petter Selasky };
1164cb4e4a6eSHans Petter Selasky 
1165a2485fe5SHans Petter Selasky enum {
1166a2485fe5SHans Petter Selasky 	MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1167a2485fe5SHans Petter Selasky };
1168a2485fe5SHans Petter Selasky 
1169cb4e4a6eSHans Petter Selasky static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1170cb4e4a6eSHans Petter Selasky {
1171cb4e4a6eSHans Petter Selasky 	return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1172cb4e4a6eSHans Petter Selasky }
117338535d6cSHans Petter Selasky #ifdef RATELIMIT
117438535d6cSHans Petter Selasky int mlx5_init_rl_table(struct mlx5_core_dev *dev);
117538535d6cSHans Petter Selasky void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
117638535d6cSHans Petter Selasky int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst, u16 *index);
117738535d6cSHans Petter Selasky void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst);
117838535d6cSHans Petter Selasky bool mlx5_rl_is_in_range(const struct mlx5_core_dev *dev, u32 rate, u32 burst);
117938535d6cSHans Petter Selasky 
118038535d6cSHans Petter Selasky static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
118138535d6cSHans Petter Selasky {
118238535d6cSHans Petter Selasky 	return !!(dev->priv.rl_table.max_size);
118338535d6cSHans Petter Selasky }
118438535d6cSHans Petter Selasky #endif
1185dc7e38acSHans Petter Selasky 
1186f14d8498SHans Petter Selasky void mlx5_disable_interrupts(struct mlx5_core_dev *);
1187f14d8498SHans Petter Selasky void mlx5_poll_interrupts(struct mlx5_core_dev *);
1188f14d8498SHans Petter Selasky 
1189dc7e38acSHans Petter Selasky #endif /* MLX5_DRIVER_H */
1190