1*dc7e38acSHans Petter Selasky /*- 2*dc7e38acSHans Petter Selasky * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved. 3*dc7e38acSHans Petter Selasky * 4*dc7e38acSHans Petter Selasky * Redistribution and use in source and binary forms, with or without 5*dc7e38acSHans Petter Selasky * modification, are permitted provided that the following conditions 6*dc7e38acSHans Petter Selasky * are met: 7*dc7e38acSHans Petter Selasky * 1. Redistributions of source code must retain the above copyright 8*dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer. 9*dc7e38acSHans Petter Selasky * 2. Redistributions in binary form must reproduce the above copyright 10*dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer in the 11*dc7e38acSHans Petter Selasky * documentation and/or other materials provided with the distribution. 12*dc7e38acSHans Petter Selasky * 13*dc7e38acSHans Petter Selasky * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND 14*dc7e38acSHans Petter Selasky * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 15*dc7e38acSHans Petter Selasky * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 16*dc7e38acSHans Petter Selasky * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 17*dc7e38acSHans Petter Selasky * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 18*dc7e38acSHans Petter Selasky * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 19*dc7e38acSHans Petter Selasky * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 20*dc7e38acSHans Petter Selasky * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 21*dc7e38acSHans Petter Selasky * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 22*dc7e38acSHans Petter Selasky * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 23*dc7e38acSHans Petter Selasky * SUCH DAMAGE. 24*dc7e38acSHans Petter Selasky * 25*dc7e38acSHans Petter Selasky * $FreeBSD$ 26*dc7e38acSHans Petter Selasky */ 27*dc7e38acSHans Petter Selasky 28*dc7e38acSHans Petter Selasky #ifndef MLX5_DRIVER_H 29*dc7e38acSHans Petter Selasky #define MLX5_DRIVER_H 30*dc7e38acSHans Petter Selasky 31*dc7e38acSHans Petter Selasky #include <linux/kernel.h> 32*dc7e38acSHans Petter Selasky #include <linux/completion.h> 33*dc7e38acSHans Petter Selasky #include <linux/pci.h> 34*dc7e38acSHans Petter Selasky #include <linux/cache.h> 35*dc7e38acSHans Petter Selasky #include <linux/rbtree.h> 36*dc7e38acSHans Petter Selasky #include <linux/semaphore.h> 37*dc7e38acSHans Petter Selasky #include <linux/slab.h> 38*dc7e38acSHans Petter Selasky #include <linux/vmalloc.h> 39*dc7e38acSHans Petter Selasky #include <linux/radix-tree.h> 40*dc7e38acSHans Petter Selasky 41*dc7e38acSHans Petter Selasky #include <dev/mlx5/device.h> 42*dc7e38acSHans Petter Selasky #include <dev/mlx5/doorbell.h> 43*dc7e38acSHans Petter Selasky 44*dc7e38acSHans Petter Selasky enum { 45*dc7e38acSHans Petter Selasky MLX5_BOARD_ID_LEN = 64, 46*dc7e38acSHans Petter Selasky MLX5_MAX_NAME_LEN = 16, 47*dc7e38acSHans Petter Selasky }; 48*dc7e38acSHans Petter Selasky 49*dc7e38acSHans Petter Selasky enum { 50*dc7e38acSHans Petter Selasky /* one minute for the sake of bringup. Generally, commands must always 51*dc7e38acSHans Petter Selasky * complete and we may need to increase this timeout value 52*dc7e38acSHans Petter Selasky */ 53*dc7e38acSHans Petter Selasky MLX5_CMD_TIMEOUT_MSEC = 7200 * 1000, 54*dc7e38acSHans Petter Selasky MLX5_CMD_WQ_MAX_NAME = 32, 55*dc7e38acSHans Petter Selasky }; 56*dc7e38acSHans Petter Selasky 57*dc7e38acSHans Petter Selasky enum { 58*dc7e38acSHans Petter Selasky CMD_OWNER_SW = 0x0, 59*dc7e38acSHans Petter Selasky CMD_OWNER_HW = 0x1, 60*dc7e38acSHans Petter Selasky CMD_STATUS_SUCCESS = 0, 61*dc7e38acSHans Petter Selasky }; 62*dc7e38acSHans Petter Selasky 63*dc7e38acSHans Petter Selasky enum mlx5_sqp_t { 64*dc7e38acSHans Petter Selasky MLX5_SQP_SMI = 0, 65*dc7e38acSHans Petter Selasky MLX5_SQP_GSI = 1, 66*dc7e38acSHans Petter Selasky MLX5_SQP_IEEE_1588 = 2, 67*dc7e38acSHans Petter Selasky MLX5_SQP_SNIFFER = 3, 68*dc7e38acSHans Petter Selasky MLX5_SQP_SYNC_UMR = 4, 69*dc7e38acSHans Petter Selasky }; 70*dc7e38acSHans Petter Selasky 71*dc7e38acSHans Petter Selasky enum { 72*dc7e38acSHans Petter Selasky MLX5_MAX_PORTS = 2, 73*dc7e38acSHans Petter Selasky }; 74*dc7e38acSHans Petter Selasky 75*dc7e38acSHans Petter Selasky enum { 76*dc7e38acSHans Petter Selasky MLX5_EQ_VEC_PAGES = 0, 77*dc7e38acSHans Petter Selasky MLX5_EQ_VEC_CMD = 1, 78*dc7e38acSHans Petter Selasky MLX5_EQ_VEC_ASYNC = 2, 79*dc7e38acSHans Petter Selasky MLX5_EQ_VEC_COMP_BASE, 80*dc7e38acSHans Petter Selasky }; 81*dc7e38acSHans Petter Selasky 82*dc7e38acSHans Petter Selasky enum { 83*dc7e38acSHans Petter Selasky MLX5_MAX_IRQ_NAME = 32 84*dc7e38acSHans Petter Selasky }; 85*dc7e38acSHans Petter Selasky 86*dc7e38acSHans Petter Selasky enum { 87*dc7e38acSHans Petter Selasky MLX5_ATOMIC_MODE_IB_COMP = 1 << 16, 88*dc7e38acSHans Petter Selasky MLX5_ATOMIC_MODE_CX = 2 << 16, 89*dc7e38acSHans Petter Selasky MLX5_ATOMIC_MODE_8B = 3 << 16, 90*dc7e38acSHans Petter Selasky MLX5_ATOMIC_MODE_16B = 4 << 16, 91*dc7e38acSHans Petter Selasky MLX5_ATOMIC_MODE_32B = 5 << 16, 92*dc7e38acSHans Petter Selasky MLX5_ATOMIC_MODE_64B = 6 << 16, 93*dc7e38acSHans Petter Selasky MLX5_ATOMIC_MODE_128B = 7 << 16, 94*dc7e38acSHans Petter Selasky MLX5_ATOMIC_MODE_256B = 8 << 16, 95*dc7e38acSHans Petter Selasky }; 96*dc7e38acSHans Petter Selasky 97*dc7e38acSHans Petter Selasky enum { 98*dc7e38acSHans Petter Selasky MLX5_REG_QETCR = 0x4005, 99*dc7e38acSHans Petter Selasky MLX5_REG_QPDP = 0x4007, 100*dc7e38acSHans Petter Selasky MLX5_REG_QTCT = 0x400A, 101*dc7e38acSHans Petter Selasky MLX5_REG_PCAP = 0x5001, 102*dc7e38acSHans Petter Selasky MLX5_REG_PMTU = 0x5003, 103*dc7e38acSHans Petter Selasky MLX5_REG_PTYS = 0x5004, 104*dc7e38acSHans Petter Selasky MLX5_REG_PAOS = 0x5006, 105*dc7e38acSHans Petter Selasky MLX5_REG_PFCC = 0x5007, 106*dc7e38acSHans Petter Selasky MLX5_REG_PPCNT = 0x5008, 107*dc7e38acSHans Petter Selasky MLX5_REG_PMAOS = 0x5012, 108*dc7e38acSHans Petter Selasky MLX5_REG_PUDE = 0x5009, 109*dc7e38acSHans Petter Selasky MLX5_REG_PPTB = 0x500B, 110*dc7e38acSHans Petter Selasky MLX5_REG_PBMC = 0x500C, 111*dc7e38acSHans Petter Selasky MLX5_REG_PMPE = 0x5010, 112*dc7e38acSHans Petter Selasky MLX5_REG_PELC = 0x500e, 113*dc7e38acSHans Petter Selasky MLX5_REG_PVLC = 0x500f, 114*dc7e38acSHans Petter Selasky MLX5_REG_PMLP = 0x5002, 115*dc7e38acSHans Petter Selasky MLX5_REG_NODE_DESC = 0x6001, 116*dc7e38acSHans Petter Selasky MLX5_REG_HOST_ENDIANNESS = 0x7004, 117*dc7e38acSHans Petter Selasky MLX5_REG_MCIA = 0x9014, 118*dc7e38acSHans Petter Selasky }; 119*dc7e38acSHans Petter Selasky 120*dc7e38acSHans Petter Selasky enum dbg_rsc_type { 121*dc7e38acSHans Petter Selasky MLX5_DBG_RSC_QP, 122*dc7e38acSHans Petter Selasky MLX5_DBG_RSC_EQ, 123*dc7e38acSHans Petter Selasky MLX5_DBG_RSC_CQ, 124*dc7e38acSHans Petter Selasky }; 125*dc7e38acSHans Petter Selasky 126*dc7e38acSHans Petter Selasky struct mlx5_field_desc { 127*dc7e38acSHans Petter Selasky struct dentry *dent; 128*dc7e38acSHans Petter Selasky int i; 129*dc7e38acSHans Petter Selasky }; 130*dc7e38acSHans Petter Selasky 131*dc7e38acSHans Petter Selasky struct mlx5_rsc_debug { 132*dc7e38acSHans Petter Selasky struct mlx5_core_dev *dev; 133*dc7e38acSHans Petter Selasky void *object; 134*dc7e38acSHans Petter Selasky enum dbg_rsc_type type; 135*dc7e38acSHans Petter Selasky struct dentry *root; 136*dc7e38acSHans Petter Selasky struct mlx5_field_desc fields[0]; 137*dc7e38acSHans Petter Selasky }; 138*dc7e38acSHans Petter Selasky 139*dc7e38acSHans Petter Selasky enum mlx5_dev_event { 140*dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_SYS_ERROR, 141*dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_UP, 142*dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_DOWN, 143*dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_INITIALIZED, 144*dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_LID_CHANGE, 145*dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PKEY_CHANGE, 146*dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_GUID_CHANGE, 147*dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_CLIENT_REREG, 148*dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_VPORT_CHANGE, 149*dc7e38acSHans Petter Selasky }; 150*dc7e38acSHans Petter Selasky 151*dc7e38acSHans Petter Selasky enum mlx5_port_status { 152*dc7e38acSHans Petter Selasky MLX5_PORT_UP = 1 << 0, 153*dc7e38acSHans Petter Selasky MLX5_PORT_DOWN = 1 << 1, 154*dc7e38acSHans Petter Selasky }; 155*dc7e38acSHans Petter Selasky 156*dc7e38acSHans Petter Selasky enum mlx5_link_mode { 157*dc7e38acSHans Petter Selasky MLX5_1000BASE_CX_SGMII = 0, 158*dc7e38acSHans Petter Selasky MLX5_1000BASE_KX = 1, 159*dc7e38acSHans Petter Selasky MLX5_10GBASE_CX4 = 2, 160*dc7e38acSHans Petter Selasky MLX5_10GBASE_KX4 = 3, 161*dc7e38acSHans Petter Selasky MLX5_10GBASE_KR = 4, 162*dc7e38acSHans Petter Selasky MLX5_20GBASE_KR2 = 5, 163*dc7e38acSHans Petter Selasky MLX5_40GBASE_CR4 = 6, 164*dc7e38acSHans Petter Selasky MLX5_40GBASE_KR4 = 7, 165*dc7e38acSHans Petter Selasky MLX5_56GBASE_R4 = 8, 166*dc7e38acSHans Petter Selasky MLX5_10GBASE_CR = 12, 167*dc7e38acSHans Petter Selasky MLX5_10GBASE_SR = 13, 168*dc7e38acSHans Petter Selasky MLX5_10GBASE_ER = 14, 169*dc7e38acSHans Petter Selasky MLX5_40GBASE_SR4 = 15, 170*dc7e38acSHans Petter Selasky MLX5_40GBASE_LR4 = 16, 171*dc7e38acSHans Petter Selasky MLX5_100GBASE_CR4 = 20, 172*dc7e38acSHans Petter Selasky MLX5_100GBASE_SR4 = 21, 173*dc7e38acSHans Petter Selasky MLX5_100GBASE_KR4 = 22, 174*dc7e38acSHans Petter Selasky MLX5_100GBASE_LR4 = 23, 175*dc7e38acSHans Petter Selasky MLX5_100BASE_TX = 24, 176*dc7e38acSHans Petter Selasky MLX5_1000BASE_T = 25, 177*dc7e38acSHans Petter Selasky MLX5_10GBASE_T = 26, 178*dc7e38acSHans Petter Selasky MLX5_25GBASE_CR = 27, 179*dc7e38acSHans Petter Selasky MLX5_25GBASE_KR = 28, 180*dc7e38acSHans Petter Selasky MLX5_25GBASE_SR = 29, 181*dc7e38acSHans Petter Selasky MLX5_50GBASE_CR2 = 30, 182*dc7e38acSHans Petter Selasky MLX5_50GBASE_KR2 = 31, 183*dc7e38acSHans Petter Selasky MLX5_LINK_MODES_NUMBER, 184*dc7e38acSHans Petter Selasky }; 185*dc7e38acSHans Petter Selasky 186*dc7e38acSHans Petter Selasky #define MLX5_PROT_MASK(link_mode) (1 << link_mode) 187*dc7e38acSHans Petter Selasky 188*dc7e38acSHans Petter Selasky struct mlx5_uuar_info { 189*dc7e38acSHans Petter Selasky struct mlx5_uar *uars; 190*dc7e38acSHans Petter Selasky int num_uars; 191*dc7e38acSHans Petter Selasky int num_low_latency_uuars; 192*dc7e38acSHans Petter Selasky unsigned long *bitmap; 193*dc7e38acSHans Petter Selasky unsigned int *count; 194*dc7e38acSHans Petter Selasky struct mlx5_bf *bfs; 195*dc7e38acSHans Petter Selasky 196*dc7e38acSHans Petter Selasky /* 197*dc7e38acSHans Petter Selasky * protect uuar allocation data structs 198*dc7e38acSHans Petter Selasky */ 199*dc7e38acSHans Petter Selasky struct mutex lock; 200*dc7e38acSHans Petter Selasky u32 ver; 201*dc7e38acSHans Petter Selasky }; 202*dc7e38acSHans Petter Selasky 203*dc7e38acSHans Petter Selasky struct mlx5_bf { 204*dc7e38acSHans Petter Selasky void __iomem *reg; 205*dc7e38acSHans Petter Selasky void __iomem *regreg; 206*dc7e38acSHans Petter Selasky int buf_size; 207*dc7e38acSHans Petter Selasky struct mlx5_uar *uar; 208*dc7e38acSHans Petter Selasky unsigned long offset; 209*dc7e38acSHans Petter Selasky int need_lock; 210*dc7e38acSHans Petter Selasky /* protect blue flame buffer selection when needed 211*dc7e38acSHans Petter Selasky */ 212*dc7e38acSHans Petter Selasky spinlock_t lock; 213*dc7e38acSHans Petter Selasky 214*dc7e38acSHans Petter Selasky /* serialize 64 bit writes when done as two 32 bit accesses 215*dc7e38acSHans Petter Selasky */ 216*dc7e38acSHans Petter Selasky spinlock_t lock32; 217*dc7e38acSHans Petter Selasky int uuarn; 218*dc7e38acSHans Petter Selasky }; 219*dc7e38acSHans Petter Selasky 220*dc7e38acSHans Petter Selasky struct mlx5_cmd_first { 221*dc7e38acSHans Petter Selasky __be32 data[4]; 222*dc7e38acSHans Petter Selasky }; 223*dc7e38acSHans Petter Selasky 224*dc7e38acSHans Petter Selasky struct mlx5_cmd_msg { 225*dc7e38acSHans Petter Selasky struct list_head list; 226*dc7e38acSHans Petter Selasky struct cache_ent *cache; 227*dc7e38acSHans Petter Selasky u32 len; 228*dc7e38acSHans Petter Selasky struct mlx5_cmd_first first; 229*dc7e38acSHans Petter Selasky struct mlx5_cmd_mailbox *next; 230*dc7e38acSHans Petter Selasky }; 231*dc7e38acSHans Petter Selasky 232*dc7e38acSHans Petter Selasky struct mlx5_cmd_debug { 233*dc7e38acSHans Petter Selasky struct dentry *dbg_root; 234*dc7e38acSHans Petter Selasky struct dentry *dbg_in; 235*dc7e38acSHans Petter Selasky struct dentry *dbg_out; 236*dc7e38acSHans Petter Selasky struct dentry *dbg_outlen; 237*dc7e38acSHans Petter Selasky struct dentry *dbg_status; 238*dc7e38acSHans Petter Selasky struct dentry *dbg_run; 239*dc7e38acSHans Petter Selasky void *in_msg; 240*dc7e38acSHans Petter Selasky void *out_msg; 241*dc7e38acSHans Petter Selasky u8 status; 242*dc7e38acSHans Petter Selasky u16 inlen; 243*dc7e38acSHans Petter Selasky u16 outlen; 244*dc7e38acSHans Petter Selasky }; 245*dc7e38acSHans Petter Selasky 246*dc7e38acSHans Petter Selasky struct cache_ent { 247*dc7e38acSHans Petter Selasky /* protect block chain allocations 248*dc7e38acSHans Petter Selasky */ 249*dc7e38acSHans Petter Selasky spinlock_t lock; 250*dc7e38acSHans Petter Selasky struct list_head head; 251*dc7e38acSHans Petter Selasky }; 252*dc7e38acSHans Petter Selasky 253*dc7e38acSHans Petter Selasky struct cmd_msg_cache { 254*dc7e38acSHans Petter Selasky struct cache_ent large; 255*dc7e38acSHans Petter Selasky struct cache_ent med; 256*dc7e38acSHans Petter Selasky 257*dc7e38acSHans Petter Selasky }; 258*dc7e38acSHans Petter Selasky 259*dc7e38acSHans Petter Selasky struct mlx5_cmd_stats { 260*dc7e38acSHans Petter Selasky u64 sum; 261*dc7e38acSHans Petter Selasky u64 n; 262*dc7e38acSHans Petter Selasky struct dentry *root; 263*dc7e38acSHans Petter Selasky struct dentry *avg; 264*dc7e38acSHans Petter Selasky struct dentry *count; 265*dc7e38acSHans Petter Selasky /* protect command average calculations */ 266*dc7e38acSHans Petter Selasky spinlock_t lock; 267*dc7e38acSHans Petter Selasky }; 268*dc7e38acSHans Petter Selasky 269*dc7e38acSHans Petter Selasky struct mlx5_cmd { 270*dc7e38acSHans Petter Selasky void *cmd_alloc_buf; 271*dc7e38acSHans Petter Selasky dma_addr_t alloc_dma; 272*dc7e38acSHans Petter Selasky int alloc_size; 273*dc7e38acSHans Petter Selasky void *cmd_buf; 274*dc7e38acSHans Petter Selasky dma_addr_t dma; 275*dc7e38acSHans Petter Selasky u16 cmdif_rev; 276*dc7e38acSHans Petter Selasky u8 log_sz; 277*dc7e38acSHans Petter Selasky u8 log_stride; 278*dc7e38acSHans Petter Selasky int max_reg_cmds; 279*dc7e38acSHans Petter Selasky int events; 280*dc7e38acSHans Petter Selasky u32 __iomem *vector; 281*dc7e38acSHans Petter Selasky 282*dc7e38acSHans Petter Selasky /* protect command queue allocations 283*dc7e38acSHans Petter Selasky */ 284*dc7e38acSHans Petter Selasky spinlock_t alloc_lock; 285*dc7e38acSHans Petter Selasky 286*dc7e38acSHans Petter Selasky /* protect token allocations 287*dc7e38acSHans Petter Selasky */ 288*dc7e38acSHans Petter Selasky spinlock_t token_lock; 289*dc7e38acSHans Petter Selasky u8 token; 290*dc7e38acSHans Petter Selasky unsigned long bitmask; 291*dc7e38acSHans Petter Selasky char wq_name[MLX5_CMD_WQ_MAX_NAME]; 292*dc7e38acSHans Petter Selasky struct workqueue_struct *wq; 293*dc7e38acSHans Petter Selasky struct semaphore sem; 294*dc7e38acSHans Petter Selasky struct semaphore pages_sem; 295*dc7e38acSHans Petter Selasky int mode; 296*dc7e38acSHans Petter Selasky struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS]; 297*dc7e38acSHans Petter Selasky struct pci_pool *pool; 298*dc7e38acSHans Petter Selasky struct mlx5_cmd_debug dbg; 299*dc7e38acSHans Petter Selasky struct cmd_msg_cache cache; 300*dc7e38acSHans Petter Selasky int checksum_disabled; 301*dc7e38acSHans Petter Selasky struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX]; 302*dc7e38acSHans Petter Selasky int moving_to_polling; 303*dc7e38acSHans Petter Selasky }; 304*dc7e38acSHans Petter Selasky 305*dc7e38acSHans Petter Selasky struct mlx5_port_caps { 306*dc7e38acSHans Petter Selasky int gid_table_len; 307*dc7e38acSHans Petter Selasky int pkey_table_len; 308*dc7e38acSHans Petter Selasky u8 ext_port_cap; 309*dc7e38acSHans Petter Selasky }; 310*dc7e38acSHans Petter Selasky 311*dc7e38acSHans Petter Selasky struct mlx5_cmd_mailbox { 312*dc7e38acSHans Petter Selasky void *buf; 313*dc7e38acSHans Petter Selasky dma_addr_t dma; 314*dc7e38acSHans Petter Selasky struct mlx5_cmd_mailbox *next; 315*dc7e38acSHans Petter Selasky }; 316*dc7e38acSHans Petter Selasky 317*dc7e38acSHans Petter Selasky struct mlx5_buf_list { 318*dc7e38acSHans Petter Selasky void *buf; 319*dc7e38acSHans Petter Selasky dma_addr_t map; 320*dc7e38acSHans Petter Selasky }; 321*dc7e38acSHans Petter Selasky 322*dc7e38acSHans Petter Selasky struct mlx5_buf { 323*dc7e38acSHans Petter Selasky struct mlx5_buf_list direct; 324*dc7e38acSHans Petter Selasky struct mlx5_buf_list *page_list; 325*dc7e38acSHans Petter Selasky int nbufs; 326*dc7e38acSHans Petter Selasky int npages; 327*dc7e38acSHans Petter Selasky int size; 328*dc7e38acSHans Petter Selasky u8 page_shift; 329*dc7e38acSHans Petter Selasky }; 330*dc7e38acSHans Petter Selasky 331*dc7e38acSHans Petter Selasky struct mlx5_eq { 332*dc7e38acSHans Petter Selasky struct mlx5_core_dev *dev; 333*dc7e38acSHans Petter Selasky __be32 __iomem *doorbell; 334*dc7e38acSHans Petter Selasky u32 cons_index; 335*dc7e38acSHans Petter Selasky struct mlx5_buf buf; 336*dc7e38acSHans Petter Selasky int size; 337*dc7e38acSHans Petter Selasky u8 irqn; 338*dc7e38acSHans Petter Selasky u8 eqn; 339*dc7e38acSHans Petter Selasky int nent; 340*dc7e38acSHans Petter Selasky u64 mask; 341*dc7e38acSHans Petter Selasky struct list_head list; 342*dc7e38acSHans Petter Selasky int index; 343*dc7e38acSHans Petter Selasky struct mlx5_rsc_debug *dbg; 344*dc7e38acSHans Petter Selasky }; 345*dc7e38acSHans Petter Selasky 346*dc7e38acSHans Petter Selasky struct mlx5_core_psv { 347*dc7e38acSHans Petter Selasky u32 psv_idx; 348*dc7e38acSHans Petter Selasky struct psv_layout { 349*dc7e38acSHans Petter Selasky u32 pd; 350*dc7e38acSHans Petter Selasky u16 syndrome; 351*dc7e38acSHans Petter Selasky u16 reserved; 352*dc7e38acSHans Petter Selasky u16 bg; 353*dc7e38acSHans Petter Selasky u16 app_tag; 354*dc7e38acSHans Petter Selasky u32 ref_tag; 355*dc7e38acSHans Petter Selasky } psv; 356*dc7e38acSHans Petter Selasky }; 357*dc7e38acSHans Petter Selasky 358*dc7e38acSHans Petter Selasky struct mlx5_core_sig_ctx { 359*dc7e38acSHans Petter Selasky struct mlx5_core_psv psv_memory; 360*dc7e38acSHans Petter Selasky struct mlx5_core_psv psv_wire; 361*dc7e38acSHans Petter Selasky #if (__FreeBSD_version >= 1100000) 362*dc7e38acSHans Petter Selasky struct ib_sig_err err_item; 363*dc7e38acSHans Petter Selasky #endif 364*dc7e38acSHans Petter Selasky bool sig_status_checked; 365*dc7e38acSHans Petter Selasky bool sig_err_exists; 366*dc7e38acSHans Petter Selasky u32 sigerr_count; 367*dc7e38acSHans Petter Selasky }; 368*dc7e38acSHans Petter Selasky 369*dc7e38acSHans Petter Selasky struct mlx5_core_mr { 370*dc7e38acSHans Petter Selasky u64 iova; 371*dc7e38acSHans Petter Selasky u64 size; 372*dc7e38acSHans Petter Selasky u32 key; 373*dc7e38acSHans Petter Selasky u32 pd; 374*dc7e38acSHans Petter Selasky }; 375*dc7e38acSHans Petter Selasky 376*dc7e38acSHans Petter Selasky enum mlx5_res_type { 377*dc7e38acSHans Petter Selasky MLX5_RES_QP, 378*dc7e38acSHans Petter Selasky MLX5_RES_SRQ, 379*dc7e38acSHans Petter Selasky MLX5_RES_XSRQ, 380*dc7e38acSHans Petter Selasky }; 381*dc7e38acSHans Petter Selasky 382*dc7e38acSHans Petter Selasky struct mlx5_core_rsc_common { 383*dc7e38acSHans Petter Selasky enum mlx5_res_type res; 384*dc7e38acSHans Petter Selasky atomic_t refcount; 385*dc7e38acSHans Petter Selasky struct completion free; 386*dc7e38acSHans Petter Selasky }; 387*dc7e38acSHans Petter Selasky 388*dc7e38acSHans Petter Selasky struct mlx5_core_srq { 389*dc7e38acSHans Petter Selasky struct mlx5_core_rsc_common common; /* must be first */ 390*dc7e38acSHans Petter Selasky u32 srqn; 391*dc7e38acSHans Petter Selasky int max; 392*dc7e38acSHans Petter Selasky int max_gs; 393*dc7e38acSHans Petter Selasky int max_avail_gather; 394*dc7e38acSHans Petter Selasky int wqe_shift; 395*dc7e38acSHans Petter Selasky void (*event)(struct mlx5_core_srq *, int); 396*dc7e38acSHans Petter Selasky atomic_t refcount; 397*dc7e38acSHans Petter Selasky struct completion free; 398*dc7e38acSHans Petter Selasky }; 399*dc7e38acSHans Petter Selasky 400*dc7e38acSHans Petter Selasky struct mlx5_eq_table { 401*dc7e38acSHans Petter Selasky void __iomem *update_ci; 402*dc7e38acSHans Petter Selasky void __iomem *update_arm_ci; 403*dc7e38acSHans Petter Selasky struct list_head comp_eqs_list; 404*dc7e38acSHans Petter Selasky struct mlx5_eq pages_eq; 405*dc7e38acSHans Petter Selasky struct mlx5_eq async_eq; 406*dc7e38acSHans Petter Selasky struct mlx5_eq cmd_eq; 407*dc7e38acSHans Petter Selasky int num_comp_vectors; 408*dc7e38acSHans Petter Selasky /* protect EQs list 409*dc7e38acSHans Petter Selasky */ 410*dc7e38acSHans Petter Selasky spinlock_t lock; 411*dc7e38acSHans Petter Selasky }; 412*dc7e38acSHans Petter Selasky 413*dc7e38acSHans Petter Selasky struct mlx5_uar { 414*dc7e38acSHans Petter Selasky u32 index; 415*dc7e38acSHans Petter Selasky struct list_head bf_list; 416*dc7e38acSHans Petter Selasky unsigned free_bf_bmap; 417*dc7e38acSHans Petter Selasky void __iomem *bf_map; 418*dc7e38acSHans Petter Selasky void __iomem *map; 419*dc7e38acSHans Petter Selasky }; 420*dc7e38acSHans Petter Selasky 421*dc7e38acSHans Petter Selasky 422*dc7e38acSHans Petter Selasky struct mlx5_core_health { 423*dc7e38acSHans Petter Selasky struct mlx5_health_buffer __iomem *health; 424*dc7e38acSHans Petter Selasky __be32 __iomem *health_counter; 425*dc7e38acSHans Petter Selasky struct timer_list timer; 426*dc7e38acSHans Petter Selasky struct list_head list; 427*dc7e38acSHans Petter Selasky u32 prev; 428*dc7e38acSHans Petter Selasky int miss_counter; 429*dc7e38acSHans Petter Selasky }; 430*dc7e38acSHans Petter Selasky 431*dc7e38acSHans Petter Selasky #define MLX5_CQ_LINEAR_ARRAY_SIZE 1024 432*dc7e38acSHans Petter Selasky 433*dc7e38acSHans Petter Selasky struct mlx5_cq_linear_array_entry { 434*dc7e38acSHans Petter Selasky spinlock_t lock; 435*dc7e38acSHans Petter Selasky struct mlx5_core_cq * volatile cq; 436*dc7e38acSHans Petter Selasky }; 437*dc7e38acSHans Petter Selasky 438*dc7e38acSHans Petter Selasky struct mlx5_cq_table { 439*dc7e38acSHans Petter Selasky /* protect radix tree 440*dc7e38acSHans Petter Selasky */ 441*dc7e38acSHans Petter Selasky spinlock_t lock; 442*dc7e38acSHans Petter Selasky struct radix_tree_root tree; 443*dc7e38acSHans Petter Selasky struct mlx5_cq_linear_array_entry linear_array[MLX5_CQ_LINEAR_ARRAY_SIZE]; 444*dc7e38acSHans Petter Selasky }; 445*dc7e38acSHans Petter Selasky 446*dc7e38acSHans Petter Selasky struct mlx5_qp_table { 447*dc7e38acSHans Petter Selasky /* protect radix tree 448*dc7e38acSHans Petter Selasky */ 449*dc7e38acSHans Petter Selasky spinlock_t lock; 450*dc7e38acSHans Petter Selasky struct radix_tree_root tree; 451*dc7e38acSHans Petter Selasky }; 452*dc7e38acSHans Petter Selasky 453*dc7e38acSHans Petter Selasky struct mlx5_srq_table { 454*dc7e38acSHans Petter Selasky /* protect radix tree 455*dc7e38acSHans Petter Selasky */ 456*dc7e38acSHans Petter Selasky spinlock_t lock; 457*dc7e38acSHans Petter Selasky struct radix_tree_root tree; 458*dc7e38acSHans Petter Selasky }; 459*dc7e38acSHans Petter Selasky 460*dc7e38acSHans Petter Selasky struct mlx5_mr_table { 461*dc7e38acSHans Petter Selasky /* protect radix tree 462*dc7e38acSHans Petter Selasky */ 463*dc7e38acSHans Petter Selasky rwlock_t lock; 464*dc7e38acSHans Petter Selasky struct radix_tree_root tree; 465*dc7e38acSHans Petter Selasky }; 466*dc7e38acSHans Petter Selasky 467*dc7e38acSHans Petter Selasky struct mlx5_irq_info { 468*dc7e38acSHans Petter Selasky char name[MLX5_MAX_IRQ_NAME]; 469*dc7e38acSHans Petter Selasky }; 470*dc7e38acSHans Petter Selasky 471*dc7e38acSHans Petter Selasky struct mlx5_priv { 472*dc7e38acSHans Petter Selasky char name[MLX5_MAX_NAME_LEN]; 473*dc7e38acSHans Petter Selasky struct mlx5_eq_table eq_table; 474*dc7e38acSHans Petter Selasky struct msix_entry *msix_arr; 475*dc7e38acSHans Petter Selasky struct mlx5_irq_info *irq_info; 476*dc7e38acSHans Petter Selasky struct mlx5_uuar_info uuari; 477*dc7e38acSHans Petter Selasky MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock); 478*dc7e38acSHans Petter Selasky 479*dc7e38acSHans Petter Selasky struct io_mapping *bf_mapping; 480*dc7e38acSHans Petter Selasky 481*dc7e38acSHans Petter Selasky /* pages stuff */ 482*dc7e38acSHans Petter Selasky struct workqueue_struct *pg_wq; 483*dc7e38acSHans Petter Selasky struct rb_root page_root; 484*dc7e38acSHans Petter Selasky int fw_pages; 485*dc7e38acSHans Petter Selasky int reg_pages; 486*dc7e38acSHans Petter Selasky struct list_head free_list; 487*dc7e38acSHans Petter Selasky 488*dc7e38acSHans Petter Selasky struct mlx5_core_health health; 489*dc7e38acSHans Petter Selasky 490*dc7e38acSHans Petter Selasky struct mlx5_srq_table srq_table; 491*dc7e38acSHans Petter Selasky 492*dc7e38acSHans Petter Selasky /* start: qp staff */ 493*dc7e38acSHans Petter Selasky struct mlx5_qp_table qp_table; 494*dc7e38acSHans Petter Selasky struct dentry *qp_debugfs; 495*dc7e38acSHans Petter Selasky struct dentry *eq_debugfs; 496*dc7e38acSHans Petter Selasky struct dentry *cq_debugfs; 497*dc7e38acSHans Petter Selasky struct dentry *cmdif_debugfs; 498*dc7e38acSHans Petter Selasky /* end: qp staff */ 499*dc7e38acSHans Petter Selasky 500*dc7e38acSHans Petter Selasky /* start: cq staff */ 501*dc7e38acSHans Petter Selasky struct mlx5_cq_table cq_table; 502*dc7e38acSHans Petter Selasky /* end: cq staff */ 503*dc7e38acSHans Petter Selasky 504*dc7e38acSHans Petter Selasky /* start: mr staff */ 505*dc7e38acSHans Petter Selasky struct mlx5_mr_table mr_table; 506*dc7e38acSHans Petter Selasky /* end: mr staff */ 507*dc7e38acSHans Petter Selasky 508*dc7e38acSHans Petter Selasky /* start: alloc staff */ 509*dc7e38acSHans Petter Selasky int numa_node; 510*dc7e38acSHans Petter Selasky 511*dc7e38acSHans Petter Selasky struct mutex pgdir_mutex; 512*dc7e38acSHans Petter Selasky struct list_head pgdir_list; 513*dc7e38acSHans Petter Selasky /* end: alloc staff */ 514*dc7e38acSHans Petter Selasky struct dentry *dbg_root; 515*dc7e38acSHans Petter Selasky 516*dc7e38acSHans Petter Selasky /* protect mkey key part */ 517*dc7e38acSHans Petter Selasky spinlock_t mkey_lock; 518*dc7e38acSHans Petter Selasky u8 mkey_key; 519*dc7e38acSHans Petter Selasky 520*dc7e38acSHans Petter Selasky struct list_head dev_list; 521*dc7e38acSHans Petter Selasky struct list_head ctx_list; 522*dc7e38acSHans Petter Selasky spinlock_t ctx_lock; 523*dc7e38acSHans Petter Selasky }; 524*dc7e38acSHans Petter Selasky 525*dc7e38acSHans Petter Selasky struct mlx5_special_contexts { 526*dc7e38acSHans Petter Selasky int resd_lkey; 527*dc7e38acSHans Petter Selasky }; 528*dc7e38acSHans Petter Selasky 529*dc7e38acSHans Petter Selasky struct mlx5_core_dev { 530*dc7e38acSHans Petter Selasky struct pci_dev *pdev; 531*dc7e38acSHans Petter Selasky char board_id[MLX5_BOARD_ID_LEN]; 532*dc7e38acSHans Petter Selasky struct mlx5_cmd cmd; 533*dc7e38acSHans Petter Selasky struct mlx5_port_caps port_caps[MLX5_MAX_PORTS]; 534*dc7e38acSHans Petter Selasky u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; 535*dc7e38acSHans Petter Selasky u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; 536*dc7e38acSHans Petter Selasky struct mlx5_init_seg __iomem *iseg; 537*dc7e38acSHans Petter Selasky void (*event) (struct mlx5_core_dev *dev, 538*dc7e38acSHans Petter Selasky enum mlx5_dev_event event, 539*dc7e38acSHans Petter Selasky unsigned long param); 540*dc7e38acSHans Petter Selasky struct mlx5_priv priv; 541*dc7e38acSHans Petter Selasky struct mlx5_profile *profile; 542*dc7e38acSHans Petter Selasky atomic_t num_qps; 543*dc7e38acSHans Petter Selasky u32 issi; 544*dc7e38acSHans Petter Selasky struct mlx5_special_contexts special_contexts; 545*dc7e38acSHans Petter Selasky }; 546*dc7e38acSHans Petter Selasky 547*dc7e38acSHans Petter Selasky enum { 548*dc7e38acSHans Petter Selasky MLX5_WOL_DISABLE = 0, 549*dc7e38acSHans Petter Selasky MLX5_WOL_SECURED_MAGIC = 1 << 1, 550*dc7e38acSHans Petter Selasky MLX5_WOL_MAGIC = 1 << 2, 551*dc7e38acSHans Petter Selasky MLX5_WOL_ARP = 1 << 3, 552*dc7e38acSHans Petter Selasky MLX5_WOL_BROADCAST = 1 << 4, 553*dc7e38acSHans Petter Selasky MLX5_WOL_MULTICAST = 1 << 5, 554*dc7e38acSHans Petter Selasky MLX5_WOL_UNICAST = 1 << 6, 555*dc7e38acSHans Petter Selasky MLX5_WOL_PHY_ACTIVITY = 1 << 7, 556*dc7e38acSHans Petter Selasky }; 557*dc7e38acSHans Petter Selasky 558*dc7e38acSHans Petter Selasky struct mlx5_db { 559*dc7e38acSHans Petter Selasky __be32 *db; 560*dc7e38acSHans Petter Selasky union { 561*dc7e38acSHans Petter Selasky struct mlx5_db_pgdir *pgdir; 562*dc7e38acSHans Petter Selasky struct mlx5_ib_user_db_page *user_page; 563*dc7e38acSHans Petter Selasky } u; 564*dc7e38acSHans Petter Selasky dma_addr_t dma; 565*dc7e38acSHans Petter Selasky int index; 566*dc7e38acSHans Petter Selasky }; 567*dc7e38acSHans Petter Selasky 568*dc7e38acSHans Petter Selasky struct mlx5_net_counters { 569*dc7e38acSHans Petter Selasky u64 packets; 570*dc7e38acSHans Petter Selasky u64 octets; 571*dc7e38acSHans Petter Selasky }; 572*dc7e38acSHans Petter Selasky 573*dc7e38acSHans Petter Selasky struct mlx5_ptys_reg { 574*dc7e38acSHans Petter Selasky u8 local_port; 575*dc7e38acSHans Petter Selasky u8 proto_mask; 576*dc7e38acSHans Petter Selasky u32 eth_proto_cap; 577*dc7e38acSHans Petter Selasky u16 ib_link_width_cap; 578*dc7e38acSHans Petter Selasky u16 ib_proto_cap; 579*dc7e38acSHans Petter Selasky u32 eth_proto_admin; 580*dc7e38acSHans Petter Selasky u16 ib_link_width_admin; 581*dc7e38acSHans Petter Selasky u16 ib_proto_admin; 582*dc7e38acSHans Petter Selasky u32 eth_proto_oper; 583*dc7e38acSHans Petter Selasky u16 ib_link_width_oper; 584*dc7e38acSHans Petter Selasky u16 ib_proto_oper; 585*dc7e38acSHans Petter Selasky u32 eth_proto_lp_advertise; 586*dc7e38acSHans Petter Selasky }; 587*dc7e38acSHans Petter Selasky 588*dc7e38acSHans Petter Selasky struct mlx5_pvlc_reg { 589*dc7e38acSHans Petter Selasky u8 local_port; 590*dc7e38acSHans Petter Selasky u8 vl_hw_cap; 591*dc7e38acSHans Petter Selasky u8 vl_admin; 592*dc7e38acSHans Petter Selasky u8 vl_operational; 593*dc7e38acSHans Petter Selasky }; 594*dc7e38acSHans Petter Selasky 595*dc7e38acSHans Petter Selasky struct mlx5_pmtu_reg { 596*dc7e38acSHans Petter Selasky u8 local_port; 597*dc7e38acSHans Petter Selasky u16 max_mtu; 598*dc7e38acSHans Petter Selasky u16 admin_mtu; 599*dc7e38acSHans Petter Selasky u16 oper_mtu; 600*dc7e38acSHans Petter Selasky }; 601*dc7e38acSHans Petter Selasky 602*dc7e38acSHans Petter Selasky struct mlx5_vport_counters { 603*dc7e38acSHans Petter Selasky struct mlx5_net_counters received_errors; 604*dc7e38acSHans Petter Selasky struct mlx5_net_counters transmit_errors; 605*dc7e38acSHans Petter Selasky struct mlx5_net_counters received_ib_unicast; 606*dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_ib_unicast; 607*dc7e38acSHans Petter Selasky struct mlx5_net_counters received_ib_multicast; 608*dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_ib_multicast; 609*dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_broadcast; 610*dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_broadcast; 611*dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_unicast; 612*dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_unicast; 613*dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_multicast; 614*dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_multicast; 615*dc7e38acSHans Petter Selasky }; 616*dc7e38acSHans Petter Selasky 617*dc7e38acSHans Petter Selasky enum { 618*dc7e38acSHans Petter Selasky MLX5_DB_PER_PAGE = PAGE_SIZE / L1_CACHE_BYTES, 619*dc7e38acSHans Petter Selasky }; 620*dc7e38acSHans Petter Selasky 621*dc7e38acSHans Petter Selasky enum { 622*dc7e38acSHans Petter Selasky MLX5_COMP_EQ_SIZE = 1024, 623*dc7e38acSHans Petter Selasky }; 624*dc7e38acSHans Petter Selasky 625*dc7e38acSHans Petter Selasky enum { 626*dc7e38acSHans Petter Selasky MLX5_PTYS_IB = 1 << 0, 627*dc7e38acSHans Petter Selasky MLX5_PTYS_EN = 1 << 2, 628*dc7e38acSHans Petter Selasky }; 629*dc7e38acSHans Petter Selasky 630*dc7e38acSHans Petter Selasky struct mlx5_db_pgdir { 631*dc7e38acSHans Petter Selasky struct list_head list; 632*dc7e38acSHans Petter Selasky DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE); 633*dc7e38acSHans Petter Selasky __be32 *db_page; 634*dc7e38acSHans Petter Selasky dma_addr_t db_dma; 635*dc7e38acSHans Petter Selasky }; 636*dc7e38acSHans Petter Selasky 637*dc7e38acSHans Petter Selasky typedef void (*mlx5_cmd_cbk_t)(int status, void *context); 638*dc7e38acSHans Petter Selasky 639*dc7e38acSHans Petter Selasky struct mlx5_cmd_work_ent { 640*dc7e38acSHans Petter Selasky struct mlx5_cmd_msg *in; 641*dc7e38acSHans Petter Selasky struct mlx5_cmd_msg *out; 642*dc7e38acSHans Petter Selasky void *uout; 643*dc7e38acSHans Petter Selasky int uout_size; 644*dc7e38acSHans Petter Selasky mlx5_cmd_cbk_t callback; 645*dc7e38acSHans Petter Selasky void *context; 646*dc7e38acSHans Petter Selasky int idx; 647*dc7e38acSHans Petter Selasky struct completion done; 648*dc7e38acSHans Petter Selasky struct mlx5_cmd *cmd; 649*dc7e38acSHans Petter Selasky struct work_struct work; 650*dc7e38acSHans Petter Selasky struct mlx5_cmd_layout *lay; 651*dc7e38acSHans Petter Selasky int ret; 652*dc7e38acSHans Petter Selasky int page_queue; 653*dc7e38acSHans Petter Selasky u8 status; 654*dc7e38acSHans Petter Selasky u8 token; 655*dc7e38acSHans Petter Selasky u64 ts1; 656*dc7e38acSHans Petter Selasky u64 ts2; 657*dc7e38acSHans Petter Selasky u16 op; 658*dc7e38acSHans Petter Selasky }; 659*dc7e38acSHans Petter Selasky 660*dc7e38acSHans Petter Selasky struct mlx5_pas { 661*dc7e38acSHans Petter Selasky u64 pa; 662*dc7e38acSHans Petter Selasky u8 log_sz; 663*dc7e38acSHans Petter Selasky }; 664*dc7e38acSHans Petter Selasky 665*dc7e38acSHans Petter Selasky static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset) 666*dc7e38acSHans Petter Selasky { 667*dc7e38acSHans Petter Selasky if (likely(BITS_PER_LONG == 64 || buf->nbufs == 1)) 668*dc7e38acSHans Petter Selasky return buf->direct.buf + offset; 669*dc7e38acSHans Petter Selasky else 670*dc7e38acSHans Petter Selasky return buf->page_list[offset >> PAGE_SHIFT].buf + 671*dc7e38acSHans Petter Selasky (offset & (PAGE_SIZE - 1)); 672*dc7e38acSHans Petter Selasky } 673*dc7e38acSHans Petter Selasky 674*dc7e38acSHans Petter Selasky 675*dc7e38acSHans Petter Selasky extern struct workqueue_struct *mlx5_core_wq; 676*dc7e38acSHans Petter Selasky 677*dc7e38acSHans Petter Selasky #define STRUCT_FIELD(header, field) \ 678*dc7e38acSHans Petter Selasky .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \ 679*dc7e38acSHans Petter Selasky .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field 680*dc7e38acSHans Petter Selasky 681*dc7e38acSHans Petter Selasky static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev) 682*dc7e38acSHans Petter Selasky { 683*dc7e38acSHans Petter Selasky return pci_get_drvdata(pdev); 684*dc7e38acSHans Petter Selasky } 685*dc7e38acSHans Petter Selasky 686*dc7e38acSHans Petter Selasky extern struct dentry *mlx5_debugfs_root; 687*dc7e38acSHans Petter Selasky 688*dc7e38acSHans Petter Selasky static inline u16 fw_rev_maj(struct mlx5_core_dev *dev) 689*dc7e38acSHans Petter Selasky { 690*dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->fw_rev) & 0xffff; 691*dc7e38acSHans Petter Selasky } 692*dc7e38acSHans Petter Selasky 693*dc7e38acSHans Petter Selasky static inline u16 fw_rev_min(struct mlx5_core_dev *dev) 694*dc7e38acSHans Petter Selasky { 695*dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->fw_rev) >> 16; 696*dc7e38acSHans Petter Selasky } 697*dc7e38acSHans Petter Selasky 698*dc7e38acSHans Petter Selasky static inline u16 fw_rev_sub(struct mlx5_core_dev *dev) 699*dc7e38acSHans Petter Selasky { 700*dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff; 701*dc7e38acSHans Petter Selasky } 702*dc7e38acSHans Petter Selasky 703*dc7e38acSHans Petter Selasky static inline u16 cmdif_rev_get(struct mlx5_core_dev *dev) 704*dc7e38acSHans Petter Selasky { 705*dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16; 706*dc7e38acSHans Petter Selasky } 707*dc7e38acSHans Petter Selasky 708*dc7e38acSHans Petter Selasky static inline int mlx5_get_gid_table_len(u16 param) 709*dc7e38acSHans Petter Selasky { 710*dc7e38acSHans Petter Selasky if (param > 4) { 711*dc7e38acSHans Petter Selasky printf("M4_CORE_DRV_NAME: WARN: ""gid table length is zero\n"); 712*dc7e38acSHans Petter Selasky return 0; 713*dc7e38acSHans Petter Selasky } 714*dc7e38acSHans Petter Selasky 715*dc7e38acSHans Petter Selasky return 8 * (1 << param); 716*dc7e38acSHans Petter Selasky } 717*dc7e38acSHans Petter Selasky 718*dc7e38acSHans Petter Selasky static inline void *mlx5_vzalloc(unsigned long size) 719*dc7e38acSHans Petter Selasky { 720*dc7e38acSHans Petter Selasky void *rtn; 721*dc7e38acSHans Petter Selasky 722*dc7e38acSHans Petter Selasky rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN); 723*dc7e38acSHans Petter Selasky return rtn; 724*dc7e38acSHans Petter Selasky } 725*dc7e38acSHans Petter Selasky 726*dc7e38acSHans Petter Selasky static inline u32 mlx5_base_mkey(const u32 key) 727*dc7e38acSHans Petter Selasky { 728*dc7e38acSHans Petter Selasky return key & 0xffffff00u; 729*dc7e38acSHans Petter Selasky } 730*dc7e38acSHans Petter Selasky 731*dc7e38acSHans Petter Selasky int mlx5_cmd_init(struct mlx5_core_dev *dev); 732*dc7e38acSHans Petter Selasky void mlx5_cmd_cleanup(struct mlx5_core_dev *dev); 733*dc7e38acSHans Petter Selasky void mlx5_cmd_use_events(struct mlx5_core_dev *dev); 734*dc7e38acSHans Petter Selasky void mlx5_cmd_use_polling(struct mlx5_core_dev *dev); 735*dc7e38acSHans Petter Selasky int mlx5_cmd_status_to_err(struct mlx5_outbox_hdr *hdr); 736*dc7e38acSHans Petter Selasky int mlx5_cmd_status_to_err_v2(void *ptr); 737*dc7e38acSHans Petter Selasky int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type, 738*dc7e38acSHans Petter Selasky enum mlx5_cap_mode cap_mode); 739*dc7e38acSHans Petter Selasky int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out, 740*dc7e38acSHans Petter Selasky int out_size); 741*dc7e38acSHans Petter Selasky int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size, 742*dc7e38acSHans Petter Selasky void *out, int out_size, mlx5_cmd_cbk_t callback, 743*dc7e38acSHans Petter Selasky void *context); 744*dc7e38acSHans Petter Selasky int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn); 745*dc7e38acSHans Petter Selasky int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn); 746*dc7e38acSHans Petter Selasky int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); 747*dc7e38acSHans Petter Selasky int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); 748*dc7e38acSHans Petter Selasky int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); 749*dc7e38acSHans Petter Selasky void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); 750*dc7e38acSHans Petter Selasky void mlx5_health_cleanup(void); 751*dc7e38acSHans Petter Selasky void __init mlx5_health_init(void); 752*dc7e38acSHans Petter Selasky void mlx5_start_health_poll(struct mlx5_core_dev *dev); 753*dc7e38acSHans Petter Selasky void mlx5_stop_health_poll(struct mlx5_core_dev *dev); 754*dc7e38acSHans Petter Selasky int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size, int max_direct, 755*dc7e38acSHans Petter Selasky struct mlx5_buf *buf, int node); 756*dc7e38acSHans Petter Selasky int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, int max_direct, 757*dc7e38acSHans Petter Selasky struct mlx5_buf *buf); 758*dc7e38acSHans Petter Selasky void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf); 759*dc7e38acSHans Petter Selasky int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 760*dc7e38acSHans Petter Selasky struct mlx5_create_srq_mbox_in *in, int inlen, 761*dc7e38acSHans Petter Selasky int is_xrc); 762*dc7e38acSHans Petter Selasky int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq); 763*dc7e38acSHans Petter Selasky int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 764*dc7e38acSHans Petter Selasky struct mlx5_query_srq_mbox_out *out); 765*dc7e38acSHans Petter Selasky int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id); 766*dc7e38acSHans Petter Selasky int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 767*dc7e38acSHans Petter Selasky u16 lwm, int is_srq); 768*dc7e38acSHans Petter Selasky void mlx5_init_mr_table(struct mlx5_core_dev *dev); 769*dc7e38acSHans Petter Selasky void mlx5_cleanup_mr_table(struct mlx5_core_dev *dev); 770*dc7e38acSHans Petter Selasky int mlx5_core_create_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr, 771*dc7e38acSHans Petter Selasky struct mlx5_create_mkey_mbox_in *in, int inlen, 772*dc7e38acSHans Petter Selasky mlx5_cmd_cbk_t callback, void *context, 773*dc7e38acSHans Petter Selasky struct mlx5_create_mkey_mbox_out *out); 774*dc7e38acSHans Petter Selasky int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr); 775*dc7e38acSHans Petter Selasky int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr, 776*dc7e38acSHans Petter Selasky struct mlx5_query_mkey_mbox_out *out, int outlen); 777*dc7e38acSHans Petter Selasky int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr, 778*dc7e38acSHans Petter Selasky u32 *mkey); 779*dc7e38acSHans Petter Selasky int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn); 780*dc7e38acSHans Petter Selasky int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn); 781*dc7e38acSHans Petter Selasky int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, void *inb, void *outb, 782*dc7e38acSHans Petter Selasky u16 opmod, u8 port); 783*dc7e38acSHans Petter Selasky void mlx5_pagealloc_init(struct mlx5_core_dev *dev); 784*dc7e38acSHans Petter Selasky void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev); 785*dc7e38acSHans Petter Selasky int mlx5_pagealloc_start(struct mlx5_core_dev *dev); 786*dc7e38acSHans Petter Selasky void mlx5_pagealloc_stop(struct mlx5_core_dev *dev); 787*dc7e38acSHans Petter Selasky void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id, 788*dc7e38acSHans Petter Selasky s32 npages); 789*dc7e38acSHans Petter Selasky int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot); 790*dc7e38acSHans Petter Selasky int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev); 791*dc7e38acSHans Petter Selasky void mlx5_register_debugfs(void); 792*dc7e38acSHans Petter Selasky void mlx5_unregister_debugfs(void); 793*dc7e38acSHans Petter Selasky int mlx5_eq_init(struct mlx5_core_dev *dev); 794*dc7e38acSHans Petter Selasky void mlx5_eq_cleanup(struct mlx5_core_dev *dev); 795*dc7e38acSHans Petter Selasky void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas); 796*dc7e38acSHans Petter Selasky void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn); 797*dc7e38acSHans Petter Selasky void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type); 798*dc7e38acSHans Petter Selasky void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type); 799*dc7e38acSHans Petter Selasky struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn); 800*dc7e38acSHans Petter Selasky void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, unsigned long vector); 801*dc7e38acSHans Petter Selasky void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type); 802*dc7e38acSHans Petter Selasky int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx, 803*dc7e38acSHans Petter Selasky int nent, u64 mask, const char *name, struct mlx5_uar *uar); 804*dc7e38acSHans Petter Selasky int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 805*dc7e38acSHans Petter Selasky int mlx5_start_eqs(struct mlx5_core_dev *dev); 806*dc7e38acSHans Petter Selasky int mlx5_stop_eqs(struct mlx5_core_dev *dev); 807*dc7e38acSHans Petter Selasky int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, int *irqn); 808*dc7e38acSHans Petter Selasky int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); 809*dc7e38acSHans Petter Selasky int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); 810*dc7e38acSHans Petter Selasky 811*dc7e38acSHans Petter Selasky int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev); 812*dc7e38acSHans Petter Selasky void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev); 813*dc7e38acSHans Petter Selasky int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in, 814*dc7e38acSHans Petter Selasky int size_in, void *data_out, int size_out, 815*dc7e38acSHans Petter Selasky u16 reg_num, int arg, int write); 816*dc7e38acSHans Petter Selasky 817*dc7e38acSHans Petter Selasky int mlx5_set_port_caps(struct mlx5_core_dev *dev, u8 port_num, u32 caps); 818*dc7e38acSHans Petter Selasky int mlx5_query_port_ptys(struct mlx5_core_dev *dev, u32 *ptys, 819*dc7e38acSHans Petter Selasky int ptys_size, int proto_mask); 820*dc7e38acSHans Petter Selasky int mlx5_query_port_proto_cap(struct mlx5_core_dev *dev, 821*dc7e38acSHans Petter Selasky u32 *proto_cap, int proto_mask); 822*dc7e38acSHans Petter Selasky int mlx5_query_port_proto_admin(struct mlx5_core_dev *dev, 823*dc7e38acSHans Petter Selasky u32 *proto_admin, int proto_mask); 824*dc7e38acSHans Petter Selasky int mlx5_set_port_proto(struct mlx5_core_dev *dev, u32 proto_admin, 825*dc7e38acSHans Petter Selasky int proto_mask); 826*dc7e38acSHans Petter Selasky int mlx5_set_port_status(struct mlx5_core_dev *dev, 827*dc7e38acSHans Petter Selasky enum mlx5_port_status status); 828*dc7e38acSHans Petter Selasky int mlx5_query_port_status(struct mlx5_core_dev *dev, u8 *status); 829*dc7e38acSHans Petter Selasky int mlx5_set_port_pause(struct mlx5_core_dev *dev, u32 port, 830*dc7e38acSHans Petter Selasky u32 rx_pause, u32 tx_pause); 831*dc7e38acSHans Petter Selasky int mlx5_query_port_pause(struct mlx5_core_dev *dev, u32 port, 832*dc7e38acSHans Petter Selasky u32 *rx_pause, u32 *tx_pause); 833*dc7e38acSHans Petter Selasky 834*dc7e38acSHans Petter Selasky int mlx5_set_port_mtu(struct mlx5_core_dev *dev, int mtu); 835*dc7e38acSHans Petter Selasky int mlx5_query_port_max_mtu(struct mlx5_core_dev *dev, int *max_mtu); 836*dc7e38acSHans Petter Selasky int mlx5_query_port_oper_mtu(struct mlx5_core_dev *dev, int *oper_mtu); 837*dc7e38acSHans Petter Selasky 838*dc7e38acSHans Petter Selasky int mlx5_query_module_num(struct mlx5_core_dev *dev, int *module_num); 839*dc7e38acSHans Petter Selasky int mlx5_query_eeprom(struct mlx5_core_dev *dev, int i2c_addr, int page_num, 840*dc7e38acSHans Petter Selasky int device_addr, int size, int module_num, u32 *data, 841*dc7e38acSHans Petter Selasky int *size_read); 842*dc7e38acSHans Petter Selasky 843*dc7e38acSHans Petter Selasky int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 844*dc7e38acSHans Petter Selasky void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 845*dc7e38acSHans Petter Selasky int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq, 846*dc7e38acSHans Petter Selasky struct mlx5_query_eq_mbox_out *out, int outlen); 847*dc7e38acSHans Petter Selasky int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev); 848*dc7e38acSHans Petter Selasky void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev); 849*dc7e38acSHans Petter Selasky int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev); 850*dc7e38acSHans Petter Selasky void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev); 851*dc7e38acSHans Petter Selasky int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db); 852*dc7e38acSHans Petter Selasky int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db, 853*dc7e38acSHans Petter Selasky int node); 854*dc7e38acSHans Petter Selasky void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db); 855*dc7e38acSHans Petter Selasky 856*dc7e38acSHans Petter Selasky const char *mlx5_command_str(int command); 857*dc7e38acSHans Petter Selasky int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev); 858*dc7e38acSHans Petter Selasky void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev); 859*dc7e38acSHans Petter Selasky int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn, 860*dc7e38acSHans Petter Selasky int npsvs, u32 *sig_index); 861*dc7e38acSHans Petter Selasky int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num); 862*dc7e38acSHans Petter Selasky void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common); 863*dc7e38acSHans Petter Selasky u8 mlx5_is_wol_supported(struct mlx5_core_dev *dev); 864*dc7e38acSHans Petter Selasky int mlx5_set_wol(struct mlx5_core_dev *dev, u8 wol_mode); 865*dc7e38acSHans Petter Selasky int mlx5_query_wol(struct mlx5_core_dev *dev, u8 *wol_mode); 866*dc7e38acSHans Petter Selasky int mlx5_core_access_pvlc(struct mlx5_core_dev *dev, 867*dc7e38acSHans Petter Selasky struct mlx5_pvlc_reg *pvlc, int write); 868*dc7e38acSHans Petter Selasky int mlx5_core_access_ptys(struct mlx5_core_dev *dev, 869*dc7e38acSHans Petter Selasky struct mlx5_ptys_reg *ptys, int write); 870*dc7e38acSHans Petter Selasky int mlx5_core_access_pmtu(struct mlx5_core_dev *dev, 871*dc7e38acSHans Petter Selasky struct mlx5_pmtu_reg *pmtu, int write); 872*dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_add(struct mlx5_core_dev *dev, u16 port); 873*dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_delete(struct mlx5_core_dev *dev, u16 port); 874*dc7e38acSHans Petter Selasky int mlx5_query_port_cong_status(struct mlx5_core_dev *mdev, int protocol, 875*dc7e38acSHans Petter Selasky int priority, int *is_enable); 876*dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_status(struct mlx5_core_dev *mdev, int protocol, 877*dc7e38acSHans Petter Selasky int priority, int enable); 878*dc7e38acSHans Petter Selasky int mlx5_query_port_cong_params(struct mlx5_core_dev *mdev, int protocol, 879*dc7e38acSHans Petter Selasky void *out, int out_size); 880*dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_params(struct mlx5_core_dev *mdev, 881*dc7e38acSHans Petter Selasky void *in, int in_size); 882*dc7e38acSHans Petter Selasky int mlx5_query_port_cong_statistics(struct mlx5_core_dev *mdev, int clear, 883*dc7e38acSHans Petter Selasky void *out, int out_size); 884*dc7e38acSHans Petter Selasky static inline u32 mlx5_mkey_to_idx(u32 mkey) 885*dc7e38acSHans Petter Selasky { 886*dc7e38acSHans Petter Selasky return mkey >> 8; 887*dc7e38acSHans Petter Selasky } 888*dc7e38acSHans Petter Selasky 889*dc7e38acSHans Petter Selasky static inline u32 mlx5_idx_to_mkey(u32 mkey_idx) 890*dc7e38acSHans Petter Selasky { 891*dc7e38acSHans Petter Selasky return mkey_idx << 8; 892*dc7e38acSHans Petter Selasky } 893*dc7e38acSHans Petter Selasky 894*dc7e38acSHans Petter Selasky static inline u8 mlx5_mkey_variant(u32 mkey) 895*dc7e38acSHans Petter Selasky { 896*dc7e38acSHans Petter Selasky return mkey & 0xff; 897*dc7e38acSHans Petter Selasky } 898*dc7e38acSHans Petter Selasky 899*dc7e38acSHans Petter Selasky enum { 900*dc7e38acSHans Petter Selasky MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0, 901*dc7e38acSHans Petter Selasky MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1, 902*dc7e38acSHans Petter Selasky }; 903*dc7e38acSHans Petter Selasky 904*dc7e38acSHans Petter Selasky enum { 905*dc7e38acSHans Petter Selasky MAX_MR_CACHE_ENTRIES = 16, 906*dc7e38acSHans Petter Selasky }; 907*dc7e38acSHans Petter Selasky 908*dc7e38acSHans Petter Selasky enum { 909*dc7e38acSHans Petter Selasky MLX5_INTERFACE_PROTOCOL_IB = 0, 910*dc7e38acSHans Petter Selasky MLX5_INTERFACE_PROTOCOL_ETH = 1, 911*dc7e38acSHans Petter Selasky }; 912*dc7e38acSHans Petter Selasky 913*dc7e38acSHans Petter Selasky struct mlx5_interface { 914*dc7e38acSHans Petter Selasky void * (*add)(struct mlx5_core_dev *dev); 915*dc7e38acSHans Petter Selasky void (*remove)(struct mlx5_core_dev *dev, void *context); 916*dc7e38acSHans Petter Selasky void (*event)(struct mlx5_core_dev *dev, void *context, 917*dc7e38acSHans Petter Selasky enum mlx5_dev_event event, unsigned long param); 918*dc7e38acSHans Petter Selasky void * (*get_dev)(void *context); 919*dc7e38acSHans Petter Selasky int protocol; 920*dc7e38acSHans Petter Selasky struct list_head list; 921*dc7e38acSHans Petter Selasky }; 922*dc7e38acSHans Petter Selasky 923*dc7e38acSHans Petter Selasky void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol); 924*dc7e38acSHans Petter Selasky int mlx5_register_interface(struct mlx5_interface *intf); 925*dc7e38acSHans Petter Selasky void mlx5_unregister_interface(struct mlx5_interface *intf); 926*dc7e38acSHans Petter Selasky 927*dc7e38acSHans Petter Selasky struct mlx5_profile { 928*dc7e38acSHans Petter Selasky u64 mask; 929*dc7e38acSHans Petter Selasky u8 log_max_qp; 930*dc7e38acSHans Petter Selasky struct { 931*dc7e38acSHans Petter Selasky int size; 932*dc7e38acSHans Petter Selasky int limit; 933*dc7e38acSHans Petter Selasky } mr_cache[MAX_MR_CACHE_ENTRIES]; 934*dc7e38acSHans Petter Selasky }; 935*dc7e38acSHans Petter Selasky 936*dc7e38acSHans Petter Selasky 937*dc7e38acSHans Petter Selasky #define MLX5_EEPROM_MAX_BYTES 48 938*dc7e38acSHans Petter Selasky #define MLX5_EEPROM_IDENTIFIER_BYTE_MASK 0x000000ff 939*dc7e38acSHans Petter Selasky #define MLX5_EEPROM_REVISION_ID_BYTE_MASK 0x0000ff00 940*dc7e38acSHans Petter Selasky #define MLX5_EEPROM_PAGE_3_VALID_BIT_MASK 0x00040000 941*dc7e38acSHans Petter Selasky #endif /* MLX5_DRIVER_H */ 942