xref: /freebsd/sys/dev/mlx5/driver.h (revision d5d52dd74869f6f2d34cb1e2838cbaba14e4cde0)
1dc7e38acSHans Petter Selasky /*-
21c807f67SHans Petter Selasky  * Copyright (c) 2013-2017, Mellanox Technologies, Ltd.  All rights reserved.
3dc7e38acSHans Petter Selasky  *
4dc7e38acSHans Petter Selasky  * Redistribution and use in source and binary forms, with or without
5dc7e38acSHans Petter Selasky  * modification, are permitted provided that the following conditions
6dc7e38acSHans Petter Selasky  * are met:
7dc7e38acSHans Petter Selasky  * 1. Redistributions of source code must retain the above copyright
8dc7e38acSHans Petter Selasky  *    notice, this list of conditions and the following disclaimer.
9dc7e38acSHans Petter Selasky  * 2. Redistributions in binary form must reproduce the above copyright
10dc7e38acSHans Petter Selasky  *    notice, this list of conditions and the following disclaimer in the
11dc7e38acSHans Petter Selasky  *    documentation and/or other materials provided with the distribution.
12dc7e38acSHans Petter Selasky  *
13dc7e38acSHans Petter Selasky  * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND
14dc7e38acSHans Petter Selasky  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15dc7e38acSHans Petter Selasky  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16dc7e38acSHans Petter Selasky  * ARE DISCLAIMED.  IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
17dc7e38acSHans Petter Selasky  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18dc7e38acSHans Petter Selasky  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19dc7e38acSHans Petter Selasky  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20dc7e38acSHans Petter Selasky  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21dc7e38acSHans Petter Selasky  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22dc7e38acSHans Petter Selasky  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
23dc7e38acSHans Petter Selasky  * SUCH DAMAGE.
24dc7e38acSHans Petter Selasky  *
25dc7e38acSHans Petter Selasky  * $FreeBSD$
26dc7e38acSHans Petter Selasky  */
27dc7e38acSHans Petter Selasky 
28dc7e38acSHans Petter Selasky #ifndef MLX5_DRIVER_H
29dc7e38acSHans Petter Selasky #define MLX5_DRIVER_H
30dc7e38acSHans Petter Selasky 
3138535d6cSHans Petter Selasky #include "opt_ratelimit.h"
3238535d6cSHans Petter Selasky 
33dc7e38acSHans Petter Selasky #include <linux/kernel.h>
34dc7e38acSHans Petter Selasky #include <linux/completion.h>
35dc7e38acSHans Petter Selasky #include <linux/pci.h>
36dc7e38acSHans Petter Selasky #include <linux/cache.h>
37dc7e38acSHans Petter Selasky #include <linux/rbtree.h>
3876a5241fSHans Petter Selasky #include <linux/if_ether.h>
39dc7e38acSHans Petter Selasky #include <linux/semaphore.h>
40dc7e38acSHans Petter Selasky #include <linux/slab.h>
41dc7e38acSHans Petter Selasky #include <linux/vmalloc.h>
42dc7e38acSHans Petter Selasky #include <linux/radix-tree.h>
43e9dcd831SSlava Shwartsman #include <linux/idr.h>
44dc7e38acSHans Petter Selasky 
45dc7e38acSHans Petter Selasky #include <dev/mlx5/device.h>
46dc7e38acSHans Petter Selasky #include <dev/mlx5/doorbell.h>
47788333d9SHans Petter Selasky #include <dev/mlx5/srq.h>
48dc7e38acSHans Petter Selasky 
49cb4e4a6eSHans Petter Selasky #define MLX5_QCOUNTER_SETS_NETDEV 64
5044a03e91SHans Petter Selasky #define MLX5_MAX_NUMBER_OF_VFS 128
51cb4e4a6eSHans Petter Selasky 
52dc7e38acSHans Petter Selasky enum {
53dc7e38acSHans Petter Selasky 	MLX5_BOARD_ID_LEN = 64,
54dc7e38acSHans Petter Selasky 	MLX5_MAX_NAME_LEN = 16,
55dc7e38acSHans Petter Selasky };
56dc7e38acSHans Petter Selasky 
57dc7e38acSHans Petter Selasky enum {
58cb4e4a6eSHans Petter Selasky 	MLX5_CMD_TIMEOUT_MSEC	= 8 * 60 * 1000,
59dc7e38acSHans Petter Selasky 	MLX5_CMD_WQ_MAX_NAME	= 32,
60dc7e38acSHans Petter Selasky };
61dc7e38acSHans Petter Selasky 
62dc7e38acSHans Petter Selasky enum {
63dc7e38acSHans Petter Selasky 	CMD_OWNER_SW		= 0x0,
64dc7e38acSHans Petter Selasky 	CMD_OWNER_HW		= 0x1,
65dc7e38acSHans Petter Selasky 	CMD_STATUS_SUCCESS	= 0,
66dc7e38acSHans Petter Selasky };
67dc7e38acSHans Petter Selasky 
68dc7e38acSHans Petter Selasky enum mlx5_sqp_t {
69dc7e38acSHans Petter Selasky 	MLX5_SQP_SMI		= 0,
70dc7e38acSHans Petter Selasky 	MLX5_SQP_GSI		= 1,
71dc7e38acSHans Petter Selasky 	MLX5_SQP_IEEE_1588	= 2,
72dc7e38acSHans Petter Selasky 	MLX5_SQP_SNIFFER	= 3,
73dc7e38acSHans Petter Selasky 	MLX5_SQP_SYNC_UMR	= 4,
74dc7e38acSHans Petter Selasky };
75dc7e38acSHans Petter Selasky 
76dc7e38acSHans Petter Selasky enum {
77dc7e38acSHans Petter Selasky 	MLX5_MAX_PORTS	= 2,
78dc7e38acSHans Petter Selasky };
79dc7e38acSHans Petter Selasky 
80dc7e38acSHans Petter Selasky enum {
81dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_PAGES	 = 0,
82dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_CMD		 = 1,
83dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_ASYNC	 = 2,
84dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_COMP_BASE,
85dc7e38acSHans Petter Selasky };
86dc7e38acSHans Petter Selasky 
87dc7e38acSHans Petter Selasky enum {
88dc7e38acSHans Petter Selasky 	MLX5_MAX_IRQ_NAME	= 32
89dc7e38acSHans Petter Selasky };
90dc7e38acSHans Petter Selasky 
91dc7e38acSHans Petter Selasky enum {
92cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_OFF		= 16,
93cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_NONE		= 0 << MLX5_ATOMIC_MODE_OFF,
94cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_IB_COMP	= 1 << MLX5_ATOMIC_MODE_OFF,
95cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_CX		= 2 << MLX5_ATOMIC_MODE_OFF,
96cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_8B		= 3 << MLX5_ATOMIC_MODE_OFF,
97cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_16B		= 4 << MLX5_ATOMIC_MODE_OFF,
98cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_32B		= 5 << MLX5_ATOMIC_MODE_OFF,
99cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_64B		= 6 << MLX5_ATOMIC_MODE_OFF,
100cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_128B		= 7 << MLX5_ATOMIC_MODE_OFF,
101cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_256B		= 8 << MLX5_ATOMIC_MODE_OFF,
102cb4e4a6eSHans Petter Selasky };
103cb4e4a6eSHans Petter Selasky 
104cb4e4a6eSHans Petter Selasky enum {
105cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_OFF	= 20,
106cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_NONE	= 0 << MLX5_ATOMIC_MODE_DCT_OFF,
107cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_IB_COMP	= 1 << MLX5_ATOMIC_MODE_DCT_OFF,
108cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_CX		= 2 << MLX5_ATOMIC_MODE_DCT_OFF,
109cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_8B		= 3 << MLX5_ATOMIC_MODE_DCT_OFF,
110cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_16B	= 4 << MLX5_ATOMIC_MODE_DCT_OFF,
111cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_32B	= 5 << MLX5_ATOMIC_MODE_DCT_OFF,
112cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_64B	= 6 << MLX5_ATOMIC_MODE_DCT_OFF,
113cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_128B	= 7 << MLX5_ATOMIC_MODE_DCT_OFF,
114cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_256B	= 8 << MLX5_ATOMIC_MODE_DCT_OFF,
115cb4e4a6eSHans Petter Selasky };
116cb4e4a6eSHans Petter Selasky 
117cb4e4a6eSHans Petter Selasky enum {
118cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_CMP_SWAP		= 1 << 0,
119cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_FETCH_ADD		= 1 << 1,
120cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_MASKED_CMP_SWAP		= 1 << 2,
121cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_MASKED_FETCH_ADD	= 1 << 3,
122dc7e38acSHans Petter Selasky };
123dc7e38acSHans Petter Selasky 
124dc7e38acSHans Petter Selasky enum {
125ed0cee0bSHans Petter Selasky 	MLX5_REG_QPTS		 = 0x4002,
126dc7e38acSHans Petter Selasky 	MLX5_REG_QETCR		 = 0x4005,
127dc7e38acSHans Petter Selasky 	MLX5_REG_QPDP		 = 0x4007,
128dc7e38acSHans Petter Selasky 	MLX5_REG_QTCT		 = 0x400A,
129ed0cee0bSHans Petter Selasky 	MLX5_REG_QPDPM		 = 0x4013,
130cb022443SHans Petter Selasky 	MLX5_REG_QHLL		 = 0x4016,
131ed0cee0bSHans Petter Selasky 	MLX5_REG_QCAM		 = 0x4019,
132cb4e4a6eSHans Petter Selasky 	MLX5_REG_DCBX_PARAM	 = 0x4020,
133cb4e4a6eSHans Petter Selasky 	MLX5_REG_DCBX_APP	 = 0x4021,
134dc7e38acSHans Petter Selasky 	MLX5_REG_PCAP		 = 0x5001,
135e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_CAP	 = 0x4022,
136e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_CTRL	 = 0x4023,
137e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_ACCESS_REG = 0x4024,
138e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_SHELL_CNTR = 0x4025,
139dc7e38acSHans Petter Selasky 	MLX5_REG_PMTU		 = 0x5003,
140dc7e38acSHans Petter Selasky 	MLX5_REG_PTYS		 = 0x5004,
141dc7e38acSHans Petter Selasky 	MLX5_REG_PAOS		 = 0x5006,
142dc7e38acSHans Petter Selasky 	MLX5_REG_PFCC		 = 0x5007,
143dc7e38acSHans Petter Selasky 	MLX5_REG_PPCNT		 = 0x5008,
144dc7e38acSHans Petter Selasky 	MLX5_REG_PMAOS		 = 0x5012,
145dc7e38acSHans Petter Selasky 	MLX5_REG_PUDE		 = 0x5009,
146dc7e38acSHans Petter Selasky 	MLX5_REG_PPTB		 = 0x500B,
147dc7e38acSHans Petter Selasky 	MLX5_REG_PBMC		 = 0x500C,
148dc7e38acSHans Petter Selasky 	MLX5_REG_PMPE		 = 0x5010,
149dc7e38acSHans Petter Selasky 	MLX5_REG_PELC		 = 0x500e,
150dc7e38acSHans Petter Selasky 	MLX5_REG_PVLC		 = 0x500f,
151dc7e38acSHans Petter Selasky 	MLX5_REG_PMLP		 = 0x5002,
152ae73b041SHans Petter Selasky 	MLX5_REG_PCAM		 = 0x507f,
153dc7e38acSHans Petter Selasky 	MLX5_REG_NODE_DESC	 = 0x6001,
154dc7e38acSHans Petter Selasky 	MLX5_REG_HOST_ENDIANNESS = 0x7004,
155085b35bbSSlava Shwartsman 	MLX5_REG_MTMP		 = 0x900a,
156dc7e38acSHans Petter Selasky 	MLX5_REG_MCIA		 = 0x9014,
157cb4e4a6eSHans Petter Selasky 	MLX5_REG_MPCNT		 = 0x9051,
158*d5d52dd7SHans Petter Selasky 	MLX5_REG_MCQI		 = 0x9061,
159*d5d52dd7SHans Petter Selasky 	MLX5_REG_MCC		 = 0x9062,
160*d5d52dd7SHans Petter Selasky 	MLX5_REG_MCDA		 = 0x9063,
161ae73b041SHans Petter Selasky 	MLX5_REG_MCAM		 = 0x907f,
162dc7e38acSHans Petter Selasky };
163dc7e38acSHans Petter Selasky 
164dc7e38acSHans Petter Selasky enum dbg_rsc_type {
165dc7e38acSHans Petter Selasky 	MLX5_DBG_RSC_QP,
166dc7e38acSHans Petter Selasky 	MLX5_DBG_RSC_EQ,
167dc7e38acSHans Petter Selasky 	MLX5_DBG_RSC_CQ,
168dc7e38acSHans Petter Selasky };
169dc7e38acSHans Petter Selasky 
170cb4e4a6eSHans Petter Selasky enum {
171cb4e4a6eSHans Petter Selasky 	MLX5_INTERFACE_PROTOCOL_IB  = 0,
172cb4e4a6eSHans Petter Selasky 	MLX5_INTERFACE_PROTOCOL_ETH = 1,
173cb4e4a6eSHans Petter Selasky 	MLX5_INTERFACE_NUMBER       = 2,
174cb4e4a6eSHans Petter Selasky };
175cb4e4a6eSHans Petter Selasky 
176dc7e38acSHans Petter Selasky struct mlx5_field_desc {
177dc7e38acSHans Petter Selasky 	struct dentry	       *dent;
178dc7e38acSHans Petter Selasky 	int			i;
179dc7e38acSHans Petter Selasky };
180dc7e38acSHans Petter Selasky 
181dc7e38acSHans Petter Selasky struct mlx5_rsc_debug {
182dc7e38acSHans Petter Selasky 	struct mlx5_core_dev   *dev;
183dc7e38acSHans Petter Selasky 	void		       *object;
184dc7e38acSHans Petter Selasky 	enum dbg_rsc_type	type;
185dc7e38acSHans Petter Selasky 	struct dentry	       *root;
186dc7e38acSHans Petter Selasky 	struct mlx5_field_desc	fields[0];
187dc7e38acSHans Petter Selasky };
188dc7e38acSHans Petter Selasky 
189dc7e38acSHans Petter Selasky enum mlx5_dev_event {
190dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_SYS_ERROR,
191dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PORT_UP,
192dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PORT_DOWN,
193dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PORT_INITIALIZED,
194dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_LID_CHANGE,
195dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PKEY_CHANGE,
196dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_GUID_CHANGE,
197dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_CLIENT_REREG,
198dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_VPORT_CHANGE,
199cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_ERROR_STATE_DCBX,
200cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_REMOTE_CONFIG_CHANGE,
201cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_LOCAL_OPER_CHANGE,
202cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_REMOTE_CONFIG_APPLICATION_PRIORITY_CHANGE,
203dc7e38acSHans Petter Selasky };
204dc7e38acSHans Petter Selasky 
205dc7e38acSHans Petter Selasky enum mlx5_port_status {
206dc7e38acSHans Petter Selasky 	MLX5_PORT_UP        = 1 << 0,
207dc7e38acSHans Petter Selasky 	MLX5_PORT_DOWN      = 1 << 1,
208dc7e38acSHans Petter Selasky };
209dc7e38acSHans Petter Selasky 
210dc7e38acSHans Petter Selasky enum mlx5_link_mode {
211dc7e38acSHans Petter Selasky 	MLX5_1000BASE_CX_SGMII	= 0,
212dc7e38acSHans Petter Selasky 	MLX5_1000BASE_KX	= 1,
213dc7e38acSHans Petter Selasky 	MLX5_10GBASE_CX4	= 2,
214dc7e38acSHans Petter Selasky 	MLX5_10GBASE_KX4	= 3,
215dc7e38acSHans Petter Selasky 	MLX5_10GBASE_KR		= 4,
216dc7e38acSHans Petter Selasky 	MLX5_20GBASE_KR2	= 5,
217dc7e38acSHans Petter Selasky 	MLX5_40GBASE_CR4	= 6,
218dc7e38acSHans Petter Selasky 	MLX5_40GBASE_KR4	= 7,
219dc7e38acSHans Petter Selasky 	MLX5_56GBASE_R4		= 8,
220dc7e38acSHans Petter Selasky 	MLX5_10GBASE_CR		= 12,
221dc7e38acSHans Petter Selasky 	MLX5_10GBASE_SR		= 13,
222dc7e38acSHans Petter Selasky 	MLX5_10GBASE_ER		= 14,
223dc7e38acSHans Petter Selasky 	MLX5_40GBASE_SR4	= 15,
224dc7e38acSHans Petter Selasky 	MLX5_40GBASE_LR4	= 16,
225dc7e38acSHans Petter Selasky 	MLX5_100GBASE_CR4	= 20,
226dc7e38acSHans Petter Selasky 	MLX5_100GBASE_SR4	= 21,
227dc7e38acSHans Petter Selasky 	MLX5_100GBASE_KR4	= 22,
228dc7e38acSHans Petter Selasky 	MLX5_100GBASE_LR4	= 23,
229dc7e38acSHans Petter Selasky 	MLX5_100BASE_TX		= 24,
230dc7e38acSHans Petter Selasky 	MLX5_1000BASE_T		= 25,
231dc7e38acSHans Petter Selasky 	MLX5_10GBASE_T		= 26,
232dc7e38acSHans Petter Selasky 	MLX5_25GBASE_CR		= 27,
233dc7e38acSHans Petter Selasky 	MLX5_25GBASE_KR		= 28,
234dc7e38acSHans Petter Selasky 	MLX5_25GBASE_SR		= 29,
235dc7e38acSHans Petter Selasky 	MLX5_50GBASE_CR2	= 30,
236dc7e38acSHans Petter Selasky 	MLX5_50GBASE_KR2	= 31,
237dc7e38acSHans Petter Selasky 	MLX5_LINK_MODES_NUMBER,
238dc7e38acSHans Petter Selasky };
239dc7e38acSHans Petter Selasky 
2404b95c665SHans Petter Selasky enum {
2414b95c665SHans Petter Selasky 	MLX5_VSC_SPACE_SUPPORTED = 0x1,
2424b95c665SHans Petter Selasky 	MLX5_VSC_SPACE_OFFSET	 = 0x4,
2434b95c665SHans Petter Selasky 	MLX5_VSC_COUNTER_OFFSET	 = 0x8,
2444b95c665SHans Petter Selasky 	MLX5_VSC_SEMA_OFFSET	 = 0xC,
2454b95c665SHans Petter Selasky 	MLX5_VSC_ADDR_OFFSET	 = 0x10,
2464b95c665SHans Petter Selasky 	MLX5_VSC_DATA_OFFSET	 = 0x14,
2474b95c665SHans Petter Selasky 	MLX5_VSC_MAX_RETRIES	 = 0x1000,
2484b95c665SHans Petter Selasky };
2494b95c665SHans Petter Selasky 
250dc7e38acSHans Petter Selasky #define MLX5_PROT_MASK(link_mode) (1 << link_mode)
251dc7e38acSHans Petter Selasky 
252dc7e38acSHans Petter Selasky struct mlx5_uuar_info {
253dc7e38acSHans Petter Selasky 	struct mlx5_uar	       *uars;
254dc7e38acSHans Petter Selasky 	int			num_uars;
255dc7e38acSHans Petter Selasky 	int			num_low_latency_uuars;
256dc7e38acSHans Petter Selasky 	unsigned long	       *bitmap;
257dc7e38acSHans Petter Selasky 	unsigned int	       *count;
258dc7e38acSHans Petter Selasky 	struct mlx5_bf	       *bfs;
259dc7e38acSHans Petter Selasky 
260dc7e38acSHans Petter Selasky 	/*
261dc7e38acSHans Petter Selasky 	 * protect uuar allocation data structs
262dc7e38acSHans Petter Selasky 	 */
263dc7e38acSHans Petter Selasky 	struct mutex		lock;
264dc7e38acSHans Petter Selasky 	u32			ver;
265dc7e38acSHans Petter Selasky };
266dc7e38acSHans Petter Selasky 
267dc7e38acSHans Petter Selasky struct mlx5_bf {
268dc7e38acSHans Petter Selasky 	void __iomem	       *reg;
269dc7e38acSHans Petter Selasky 	void __iomem	       *regreg;
270dc7e38acSHans Petter Selasky 	int			buf_size;
271dc7e38acSHans Petter Selasky 	struct mlx5_uar	       *uar;
272dc7e38acSHans Petter Selasky 	unsigned long		offset;
273dc7e38acSHans Petter Selasky 	int			need_lock;
274dc7e38acSHans Petter Selasky 	/* protect blue flame buffer selection when needed
275dc7e38acSHans Petter Selasky 	 */
276dc7e38acSHans Petter Selasky 	spinlock_t		lock;
277dc7e38acSHans Petter Selasky 
278dc7e38acSHans Petter Selasky 	/* serialize 64 bit writes when done as two 32 bit accesses
279dc7e38acSHans Petter Selasky 	 */
280dc7e38acSHans Petter Selasky 	spinlock_t		lock32;
281dc7e38acSHans Petter Selasky 	int			uuarn;
282dc7e38acSHans Petter Selasky };
283dc7e38acSHans Petter Selasky 
284dc7e38acSHans Petter Selasky struct mlx5_cmd_first {
285dc7e38acSHans Petter Selasky 	__be32		data[4];
286dc7e38acSHans Petter Selasky };
287dc7e38acSHans Petter Selasky 
2881c807f67SHans Petter Selasky struct cache_ent;
2891c807f67SHans Petter Selasky struct mlx5_fw_page {
2901c807f67SHans Petter Selasky 	union {
2911c807f67SHans Petter Selasky 		struct rb_node rb_node;
292dc7e38acSHans Petter Selasky 		struct list_head list;
293dc7e38acSHans Petter Selasky 	};
2941c807f67SHans Petter Selasky 	struct mlx5_cmd_first first;
2951c807f67SHans Petter Selasky 	struct mlx5_core_dev *dev;
2961c807f67SHans Petter Selasky 	bus_dmamap_t dma_map;
2971c807f67SHans Petter Selasky 	bus_addr_t dma_addr;
2981c807f67SHans Petter Selasky 	void *virt_addr;
2991c807f67SHans Petter Selasky 	struct cache_ent *cache;
3001c807f67SHans Petter Selasky 	u32 numpages;
3011c807f67SHans Petter Selasky 	u16 load_done;
3021c807f67SHans Petter Selasky #define	MLX5_LOAD_ST_NONE 0
3031c807f67SHans Petter Selasky #define	MLX5_LOAD_ST_SUCCESS 1
3041c807f67SHans Petter Selasky #define	MLX5_LOAD_ST_FAILURE 2
3051c807f67SHans Petter Selasky 	u16 func_id;
3061c807f67SHans Petter Selasky };
3071c807f67SHans Petter Selasky #define	mlx5_cmd_msg mlx5_fw_page
308dc7e38acSHans Petter Selasky 
309dc7e38acSHans Petter Selasky struct mlx5_cmd_debug {
310dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_root;
311dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_in;
312dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_out;
313dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_outlen;
314dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_status;
315dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_run;
316dc7e38acSHans Petter Selasky 	void		       *in_msg;
317dc7e38acSHans Petter Selasky 	void		       *out_msg;
318dc7e38acSHans Petter Selasky 	u8			status;
319dc7e38acSHans Petter Selasky 	u16			inlen;
320dc7e38acSHans Petter Selasky 	u16			outlen;
321dc7e38acSHans Petter Selasky };
322dc7e38acSHans Petter Selasky 
323dc7e38acSHans Petter Selasky struct cache_ent {
324dc7e38acSHans Petter Selasky 	/* protect block chain allocations
325dc7e38acSHans Petter Selasky 	 */
326dc7e38acSHans Petter Selasky 	spinlock_t		lock;
327dc7e38acSHans Petter Selasky 	struct list_head	head;
328dc7e38acSHans Petter Selasky };
329dc7e38acSHans Petter Selasky 
330dc7e38acSHans Petter Selasky struct cmd_msg_cache {
331dc7e38acSHans Petter Selasky 	struct cache_ent	large;
332dc7e38acSHans Petter Selasky 	struct cache_ent	med;
333dc7e38acSHans Petter Selasky 
334dc7e38acSHans Petter Selasky };
335dc7e38acSHans Petter Selasky 
3364b109912SHans Petter Selasky struct mlx5_traffic_counter {
3374b109912SHans Petter Selasky 	u64         packets;
3384b109912SHans Petter Selasky 	u64         octets;
3394b109912SHans Petter Selasky };
3404b109912SHans Petter Selasky 
341721a1a6aSSlava Shwartsman enum mlx5_cmd_mode {
342721a1a6aSSlava Shwartsman 	MLX5_CMD_MODE_POLLING,
343721a1a6aSSlava Shwartsman 	MLX5_CMD_MODE_EVENTS
344721a1a6aSSlava Shwartsman };
345721a1a6aSSlava Shwartsman 
346dc7e38acSHans Petter Selasky struct mlx5_cmd_stats {
347dc7e38acSHans Petter Selasky 	u64		sum;
348dc7e38acSHans Petter Selasky 	u64		n;
349dc7e38acSHans Petter Selasky 	struct dentry  *root;
350dc7e38acSHans Petter Selasky 	struct dentry  *avg;
351dc7e38acSHans Petter Selasky 	struct dentry  *count;
352dc7e38acSHans Petter Selasky 	/* protect command average calculations */
353dc7e38acSHans Petter Selasky 	spinlock_t	lock;
354dc7e38acSHans Petter Selasky };
355dc7e38acSHans Petter Selasky 
356dc7e38acSHans Petter Selasky struct mlx5_cmd {
3571c807f67SHans Petter Selasky 	struct mlx5_fw_page *cmd_page;
3581c807f67SHans Petter Selasky 	bus_dma_tag_t dma_tag;
3591c807f67SHans Petter Selasky 	struct sx dma_sx;
3601c807f67SHans Petter Selasky 	struct mtx dma_mtx;
3611c807f67SHans Petter Selasky #define	MLX5_DMA_OWNED(dev) mtx_owned(&(dev)->cmd.dma_mtx)
3621c807f67SHans Petter Selasky #define	MLX5_DMA_LOCK(dev) mtx_lock(&(dev)->cmd.dma_mtx)
3631c807f67SHans Petter Selasky #define	MLX5_DMA_UNLOCK(dev) mtx_unlock(&(dev)->cmd.dma_mtx)
3641c807f67SHans Petter Selasky 	struct cv dma_cv;
3651c807f67SHans Petter Selasky #define	MLX5_DMA_DONE(dev) cv_broadcast(&(dev)->cmd.dma_cv)
3661c807f67SHans Petter Selasky #define	MLX5_DMA_WAIT(dev) cv_wait(&(dev)->cmd.dma_cv, &(dev)->cmd.dma_mtx)
367dc7e38acSHans Petter Selasky 	void	       *cmd_buf;
368dc7e38acSHans Petter Selasky 	dma_addr_t	dma;
369dc7e38acSHans Petter Selasky 	u16		cmdif_rev;
370dc7e38acSHans Petter Selasky 	u8		log_sz;
371dc7e38acSHans Petter Selasky 	u8		log_stride;
372dc7e38acSHans Petter Selasky 	int		max_reg_cmds;
373dc7e38acSHans Petter Selasky 	int		events;
374dc7e38acSHans Petter Selasky 	u32 __iomem    *vector;
375dc7e38acSHans Petter Selasky 
376dc7e38acSHans Petter Selasky 	/* protect command queue allocations
377dc7e38acSHans Petter Selasky 	 */
378dc7e38acSHans Petter Selasky 	spinlock_t	alloc_lock;
379dc7e38acSHans Petter Selasky 
380dc7e38acSHans Petter Selasky 	/* protect token allocations
381dc7e38acSHans Petter Selasky 	 */
382dc7e38acSHans Petter Selasky 	spinlock_t	token_lock;
383dc7e38acSHans Petter Selasky 	u8		token;
384dc7e38acSHans Petter Selasky 	unsigned long	bitmask;
385dc7e38acSHans Petter Selasky 	char		wq_name[MLX5_CMD_WQ_MAX_NAME];
386dc7e38acSHans Petter Selasky 	struct workqueue_struct *wq;
387dc7e38acSHans Petter Selasky 	struct semaphore sem;
388dc7e38acSHans Petter Selasky 	struct semaphore pages_sem;
389721a1a6aSSlava Shwartsman 	enum mlx5_cmd_mode mode;
390721a1a6aSSlava Shwartsman 	struct mlx5_cmd_work_ent * volatile ent_arr[MLX5_MAX_COMMANDS];
391721a1a6aSSlava Shwartsman 	volatile enum mlx5_cmd_mode ent_mode[MLX5_MAX_COMMANDS];
392dc7e38acSHans Petter Selasky 	struct mlx5_cmd_debug dbg;
393dc7e38acSHans Petter Selasky 	struct cmd_msg_cache cache;
394dc7e38acSHans Petter Selasky 	int checksum_disabled;
395dc7e38acSHans Petter Selasky 	struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
396dc7e38acSHans Petter Selasky };
397dc7e38acSHans Petter Selasky 
398dc7e38acSHans Petter Selasky struct mlx5_port_caps {
399dc7e38acSHans Petter Selasky 	int	gid_table_len;
400dc7e38acSHans Petter Selasky 	int	pkey_table_len;
401dc7e38acSHans Petter Selasky 	u8	ext_port_cap;
402dc7e38acSHans Petter Selasky };
403dc7e38acSHans Petter Selasky 
404dc7e38acSHans Petter Selasky struct mlx5_buf {
4051c807f67SHans Petter Selasky 	bus_dma_tag_t		dma_tag;
4061c807f67SHans Petter Selasky 	bus_dmamap_t		dma_map;
4071c807f67SHans Petter Selasky 	struct mlx5_core_dev   *dev;
4081c807f67SHans Petter Selasky 	struct {
4091c807f67SHans Petter Selasky 		void	       *buf;
4101c807f67SHans Petter Selasky 	} direct;
4111c807f67SHans Petter Selasky 	u64		       *page_list;
412dc7e38acSHans Petter Selasky 	int			npages;
413dc7e38acSHans Petter Selasky 	int			size;
414dc7e38acSHans Petter Selasky 	u8			page_shift;
4151c807f67SHans Petter Selasky 	u8			load_done;
416dc7e38acSHans Petter Selasky };
417dc7e38acSHans Petter Selasky 
418e9dcd831SSlava Shwartsman struct mlx5_frag_buf {
419e9dcd831SSlava Shwartsman 	struct mlx5_buf_list	*frags;
420e9dcd831SSlava Shwartsman 	int			npages;
421e9dcd831SSlava Shwartsman 	int			size;
422e9dcd831SSlava Shwartsman 	u8			page_shift;
423e9dcd831SSlava Shwartsman };
424e9dcd831SSlava Shwartsman 
425dc7e38acSHans Petter Selasky struct mlx5_eq {
426dc7e38acSHans Petter Selasky 	struct mlx5_core_dev   *dev;
427dc7e38acSHans Petter Selasky 	__be32 __iomem	       *doorbell;
428dc7e38acSHans Petter Selasky 	u32			cons_index;
429dc7e38acSHans Petter Selasky 	struct mlx5_buf		buf;
430dc7e38acSHans Petter Selasky 	int			size;
431dc7e38acSHans Petter Selasky 	u8			irqn;
432dc7e38acSHans Petter Selasky 	u8			eqn;
433dc7e38acSHans Petter Selasky 	int			nent;
434dc7e38acSHans Petter Selasky 	u64			mask;
435dc7e38acSHans Petter Selasky 	struct list_head	list;
436dc7e38acSHans Petter Selasky 	int			index;
437dc7e38acSHans Petter Selasky 	struct mlx5_rsc_debug	*dbg;
438dc7e38acSHans Petter Selasky };
439dc7e38acSHans Petter Selasky 
440dc7e38acSHans Petter Selasky struct mlx5_core_psv {
441dc7e38acSHans Petter Selasky 	u32	psv_idx;
442dc7e38acSHans Petter Selasky 	struct psv_layout {
443dc7e38acSHans Petter Selasky 		u32	pd;
444dc7e38acSHans Petter Selasky 		u16	syndrome;
445dc7e38acSHans Petter Selasky 		u16	reserved;
446dc7e38acSHans Petter Selasky 		u16	bg;
447dc7e38acSHans Petter Selasky 		u16	app_tag;
448dc7e38acSHans Petter Selasky 		u32	ref_tag;
449dc7e38acSHans Petter Selasky 	} psv;
450dc7e38acSHans Petter Selasky };
451dc7e38acSHans Petter Selasky 
452dc7e38acSHans Petter Selasky struct mlx5_core_sig_ctx {
453dc7e38acSHans Petter Selasky 	struct mlx5_core_psv	psv_memory;
454dc7e38acSHans Petter Selasky 	struct mlx5_core_psv	psv_wire;
455dc7e38acSHans Petter Selasky #if (__FreeBSD_version >= 1100000)
456dc7e38acSHans Petter Selasky 	struct ib_sig_err       err_item;
457dc7e38acSHans Petter Selasky #endif
458dc7e38acSHans Petter Selasky 	bool			sig_status_checked;
459dc7e38acSHans Petter Selasky 	bool			sig_err_exists;
460dc7e38acSHans Petter Selasky 	u32			sigerr_count;
461dc7e38acSHans Petter Selasky };
462dc7e38acSHans Petter Selasky 
463e9dcd831SSlava Shwartsman enum {
464e9dcd831SSlava Shwartsman 	MLX5_MKEY_MR = 1,
465e9dcd831SSlava Shwartsman 	MLX5_MKEY_MW,
466e9dcd831SSlava Shwartsman 	MLX5_MKEY_MR_USER,
467e9dcd831SSlava Shwartsman };
468e9dcd831SSlava Shwartsman 
469e9dcd831SSlava Shwartsman struct mlx5_core_mkey {
470e9dcd831SSlava Shwartsman 	u64			iova;
471e9dcd831SSlava Shwartsman 	u64			size;
472e9dcd831SSlava Shwartsman 	u32			key;
473e9dcd831SSlava Shwartsman 	u32			pd;
474e9dcd831SSlava Shwartsman 	u32			type;
475e9dcd831SSlava Shwartsman };
476e9dcd831SSlava Shwartsman 
477dc7e38acSHans Petter Selasky struct mlx5_core_mr {
478dc7e38acSHans Petter Selasky 	u64			iova;
479dc7e38acSHans Petter Selasky 	u64			size;
480dc7e38acSHans Petter Selasky 	u32			key;
481dc7e38acSHans Petter Selasky 	u32			pd;
482dc7e38acSHans Petter Selasky };
483dc7e38acSHans Petter Selasky 
484dc7e38acSHans Petter Selasky enum mlx5_res_type {
485cb4e4a6eSHans Petter Selasky 	MLX5_RES_QP	= MLX5_EVENT_QUEUE_TYPE_QP,
486cb4e4a6eSHans Petter Selasky 	MLX5_RES_RQ	= MLX5_EVENT_QUEUE_TYPE_RQ,
487cb4e4a6eSHans Petter Selasky 	MLX5_RES_SQ	= MLX5_EVENT_QUEUE_TYPE_SQ,
488cb4e4a6eSHans Petter Selasky 	MLX5_RES_SRQ	= 3,
489cb4e4a6eSHans Petter Selasky 	MLX5_RES_XSRQ	= 4,
490cb4e4a6eSHans Petter Selasky 	MLX5_RES_DCT	= 5,
491dc7e38acSHans Petter Selasky };
492dc7e38acSHans Petter Selasky 
493dc7e38acSHans Petter Selasky struct mlx5_core_rsc_common {
494dc7e38acSHans Petter Selasky 	enum mlx5_res_type	res;
495dc7e38acSHans Petter Selasky 	atomic_t		refcount;
496dc7e38acSHans Petter Selasky 	struct completion	free;
497dc7e38acSHans Petter Selasky };
498dc7e38acSHans Petter Selasky 
499dc7e38acSHans Petter Selasky struct mlx5_core_srq {
500dc7e38acSHans Petter Selasky 	struct mlx5_core_rsc_common	common; /* must be first */
501dc7e38acSHans Petter Selasky 	u32				srqn;
502dc7e38acSHans Petter Selasky 	int				max;
503abb28d28SSlava Shwartsman 	size_t				max_gs;
504abb28d28SSlava Shwartsman 	size_t				max_avail_gather;
505dc7e38acSHans Petter Selasky 	int				wqe_shift;
506dc7e38acSHans Petter Selasky 	void				(*event)(struct mlx5_core_srq *, int);
507dc7e38acSHans Petter Selasky 	atomic_t			refcount;
508dc7e38acSHans Petter Selasky 	struct completion		free;
509dc7e38acSHans Petter Selasky };
510dc7e38acSHans Petter Selasky 
511dc7e38acSHans Petter Selasky struct mlx5_eq_table {
512dc7e38acSHans Petter Selasky 	void __iomem	       *update_ci;
513dc7e38acSHans Petter Selasky 	void __iomem	       *update_arm_ci;
514dc7e38acSHans Petter Selasky 	struct list_head	comp_eqs_list;
515dc7e38acSHans Petter Selasky 	struct mlx5_eq		pages_eq;
516dc7e38acSHans Petter Selasky 	struct mlx5_eq		async_eq;
517dc7e38acSHans Petter Selasky 	struct mlx5_eq		cmd_eq;
518dc7e38acSHans Petter Selasky 	int			num_comp_vectors;
519dc7e38acSHans Petter Selasky 	/* protect EQs list
520dc7e38acSHans Petter Selasky 	 */
521dc7e38acSHans Petter Selasky 	spinlock_t		lock;
522dc7e38acSHans Petter Selasky };
523dc7e38acSHans Petter Selasky 
524dc7e38acSHans Petter Selasky struct mlx5_uar {
525dc7e38acSHans Petter Selasky 	u32			index;
526dc7e38acSHans Petter Selasky 	void __iomem	       *bf_map;
527dc7e38acSHans Petter Selasky 	void __iomem	       *map;
528dc7e38acSHans Petter Selasky };
529dc7e38acSHans Petter Selasky 
530dc7e38acSHans Petter Selasky 
531dc7e38acSHans Petter Selasky struct mlx5_core_health {
532dc7e38acSHans Petter Selasky 	struct mlx5_health_buffer __iomem	*health;
533dc7e38acSHans Petter Selasky 	__be32 __iomem		       *health_counter;
534dc7e38acSHans Petter Selasky 	struct timer_list		timer;
535dc7e38acSHans Petter Selasky 	u32				prev;
536dc7e38acSHans Petter Selasky 	int				miss_counter;
5371900b6f8SHans Petter Selasky 	u32				fatal_error;
538ca551594SHans Petter Selasky 	/* wq spinlock to synchronize draining */
539ca551594SHans Petter Selasky 	spinlock_t			wq_lock;
540a2485fe5SHans Petter Selasky 	struct workqueue_struct	       *wq;
541ca551594SHans Petter Selasky 	unsigned long			flags;
542a2485fe5SHans Petter Selasky 	struct work_struct		work;
5434bb7662bSHans Petter Selasky 	struct delayed_work		recover_work;
5445169fb81SHans Petter Selasky 	unsigned int			last_reset_req;
545dc7e38acSHans Petter Selasky };
546dc7e38acSHans Petter Selasky 
54738535d6cSHans Petter Selasky #ifdef RATELIMIT
54838535d6cSHans Petter Selasky #define	MLX5_CQ_LINEAR_ARRAY_SIZE	(128 * 1024)
54938535d6cSHans Petter Selasky #else
550dc7e38acSHans Petter Selasky #define	MLX5_CQ_LINEAR_ARRAY_SIZE	1024
55138535d6cSHans Petter Selasky #endif
552dc7e38acSHans Petter Selasky 
553dc7e38acSHans Petter Selasky struct mlx5_cq_linear_array_entry {
554dc7e38acSHans Petter Selasky 	spinlock_t	lock;
555dc7e38acSHans Petter Selasky 	struct mlx5_core_cq * volatile cq;
556dc7e38acSHans Petter Selasky };
557dc7e38acSHans Petter Selasky 
558dc7e38acSHans Petter Selasky struct mlx5_cq_table {
559dc7e38acSHans Petter Selasky 	/* protect radix tree
560dc7e38acSHans Petter Selasky 	 */
561dc7e38acSHans Petter Selasky 	spinlock_t		lock;
562dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
563dc7e38acSHans Petter Selasky 	struct mlx5_cq_linear_array_entry linear_array[MLX5_CQ_LINEAR_ARRAY_SIZE];
564dc7e38acSHans Petter Selasky };
565dc7e38acSHans Petter Selasky 
566dc7e38acSHans Petter Selasky struct mlx5_qp_table {
567dc7e38acSHans Petter Selasky 	/* protect radix tree
568dc7e38acSHans Petter Selasky 	 */
569dc7e38acSHans Petter Selasky 	spinlock_t		lock;
570dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
571dc7e38acSHans Petter Selasky };
572dc7e38acSHans Petter Selasky 
573dc7e38acSHans Petter Selasky struct mlx5_srq_table {
574dc7e38acSHans Petter Selasky 	/* protect radix tree
575dc7e38acSHans Petter Selasky 	 */
576dc7e38acSHans Petter Selasky 	spinlock_t		lock;
577dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
578dc7e38acSHans Petter Selasky };
579dc7e38acSHans Petter Selasky 
580dc7e38acSHans Petter Selasky struct mlx5_mr_table {
581dc7e38acSHans Petter Selasky 	/* protect radix tree
582dc7e38acSHans Petter Selasky 	 */
583cb4e4a6eSHans Petter Selasky 	spinlock_t		lock;
584dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
585dc7e38acSHans Petter Selasky };
586dc7e38acSHans Petter Selasky 
587dc7e38acSHans Petter Selasky struct mlx5_irq_info {
588dc7e38acSHans Petter Selasky 	char name[MLX5_MAX_IRQ_NAME];
589dc7e38acSHans Petter Selasky };
590dc7e38acSHans Petter Selasky 
59138535d6cSHans Petter Selasky #ifdef RATELIMIT
59238535d6cSHans Petter Selasky struct mlx5_rl_entry {
59338535d6cSHans Petter Selasky 	u32			rate;
59438535d6cSHans Petter Selasky 	u16			burst;
59538535d6cSHans Petter Selasky 	u16			index;
59638535d6cSHans Petter Selasky 	u32			refcount;
59738535d6cSHans Petter Selasky };
59838535d6cSHans Petter Selasky 
59938535d6cSHans Petter Selasky struct mlx5_rl_table {
60038535d6cSHans Petter Selasky 	struct mutex		rl_lock;
60138535d6cSHans Petter Selasky 	u16			max_size;
60238535d6cSHans Petter Selasky 	u32			max_rate;
60338535d6cSHans Petter Selasky 	u32			min_rate;
60438535d6cSHans Petter Selasky 	struct mlx5_rl_entry   *rl_entry;
60538535d6cSHans Petter Selasky };
60638535d6cSHans Petter Selasky #endif
60738535d6cSHans Petter Selasky 
608dc7e38acSHans Petter Selasky struct mlx5_priv {
609dc7e38acSHans Petter Selasky 	char			name[MLX5_MAX_NAME_LEN];
610dc7e38acSHans Petter Selasky 	struct mlx5_eq_table	eq_table;
611dc7e38acSHans Petter Selasky 	struct msix_entry	*msix_arr;
612dc7e38acSHans Petter Selasky 	struct mlx5_irq_info	*irq_info;
613dc7e38acSHans Petter Selasky 	struct mlx5_uuar_info	uuari;
614dc7e38acSHans Petter Selasky 	MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock);
615192fc18dSHans Petter Selasky 	int			disable_irqs;
616dc7e38acSHans Petter Selasky 
617dc7e38acSHans Petter Selasky 	struct io_mapping	*bf_mapping;
618dc7e38acSHans Petter Selasky 
619dc7e38acSHans Petter Selasky 	/* pages stuff */
620dc7e38acSHans Petter Selasky 	struct workqueue_struct *pg_wq;
621dc7e38acSHans Petter Selasky 	struct rb_root		page_root;
622115bc9b1SHans Petter Selasky 	s64			fw_pages;
623cb4e4a6eSHans Petter Selasky 	atomic_t		reg_pages;
62444a03e91SHans Petter Selasky 	s64			pages_per_func[MLX5_MAX_NUMBER_OF_VFS];
625dc7e38acSHans Petter Selasky 	struct mlx5_core_health health;
626dc7e38acSHans Petter Selasky 
627dc7e38acSHans Petter Selasky 	struct mlx5_srq_table	srq_table;
628dc7e38acSHans Petter Selasky 
629dc7e38acSHans Petter Selasky 	/* start: qp staff */
630dc7e38acSHans Petter Selasky 	struct mlx5_qp_table	qp_table;
631dc7e38acSHans Petter Selasky 	struct dentry	       *qp_debugfs;
632dc7e38acSHans Petter Selasky 	struct dentry	       *eq_debugfs;
633dc7e38acSHans Petter Selasky 	struct dentry	       *cq_debugfs;
634dc7e38acSHans Petter Selasky 	struct dentry	       *cmdif_debugfs;
635dc7e38acSHans Petter Selasky 	/* end: qp staff */
636dc7e38acSHans Petter Selasky 
637dc7e38acSHans Petter Selasky 	/* start: cq staff */
638dc7e38acSHans Petter Selasky 	struct mlx5_cq_table	cq_table;
639dc7e38acSHans Petter Selasky 	/* end: cq staff */
640dc7e38acSHans Petter Selasky 
641dc7e38acSHans Petter Selasky 	/* start: mr staff */
642dc7e38acSHans Petter Selasky 	struct mlx5_mr_table	mr_table;
643dc7e38acSHans Petter Selasky 	/* end: mr staff */
644dc7e38acSHans Petter Selasky 
645dc7e38acSHans Petter Selasky 	/* start: alloc staff */
646dc7e38acSHans Petter Selasky 	int			numa_node;
647dc7e38acSHans Petter Selasky 
648dc7e38acSHans Petter Selasky 	struct mutex   pgdir_mutex;
649dc7e38acSHans Petter Selasky 	struct list_head        pgdir_list;
650dc7e38acSHans Petter Selasky 	/* end: alloc staff */
651dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_root;
652dc7e38acSHans Petter Selasky 
653dc7e38acSHans Petter Selasky 	/* protect mkey key part */
654dc7e38acSHans Petter Selasky 	spinlock_t		mkey_lock;
655dc7e38acSHans Petter Selasky 	u8			mkey_key;
656dc7e38acSHans Petter Selasky 
657dc7e38acSHans Petter Selasky 	struct list_head        dev_list;
658dc7e38acSHans Petter Selasky 	struct list_head        ctx_list;
659dc7e38acSHans Petter Selasky 	spinlock_t              ctx_lock;
660cb4e4a6eSHans Petter Selasky 	unsigned long		pci_dev_data;
66138535d6cSHans Petter Selasky #ifdef RATELIMIT
66238535d6cSHans Petter Selasky 	struct mlx5_rl_table	rl_table;
66338535d6cSHans Petter Selasky #endif
664cb4e4a6eSHans Petter Selasky };
665cb4e4a6eSHans Petter Selasky 
666cb4e4a6eSHans Petter Selasky enum mlx5_device_state {
667cb4e4a6eSHans Petter Selasky 	MLX5_DEVICE_STATE_UP,
668cb4e4a6eSHans Petter Selasky 	MLX5_DEVICE_STATE_INTERNAL_ERROR,
669dc7e38acSHans Petter Selasky };
670dc7e38acSHans Petter Selasky 
671a2485fe5SHans Petter Selasky enum mlx5_interface_state {
6727646dc23SHans Petter Selasky 	MLX5_INTERFACE_STATE_UP,
673a2485fe5SHans Petter Selasky };
674a2485fe5SHans Petter Selasky 
675a2485fe5SHans Petter Selasky enum mlx5_pci_status {
676a2485fe5SHans Petter Selasky 	MLX5_PCI_STATUS_DISABLED,
677a2485fe5SHans Petter Selasky 	MLX5_PCI_STATUS_ENABLED,
678a2485fe5SHans Petter Selasky };
679a2485fe5SHans Petter Selasky 
680e9dcd831SSlava Shwartsman #define	MLX5_MAX_RESERVED_GIDS	8
681e9dcd831SSlava Shwartsman 
682e9dcd831SSlava Shwartsman struct mlx5_rsvd_gids {
683e9dcd831SSlava Shwartsman 	unsigned int start;
684e9dcd831SSlava Shwartsman 	unsigned int count;
685e9dcd831SSlava Shwartsman 	struct ida ida;
686e9dcd831SSlava Shwartsman };
687e9dcd831SSlava Shwartsman 
688dc7e38acSHans Petter Selasky struct mlx5_special_contexts {
689dc7e38acSHans Petter Selasky 	int resd_lkey;
690dc7e38acSHans Petter Selasky };
691dc7e38acSHans Petter Selasky 
6925a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace;
693e808190aSHans Petter Selasky struct mlx5_dump_data;
694dc7e38acSHans Petter Selasky struct mlx5_core_dev {
695dc7e38acSHans Petter Selasky 	struct pci_dev	       *pdev;
696a2485fe5SHans Petter Selasky 	/* sync pci state */
697a2485fe5SHans Petter Selasky 	struct mutex		pci_status_mutex;
698a2485fe5SHans Petter Selasky 	enum mlx5_pci_status	pci_status;
699dc7e38acSHans Petter Selasky 	char			board_id[MLX5_BOARD_ID_LEN];
700dc7e38acSHans Petter Selasky 	struct mlx5_cmd		cmd;
701dc7e38acSHans Petter Selasky 	struct mlx5_port_caps	port_caps[MLX5_MAX_PORTS];
702dc7e38acSHans Petter Selasky 	u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
703dc7e38acSHans Petter Selasky 	u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
704ed0cee0bSHans Petter Selasky 	struct {
7055a8145f6SHans Petter Selasky 		u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
7065a8145f6SHans Petter Selasky 		u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
707ed0cee0bSHans Petter Selasky 		u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
708e9dcd831SSlava Shwartsman 		u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
709ed0cee0bSHans Petter Selasky 	} caps;
710b35a986dSHans Petter Selasky 	phys_addr_t		iseg_base;
711dc7e38acSHans Petter Selasky 	struct mlx5_init_seg __iomem *iseg;
712cb4e4a6eSHans Petter Selasky 	enum mlx5_device_state	state;
713a2485fe5SHans Petter Selasky 	/* sync interface state */
714a2485fe5SHans Petter Selasky 	struct mutex		intf_state_mutex;
715a2485fe5SHans Petter Selasky 	unsigned long		intf_state;
716dc7e38acSHans Petter Selasky 	void			(*event) (struct mlx5_core_dev *dev,
717dc7e38acSHans Petter Selasky 					  enum mlx5_dev_event event,
718dc7e38acSHans Petter Selasky 					  unsigned long param);
719dc7e38acSHans Petter Selasky 	struct mlx5_priv	priv;
720dc7e38acSHans Petter Selasky 	struct mlx5_profile	*profile;
721dc7e38acSHans Petter Selasky 	atomic_t		num_qps;
7224b95c665SHans Petter Selasky 	u32			vsc_addr;
723dc7e38acSHans Petter Selasky 	u32			issi;
724dc7e38acSHans Petter Selasky 	struct mlx5_special_contexts special_contexts;
72521dd6527SHans Petter Selasky 	unsigned int module_status[MLX5_MAX_PORTS];
7265a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *root_ns;
7275a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *fdb_root_ns;
7285a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *esw_egress_root_ns;
7295a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *esw_ingress_root_ns;
7305a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *sniffer_rx_root_ns;
7315a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *sniffer_tx_root_ns;
732cb4e4a6eSHans Petter Selasky 	u32 num_q_counter_allocated[MLX5_INTERFACE_NUMBER];
733e808190aSHans Petter Selasky 	struct mlx5_dump_data	*dump_data;
7346ed134c4SHans Petter Selasky 
7356ed134c4SHans Petter Selasky 	struct sysctl_ctx_list	sysctl_ctx;
7366ed134c4SHans Petter Selasky 	int			msix_eqvec;
737e9dcd831SSlava Shwartsman 
738e9dcd831SSlava Shwartsman 	struct {
739e9dcd831SSlava Shwartsman 		struct mlx5_rsvd_gids	reserved_gids;
740e9dcd831SSlava Shwartsman 		atomic_t		roce_en;
741e9dcd831SSlava Shwartsman 	} roce;
742e9dcd831SSlava Shwartsman #ifdef CONFIG_MLX5_FPGA
743e9dcd831SSlava Shwartsman 	struct mlx5_fpga_device	*fpga;
744e9dcd831SSlava Shwartsman #endif
745dc7e38acSHans Petter Selasky };
746dc7e38acSHans Petter Selasky 
747dc7e38acSHans Petter Selasky enum {
748dc7e38acSHans Petter Selasky 	MLX5_WOL_DISABLE       = 0,
749dc7e38acSHans Petter Selasky 	MLX5_WOL_SECURED_MAGIC = 1 << 1,
750dc7e38acSHans Petter Selasky 	MLX5_WOL_MAGIC         = 1 << 2,
751dc7e38acSHans Petter Selasky 	MLX5_WOL_ARP           = 1 << 3,
752dc7e38acSHans Petter Selasky 	MLX5_WOL_BROADCAST     = 1 << 4,
753dc7e38acSHans Petter Selasky 	MLX5_WOL_MULTICAST     = 1 << 5,
754dc7e38acSHans Petter Selasky 	MLX5_WOL_UNICAST       = 1 << 6,
755dc7e38acSHans Petter Selasky 	MLX5_WOL_PHY_ACTIVITY  = 1 << 7,
756dc7e38acSHans Petter Selasky };
757dc7e38acSHans Petter Selasky 
758dc7e38acSHans Petter Selasky struct mlx5_db {
759dc7e38acSHans Petter Selasky 	__be32			*db;
760dc7e38acSHans Petter Selasky 	union {
761dc7e38acSHans Petter Selasky 		struct mlx5_db_pgdir		*pgdir;
762dc7e38acSHans Petter Selasky 		struct mlx5_ib_user_db_page	*user_page;
763dc7e38acSHans Petter Selasky 	}			u;
764dc7e38acSHans Petter Selasky 	dma_addr_t		dma;
765dc7e38acSHans Petter Selasky 	int			index;
766dc7e38acSHans Petter Selasky };
767dc7e38acSHans Petter Selasky 
768dc7e38acSHans Petter Selasky struct mlx5_net_counters {
769dc7e38acSHans Petter Selasky 	u64	packets;
770dc7e38acSHans Petter Selasky 	u64	octets;
771dc7e38acSHans Petter Selasky };
772dc7e38acSHans Petter Selasky 
773dc7e38acSHans Petter Selasky struct mlx5_ptys_reg {
774cb4e4a6eSHans Petter Selasky 	u8	an_dis_admin;
775cb4e4a6eSHans Petter Selasky 	u8	an_dis_ap;
776dc7e38acSHans Petter Selasky 	u8	local_port;
777dc7e38acSHans Petter Selasky 	u8	proto_mask;
778dc7e38acSHans Petter Selasky 	u32	eth_proto_cap;
779dc7e38acSHans Petter Selasky 	u16	ib_link_width_cap;
780dc7e38acSHans Petter Selasky 	u16	ib_proto_cap;
781dc7e38acSHans Petter Selasky 	u32	eth_proto_admin;
782dc7e38acSHans Petter Selasky 	u16	ib_link_width_admin;
783dc7e38acSHans Petter Selasky 	u16	ib_proto_admin;
784dc7e38acSHans Petter Selasky 	u32	eth_proto_oper;
785dc7e38acSHans Petter Selasky 	u16	ib_link_width_oper;
786dc7e38acSHans Petter Selasky 	u16	ib_proto_oper;
787dc7e38acSHans Petter Selasky 	u32	eth_proto_lp_advertise;
788dc7e38acSHans Petter Selasky };
789dc7e38acSHans Petter Selasky 
790dc7e38acSHans Petter Selasky struct mlx5_pvlc_reg {
791dc7e38acSHans Petter Selasky 	u8	local_port;
792dc7e38acSHans Petter Selasky 	u8	vl_hw_cap;
793dc7e38acSHans Petter Selasky 	u8	vl_admin;
794dc7e38acSHans Petter Selasky 	u8	vl_operational;
795dc7e38acSHans Petter Selasky };
796dc7e38acSHans Petter Selasky 
797dc7e38acSHans Petter Selasky struct mlx5_pmtu_reg {
798dc7e38acSHans Petter Selasky 	u8	local_port;
799dc7e38acSHans Petter Selasky 	u16	max_mtu;
800dc7e38acSHans Petter Selasky 	u16	admin_mtu;
801dc7e38acSHans Petter Selasky 	u16	oper_mtu;
802dc7e38acSHans Petter Selasky };
803dc7e38acSHans Petter Selasky 
804dc7e38acSHans Petter Selasky struct mlx5_vport_counters {
805dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_errors;
806dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmit_errors;
807dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_ib_unicast;
808dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_ib_unicast;
809dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_ib_multicast;
810dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_ib_multicast;
811dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_eth_broadcast;
812dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_eth_broadcast;
813dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_eth_unicast;
814dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_eth_unicast;
815dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_eth_multicast;
816dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_eth_multicast;
817dc7e38acSHans Petter Selasky };
818dc7e38acSHans Petter Selasky 
819dc7e38acSHans Petter Selasky enum {
8201c807f67SHans Petter Selasky 	MLX5_DB_PER_PAGE = MLX5_ADAPTER_PAGE_SIZE / L1_CACHE_BYTES,
821dc7e38acSHans Petter Selasky };
822dc7e38acSHans Petter Selasky 
823cb4e4a6eSHans Petter Selasky struct mlx5_core_dct {
824cb4e4a6eSHans Petter Selasky 	struct mlx5_core_rsc_common	common; /* must be first */
825cb4e4a6eSHans Petter Selasky 	void (*event)(struct mlx5_core_dct *, int);
826cb4e4a6eSHans Petter Selasky 	int			dctn;
827cb4e4a6eSHans Petter Selasky 	struct completion	drained;
828cb4e4a6eSHans Petter Selasky 	struct mlx5_rsc_debug	*dbg;
829cb4e4a6eSHans Petter Selasky 	int			pid;
830cb4e4a6eSHans Petter Selasky };
831cb4e4a6eSHans Petter Selasky 
832dc7e38acSHans Petter Selasky enum {
833dc7e38acSHans Petter Selasky 	MLX5_COMP_EQ_SIZE = 1024,
834dc7e38acSHans Petter Selasky };
835dc7e38acSHans Petter Selasky 
836dc7e38acSHans Petter Selasky enum {
837dc7e38acSHans Petter Selasky 	MLX5_PTYS_IB = 1 << 0,
838dc7e38acSHans Petter Selasky 	MLX5_PTYS_EN = 1 << 2,
839dc7e38acSHans Petter Selasky };
840dc7e38acSHans Petter Selasky 
841dc7e38acSHans Petter Selasky struct mlx5_db_pgdir {
842dc7e38acSHans Petter Selasky 	struct list_head	list;
843dc7e38acSHans Petter Selasky 	DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE);
8441c807f67SHans Petter Selasky 	struct mlx5_fw_page    *fw_page;
845dc7e38acSHans Petter Selasky 	__be32		       *db_page;
846dc7e38acSHans Petter Selasky 	dma_addr_t		db_dma;
847dc7e38acSHans Petter Selasky };
848dc7e38acSHans Petter Selasky 
849dc7e38acSHans Petter Selasky typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
850dc7e38acSHans Petter Selasky 
851dc7e38acSHans Petter Selasky struct mlx5_cmd_work_ent {
852dc7e38acSHans Petter Selasky 	struct mlx5_cmd_msg    *in;
853dc7e38acSHans Petter Selasky 	struct mlx5_cmd_msg    *out;
8541c807f67SHans Petter Selasky 	int			uin_size;
855dc7e38acSHans Petter Selasky 	void		       *uout;
856dc7e38acSHans Petter Selasky 	int			uout_size;
857dc7e38acSHans Petter Selasky 	mlx5_cmd_cbk_t		callback;
85811546d06SHans Petter Selasky         struct delayed_work     cb_timeout_work;
859dc7e38acSHans Petter Selasky 	void		       *context;
860dc7e38acSHans Petter Selasky 	int			idx;
861dc7e38acSHans Petter Selasky 	struct completion	done;
862dc7e38acSHans Petter Selasky 	struct mlx5_cmd        *cmd;
863dc7e38acSHans Petter Selasky 	struct work_struct	work;
864dc7e38acSHans Petter Selasky 	struct mlx5_cmd_layout *lay;
865dc7e38acSHans Petter Selasky 	int			ret;
866dc7e38acSHans Petter Selasky 	int			page_queue;
867dc7e38acSHans Petter Selasky 	u8			status;
868dc7e38acSHans Petter Selasky 	u8			token;
869dc7e38acSHans Petter Selasky 	u64			ts1;
870dc7e38acSHans Petter Selasky 	u64			ts2;
871dc7e38acSHans Petter Selasky 	u16			op;
87230dfc051SHans Petter Selasky 	u8			busy;
873c0902569SHans Petter Selasky 	bool			polling;
874dc7e38acSHans Petter Selasky };
875dc7e38acSHans Petter Selasky 
876dc7e38acSHans Petter Selasky struct mlx5_pas {
877dc7e38acSHans Petter Selasky 	u64	pa;
878dc7e38acSHans Petter Selasky 	u8	log_sz;
879dc7e38acSHans Petter Selasky };
880dc7e38acSHans Petter Selasky 
8814b109912SHans Petter Selasky enum port_state_policy {
8824b109912SHans Petter Selasky 	MLX5_POLICY_DOWN        = 0,
8834b109912SHans Petter Selasky 	MLX5_POLICY_UP          = 1,
8844b109912SHans Petter Selasky 	MLX5_POLICY_FOLLOW      = 2,
8854b109912SHans Petter Selasky 	MLX5_POLICY_INVALID     = 0xffffffff
8864b109912SHans Petter Selasky };
8874b109912SHans Petter Selasky 
8881c807f67SHans Petter Selasky static inline void *
8891c807f67SHans Petter Selasky mlx5_buf_offset(struct mlx5_buf *buf, int offset)
890dc7e38acSHans Petter Selasky {
8911c807f67SHans Petter Selasky 	return ((char *)buf->direct.buf + offset);
892dc7e38acSHans Petter Selasky }
893dc7e38acSHans Petter Selasky 
894dc7e38acSHans Petter Selasky 
895dc7e38acSHans Petter Selasky extern struct workqueue_struct *mlx5_core_wq;
896dc7e38acSHans Petter Selasky 
897dc7e38acSHans Petter Selasky #define STRUCT_FIELD(header, field) \
898dc7e38acSHans Petter Selasky 	.struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field),      \
899dc7e38acSHans Petter Selasky 	.struct_size_bytes   = sizeof((struct ib_unpacked_ ## header *)0)->field
900dc7e38acSHans Petter Selasky 
901dc7e38acSHans Petter Selasky static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
902dc7e38acSHans Petter Selasky {
903dc7e38acSHans Petter Selasky 	return pci_get_drvdata(pdev);
904dc7e38acSHans Petter Selasky }
905dc7e38acSHans Petter Selasky 
906dc7e38acSHans Petter Selasky extern struct dentry *mlx5_debugfs_root;
907dc7e38acSHans Petter Selasky 
908dc7e38acSHans Petter Selasky static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
909dc7e38acSHans Petter Selasky {
910dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->fw_rev) & 0xffff;
911dc7e38acSHans Petter Selasky }
912dc7e38acSHans Petter Selasky 
913dc7e38acSHans Petter Selasky static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
914dc7e38acSHans Petter Selasky {
915dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->fw_rev) >> 16;
916dc7e38acSHans Petter Selasky }
917dc7e38acSHans Petter Selasky 
918dc7e38acSHans Petter Selasky static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
919dc7e38acSHans Petter Selasky {
920dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
921dc7e38acSHans Petter Selasky }
922dc7e38acSHans Petter Selasky 
923dc7e38acSHans Petter Selasky static inline u16 cmdif_rev_get(struct mlx5_core_dev *dev)
924dc7e38acSHans Petter Selasky {
925dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
926dc7e38acSHans Petter Selasky }
927dc7e38acSHans Petter Selasky 
928dc7e38acSHans Petter Selasky static inline int mlx5_get_gid_table_len(u16 param)
929dc7e38acSHans Petter Selasky {
930dc7e38acSHans Petter Selasky 	if (param > 4) {
931dc7e38acSHans Petter Selasky 		printf("M4_CORE_DRV_NAME: WARN: ""gid table length is zero\n");
932dc7e38acSHans Petter Selasky 		return 0;
933dc7e38acSHans Petter Selasky 	}
934dc7e38acSHans Petter Selasky 
935dc7e38acSHans Petter Selasky 	return 8 * (1 << param);
936dc7e38acSHans Petter Selasky }
937dc7e38acSHans Petter Selasky 
938dc7e38acSHans Petter Selasky static inline void *mlx5_vzalloc(unsigned long size)
939dc7e38acSHans Petter Selasky {
940dc7e38acSHans Petter Selasky 	void *rtn;
941dc7e38acSHans Petter Selasky 
942dc7e38acSHans Petter Selasky 	rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
943dc7e38acSHans Petter Selasky 	return rtn;
944dc7e38acSHans Petter Selasky }
945dc7e38acSHans Petter Selasky 
946cb4e4a6eSHans Petter Selasky static inline void *mlx5_vmalloc(unsigned long size)
947dc7e38acSHans Petter Selasky {
948cb4e4a6eSHans Petter Selasky 	void *rtn;
949cb4e4a6eSHans Petter Selasky 
950cb4e4a6eSHans Petter Selasky 	rtn = kmalloc(size, GFP_KERNEL | __GFP_NOWARN);
951cb4e4a6eSHans Petter Selasky 	if (!rtn)
952cb4e4a6eSHans Petter Selasky 		rtn = vmalloc(size);
953cb4e4a6eSHans Petter Selasky 	return rtn;
954dc7e38acSHans Petter Selasky }
955dc7e38acSHans Petter Selasky 
9564b109912SHans Petter Selasky static inline u32 mlx5_base_mkey(const u32 key)
9574b109912SHans Petter Selasky {
9584b109912SHans Petter Selasky 	return key & 0xffffff00u;
9594b109912SHans Petter Selasky }
9604b109912SHans Petter Selasky 
961dc7e38acSHans Petter Selasky int mlx5_cmd_init(struct mlx5_core_dev *dev);
962dc7e38acSHans Petter Selasky void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
963dc7e38acSHans Petter Selasky void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
964dc7e38acSHans Petter Selasky void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
965788333d9SHans Petter Selasky void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
966788333d9SHans Petter Selasky int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
967dc7e38acSHans Petter Selasky int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
968dc7e38acSHans Petter Selasky 		  int out_size);
969dc7e38acSHans Petter Selasky int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
970dc7e38acSHans Petter Selasky 		     void *out, int out_size, mlx5_cmd_cbk_t callback,
971dc7e38acSHans Petter Selasky 		     void *context);
972c0902569SHans Petter Selasky int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
973c0902569SHans Petter Selasky 			  void *out, int out_size);
974dc7e38acSHans Petter Selasky int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
975dc7e38acSHans Petter Selasky int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
976dc7e38acSHans Petter Selasky int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
977dc7e38acSHans Petter Selasky int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
978dc7e38acSHans Petter Selasky int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
979dc7e38acSHans Petter Selasky void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
980a2485fe5SHans Petter Selasky void mlx5_health_cleanup(struct mlx5_core_dev *dev);
981a2485fe5SHans Petter Selasky int mlx5_health_init(struct mlx5_core_dev *dev);
982dc7e38acSHans Petter Selasky void mlx5_start_health_poll(struct mlx5_core_dev *dev);
9832119f825SSlava Shwartsman void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
984ca551594SHans Petter Selasky void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
985519774eaSHans Petter Selasky void mlx5_drain_health_recovery(struct mlx5_core_dev *dev);
9864bb7662bSHans Petter Selasky void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
9871c807f67SHans Petter Selasky 
9881c807f67SHans Petter Selasky #define	mlx5_buf_alloc_node(dev, size, direct, buf, node) \
9891c807f67SHans Petter Selasky 	mlx5_buf_alloc(dev, size, direct, buf)
990dc7e38acSHans Petter Selasky int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, int max_direct,
991dc7e38acSHans Petter Selasky 		   struct mlx5_buf *buf);
992dc7e38acSHans Petter Selasky void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
993dc7e38acSHans Petter Selasky int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
994788333d9SHans Petter Selasky 			 struct mlx5_srq_attr *in);
995dc7e38acSHans Petter Selasky int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
996dc7e38acSHans Petter Selasky int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
997788333d9SHans Petter Selasky 			struct mlx5_srq_attr *out);
998dc7e38acSHans Petter Selasky int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
999dc7e38acSHans Petter Selasky int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
1000dc7e38acSHans Petter Selasky 		      u16 lwm, int is_srq);
1001dc7e38acSHans Petter Selasky void mlx5_init_mr_table(struct mlx5_core_dev *dev);
1002dc7e38acSHans Petter Selasky void mlx5_cleanup_mr_table(struct mlx5_core_dev *dev);
1003788333d9SHans Petter Selasky int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
1004788333d9SHans Petter Selasky 			     struct mlx5_core_mr *mkey,
1005788333d9SHans Petter Selasky 			     u32 *in, int inlen,
1006788333d9SHans Petter Selasky 			     u32 *out, int outlen,
1007788333d9SHans Petter Selasky 			     mlx5_cmd_cbk_t callback, void *context);
1008788333d9SHans Petter Selasky int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
1009788333d9SHans Petter Selasky 			  struct mlx5_core_mr *mr,
1010788333d9SHans Petter Selasky 			  u32 *in, int inlen);
1011788333d9SHans Petter Selasky int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey);
1012788333d9SHans Petter Selasky int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey,
1013788333d9SHans Petter Selasky 			 u32 *out, int outlen);
1014dc7e38acSHans Petter Selasky int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr,
1015dc7e38acSHans Petter Selasky 			     u32 *mkey);
1016dc7e38acSHans Petter Selasky int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
1017dc7e38acSHans Petter Selasky int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
1018500d0c40SHans Petter Selasky int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
1019dc7e38acSHans Petter Selasky 		      u16 opmod, u8 port);
10201c807f67SHans Petter Selasky void mlx5_fwp_flush(struct mlx5_fw_page *fwp);
10211c807f67SHans Petter Selasky void mlx5_fwp_invalidate(struct mlx5_fw_page *fwp);
10221c807f67SHans Petter Selasky struct mlx5_fw_page *mlx5_fwp_alloc(struct mlx5_core_dev *dev, gfp_t flags, unsigned num);
10231c807f67SHans Petter Selasky void mlx5_fwp_free(struct mlx5_fw_page *fwp);
10241c807f67SHans Petter Selasky u64 mlx5_fwp_get_dma(struct mlx5_fw_page *fwp, size_t offset);
10251c807f67SHans Petter Selasky void *mlx5_fwp_get_virt(struct mlx5_fw_page *fwp, size_t offset);
1026dc7e38acSHans Petter Selasky void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
1027dc7e38acSHans Petter Selasky void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
1028dc7e38acSHans Petter Selasky int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
1029dc7e38acSHans Petter Selasky void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
1030dc7e38acSHans Petter Selasky void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
1031dc7e38acSHans Petter Selasky 				 s32 npages);
1032dc7e38acSHans Petter Selasky int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
1033dc7e38acSHans Petter Selasky int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
103444a03e91SHans Petter Selasky s64 mlx5_wait_for_reclaim_vfs_pages(struct mlx5_core_dev *dev);
1035dc7e38acSHans Petter Selasky void mlx5_register_debugfs(void);
1036dc7e38acSHans Petter Selasky void mlx5_unregister_debugfs(void);
1037dc7e38acSHans Petter Selasky int mlx5_eq_init(struct mlx5_core_dev *dev);
1038dc7e38acSHans Petter Selasky void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
1039dc7e38acSHans Petter Selasky void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
1040dc7e38acSHans Petter Selasky void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
1041dc7e38acSHans Petter Selasky void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
1042dc7e38acSHans Petter Selasky void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
1043dc7e38acSHans Petter Selasky struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
1044721a1a6aSSlava Shwartsman void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vector, enum mlx5_cmd_mode mode);
1045dc7e38acSHans Petter Selasky void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
1046dc7e38acSHans Petter Selasky int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
1047dc7e38acSHans Petter Selasky 		       int nent, u64 mask, const char *name, struct mlx5_uar *uar);
1048dc7e38acSHans Petter Selasky int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1049dc7e38acSHans Petter Selasky int mlx5_start_eqs(struct mlx5_core_dev *dev);
1050dc7e38acSHans Petter Selasky int mlx5_stop_eqs(struct mlx5_core_dev *dev);
1051dc7e38acSHans Petter Selasky int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, int *irqn);
1052dc7e38acSHans Petter Selasky int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1053dc7e38acSHans Petter Selasky int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1054cb4e4a6eSHans Petter Selasky int mlx5_core_set_dc_cnak_trace(struct mlx5_core_dev *dev, int enable,
1055cb4e4a6eSHans Petter Selasky 				u64 addr);
1056dc7e38acSHans Petter Selasky 
1057dc7e38acSHans Petter Selasky int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1058dc7e38acSHans Petter Selasky void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1059dc7e38acSHans Petter Selasky int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1060dc7e38acSHans Petter Selasky 			 int size_in, void *data_out, int size_out,
1061dc7e38acSHans Petter Selasky 			 u16 reg_num, int arg, int write);
1062dc7e38acSHans Petter Selasky 
1063cb4e4a6eSHans Petter Selasky void mlx5_toggle_port_link(struct mlx5_core_dev *dev);
1064dc7e38acSHans Petter Selasky 
1065dc7e38acSHans Petter Selasky int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1066dc7e38acSHans Petter Selasky void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1067dc7e38acSHans Petter Selasky int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
1068788333d9SHans Petter Selasky 		       u32 *out, int outlen);
1069dc7e38acSHans Petter Selasky int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1070dc7e38acSHans Petter Selasky void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1071dc7e38acSHans Petter Selasky int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1072dc7e38acSHans Petter Selasky void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1073dc7e38acSHans Petter Selasky int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
1074dc7e38acSHans Petter Selasky int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1075dc7e38acSHans Petter Selasky 		       int node);
1076dc7e38acSHans Petter Selasky void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1077dc7e38acSHans Petter Selasky 
1078dc7e38acSHans Petter Selasky const char *mlx5_command_str(int command);
1079dc7e38acSHans Petter Selasky int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1080dc7e38acSHans Petter Selasky void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
1081dc7e38acSHans Petter Selasky int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1082dc7e38acSHans Petter Selasky 			 int npsvs, u32 *sig_index);
1083dc7e38acSHans Petter Selasky int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1084dc7e38acSHans Petter Selasky void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
1085dc7e38acSHans Petter Selasky u8 mlx5_is_wol_supported(struct mlx5_core_dev *dev);
1086dc7e38acSHans Petter Selasky int mlx5_set_wol(struct mlx5_core_dev *dev, u8 wol_mode);
108727c29bc4SHans Petter Selasky int mlx5_set_dropless_mode(struct mlx5_core_dev *dev, u16 timeout);
108827c29bc4SHans Petter Selasky int mlx5_query_dropless_mode(struct mlx5_core_dev *dev, u16 *timeout);
1089dc7e38acSHans Petter Selasky int mlx5_query_wol(struct mlx5_core_dev *dev, u8 *wol_mode);
1090dc7e38acSHans Petter Selasky int mlx5_core_access_pvlc(struct mlx5_core_dev *dev,
1091dc7e38acSHans Petter Selasky 			  struct mlx5_pvlc_reg *pvlc, int write);
1092dc7e38acSHans Petter Selasky int mlx5_core_access_ptys(struct mlx5_core_dev *dev,
1093dc7e38acSHans Petter Selasky 			  struct mlx5_ptys_reg *ptys, int write);
1094dc7e38acSHans Petter Selasky int mlx5_core_access_pmtu(struct mlx5_core_dev *dev,
1095dc7e38acSHans Petter Selasky 			  struct mlx5_pmtu_reg *pmtu, int write);
1096dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_add(struct mlx5_core_dev *dev, u16 port);
1097dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_delete(struct mlx5_core_dev *dev, u16 port);
1098dc7e38acSHans Petter Selasky int mlx5_query_port_cong_status(struct mlx5_core_dev *mdev, int protocol,
1099dc7e38acSHans Petter Selasky 				int priority, int *is_enable);
1100dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_status(struct mlx5_core_dev *mdev, int protocol,
1101dc7e38acSHans Petter Selasky 				 int priority, int enable);
1102dc7e38acSHans Petter Selasky int mlx5_query_port_cong_params(struct mlx5_core_dev *mdev, int protocol,
1103dc7e38acSHans Petter Selasky 				void *out, int out_size);
1104dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_params(struct mlx5_core_dev *mdev,
1105dc7e38acSHans Petter Selasky 				 void *in, int in_size);
1106dc7e38acSHans Petter Selasky int mlx5_query_port_cong_statistics(struct mlx5_core_dev *mdev, int clear,
1107dc7e38acSHans Petter Selasky 				    void *out, int out_size);
1108cb022443SHans Petter Selasky int mlx5_set_diagnostic_params(struct mlx5_core_dev *mdev, void *in,
1109cb022443SHans Petter Selasky 			       int in_size);
1110cb022443SHans Petter Selasky int mlx5_query_diagnostic_counters(struct mlx5_core_dev *mdev,
1111cb022443SHans Petter Selasky 				   u8 num_of_samples, u16 sample_index,
1112cb022443SHans Petter Selasky 				   void *out, int out_size);
11134b95c665SHans Petter Selasky int mlx5_vsc_find_cap(struct mlx5_core_dev *mdev);
11144b95c665SHans Petter Selasky int mlx5_vsc_lock(struct mlx5_core_dev *mdev);
11154b95c665SHans Petter Selasky void mlx5_vsc_unlock(struct mlx5_core_dev *mdev);
11164b95c665SHans Petter Selasky int mlx5_vsc_set_space(struct mlx5_core_dev *mdev, u16 space);
1117b575d8c8SHans Petter Selasky int mlx5_vsc_write(struct mlx5_core_dev *mdev, u32 addr, const u32 *data);
11184b95c665SHans Petter Selasky int mlx5_vsc_read(struct mlx5_core_dev *mdev, u32 addr, u32 *data);
1119b575d8c8SHans Petter Selasky int mlx5_vsc_lock_addr_space(struct mlx5_core_dev *mdev, u32 addr);
1120b575d8c8SHans Petter Selasky int mlx5_vsc_unlock_addr_space(struct mlx5_core_dev *mdev, u32 addr);
1121b575d8c8SHans Petter Selasky 
1122dc7e38acSHans Petter Selasky static inline u32 mlx5_mkey_to_idx(u32 mkey)
1123dc7e38acSHans Petter Selasky {
1124dc7e38acSHans Petter Selasky 	return mkey >> 8;
1125dc7e38acSHans Petter Selasky }
1126dc7e38acSHans Petter Selasky 
1127dc7e38acSHans Petter Selasky static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1128dc7e38acSHans Petter Selasky {
1129dc7e38acSHans Petter Selasky 	return mkey_idx << 8;
1130dc7e38acSHans Petter Selasky }
1131dc7e38acSHans Petter Selasky 
1132dc7e38acSHans Petter Selasky static inline u8 mlx5_mkey_variant(u32 mkey)
1133dc7e38acSHans Petter Selasky {
1134dc7e38acSHans Petter Selasky 	return mkey & 0xff;
1135dc7e38acSHans Petter Selasky }
1136dc7e38acSHans Petter Selasky 
1137dc7e38acSHans Petter Selasky enum {
1138dc7e38acSHans Petter Selasky 	MLX5_PROF_MASK_QP_SIZE		= (u64)1 << 0,
1139dc7e38acSHans Petter Selasky 	MLX5_PROF_MASK_MR_CACHE		= (u64)1 << 1,
1140dc7e38acSHans Petter Selasky };
1141dc7e38acSHans Petter Selasky 
1142dc7e38acSHans Petter Selasky enum {
1143cb4e4a6eSHans Petter Selasky 	MAX_MR_CACHE_ENTRIES    = 15,
1144dc7e38acSHans Petter Selasky };
1145dc7e38acSHans Petter Selasky 
1146dc7e38acSHans Petter Selasky struct mlx5_interface {
1147dc7e38acSHans Petter Selasky 	void *			(*add)(struct mlx5_core_dev *dev);
1148dc7e38acSHans Petter Selasky 	void			(*remove)(struct mlx5_core_dev *dev, void *context);
1149dc7e38acSHans Petter Selasky 	void			(*event)(struct mlx5_core_dev *dev, void *context,
1150dc7e38acSHans Petter Selasky 					 enum mlx5_dev_event event, unsigned long param);
1151dc7e38acSHans Petter Selasky 	void *                  (*get_dev)(void *context);
1152dc7e38acSHans Petter Selasky 	int			protocol;
1153dc7e38acSHans Petter Selasky 	struct list_head	list;
1154dc7e38acSHans Petter Selasky };
1155dc7e38acSHans Petter Selasky 
1156dc7e38acSHans Petter Selasky void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
1157dc7e38acSHans Petter Selasky int mlx5_register_interface(struct mlx5_interface *intf);
1158dc7e38acSHans Petter Selasky void mlx5_unregister_interface(struct mlx5_interface *intf);
1159dc7e38acSHans Petter Selasky 
1160e9dcd831SSlava Shwartsman unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1161e9dcd831SSlava Shwartsman int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1162e9dcd831SSlava Shwartsman     u8 roce_version, u8 roce_l3_type, const u8 *gid,
1163e9dcd831SSlava Shwartsman     const u8 *mac, bool vlan, u16 vlan_id);
1164e9dcd831SSlava Shwartsman 
1165dc7e38acSHans Petter Selasky struct mlx5_profile {
1166dc7e38acSHans Petter Selasky 	u64	mask;
1167dc7e38acSHans Petter Selasky 	u8	log_max_qp;
1168dc7e38acSHans Petter Selasky 	struct {
1169dc7e38acSHans Petter Selasky 		int	size;
1170dc7e38acSHans Petter Selasky 		int	limit;
1171dc7e38acSHans Petter Selasky 	} mr_cache[MAX_MR_CACHE_ENTRIES];
1172dc7e38acSHans Petter Selasky };
1173dc7e38acSHans Petter Selasky 
1174cb4e4a6eSHans Petter Selasky enum {
1175cb4e4a6eSHans Petter Selasky 	MLX5_PCI_DEV_IS_VF		= 1 << 0,
1176cb4e4a6eSHans Petter Selasky };
1177cb4e4a6eSHans Petter Selasky 
1178a2485fe5SHans Petter Selasky enum {
1179a2485fe5SHans Petter Selasky 	MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1180a2485fe5SHans Petter Selasky };
1181a2485fe5SHans Petter Selasky 
1182cb4e4a6eSHans Petter Selasky static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1183cb4e4a6eSHans Petter Selasky {
1184cb4e4a6eSHans Petter Selasky 	return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1185cb4e4a6eSHans Petter Selasky }
118638535d6cSHans Petter Selasky #ifdef RATELIMIT
118738535d6cSHans Petter Selasky int mlx5_init_rl_table(struct mlx5_core_dev *dev);
118838535d6cSHans Petter Selasky void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
118938535d6cSHans Petter Selasky int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst, u16 *index);
119038535d6cSHans Petter Selasky void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst);
119138535d6cSHans Petter Selasky bool mlx5_rl_is_in_range(const struct mlx5_core_dev *dev, u32 rate, u32 burst);
119238535d6cSHans Petter Selasky 
119338535d6cSHans Petter Selasky static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
119438535d6cSHans Petter Selasky {
119538535d6cSHans Petter Selasky 	return !!(dev->priv.rl_table.max_size);
119638535d6cSHans Petter Selasky }
119738535d6cSHans Petter Selasky #endif
1198dc7e38acSHans Petter Selasky 
1199dc7e38acSHans Petter Selasky #endif /* MLX5_DRIVER_H */
1200