1dc7e38acSHans Petter Selasky /*- 2dc7e38acSHans Petter Selasky * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved. 3dc7e38acSHans Petter Selasky * 4dc7e38acSHans Petter Selasky * Redistribution and use in source and binary forms, with or without 5dc7e38acSHans Petter Selasky * modification, are permitted provided that the following conditions 6dc7e38acSHans Petter Selasky * are met: 7dc7e38acSHans Petter Selasky * 1. Redistributions of source code must retain the above copyright 8dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer. 9dc7e38acSHans Petter Selasky * 2. Redistributions in binary form must reproduce the above copyright 10dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer in the 11dc7e38acSHans Petter Selasky * documentation and/or other materials provided with the distribution. 12dc7e38acSHans Petter Selasky * 13dc7e38acSHans Petter Selasky * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND 14dc7e38acSHans Petter Selasky * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 15dc7e38acSHans Petter Selasky * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 16dc7e38acSHans Petter Selasky * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 17dc7e38acSHans Petter Selasky * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 18dc7e38acSHans Petter Selasky * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 19dc7e38acSHans Petter Selasky * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 20dc7e38acSHans Petter Selasky * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 21dc7e38acSHans Petter Selasky * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 22dc7e38acSHans Petter Selasky * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 23dc7e38acSHans Petter Selasky * SUCH DAMAGE. 24dc7e38acSHans Petter Selasky * 25dc7e38acSHans Petter Selasky * $FreeBSD$ 26dc7e38acSHans Petter Selasky */ 27dc7e38acSHans Petter Selasky 28dc7e38acSHans Petter Selasky #ifndef MLX5_DRIVER_H 29dc7e38acSHans Petter Selasky #define MLX5_DRIVER_H 30dc7e38acSHans Petter Selasky 31dc7e38acSHans Petter Selasky #include <linux/kernel.h> 32dc7e38acSHans Petter Selasky #include <linux/completion.h> 33dc7e38acSHans Petter Selasky #include <linux/pci.h> 34dc7e38acSHans Petter Selasky #include <linux/cache.h> 35dc7e38acSHans Petter Selasky #include <linux/rbtree.h> 3676a5241fSHans Petter Selasky #include <linux/if_ether.h> 37dc7e38acSHans Petter Selasky #include <linux/semaphore.h> 38dc7e38acSHans Petter Selasky #include <linux/slab.h> 39dc7e38acSHans Petter Selasky #include <linux/vmalloc.h> 40dc7e38acSHans Petter Selasky #include <linux/radix-tree.h> 41dc7e38acSHans Petter Selasky 42dc7e38acSHans Petter Selasky #include <dev/mlx5/device.h> 43dc7e38acSHans Petter Selasky #include <dev/mlx5/doorbell.h> 44dc7e38acSHans Petter Selasky 45*cb4e4a6eSHans Petter Selasky #define MLX5_QCOUNTER_SETS_NETDEV 64 46*cb4e4a6eSHans Petter Selasky 47dc7e38acSHans Petter Selasky enum { 48dc7e38acSHans Petter Selasky MLX5_BOARD_ID_LEN = 64, 49dc7e38acSHans Petter Selasky MLX5_MAX_NAME_LEN = 16, 50dc7e38acSHans Petter Selasky }; 51dc7e38acSHans Petter Selasky 52dc7e38acSHans Petter Selasky enum { 53*cb4e4a6eSHans Petter Selasky MLX5_CMD_TIMEOUT_MSEC = 8 * 60 * 1000, 54dc7e38acSHans Petter Selasky MLX5_CMD_WQ_MAX_NAME = 32, 55dc7e38acSHans Petter Selasky }; 56dc7e38acSHans Petter Selasky 57dc7e38acSHans Petter Selasky enum { 58dc7e38acSHans Petter Selasky CMD_OWNER_SW = 0x0, 59dc7e38acSHans Petter Selasky CMD_OWNER_HW = 0x1, 60dc7e38acSHans Petter Selasky CMD_STATUS_SUCCESS = 0, 61dc7e38acSHans Petter Selasky }; 62dc7e38acSHans Petter Selasky 63dc7e38acSHans Petter Selasky enum mlx5_sqp_t { 64dc7e38acSHans Petter Selasky MLX5_SQP_SMI = 0, 65dc7e38acSHans Petter Selasky MLX5_SQP_GSI = 1, 66dc7e38acSHans Petter Selasky MLX5_SQP_IEEE_1588 = 2, 67dc7e38acSHans Petter Selasky MLX5_SQP_SNIFFER = 3, 68dc7e38acSHans Petter Selasky MLX5_SQP_SYNC_UMR = 4, 69dc7e38acSHans Petter Selasky }; 70dc7e38acSHans Petter Selasky 71dc7e38acSHans Petter Selasky enum { 72dc7e38acSHans Petter Selasky MLX5_MAX_PORTS = 2, 73dc7e38acSHans Petter Selasky }; 74dc7e38acSHans Petter Selasky 75dc7e38acSHans Petter Selasky enum { 76dc7e38acSHans Petter Selasky MLX5_EQ_VEC_PAGES = 0, 77dc7e38acSHans Petter Selasky MLX5_EQ_VEC_CMD = 1, 78dc7e38acSHans Petter Selasky MLX5_EQ_VEC_ASYNC = 2, 79dc7e38acSHans Petter Selasky MLX5_EQ_VEC_COMP_BASE, 80dc7e38acSHans Petter Selasky }; 81dc7e38acSHans Petter Selasky 82dc7e38acSHans Petter Selasky enum { 83dc7e38acSHans Petter Selasky MLX5_MAX_IRQ_NAME = 32 84dc7e38acSHans Petter Selasky }; 85dc7e38acSHans Petter Selasky 86dc7e38acSHans Petter Selasky enum { 87*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_OFF = 16, 88*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_NONE = 0 << MLX5_ATOMIC_MODE_OFF, 89*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_IB_COMP = 1 << MLX5_ATOMIC_MODE_OFF, 90*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_CX = 2 << MLX5_ATOMIC_MODE_OFF, 91*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_8B = 3 << MLX5_ATOMIC_MODE_OFF, 92*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_16B = 4 << MLX5_ATOMIC_MODE_OFF, 93*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_32B = 5 << MLX5_ATOMIC_MODE_OFF, 94*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_64B = 6 << MLX5_ATOMIC_MODE_OFF, 95*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_128B = 7 << MLX5_ATOMIC_MODE_OFF, 96*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_256B = 8 << MLX5_ATOMIC_MODE_OFF, 97*cb4e4a6eSHans Petter Selasky }; 98*cb4e4a6eSHans Petter Selasky 99*cb4e4a6eSHans Petter Selasky enum { 100*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_OFF = 20, 101*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_NONE = 0 << MLX5_ATOMIC_MODE_DCT_OFF, 102*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_IB_COMP = 1 << MLX5_ATOMIC_MODE_DCT_OFF, 103*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_CX = 2 << MLX5_ATOMIC_MODE_DCT_OFF, 104*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_8B = 3 << MLX5_ATOMIC_MODE_DCT_OFF, 105*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_16B = 4 << MLX5_ATOMIC_MODE_DCT_OFF, 106*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_32B = 5 << MLX5_ATOMIC_MODE_DCT_OFF, 107*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_64B = 6 << MLX5_ATOMIC_MODE_DCT_OFF, 108*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_128B = 7 << MLX5_ATOMIC_MODE_DCT_OFF, 109*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_256B = 8 << MLX5_ATOMIC_MODE_DCT_OFF, 110*cb4e4a6eSHans Petter Selasky }; 111*cb4e4a6eSHans Petter Selasky 112*cb4e4a6eSHans Petter Selasky enum { 113*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0, 114*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1, 115*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_MASKED_CMP_SWAP = 1 << 2, 116*cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_MASKED_FETCH_ADD = 1 << 3, 117dc7e38acSHans Petter Selasky }; 118dc7e38acSHans Petter Selasky 119dc7e38acSHans Petter Selasky enum { 120dc7e38acSHans Petter Selasky MLX5_REG_QETCR = 0x4005, 121dc7e38acSHans Petter Selasky MLX5_REG_QPDP = 0x4007, 122dc7e38acSHans Petter Selasky MLX5_REG_QTCT = 0x400A, 123*cb4e4a6eSHans Petter Selasky MLX5_REG_DCBX_PARAM = 0x4020, 124*cb4e4a6eSHans Petter Selasky MLX5_REG_DCBX_APP = 0x4021, 125dc7e38acSHans Petter Selasky MLX5_REG_PCAP = 0x5001, 126dc7e38acSHans Petter Selasky MLX5_REG_PMTU = 0x5003, 127dc7e38acSHans Petter Selasky MLX5_REG_PTYS = 0x5004, 128dc7e38acSHans Petter Selasky MLX5_REG_PAOS = 0x5006, 129dc7e38acSHans Petter Selasky MLX5_REG_PFCC = 0x5007, 130dc7e38acSHans Petter Selasky MLX5_REG_PPCNT = 0x5008, 131dc7e38acSHans Petter Selasky MLX5_REG_PMAOS = 0x5012, 132dc7e38acSHans Petter Selasky MLX5_REG_PUDE = 0x5009, 133dc7e38acSHans Petter Selasky MLX5_REG_PPTB = 0x500B, 134dc7e38acSHans Petter Selasky MLX5_REG_PBMC = 0x500C, 135dc7e38acSHans Petter Selasky MLX5_REG_PMPE = 0x5010, 136dc7e38acSHans Petter Selasky MLX5_REG_PELC = 0x500e, 137dc7e38acSHans Petter Selasky MLX5_REG_PVLC = 0x500f, 138dc7e38acSHans Petter Selasky MLX5_REG_PMLP = 0x5002, 139dc7e38acSHans Petter Selasky MLX5_REG_NODE_DESC = 0x6001, 140dc7e38acSHans Petter Selasky MLX5_REG_HOST_ENDIANNESS = 0x7004, 141dc7e38acSHans Petter Selasky MLX5_REG_MCIA = 0x9014, 142*cb4e4a6eSHans Petter Selasky MLX5_REG_MPCNT = 0x9051, 143dc7e38acSHans Petter Selasky }; 144dc7e38acSHans Petter Selasky 145dc7e38acSHans Petter Selasky enum dbg_rsc_type { 146dc7e38acSHans Petter Selasky MLX5_DBG_RSC_QP, 147dc7e38acSHans Petter Selasky MLX5_DBG_RSC_EQ, 148dc7e38acSHans Petter Selasky MLX5_DBG_RSC_CQ, 149dc7e38acSHans Petter Selasky }; 150dc7e38acSHans Petter Selasky 151*cb4e4a6eSHans Petter Selasky enum { 152*cb4e4a6eSHans Petter Selasky MLX5_INTERFACE_PROTOCOL_IB = 0, 153*cb4e4a6eSHans Petter Selasky MLX5_INTERFACE_PROTOCOL_ETH = 1, 154*cb4e4a6eSHans Petter Selasky MLX5_INTERFACE_NUMBER = 2, 155*cb4e4a6eSHans Petter Selasky }; 156*cb4e4a6eSHans Petter Selasky 157dc7e38acSHans Petter Selasky struct mlx5_field_desc { 158dc7e38acSHans Petter Selasky struct dentry *dent; 159dc7e38acSHans Petter Selasky int i; 160dc7e38acSHans Petter Selasky }; 161dc7e38acSHans Petter Selasky 162dc7e38acSHans Petter Selasky struct mlx5_rsc_debug { 163dc7e38acSHans Petter Selasky struct mlx5_core_dev *dev; 164dc7e38acSHans Petter Selasky void *object; 165dc7e38acSHans Petter Selasky enum dbg_rsc_type type; 166dc7e38acSHans Petter Selasky struct dentry *root; 167dc7e38acSHans Petter Selasky struct mlx5_field_desc fields[0]; 168dc7e38acSHans Petter Selasky }; 169dc7e38acSHans Petter Selasky 170dc7e38acSHans Petter Selasky enum mlx5_dev_event { 171dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_SYS_ERROR, 172dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_UP, 173dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_DOWN, 174dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_INITIALIZED, 175dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_LID_CHANGE, 176dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PKEY_CHANGE, 177dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_GUID_CHANGE, 178dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_CLIENT_REREG, 179dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_VPORT_CHANGE, 180*cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_ERROR_STATE_DCBX, 181*cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_REMOTE_CONFIG_CHANGE, 182*cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_LOCAL_OPER_CHANGE, 183*cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_REMOTE_CONFIG_APPLICATION_PRIORITY_CHANGE, 184dc7e38acSHans Petter Selasky }; 185dc7e38acSHans Petter Selasky 186dc7e38acSHans Petter Selasky enum mlx5_port_status { 187dc7e38acSHans Petter Selasky MLX5_PORT_UP = 1 << 0, 188dc7e38acSHans Petter Selasky MLX5_PORT_DOWN = 1 << 1, 189dc7e38acSHans Petter Selasky }; 190dc7e38acSHans Petter Selasky 191dc7e38acSHans Petter Selasky enum mlx5_link_mode { 192dc7e38acSHans Petter Selasky MLX5_1000BASE_CX_SGMII = 0, 193dc7e38acSHans Petter Selasky MLX5_1000BASE_KX = 1, 194dc7e38acSHans Petter Selasky MLX5_10GBASE_CX4 = 2, 195dc7e38acSHans Petter Selasky MLX5_10GBASE_KX4 = 3, 196dc7e38acSHans Petter Selasky MLX5_10GBASE_KR = 4, 197dc7e38acSHans Petter Selasky MLX5_20GBASE_KR2 = 5, 198dc7e38acSHans Petter Selasky MLX5_40GBASE_CR4 = 6, 199dc7e38acSHans Petter Selasky MLX5_40GBASE_KR4 = 7, 200dc7e38acSHans Petter Selasky MLX5_56GBASE_R4 = 8, 201dc7e38acSHans Petter Selasky MLX5_10GBASE_CR = 12, 202dc7e38acSHans Petter Selasky MLX5_10GBASE_SR = 13, 203dc7e38acSHans Petter Selasky MLX5_10GBASE_ER = 14, 204dc7e38acSHans Petter Selasky MLX5_40GBASE_SR4 = 15, 205dc7e38acSHans Petter Selasky MLX5_40GBASE_LR4 = 16, 206dc7e38acSHans Petter Selasky MLX5_100GBASE_CR4 = 20, 207dc7e38acSHans Petter Selasky MLX5_100GBASE_SR4 = 21, 208dc7e38acSHans Petter Selasky MLX5_100GBASE_KR4 = 22, 209dc7e38acSHans Petter Selasky MLX5_100GBASE_LR4 = 23, 210dc7e38acSHans Petter Selasky MLX5_100BASE_TX = 24, 211dc7e38acSHans Petter Selasky MLX5_1000BASE_T = 25, 212dc7e38acSHans Petter Selasky MLX5_10GBASE_T = 26, 213dc7e38acSHans Petter Selasky MLX5_25GBASE_CR = 27, 214dc7e38acSHans Petter Selasky MLX5_25GBASE_KR = 28, 215dc7e38acSHans Petter Selasky MLX5_25GBASE_SR = 29, 216dc7e38acSHans Petter Selasky MLX5_50GBASE_CR2 = 30, 217dc7e38acSHans Petter Selasky MLX5_50GBASE_KR2 = 31, 218dc7e38acSHans Petter Selasky MLX5_LINK_MODES_NUMBER, 219dc7e38acSHans Petter Selasky }; 220dc7e38acSHans Petter Selasky 221dc7e38acSHans Petter Selasky #define MLX5_PROT_MASK(link_mode) (1 << link_mode) 222dc7e38acSHans Petter Selasky 223dc7e38acSHans Petter Selasky struct mlx5_uuar_info { 224dc7e38acSHans Petter Selasky struct mlx5_uar *uars; 225dc7e38acSHans Petter Selasky int num_uars; 226dc7e38acSHans Petter Selasky int num_low_latency_uuars; 227dc7e38acSHans Petter Selasky unsigned long *bitmap; 228dc7e38acSHans Petter Selasky unsigned int *count; 229dc7e38acSHans Petter Selasky struct mlx5_bf *bfs; 230dc7e38acSHans Petter Selasky 231dc7e38acSHans Petter Selasky /* 232dc7e38acSHans Petter Selasky * protect uuar allocation data structs 233dc7e38acSHans Petter Selasky */ 234dc7e38acSHans Petter Selasky struct mutex lock; 235dc7e38acSHans Petter Selasky u32 ver; 236dc7e38acSHans Petter Selasky }; 237dc7e38acSHans Petter Selasky 238dc7e38acSHans Petter Selasky struct mlx5_bf { 239dc7e38acSHans Petter Selasky void __iomem *reg; 240dc7e38acSHans Petter Selasky void __iomem *regreg; 241dc7e38acSHans Petter Selasky int buf_size; 242dc7e38acSHans Petter Selasky struct mlx5_uar *uar; 243dc7e38acSHans Petter Selasky unsigned long offset; 244dc7e38acSHans Petter Selasky int need_lock; 245dc7e38acSHans Petter Selasky /* protect blue flame buffer selection when needed 246dc7e38acSHans Petter Selasky */ 247dc7e38acSHans Petter Selasky spinlock_t lock; 248dc7e38acSHans Petter Selasky 249dc7e38acSHans Petter Selasky /* serialize 64 bit writes when done as two 32 bit accesses 250dc7e38acSHans Petter Selasky */ 251dc7e38acSHans Petter Selasky spinlock_t lock32; 252dc7e38acSHans Petter Selasky int uuarn; 253dc7e38acSHans Petter Selasky }; 254dc7e38acSHans Petter Selasky 255dc7e38acSHans Petter Selasky struct mlx5_cmd_first { 256dc7e38acSHans Petter Selasky __be32 data[4]; 257dc7e38acSHans Petter Selasky }; 258dc7e38acSHans Petter Selasky 259dc7e38acSHans Petter Selasky struct mlx5_cmd_msg { 260dc7e38acSHans Petter Selasky struct list_head list; 261dc7e38acSHans Petter Selasky struct cache_ent *cache; 262dc7e38acSHans Petter Selasky u32 len; 263dc7e38acSHans Petter Selasky struct mlx5_cmd_first first; 264dc7e38acSHans Petter Selasky struct mlx5_cmd_mailbox *next; 265dc7e38acSHans Petter Selasky }; 266dc7e38acSHans Petter Selasky 267dc7e38acSHans Petter Selasky struct mlx5_cmd_debug { 268dc7e38acSHans Petter Selasky struct dentry *dbg_root; 269dc7e38acSHans Petter Selasky struct dentry *dbg_in; 270dc7e38acSHans Petter Selasky struct dentry *dbg_out; 271dc7e38acSHans Petter Selasky struct dentry *dbg_outlen; 272dc7e38acSHans Petter Selasky struct dentry *dbg_status; 273dc7e38acSHans Petter Selasky struct dentry *dbg_run; 274dc7e38acSHans Petter Selasky void *in_msg; 275dc7e38acSHans Petter Selasky void *out_msg; 276dc7e38acSHans Petter Selasky u8 status; 277dc7e38acSHans Petter Selasky u16 inlen; 278dc7e38acSHans Petter Selasky u16 outlen; 279dc7e38acSHans Petter Selasky }; 280dc7e38acSHans Petter Selasky 281dc7e38acSHans Petter Selasky struct cache_ent { 282dc7e38acSHans Petter Selasky /* protect block chain allocations 283dc7e38acSHans Petter Selasky */ 284dc7e38acSHans Petter Selasky spinlock_t lock; 285dc7e38acSHans Petter Selasky struct list_head head; 286dc7e38acSHans Petter Selasky }; 287dc7e38acSHans Petter Selasky 288dc7e38acSHans Petter Selasky struct cmd_msg_cache { 289dc7e38acSHans Petter Selasky struct cache_ent large; 290dc7e38acSHans Petter Selasky struct cache_ent med; 291dc7e38acSHans Petter Selasky 292dc7e38acSHans Petter Selasky }; 293dc7e38acSHans Petter Selasky 294dc7e38acSHans Petter Selasky struct mlx5_cmd_stats { 295dc7e38acSHans Petter Selasky u64 sum; 296dc7e38acSHans Petter Selasky u64 n; 297dc7e38acSHans Petter Selasky struct dentry *root; 298dc7e38acSHans Petter Selasky struct dentry *avg; 299dc7e38acSHans Petter Selasky struct dentry *count; 300dc7e38acSHans Petter Selasky /* protect command average calculations */ 301dc7e38acSHans Petter Selasky spinlock_t lock; 302dc7e38acSHans Petter Selasky }; 303dc7e38acSHans Petter Selasky 304dc7e38acSHans Petter Selasky struct mlx5_cmd { 305dc7e38acSHans Petter Selasky void *cmd_alloc_buf; 306dc7e38acSHans Petter Selasky dma_addr_t alloc_dma; 307dc7e38acSHans Petter Selasky int alloc_size; 308dc7e38acSHans Petter Selasky void *cmd_buf; 309dc7e38acSHans Petter Selasky dma_addr_t dma; 310dc7e38acSHans Petter Selasky u16 cmdif_rev; 311dc7e38acSHans Petter Selasky u8 log_sz; 312dc7e38acSHans Petter Selasky u8 log_stride; 313dc7e38acSHans Petter Selasky int max_reg_cmds; 314dc7e38acSHans Petter Selasky int events; 315dc7e38acSHans Petter Selasky u32 __iomem *vector; 316dc7e38acSHans Petter Selasky 317dc7e38acSHans Petter Selasky /* protect command queue allocations 318dc7e38acSHans Petter Selasky */ 319dc7e38acSHans Petter Selasky spinlock_t alloc_lock; 320dc7e38acSHans Petter Selasky 321dc7e38acSHans Petter Selasky /* protect token allocations 322dc7e38acSHans Petter Selasky */ 323dc7e38acSHans Petter Selasky spinlock_t token_lock; 324dc7e38acSHans Petter Selasky u8 token; 325dc7e38acSHans Petter Selasky unsigned long bitmask; 326dc7e38acSHans Petter Selasky char wq_name[MLX5_CMD_WQ_MAX_NAME]; 327dc7e38acSHans Petter Selasky struct workqueue_struct *wq; 328dc7e38acSHans Petter Selasky struct semaphore sem; 329dc7e38acSHans Petter Selasky struct semaphore pages_sem; 330dc7e38acSHans Petter Selasky int mode; 331dc7e38acSHans Petter Selasky struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS]; 332dc7e38acSHans Petter Selasky struct pci_pool *pool; 333dc7e38acSHans Petter Selasky struct mlx5_cmd_debug dbg; 334dc7e38acSHans Petter Selasky struct cmd_msg_cache cache; 335dc7e38acSHans Petter Selasky int checksum_disabled; 336dc7e38acSHans Petter Selasky struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX]; 337dc7e38acSHans Petter Selasky int moving_to_polling; 338dc7e38acSHans Petter Selasky }; 339dc7e38acSHans Petter Selasky 340dc7e38acSHans Petter Selasky struct mlx5_port_caps { 341dc7e38acSHans Petter Selasky int gid_table_len; 342dc7e38acSHans Petter Selasky int pkey_table_len; 343dc7e38acSHans Petter Selasky u8 ext_port_cap; 344dc7e38acSHans Petter Selasky }; 345dc7e38acSHans Petter Selasky 346dc7e38acSHans Petter Selasky struct mlx5_cmd_mailbox { 347dc7e38acSHans Petter Selasky void *buf; 348dc7e38acSHans Petter Selasky dma_addr_t dma; 349dc7e38acSHans Petter Selasky struct mlx5_cmd_mailbox *next; 350dc7e38acSHans Petter Selasky }; 351dc7e38acSHans Petter Selasky 352dc7e38acSHans Petter Selasky struct mlx5_buf_list { 353dc7e38acSHans Petter Selasky void *buf; 354dc7e38acSHans Petter Selasky dma_addr_t map; 355dc7e38acSHans Petter Selasky }; 356dc7e38acSHans Petter Selasky 357dc7e38acSHans Petter Selasky struct mlx5_buf { 358dc7e38acSHans Petter Selasky struct mlx5_buf_list direct; 359dc7e38acSHans Petter Selasky struct mlx5_buf_list *page_list; 360dc7e38acSHans Petter Selasky int nbufs; 361dc7e38acSHans Petter Selasky int npages; 362dc7e38acSHans Petter Selasky int size; 363dc7e38acSHans Petter Selasky u8 page_shift; 364dc7e38acSHans Petter Selasky }; 365dc7e38acSHans Petter Selasky 366dc7e38acSHans Petter Selasky struct mlx5_eq { 367dc7e38acSHans Petter Selasky struct mlx5_core_dev *dev; 368dc7e38acSHans Petter Selasky __be32 __iomem *doorbell; 369dc7e38acSHans Petter Selasky u32 cons_index; 370dc7e38acSHans Petter Selasky struct mlx5_buf buf; 371dc7e38acSHans Petter Selasky int size; 372dc7e38acSHans Petter Selasky u8 irqn; 373dc7e38acSHans Petter Selasky u8 eqn; 374dc7e38acSHans Petter Selasky int nent; 375dc7e38acSHans Petter Selasky u64 mask; 376dc7e38acSHans Petter Selasky struct list_head list; 377dc7e38acSHans Petter Selasky int index; 378dc7e38acSHans Petter Selasky struct mlx5_rsc_debug *dbg; 379dc7e38acSHans Petter Selasky }; 380dc7e38acSHans Petter Selasky 381dc7e38acSHans Petter Selasky struct mlx5_core_psv { 382dc7e38acSHans Petter Selasky u32 psv_idx; 383dc7e38acSHans Petter Selasky struct psv_layout { 384dc7e38acSHans Petter Selasky u32 pd; 385dc7e38acSHans Petter Selasky u16 syndrome; 386dc7e38acSHans Petter Selasky u16 reserved; 387dc7e38acSHans Petter Selasky u16 bg; 388dc7e38acSHans Petter Selasky u16 app_tag; 389dc7e38acSHans Petter Selasky u32 ref_tag; 390dc7e38acSHans Petter Selasky } psv; 391dc7e38acSHans Petter Selasky }; 392dc7e38acSHans Petter Selasky 393dc7e38acSHans Petter Selasky struct mlx5_core_sig_ctx { 394dc7e38acSHans Petter Selasky struct mlx5_core_psv psv_memory; 395dc7e38acSHans Petter Selasky struct mlx5_core_psv psv_wire; 396dc7e38acSHans Petter Selasky #if (__FreeBSD_version >= 1100000) 397dc7e38acSHans Petter Selasky struct ib_sig_err err_item; 398dc7e38acSHans Petter Selasky #endif 399dc7e38acSHans Petter Selasky bool sig_status_checked; 400dc7e38acSHans Petter Selasky bool sig_err_exists; 401dc7e38acSHans Petter Selasky u32 sigerr_count; 402dc7e38acSHans Petter Selasky }; 403dc7e38acSHans Petter Selasky 404dc7e38acSHans Petter Selasky struct mlx5_core_mr { 405dc7e38acSHans Petter Selasky u64 iova; 406dc7e38acSHans Petter Selasky u64 size; 407dc7e38acSHans Petter Selasky u32 key; 408dc7e38acSHans Petter Selasky u32 pd; 409dc7e38acSHans Petter Selasky }; 410dc7e38acSHans Petter Selasky 411dc7e38acSHans Petter Selasky enum mlx5_res_type { 412*cb4e4a6eSHans Petter Selasky MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP, 413*cb4e4a6eSHans Petter Selasky MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ, 414*cb4e4a6eSHans Petter Selasky MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ, 415*cb4e4a6eSHans Petter Selasky MLX5_RES_SRQ = 3, 416*cb4e4a6eSHans Petter Selasky MLX5_RES_XSRQ = 4, 417*cb4e4a6eSHans Petter Selasky MLX5_RES_DCT = 5, 418dc7e38acSHans Petter Selasky }; 419dc7e38acSHans Petter Selasky 420dc7e38acSHans Petter Selasky struct mlx5_core_rsc_common { 421dc7e38acSHans Petter Selasky enum mlx5_res_type res; 422dc7e38acSHans Petter Selasky atomic_t refcount; 423dc7e38acSHans Petter Selasky struct completion free; 424dc7e38acSHans Petter Selasky }; 425dc7e38acSHans Petter Selasky 426dc7e38acSHans Petter Selasky struct mlx5_core_srq { 427dc7e38acSHans Petter Selasky struct mlx5_core_rsc_common common; /* must be first */ 428dc7e38acSHans Petter Selasky u32 srqn; 429dc7e38acSHans Petter Selasky int max; 430dc7e38acSHans Petter Selasky int max_gs; 431dc7e38acSHans Petter Selasky int max_avail_gather; 432dc7e38acSHans Petter Selasky int wqe_shift; 433dc7e38acSHans Petter Selasky void (*event)(struct mlx5_core_srq *, int); 434dc7e38acSHans Petter Selasky atomic_t refcount; 435dc7e38acSHans Petter Selasky struct completion free; 436dc7e38acSHans Petter Selasky }; 437dc7e38acSHans Petter Selasky 438dc7e38acSHans Petter Selasky struct mlx5_eq_table { 439dc7e38acSHans Petter Selasky void __iomem *update_ci; 440dc7e38acSHans Petter Selasky void __iomem *update_arm_ci; 441dc7e38acSHans Petter Selasky struct list_head comp_eqs_list; 442dc7e38acSHans Petter Selasky struct mlx5_eq pages_eq; 443dc7e38acSHans Petter Selasky struct mlx5_eq async_eq; 444dc7e38acSHans Petter Selasky struct mlx5_eq cmd_eq; 445dc7e38acSHans Petter Selasky int num_comp_vectors; 446dc7e38acSHans Petter Selasky /* protect EQs list 447dc7e38acSHans Petter Selasky */ 448dc7e38acSHans Petter Selasky spinlock_t lock; 449dc7e38acSHans Petter Selasky }; 450dc7e38acSHans Petter Selasky 451dc7e38acSHans Petter Selasky struct mlx5_uar { 452dc7e38acSHans Petter Selasky u32 index; 453dc7e38acSHans Petter Selasky void __iomem *bf_map; 454dc7e38acSHans Petter Selasky void __iomem *map; 455dc7e38acSHans Petter Selasky }; 456dc7e38acSHans Petter Selasky 457dc7e38acSHans Petter Selasky 458dc7e38acSHans Petter Selasky struct mlx5_core_health { 459dc7e38acSHans Petter Selasky struct mlx5_health_buffer __iomem *health; 460dc7e38acSHans Petter Selasky __be32 __iomem *health_counter; 461dc7e38acSHans Petter Selasky struct timer_list timer; 462dc7e38acSHans Petter Selasky struct list_head list; 463dc7e38acSHans Petter Selasky u32 prev; 464dc7e38acSHans Petter Selasky int miss_counter; 465dc7e38acSHans Petter Selasky }; 466dc7e38acSHans Petter Selasky 467dc7e38acSHans Petter Selasky #define MLX5_CQ_LINEAR_ARRAY_SIZE 1024 468dc7e38acSHans Petter Selasky 469dc7e38acSHans Petter Selasky struct mlx5_cq_linear_array_entry { 470dc7e38acSHans Petter Selasky spinlock_t lock; 471dc7e38acSHans Petter Selasky struct mlx5_core_cq * volatile cq; 472dc7e38acSHans Petter Selasky }; 473dc7e38acSHans Petter Selasky 474dc7e38acSHans Petter Selasky struct mlx5_cq_table { 475dc7e38acSHans Petter Selasky /* protect radix tree 476dc7e38acSHans Petter Selasky */ 477dc7e38acSHans Petter Selasky spinlock_t lock; 478dc7e38acSHans Petter Selasky struct radix_tree_root tree; 479dc7e38acSHans Petter Selasky struct mlx5_cq_linear_array_entry linear_array[MLX5_CQ_LINEAR_ARRAY_SIZE]; 480dc7e38acSHans Petter Selasky }; 481dc7e38acSHans Petter Selasky 482dc7e38acSHans Petter Selasky struct mlx5_qp_table { 483dc7e38acSHans Petter Selasky /* protect radix tree 484dc7e38acSHans Petter Selasky */ 485dc7e38acSHans Petter Selasky spinlock_t lock; 486dc7e38acSHans Petter Selasky struct radix_tree_root tree; 487dc7e38acSHans Petter Selasky }; 488dc7e38acSHans Petter Selasky 489dc7e38acSHans Petter Selasky struct mlx5_srq_table { 490dc7e38acSHans Petter Selasky /* protect radix tree 491dc7e38acSHans Petter Selasky */ 492dc7e38acSHans Petter Selasky spinlock_t lock; 493dc7e38acSHans Petter Selasky struct radix_tree_root tree; 494dc7e38acSHans Petter Selasky }; 495dc7e38acSHans Petter Selasky 496dc7e38acSHans Petter Selasky struct mlx5_mr_table { 497dc7e38acSHans Petter Selasky /* protect radix tree 498dc7e38acSHans Petter Selasky */ 499*cb4e4a6eSHans Petter Selasky spinlock_t lock; 500dc7e38acSHans Petter Selasky struct radix_tree_root tree; 501dc7e38acSHans Petter Selasky }; 502dc7e38acSHans Petter Selasky 503dc7e38acSHans Petter Selasky struct mlx5_irq_info { 504dc7e38acSHans Petter Selasky char name[MLX5_MAX_IRQ_NAME]; 505dc7e38acSHans Petter Selasky }; 506dc7e38acSHans Petter Selasky 507dc7e38acSHans Petter Selasky struct mlx5_priv { 508dc7e38acSHans Petter Selasky char name[MLX5_MAX_NAME_LEN]; 509dc7e38acSHans Petter Selasky struct mlx5_eq_table eq_table; 510dc7e38acSHans Petter Selasky struct msix_entry *msix_arr; 511dc7e38acSHans Petter Selasky struct mlx5_irq_info *irq_info; 512dc7e38acSHans Petter Selasky struct mlx5_uuar_info uuari; 513dc7e38acSHans Petter Selasky MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock); 514dc7e38acSHans Petter Selasky 515dc7e38acSHans Petter Selasky struct io_mapping *bf_mapping; 516dc7e38acSHans Petter Selasky 517dc7e38acSHans Petter Selasky /* pages stuff */ 518dc7e38acSHans Petter Selasky struct workqueue_struct *pg_wq; 519dc7e38acSHans Petter Selasky struct rb_root page_root; 520dc7e38acSHans Petter Selasky int fw_pages; 521*cb4e4a6eSHans Petter Selasky atomic_t reg_pages; 522dc7e38acSHans Petter Selasky struct list_head free_list; 523dc7e38acSHans Petter Selasky 524dc7e38acSHans Petter Selasky struct mlx5_core_health health; 525dc7e38acSHans Petter Selasky 526dc7e38acSHans Petter Selasky struct mlx5_srq_table srq_table; 527dc7e38acSHans Petter Selasky 528dc7e38acSHans Petter Selasky /* start: qp staff */ 529dc7e38acSHans Petter Selasky struct mlx5_qp_table qp_table; 530dc7e38acSHans Petter Selasky struct dentry *qp_debugfs; 531dc7e38acSHans Petter Selasky struct dentry *eq_debugfs; 532dc7e38acSHans Petter Selasky struct dentry *cq_debugfs; 533dc7e38acSHans Petter Selasky struct dentry *cmdif_debugfs; 534dc7e38acSHans Petter Selasky /* end: qp staff */ 535dc7e38acSHans Petter Selasky 536dc7e38acSHans Petter Selasky /* start: cq staff */ 537dc7e38acSHans Petter Selasky struct mlx5_cq_table cq_table; 538dc7e38acSHans Petter Selasky /* end: cq staff */ 539dc7e38acSHans Petter Selasky 540dc7e38acSHans Petter Selasky /* start: mr staff */ 541dc7e38acSHans Petter Selasky struct mlx5_mr_table mr_table; 542dc7e38acSHans Petter Selasky /* end: mr staff */ 543dc7e38acSHans Petter Selasky 544dc7e38acSHans Petter Selasky /* start: alloc staff */ 545dc7e38acSHans Petter Selasky int numa_node; 546dc7e38acSHans Petter Selasky 547dc7e38acSHans Petter Selasky struct mutex pgdir_mutex; 548dc7e38acSHans Petter Selasky struct list_head pgdir_list; 549dc7e38acSHans Petter Selasky /* end: alloc staff */ 550dc7e38acSHans Petter Selasky struct dentry *dbg_root; 551dc7e38acSHans Petter Selasky 552dc7e38acSHans Petter Selasky /* protect mkey key part */ 553dc7e38acSHans Petter Selasky spinlock_t mkey_lock; 554dc7e38acSHans Petter Selasky u8 mkey_key; 555dc7e38acSHans Petter Selasky 556dc7e38acSHans Petter Selasky struct list_head dev_list; 557dc7e38acSHans Petter Selasky struct list_head ctx_list; 558dc7e38acSHans Petter Selasky spinlock_t ctx_lock; 559*cb4e4a6eSHans Petter Selasky unsigned long pci_dev_data; 560*cb4e4a6eSHans Petter Selasky }; 561*cb4e4a6eSHans Petter Selasky 562*cb4e4a6eSHans Petter Selasky enum mlx5_device_state { 563*cb4e4a6eSHans Petter Selasky MLX5_DEVICE_STATE_UP, 564*cb4e4a6eSHans Petter Selasky MLX5_DEVICE_STATE_INTERNAL_ERROR, 565dc7e38acSHans Petter Selasky }; 566dc7e38acSHans Petter Selasky 567dc7e38acSHans Petter Selasky struct mlx5_special_contexts { 568dc7e38acSHans Petter Selasky int resd_lkey; 569dc7e38acSHans Petter Selasky }; 570dc7e38acSHans Petter Selasky 571dc7e38acSHans Petter Selasky struct mlx5_core_dev { 572dc7e38acSHans Petter Selasky struct pci_dev *pdev; 573dc7e38acSHans Petter Selasky char board_id[MLX5_BOARD_ID_LEN]; 574dc7e38acSHans Petter Selasky struct mlx5_cmd cmd; 575dc7e38acSHans Petter Selasky struct mlx5_port_caps port_caps[MLX5_MAX_PORTS]; 576dc7e38acSHans Petter Selasky u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; 577dc7e38acSHans Petter Selasky u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; 578dc7e38acSHans Petter Selasky struct mlx5_init_seg __iomem *iseg; 579*cb4e4a6eSHans Petter Selasky enum mlx5_device_state state; 580dc7e38acSHans Petter Selasky void (*event) (struct mlx5_core_dev *dev, 581dc7e38acSHans Petter Selasky enum mlx5_dev_event event, 582dc7e38acSHans Petter Selasky unsigned long param); 583dc7e38acSHans Petter Selasky struct mlx5_priv priv; 584dc7e38acSHans Petter Selasky struct mlx5_profile *profile; 585dc7e38acSHans Petter Selasky atomic_t num_qps; 586dc7e38acSHans Petter Selasky u32 issi; 587dc7e38acSHans Petter Selasky struct mlx5_special_contexts special_contexts; 58821dd6527SHans Petter Selasky unsigned int module_status[MLX5_MAX_PORTS]; 589*cb4e4a6eSHans Petter Selasky u32 num_q_counter_allocated[MLX5_INTERFACE_NUMBER]; 590dc7e38acSHans Petter Selasky }; 591dc7e38acSHans Petter Selasky 592dc7e38acSHans Petter Selasky enum { 593dc7e38acSHans Petter Selasky MLX5_WOL_DISABLE = 0, 594dc7e38acSHans Petter Selasky MLX5_WOL_SECURED_MAGIC = 1 << 1, 595dc7e38acSHans Petter Selasky MLX5_WOL_MAGIC = 1 << 2, 596dc7e38acSHans Petter Selasky MLX5_WOL_ARP = 1 << 3, 597dc7e38acSHans Petter Selasky MLX5_WOL_BROADCAST = 1 << 4, 598dc7e38acSHans Petter Selasky MLX5_WOL_MULTICAST = 1 << 5, 599dc7e38acSHans Petter Selasky MLX5_WOL_UNICAST = 1 << 6, 600dc7e38acSHans Petter Selasky MLX5_WOL_PHY_ACTIVITY = 1 << 7, 601dc7e38acSHans Petter Selasky }; 602dc7e38acSHans Petter Selasky 603dc7e38acSHans Petter Selasky struct mlx5_db { 604dc7e38acSHans Petter Selasky __be32 *db; 605dc7e38acSHans Petter Selasky union { 606dc7e38acSHans Petter Selasky struct mlx5_db_pgdir *pgdir; 607dc7e38acSHans Petter Selasky struct mlx5_ib_user_db_page *user_page; 608dc7e38acSHans Petter Selasky } u; 609dc7e38acSHans Petter Selasky dma_addr_t dma; 610dc7e38acSHans Petter Selasky int index; 611dc7e38acSHans Petter Selasky }; 612dc7e38acSHans Petter Selasky 613dc7e38acSHans Petter Selasky struct mlx5_net_counters { 614dc7e38acSHans Petter Selasky u64 packets; 615dc7e38acSHans Petter Selasky u64 octets; 616dc7e38acSHans Petter Selasky }; 617dc7e38acSHans Petter Selasky 618dc7e38acSHans Petter Selasky struct mlx5_ptys_reg { 619*cb4e4a6eSHans Petter Selasky u8 an_dis_admin; 620*cb4e4a6eSHans Petter Selasky u8 an_dis_ap; 621dc7e38acSHans Petter Selasky u8 local_port; 622dc7e38acSHans Petter Selasky u8 proto_mask; 623dc7e38acSHans Petter Selasky u32 eth_proto_cap; 624dc7e38acSHans Petter Selasky u16 ib_link_width_cap; 625dc7e38acSHans Petter Selasky u16 ib_proto_cap; 626dc7e38acSHans Petter Selasky u32 eth_proto_admin; 627dc7e38acSHans Petter Selasky u16 ib_link_width_admin; 628dc7e38acSHans Petter Selasky u16 ib_proto_admin; 629dc7e38acSHans Petter Selasky u32 eth_proto_oper; 630dc7e38acSHans Petter Selasky u16 ib_link_width_oper; 631dc7e38acSHans Petter Selasky u16 ib_proto_oper; 632dc7e38acSHans Petter Selasky u32 eth_proto_lp_advertise; 633dc7e38acSHans Petter Selasky }; 634dc7e38acSHans Petter Selasky 635dc7e38acSHans Petter Selasky struct mlx5_pvlc_reg { 636dc7e38acSHans Petter Selasky u8 local_port; 637dc7e38acSHans Petter Selasky u8 vl_hw_cap; 638dc7e38acSHans Petter Selasky u8 vl_admin; 639dc7e38acSHans Petter Selasky u8 vl_operational; 640dc7e38acSHans Petter Selasky }; 641dc7e38acSHans Petter Selasky 642dc7e38acSHans Petter Selasky struct mlx5_pmtu_reg { 643dc7e38acSHans Petter Selasky u8 local_port; 644dc7e38acSHans Petter Selasky u16 max_mtu; 645dc7e38acSHans Petter Selasky u16 admin_mtu; 646dc7e38acSHans Petter Selasky u16 oper_mtu; 647dc7e38acSHans Petter Selasky }; 648dc7e38acSHans Petter Selasky 649dc7e38acSHans Petter Selasky struct mlx5_vport_counters { 650dc7e38acSHans Petter Selasky struct mlx5_net_counters received_errors; 651dc7e38acSHans Petter Selasky struct mlx5_net_counters transmit_errors; 652dc7e38acSHans Petter Selasky struct mlx5_net_counters received_ib_unicast; 653dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_ib_unicast; 654dc7e38acSHans Petter Selasky struct mlx5_net_counters received_ib_multicast; 655dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_ib_multicast; 656dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_broadcast; 657dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_broadcast; 658dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_unicast; 659dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_unicast; 660dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_multicast; 661dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_multicast; 662dc7e38acSHans Petter Selasky }; 663dc7e38acSHans Petter Selasky 664dc7e38acSHans Petter Selasky enum { 665dc7e38acSHans Petter Selasky MLX5_DB_PER_PAGE = PAGE_SIZE / L1_CACHE_BYTES, 666dc7e38acSHans Petter Selasky }; 667dc7e38acSHans Petter Selasky 668*cb4e4a6eSHans Petter Selasky struct mlx5_core_dct { 669*cb4e4a6eSHans Petter Selasky struct mlx5_core_rsc_common common; /* must be first */ 670*cb4e4a6eSHans Petter Selasky void (*event)(struct mlx5_core_dct *, int); 671*cb4e4a6eSHans Petter Selasky int dctn; 672*cb4e4a6eSHans Petter Selasky struct completion drained; 673*cb4e4a6eSHans Petter Selasky struct mlx5_rsc_debug *dbg; 674*cb4e4a6eSHans Petter Selasky int pid; 675*cb4e4a6eSHans Petter Selasky }; 676*cb4e4a6eSHans Petter Selasky 677dc7e38acSHans Petter Selasky enum { 678dc7e38acSHans Petter Selasky MLX5_COMP_EQ_SIZE = 1024, 679dc7e38acSHans Petter Selasky }; 680dc7e38acSHans Petter Selasky 681dc7e38acSHans Petter Selasky enum { 682dc7e38acSHans Petter Selasky MLX5_PTYS_IB = 1 << 0, 683dc7e38acSHans Petter Selasky MLX5_PTYS_EN = 1 << 2, 684dc7e38acSHans Petter Selasky }; 685dc7e38acSHans Petter Selasky 686dc7e38acSHans Petter Selasky struct mlx5_db_pgdir { 687dc7e38acSHans Petter Selasky struct list_head list; 688dc7e38acSHans Petter Selasky DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE); 689dc7e38acSHans Petter Selasky __be32 *db_page; 690dc7e38acSHans Petter Selasky dma_addr_t db_dma; 691dc7e38acSHans Petter Selasky }; 692dc7e38acSHans Petter Selasky 693dc7e38acSHans Petter Selasky typedef void (*mlx5_cmd_cbk_t)(int status, void *context); 694dc7e38acSHans Petter Selasky 695dc7e38acSHans Petter Selasky struct mlx5_cmd_work_ent { 696dc7e38acSHans Petter Selasky struct mlx5_cmd_msg *in; 697dc7e38acSHans Petter Selasky struct mlx5_cmd_msg *out; 698dc7e38acSHans Petter Selasky void *uout; 699dc7e38acSHans Petter Selasky int uout_size; 700dc7e38acSHans Petter Selasky mlx5_cmd_cbk_t callback; 701dc7e38acSHans Petter Selasky void *context; 702dc7e38acSHans Petter Selasky int idx; 703dc7e38acSHans Petter Selasky struct completion done; 704dc7e38acSHans Petter Selasky struct mlx5_cmd *cmd; 705dc7e38acSHans Petter Selasky struct work_struct work; 706dc7e38acSHans Petter Selasky struct mlx5_cmd_layout *lay; 707dc7e38acSHans Petter Selasky int ret; 708dc7e38acSHans Petter Selasky int page_queue; 709dc7e38acSHans Petter Selasky u8 status; 710dc7e38acSHans Petter Selasky u8 token; 711dc7e38acSHans Petter Selasky u64 ts1; 712dc7e38acSHans Petter Selasky u64 ts2; 713dc7e38acSHans Petter Selasky u16 op; 714dc7e38acSHans Petter Selasky }; 715dc7e38acSHans Petter Selasky 716dc7e38acSHans Petter Selasky struct mlx5_pas { 717dc7e38acSHans Petter Selasky u64 pa; 718dc7e38acSHans Petter Selasky u8 log_sz; 719dc7e38acSHans Petter Selasky }; 720dc7e38acSHans Petter Selasky 721dc7e38acSHans Petter Selasky static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset) 722dc7e38acSHans Petter Selasky { 723dc7e38acSHans Petter Selasky if (likely(BITS_PER_LONG == 64 || buf->nbufs == 1)) 724dc7e38acSHans Petter Selasky return buf->direct.buf + offset; 725dc7e38acSHans Petter Selasky else 726dc7e38acSHans Petter Selasky return buf->page_list[offset >> PAGE_SHIFT].buf + 727dc7e38acSHans Petter Selasky (offset & (PAGE_SIZE - 1)); 728dc7e38acSHans Petter Selasky } 729dc7e38acSHans Petter Selasky 730dc7e38acSHans Petter Selasky 731dc7e38acSHans Petter Selasky extern struct workqueue_struct *mlx5_core_wq; 732dc7e38acSHans Petter Selasky 733dc7e38acSHans Petter Selasky #define STRUCT_FIELD(header, field) \ 734dc7e38acSHans Petter Selasky .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \ 735dc7e38acSHans Petter Selasky .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field 736dc7e38acSHans Petter Selasky 737dc7e38acSHans Petter Selasky static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev) 738dc7e38acSHans Petter Selasky { 739dc7e38acSHans Petter Selasky return pci_get_drvdata(pdev); 740dc7e38acSHans Petter Selasky } 741dc7e38acSHans Petter Selasky 742dc7e38acSHans Petter Selasky extern struct dentry *mlx5_debugfs_root; 743dc7e38acSHans Petter Selasky 744dc7e38acSHans Petter Selasky static inline u16 fw_rev_maj(struct mlx5_core_dev *dev) 745dc7e38acSHans Petter Selasky { 746dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->fw_rev) & 0xffff; 747dc7e38acSHans Petter Selasky } 748dc7e38acSHans Petter Selasky 749dc7e38acSHans Petter Selasky static inline u16 fw_rev_min(struct mlx5_core_dev *dev) 750dc7e38acSHans Petter Selasky { 751dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->fw_rev) >> 16; 752dc7e38acSHans Petter Selasky } 753dc7e38acSHans Petter Selasky 754dc7e38acSHans Petter Selasky static inline u16 fw_rev_sub(struct mlx5_core_dev *dev) 755dc7e38acSHans Petter Selasky { 756dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff; 757dc7e38acSHans Petter Selasky } 758dc7e38acSHans Petter Selasky 759dc7e38acSHans Petter Selasky static inline u16 cmdif_rev_get(struct mlx5_core_dev *dev) 760dc7e38acSHans Petter Selasky { 761dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16; 762dc7e38acSHans Petter Selasky } 763dc7e38acSHans Petter Selasky 764dc7e38acSHans Petter Selasky static inline int mlx5_get_gid_table_len(u16 param) 765dc7e38acSHans Petter Selasky { 766dc7e38acSHans Petter Selasky if (param > 4) { 767dc7e38acSHans Petter Selasky printf("M4_CORE_DRV_NAME: WARN: ""gid table length is zero\n"); 768dc7e38acSHans Petter Selasky return 0; 769dc7e38acSHans Petter Selasky } 770dc7e38acSHans Petter Selasky 771dc7e38acSHans Petter Selasky return 8 * (1 << param); 772dc7e38acSHans Petter Selasky } 773dc7e38acSHans Petter Selasky 774dc7e38acSHans Petter Selasky static inline void *mlx5_vzalloc(unsigned long size) 775dc7e38acSHans Petter Selasky { 776dc7e38acSHans Petter Selasky void *rtn; 777dc7e38acSHans Petter Selasky 778dc7e38acSHans Petter Selasky rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN); 779dc7e38acSHans Petter Selasky return rtn; 780dc7e38acSHans Petter Selasky } 781dc7e38acSHans Petter Selasky 782*cb4e4a6eSHans Petter Selasky static inline void *mlx5_vmalloc(unsigned long size) 783dc7e38acSHans Petter Selasky { 784*cb4e4a6eSHans Petter Selasky void *rtn; 785*cb4e4a6eSHans Petter Selasky 786*cb4e4a6eSHans Petter Selasky rtn = kmalloc(size, GFP_KERNEL | __GFP_NOWARN); 787*cb4e4a6eSHans Petter Selasky if (!rtn) 788*cb4e4a6eSHans Petter Selasky rtn = vmalloc(size); 789*cb4e4a6eSHans Petter Selasky return rtn; 790dc7e38acSHans Petter Selasky } 791dc7e38acSHans Petter Selasky 792dc7e38acSHans Petter Selasky int mlx5_cmd_init(struct mlx5_core_dev *dev); 793dc7e38acSHans Petter Selasky void mlx5_cmd_cleanup(struct mlx5_core_dev *dev); 794dc7e38acSHans Petter Selasky void mlx5_cmd_use_events(struct mlx5_core_dev *dev); 795dc7e38acSHans Petter Selasky void mlx5_cmd_use_polling(struct mlx5_core_dev *dev); 796dc7e38acSHans Petter Selasky int mlx5_cmd_status_to_err(struct mlx5_outbox_hdr *hdr); 797dc7e38acSHans Petter Selasky int mlx5_cmd_status_to_err_v2(void *ptr); 798dc7e38acSHans Petter Selasky int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type, 799dc7e38acSHans Petter Selasky enum mlx5_cap_mode cap_mode); 800dc7e38acSHans Petter Selasky int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out, 801dc7e38acSHans Petter Selasky int out_size); 802dc7e38acSHans Petter Selasky int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size, 803dc7e38acSHans Petter Selasky void *out, int out_size, mlx5_cmd_cbk_t callback, 804dc7e38acSHans Petter Selasky void *context); 805dc7e38acSHans Petter Selasky int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn); 806dc7e38acSHans Petter Selasky int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn); 807dc7e38acSHans Petter Selasky int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); 808dc7e38acSHans Petter Selasky int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); 809dc7e38acSHans Petter Selasky int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); 810dc7e38acSHans Petter Selasky void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); 811dc7e38acSHans Petter Selasky void mlx5_health_cleanup(void); 812dc7e38acSHans Petter Selasky void __init mlx5_health_init(void); 813dc7e38acSHans Petter Selasky void mlx5_start_health_poll(struct mlx5_core_dev *dev); 814dc7e38acSHans Petter Selasky void mlx5_stop_health_poll(struct mlx5_core_dev *dev); 815dc7e38acSHans Petter Selasky int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size, int max_direct, 816dc7e38acSHans Petter Selasky struct mlx5_buf *buf, int node); 817dc7e38acSHans Petter Selasky int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, int max_direct, 818dc7e38acSHans Petter Selasky struct mlx5_buf *buf); 819dc7e38acSHans Petter Selasky void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf); 820dc7e38acSHans Petter Selasky int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 821dc7e38acSHans Petter Selasky struct mlx5_create_srq_mbox_in *in, int inlen, 822dc7e38acSHans Petter Selasky int is_xrc); 823dc7e38acSHans Petter Selasky int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq); 824dc7e38acSHans Petter Selasky int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 825dc7e38acSHans Petter Selasky struct mlx5_query_srq_mbox_out *out); 826dc7e38acSHans Petter Selasky int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id); 827dc7e38acSHans Petter Selasky int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 828dc7e38acSHans Petter Selasky u16 lwm, int is_srq); 829dc7e38acSHans Petter Selasky void mlx5_init_mr_table(struct mlx5_core_dev *dev); 830dc7e38acSHans Petter Selasky void mlx5_cleanup_mr_table(struct mlx5_core_dev *dev); 831dc7e38acSHans Petter Selasky int mlx5_core_create_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr, 832dc7e38acSHans Petter Selasky struct mlx5_create_mkey_mbox_in *in, int inlen, 833dc7e38acSHans Petter Selasky mlx5_cmd_cbk_t callback, void *context, 834dc7e38acSHans Petter Selasky struct mlx5_create_mkey_mbox_out *out); 835dc7e38acSHans Petter Selasky int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr); 836dc7e38acSHans Petter Selasky int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr, 837dc7e38acSHans Petter Selasky struct mlx5_query_mkey_mbox_out *out, int outlen); 838dc7e38acSHans Petter Selasky int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr, 839dc7e38acSHans Petter Selasky u32 *mkey); 840dc7e38acSHans Petter Selasky int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn); 841dc7e38acSHans Petter Selasky int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn); 842dc7e38acSHans Petter Selasky int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, void *inb, void *outb, 843dc7e38acSHans Petter Selasky u16 opmod, u8 port); 844dc7e38acSHans Petter Selasky void mlx5_pagealloc_init(struct mlx5_core_dev *dev); 845dc7e38acSHans Petter Selasky void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev); 846dc7e38acSHans Petter Selasky int mlx5_pagealloc_start(struct mlx5_core_dev *dev); 847dc7e38acSHans Petter Selasky void mlx5_pagealloc_stop(struct mlx5_core_dev *dev); 848dc7e38acSHans Petter Selasky void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id, 849dc7e38acSHans Petter Selasky s32 npages); 850dc7e38acSHans Petter Selasky int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot); 851dc7e38acSHans Petter Selasky int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev); 852dc7e38acSHans Petter Selasky void mlx5_register_debugfs(void); 853dc7e38acSHans Petter Selasky void mlx5_unregister_debugfs(void); 854dc7e38acSHans Petter Selasky int mlx5_eq_init(struct mlx5_core_dev *dev); 855dc7e38acSHans Petter Selasky void mlx5_eq_cleanup(struct mlx5_core_dev *dev); 856dc7e38acSHans Petter Selasky void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas); 857dc7e38acSHans Petter Selasky void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn); 858dc7e38acSHans Petter Selasky void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type); 859dc7e38acSHans Petter Selasky void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type); 860dc7e38acSHans Petter Selasky struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn); 861dc7e38acSHans Petter Selasky void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, unsigned long vector); 862dc7e38acSHans Petter Selasky void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type); 863dc7e38acSHans Petter Selasky int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx, 864dc7e38acSHans Petter Selasky int nent, u64 mask, const char *name, struct mlx5_uar *uar); 865dc7e38acSHans Petter Selasky int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 866dc7e38acSHans Petter Selasky int mlx5_start_eqs(struct mlx5_core_dev *dev); 867dc7e38acSHans Petter Selasky int mlx5_stop_eqs(struct mlx5_core_dev *dev); 868dc7e38acSHans Petter Selasky int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, int *irqn); 869dc7e38acSHans Petter Selasky int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); 870dc7e38acSHans Petter Selasky int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); 871*cb4e4a6eSHans Petter Selasky int mlx5_core_set_dc_cnak_trace(struct mlx5_core_dev *dev, int enable, 872*cb4e4a6eSHans Petter Selasky u64 addr); 873dc7e38acSHans Petter Selasky 874dc7e38acSHans Petter Selasky int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev); 875dc7e38acSHans Petter Selasky void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev); 876dc7e38acSHans Petter Selasky int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in, 877dc7e38acSHans Petter Selasky int size_in, void *data_out, int size_out, 878dc7e38acSHans Petter Selasky u16 reg_num, int arg, int write); 879dc7e38acSHans Petter Selasky 880*cb4e4a6eSHans Petter Selasky void mlx5_toggle_port_link(struct mlx5_core_dev *dev); 881dc7e38acSHans Petter Selasky int mlx5_set_port_caps(struct mlx5_core_dev *dev, u8 port_num, u32 caps); 882dc7e38acSHans Petter Selasky int mlx5_query_port_ptys(struct mlx5_core_dev *dev, u32 *ptys, 883dc7e38acSHans Petter Selasky int ptys_size, int proto_mask); 884dc7e38acSHans Petter Selasky int mlx5_query_port_proto_cap(struct mlx5_core_dev *dev, 885dc7e38acSHans Petter Selasky u32 *proto_cap, int proto_mask); 886*cb4e4a6eSHans Petter Selasky int mlx5_query_port_autoneg(struct mlx5_core_dev *dev, int proto_mask, 887*cb4e4a6eSHans Petter Selasky u8 *an_disable_cap, u8 *an_disable_status); 888*cb4e4a6eSHans Petter Selasky int mlx5_set_port_autoneg(struct mlx5_core_dev *dev, bool disable, 889*cb4e4a6eSHans Petter Selasky u32 eth_proto_admin, int proto_mask); 890dc7e38acSHans Petter Selasky int mlx5_query_port_proto_admin(struct mlx5_core_dev *dev, 891dc7e38acSHans Petter Selasky u32 *proto_admin, int proto_mask); 892dc7e38acSHans Petter Selasky int mlx5_set_port_proto(struct mlx5_core_dev *dev, u32 proto_admin, 893dc7e38acSHans Petter Selasky int proto_mask); 894dc7e38acSHans Petter Selasky int mlx5_set_port_status(struct mlx5_core_dev *dev, 895dc7e38acSHans Petter Selasky enum mlx5_port_status status); 896dc7e38acSHans Petter Selasky int mlx5_query_port_status(struct mlx5_core_dev *dev, u8 *status); 897*cb4e4a6eSHans Petter Selasky int mlx5_query_port_admin_status(struct mlx5_core_dev *dev, 898*cb4e4a6eSHans Petter Selasky enum mlx5_port_status *status); 899dc7e38acSHans Petter Selasky int mlx5_set_port_pause(struct mlx5_core_dev *dev, u32 port, 900dc7e38acSHans Petter Selasky u32 rx_pause, u32 tx_pause); 901dc7e38acSHans Petter Selasky int mlx5_query_port_pause(struct mlx5_core_dev *dev, u32 port, 902dc7e38acSHans Petter Selasky u32 *rx_pause, u32 *tx_pause); 903*cb4e4a6eSHans Petter Selasky int mlx5_set_port_pfc(struct mlx5_core_dev *dev, u8 pfc_en_tx, u8 pfc_en_rx); 904*cb4e4a6eSHans Petter Selasky int mlx5_query_port_pfc(struct mlx5_core_dev *dev, u8 *pfc_en_tx, u8 *pfc_en_rx); 905dc7e38acSHans Petter Selasky 906dc7e38acSHans Petter Selasky int mlx5_set_port_mtu(struct mlx5_core_dev *dev, int mtu); 907dc7e38acSHans Petter Selasky int mlx5_query_port_max_mtu(struct mlx5_core_dev *dev, int *max_mtu); 908dc7e38acSHans Petter Selasky int mlx5_query_port_oper_mtu(struct mlx5_core_dev *dev, int *oper_mtu); 909dc7e38acSHans Petter Selasky 91021dd6527SHans Petter Selasky unsigned int mlx5_query_module_status(struct mlx5_core_dev *dev, int module_num); 911dc7e38acSHans Petter Selasky int mlx5_query_module_num(struct mlx5_core_dev *dev, int *module_num); 912dc7e38acSHans Petter Selasky int mlx5_query_eeprom(struct mlx5_core_dev *dev, int i2c_addr, int page_num, 913dc7e38acSHans Petter Selasky int device_addr, int size, int module_num, u32 *data, 914dc7e38acSHans Petter Selasky int *size_read); 915dc7e38acSHans Petter Selasky 916dc7e38acSHans Petter Selasky int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 917dc7e38acSHans Petter Selasky void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 918dc7e38acSHans Petter Selasky int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq, 919dc7e38acSHans Petter Selasky struct mlx5_query_eq_mbox_out *out, int outlen); 920dc7e38acSHans Petter Selasky int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev); 921dc7e38acSHans Petter Selasky void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev); 922dc7e38acSHans Petter Selasky int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev); 923dc7e38acSHans Petter Selasky void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev); 924dc7e38acSHans Petter Selasky int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db); 925dc7e38acSHans Petter Selasky int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db, 926dc7e38acSHans Petter Selasky int node); 927dc7e38acSHans Petter Selasky void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db); 928dc7e38acSHans Petter Selasky 929dc7e38acSHans Petter Selasky const char *mlx5_command_str(int command); 930dc7e38acSHans Petter Selasky int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev); 931dc7e38acSHans Petter Selasky void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev); 932dc7e38acSHans Petter Selasky int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn, 933dc7e38acSHans Petter Selasky int npsvs, u32 *sig_index); 934dc7e38acSHans Petter Selasky int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num); 935dc7e38acSHans Petter Selasky void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common); 936dc7e38acSHans Petter Selasky u8 mlx5_is_wol_supported(struct mlx5_core_dev *dev); 937dc7e38acSHans Petter Selasky int mlx5_set_wol(struct mlx5_core_dev *dev, u8 wol_mode); 938dc7e38acSHans Petter Selasky int mlx5_query_wol(struct mlx5_core_dev *dev, u8 *wol_mode); 939dc7e38acSHans Petter Selasky int mlx5_core_access_pvlc(struct mlx5_core_dev *dev, 940dc7e38acSHans Petter Selasky struct mlx5_pvlc_reg *pvlc, int write); 941dc7e38acSHans Petter Selasky int mlx5_core_access_ptys(struct mlx5_core_dev *dev, 942dc7e38acSHans Petter Selasky struct mlx5_ptys_reg *ptys, int write); 943dc7e38acSHans Petter Selasky int mlx5_core_access_pmtu(struct mlx5_core_dev *dev, 944dc7e38acSHans Petter Selasky struct mlx5_pmtu_reg *pmtu, int write); 945dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_add(struct mlx5_core_dev *dev, u16 port); 946dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_delete(struct mlx5_core_dev *dev, u16 port); 947dc7e38acSHans Petter Selasky int mlx5_query_port_cong_status(struct mlx5_core_dev *mdev, int protocol, 948dc7e38acSHans Petter Selasky int priority, int *is_enable); 949dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_status(struct mlx5_core_dev *mdev, int protocol, 950dc7e38acSHans Petter Selasky int priority, int enable); 951dc7e38acSHans Petter Selasky int mlx5_query_port_cong_params(struct mlx5_core_dev *mdev, int protocol, 952dc7e38acSHans Petter Selasky void *out, int out_size); 953dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_params(struct mlx5_core_dev *mdev, 954dc7e38acSHans Petter Selasky void *in, int in_size); 955dc7e38acSHans Petter Selasky int mlx5_query_port_cong_statistics(struct mlx5_core_dev *mdev, int clear, 956dc7e38acSHans Petter Selasky void *out, int out_size); 957*cb4e4a6eSHans Petter Selasky int mlx5_set_diagnostics(struct mlx5_core_dev *mdev, void *in, int in_size); 958*cb4e4a6eSHans Petter Selasky int mlx5_query_diagnostics(struct mlx5_core_dev *mdev, u8 num_of_samples, 959*cb4e4a6eSHans Petter Selasky u16 sample_index, void *out, int out_size); 960dc7e38acSHans Petter Selasky static inline u32 mlx5_mkey_to_idx(u32 mkey) 961dc7e38acSHans Petter Selasky { 962dc7e38acSHans Petter Selasky return mkey >> 8; 963dc7e38acSHans Petter Selasky } 964dc7e38acSHans Petter Selasky 965dc7e38acSHans Petter Selasky static inline u32 mlx5_idx_to_mkey(u32 mkey_idx) 966dc7e38acSHans Petter Selasky { 967dc7e38acSHans Petter Selasky return mkey_idx << 8; 968dc7e38acSHans Petter Selasky } 969dc7e38acSHans Petter Selasky 970dc7e38acSHans Petter Selasky static inline u8 mlx5_mkey_variant(u32 mkey) 971dc7e38acSHans Petter Selasky { 972dc7e38acSHans Petter Selasky return mkey & 0xff; 973dc7e38acSHans Petter Selasky } 974dc7e38acSHans Petter Selasky 975dc7e38acSHans Petter Selasky enum { 976dc7e38acSHans Petter Selasky MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0, 977dc7e38acSHans Petter Selasky MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1, 978dc7e38acSHans Petter Selasky }; 979dc7e38acSHans Petter Selasky 980dc7e38acSHans Petter Selasky enum { 981*cb4e4a6eSHans Petter Selasky MAX_MR_CACHE_ENTRIES = 15, 982dc7e38acSHans Petter Selasky }; 983dc7e38acSHans Petter Selasky 984dc7e38acSHans Petter Selasky struct mlx5_interface { 985dc7e38acSHans Petter Selasky void * (*add)(struct mlx5_core_dev *dev); 986dc7e38acSHans Petter Selasky void (*remove)(struct mlx5_core_dev *dev, void *context); 987dc7e38acSHans Petter Selasky void (*event)(struct mlx5_core_dev *dev, void *context, 988dc7e38acSHans Petter Selasky enum mlx5_dev_event event, unsigned long param); 989dc7e38acSHans Petter Selasky void * (*get_dev)(void *context); 990dc7e38acSHans Petter Selasky int protocol; 991dc7e38acSHans Petter Selasky struct list_head list; 992dc7e38acSHans Petter Selasky }; 993dc7e38acSHans Petter Selasky 994dc7e38acSHans Petter Selasky void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol); 995dc7e38acSHans Petter Selasky int mlx5_register_interface(struct mlx5_interface *intf); 996dc7e38acSHans Petter Selasky void mlx5_unregister_interface(struct mlx5_interface *intf); 997dc7e38acSHans Petter Selasky 998dc7e38acSHans Petter Selasky struct mlx5_profile { 999dc7e38acSHans Petter Selasky u64 mask; 1000dc7e38acSHans Petter Selasky u8 log_max_qp; 1001dc7e38acSHans Petter Selasky struct { 1002dc7e38acSHans Petter Selasky int size; 1003dc7e38acSHans Petter Selasky int limit; 1004dc7e38acSHans Petter Selasky } mr_cache[MAX_MR_CACHE_ENTRIES]; 1005dc7e38acSHans Petter Selasky }; 1006dc7e38acSHans Petter Selasky 1007*cb4e4a6eSHans Petter Selasky enum { 1008*cb4e4a6eSHans Petter Selasky MLX5_PCI_DEV_IS_VF = 1 << 0, 1009*cb4e4a6eSHans Petter Selasky }; 1010*cb4e4a6eSHans Petter Selasky 1011*cb4e4a6eSHans Petter Selasky static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev) 1012*cb4e4a6eSHans Petter Selasky { 1013*cb4e4a6eSHans Petter Selasky return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF); 1014*cb4e4a6eSHans Petter Selasky } 1015dc7e38acSHans Petter Selasky 101698a998d5SHans Petter Selasky #define MLX5_EEPROM_MAX_BYTES 32 1017dc7e38acSHans Petter Selasky #define MLX5_EEPROM_IDENTIFIER_BYTE_MASK 0x000000ff 1018dc7e38acSHans Petter Selasky #define MLX5_EEPROM_REVISION_ID_BYTE_MASK 0x0000ff00 1019dc7e38acSHans Petter Selasky #define MLX5_EEPROM_PAGE_3_VALID_BIT_MASK 0x00040000 1020dc7e38acSHans Petter Selasky #endif /* MLX5_DRIVER_H */ 1021