xref: /freebsd/sys/dev/mlx5/driver.h (revision adb6fd50c8ebe502fa53e4a6eb413b9f3e8acaf8)
1dc7e38acSHans Petter Selasky /*-
240218d73SHans Petter Selasky  * Copyright (c) 2013-2019, Mellanox Technologies, Ltd.  All rights reserved.
3dc7e38acSHans Petter Selasky  *
4dc7e38acSHans Petter Selasky  * Redistribution and use in source and binary forms, with or without
5dc7e38acSHans Petter Selasky  * modification, are permitted provided that the following conditions
6dc7e38acSHans Petter Selasky  * are met:
7dc7e38acSHans Petter Selasky  * 1. Redistributions of source code must retain the above copyright
8dc7e38acSHans Petter Selasky  *    notice, this list of conditions and the following disclaimer.
9dc7e38acSHans Petter Selasky  * 2. Redistributions in binary form must reproduce the above copyright
10dc7e38acSHans Petter Selasky  *    notice, this list of conditions and the following disclaimer in the
11dc7e38acSHans Petter Selasky  *    documentation and/or other materials provided with the distribution.
12dc7e38acSHans Petter Selasky  *
13dc7e38acSHans Petter Selasky  * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND
14dc7e38acSHans Petter Selasky  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15dc7e38acSHans Petter Selasky  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16dc7e38acSHans Petter Selasky  * ARE DISCLAIMED.  IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
17dc7e38acSHans Petter Selasky  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18dc7e38acSHans Petter Selasky  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19dc7e38acSHans Petter Selasky  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20dc7e38acSHans Petter Selasky  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21dc7e38acSHans Petter Selasky  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22dc7e38acSHans Petter Selasky  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
23dc7e38acSHans Petter Selasky  * SUCH DAMAGE.
24dc7e38acSHans Petter Selasky  *
25dc7e38acSHans Petter Selasky  * $FreeBSD$
26dc7e38acSHans Petter Selasky  */
27dc7e38acSHans Petter Selasky 
28dc7e38acSHans Petter Selasky #ifndef MLX5_DRIVER_H
29dc7e38acSHans Petter Selasky #define MLX5_DRIVER_H
30dc7e38acSHans Petter Selasky 
3138535d6cSHans Petter Selasky #include "opt_ratelimit.h"
3238535d6cSHans Petter Selasky 
33dc7e38acSHans Petter Selasky #include <linux/kernel.h>
34dc7e38acSHans Petter Selasky #include <linux/completion.h>
35dc7e38acSHans Petter Selasky #include <linux/pci.h>
36dc7e38acSHans Petter Selasky #include <linux/cache.h>
37dc7e38acSHans Petter Selasky #include <linux/rbtree.h>
3876a5241fSHans Petter Selasky #include <linux/if_ether.h>
39dc7e38acSHans Petter Selasky #include <linux/semaphore.h>
40dc7e38acSHans Petter Selasky #include <linux/slab.h>
41dc7e38acSHans Petter Selasky #include <linux/vmalloc.h>
42dc7e38acSHans Petter Selasky #include <linux/radix-tree.h>
43e9dcd831SSlava Shwartsman #include <linux/idr.h>
44dc7e38acSHans Petter Selasky 
45dc7e38acSHans Petter Selasky #include <dev/mlx5/device.h>
46dc7e38acSHans Petter Selasky #include <dev/mlx5/doorbell.h>
47788333d9SHans Petter Selasky #include <dev/mlx5/srq.h>
48dc7e38acSHans Petter Selasky 
49cb4e4a6eSHans Petter Selasky #define MLX5_QCOUNTER_SETS_NETDEV 64
5044a03e91SHans Petter Selasky #define MLX5_MAX_NUMBER_OF_VFS 128
51cb4e4a6eSHans Petter Selasky 
52dc7e38acSHans Petter Selasky enum {
53dc7e38acSHans Petter Selasky 	MLX5_BOARD_ID_LEN = 64,
54dc7e38acSHans Petter Selasky 	MLX5_MAX_NAME_LEN = 16,
55dc7e38acSHans Petter Selasky };
56dc7e38acSHans Petter Selasky 
57dc7e38acSHans Petter Selasky enum {
58cb4e4a6eSHans Petter Selasky 	MLX5_CMD_TIMEOUT_MSEC	= 8 * 60 * 1000,
59dc7e38acSHans Petter Selasky 	MLX5_CMD_WQ_MAX_NAME	= 32,
60dc7e38acSHans Petter Selasky };
61dc7e38acSHans Petter Selasky 
62dc7e38acSHans Petter Selasky enum {
63dc7e38acSHans Petter Selasky 	CMD_OWNER_SW		= 0x0,
64dc7e38acSHans Petter Selasky 	CMD_OWNER_HW		= 0x1,
65dc7e38acSHans Petter Selasky 	CMD_STATUS_SUCCESS	= 0,
66dc7e38acSHans Petter Selasky };
67dc7e38acSHans Petter Selasky 
68dc7e38acSHans Petter Selasky enum mlx5_sqp_t {
69dc7e38acSHans Petter Selasky 	MLX5_SQP_SMI		= 0,
70dc7e38acSHans Petter Selasky 	MLX5_SQP_GSI		= 1,
71dc7e38acSHans Petter Selasky 	MLX5_SQP_IEEE_1588	= 2,
72dc7e38acSHans Petter Selasky 	MLX5_SQP_SNIFFER	= 3,
73dc7e38acSHans Petter Selasky 	MLX5_SQP_SYNC_UMR	= 4,
74dc7e38acSHans Petter Selasky };
75dc7e38acSHans Petter Selasky 
76dc7e38acSHans Petter Selasky enum {
77dc7e38acSHans Petter Selasky 	MLX5_MAX_PORTS	= 2,
78dc7e38acSHans Petter Selasky };
79dc7e38acSHans Petter Selasky 
80dc7e38acSHans Petter Selasky enum {
81dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_PAGES	 = 0,
82dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_CMD		 = 1,
83dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_ASYNC	 = 2,
84dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_COMP_BASE,
85dc7e38acSHans Petter Selasky };
86dc7e38acSHans Petter Selasky 
87dc7e38acSHans Petter Selasky enum {
88dc7e38acSHans Petter Selasky 	MLX5_MAX_IRQ_NAME	= 32
89dc7e38acSHans Petter Selasky };
90dc7e38acSHans Petter Selasky 
91dc7e38acSHans Petter Selasky enum {
92cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_OFF		= 16,
93cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_NONE		= 0 << MLX5_ATOMIC_MODE_OFF,
94cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_IB_COMP	= 1 << MLX5_ATOMIC_MODE_OFF,
95cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_CX		= 2 << MLX5_ATOMIC_MODE_OFF,
96cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_8B		= 3 << MLX5_ATOMIC_MODE_OFF,
97cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_16B		= 4 << MLX5_ATOMIC_MODE_OFF,
98cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_32B		= 5 << MLX5_ATOMIC_MODE_OFF,
99cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_64B		= 6 << MLX5_ATOMIC_MODE_OFF,
100cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_128B		= 7 << MLX5_ATOMIC_MODE_OFF,
101cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_256B		= 8 << MLX5_ATOMIC_MODE_OFF,
102cb4e4a6eSHans Petter Selasky };
103cb4e4a6eSHans Petter Selasky 
104cb4e4a6eSHans Petter Selasky enum {
105cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_OFF	= 20,
106cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_NONE	= 0 << MLX5_ATOMIC_MODE_DCT_OFF,
107cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_IB_COMP	= 1 << MLX5_ATOMIC_MODE_DCT_OFF,
108cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_CX		= 2 << MLX5_ATOMIC_MODE_DCT_OFF,
109cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_8B		= 3 << MLX5_ATOMIC_MODE_DCT_OFF,
110cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_16B	= 4 << MLX5_ATOMIC_MODE_DCT_OFF,
111cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_32B	= 5 << MLX5_ATOMIC_MODE_DCT_OFF,
112cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_64B	= 6 << MLX5_ATOMIC_MODE_DCT_OFF,
113cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_128B	= 7 << MLX5_ATOMIC_MODE_DCT_OFF,
114cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_256B	= 8 << MLX5_ATOMIC_MODE_DCT_OFF,
115cb4e4a6eSHans Petter Selasky };
116cb4e4a6eSHans Petter Selasky 
117cb4e4a6eSHans Petter Selasky enum {
118cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_CMP_SWAP		= 1 << 0,
119cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_FETCH_ADD		= 1 << 1,
120cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_MASKED_CMP_SWAP		= 1 << 2,
121cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_MASKED_FETCH_ADD	= 1 << 3,
122dc7e38acSHans Petter Selasky };
123dc7e38acSHans Petter Selasky 
124dc7e38acSHans Petter Selasky enum {
125ed0cee0bSHans Petter Selasky 	MLX5_REG_QPTS		 = 0x4002,
126dc7e38acSHans Petter Selasky 	MLX5_REG_QETCR		 = 0x4005,
127dc7e38acSHans Petter Selasky 	MLX5_REG_QPDP		 = 0x4007,
128dc7e38acSHans Petter Selasky 	MLX5_REG_QTCT		 = 0x400A,
129ed0cee0bSHans Petter Selasky 	MLX5_REG_QPDPM		 = 0x4013,
130cb022443SHans Petter Selasky 	MLX5_REG_QHLL		 = 0x4016,
131ed0cee0bSHans Petter Selasky 	MLX5_REG_QCAM		 = 0x4019,
132cb4e4a6eSHans Petter Selasky 	MLX5_REG_DCBX_PARAM	 = 0x4020,
133cb4e4a6eSHans Petter Selasky 	MLX5_REG_DCBX_APP	 = 0x4021,
134dc7e38acSHans Petter Selasky 	MLX5_REG_PCAP		 = 0x5001,
135e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_CAP	 = 0x4022,
136e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_CTRL	 = 0x4023,
137e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_ACCESS_REG = 0x4024,
138e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_SHELL_CNTR = 0x4025,
139dc7e38acSHans Petter Selasky 	MLX5_REG_PMTU		 = 0x5003,
140dc7e38acSHans Petter Selasky 	MLX5_REG_PTYS		 = 0x5004,
141dc7e38acSHans Petter Selasky 	MLX5_REG_PAOS		 = 0x5006,
142dc7e38acSHans Petter Selasky 	MLX5_REG_PFCC		 = 0x5007,
143dc7e38acSHans Petter Selasky 	MLX5_REG_PPCNT		 = 0x5008,
144dc7e38acSHans Petter Selasky 	MLX5_REG_PMAOS		 = 0x5012,
145dc7e38acSHans Petter Selasky 	MLX5_REG_PUDE		 = 0x5009,
146dc7e38acSHans Petter Selasky 	MLX5_REG_PPTB		 = 0x500B,
147dc7e38acSHans Petter Selasky 	MLX5_REG_PBMC		 = 0x500C,
148dc7e38acSHans Petter Selasky 	MLX5_REG_PMPE		 = 0x5010,
149dc7e38acSHans Petter Selasky 	MLX5_REG_PELC		 = 0x500e,
150dc7e38acSHans Petter Selasky 	MLX5_REG_PVLC		 = 0x500f,
151dc7e38acSHans Petter Selasky 	MLX5_REG_PMLP		 = 0x5002,
152ae73b041SHans Petter Selasky 	MLX5_REG_PCAM		 = 0x507f,
153dc7e38acSHans Petter Selasky 	MLX5_REG_NODE_DESC	 = 0x6001,
154dc7e38acSHans Petter Selasky 	MLX5_REG_HOST_ENDIANNESS = 0x7004,
155085b35bbSSlava Shwartsman 	MLX5_REG_MTMP		 = 0x900a,
156dc7e38acSHans Petter Selasky 	MLX5_REG_MCIA		 = 0x9014,
157cb4e4a6eSHans Petter Selasky 	MLX5_REG_MPCNT		 = 0x9051,
158d5d52dd7SHans Petter Selasky 	MLX5_REG_MCQI		 = 0x9061,
159d5d52dd7SHans Petter Selasky 	MLX5_REG_MCC		 = 0x9062,
160d5d52dd7SHans Petter Selasky 	MLX5_REG_MCDA		 = 0x9063,
161ae73b041SHans Petter Selasky 	MLX5_REG_MCAM		 = 0x907f,
162dc7e38acSHans Petter Selasky };
163dc7e38acSHans Petter Selasky 
164dc7e38acSHans Petter Selasky enum dbg_rsc_type {
165dc7e38acSHans Petter Selasky 	MLX5_DBG_RSC_QP,
166dc7e38acSHans Petter Selasky 	MLX5_DBG_RSC_EQ,
167dc7e38acSHans Petter Selasky 	MLX5_DBG_RSC_CQ,
168dc7e38acSHans Petter Selasky };
169dc7e38acSHans Petter Selasky 
170cb4e4a6eSHans Petter Selasky enum {
171cb4e4a6eSHans Petter Selasky 	MLX5_INTERFACE_PROTOCOL_IB  = 0,
172cb4e4a6eSHans Petter Selasky 	MLX5_INTERFACE_PROTOCOL_ETH = 1,
173cb4e4a6eSHans Petter Selasky 	MLX5_INTERFACE_NUMBER       = 2,
174cb4e4a6eSHans Petter Selasky };
175cb4e4a6eSHans Petter Selasky 
176dc7e38acSHans Petter Selasky struct mlx5_field_desc {
177dc7e38acSHans Petter Selasky 	struct dentry	       *dent;
178dc7e38acSHans Petter Selasky 	int			i;
179dc7e38acSHans Petter Selasky };
180dc7e38acSHans Petter Selasky 
181dc7e38acSHans Petter Selasky struct mlx5_rsc_debug {
182dc7e38acSHans Petter Selasky 	struct mlx5_core_dev   *dev;
183dc7e38acSHans Petter Selasky 	void		       *object;
184dc7e38acSHans Petter Selasky 	enum dbg_rsc_type	type;
185dc7e38acSHans Petter Selasky 	struct dentry	       *root;
186dc7e38acSHans Petter Selasky 	struct mlx5_field_desc	fields[0];
187dc7e38acSHans Petter Selasky };
188dc7e38acSHans Petter Selasky 
189dc7e38acSHans Petter Selasky enum mlx5_dev_event {
190dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_SYS_ERROR,
191dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PORT_UP,
192dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PORT_DOWN,
193dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PORT_INITIALIZED,
194dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_LID_CHANGE,
195dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PKEY_CHANGE,
196dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_GUID_CHANGE,
197dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_CLIENT_REREG,
198dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_VPORT_CHANGE,
199cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_ERROR_STATE_DCBX,
200cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_REMOTE_CONFIG_CHANGE,
201cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_LOCAL_OPER_CHANGE,
202cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_REMOTE_CONFIG_APPLICATION_PRIORITY_CHANGE,
203dc7e38acSHans Petter Selasky };
204dc7e38acSHans Petter Selasky 
205dc7e38acSHans Petter Selasky enum mlx5_port_status {
206dc7e38acSHans Petter Selasky 	MLX5_PORT_UP        = 1 << 0,
207dc7e38acSHans Petter Selasky 	MLX5_PORT_DOWN      = 1 << 1,
208dc7e38acSHans Petter Selasky };
209dc7e38acSHans Petter Selasky 
2104b95c665SHans Petter Selasky enum {
2114b95c665SHans Petter Selasky 	MLX5_VSC_SPACE_SUPPORTED = 0x1,
2124b95c665SHans Petter Selasky 	MLX5_VSC_SPACE_OFFSET	 = 0x4,
2134b95c665SHans Petter Selasky 	MLX5_VSC_COUNTER_OFFSET	 = 0x8,
2144b95c665SHans Petter Selasky 	MLX5_VSC_SEMA_OFFSET	 = 0xC,
2154b95c665SHans Petter Selasky 	MLX5_VSC_ADDR_OFFSET	 = 0x10,
2164b95c665SHans Petter Selasky 	MLX5_VSC_DATA_OFFSET	 = 0x14,
2174b95c665SHans Petter Selasky 	MLX5_VSC_MAX_RETRIES	 = 0x1000,
2184b95c665SHans Petter Selasky };
2194b95c665SHans Petter Selasky 
220dc7e38acSHans Petter Selasky #define MLX5_PROT_MASK(link_mode) (1 << link_mode)
221dc7e38acSHans Petter Selasky 
222dc7e38acSHans Petter Selasky struct mlx5_uuar_info {
223dc7e38acSHans Petter Selasky 	struct mlx5_uar	       *uars;
224dc7e38acSHans Petter Selasky 	int			num_uars;
225dc7e38acSHans Petter Selasky 	int			num_low_latency_uuars;
226dc7e38acSHans Petter Selasky 	unsigned long	       *bitmap;
227dc7e38acSHans Petter Selasky 	unsigned int	       *count;
228dc7e38acSHans Petter Selasky 	struct mlx5_bf	       *bfs;
229dc7e38acSHans Petter Selasky 
230dc7e38acSHans Petter Selasky 	/*
231dc7e38acSHans Petter Selasky 	 * protect uuar allocation data structs
232dc7e38acSHans Petter Selasky 	 */
233dc7e38acSHans Petter Selasky 	struct mutex		lock;
234dc7e38acSHans Petter Selasky 	u32			ver;
235dc7e38acSHans Petter Selasky };
236dc7e38acSHans Petter Selasky 
237dc7e38acSHans Petter Selasky struct mlx5_bf {
238dc7e38acSHans Petter Selasky 	void __iomem	       *reg;
239dc7e38acSHans Petter Selasky 	void __iomem	       *regreg;
240dc7e38acSHans Petter Selasky 	int			buf_size;
241dc7e38acSHans Petter Selasky 	struct mlx5_uar	       *uar;
242dc7e38acSHans Petter Selasky 	unsigned long		offset;
243dc7e38acSHans Petter Selasky 	int			need_lock;
244dc7e38acSHans Petter Selasky 	/* protect blue flame buffer selection when needed
245dc7e38acSHans Petter Selasky 	 */
246dc7e38acSHans Petter Selasky 	spinlock_t		lock;
247dc7e38acSHans Petter Selasky 
248dc7e38acSHans Petter Selasky 	/* serialize 64 bit writes when done as two 32 bit accesses
249dc7e38acSHans Petter Selasky 	 */
250dc7e38acSHans Petter Selasky 	spinlock_t		lock32;
251dc7e38acSHans Petter Selasky 	int			uuarn;
252dc7e38acSHans Petter Selasky };
253dc7e38acSHans Petter Selasky 
254dc7e38acSHans Petter Selasky struct mlx5_cmd_first {
255dc7e38acSHans Petter Selasky 	__be32		data[4];
256dc7e38acSHans Petter Selasky };
257dc7e38acSHans Petter Selasky 
2581c807f67SHans Petter Selasky struct cache_ent;
2591c807f67SHans Petter Selasky struct mlx5_fw_page {
2601c807f67SHans Petter Selasky 	union {
2611c807f67SHans Petter Selasky 		struct rb_node rb_node;
262dc7e38acSHans Petter Selasky 		struct list_head list;
263dc7e38acSHans Petter Selasky 	};
2641c807f67SHans Petter Selasky 	struct mlx5_cmd_first first;
2651c807f67SHans Petter Selasky 	struct mlx5_core_dev *dev;
2661c807f67SHans Petter Selasky 	bus_dmamap_t dma_map;
2671c807f67SHans Petter Selasky 	bus_addr_t dma_addr;
2681c807f67SHans Petter Selasky 	void *virt_addr;
2691c807f67SHans Petter Selasky 	struct cache_ent *cache;
2701c807f67SHans Petter Selasky 	u32 numpages;
2711c807f67SHans Petter Selasky 	u16 load_done;
2721c807f67SHans Petter Selasky #define	MLX5_LOAD_ST_NONE 0
2731c807f67SHans Petter Selasky #define	MLX5_LOAD_ST_SUCCESS 1
2741c807f67SHans Petter Selasky #define	MLX5_LOAD_ST_FAILURE 2
2751c807f67SHans Petter Selasky 	u16 func_id;
2761c807f67SHans Petter Selasky };
2771c807f67SHans Petter Selasky #define	mlx5_cmd_msg mlx5_fw_page
278dc7e38acSHans Petter Selasky 
279dc7e38acSHans Petter Selasky struct mlx5_cmd_debug {
280dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_root;
281dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_in;
282dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_out;
283dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_outlen;
284dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_status;
285dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_run;
286dc7e38acSHans Petter Selasky 	void		       *in_msg;
287dc7e38acSHans Petter Selasky 	void		       *out_msg;
288dc7e38acSHans Petter Selasky 	u8			status;
289dc7e38acSHans Petter Selasky 	u16			inlen;
290dc7e38acSHans Petter Selasky 	u16			outlen;
291dc7e38acSHans Petter Selasky };
292dc7e38acSHans Petter Selasky 
293dc7e38acSHans Petter Selasky struct cache_ent {
294dc7e38acSHans Petter Selasky 	/* protect block chain allocations
295dc7e38acSHans Petter Selasky 	 */
296dc7e38acSHans Petter Selasky 	spinlock_t		lock;
297dc7e38acSHans Petter Selasky 	struct list_head	head;
298dc7e38acSHans Petter Selasky };
299dc7e38acSHans Petter Selasky 
300dc7e38acSHans Petter Selasky struct cmd_msg_cache {
301dc7e38acSHans Petter Selasky 	struct cache_ent	large;
302dc7e38acSHans Petter Selasky 	struct cache_ent	med;
303dc7e38acSHans Petter Selasky 
304dc7e38acSHans Petter Selasky };
305dc7e38acSHans Petter Selasky 
3064b109912SHans Petter Selasky struct mlx5_traffic_counter {
3074b109912SHans Petter Selasky 	u64         packets;
3084b109912SHans Petter Selasky 	u64         octets;
3094b109912SHans Petter Selasky };
3104b109912SHans Petter Selasky 
311721a1a6aSSlava Shwartsman enum mlx5_cmd_mode {
312721a1a6aSSlava Shwartsman 	MLX5_CMD_MODE_POLLING,
313721a1a6aSSlava Shwartsman 	MLX5_CMD_MODE_EVENTS
314721a1a6aSSlava Shwartsman };
315721a1a6aSSlava Shwartsman 
316dc7e38acSHans Petter Selasky struct mlx5_cmd_stats {
317dc7e38acSHans Petter Selasky 	u64		sum;
318dc7e38acSHans Petter Selasky 	u64		n;
319dc7e38acSHans Petter Selasky 	struct dentry  *root;
320dc7e38acSHans Petter Selasky 	struct dentry  *avg;
321dc7e38acSHans Petter Selasky 	struct dentry  *count;
322dc7e38acSHans Petter Selasky 	/* protect command average calculations */
323dc7e38acSHans Petter Selasky 	spinlock_t	lock;
324dc7e38acSHans Petter Selasky };
325dc7e38acSHans Petter Selasky 
326dc7e38acSHans Petter Selasky struct mlx5_cmd {
3271c807f67SHans Petter Selasky 	struct mlx5_fw_page *cmd_page;
3281c807f67SHans Petter Selasky 	bus_dma_tag_t dma_tag;
3291c807f67SHans Petter Selasky 	struct sx dma_sx;
3301c807f67SHans Petter Selasky 	struct mtx dma_mtx;
3311c807f67SHans Petter Selasky #define	MLX5_DMA_OWNED(dev) mtx_owned(&(dev)->cmd.dma_mtx)
3321c807f67SHans Petter Selasky #define	MLX5_DMA_LOCK(dev) mtx_lock(&(dev)->cmd.dma_mtx)
3331c807f67SHans Petter Selasky #define	MLX5_DMA_UNLOCK(dev) mtx_unlock(&(dev)->cmd.dma_mtx)
3341c807f67SHans Petter Selasky 	struct cv dma_cv;
3351c807f67SHans Petter Selasky #define	MLX5_DMA_DONE(dev) cv_broadcast(&(dev)->cmd.dma_cv)
3361c807f67SHans Petter Selasky #define	MLX5_DMA_WAIT(dev) cv_wait(&(dev)->cmd.dma_cv, &(dev)->cmd.dma_mtx)
337dc7e38acSHans Petter Selasky 	void	       *cmd_buf;
338dc7e38acSHans Petter Selasky 	dma_addr_t	dma;
339dc7e38acSHans Petter Selasky 	u16		cmdif_rev;
340dc7e38acSHans Petter Selasky 	u8		log_sz;
341dc7e38acSHans Petter Selasky 	u8		log_stride;
342dc7e38acSHans Petter Selasky 	int		max_reg_cmds;
343dc7e38acSHans Petter Selasky 	int		events;
344dc7e38acSHans Petter Selasky 	u32 __iomem    *vector;
345dc7e38acSHans Petter Selasky 
346dc7e38acSHans Petter Selasky 	/* protect command queue allocations
347dc7e38acSHans Petter Selasky 	 */
348dc7e38acSHans Petter Selasky 	spinlock_t	alloc_lock;
349dc7e38acSHans Petter Selasky 
350dc7e38acSHans Petter Selasky 	/* protect token allocations
351dc7e38acSHans Petter Selasky 	 */
352dc7e38acSHans Petter Selasky 	spinlock_t	token_lock;
353dc7e38acSHans Petter Selasky 	u8		token;
354dc7e38acSHans Petter Selasky 	unsigned long	bitmask;
355dc7e38acSHans Petter Selasky 	char		wq_name[MLX5_CMD_WQ_MAX_NAME];
356dc7e38acSHans Petter Selasky 	struct workqueue_struct *wq;
357dc7e38acSHans Petter Selasky 	struct semaphore sem;
358dc7e38acSHans Petter Selasky 	struct semaphore pages_sem;
359721a1a6aSSlava Shwartsman 	enum mlx5_cmd_mode mode;
360721a1a6aSSlava Shwartsman 	struct mlx5_cmd_work_ent * volatile ent_arr[MLX5_MAX_COMMANDS];
361721a1a6aSSlava Shwartsman 	volatile enum mlx5_cmd_mode ent_mode[MLX5_MAX_COMMANDS];
362dc7e38acSHans Petter Selasky 	struct mlx5_cmd_debug dbg;
363dc7e38acSHans Petter Selasky 	struct cmd_msg_cache cache;
364dc7e38acSHans Petter Selasky 	int checksum_disabled;
365dc7e38acSHans Petter Selasky 	struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
366dc7e38acSHans Petter Selasky };
367dc7e38acSHans Petter Selasky 
368dc7e38acSHans Petter Selasky struct mlx5_port_caps {
369dc7e38acSHans Petter Selasky 	int	gid_table_len;
370dc7e38acSHans Petter Selasky 	int	pkey_table_len;
371dc7e38acSHans Petter Selasky 	u8	ext_port_cap;
372dc7e38acSHans Petter Selasky };
373dc7e38acSHans Petter Selasky 
374dc7e38acSHans Petter Selasky struct mlx5_buf {
3751c807f67SHans Petter Selasky 	bus_dma_tag_t		dma_tag;
3761c807f67SHans Petter Selasky 	bus_dmamap_t		dma_map;
3771c807f67SHans Petter Selasky 	struct mlx5_core_dev   *dev;
3781c807f67SHans Petter Selasky 	struct {
3791c807f67SHans Petter Selasky 		void	       *buf;
3801c807f67SHans Petter Selasky 	} direct;
3811c807f67SHans Petter Selasky 	u64		       *page_list;
382dc7e38acSHans Petter Selasky 	int			npages;
383dc7e38acSHans Petter Selasky 	int			size;
384dc7e38acSHans Petter Selasky 	u8			page_shift;
3851c807f67SHans Petter Selasky 	u8			load_done;
386dc7e38acSHans Petter Selasky };
387dc7e38acSHans Petter Selasky 
388e9dcd831SSlava Shwartsman struct mlx5_frag_buf {
389e9dcd831SSlava Shwartsman 	struct mlx5_buf_list	*frags;
390e9dcd831SSlava Shwartsman 	int			npages;
391e9dcd831SSlava Shwartsman 	int			size;
392e9dcd831SSlava Shwartsman 	u8			page_shift;
393e9dcd831SSlava Shwartsman };
394e9dcd831SSlava Shwartsman 
395dc7e38acSHans Petter Selasky struct mlx5_eq {
396dc7e38acSHans Petter Selasky 	struct mlx5_core_dev   *dev;
397dc7e38acSHans Petter Selasky 	__be32 __iomem	       *doorbell;
398dc7e38acSHans Petter Selasky 	u32			cons_index;
399dc7e38acSHans Petter Selasky 	struct mlx5_buf		buf;
400dc7e38acSHans Petter Selasky 	int			size;
401dc7e38acSHans Petter Selasky 	u8			irqn;
402dc7e38acSHans Petter Selasky 	u8			eqn;
403dc7e38acSHans Petter Selasky 	int			nent;
404dc7e38acSHans Petter Selasky 	u64			mask;
405dc7e38acSHans Petter Selasky 	struct list_head	list;
406dc7e38acSHans Petter Selasky 	int			index;
407dc7e38acSHans Petter Selasky 	struct mlx5_rsc_debug	*dbg;
408dc7e38acSHans Petter Selasky };
409dc7e38acSHans Petter Selasky 
410dc7e38acSHans Petter Selasky struct mlx5_core_psv {
411dc7e38acSHans Petter Selasky 	u32	psv_idx;
412dc7e38acSHans Petter Selasky 	struct psv_layout {
413dc7e38acSHans Petter Selasky 		u32	pd;
414dc7e38acSHans Petter Selasky 		u16	syndrome;
415dc7e38acSHans Petter Selasky 		u16	reserved;
416dc7e38acSHans Petter Selasky 		u16	bg;
417dc7e38acSHans Petter Selasky 		u16	app_tag;
418dc7e38acSHans Petter Selasky 		u32	ref_tag;
419dc7e38acSHans Petter Selasky 	} psv;
420dc7e38acSHans Petter Selasky };
421dc7e38acSHans Petter Selasky 
422dc7e38acSHans Petter Selasky struct mlx5_core_sig_ctx {
423dc7e38acSHans Petter Selasky 	struct mlx5_core_psv	psv_memory;
424dc7e38acSHans Petter Selasky 	struct mlx5_core_psv	psv_wire;
425dc7e38acSHans Petter Selasky #if (__FreeBSD_version >= 1100000)
426dc7e38acSHans Petter Selasky 	struct ib_sig_err       err_item;
427dc7e38acSHans Petter Selasky #endif
428dc7e38acSHans Petter Selasky 	bool			sig_status_checked;
429dc7e38acSHans Petter Selasky 	bool			sig_err_exists;
430dc7e38acSHans Petter Selasky 	u32			sigerr_count;
431dc7e38acSHans Petter Selasky };
432dc7e38acSHans Petter Selasky 
433e9dcd831SSlava Shwartsman enum {
434e9dcd831SSlava Shwartsman 	MLX5_MKEY_MR = 1,
435e9dcd831SSlava Shwartsman 	MLX5_MKEY_MW,
436e9dcd831SSlava Shwartsman 	MLX5_MKEY_MR_USER,
437e9dcd831SSlava Shwartsman };
438e9dcd831SSlava Shwartsman 
439e9dcd831SSlava Shwartsman struct mlx5_core_mkey {
440e9dcd831SSlava Shwartsman 	u64			iova;
441e9dcd831SSlava Shwartsman 	u64			size;
442e9dcd831SSlava Shwartsman 	u32			key;
443e9dcd831SSlava Shwartsman 	u32			pd;
444e9dcd831SSlava Shwartsman 	u32			type;
445e9dcd831SSlava Shwartsman };
446e9dcd831SSlava Shwartsman 
447dc7e38acSHans Petter Selasky struct mlx5_core_mr {
448dc7e38acSHans Petter Selasky 	u64			iova;
449dc7e38acSHans Petter Selasky 	u64			size;
450dc7e38acSHans Petter Selasky 	u32			key;
451dc7e38acSHans Petter Selasky 	u32			pd;
452dc7e38acSHans Petter Selasky };
453dc7e38acSHans Petter Selasky 
454dc7e38acSHans Petter Selasky enum mlx5_res_type {
455cb4e4a6eSHans Petter Selasky 	MLX5_RES_QP	= MLX5_EVENT_QUEUE_TYPE_QP,
456cb4e4a6eSHans Petter Selasky 	MLX5_RES_RQ	= MLX5_EVENT_QUEUE_TYPE_RQ,
457cb4e4a6eSHans Petter Selasky 	MLX5_RES_SQ	= MLX5_EVENT_QUEUE_TYPE_SQ,
458cb4e4a6eSHans Petter Selasky 	MLX5_RES_SRQ	= 3,
459cb4e4a6eSHans Petter Selasky 	MLX5_RES_XSRQ	= 4,
460cb4e4a6eSHans Petter Selasky 	MLX5_RES_DCT	= 5,
461dc7e38acSHans Petter Selasky };
462dc7e38acSHans Petter Selasky 
463dc7e38acSHans Petter Selasky struct mlx5_core_rsc_common {
464dc7e38acSHans Petter Selasky 	enum mlx5_res_type	res;
465dc7e38acSHans Petter Selasky 	atomic_t		refcount;
466dc7e38acSHans Petter Selasky 	struct completion	free;
467dc7e38acSHans Petter Selasky };
468dc7e38acSHans Petter Selasky 
469dc7e38acSHans Petter Selasky struct mlx5_core_srq {
470dc7e38acSHans Petter Selasky 	struct mlx5_core_rsc_common	common; /* must be first */
471dc7e38acSHans Petter Selasky 	u32				srqn;
472dc7e38acSHans Petter Selasky 	int				max;
473abb28d28SSlava Shwartsman 	size_t				max_gs;
474abb28d28SSlava Shwartsman 	size_t				max_avail_gather;
475dc7e38acSHans Petter Selasky 	int				wqe_shift;
476dc7e38acSHans Petter Selasky 	void				(*event)(struct mlx5_core_srq *, int);
477dc7e38acSHans Petter Selasky 	atomic_t			refcount;
478dc7e38acSHans Petter Selasky 	struct completion		free;
479dc7e38acSHans Petter Selasky };
480dc7e38acSHans Petter Selasky 
481dc7e38acSHans Petter Selasky struct mlx5_eq_table {
482dc7e38acSHans Petter Selasky 	void __iomem	       *update_ci;
483dc7e38acSHans Petter Selasky 	void __iomem	       *update_arm_ci;
484dc7e38acSHans Petter Selasky 	struct list_head	comp_eqs_list;
485dc7e38acSHans Petter Selasky 	struct mlx5_eq		pages_eq;
486dc7e38acSHans Petter Selasky 	struct mlx5_eq		async_eq;
487dc7e38acSHans Petter Selasky 	struct mlx5_eq		cmd_eq;
488dc7e38acSHans Petter Selasky 	int			num_comp_vectors;
489dc7e38acSHans Petter Selasky 	/* protect EQs list
490dc7e38acSHans Petter Selasky 	 */
491dc7e38acSHans Petter Selasky 	spinlock_t		lock;
492dc7e38acSHans Petter Selasky };
493dc7e38acSHans Petter Selasky 
494dc7e38acSHans Petter Selasky struct mlx5_uar {
495dc7e38acSHans Petter Selasky 	u32			index;
496dc7e38acSHans Petter Selasky 	void __iomem	       *bf_map;
497dc7e38acSHans Petter Selasky 	void __iomem	       *map;
498dc7e38acSHans Petter Selasky };
499dc7e38acSHans Petter Selasky 
500dc7e38acSHans Petter Selasky 
501dc7e38acSHans Petter Selasky struct mlx5_core_health {
502dc7e38acSHans Petter Selasky 	struct mlx5_health_buffer __iomem	*health;
503dc7e38acSHans Petter Selasky 	__be32 __iomem		       *health_counter;
504dc7e38acSHans Petter Selasky 	struct timer_list		timer;
505dc7e38acSHans Petter Selasky 	u32				prev;
506dc7e38acSHans Petter Selasky 	int				miss_counter;
5071900b6f8SHans Petter Selasky 	u32				fatal_error;
50840218d73SHans Petter Selasky 	struct workqueue_struct	       *wq_watchdog;
509*adb6fd50SHans Petter Selasky 	struct work_struct		work_watchdog;
510ca551594SHans Petter Selasky 	/* wq spinlock to synchronize draining */
511ca551594SHans Petter Selasky 	spinlock_t			wq_lock;
512a2485fe5SHans Petter Selasky 	struct workqueue_struct	       *wq;
513ca551594SHans Petter Selasky 	unsigned long			flags;
514a2485fe5SHans Petter Selasky 	struct work_struct		work;
5154bb7662bSHans Petter Selasky 	struct delayed_work		recover_work;
5165169fb81SHans Petter Selasky 	unsigned int			last_reset_req;
517dc7e38acSHans Petter Selasky };
518dc7e38acSHans Petter Selasky 
51938535d6cSHans Petter Selasky #ifdef RATELIMIT
52038535d6cSHans Petter Selasky #define	MLX5_CQ_LINEAR_ARRAY_SIZE	(128 * 1024)
52138535d6cSHans Petter Selasky #else
522dc7e38acSHans Petter Selasky #define	MLX5_CQ_LINEAR_ARRAY_SIZE	1024
52338535d6cSHans Petter Selasky #endif
524dc7e38acSHans Petter Selasky 
525dc7e38acSHans Petter Selasky struct mlx5_cq_linear_array_entry {
526dc7e38acSHans Petter Selasky 	spinlock_t	lock;
527dc7e38acSHans Petter Selasky 	struct mlx5_core_cq * volatile cq;
528dc7e38acSHans Petter Selasky };
529dc7e38acSHans Petter Selasky 
530dc7e38acSHans Petter Selasky struct mlx5_cq_table {
531dc7e38acSHans Petter Selasky 	/* protect radix tree
532dc7e38acSHans Petter Selasky 	 */
533dc7e38acSHans Petter Selasky 	spinlock_t		lock;
534dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
535dc7e38acSHans Petter Selasky 	struct mlx5_cq_linear_array_entry linear_array[MLX5_CQ_LINEAR_ARRAY_SIZE];
536dc7e38acSHans Petter Selasky };
537dc7e38acSHans Petter Selasky 
538dc7e38acSHans Petter Selasky struct mlx5_qp_table {
539dc7e38acSHans Petter Selasky 	/* protect radix tree
540dc7e38acSHans Petter Selasky 	 */
541dc7e38acSHans Petter Selasky 	spinlock_t		lock;
542dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
543dc7e38acSHans Petter Selasky };
544dc7e38acSHans Petter Selasky 
545dc7e38acSHans Petter Selasky struct mlx5_srq_table {
546dc7e38acSHans Petter Selasky 	/* protect radix tree
547dc7e38acSHans Petter Selasky 	 */
548dc7e38acSHans Petter Selasky 	spinlock_t		lock;
549dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
550dc7e38acSHans Petter Selasky };
551dc7e38acSHans Petter Selasky 
552dc7e38acSHans Petter Selasky struct mlx5_mr_table {
553dc7e38acSHans Petter Selasky 	/* protect radix tree
554dc7e38acSHans Petter Selasky 	 */
555cb4e4a6eSHans Petter Selasky 	spinlock_t		lock;
556dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
557dc7e38acSHans Petter Selasky };
558dc7e38acSHans Petter Selasky 
559dc7e38acSHans Petter Selasky struct mlx5_irq_info {
560dc7e38acSHans Petter Selasky 	char name[MLX5_MAX_IRQ_NAME];
561dc7e38acSHans Petter Selasky };
562dc7e38acSHans Petter Selasky 
56338535d6cSHans Petter Selasky #ifdef RATELIMIT
56438535d6cSHans Petter Selasky struct mlx5_rl_entry {
56538535d6cSHans Petter Selasky 	u32			rate;
56638535d6cSHans Petter Selasky 	u16			burst;
56738535d6cSHans Petter Selasky 	u16			index;
56838535d6cSHans Petter Selasky 	u32			refcount;
56938535d6cSHans Petter Selasky };
57038535d6cSHans Petter Selasky 
57138535d6cSHans Petter Selasky struct mlx5_rl_table {
57238535d6cSHans Petter Selasky 	struct mutex		rl_lock;
57338535d6cSHans Petter Selasky 	u16			max_size;
57438535d6cSHans Petter Selasky 	u32			max_rate;
57538535d6cSHans Petter Selasky 	u32			min_rate;
57638535d6cSHans Petter Selasky 	struct mlx5_rl_entry   *rl_entry;
57738535d6cSHans Petter Selasky };
57838535d6cSHans Petter Selasky #endif
57938535d6cSHans Petter Selasky 
580dc7e38acSHans Petter Selasky struct mlx5_priv {
581dc7e38acSHans Petter Selasky 	char			name[MLX5_MAX_NAME_LEN];
582dc7e38acSHans Petter Selasky 	struct mlx5_eq_table	eq_table;
583dc7e38acSHans Petter Selasky 	struct msix_entry	*msix_arr;
584dc7e38acSHans Petter Selasky 	struct mlx5_irq_info	*irq_info;
585dc7e38acSHans Petter Selasky 	struct mlx5_uuar_info	uuari;
586dc7e38acSHans Petter Selasky 	MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock);
587192fc18dSHans Petter Selasky 	int			disable_irqs;
588dc7e38acSHans Petter Selasky 
589dc7e38acSHans Petter Selasky 	struct io_mapping	*bf_mapping;
590dc7e38acSHans Petter Selasky 
591dc7e38acSHans Petter Selasky 	/* pages stuff */
592dc7e38acSHans Petter Selasky 	struct workqueue_struct *pg_wq;
593dc7e38acSHans Petter Selasky 	struct rb_root		page_root;
594115bc9b1SHans Petter Selasky 	s64			fw_pages;
595cb4e4a6eSHans Petter Selasky 	atomic_t		reg_pages;
59644a03e91SHans Petter Selasky 	s64			pages_per_func[MLX5_MAX_NUMBER_OF_VFS];
597dc7e38acSHans Petter Selasky 	struct mlx5_core_health health;
598dc7e38acSHans Petter Selasky 
599dc7e38acSHans Petter Selasky 	struct mlx5_srq_table	srq_table;
600dc7e38acSHans Petter Selasky 
601dc7e38acSHans Petter Selasky 	/* start: qp staff */
602dc7e38acSHans Petter Selasky 	struct mlx5_qp_table	qp_table;
603dc7e38acSHans Petter Selasky 	struct dentry	       *qp_debugfs;
604dc7e38acSHans Petter Selasky 	struct dentry	       *eq_debugfs;
605dc7e38acSHans Petter Selasky 	struct dentry	       *cq_debugfs;
606dc7e38acSHans Petter Selasky 	struct dentry	       *cmdif_debugfs;
607dc7e38acSHans Petter Selasky 	/* end: qp staff */
608dc7e38acSHans Petter Selasky 
609dc7e38acSHans Petter Selasky 	/* start: cq staff */
610dc7e38acSHans Petter Selasky 	struct mlx5_cq_table	cq_table;
611dc7e38acSHans Petter Selasky 	/* end: cq staff */
612dc7e38acSHans Petter Selasky 
613dc7e38acSHans Petter Selasky 	/* start: mr staff */
614dc7e38acSHans Petter Selasky 	struct mlx5_mr_table	mr_table;
615dc7e38acSHans Petter Selasky 	/* end: mr staff */
616dc7e38acSHans Petter Selasky 
617dc7e38acSHans Petter Selasky 	/* start: alloc staff */
618dc7e38acSHans Petter Selasky 	int			numa_node;
619dc7e38acSHans Petter Selasky 
620dc7e38acSHans Petter Selasky 	struct mutex   pgdir_mutex;
621dc7e38acSHans Petter Selasky 	struct list_head        pgdir_list;
622dc7e38acSHans Petter Selasky 	/* end: alloc staff */
623dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_root;
624dc7e38acSHans Petter Selasky 
625dc7e38acSHans Petter Selasky 	/* protect mkey key part */
626dc7e38acSHans Petter Selasky 	spinlock_t		mkey_lock;
627dc7e38acSHans Petter Selasky 	u8			mkey_key;
628dc7e38acSHans Petter Selasky 
629dc7e38acSHans Petter Selasky 	struct list_head        dev_list;
630dc7e38acSHans Petter Selasky 	struct list_head        ctx_list;
631dc7e38acSHans Petter Selasky 	spinlock_t              ctx_lock;
632cb4e4a6eSHans Petter Selasky 	unsigned long		pci_dev_data;
63338535d6cSHans Petter Selasky #ifdef RATELIMIT
63438535d6cSHans Petter Selasky 	struct mlx5_rl_table	rl_table;
63538535d6cSHans Petter Selasky #endif
636cb4e4a6eSHans Petter Selasky };
637cb4e4a6eSHans Petter Selasky 
638cb4e4a6eSHans Petter Selasky enum mlx5_device_state {
639cb4e4a6eSHans Petter Selasky 	MLX5_DEVICE_STATE_UP,
640cb4e4a6eSHans Petter Selasky 	MLX5_DEVICE_STATE_INTERNAL_ERROR,
641dc7e38acSHans Petter Selasky };
642dc7e38acSHans Petter Selasky 
643a2485fe5SHans Petter Selasky enum mlx5_interface_state {
6447646dc23SHans Petter Selasky 	MLX5_INTERFACE_STATE_UP,
645a2485fe5SHans Petter Selasky };
646a2485fe5SHans Petter Selasky 
647a2485fe5SHans Petter Selasky enum mlx5_pci_status {
648a2485fe5SHans Petter Selasky 	MLX5_PCI_STATUS_DISABLED,
649a2485fe5SHans Petter Selasky 	MLX5_PCI_STATUS_ENABLED,
650a2485fe5SHans Petter Selasky };
651a2485fe5SHans Petter Selasky 
652e9dcd831SSlava Shwartsman #define	MLX5_MAX_RESERVED_GIDS	8
653e9dcd831SSlava Shwartsman 
654e9dcd831SSlava Shwartsman struct mlx5_rsvd_gids {
655e9dcd831SSlava Shwartsman 	unsigned int start;
656e9dcd831SSlava Shwartsman 	unsigned int count;
657e9dcd831SSlava Shwartsman 	struct ida ida;
658e9dcd831SSlava Shwartsman };
659e9dcd831SSlava Shwartsman 
660dc7e38acSHans Petter Selasky struct mlx5_special_contexts {
661dc7e38acSHans Petter Selasky 	int resd_lkey;
662dc7e38acSHans Petter Selasky };
663dc7e38acSHans Petter Selasky 
6645a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace;
665e808190aSHans Petter Selasky struct mlx5_dump_data;
666dc7e38acSHans Petter Selasky struct mlx5_core_dev {
667dc7e38acSHans Petter Selasky 	struct pci_dev	       *pdev;
668a2485fe5SHans Petter Selasky 	/* sync pci state */
669a2485fe5SHans Petter Selasky 	struct mutex		pci_status_mutex;
670a2485fe5SHans Petter Selasky 	enum mlx5_pci_status	pci_status;
671dc7e38acSHans Petter Selasky 	char			board_id[MLX5_BOARD_ID_LEN];
672dc7e38acSHans Petter Selasky 	struct mlx5_cmd		cmd;
673dc7e38acSHans Petter Selasky 	struct mlx5_port_caps	port_caps[MLX5_MAX_PORTS];
674dc7e38acSHans Petter Selasky 	u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
675dc7e38acSHans Petter Selasky 	u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
676ed0cee0bSHans Petter Selasky 	struct {
6775a8145f6SHans Petter Selasky 		u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
6785a8145f6SHans Petter Selasky 		u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
679ed0cee0bSHans Petter Selasky 		u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
680e9dcd831SSlava Shwartsman 		u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
681ed0cee0bSHans Petter Selasky 	} caps;
682b35a986dSHans Petter Selasky 	phys_addr_t		iseg_base;
683dc7e38acSHans Petter Selasky 	struct mlx5_init_seg __iomem *iseg;
684cb4e4a6eSHans Petter Selasky 	enum mlx5_device_state	state;
685a2485fe5SHans Petter Selasky 	/* sync interface state */
686a2485fe5SHans Petter Selasky 	struct mutex		intf_state_mutex;
687a2485fe5SHans Petter Selasky 	unsigned long		intf_state;
688dc7e38acSHans Petter Selasky 	void			(*event) (struct mlx5_core_dev *dev,
689dc7e38acSHans Petter Selasky 					  enum mlx5_dev_event event,
690dc7e38acSHans Petter Selasky 					  unsigned long param);
691dc7e38acSHans Petter Selasky 	struct mlx5_priv	priv;
692dc7e38acSHans Petter Selasky 	struct mlx5_profile	*profile;
693dc7e38acSHans Petter Selasky 	atomic_t		num_qps;
6944b95c665SHans Petter Selasky 	u32			vsc_addr;
695dc7e38acSHans Petter Selasky 	u32			issi;
696dc7e38acSHans Petter Selasky 	struct mlx5_special_contexts special_contexts;
69721dd6527SHans Petter Selasky 	unsigned int module_status[MLX5_MAX_PORTS];
6985a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *root_ns;
6995a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *fdb_root_ns;
7005a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *esw_egress_root_ns;
7015a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *esw_ingress_root_ns;
7025a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *sniffer_rx_root_ns;
7035a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *sniffer_tx_root_ns;
704cb4e4a6eSHans Petter Selasky 	u32 num_q_counter_allocated[MLX5_INTERFACE_NUMBER];
705e808190aSHans Petter Selasky 	struct mlx5_dump_data	*dump_data;
7066ed134c4SHans Petter Selasky 
7076ed134c4SHans Petter Selasky 	struct sysctl_ctx_list	sysctl_ctx;
7086ed134c4SHans Petter Selasky 	int			msix_eqvec;
709*adb6fd50SHans Petter Selasky 	int			pwr_status;
710*adb6fd50SHans Petter Selasky 	int			pwr_value;
711e9dcd831SSlava Shwartsman 
712e9dcd831SSlava Shwartsman 	struct {
713e9dcd831SSlava Shwartsman 		struct mlx5_rsvd_gids	reserved_gids;
714e9dcd831SSlava Shwartsman 		atomic_t		roce_en;
715e9dcd831SSlava Shwartsman 	} roce;
716e9dcd831SSlava Shwartsman #ifdef CONFIG_MLX5_FPGA
717e9dcd831SSlava Shwartsman 	struct mlx5_fpga_device	*fpga;
718e9dcd831SSlava Shwartsman #endif
719dc7e38acSHans Petter Selasky };
720dc7e38acSHans Petter Selasky 
721dc7e38acSHans Petter Selasky enum {
722dc7e38acSHans Petter Selasky 	MLX5_WOL_DISABLE       = 0,
723dc7e38acSHans Petter Selasky 	MLX5_WOL_SECURED_MAGIC = 1 << 1,
724dc7e38acSHans Petter Selasky 	MLX5_WOL_MAGIC         = 1 << 2,
725dc7e38acSHans Petter Selasky 	MLX5_WOL_ARP           = 1 << 3,
726dc7e38acSHans Petter Selasky 	MLX5_WOL_BROADCAST     = 1 << 4,
727dc7e38acSHans Petter Selasky 	MLX5_WOL_MULTICAST     = 1 << 5,
728dc7e38acSHans Petter Selasky 	MLX5_WOL_UNICAST       = 1 << 6,
729dc7e38acSHans Petter Selasky 	MLX5_WOL_PHY_ACTIVITY  = 1 << 7,
730dc7e38acSHans Petter Selasky };
731dc7e38acSHans Petter Selasky 
732dc7e38acSHans Petter Selasky struct mlx5_db {
733dc7e38acSHans Petter Selasky 	__be32			*db;
734dc7e38acSHans Petter Selasky 	union {
735dc7e38acSHans Petter Selasky 		struct mlx5_db_pgdir		*pgdir;
736dc7e38acSHans Petter Selasky 		struct mlx5_ib_user_db_page	*user_page;
737dc7e38acSHans Petter Selasky 	}			u;
738dc7e38acSHans Petter Selasky 	dma_addr_t		dma;
739dc7e38acSHans Petter Selasky 	int			index;
740dc7e38acSHans Petter Selasky };
741dc7e38acSHans Petter Selasky 
742dc7e38acSHans Petter Selasky struct mlx5_net_counters {
743dc7e38acSHans Petter Selasky 	u64	packets;
744dc7e38acSHans Petter Selasky 	u64	octets;
745dc7e38acSHans Petter Selasky };
746dc7e38acSHans Petter Selasky 
747dc7e38acSHans Petter Selasky struct mlx5_ptys_reg {
748cb4e4a6eSHans Petter Selasky 	u8	an_dis_admin;
749cb4e4a6eSHans Petter Selasky 	u8	an_dis_ap;
750dc7e38acSHans Petter Selasky 	u8	local_port;
751dc7e38acSHans Petter Selasky 	u8	proto_mask;
752dc7e38acSHans Petter Selasky 	u32	eth_proto_cap;
753dc7e38acSHans Petter Selasky 	u16	ib_link_width_cap;
754dc7e38acSHans Petter Selasky 	u16	ib_proto_cap;
755dc7e38acSHans Petter Selasky 	u32	eth_proto_admin;
756dc7e38acSHans Petter Selasky 	u16	ib_link_width_admin;
757dc7e38acSHans Petter Selasky 	u16	ib_proto_admin;
758dc7e38acSHans Petter Selasky 	u32	eth_proto_oper;
759dc7e38acSHans Petter Selasky 	u16	ib_link_width_oper;
760dc7e38acSHans Petter Selasky 	u16	ib_proto_oper;
761dc7e38acSHans Petter Selasky 	u32	eth_proto_lp_advertise;
762dc7e38acSHans Petter Selasky };
763dc7e38acSHans Petter Selasky 
764dc7e38acSHans Petter Selasky struct mlx5_pvlc_reg {
765dc7e38acSHans Petter Selasky 	u8	local_port;
766dc7e38acSHans Petter Selasky 	u8	vl_hw_cap;
767dc7e38acSHans Petter Selasky 	u8	vl_admin;
768dc7e38acSHans Petter Selasky 	u8	vl_operational;
769dc7e38acSHans Petter Selasky };
770dc7e38acSHans Petter Selasky 
771dc7e38acSHans Petter Selasky struct mlx5_pmtu_reg {
772dc7e38acSHans Petter Selasky 	u8	local_port;
773dc7e38acSHans Petter Selasky 	u16	max_mtu;
774dc7e38acSHans Petter Selasky 	u16	admin_mtu;
775dc7e38acSHans Petter Selasky 	u16	oper_mtu;
776dc7e38acSHans Petter Selasky };
777dc7e38acSHans Petter Selasky 
778dc7e38acSHans Petter Selasky struct mlx5_vport_counters {
779dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_errors;
780dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmit_errors;
781dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_ib_unicast;
782dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_ib_unicast;
783dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_ib_multicast;
784dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_ib_multicast;
785dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_eth_broadcast;
786dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_eth_broadcast;
787dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_eth_unicast;
788dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_eth_unicast;
789dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_eth_multicast;
790dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_eth_multicast;
791dc7e38acSHans Petter Selasky };
792dc7e38acSHans Petter Selasky 
793dc7e38acSHans Petter Selasky enum {
7941c807f67SHans Petter Selasky 	MLX5_DB_PER_PAGE = MLX5_ADAPTER_PAGE_SIZE / L1_CACHE_BYTES,
795dc7e38acSHans Petter Selasky };
796dc7e38acSHans Petter Selasky 
797cb4e4a6eSHans Petter Selasky struct mlx5_core_dct {
798cb4e4a6eSHans Petter Selasky 	struct mlx5_core_rsc_common	common; /* must be first */
799cb4e4a6eSHans Petter Selasky 	void (*event)(struct mlx5_core_dct *, int);
800cb4e4a6eSHans Petter Selasky 	int			dctn;
801cb4e4a6eSHans Petter Selasky 	struct completion	drained;
802cb4e4a6eSHans Petter Selasky 	struct mlx5_rsc_debug	*dbg;
803cb4e4a6eSHans Petter Selasky 	int			pid;
804cb4e4a6eSHans Petter Selasky };
805cb4e4a6eSHans Petter Selasky 
806dc7e38acSHans Petter Selasky enum {
807dc7e38acSHans Petter Selasky 	MLX5_COMP_EQ_SIZE = 1024,
808dc7e38acSHans Petter Selasky };
809dc7e38acSHans Petter Selasky 
810dc7e38acSHans Petter Selasky enum {
811dc7e38acSHans Petter Selasky 	MLX5_PTYS_IB = 1 << 0,
812dc7e38acSHans Petter Selasky 	MLX5_PTYS_EN = 1 << 2,
813dc7e38acSHans Petter Selasky };
814dc7e38acSHans Petter Selasky 
815dc7e38acSHans Petter Selasky struct mlx5_db_pgdir {
816dc7e38acSHans Petter Selasky 	struct list_head	list;
817dc7e38acSHans Petter Selasky 	DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE);
8181c807f67SHans Petter Selasky 	struct mlx5_fw_page    *fw_page;
819dc7e38acSHans Petter Selasky 	__be32		       *db_page;
820dc7e38acSHans Petter Selasky 	dma_addr_t		db_dma;
821dc7e38acSHans Petter Selasky };
822dc7e38acSHans Petter Selasky 
823dc7e38acSHans Petter Selasky typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
824dc7e38acSHans Petter Selasky 
825dc7e38acSHans Petter Selasky struct mlx5_cmd_work_ent {
826dc7e38acSHans Petter Selasky 	struct mlx5_cmd_msg    *in;
827dc7e38acSHans Petter Selasky 	struct mlx5_cmd_msg    *out;
8281c807f67SHans Petter Selasky 	int			uin_size;
829dc7e38acSHans Petter Selasky 	void		       *uout;
830dc7e38acSHans Petter Selasky 	int			uout_size;
831dc7e38acSHans Petter Selasky 	mlx5_cmd_cbk_t		callback;
83211546d06SHans Petter Selasky         struct delayed_work     cb_timeout_work;
833dc7e38acSHans Petter Selasky 	void		       *context;
834dc7e38acSHans Petter Selasky 	int			idx;
835dc7e38acSHans Petter Selasky 	struct completion	done;
836dc7e38acSHans Petter Selasky 	struct mlx5_cmd        *cmd;
837dc7e38acSHans Petter Selasky 	struct work_struct	work;
838dc7e38acSHans Petter Selasky 	struct mlx5_cmd_layout *lay;
839dc7e38acSHans Petter Selasky 	int			ret;
840dc7e38acSHans Petter Selasky 	int			page_queue;
841dc7e38acSHans Petter Selasky 	u8			status;
842dc7e38acSHans Petter Selasky 	u8			token;
843dc7e38acSHans Petter Selasky 	u64			ts1;
844dc7e38acSHans Petter Selasky 	u64			ts2;
845dc7e38acSHans Petter Selasky 	u16			op;
84630dfc051SHans Petter Selasky 	u8			busy;
847c0902569SHans Petter Selasky 	bool			polling;
848dc7e38acSHans Petter Selasky };
849dc7e38acSHans Petter Selasky 
850dc7e38acSHans Petter Selasky struct mlx5_pas {
851dc7e38acSHans Petter Selasky 	u64	pa;
852dc7e38acSHans Petter Selasky 	u8	log_sz;
853dc7e38acSHans Petter Selasky };
854dc7e38acSHans Petter Selasky 
8554b109912SHans Petter Selasky enum port_state_policy {
8564b109912SHans Petter Selasky 	MLX5_POLICY_DOWN        = 0,
8574b109912SHans Petter Selasky 	MLX5_POLICY_UP          = 1,
8584b109912SHans Petter Selasky 	MLX5_POLICY_FOLLOW      = 2,
8594b109912SHans Petter Selasky 	MLX5_POLICY_INVALID     = 0xffffffff
8604b109912SHans Petter Selasky };
8614b109912SHans Petter Selasky 
8621c807f67SHans Petter Selasky static inline void *
8631c807f67SHans Petter Selasky mlx5_buf_offset(struct mlx5_buf *buf, int offset)
864dc7e38acSHans Petter Selasky {
8651c807f67SHans Petter Selasky 	return ((char *)buf->direct.buf + offset);
866dc7e38acSHans Petter Selasky }
867dc7e38acSHans Petter Selasky 
868dc7e38acSHans Petter Selasky 
869dc7e38acSHans Petter Selasky extern struct workqueue_struct *mlx5_core_wq;
870dc7e38acSHans Petter Selasky 
871dc7e38acSHans Petter Selasky #define STRUCT_FIELD(header, field) \
872dc7e38acSHans Petter Selasky 	.struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field),      \
873dc7e38acSHans Petter Selasky 	.struct_size_bytes   = sizeof((struct ib_unpacked_ ## header *)0)->field
874dc7e38acSHans Petter Selasky 
875dc7e38acSHans Petter Selasky static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
876dc7e38acSHans Petter Selasky {
877dc7e38acSHans Petter Selasky 	return pci_get_drvdata(pdev);
878dc7e38acSHans Petter Selasky }
879dc7e38acSHans Petter Selasky 
880dc7e38acSHans Petter Selasky extern struct dentry *mlx5_debugfs_root;
881dc7e38acSHans Petter Selasky 
882dc7e38acSHans Petter Selasky static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
883dc7e38acSHans Petter Selasky {
884dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->fw_rev) & 0xffff;
885dc7e38acSHans Petter Selasky }
886dc7e38acSHans Petter Selasky 
887dc7e38acSHans Petter Selasky static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
888dc7e38acSHans Petter Selasky {
889dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->fw_rev) >> 16;
890dc7e38acSHans Petter Selasky }
891dc7e38acSHans Petter Selasky 
892dc7e38acSHans Petter Selasky static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
893dc7e38acSHans Petter Selasky {
894dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
895dc7e38acSHans Petter Selasky }
896dc7e38acSHans Petter Selasky 
897dc7e38acSHans Petter Selasky static inline u16 cmdif_rev_get(struct mlx5_core_dev *dev)
898dc7e38acSHans Petter Selasky {
899dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
900dc7e38acSHans Petter Selasky }
901dc7e38acSHans Petter Selasky 
902dc7e38acSHans Petter Selasky static inline int mlx5_get_gid_table_len(u16 param)
903dc7e38acSHans Petter Selasky {
904dc7e38acSHans Petter Selasky 	if (param > 4) {
905dc7e38acSHans Petter Selasky 		printf("M4_CORE_DRV_NAME: WARN: ""gid table length is zero\n");
906dc7e38acSHans Petter Selasky 		return 0;
907dc7e38acSHans Petter Selasky 	}
908dc7e38acSHans Petter Selasky 
909dc7e38acSHans Petter Selasky 	return 8 * (1 << param);
910dc7e38acSHans Petter Selasky }
911dc7e38acSHans Petter Selasky 
912dc7e38acSHans Petter Selasky static inline void *mlx5_vzalloc(unsigned long size)
913dc7e38acSHans Petter Selasky {
914dc7e38acSHans Petter Selasky 	void *rtn;
915dc7e38acSHans Petter Selasky 
916dc7e38acSHans Petter Selasky 	rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
917dc7e38acSHans Petter Selasky 	return rtn;
918dc7e38acSHans Petter Selasky }
919dc7e38acSHans Petter Selasky 
920cb4e4a6eSHans Petter Selasky static inline void *mlx5_vmalloc(unsigned long size)
921dc7e38acSHans Petter Selasky {
922cb4e4a6eSHans Petter Selasky 	void *rtn;
923cb4e4a6eSHans Petter Selasky 
924cb4e4a6eSHans Petter Selasky 	rtn = kmalloc(size, GFP_KERNEL | __GFP_NOWARN);
925cb4e4a6eSHans Petter Selasky 	if (!rtn)
926cb4e4a6eSHans Petter Selasky 		rtn = vmalloc(size);
927cb4e4a6eSHans Petter Selasky 	return rtn;
928dc7e38acSHans Petter Selasky }
929dc7e38acSHans Petter Selasky 
9304b109912SHans Petter Selasky static inline u32 mlx5_base_mkey(const u32 key)
9314b109912SHans Petter Selasky {
9324b109912SHans Petter Selasky 	return key & 0xffffff00u;
9334b109912SHans Petter Selasky }
9344b109912SHans Petter Selasky 
935dc7e38acSHans Petter Selasky int mlx5_cmd_init(struct mlx5_core_dev *dev);
936dc7e38acSHans Petter Selasky void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
937dc7e38acSHans Petter Selasky void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
938dc7e38acSHans Petter Selasky void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
939788333d9SHans Petter Selasky void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
940788333d9SHans Petter Selasky int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
941dc7e38acSHans Petter Selasky int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
942dc7e38acSHans Petter Selasky 		  int out_size);
943dc7e38acSHans Petter Selasky int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
944dc7e38acSHans Petter Selasky 		     void *out, int out_size, mlx5_cmd_cbk_t callback,
945dc7e38acSHans Petter Selasky 		     void *context);
946c0902569SHans Petter Selasky int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
947c0902569SHans Petter Selasky 			  void *out, int out_size);
948dc7e38acSHans Petter Selasky int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
949dc7e38acSHans Petter Selasky int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
950dc7e38acSHans Petter Selasky int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
951dc7e38acSHans Petter Selasky int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
952dc7e38acSHans Petter Selasky int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
953dc7e38acSHans Petter Selasky void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
954a2485fe5SHans Petter Selasky void mlx5_health_cleanup(struct mlx5_core_dev *dev);
955a2485fe5SHans Petter Selasky int mlx5_health_init(struct mlx5_core_dev *dev);
956dc7e38acSHans Petter Selasky void mlx5_start_health_poll(struct mlx5_core_dev *dev);
9572119f825SSlava Shwartsman void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
958ca551594SHans Petter Selasky void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
959519774eaSHans Petter Selasky void mlx5_drain_health_recovery(struct mlx5_core_dev *dev);
9604bb7662bSHans Petter Selasky void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
961*adb6fd50SHans Petter Selasky void mlx5_trigger_health_watchdog(struct mlx5_core_dev *dev);
9621c807f67SHans Petter Selasky 
9631c807f67SHans Petter Selasky #define	mlx5_buf_alloc_node(dev, size, direct, buf, node) \
9641c807f67SHans Petter Selasky 	mlx5_buf_alloc(dev, size, direct, buf)
965dc7e38acSHans Petter Selasky int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, int max_direct,
966dc7e38acSHans Petter Selasky 		   struct mlx5_buf *buf);
967dc7e38acSHans Petter Selasky void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
968dc7e38acSHans Petter Selasky int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
969788333d9SHans Petter Selasky 			 struct mlx5_srq_attr *in);
970dc7e38acSHans Petter Selasky int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
971dc7e38acSHans Petter Selasky int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
972788333d9SHans Petter Selasky 			struct mlx5_srq_attr *out);
973dc7e38acSHans Petter Selasky int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
974dc7e38acSHans Petter Selasky int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
975dc7e38acSHans Petter Selasky 		      u16 lwm, int is_srq);
976dc7e38acSHans Petter Selasky void mlx5_init_mr_table(struct mlx5_core_dev *dev);
977dc7e38acSHans Petter Selasky void mlx5_cleanup_mr_table(struct mlx5_core_dev *dev);
978788333d9SHans Petter Selasky int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
979788333d9SHans Petter Selasky 			     struct mlx5_core_mr *mkey,
980788333d9SHans Petter Selasky 			     u32 *in, int inlen,
981788333d9SHans Petter Selasky 			     u32 *out, int outlen,
982788333d9SHans Petter Selasky 			     mlx5_cmd_cbk_t callback, void *context);
983788333d9SHans Petter Selasky int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
984788333d9SHans Petter Selasky 			  struct mlx5_core_mr *mr,
985788333d9SHans Petter Selasky 			  u32 *in, int inlen);
986788333d9SHans Petter Selasky int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey);
987788333d9SHans Petter Selasky int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey,
988788333d9SHans Petter Selasky 			 u32 *out, int outlen);
989dc7e38acSHans Petter Selasky int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr,
990dc7e38acSHans Petter Selasky 			     u32 *mkey);
991dc7e38acSHans Petter Selasky int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
992dc7e38acSHans Petter Selasky int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
993500d0c40SHans Petter Selasky int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
994dc7e38acSHans Petter Selasky 		      u16 opmod, u8 port);
9951c807f67SHans Petter Selasky void mlx5_fwp_flush(struct mlx5_fw_page *fwp);
9961c807f67SHans Petter Selasky void mlx5_fwp_invalidate(struct mlx5_fw_page *fwp);
9971c807f67SHans Petter Selasky struct mlx5_fw_page *mlx5_fwp_alloc(struct mlx5_core_dev *dev, gfp_t flags, unsigned num);
9981c807f67SHans Petter Selasky void mlx5_fwp_free(struct mlx5_fw_page *fwp);
9991c807f67SHans Petter Selasky u64 mlx5_fwp_get_dma(struct mlx5_fw_page *fwp, size_t offset);
10001c807f67SHans Petter Selasky void *mlx5_fwp_get_virt(struct mlx5_fw_page *fwp, size_t offset);
1001dc7e38acSHans Petter Selasky void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
1002dc7e38acSHans Petter Selasky void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
1003dc7e38acSHans Petter Selasky int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
1004dc7e38acSHans Petter Selasky void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
1005dc7e38acSHans Petter Selasky void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
1006dc7e38acSHans Petter Selasky 				 s32 npages);
1007dc7e38acSHans Petter Selasky int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
1008dc7e38acSHans Petter Selasky int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
100944a03e91SHans Petter Selasky s64 mlx5_wait_for_reclaim_vfs_pages(struct mlx5_core_dev *dev);
1010dc7e38acSHans Petter Selasky void mlx5_register_debugfs(void);
1011dc7e38acSHans Petter Selasky void mlx5_unregister_debugfs(void);
1012dc7e38acSHans Petter Selasky int mlx5_eq_init(struct mlx5_core_dev *dev);
1013dc7e38acSHans Petter Selasky void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
1014dc7e38acSHans Petter Selasky void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
1015dc7e38acSHans Petter Selasky void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
1016dc7e38acSHans Petter Selasky void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
1017dc7e38acSHans Petter Selasky void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
1018dc7e38acSHans Petter Selasky struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
1019721a1a6aSSlava Shwartsman void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vector, enum mlx5_cmd_mode mode);
1020dc7e38acSHans Petter Selasky void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
1021dc7e38acSHans Petter Selasky int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
1022dc7e38acSHans Petter Selasky 		       int nent, u64 mask, const char *name, struct mlx5_uar *uar);
1023dc7e38acSHans Petter Selasky int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1024dc7e38acSHans Petter Selasky int mlx5_start_eqs(struct mlx5_core_dev *dev);
1025dc7e38acSHans Petter Selasky int mlx5_stop_eqs(struct mlx5_core_dev *dev);
1026dc7e38acSHans Petter Selasky int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, int *irqn);
1027dc7e38acSHans Petter Selasky int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1028dc7e38acSHans Petter Selasky int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1029cb4e4a6eSHans Petter Selasky int mlx5_core_set_dc_cnak_trace(struct mlx5_core_dev *dev, int enable,
1030cb4e4a6eSHans Petter Selasky 				u64 addr);
1031dc7e38acSHans Petter Selasky 
1032dc7e38acSHans Petter Selasky int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1033dc7e38acSHans Petter Selasky void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1034dc7e38acSHans Petter Selasky int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1035dc7e38acSHans Petter Selasky 			 int size_in, void *data_out, int size_out,
1036dc7e38acSHans Petter Selasky 			 u16 reg_num, int arg, int write);
1037dc7e38acSHans Petter Selasky 
1038cb4e4a6eSHans Petter Selasky void mlx5_toggle_port_link(struct mlx5_core_dev *dev);
1039dc7e38acSHans Petter Selasky 
1040dc7e38acSHans Petter Selasky int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1041dc7e38acSHans Petter Selasky void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1042dc7e38acSHans Petter Selasky int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
1043788333d9SHans Petter Selasky 		       u32 *out, int outlen);
1044dc7e38acSHans Petter Selasky int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1045dc7e38acSHans Petter Selasky void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1046dc7e38acSHans Petter Selasky int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1047dc7e38acSHans Petter Selasky void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1048dc7e38acSHans Petter Selasky int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
1049dc7e38acSHans Petter Selasky int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1050dc7e38acSHans Petter Selasky 		       int node);
1051dc7e38acSHans Petter Selasky void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1052dc7e38acSHans Petter Selasky 
1053dc7e38acSHans Petter Selasky const char *mlx5_command_str(int command);
1054dc7e38acSHans Petter Selasky int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1055dc7e38acSHans Petter Selasky void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
1056dc7e38acSHans Petter Selasky int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1057dc7e38acSHans Petter Selasky 			 int npsvs, u32 *sig_index);
1058dc7e38acSHans Petter Selasky int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1059dc7e38acSHans Petter Selasky void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
1060dc7e38acSHans Petter Selasky u8 mlx5_is_wol_supported(struct mlx5_core_dev *dev);
1061dc7e38acSHans Petter Selasky int mlx5_set_wol(struct mlx5_core_dev *dev, u8 wol_mode);
106227c29bc4SHans Petter Selasky int mlx5_set_dropless_mode(struct mlx5_core_dev *dev, u16 timeout);
106327c29bc4SHans Petter Selasky int mlx5_query_dropless_mode(struct mlx5_core_dev *dev, u16 *timeout);
1064dc7e38acSHans Petter Selasky int mlx5_query_wol(struct mlx5_core_dev *dev, u8 *wol_mode);
1065dc7e38acSHans Petter Selasky int mlx5_core_access_pvlc(struct mlx5_core_dev *dev,
1066dc7e38acSHans Petter Selasky 			  struct mlx5_pvlc_reg *pvlc, int write);
1067dc7e38acSHans Petter Selasky int mlx5_core_access_ptys(struct mlx5_core_dev *dev,
1068dc7e38acSHans Petter Selasky 			  struct mlx5_ptys_reg *ptys, int write);
1069dc7e38acSHans Petter Selasky int mlx5_core_access_pmtu(struct mlx5_core_dev *dev,
1070dc7e38acSHans Petter Selasky 			  struct mlx5_pmtu_reg *pmtu, int write);
1071dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_add(struct mlx5_core_dev *dev, u16 port);
1072dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_delete(struct mlx5_core_dev *dev, u16 port);
1073dc7e38acSHans Petter Selasky int mlx5_query_port_cong_status(struct mlx5_core_dev *mdev, int protocol,
1074dc7e38acSHans Petter Selasky 				int priority, int *is_enable);
1075dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_status(struct mlx5_core_dev *mdev, int protocol,
1076dc7e38acSHans Petter Selasky 				 int priority, int enable);
1077dc7e38acSHans Petter Selasky int mlx5_query_port_cong_params(struct mlx5_core_dev *mdev, int protocol,
1078dc7e38acSHans Petter Selasky 				void *out, int out_size);
1079dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_params(struct mlx5_core_dev *mdev,
1080dc7e38acSHans Petter Selasky 				 void *in, int in_size);
1081dc7e38acSHans Petter Selasky int mlx5_query_port_cong_statistics(struct mlx5_core_dev *mdev, int clear,
1082dc7e38acSHans Petter Selasky 				    void *out, int out_size);
1083cb022443SHans Petter Selasky int mlx5_set_diagnostic_params(struct mlx5_core_dev *mdev, void *in,
1084cb022443SHans Petter Selasky 			       int in_size);
1085cb022443SHans Petter Selasky int mlx5_query_diagnostic_counters(struct mlx5_core_dev *mdev,
1086cb022443SHans Petter Selasky 				   u8 num_of_samples, u16 sample_index,
1087cb022443SHans Petter Selasky 				   void *out, int out_size);
10884b95c665SHans Petter Selasky int mlx5_vsc_find_cap(struct mlx5_core_dev *mdev);
10894b95c665SHans Petter Selasky int mlx5_vsc_lock(struct mlx5_core_dev *mdev);
10904b95c665SHans Petter Selasky void mlx5_vsc_unlock(struct mlx5_core_dev *mdev);
10914b95c665SHans Petter Selasky int mlx5_vsc_set_space(struct mlx5_core_dev *mdev, u16 space);
1092b575d8c8SHans Petter Selasky int mlx5_vsc_write(struct mlx5_core_dev *mdev, u32 addr, const u32 *data);
10934b95c665SHans Petter Selasky int mlx5_vsc_read(struct mlx5_core_dev *mdev, u32 addr, u32 *data);
1094b575d8c8SHans Petter Selasky int mlx5_vsc_lock_addr_space(struct mlx5_core_dev *mdev, u32 addr);
1095b575d8c8SHans Petter Selasky int mlx5_vsc_unlock_addr_space(struct mlx5_core_dev *mdev, u32 addr);
1096*adb6fd50SHans Petter Selasky int mlx5_pci_read_power_status(struct mlx5_core_dev *mdev,
1097*adb6fd50SHans Petter Selasky 			       u16 *p_power, u8 *p_status);
1098b575d8c8SHans Petter Selasky 
1099dc7e38acSHans Petter Selasky static inline u32 mlx5_mkey_to_idx(u32 mkey)
1100dc7e38acSHans Petter Selasky {
1101dc7e38acSHans Petter Selasky 	return mkey >> 8;
1102dc7e38acSHans Petter Selasky }
1103dc7e38acSHans Petter Selasky 
1104dc7e38acSHans Petter Selasky static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1105dc7e38acSHans Petter Selasky {
1106dc7e38acSHans Petter Selasky 	return mkey_idx << 8;
1107dc7e38acSHans Petter Selasky }
1108dc7e38acSHans Petter Selasky 
1109dc7e38acSHans Petter Selasky static inline u8 mlx5_mkey_variant(u32 mkey)
1110dc7e38acSHans Petter Selasky {
1111dc7e38acSHans Petter Selasky 	return mkey & 0xff;
1112dc7e38acSHans Petter Selasky }
1113dc7e38acSHans Petter Selasky 
1114dc7e38acSHans Petter Selasky enum {
1115dc7e38acSHans Petter Selasky 	MLX5_PROF_MASK_QP_SIZE		= (u64)1 << 0,
1116dc7e38acSHans Petter Selasky 	MLX5_PROF_MASK_MR_CACHE		= (u64)1 << 1,
1117dc7e38acSHans Petter Selasky };
1118dc7e38acSHans Petter Selasky 
1119dc7e38acSHans Petter Selasky enum {
1120cb4e4a6eSHans Petter Selasky 	MAX_MR_CACHE_ENTRIES    = 15,
1121dc7e38acSHans Petter Selasky };
1122dc7e38acSHans Petter Selasky 
1123dc7e38acSHans Petter Selasky struct mlx5_interface {
1124dc7e38acSHans Petter Selasky 	void *			(*add)(struct mlx5_core_dev *dev);
1125dc7e38acSHans Petter Selasky 	void			(*remove)(struct mlx5_core_dev *dev, void *context);
1126dc7e38acSHans Petter Selasky 	void			(*event)(struct mlx5_core_dev *dev, void *context,
1127dc7e38acSHans Petter Selasky 					 enum mlx5_dev_event event, unsigned long param);
1128dc7e38acSHans Petter Selasky 	void *                  (*get_dev)(void *context);
1129dc7e38acSHans Petter Selasky 	int			protocol;
1130dc7e38acSHans Petter Selasky 	struct list_head	list;
1131dc7e38acSHans Petter Selasky };
1132dc7e38acSHans Petter Selasky 
1133dc7e38acSHans Petter Selasky void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
1134dc7e38acSHans Petter Selasky int mlx5_register_interface(struct mlx5_interface *intf);
1135dc7e38acSHans Petter Selasky void mlx5_unregister_interface(struct mlx5_interface *intf);
1136dc7e38acSHans Petter Selasky 
1137e9dcd831SSlava Shwartsman unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1138e9dcd831SSlava Shwartsman int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1139e9dcd831SSlava Shwartsman     u8 roce_version, u8 roce_l3_type, const u8 *gid,
1140e9dcd831SSlava Shwartsman     const u8 *mac, bool vlan, u16 vlan_id);
1141e9dcd831SSlava Shwartsman 
1142dc7e38acSHans Petter Selasky struct mlx5_profile {
1143dc7e38acSHans Petter Selasky 	u64	mask;
1144dc7e38acSHans Petter Selasky 	u8	log_max_qp;
1145dc7e38acSHans Petter Selasky 	struct {
1146dc7e38acSHans Petter Selasky 		int	size;
1147dc7e38acSHans Petter Selasky 		int	limit;
1148dc7e38acSHans Petter Selasky 	} mr_cache[MAX_MR_CACHE_ENTRIES];
1149dc7e38acSHans Petter Selasky };
1150dc7e38acSHans Petter Selasky 
1151cb4e4a6eSHans Petter Selasky enum {
1152cb4e4a6eSHans Petter Selasky 	MLX5_PCI_DEV_IS_VF		= 1 << 0,
1153cb4e4a6eSHans Petter Selasky };
1154cb4e4a6eSHans Petter Selasky 
1155a2485fe5SHans Petter Selasky enum {
1156a2485fe5SHans Petter Selasky 	MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1157a2485fe5SHans Petter Selasky };
1158a2485fe5SHans Petter Selasky 
1159cb4e4a6eSHans Petter Selasky static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1160cb4e4a6eSHans Petter Selasky {
1161cb4e4a6eSHans Petter Selasky 	return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1162cb4e4a6eSHans Petter Selasky }
116338535d6cSHans Petter Selasky #ifdef RATELIMIT
116438535d6cSHans Petter Selasky int mlx5_init_rl_table(struct mlx5_core_dev *dev);
116538535d6cSHans Petter Selasky void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
116638535d6cSHans Petter Selasky int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst, u16 *index);
116738535d6cSHans Petter Selasky void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst);
116838535d6cSHans Petter Selasky bool mlx5_rl_is_in_range(const struct mlx5_core_dev *dev, u32 rate, u32 burst);
116938535d6cSHans Petter Selasky 
117038535d6cSHans Petter Selasky static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
117138535d6cSHans Petter Selasky {
117238535d6cSHans Petter Selasky 	return !!(dev->priv.rl_table.max_size);
117338535d6cSHans Petter Selasky }
117438535d6cSHans Petter Selasky #endif
1175dc7e38acSHans Petter Selasky 
1176dc7e38acSHans Petter Selasky #endif /* MLX5_DRIVER_H */
1177