1dc7e38acSHans Petter Selasky /*- 240218d73SHans Petter Selasky * Copyright (c) 2013-2019, Mellanox Technologies, Ltd. All rights reserved. 3dc7e38acSHans Petter Selasky * 4dc7e38acSHans Petter Selasky * Redistribution and use in source and binary forms, with or without 5dc7e38acSHans Petter Selasky * modification, are permitted provided that the following conditions 6dc7e38acSHans Petter Selasky * are met: 7dc7e38acSHans Petter Selasky * 1. Redistributions of source code must retain the above copyright 8dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer. 9dc7e38acSHans Petter Selasky * 2. Redistributions in binary form must reproduce the above copyright 10dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer in the 11dc7e38acSHans Petter Selasky * documentation and/or other materials provided with the distribution. 12dc7e38acSHans Petter Selasky * 13dc7e38acSHans Petter Selasky * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND 14dc7e38acSHans Petter Selasky * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 15dc7e38acSHans Petter Selasky * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 16dc7e38acSHans Petter Selasky * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 17dc7e38acSHans Petter Selasky * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 18dc7e38acSHans Petter Selasky * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 19dc7e38acSHans Petter Selasky * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 20dc7e38acSHans Petter Selasky * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 21dc7e38acSHans Petter Selasky * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 22dc7e38acSHans Petter Selasky * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 23dc7e38acSHans Petter Selasky * SUCH DAMAGE. 24dc7e38acSHans Petter Selasky * 25dc7e38acSHans Petter Selasky * $FreeBSD$ 26dc7e38acSHans Petter Selasky */ 27dc7e38acSHans Petter Selasky 28dc7e38acSHans Petter Selasky #ifndef MLX5_DRIVER_H 29dc7e38acSHans Petter Selasky #define MLX5_DRIVER_H 30dc7e38acSHans Petter Selasky 3138535d6cSHans Petter Selasky #include "opt_ratelimit.h" 3238535d6cSHans Petter Selasky 33dc7e38acSHans Petter Selasky #include <linux/kernel.h> 34dc7e38acSHans Petter Selasky #include <linux/completion.h> 35dc7e38acSHans Petter Selasky #include <linux/pci.h> 36dc7e38acSHans Petter Selasky #include <linux/cache.h> 37dc7e38acSHans Petter Selasky #include <linux/rbtree.h> 3876a5241fSHans Petter Selasky #include <linux/if_ether.h> 39dc7e38acSHans Petter Selasky #include <linux/semaphore.h> 40dc7e38acSHans Petter Selasky #include <linux/slab.h> 41dc7e38acSHans Petter Selasky #include <linux/vmalloc.h> 42dc7e38acSHans Petter Selasky #include <linux/radix-tree.h> 43e9dcd831SSlava Shwartsman #include <linux/idr.h> 44dc7e38acSHans Petter Selasky 45dc7e38acSHans Petter Selasky #include <dev/mlx5/device.h> 46dc7e38acSHans Petter Selasky #include <dev/mlx5/doorbell.h> 47788333d9SHans Petter Selasky #include <dev/mlx5/srq.h> 48dc7e38acSHans Petter Selasky 49cb4e4a6eSHans Petter Selasky #define MLX5_QCOUNTER_SETS_NETDEV 64 5044a03e91SHans Petter Selasky #define MLX5_MAX_NUMBER_OF_VFS 128 51cb4e4a6eSHans Petter Selasky 52dc7e38acSHans Petter Selasky enum { 53dc7e38acSHans Petter Selasky MLX5_BOARD_ID_LEN = 64, 54dc7e38acSHans Petter Selasky MLX5_MAX_NAME_LEN = 16, 55dc7e38acSHans Petter Selasky }; 56dc7e38acSHans Petter Selasky 57dc7e38acSHans Petter Selasky enum { 58*4f227510SHans Petter Selasky MLX5_CMD_TIMEOUT_MSEC = 60 * 1000, 59dc7e38acSHans Petter Selasky MLX5_CMD_WQ_MAX_NAME = 32, 60dc7e38acSHans Petter Selasky }; 61dc7e38acSHans Petter Selasky 62dc7e38acSHans Petter Selasky enum { 63dc7e38acSHans Petter Selasky CMD_OWNER_SW = 0x0, 64dc7e38acSHans Petter Selasky CMD_OWNER_HW = 0x1, 65dc7e38acSHans Petter Selasky CMD_STATUS_SUCCESS = 0, 66dc7e38acSHans Petter Selasky }; 67dc7e38acSHans Petter Selasky 68dc7e38acSHans Petter Selasky enum mlx5_sqp_t { 69dc7e38acSHans Petter Selasky MLX5_SQP_SMI = 0, 70dc7e38acSHans Petter Selasky MLX5_SQP_GSI = 1, 71dc7e38acSHans Petter Selasky MLX5_SQP_IEEE_1588 = 2, 72dc7e38acSHans Petter Selasky MLX5_SQP_SNIFFER = 3, 73dc7e38acSHans Petter Selasky MLX5_SQP_SYNC_UMR = 4, 74dc7e38acSHans Petter Selasky }; 75dc7e38acSHans Petter Selasky 76dc7e38acSHans Petter Selasky enum { 77dc7e38acSHans Petter Selasky MLX5_MAX_PORTS = 2, 78dc7e38acSHans Petter Selasky }; 79dc7e38acSHans Petter Selasky 80dc7e38acSHans Petter Selasky enum { 81dc7e38acSHans Petter Selasky MLX5_EQ_VEC_PAGES = 0, 82dc7e38acSHans Petter Selasky MLX5_EQ_VEC_CMD = 1, 83dc7e38acSHans Petter Selasky MLX5_EQ_VEC_ASYNC = 2, 84dc7e38acSHans Petter Selasky MLX5_EQ_VEC_COMP_BASE, 85dc7e38acSHans Petter Selasky }; 86dc7e38acSHans Petter Selasky 87dc7e38acSHans Petter Selasky enum { 88dc7e38acSHans Petter Selasky MLX5_MAX_IRQ_NAME = 32 89dc7e38acSHans Petter Selasky }; 90dc7e38acSHans Petter Selasky 91dc7e38acSHans Petter Selasky enum { 92cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_OFF = 16, 93cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_NONE = 0 << MLX5_ATOMIC_MODE_OFF, 94cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_IB_COMP = 1 << MLX5_ATOMIC_MODE_OFF, 95cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_CX = 2 << MLX5_ATOMIC_MODE_OFF, 96cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_8B = 3 << MLX5_ATOMIC_MODE_OFF, 97cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_16B = 4 << MLX5_ATOMIC_MODE_OFF, 98cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_32B = 5 << MLX5_ATOMIC_MODE_OFF, 99cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_64B = 6 << MLX5_ATOMIC_MODE_OFF, 100cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_128B = 7 << MLX5_ATOMIC_MODE_OFF, 101cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_256B = 8 << MLX5_ATOMIC_MODE_OFF, 102cb4e4a6eSHans Petter Selasky }; 103cb4e4a6eSHans Petter Selasky 104cb4e4a6eSHans Petter Selasky enum { 105cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_OFF = 20, 106cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_NONE = 0 << MLX5_ATOMIC_MODE_DCT_OFF, 107cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_IB_COMP = 1 << MLX5_ATOMIC_MODE_DCT_OFF, 108cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_CX = 2 << MLX5_ATOMIC_MODE_DCT_OFF, 109cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_8B = 3 << MLX5_ATOMIC_MODE_DCT_OFF, 110cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_16B = 4 << MLX5_ATOMIC_MODE_DCT_OFF, 111cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_32B = 5 << MLX5_ATOMIC_MODE_DCT_OFF, 112cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_64B = 6 << MLX5_ATOMIC_MODE_DCT_OFF, 113cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_128B = 7 << MLX5_ATOMIC_MODE_DCT_OFF, 114cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_256B = 8 << MLX5_ATOMIC_MODE_DCT_OFF, 115cb4e4a6eSHans Petter Selasky }; 116cb4e4a6eSHans Petter Selasky 117cb4e4a6eSHans Petter Selasky enum { 118cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0, 119cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1, 120cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_MASKED_CMP_SWAP = 1 << 2, 121cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_MASKED_FETCH_ADD = 1 << 3, 122dc7e38acSHans Petter Selasky }; 123dc7e38acSHans Petter Selasky 124dc7e38acSHans Petter Selasky enum { 125ed0cee0bSHans Petter Selasky MLX5_REG_QPTS = 0x4002, 126dc7e38acSHans Petter Selasky MLX5_REG_QETCR = 0x4005, 127dc7e38acSHans Petter Selasky MLX5_REG_QPDP = 0x4007, 128dc7e38acSHans Petter Selasky MLX5_REG_QTCT = 0x400A, 129ed0cee0bSHans Petter Selasky MLX5_REG_QPDPM = 0x4013, 130cb022443SHans Petter Selasky MLX5_REG_QHLL = 0x4016, 131ed0cee0bSHans Petter Selasky MLX5_REG_QCAM = 0x4019, 132cb4e4a6eSHans Petter Selasky MLX5_REG_DCBX_PARAM = 0x4020, 133cb4e4a6eSHans Petter Selasky MLX5_REG_DCBX_APP = 0x4021, 134dc7e38acSHans Petter Selasky MLX5_REG_PCAP = 0x5001, 135e9dcd831SSlava Shwartsman MLX5_REG_FPGA_CAP = 0x4022, 136e9dcd831SSlava Shwartsman MLX5_REG_FPGA_CTRL = 0x4023, 137e9dcd831SSlava Shwartsman MLX5_REG_FPGA_ACCESS_REG = 0x4024, 138e9dcd831SSlava Shwartsman MLX5_REG_FPGA_SHELL_CNTR = 0x4025, 139dc7e38acSHans Petter Selasky MLX5_REG_PMTU = 0x5003, 140dc7e38acSHans Petter Selasky MLX5_REG_PTYS = 0x5004, 141dc7e38acSHans Petter Selasky MLX5_REG_PAOS = 0x5006, 142dc7e38acSHans Petter Selasky MLX5_REG_PFCC = 0x5007, 143dc7e38acSHans Petter Selasky MLX5_REG_PPCNT = 0x5008, 144dc7e38acSHans Petter Selasky MLX5_REG_PMAOS = 0x5012, 145dc7e38acSHans Petter Selasky MLX5_REG_PUDE = 0x5009, 146dc7e38acSHans Petter Selasky MLX5_REG_PPTB = 0x500B, 147dc7e38acSHans Petter Selasky MLX5_REG_PBMC = 0x500C, 148dc7e38acSHans Petter Selasky MLX5_REG_PMPE = 0x5010, 149dc7e38acSHans Petter Selasky MLX5_REG_PELC = 0x500e, 150dc7e38acSHans Petter Selasky MLX5_REG_PVLC = 0x500f, 151dc7e38acSHans Petter Selasky MLX5_REG_PMLP = 0x5002, 152ae73b041SHans Petter Selasky MLX5_REG_PCAM = 0x507f, 153dc7e38acSHans Petter Selasky MLX5_REG_NODE_DESC = 0x6001, 154dc7e38acSHans Petter Selasky MLX5_REG_HOST_ENDIANNESS = 0x7004, 155085b35bbSSlava Shwartsman MLX5_REG_MTMP = 0x900a, 156dc7e38acSHans Petter Selasky MLX5_REG_MCIA = 0x9014, 157939c79a2SHans Petter Selasky MLX5_REG_MFRL = 0x9028, 158cb4e4a6eSHans Petter Selasky MLX5_REG_MPCNT = 0x9051, 159d5d52dd7SHans Petter Selasky MLX5_REG_MCQI = 0x9061, 160d5d52dd7SHans Petter Selasky MLX5_REG_MCC = 0x9062, 161d5d52dd7SHans Petter Selasky MLX5_REG_MCDA = 0x9063, 162ae73b041SHans Petter Selasky MLX5_REG_MCAM = 0x907f, 163dc7e38acSHans Petter Selasky }; 164dc7e38acSHans Petter Selasky 165dc7e38acSHans Petter Selasky enum dbg_rsc_type { 166dc7e38acSHans Petter Selasky MLX5_DBG_RSC_QP, 167dc7e38acSHans Petter Selasky MLX5_DBG_RSC_EQ, 168dc7e38acSHans Petter Selasky MLX5_DBG_RSC_CQ, 169dc7e38acSHans Petter Selasky }; 170dc7e38acSHans Petter Selasky 171cb4e4a6eSHans Petter Selasky enum { 172cb4e4a6eSHans Petter Selasky MLX5_INTERFACE_PROTOCOL_IB = 0, 173cb4e4a6eSHans Petter Selasky MLX5_INTERFACE_PROTOCOL_ETH = 1, 174cb4e4a6eSHans Petter Selasky MLX5_INTERFACE_NUMBER = 2, 175cb4e4a6eSHans Petter Selasky }; 176cb4e4a6eSHans Petter Selasky 177dc7e38acSHans Petter Selasky struct mlx5_field_desc { 178dc7e38acSHans Petter Selasky struct dentry *dent; 179dc7e38acSHans Petter Selasky int i; 180dc7e38acSHans Petter Selasky }; 181dc7e38acSHans Petter Selasky 182dc7e38acSHans Petter Selasky struct mlx5_rsc_debug { 183dc7e38acSHans Petter Selasky struct mlx5_core_dev *dev; 184dc7e38acSHans Petter Selasky void *object; 185dc7e38acSHans Petter Selasky enum dbg_rsc_type type; 186dc7e38acSHans Petter Selasky struct dentry *root; 187dc7e38acSHans Petter Selasky struct mlx5_field_desc fields[0]; 188dc7e38acSHans Petter Selasky }; 189dc7e38acSHans Petter Selasky 190dc7e38acSHans Petter Selasky enum mlx5_dev_event { 191dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_SYS_ERROR, 192dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_UP, 193dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_DOWN, 194dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_INITIALIZED, 195dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_LID_CHANGE, 196dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PKEY_CHANGE, 197dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_GUID_CHANGE, 198dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_CLIENT_REREG, 199dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_VPORT_CHANGE, 200cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_ERROR_STATE_DCBX, 201cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_REMOTE_CONFIG_CHANGE, 202cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_LOCAL_OPER_CHANGE, 203cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_REMOTE_CONFIG_APPLICATION_PRIORITY_CHANGE, 204dc7e38acSHans Petter Selasky }; 205dc7e38acSHans Petter Selasky 206dc7e38acSHans Petter Selasky enum mlx5_port_status { 207dc7e38acSHans Petter Selasky MLX5_PORT_UP = 1 << 0, 208dc7e38acSHans Petter Selasky MLX5_PORT_DOWN = 1 << 1, 209dc7e38acSHans Petter Selasky }; 210dc7e38acSHans Petter Selasky 2114b95c665SHans Petter Selasky enum { 2124b95c665SHans Petter Selasky MLX5_VSC_SPACE_SUPPORTED = 0x1, 2134b95c665SHans Petter Selasky MLX5_VSC_SPACE_OFFSET = 0x4, 2144b95c665SHans Petter Selasky MLX5_VSC_COUNTER_OFFSET = 0x8, 2154b95c665SHans Petter Selasky MLX5_VSC_SEMA_OFFSET = 0xC, 2164b95c665SHans Petter Selasky MLX5_VSC_ADDR_OFFSET = 0x10, 2174b95c665SHans Petter Selasky MLX5_VSC_DATA_OFFSET = 0x14, 2184b95c665SHans Petter Selasky MLX5_VSC_MAX_RETRIES = 0x1000, 2194b95c665SHans Petter Selasky }; 2204b95c665SHans Petter Selasky 221dc7e38acSHans Petter Selasky #define MLX5_PROT_MASK(link_mode) (1 << link_mode) 222dc7e38acSHans Petter Selasky 223dc7e38acSHans Petter Selasky struct mlx5_uuar_info { 224dc7e38acSHans Petter Selasky struct mlx5_uar *uars; 225dc7e38acSHans Petter Selasky int num_uars; 226dc7e38acSHans Petter Selasky int num_low_latency_uuars; 227dc7e38acSHans Petter Selasky unsigned long *bitmap; 228dc7e38acSHans Petter Selasky unsigned int *count; 229dc7e38acSHans Petter Selasky struct mlx5_bf *bfs; 230dc7e38acSHans Petter Selasky 231dc7e38acSHans Petter Selasky /* 232dc7e38acSHans Petter Selasky * protect uuar allocation data structs 233dc7e38acSHans Petter Selasky */ 234dc7e38acSHans Petter Selasky struct mutex lock; 235dc7e38acSHans Petter Selasky u32 ver; 236dc7e38acSHans Petter Selasky }; 237dc7e38acSHans Petter Selasky 238dc7e38acSHans Petter Selasky struct mlx5_bf { 239dc7e38acSHans Petter Selasky void __iomem *reg; 240dc7e38acSHans Petter Selasky void __iomem *regreg; 241dc7e38acSHans Petter Selasky int buf_size; 242dc7e38acSHans Petter Selasky struct mlx5_uar *uar; 243dc7e38acSHans Petter Selasky unsigned long offset; 244dc7e38acSHans Petter Selasky int need_lock; 245dc7e38acSHans Petter Selasky /* protect blue flame buffer selection when needed 246dc7e38acSHans Petter Selasky */ 247dc7e38acSHans Petter Selasky spinlock_t lock; 248dc7e38acSHans Petter Selasky 249dc7e38acSHans Petter Selasky /* serialize 64 bit writes when done as two 32 bit accesses 250dc7e38acSHans Petter Selasky */ 251dc7e38acSHans Petter Selasky spinlock_t lock32; 252dc7e38acSHans Petter Selasky int uuarn; 253dc7e38acSHans Petter Selasky }; 254dc7e38acSHans Petter Selasky 255dc7e38acSHans Petter Selasky struct mlx5_cmd_first { 256dc7e38acSHans Petter Selasky __be32 data[4]; 257dc7e38acSHans Petter Selasky }; 258dc7e38acSHans Petter Selasky 2591c807f67SHans Petter Selasky struct cache_ent; 2601c807f67SHans Petter Selasky struct mlx5_fw_page { 2611c807f67SHans Petter Selasky union { 2621c807f67SHans Petter Selasky struct rb_node rb_node; 263dc7e38acSHans Petter Selasky struct list_head list; 264dc7e38acSHans Petter Selasky }; 2651c807f67SHans Petter Selasky struct mlx5_cmd_first first; 2661c807f67SHans Petter Selasky struct mlx5_core_dev *dev; 2671c807f67SHans Petter Selasky bus_dmamap_t dma_map; 2681c807f67SHans Petter Selasky bus_addr_t dma_addr; 2691c807f67SHans Petter Selasky void *virt_addr; 2701c807f67SHans Petter Selasky struct cache_ent *cache; 2711c807f67SHans Petter Selasky u32 numpages; 2721c807f67SHans Petter Selasky u16 load_done; 2731c807f67SHans Petter Selasky #define MLX5_LOAD_ST_NONE 0 2741c807f67SHans Petter Selasky #define MLX5_LOAD_ST_SUCCESS 1 2751c807f67SHans Petter Selasky #define MLX5_LOAD_ST_FAILURE 2 2761c807f67SHans Petter Selasky u16 func_id; 2771c807f67SHans Petter Selasky }; 2781c807f67SHans Petter Selasky #define mlx5_cmd_msg mlx5_fw_page 279dc7e38acSHans Petter Selasky 280dc7e38acSHans Petter Selasky struct mlx5_cmd_debug { 281dc7e38acSHans Petter Selasky struct dentry *dbg_root; 282dc7e38acSHans Petter Selasky struct dentry *dbg_in; 283dc7e38acSHans Petter Selasky struct dentry *dbg_out; 284dc7e38acSHans Petter Selasky struct dentry *dbg_outlen; 285dc7e38acSHans Petter Selasky struct dentry *dbg_status; 286dc7e38acSHans Petter Selasky struct dentry *dbg_run; 287dc7e38acSHans Petter Selasky void *in_msg; 288dc7e38acSHans Petter Selasky void *out_msg; 289dc7e38acSHans Petter Selasky u8 status; 290dc7e38acSHans Petter Selasky u16 inlen; 291dc7e38acSHans Petter Selasky u16 outlen; 292dc7e38acSHans Petter Selasky }; 293dc7e38acSHans Petter Selasky 294dc7e38acSHans Petter Selasky struct cache_ent { 295dc7e38acSHans Petter Selasky /* protect block chain allocations 296dc7e38acSHans Petter Selasky */ 297dc7e38acSHans Petter Selasky spinlock_t lock; 298dc7e38acSHans Petter Selasky struct list_head head; 299dc7e38acSHans Petter Selasky }; 300dc7e38acSHans Petter Selasky 301dc7e38acSHans Petter Selasky struct cmd_msg_cache { 302dc7e38acSHans Petter Selasky struct cache_ent large; 303dc7e38acSHans Petter Selasky struct cache_ent med; 304dc7e38acSHans Petter Selasky 305dc7e38acSHans Petter Selasky }; 306dc7e38acSHans Petter Selasky 3074b109912SHans Petter Selasky struct mlx5_traffic_counter { 3084b109912SHans Petter Selasky u64 packets; 3094b109912SHans Petter Selasky u64 octets; 3104b109912SHans Petter Selasky }; 3114b109912SHans Petter Selasky 312721a1a6aSSlava Shwartsman enum mlx5_cmd_mode { 313721a1a6aSSlava Shwartsman MLX5_CMD_MODE_POLLING, 314721a1a6aSSlava Shwartsman MLX5_CMD_MODE_EVENTS 315721a1a6aSSlava Shwartsman }; 316721a1a6aSSlava Shwartsman 317dc7e38acSHans Petter Selasky struct mlx5_cmd_stats { 318dc7e38acSHans Petter Selasky u64 sum; 319dc7e38acSHans Petter Selasky u64 n; 320dc7e38acSHans Petter Selasky struct dentry *root; 321dc7e38acSHans Petter Selasky struct dentry *avg; 322dc7e38acSHans Petter Selasky struct dentry *count; 323dc7e38acSHans Petter Selasky /* protect command average calculations */ 324dc7e38acSHans Petter Selasky spinlock_t lock; 325dc7e38acSHans Petter Selasky }; 326dc7e38acSHans Petter Selasky 327dc7e38acSHans Petter Selasky struct mlx5_cmd { 3281c807f67SHans Petter Selasky struct mlx5_fw_page *cmd_page; 3291c807f67SHans Petter Selasky bus_dma_tag_t dma_tag; 3301c807f67SHans Petter Selasky struct sx dma_sx; 3311c807f67SHans Petter Selasky struct mtx dma_mtx; 3321c807f67SHans Petter Selasky #define MLX5_DMA_OWNED(dev) mtx_owned(&(dev)->cmd.dma_mtx) 3331c807f67SHans Petter Selasky #define MLX5_DMA_LOCK(dev) mtx_lock(&(dev)->cmd.dma_mtx) 3341c807f67SHans Petter Selasky #define MLX5_DMA_UNLOCK(dev) mtx_unlock(&(dev)->cmd.dma_mtx) 3351c807f67SHans Petter Selasky struct cv dma_cv; 3361c807f67SHans Petter Selasky #define MLX5_DMA_DONE(dev) cv_broadcast(&(dev)->cmd.dma_cv) 3371c807f67SHans Petter Selasky #define MLX5_DMA_WAIT(dev) cv_wait(&(dev)->cmd.dma_cv, &(dev)->cmd.dma_mtx) 338dc7e38acSHans Petter Selasky void *cmd_buf; 339dc7e38acSHans Petter Selasky dma_addr_t dma; 340dc7e38acSHans Petter Selasky u16 cmdif_rev; 341dc7e38acSHans Petter Selasky u8 log_sz; 342dc7e38acSHans Petter Selasky u8 log_stride; 343dc7e38acSHans Petter Selasky int max_reg_cmds; 344dc7e38acSHans Petter Selasky int events; 345dc7e38acSHans Petter Selasky u32 __iomem *vector; 346dc7e38acSHans Petter Selasky 347dc7e38acSHans Petter Selasky /* protect command queue allocations 348dc7e38acSHans Petter Selasky */ 349dc7e38acSHans Petter Selasky spinlock_t alloc_lock; 350dc7e38acSHans Petter Selasky 351dc7e38acSHans Petter Selasky /* protect token allocations 352dc7e38acSHans Petter Selasky */ 353dc7e38acSHans Petter Selasky spinlock_t token_lock; 354dc7e38acSHans Petter Selasky u8 token; 355dc7e38acSHans Petter Selasky unsigned long bitmask; 356dc7e38acSHans Petter Selasky char wq_name[MLX5_CMD_WQ_MAX_NAME]; 357dc7e38acSHans Petter Selasky struct workqueue_struct *wq; 358dc7e38acSHans Petter Selasky struct semaphore sem; 359dc7e38acSHans Petter Selasky struct semaphore pages_sem; 360721a1a6aSSlava Shwartsman enum mlx5_cmd_mode mode; 361721a1a6aSSlava Shwartsman struct mlx5_cmd_work_ent * volatile ent_arr[MLX5_MAX_COMMANDS]; 362721a1a6aSSlava Shwartsman volatile enum mlx5_cmd_mode ent_mode[MLX5_MAX_COMMANDS]; 363dc7e38acSHans Petter Selasky struct mlx5_cmd_debug dbg; 364dc7e38acSHans Petter Selasky struct cmd_msg_cache cache; 365dc7e38acSHans Petter Selasky int checksum_disabled; 366dc7e38acSHans Petter Selasky struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX]; 367dc7e38acSHans Petter Selasky }; 368dc7e38acSHans Petter Selasky 369dc7e38acSHans Petter Selasky struct mlx5_port_caps { 370dc7e38acSHans Petter Selasky int gid_table_len; 371dc7e38acSHans Petter Selasky int pkey_table_len; 372dc7e38acSHans Petter Selasky u8 ext_port_cap; 373dc7e38acSHans Petter Selasky }; 374dc7e38acSHans Petter Selasky 375dc7e38acSHans Petter Selasky struct mlx5_buf { 3761c807f67SHans Petter Selasky bus_dma_tag_t dma_tag; 3771c807f67SHans Petter Selasky bus_dmamap_t dma_map; 3781c807f67SHans Petter Selasky struct mlx5_core_dev *dev; 3791c807f67SHans Petter Selasky struct { 3801c807f67SHans Petter Selasky void *buf; 3811c807f67SHans Petter Selasky } direct; 3821c807f67SHans Petter Selasky u64 *page_list; 383dc7e38acSHans Petter Selasky int npages; 384dc7e38acSHans Petter Selasky int size; 385dc7e38acSHans Petter Selasky u8 page_shift; 3861c807f67SHans Petter Selasky u8 load_done; 387dc7e38acSHans Petter Selasky }; 388dc7e38acSHans Petter Selasky 389e9dcd831SSlava Shwartsman struct mlx5_frag_buf { 390e9dcd831SSlava Shwartsman struct mlx5_buf_list *frags; 391e9dcd831SSlava Shwartsman int npages; 392e9dcd831SSlava Shwartsman int size; 393e9dcd831SSlava Shwartsman u8 page_shift; 394e9dcd831SSlava Shwartsman }; 395e9dcd831SSlava Shwartsman 396dc7e38acSHans Petter Selasky struct mlx5_eq { 397dc7e38acSHans Petter Selasky struct mlx5_core_dev *dev; 398dc7e38acSHans Petter Selasky __be32 __iomem *doorbell; 399dc7e38acSHans Petter Selasky u32 cons_index; 400dc7e38acSHans Petter Selasky struct mlx5_buf buf; 401dc7e38acSHans Petter Selasky int size; 402dc7e38acSHans Petter Selasky u8 irqn; 403dc7e38acSHans Petter Selasky u8 eqn; 404dc7e38acSHans Petter Selasky int nent; 405dc7e38acSHans Petter Selasky u64 mask; 406dc7e38acSHans Petter Selasky struct list_head list; 407dc7e38acSHans Petter Selasky int index; 408dc7e38acSHans Petter Selasky struct mlx5_rsc_debug *dbg; 409dc7e38acSHans Petter Selasky }; 410dc7e38acSHans Petter Selasky 411dc7e38acSHans Petter Selasky struct mlx5_core_psv { 412dc7e38acSHans Petter Selasky u32 psv_idx; 413dc7e38acSHans Petter Selasky struct psv_layout { 414dc7e38acSHans Petter Selasky u32 pd; 415dc7e38acSHans Petter Selasky u16 syndrome; 416dc7e38acSHans Petter Selasky u16 reserved; 417dc7e38acSHans Petter Selasky u16 bg; 418dc7e38acSHans Petter Selasky u16 app_tag; 419dc7e38acSHans Petter Selasky u32 ref_tag; 420dc7e38acSHans Petter Selasky } psv; 421dc7e38acSHans Petter Selasky }; 422dc7e38acSHans Petter Selasky 423dc7e38acSHans Petter Selasky struct mlx5_core_sig_ctx { 424dc7e38acSHans Petter Selasky struct mlx5_core_psv psv_memory; 425dc7e38acSHans Petter Selasky struct mlx5_core_psv psv_wire; 426dc7e38acSHans Petter Selasky #if (__FreeBSD_version >= 1100000) 427dc7e38acSHans Petter Selasky struct ib_sig_err err_item; 428dc7e38acSHans Petter Selasky #endif 429dc7e38acSHans Petter Selasky bool sig_status_checked; 430dc7e38acSHans Petter Selasky bool sig_err_exists; 431dc7e38acSHans Petter Selasky u32 sigerr_count; 432dc7e38acSHans Petter Selasky }; 433dc7e38acSHans Petter Selasky 434e9dcd831SSlava Shwartsman enum { 435e9dcd831SSlava Shwartsman MLX5_MKEY_MR = 1, 436e9dcd831SSlava Shwartsman MLX5_MKEY_MW, 437e9dcd831SSlava Shwartsman MLX5_MKEY_MR_USER, 438e9dcd831SSlava Shwartsman }; 439e9dcd831SSlava Shwartsman 440e9dcd831SSlava Shwartsman struct mlx5_core_mkey { 441e9dcd831SSlava Shwartsman u64 iova; 442e9dcd831SSlava Shwartsman u64 size; 443e9dcd831SSlava Shwartsman u32 key; 444e9dcd831SSlava Shwartsman u32 pd; 445e9dcd831SSlava Shwartsman u32 type; 446e9dcd831SSlava Shwartsman }; 447e9dcd831SSlava Shwartsman 448dc7e38acSHans Petter Selasky struct mlx5_core_mr { 449dc7e38acSHans Petter Selasky u64 iova; 450dc7e38acSHans Petter Selasky u64 size; 451dc7e38acSHans Petter Selasky u32 key; 452dc7e38acSHans Petter Selasky u32 pd; 453dc7e38acSHans Petter Selasky }; 454dc7e38acSHans Petter Selasky 455dc7e38acSHans Petter Selasky enum mlx5_res_type { 456cb4e4a6eSHans Petter Selasky MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP, 457cb4e4a6eSHans Petter Selasky MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ, 458cb4e4a6eSHans Petter Selasky MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ, 459cb4e4a6eSHans Petter Selasky MLX5_RES_SRQ = 3, 460cb4e4a6eSHans Petter Selasky MLX5_RES_XSRQ = 4, 461cb4e4a6eSHans Petter Selasky MLX5_RES_DCT = 5, 462dc7e38acSHans Petter Selasky }; 463dc7e38acSHans Petter Selasky 464dc7e38acSHans Petter Selasky struct mlx5_core_rsc_common { 465dc7e38acSHans Petter Selasky enum mlx5_res_type res; 466dc7e38acSHans Petter Selasky atomic_t refcount; 467dc7e38acSHans Petter Selasky struct completion free; 468dc7e38acSHans Petter Selasky }; 469dc7e38acSHans Petter Selasky 470dc7e38acSHans Petter Selasky struct mlx5_core_srq { 471dc7e38acSHans Petter Selasky struct mlx5_core_rsc_common common; /* must be first */ 472dc7e38acSHans Petter Selasky u32 srqn; 473dc7e38acSHans Petter Selasky int max; 474abb28d28SSlava Shwartsman size_t max_gs; 475abb28d28SSlava Shwartsman size_t max_avail_gather; 476dc7e38acSHans Petter Selasky int wqe_shift; 477dc7e38acSHans Petter Selasky void (*event)(struct mlx5_core_srq *, int); 478dc7e38acSHans Petter Selasky atomic_t refcount; 479dc7e38acSHans Petter Selasky struct completion free; 480dc7e38acSHans Petter Selasky }; 481dc7e38acSHans Petter Selasky 482dc7e38acSHans Petter Selasky struct mlx5_eq_table { 483dc7e38acSHans Petter Selasky void __iomem *update_ci; 484dc7e38acSHans Petter Selasky void __iomem *update_arm_ci; 485dc7e38acSHans Petter Selasky struct list_head comp_eqs_list; 486dc7e38acSHans Petter Selasky struct mlx5_eq pages_eq; 487dc7e38acSHans Petter Selasky struct mlx5_eq async_eq; 488dc7e38acSHans Petter Selasky struct mlx5_eq cmd_eq; 489dc7e38acSHans Petter Selasky int num_comp_vectors; 490dc7e38acSHans Petter Selasky /* protect EQs list 491dc7e38acSHans Petter Selasky */ 492dc7e38acSHans Petter Selasky spinlock_t lock; 493dc7e38acSHans Petter Selasky }; 494dc7e38acSHans Petter Selasky 495dc7e38acSHans Petter Selasky struct mlx5_uar { 496dc7e38acSHans Petter Selasky u32 index; 497dc7e38acSHans Petter Selasky void __iomem *bf_map; 498dc7e38acSHans Petter Selasky void __iomem *map; 499dc7e38acSHans Petter Selasky }; 500dc7e38acSHans Petter Selasky 501dc7e38acSHans Petter Selasky 502dc7e38acSHans Petter Selasky struct mlx5_core_health { 503dc7e38acSHans Petter Selasky struct mlx5_health_buffer __iomem *health; 504dc7e38acSHans Petter Selasky __be32 __iomem *health_counter; 505dc7e38acSHans Petter Selasky struct timer_list timer; 506dc7e38acSHans Petter Selasky u32 prev; 507dc7e38acSHans Petter Selasky int miss_counter; 5081900b6f8SHans Petter Selasky u32 fatal_error; 50940218d73SHans Petter Selasky struct workqueue_struct *wq_watchdog; 510adb6fd50SHans Petter Selasky struct work_struct work_watchdog; 511ca551594SHans Petter Selasky /* wq spinlock to synchronize draining */ 512ca551594SHans Petter Selasky spinlock_t wq_lock; 513a2485fe5SHans Petter Selasky struct workqueue_struct *wq; 514ca551594SHans Petter Selasky unsigned long flags; 515a2485fe5SHans Petter Selasky struct work_struct work; 5164bb7662bSHans Petter Selasky struct delayed_work recover_work; 5175169fb81SHans Petter Selasky unsigned int last_reset_req; 518dc7e38acSHans Petter Selasky }; 519dc7e38acSHans Petter Selasky 52038535d6cSHans Petter Selasky #ifdef RATELIMIT 52138535d6cSHans Petter Selasky #define MLX5_CQ_LINEAR_ARRAY_SIZE (128 * 1024) 52238535d6cSHans Petter Selasky #else 523dc7e38acSHans Petter Selasky #define MLX5_CQ_LINEAR_ARRAY_SIZE 1024 52438535d6cSHans Petter Selasky #endif 525dc7e38acSHans Petter Selasky 526dc7e38acSHans Petter Selasky struct mlx5_cq_linear_array_entry { 527dc7e38acSHans Petter Selasky spinlock_t lock; 528dc7e38acSHans Petter Selasky struct mlx5_core_cq * volatile cq; 529dc7e38acSHans Petter Selasky }; 530dc7e38acSHans Petter Selasky 531dc7e38acSHans Petter Selasky struct mlx5_cq_table { 532dc7e38acSHans Petter Selasky /* protect radix tree 533dc7e38acSHans Petter Selasky */ 534dc7e38acSHans Petter Selasky spinlock_t lock; 535dc7e38acSHans Petter Selasky struct radix_tree_root tree; 536dc7e38acSHans Petter Selasky struct mlx5_cq_linear_array_entry linear_array[MLX5_CQ_LINEAR_ARRAY_SIZE]; 537dc7e38acSHans Petter Selasky }; 538dc7e38acSHans Petter Selasky 539dc7e38acSHans Petter Selasky struct mlx5_qp_table { 540dc7e38acSHans Petter Selasky /* protect radix tree 541dc7e38acSHans Petter Selasky */ 542dc7e38acSHans Petter Selasky spinlock_t lock; 543dc7e38acSHans Petter Selasky struct radix_tree_root tree; 544dc7e38acSHans Petter Selasky }; 545dc7e38acSHans Petter Selasky 546dc7e38acSHans Petter Selasky struct mlx5_srq_table { 547dc7e38acSHans Petter Selasky /* protect radix tree 548dc7e38acSHans Petter Selasky */ 549dc7e38acSHans Petter Selasky spinlock_t lock; 550dc7e38acSHans Petter Selasky struct radix_tree_root tree; 551dc7e38acSHans Petter Selasky }; 552dc7e38acSHans Petter Selasky 553dc7e38acSHans Petter Selasky struct mlx5_mr_table { 554dc7e38acSHans Petter Selasky /* protect radix tree 555dc7e38acSHans Petter Selasky */ 556cb4e4a6eSHans Petter Selasky spinlock_t lock; 557dc7e38acSHans Petter Selasky struct radix_tree_root tree; 558dc7e38acSHans Petter Selasky }; 559dc7e38acSHans Petter Selasky 560dc7e38acSHans Petter Selasky struct mlx5_irq_info { 561dc7e38acSHans Petter Selasky char name[MLX5_MAX_IRQ_NAME]; 562dc7e38acSHans Petter Selasky }; 563dc7e38acSHans Petter Selasky 56438535d6cSHans Petter Selasky #ifdef RATELIMIT 56538535d6cSHans Petter Selasky struct mlx5_rl_entry { 56638535d6cSHans Petter Selasky u32 rate; 56738535d6cSHans Petter Selasky u16 burst; 56838535d6cSHans Petter Selasky u16 index; 56938535d6cSHans Petter Selasky u32 refcount; 57038535d6cSHans Petter Selasky }; 57138535d6cSHans Petter Selasky 57238535d6cSHans Petter Selasky struct mlx5_rl_table { 57338535d6cSHans Petter Selasky struct mutex rl_lock; 57438535d6cSHans Petter Selasky u16 max_size; 57538535d6cSHans Petter Selasky u32 max_rate; 57638535d6cSHans Petter Selasky u32 min_rate; 57738535d6cSHans Petter Selasky struct mlx5_rl_entry *rl_entry; 57838535d6cSHans Petter Selasky }; 57938535d6cSHans Petter Selasky #endif 58038535d6cSHans Petter Selasky 581dc7e38acSHans Petter Selasky struct mlx5_priv { 582dc7e38acSHans Petter Selasky char name[MLX5_MAX_NAME_LEN]; 583dc7e38acSHans Petter Selasky struct mlx5_eq_table eq_table; 584dc7e38acSHans Petter Selasky struct msix_entry *msix_arr; 585dc7e38acSHans Petter Selasky struct mlx5_irq_info *irq_info; 586dc7e38acSHans Petter Selasky struct mlx5_uuar_info uuari; 587dc7e38acSHans Petter Selasky MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock); 588192fc18dSHans Petter Selasky int disable_irqs; 589dc7e38acSHans Petter Selasky 590dc7e38acSHans Petter Selasky struct io_mapping *bf_mapping; 591dc7e38acSHans Petter Selasky 592dc7e38acSHans Petter Selasky /* pages stuff */ 593dc7e38acSHans Petter Selasky struct workqueue_struct *pg_wq; 594dc7e38acSHans Petter Selasky struct rb_root page_root; 595115bc9b1SHans Petter Selasky s64 fw_pages; 596cb4e4a6eSHans Petter Selasky atomic_t reg_pages; 59744a03e91SHans Petter Selasky s64 pages_per_func[MLX5_MAX_NUMBER_OF_VFS]; 598dc7e38acSHans Petter Selasky struct mlx5_core_health health; 599dc7e38acSHans Petter Selasky 600dc7e38acSHans Petter Selasky struct mlx5_srq_table srq_table; 601dc7e38acSHans Petter Selasky 602dc7e38acSHans Petter Selasky /* start: qp staff */ 603dc7e38acSHans Petter Selasky struct mlx5_qp_table qp_table; 604dc7e38acSHans Petter Selasky struct dentry *qp_debugfs; 605dc7e38acSHans Petter Selasky struct dentry *eq_debugfs; 606dc7e38acSHans Petter Selasky struct dentry *cq_debugfs; 607dc7e38acSHans Petter Selasky struct dentry *cmdif_debugfs; 608dc7e38acSHans Petter Selasky /* end: qp staff */ 609dc7e38acSHans Petter Selasky 610dc7e38acSHans Petter Selasky /* start: cq staff */ 611dc7e38acSHans Petter Selasky struct mlx5_cq_table cq_table; 612dc7e38acSHans Petter Selasky /* end: cq staff */ 613dc7e38acSHans Petter Selasky 614dc7e38acSHans Petter Selasky /* start: mr staff */ 615dc7e38acSHans Petter Selasky struct mlx5_mr_table mr_table; 616dc7e38acSHans Petter Selasky /* end: mr staff */ 617dc7e38acSHans Petter Selasky 618dc7e38acSHans Petter Selasky /* start: alloc staff */ 619dc7e38acSHans Petter Selasky int numa_node; 620dc7e38acSHans Petter Selasky 621dc7e38acSHans Petter Selasky struct mutex pgdir_mutex; 622dc7e38acSHans Petter Selasky struct list_head pgdir_list; 623dc7e38acSHans Petter Selasky /* end: alloc staff */ 624dc7e38acSHans Petter Selasky struct dentry *dbg_root; 625dc7e38acSHans Petter Selasky 626dc7e38acSHans Petter Selasky /* protect mkey key part */ 627dc7e38acSHans Petter Selasky spinlock_t mkey_lock; 628dc7e38acSHans Petter Selasky u8 mkey_key; 629dc7e38acSHans Petter Selasky 630dc7e38acSHans Petter Selasky struct list_head dev_list; 631dc7e38acSHans Petter Selasky struct list_head ctx_list; 632dc7e38acSHans Petter Selasky spinlock_t ctx_lock; 633cb4e4a6eSHans Petter Selasky unsigned long pci_dev_data; 63438535d6cSHans Petter Selasky #ifdef RATELIMIT 63538535d6cSHans Petter Selasky struct mlx5_rl_table rl_table; 63638535d6cSHans Petter Selasky #endif 637cb4e4a6eSHans Petter Selasky }; 638cb4e4a6eSHans Petter Selasky 639cb4e4a6eSHans Petter Selasky enum mlx5_device_state { 640cb4e4a6eSHans Petter Selasky MLX5_DEVICE_STATE_UP, 641cb4e4a6eSHans Petter Selasky MLX5_DEVICE_STATE_INTERNAL_ERROR, 642dc7e38acSHans Petter Selasky }; 643dc7e38acSHans Petter Selasky 644a2485fe5SHans Petter Selasky enum mlx5_interface_state { 6457646dc23SHans Petter Selasky MLX5_INTERFACE_STATE_UP, 646a2485fe5SHans Petter Selasky }; 647a2485fe5SHans Petter Selasky 648a2485fe5SHans Petter Selasky enum mlx5_pci_status { 649a2485fe5SHans Petter Selasky MLX5_PCI_STATUS_DISABLED, 650a2485fe5SHans Petter Selasky MLX5_PCI_STATUS_ENABLED, 651a2485fe5SHans Petter Selasky }; 652a2485fe5SHans Petter Selasky 653e9dcd831SSlava Shwartsman #define MLX5_MAX_RESERVED_GIDS 8 654e9dcd831SSlava Shwartsman 655e9dcd831SSlava Shwartsman struct mlx5_rsvd_gids { 656e9dcd831SSlava Shwartsman unsigned int start; 657e9dcd831SSlava Shwartsman unsigned int count; 658e9dcd831SSlava Shwartsman struct ida ida; 659e9dcd831SSlava Shwartsman }; 660e9dcd831SSlava Shwartsman 661dc7e38acSHans Petter Selasky struct mlx5_special_contexts { 662dc7e38acSHans Petter Selasky int resd_lkey; 663dc7e38acSHans Petter Selasky }; 664dc7e38acSHans Petter Selasky 6655a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace; 666e808190aSHans Petter Selasky struct mlx5_dump_data; 667dc7e38acSHans Petter Selasky struct mlx5_core_dev { 668dc7e38acSHans Petter Selasky struct pci_dev *pdev; 669a2485fe5SHans Petter Selasky /* sync pci state */ 670a2485fe5SHans Petter Selasky struct mutex pci_status_mutex; 671a2485fe5SHans Petter Selasky enum mlx5_pci_status pci_status; 672dc7e38acSHans Petter Selasky char board_id[MLX5_BOARD_ID_LEN]; 673dc7e38acSHans Petter Selasky struct mlx5_cmd cmd; 674dc7e38acSHans Petter Selasky struct mlx5_port_caps port_caps[MLX5_MAX_PORTS]; 675dc7e38acSHans Petter Selasky u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; 676dc7e38acSHans Petter Selasky u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; 677ed0cee0bSHans Petter Selasky struct { 6785a8145f6SHans Petter Selasky u32 pcam[MLX5_ST_SZ_DW(pcam_reg)]; 6795a8145f6SHans Petter Selasky u32 mcam[MLX5_ST_SZ_DW(mcam_reg)]; 680ed0cee0bSHans Petter Selasky u32 qcam[MLX5_ST_SZ_DW(qcam_reg)]; 681e9dcd831SSlava Shwartsman u32 fpga[MLX5_ST_SZ_DW(fpga_cap)]; 682ed0cee0bSHans Petter Selasky } caps; 683b35a986dSHans Petter Selasky phys_addr_t iseg_base; 684dc7e38acSHans Petter Selasky struct mlx5_init_seg __iomem *iseg; 685cb4e4a6eSHans Petter Selasky enum mlx5_device_state state; 686a2485fe5SHans Petter Selasky /* sync interface state */ 687a2485fe5SHans Petter Selasky struct mutex intf_state_mutex; 688a2485fe5SHans Petter Selasky unsigned long intf_state; 689dc7e38acSHans Petter Selasky void (*event) (struct mlx5_core_dev *dev, 690dc7e38acSHans Petter Selasky enum mlx5_dev_event event, 691dc7e38acSHans Petter Selasky unsigned long param); 692dc7e38acSHans Petter Selasky struct mlx5_priv priv; 693dc7e38acSHans Petter Selasky struct mlx5_profile *profile; 694dc7e38acSHans Petter Selasky atomic_t num_qps; 6954b95c665SHans Petter Selasky u32 vsc_addr; 696dc7e38acSHans Petter Selasky u32 issi; 697dc7e38acSHans Petter Selasky struct mlx5_special_contexts special_contexts; 69821dd6527SHans Petter Selasky unsigned int module_status[MLX5_MAX_PORTS]; 6995a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *root_ns; 7005a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *fdb_root_ns; 7015a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *esw_egress_root_ns; 7025a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *esw_ingress_root_ns; 7035a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *sniffer_rx_root_ns; 7045a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *sniffer_tx_root_ns; 705cb4e4a6eSHans Petter Selasky u32 num_q_counter_allocated[MLX5_INTERFACE_NUMBER]; 706e808190aSHans Petter Selasky struct mlx5_dump_data *dump_data; 7076ed134c4SHans Petter Selasky 7086ed134c4SHans Petter Selasky struct sysctl_ctx_list sysctl_ctx; 7096ed134c4SHans Petter Selasky int msix_eqvec; 710adb6fd50SHans Petter Selasky int pwr_status; 711adb6fd50SHans Petter Selasky int pwr_value; 712e9dcd831SSlava Shwartsman 713e9dcd831SSlava Shwartsman struct { 714e9dcd831SSlava Shwartsman struct mlx5_rsvd_gids reserved_gids; 715e9dcd831SSlava Shwartsman atomic_t roce_en; 716e9dcd831SSlava Shwartsman } roce; 717e9dcd831SSlava Shwartsman #ifdef CONFIG_MLX5_FPGA 718e9dcd831SSlava Shwartsman struct mlx5_fpga_device *fpga; 719e9dcd831SSlava Shwartsman #endif 720dc7e38acSHans Petter Selasky }; 721dc7e38acSHans Petter Selasky 722dc7e38acSHans Petter Selasky enum { 723dc7e38acSHans Petter Selasky MLX5_WOL_DISABLE = 0, 724dc7e38acSHans Petter Selasky MLX5_WOL_SECURED_MAGIC = 1 << 1, 725dc7e38acSHans Petter Selasky MLX5_WOL_MAGIC = 1 << 2, 726dc7e38acSHans Petter Selasky MLX5_WOL_ARP = 1 << 3, 727dc7e38acSHans Petter Selasky MLX5_WOL_BROADCAST = 1 << 4, 728dc7e38acSHans Petter Selasky MLX5_WOL_MULTICAST = 1 << 5, 729dc7e38acSHans Petter Selasky MLX5_WOL_UNICAST = 1 << 6, 730dc7e38acSHans Petter Selasky MLX5_WOL_PHY_ACTIVITY = 1 << 7, 731dc7e38acSHans Petter Selasky }; 732dc7e38acSHans Petter Selasky 733dc7e38acSHans Petter Selasky struct mlx5_db { 734dc7e38acSHans Petter Selasky __be32 *db; 735dc7e38acSHans Petter Selasky union { 736dc7e38acSHans Petter Selasky struct mlx5_db_pgdir *pgdir; 737dc7e38acSHans Petter Selasky struct mlx5_ib_user_db_page *user_page; 738dc7e38acSHans Petter Selasky } u; 739dc7e38acSHans Petter Selasky dma_addr_t dma; 740dc7e38acSHans Petter Selasky int index; 741dc7e38acSHans Petter Selasky }; 742dc7e38acSHans Petter Selasky 743dc7e38acSHans Petter Selasky struct mlx5_net_counters { 744dc7e38acSHans Petter Selasky u64 packets; 745dc7e38acSHans Petter Selasky u64 octets; 746dc7e38acSHans Petter Selasky }; 747dc7e38acSHans Petter Selasky 748dc7e38acSHans Petter Selasky struct mlx5_ptys_reg { 749cb4e4a6eSHans Petter Selasky u8 an_dis_admin; 750cb4e4a6eSHans Petter Selasky u8 an_dis_ap; 751dc7e38acSHans Petter Selasky u8 local_port; 752dc7e38acSHans Petter Selasky u8 proto_mask; 753dc7e38acSHans Petter Selasky u32 eth_proto_cap; 754dc7e38acSHans Petter Selasky u16 ib_link_width_cap; 755dc7e38acSHans Petter Selasky u16 ib_proto_cap; 756dc7e38acSHans Petter Selasky u32 eth_proto_admin; 757dc7e38acSHans Petter Selasky u16 ib_link_width_admin; 758dc7e38acSHans Petter Selasky u16 ib_proto_admin; 759dc7e38acSHans Petter Selasky u32 eth_proto_oper; 760dc7e38acSHans Petter Selasky u16 ib_link_width_oper; 761dc7e38acSHans Petter Selasky u16 ib_proto_oper; 762dc7e38acSHans Petter Selasky u32 eth_proto_lp_advertise; 763dc7e38acSHans Petter Selasky }; 764dc7e38acSHans Petter Selasky 765dc7e38acSHans Petter Selasky struct mlx5_pvlc_reg { 766dc7e38acSHans Petter Selasky u8 local_port; 767dc7e38acSHans Petter Selasky u8 vl_hw_cap; 768dc7e38acSHans Petter Selasky u8 vl_admin; 769dc7e38acSHans Petter Selasky u8 vl_operational; 770dc7e38acSHans Petter Selasky }; 771dc7e38acSHans Petter Selasky 772dc7e38acSHans Petter Selasky struct mlx5_pmtu_reg { 773dc7e38acSHans Petter Selasky u8 local_port; 774dc7e38acSHans Petter Selasky u16 max_mtu; 775dc7e38acSHans Petter Selasky u16 admin_mtu; 776dc7e38acSHans Petter Selasky u16 oper_mtu; 777dc7e38acSHans Petter Selasky }; 778dc7e38acSHans Petter Selasky 779dc7e38acSHans Petter Selasky struct mlx5_vport_counters { 780dc7e38acSHans Petter Selasky struct mlx5_net_counters received_errors; 781dc7e38acSHans Petter Selasky struct mlx5_net_counters transmit_errors; 782dc7e38acSHans Petter Selasky struct mlx5_net_counters received_ib_unicast; 783dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_ib_unicast; 784dc7e38acSHans Petter Selasky struct mlx5_net_counters received_ib_multicast; 785dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_ib_multicast; 786dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_broadcast; 787dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_broadcast; 788dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_unicast; 789dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_unicast; 790dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_multicast; 791dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_multicast; 792dc7e38acSHans Petter Selasky }; 793dc7e38acSHans Petter Selasky 794dc7e38acSHans Petter Selasky enum { 7951c807f67SHans Petter Selasky MLX5_DB_PER_PAGE = MLX5_ADAPTER_PAGE_SIZE / L1_CACHE_BYTES, 796dc7e38acSHans Petter Selasky }; 797dc7e38acSHans Petter Selasky 798cb4e4a6eSHans Petter Selasky struct mlx5_core_dct { 799cb4e4a6eSHans Petter Selasky struct mlx5_core_rsc_common common; /* must be first */ 800cb4e4a6eSHans Petter Selasky void (*event)(struct mlx5_core_dct *, int); 801cb4e4a6eSHans Petter Selasky int dctn; 802cb4e4a6eSHans Petter Selasky struct completion drained; 803cb4e4a6eSHans Petter Selasky struct mlx5_rsc_debug *dbg; 804cb4e4a6eSHans Petter Selasky int pid; 805cb4e4a6eSHans Petter Selasky }; 806cb4e4a6eSHans Petter Selasky 807dc7e38acSHans Petter Selasky enum { 808dc7e38acSHans Petter Selasky MLX5_COMP_EQ_SIZE = 1024, 809dc7e38acSHans Petter Selasky }; 810dc7e38acSHans Petter Selasky 811dc7e38acSHans Petter Selasky enum { 812dc7e38acSHans Petter Selasky MLX5_PTYS_IB = 1 << 0, 813dc7e38acSHans Petter Selasky MLX5_PTYS_EN = 1 << 2, 814dc7e38acSHans Petter Selasky }; 815dc7e38acSHans Petter Selasky 816dc7e38acSHans Petter Selasky struct mlx5_db_pgdir { 817dc7e38acSHans Petter Selasky struct list_head list; 818dc7e38acSHans Petter Selasky DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE); 8191c807f67SHans Petter Selasky struct mlx5_fw_page *fw_page; 820dc7e38acSHans Petter Selasky __be32 *db_page; 821dc7e38acSHans Petter Selasky dma_addr_t db_dma; 822dc7e38acSHans Petter Selasky }; 823dc7e38acSHans Petter Selasky 824dc7e38acSHans Petter Selasky typedef void (*mlx5_cmd_cbk_t)(int status, void *context); 825dc7e38acSHans Petter Selasky 826dc7e38acSHans Petter Selasky struct mlx5_cmd_work_ent { 827dc7e38acSHans Petter Selasky struct mlx5_cmd_msg *in; 828dc7e38acSHans Petter Selasky struct mlx5_cmd_msg *out; 8291c807f67SHans Petter Selasky int uin_size; 830dc7e38acSHans Petter Selasky void *uout; 831dc7e38acSHans Petter Selasky int uout_size; 832dc7e38acSHans Petter Selasky mlx5_cmd_cbk_t callback; 83311546d06SHans Petter Selasky struct delayed_work cb_timeout_work; 834dc7e38acSHans Petter Selasky void *context; 835dc7e38acSHans Petter Selasky int idx; 836dc7e38acSHans Petter Selasky struct completion done; 837dc7e38acSHans Petter Selasky struct mlx5_cmd *cmd; 838dc7e38acSHans Petter Selasky struct work_struct work; 839dc7e38acSHans Petter Selasky struct mlx5_cmd_layout *lay; 840dc7e38acSHans Petter Selasky int ret; 841dc7e38acSHans Petter Selasky int page_queue; 842dc7e38acSHans Petter Selasky u8 status; 843dc7e38acSHans Petter Selasky u8 token; 844dc7e38acSHans Petter Selasky u64 ts1; 845dc7e38acSHans Petter Selasky u64 ts2; 846dc7e38acSHans Petter Selasky u16 op; 84730dfc051SHans Petter Selasky u8 busy; 848c0902569SHans Petter Selasky bool polling; 849dc7e38acSHans Petter Selasky }; 850dc7e38acSHans Petter Selasky 851dc7e38acSHans Petter Selasky struct mlx5_pas { 852dc7e38acSHans Petter Selasky u64 pa; 853dc7e38acSHans Petter Selasky u8 log_sz; 854dc7e38acSHans Petter Selasky }; 855dc7e38acSHans Petter Selasky 8564b109912SHans Petter Selasky enum port_state_policy { 8574b109912SHans Petter Selasky MLX5_POLICY_DOWN = 0, 8584b109912SHans Petter Selasky MLX5_POLICY_UP = 1, 8594b109912SHans Petter Selasky MLX5_POLICY_FOLLOW = 2, 8604b109912SHans Petter Selasky MLX5_POLICY_INVALID = 0xffffffff 8614b109912SHans Petter Selasky }; 8624b109912SHans Petter Selasky 8631c807f67SHans Petter Selasky static inline void * 8641c807f67SHans Petter Selasky mlx5_buf_offset(struct mlx5_buf *buf, int offset) 865dc7e38acSHans Petter Selasky { 8661c807f67SHans Petter Selasky return ((char *)buf->direct.buf + offset); 867dc7e38acSHans Petter Selasky } 868dc7e38acSHans Petter Selasky 869dc7e38acSHans Petter Selasky 870dc7e38acSHans Petter Selasky extern struct workqueue_struct *mlx5_core_wq; 871dc7e38acSHans Petter Selasky 872dc7e38acSHans Petter Selasky #define STRUCT_FIELD(header, field) \ 873dc7e38acSHans Petter Selasky .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \ 874dc7e38acSHans Petter Selasky .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field 875dc7e38acSHans Petter Selasky 876dc7e38acSHans Petter Selasky static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev) 877dc7e38acSHans Petter Selasky { 878dc7e38acSHans Petter Selasky return pci_get_drvdata(pdev); 879dc7e38acSHans Petter Selasky } 880dc7e38acSHans Petter Selasky 881dc7e38acSHans Petter Selasky extern struct dentry *mlx5_debugfs_root; 882dc7e38acSHans Petter Selasky 883dc7e38acSHans Petter Selasky static inline u16 fw_rev_maj(struct mlx5_core_dev *dev) 884dc7e38acSHans Petter Selasky { 885dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->fw_rev) & 0xffff; 886dc7e38acSHans Petter Selasky } 887dc7e38acSHans Petter Selasky 888dc7e38acSHans Petter Selasky static inline u16 fw_rev_min(struct mlx5_core_dev *dev) 889dc7e38acSHans Petter Selasky { 890dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->fw_rev) >> 16; 891dc7e38acSHans Petter Selasky } 892dc7e38acSHans Petter Selasky 893dc7e38acSHans Petter Selasky static inline u16 fw_rev_sub(struct mlx5_core_dev *dev) 894dc7e38acSHans Petter Selasky { 895dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff; 896dc7e38acSHans Petter Selasky } 897dc7e38acSHans Petter Selasky 898dc7e38acSHans Petter Selasky static inline u16 cmdif_rev_get(struct mlx5_core_dev *dev) 899dc7e38acSHans Petter Selasky { 900dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16; 901dc7e38acSHans Petter Selasky } 902dc7e38acSHans Petter Selasky 903dc7e38acSHans Petter Selasky static inline int mlx5_get_gid_table_len(u16 param) 904dc7e38acSHans Petter Selasky { 905dc7e38acSHans Petter Selasky if (param > 4) { 906dc7e38acSHans Petter Selasky printf("M4_CORE_DRV_NAME: WARN: ""gid table length is zero\n"); 907dc7e38acSHans Petter Selasky return 0; 908dc7e38acSHans Petter Selasky } 909dc7e38acSHans Petter Selasky 910dc7e38acSHans Petter Selasky return 8 * (1 << param); 911dc7e38acSHans Petter Selasky } 912dc7e38acSHans Petter Selasky 913dc7e38acSHans Petter Selasky static inline void *mlx5_vzalloc(unsigned long size) 914dc7e38acSHans Petter Selasky { 915dc7e38acSHans Petter Selasky void *rtn; 916dc7e38acSHans Petter Selasky 917dc7e38acSHans Petter Selasky rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN); 918dc7e38acSHans Petter Selasky return rtn; 919dc7e38acSHans Petter Selasky } 920dc7e38acSHans Petter Selasky 921cb4e4a6eSHans Petter Selasky static inline void *mlx5_vmalloc(unsigned long size) 922dc7e38acSHans Petter Selasky { 923cb4e4a6eSHans Petter Selasky void *rtn; 924cb4e4a6eSHans Petter Selasky 925cb4e4a6eSHans Petter Selasky rtn = kmalloc(size, GFP_KERNEL | __GFP_NOWARN); 926cb4e4a6eSHans Petter Selasky if (!rtn) 927cb4e4a6eSHans Petter Selasky rtn = vmalloc(size); 928cb4e4a6eSHans Petter Selasky return rtn; 929dc7e38acSHans Petter Selasky } 930dc7e38acSHans Petter Selasky 9314b109912SHans Petter Selasky static inline u32 mlx5_base_mkey(const u32 key) 9324b109912SHans Petter Selasky { 9334b109912SHans Petter Selasky return key & 0xffffff00u; 9344b109912SHans Petter Selasky } 9354b109912SHans Petter Selasky 936dc7e38acSHans Petter Selasky int mlx5_cmd_init(struct mlx5_core_dev *dev); 937dc7e38acSHans Petter Selasky void mlx5_cmd_cleanup(struct mlx5_core_dev *dev); 938dc7e38acSHans Petter Selasky void mlx5_cmd_use_events(struct mlx5_core_dev *dev); 939dc7e38acSHans Petter Selasky void mlx5_cmd_use_polling(struct mlx5_core_dev *dev); 940788333d9SHans Petter Selasky void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome); 941788333d9SHans Petter Selasky int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type); 942dc7e38acSHans Petter Selasky int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out, 943dc7e38acSHans Petter Selasky int out_size); 944dc7e38acSHans Petter Selasky int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size, 945dc7e38acSHans Petter Selasky void *out, int out_size, mlx5_cmd_cbk_t callback, 946dc7e38acSHans Petter Selasky void *context); 947c0902569SHans Petter Selasky int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size, 948c0902569SHans Petter Selasky void *out, int out_size); 949dc7e38acSHans Petter Selasky int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn); 950dc7e38acSHans Petter Selasky int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn); 951dc7e38acSHans Petter Selasky int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); 952dc7e38acSHans Petter Selasky int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); 953dc7e38acSHans Petter Selasky int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); 954dc7e38acSHans Petter Selasky void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); 955a2485fe5SHans Petter Selasky void mlx5_health_cleanup(struct mlx5_core_dev *dev); 956a2485fe5SHans Petter Selasky int mlx5_health_init(struct mlx5_core_dev *dev); 957dc7e38acSHans Petter Selasky void mlx5_start_health_poll(struct mlx5_core_dev *dev); 9582119f825SSlava Shwartsman void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health); 959ca551594SHans Petter Selasky void mlx5_drain_health_wq(struct mlx5_core_dev *dev); 960519774eaSHans Petter Selasky void mlx5_drain_health_recovery(struct mlx5_core_dev *dev); 9614bb7662bSHans Petter Selasky void mlx5_trigger_health_work(struct mlx5_core_dev *dev); 962adb6fd50SHans Petter Selasky void mlx5_trigger_health_watchdog(struct mlx5_core_dev *dev); 9631c807f67SHans Petter Selasky 9641c807f67SHans Petter Selasky #define mlx5_buf_alloc_node(dev, size, direct, buf, node) \ 9651c807f67SHans Petter Selasky mlx5_buf_alloc(dev, size, direct, buf) 966dc7e38acSHans Petter Selasky int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, int max_direct, 967dc7e38acSHans Petter Selasky struct mlx5_buf *buf); 968dc7e38acSHans Petter Selasky void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf); 969dc7e38acSHans Petter Selasky int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 970788333d9SHans Petter Selasky struct mlx5_srq_attr *in); 971dc7e38acSHans Petter Selasky int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq); 972dc7e38acSHans Petter Selasky int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 973788333d9SHans Petter Selasky struct mlx5_srq_attr *out); 974dc7e38acSHans Petter Selasky int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id); 975dc7e38acSHans Petter Selasky int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 976dc7e38acSHans Petter Selasky u16 lwm, int is_srq); 977dc7e38acSHans Petter Selasky void mlx5_init_mr_table(struct mlx5_core_dev *dev); 978dc7e38acSHans Petter Selasky void mlx5_cleanup_mr_table(struct mlx5_core_dev *dev); 979788333d9SHans Petter Selasky int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev, 980788333d9SHans Petter Selasky struct mlx5_core_mr *mkey, 981788333d9SHans Petter Selasky u32 *in, int inlen, 982788333d9SHans Petter Selasky u32 *out, int outlen, 983788333d9SHans Petter Selasky mlx5_cmd_cbk_t callback, void *context); 984788333d9SHans Petter Selasky int mlx5_core_create_mkey(struct mlx5_core_dev *dev, 985788333d9SHans Petter Selasky struct mlx5_core_mr *mr, 986788333d9SHans Petter Selasky u32 *in, int inlen); 987788333d9SHans Petter Selasky int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey); 988788333d9SHans Petter Selasky int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey, 989788333d9SHans Petter Selasky u32 *out, int outlen); 990dc7e38acSHans Petter Selasky int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr, 991dc7e38acSHans Petter Selasky u32 *mkey); 992dc7e38acSHans Petter Selasky int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn); 993dc7e38acSHans Petter Selasky int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn); 994500d0c40SHans Petter Selasky int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb, 995dc7e38acSHans Petter Selasky u16 opmod, u8 port); 9961c807f67SHans Petter Selasky void mlx5_fwp_flush(struct mlx5_fw_page *fwp); 9971c807f67SHans Petter Selasky void mlx5_fwp_invalidate(struct mlx5_fw_page *fwp); 9981c807f67SHans Petter Selasky struct mlx5_fw_page *mlx5_fwp_alloc(struct mlx5_core_dev *dev, gfp_t flags, unsigned num); 9991c807f67SHans Petter Selasky void mlx5_fwp_free(struct mlx5_fw_page *fwp); 10001c807f67SHans Petter Selasky u64 mlx5_fwp_get_dma(struct mlx5_fw_page *fwp, size_t offset); 10011c807f67SHans Petter Selasky void *mlx5_fwp_get_virt(struct mlx5_fw_page *fwp, size_t offset); 1002dc7e38acSHans Petter Selasky void mlx5_pagealloc_init(struct mlx5_core_dev *dev); 1003dc7e38acSHans Petter Selasky void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev); 1004dc7e38acSHans Petter Selasky int mlx5_pagealloc_start(struct mlx5_core_dev *dev); 1005dc7e38acSHans Petter Selasky void mlx5_pagealloc_stop(struct mlx5_core_dev *dev); 1006dc7e38acSHans Petter Selasky void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id, 1007dc7e38acSHans Petter Selasky s32 npages); 1008dc7e38acSHans Petter Selasky int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot); 1009dc7e38acSHans Petter Selasky int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev); 101044a03e91SHans Petter Selasky s64 mlx5_wait_for_reclaim_vfs_pages(struct mlx5_core_dev *dev); 1011dc7e38acSHans Petter Selasky void mlx5_register_debugfs(void); 1012dc7e38acSHans Petter Selasky void mlx5_unregister_debugfs(void); 1013dc7e38acSHans Petter Selasky int mlx5_eq_init(struct mlx5_core_dev *dev); 1014dc7e38acSHans Petter Selasky void mlx5_eq_cleanup(struct mlx5_core_dev *dev); 1015dc7e38acSHans Petter Selasky void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas); 1016dc7e38acSHans Petter Selasky void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn); 1017dc7e38acSHans Petter Selasky void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type); 1018dc7e38acSHans Petter Selasky void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type); 1019dc7e38acSHans Petter Selasky struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn); 1020721a1a6aSSlava Shwartsman void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vector, enum mlx5_cmd_mode mode); 1021dc7e38acSHans Petter Selasky void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type); 1022dc7e38acSHans Petter Selasky int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx, 1023dc7e38acSHans Petter Selasky int nent, u64 mask, const char *name, struct mlx5_uar *uar); 1024dc7e38acSHans Petter Selasky int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 1025dc7e38acSHans Petter Selasky int mlx5_start_eqs(struct mlx5_core_dev *dev); 1026dc7e38acSHans Petter Selasky int mlx5_stop_eqs(struct mlx5_core_dev *dev); 1027dc7e38acSHans Petter Selasky int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, int *irqn); 1028dc7e38acSHans Petter Selasky int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); 1029dc7e38acSHans Petter Selasky int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); 1030cb4e4a6eSHans Petter Selasky int mlx5_core_set_dc_cnak_trace(struct mlx5_core_dev *dev, int enable, 1031cb4e4a6eSHans Petter Selasky u64 addr); 1032dc7e38acSHans Petter Selasky 1033dc7e38acSHans Petter Selasky int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev); 1034dc7e38acSHans Petter Selasky void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev); 1035dc7e38acSHans Petter Selasky int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in, 1036dc7e38acSHans Petter Selasky int size_in, void *data_out, int size_out, 1037dc7e38acSHans Petter Selasky u16 reg_num, int arg, int write); 1038dc7e38acSHans Petter Selasky 1039cb4e4a6eSHans Petter Selasky void mlx5_toggle_port_link(struct mlx5_core_dev *dev); 1040dc7e38acSHans Petter Selasky 1041dc7e38acSHans Petter Selasky int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 1042dc7e38acSHans Petter Selasky void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 1043dc7e38acSHans Petter Selasky int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq, 1044788333d9SHans Petter Selasky u32 *out, int outlen); 1045dc7e38acSHans Petter Selasky int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev); 1046dc7e38acSHans Petter Selasky void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev); 1047dc7e38acSHans Petter Selasky int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev); 1048dc7e38acSHans Petter Selasky void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev); 1049dc7e38acSHans Petter Selasky int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db); 1050dc7e38acSHans Petter Selasky int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db, 1051dc7e38acSHans Petter Selasky int node); 1052dc7e38acSHans Petter Selasky void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db); 1053dc7e38acSHans Petter Selasky 1054dc7e38acSHans Petter Selasky const char *mlx5_command_str(int command); 1055dc7e38acSHans Petter Selasky int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev); 1056dc7e38acSHans Petter Selasky void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev); 1057dc7e38acSHans Petter Selasky int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn, 1058dc7e38acSHans Petter Selasky int npsvs, u32 *sig_index); 1059dc7e38acSHans Petter Selasky int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num); 1060dc7e38acSHans Petter Selasky void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common); 1061dc7e38acSHans Petter Selasky u8 mlx5_is_wol_supported(struct mlx5_core_dev *dev); 1062dc7e38acSHans Petter Selasky int mlx5_set_wol(struct mlx5_core_dev *dev, u8 wol_mode); 106327c29bc4SHans Petter Selasky int mlx5_set_dropless_mode(struct mlx5_core_dev *dev, u16 timeout); 106427c29bc4SHans Petter Selasky int mlx5_query_dropless_mode(struct mlx5_core_dev *dev, u16 *timeout); 1065dc7e38acSHans Petter Selasky int mlx5_query_wol(struct mlx5_core_dev *dev, u8 *wol_mode); 1066dc7e38acSHans Petter Selasky int mlx5_core_access_pvlc(struct mlx5_core_dev *dev, 1067dc7e38acSHans Petter Selasky struct mlx5_pvlc_reg *pvlc, int write); 1068dc7e38acSHans Petter Selasky int mlx5_core_access_ptys(struct mlx5_core_dev *dev, 1069dc7e38acSHans Petter Selasky struct mlx5_ptys_reg *ptys, int write); 1070dc7e38acSHans Petter Selasky int mlx5_core_access_pmtu(struct mlx5_core_dev *dev, 1071dc7e38acSHans Petter Selasky struct mlx5_pmtu_reg *pmtu, int write); 1072dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_add(struct mlx5_core_dev *dev, u16 port); 1073dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_delete(struct mlx5_core_dev *dev, u16 port); 1074dc7e38acSHans Petter Selasky int mlx5_query_port_cong_status(struct mlx5_core_dev *mdev, int protocol, 1075dc7e38acSHans Petter Selasky int priority, int *is_enable); 1076dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_status(struct mlx5_core_dev *mdev, int protocol, 1077dc7e38acSHans Petter Selasky int priority, int enable); 1078dc7e38acSHans Petter Selasky int mlx5_query_port_cong_params(struct mlx5_core_dev *mdev, int protocol, 1079dc7e38acSHans Petter Selasky void *out, int out_size); 1080dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_params(struct mlx5_core_dev *mdev, 1081dc7e38acSHans Petter Selasky void *in, int in_size); 1082dc7e38acSHans Petter Selasky int mlx5_query_port_cong_statistics(struct mlx5_core_dev *mdev, int clear, 1083dc7e38acSHans Petter Selasky void *out, int out_size); 1084cb022443SHans Petter Selasky int mlx5_set_diagnostic_params(struct mlx5_core_dev *mdev, void *in, 1085cb022443SHans Petter Selasky int in_size); 1086cb022443SHans Petter Selasky int mlx5_query_diagnostic_counters(struct mlx5_core_dev *mdev, 1087cb022443SHans Petter Selasky u8 num_of_samples, u16 sample_index, 1088cb022443SHans Petter Selasky void *out, int out_size); 10894b95c665SHans Petter Selasky int mlx5_vsc_find_cap(struct mlx5_core_dev *mdev); 10904b95c665SHans Petter Selasky int mlx5_vsc_lock(struct mlx5_core_dev *mdev); 10914b95c665SHans Petter Selasky void mlx5_vsc_unlock(struct mlx5_core_dev *mdev); 10924b95c665SHans Petter Selasky int mlx5_vsc_set_space(struct mlx5_core_dev *mdev, u16 space); 1093b575d8c8SHans Petter Selasky int mlx5_vsc_write(struct mlx5_core_dev *mdev, u32 addr, const u32 *data); 10944b95c665SHans Petter Selasky int mlx5_vsc_read(struct mlx5_core_dev *mdev, u32 addr, u32 *data); 1095b575d8c8SHans Petter Selasky int mlx5_vsc_lock_addr_space(struct mlx5_core_dev *mdev, u32 addr); 1096b575d8c8SHans Petter Selasky int mlx5_vsc_unlock_addr_space(struct mlx5_core_dev *mdev, u32 addr); 1097adb6fd50SHans Petter Selasky int mlx5_pci_read_power_status(struct mlx5_core_dev *mdev, 1098adb6fd50SHans Petter Selasky u16 *p_power, u8 *p_status); 1099b575d8c8SHans Petter Selasky 1100dc7e38acSHans Petter Selasky static inline u32 mlx5_mkey_to_idx(u32 mkey) 1101dc7e38acSHans Petter Selasky { 1102dc7e38acSHans Petter Selasky return mkey >> 8; 1103dc7e38acSHans Petter Selasky } 1104dc7e38acSHans Petter Selasky 1105dc7e38acSHans Petter Selasky static inline u32 mlx5_idx_to_mkey(u32 mkey_idx) 1106dc7e38acSHans Petter Selasky { 1107dc7e38acSHans Petter Selasky return mkey_idx << 8; 1108dc7e38acSHans Petter Selasky } 1109dc7e38acSHans Petter Selasky 1110dc7e38acSHans Petter Selasky static inline u8 mlx5_mkey_variant(u32 mkey) 1111dc7e38acSHans Petter Selasky { 1112dc7e38acSHans Petter Selasky return mkey & 0xff; 1113dc7e38acSHans Petter Selasky } 1114dc7e38acSHans Petter Selasky 1115dc7e38acSHans Petter Selasky enum { 1116dc7e38acSHans Petter Selasky MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0, 1117dc7e38acSHans Petter Selasky MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1, 1118dc7e38acSHans Petter Selasky }; 1119dc7e38acSHans Petter Selasky 1120dc7e38acSHans Petter Selasky enum { 1121cb4e4a6eSHans Petter Selasky MAX_MR_CACHE_ENTRIES = 15, 1122dc7e38acSHans Petter Selasky }; 1123dc7e38acSHans Petter Selasky 1124dc7e38acSHans Petter Selasky struct mlx5_interface { 1125dc7e38acSHans Petter Selasky void * (*add)(struct mlx5_core_dev *dev); 1126dc7e38acSHans Petter Selasky void (*remove)(struct mlx5_core_dev *dev, void *context); 1127dc7e38acSHans Petter Selasky void (*event)(struct mlx5_core_dev *dev, void *context, 1128dc7e38acSHans Petter Selasky enum mlx5_dev_event event, unsigned long param); 1129dc7e38acSHans Petter Selasky void * (*get_dev)(void *context); 1130dc7e38acSHans Petter Selasky int protocol; 1131dc7e38acSHans Petter Selasky struct list_head list; 1132dc7e38acSHans Petter Selasky }; 1133dc7e38acSHans Petter Selasky 1134dc7e38acSHans Petter Selasky void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol); 1135dc7e38acSHans Petter Selasky int mlx5_register_interface(struct mlx5_interface *intf); 1136dc7e38acSHans Petter Selasky void mlx5_unregister_interface(struct mlx5_interface *intf); 1137dc7e38acSHans Petter Selasky 1138e9dcd831SSlava Shwartsman unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev); 1139e9dcd831SSlava Shwartsman int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index, 1140e9dcd831SSlava Shwartsman u8 roce_version, u8 roce_l3_type, const u8 *gid, 1141e9dcd831SSlava Shwartsman const u8 *mac, bool vlan, u16 vlan_id); 1142e9dcd831SSlava Shwartsman 1143dc7e38acSHans Petter Selasky struct mlx5_profile { 1144dc7e38acSHans Petter Selasky u64 mask; 1145dc7e38acSHans Petter Selasky u8 log_max_qp; 1146dc7e38acSHans Petter Selasky struct { 1147dc7e38acSHans Petter Selasky int size; 1148dc7e38acSHans Petter Selasky int limit; 1149dc7e38acSHans Petter Selasky } mr_cache[MAX_MR_CACHE_ENTRIES]; 1150dc7e38acSHans Petter Selasky }; 1151dc7e38acSHans Petter Selasky 1152cb4e4a6eSHans Petter Selasky enum { 1153cb4e4a6eSHans Petter Selasky MLX5_PCI_DEV_IS_VF = 1 << 0, 1154cb4e4a6eSHans Petter Selasky }; 1155cb4e4a6eSHans Petter Selasky 1156a2485fe5SHans Petter Selasky enum { 1157a2485fe5SHans Petter Selasky MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32, 1158a2485fe5SHans Petter Selasky }; 1159a2485fe5SHans Petter Selasky 1160cb4e4a6eSHans Petter Selasky static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev) 1161cb4e4a6eSHans Petter Selasky { 1162cb4e4a6eSHans Petter Selasky return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF); 1163cb4e4a6eSHans Petter Selasky } 116438535d6cSHans Petter Selasky #ifdef RATELIMIT 116538535d6cSHans Petter Selasky int mlx5_init_rl_table(struct mlx5_core_dev *dev); 116638535d6cSHans Petter Selasky void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev); 116738535d6cSHans Petter Selasky int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst, u16 *index); 116838535d6cSHans Petter Selasky void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst); 116938535d6cSHans Petter Selasky bool mlx5_rl_is_in_range(const struct mlx5_core_dev *dev, u32 rate, u32 burst); 117038535d6cSHans Petter Selasky 117138535d6cSHans Petter Selasky static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev) 117238535d6cSHans Petter Selasky { 117338535d6cSHans Petter Selasky return !!(dev->priv.rl_table.max_size); 117438535d6cSHans Petter Selasky } 117538535d6cSHans Petter Selasky #endif 1176dc7e38acSHans Petter Selasky 1177dc7e38acSHans Petter Selasky #endif /* MLX5_DRIVER_H */ 1178