1dc7e38acSHans Petter Selasky /*- 21c807f67SHans Petter Selasky * Copyright (c) 2013-2017, Mellanox Technologies, Ltd. All rights reserved. 3dc7e38acSHans Petter Selasky * 4dc7e38acSHans Petter Selasky * Redistribution and use in source and binary forms, with or without 5dc7e38acSHans Petter Selasky * modification, are permitted provided that the following conditions 6dc7e38acSHans Petter Selasky * are met: 7dc7e38acSHans Petter Selasky * 1. Redistributions of source code must retain the above copyright 8dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer. 9dc7e38acSHans Petter Selasky * 2. Redistributions in binary form must reproduce the above copyright 10dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer in the 11dc7e38acSHans Petter Selasky * documentation and/or other materials provided with the distribution. 12dc7e38acSHans Petter Selasky * 13dc7e38acSHans Petter Selasky * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND 14dc7e38acSHans Petter Selasky * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 15dc7e38acSHans Petter Selasky * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 16dc7e38acSHans Petter Selasky * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 17dc7e38acSHans Petter Selasky * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 18dc7e38acSHans Petter Selasky * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 19dc7e38acSHans Petter Selasky * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 20dc7e38acSHans Petter Selasky * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 21dc7e38acSHans Petter Selasky * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 22dc7e38acSHans Petter Selasky * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 23dc7e38acSHans Petter Selasky * SUCH DAMAGE. 24dc7e38acSHans Petter Selasky * 25dc7e38acSHans Petter Selasky * $FreeBSD$ 26dc7e38acSHans Petter Selasky */ 27dc7e38acSHans Petter Selasky 28dc7e38acSHans Petter Selasky #ifndef MLX5_DRIVER_H 29dc7e38acSHans Petter Selasky #define MLX5_DRIVER_H 30dc7e38acSHans Petter Selasky 31*38535d6cSHans Petter Selasky #include "opt_ratelimit.h" 32*38535d6cSHans Petter Selasky 33dc7e38acSHans Petter Selasky #include <linux/kernel.h> 34dc7e38acSHans Petter Selasky #include <linux/completion.h> 35dc7e38acSHans Petter Selasky #include <linux/pci.h> 36dc7e38acSHans Petter Selasky #include <linux/cache.h> 37dc7e38acSHans Petter Selasky #include <linux/rbtree.h> 3876a5241fSHans Petter Selasky #include <linux/if_ether.h> 39dc7e38acSHans Petter Selasky #include <linux/semaphore.h> 40dc7e38acSHans Petter Selasky #include <linux/slab.h> 41dc7e38acSHans Petter Selasky #include <linux/vmalloc.h> 42dc7e38acSHans Petter Selasky #include <linux/radix-tree.h> 43dc7e38acSHans Petter Selasky 44dc7e38acSHans Petter Selasky #include <dev/mlx5/device.h> 45dc7e38acSHans Petter Selasky #include <dev/mlx5/doorbell.h> 46788333d9SHans Petter Selasky #include <dev/mlx5/srq.h> 47dc7e38acSHans Petter Selasky 48cb4e4a6eSHans Petter Selasky #define MLX5_QCOUNTER_SETS_NETDEV 64 4944a03e91SHans Petter Selasky #define MLX5_MAX_NUMBER_OF_VFS 128 50cb4e4a6eSHans Petter Selasky 51dc7e38acSHans Petter Selasky enum { 52dc7e38acSHans Petter Selasky MLX5_BOARD_ID_LEN = 64, 53dc7e38acSHans Petter Selasky MLX5_MAX_NAME_LEN = 16, 54dc7e38acSHans Petter Selasky }; 55dc7e38acSHans Petter Selasky 56dc7e38acSHans Petter Selasky enum { 57cb4e4a6eSHans Petter Selasky MLX5_CMD_TIMEOUT_MSEC = 8 * 60 * 1000, 58dc7e38acSHans Petter Selasky MLX5_CMD_WQ_MAX_NAME = 32, 59dc7e38acSHans Petter Selasky }; 60dc7e38acSHans Petter Selasky 61dc7e38acSHans Petter Selasky enum { 62dc7e38acSHans Petter Selasky CMD_OWNER_SW = 0x0, 63dc7e38acSHans Petter Selasky CMD_OWNER_HW = 0x1, 64dc7e38acSHans Petter Selasky CMD_STATUS_SUCCESS = 0, 65dc7e38acSHans Petter Selasky }; 66dc7e38acSHans Petter Selasky 67dc7e38acSHans Petter Selasky enum mlx5_sqp_t { 68dc7e38acSHans Petter Selasky MLX5_SQP_SMI = 0, 69dc7e38acSHans Petter Selasky MLX5_SQP_GSI = 1, 70dc7e38acSHans Petter Selasky MLX5_SQP_IEEE_1588 = 2, 71dc7e38acSHans Petter Selasky MLX5_SQP_SNIFFER = 3, 72dc7e38acSHans Petter Selasky MLX5_SQP_SYNC_UMR = 4, 73dc7e38acSHans Petter Selasky }; 74dc7e38acSHans Petter Selasky 75dc7e38acSHans Petter Selasky enum { 76dc7e38acSHans Petter Selasky MLX5_MAX_PORTS = 2, 77dc7e38acSHans Petter Selasky }; 78dc7e38acSHans Petter Selasky 79dc7e38acSHans Petter Selasky enum { 80dc7e38acSHans Petter Selasky MLX5_EQ_VEC_PAGES = 0, 81dc7e38acSHans Petter Selasky MLX5_EQ_VEC_CMD = 1, 82dc7e38acSHans Petter Selasky MLX5_EQ_VEC_ASYNC = 2, 83dc7e38acSHans Petter Selasky MLX5_EQ_VEC_COMP_BASE, 84dc7e38acSHans Petter Selasky }; 85dc7e38acSHans Petter Selasky 86dc7e38acSHans Petter Selasky enum { 87dc7e38acSHans Petter Selasky MLX5_MAX_IRQ_NAME = 32 88dc7e38acSHans Petter Selasky }; 89dc7e38acSHans Petter Selasky 90dc7e38acSHans Petter Selasky enum { 91cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_OFF = 16, 92cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_NONE = 0 << MLX5_ATOMIC_MODE_OFF, 93cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_IB_COMP = 1 << MLX5_ATOMIC_MODE_OFF, 94cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_CX = 2 << MLX5_ATOMIC_MODE_OFF, 95cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_8B = 3 << MLX5_ATOMIC_MODE_OFF, 96cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_16B = 4 << MLX5_ATOMIC_MODE_OFF, 97cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_32B = 5 << MLX5_ATOMIC_MODE_OFF, 98cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_64B = 6 << MLX5_ATOMIC_MODE_OFF, 99cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_128B = 7 << MLX5_ATOMIC_MODE_OFF, 100cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_256B = 8 << MLX5_ATOMIC_MODE_OFF, 101cb4e4a6eSHans Petter Selasky }; 102cb4e4a6eSHans Petter Selasky 103cb4e4a6eSHans Petter Selasky enum { 104cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_OFF = 20, 105cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_NONE = 0 << MLX5_ATOMIC_MODE_DCT_OFF, 106cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_IB_COMP = 1 << MLX5_ATOMIC_MODE_DCT_OFF, 107cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_CX = 2 << MLX5_ATOMIC_MODE_DCT_OFF, 108cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_8B = 3 << MLX5_ATOMIC_MODE_DCT_OFF, 109cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_16B = 4 << MLX5_ATOMIC_MODE_DCT_OFF, 110cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_32B = 5 << MLX5_ATOMIC_MODE_DCT_OFF, 111cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_64B = 6 << MLX5_ATOMIC_MODE_DCT_OFF, 112cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_128B = 7 << MLX5_ATOMIC_MODE_DCT_OFF, 113cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_MODE_DCT_256B = 8 << MLX5_ATOMIC_MODE_DCT_OFF, 114cb4e4a6eSHans Petter Selasky }; 115cb4e4a6eSHans Petter Selasky 116cb4e4a6eSHans Petter Selasky enum { 117cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0, 118cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1, 119cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_MASKED_CMP_SWAP = 1 << 2, 120cb4e4a6eSHans Petter Selasky MLX5_ATOMIC_OPS_MASKED_FETCH_ADD = 1 << 3, 121dc7e38acSHans Petter Selasky }; 122dc7e38acSHans Petter Selasky 123dc7e38acSHans Petter Selasky enum { 124dc7e38acSHans Petter Selasky MLX5_REG_QETCR = 0x4005, 125dc7e38acSHans Petter Selasky MLX5_REG_QPDP = 0x4007, 126dc7e38acSHans Petter Selasky MLX5_REG_QTCT = 0x400A, 127cb022443SHans Petter Selasky MLX5_REG_QHLL = 0x4016, 128cb4e4a6eSHans Petter Selasky MLX5_REG_DCBX_PARAM = 0x4020, 129cb4e4a6eSHans Petter Selasky MLX5_REG_DCBX_APP = 0x4021, 130dc7e38acSHans Petter Selasky MLX5_REG_PCAP = 0x5001, 131dc7e38acSHans Petter Selasky MLX5_REG_PMTU = 0x5003, 132dc7e38acSHans Petter Selasky MLX5_REG_PTYS = 0x5004, 133dc7e38acSHans Petter Selasky MLX5_REG_PAOS = 0x5006, 134dc7e38acSHans Petter Selasky MLX5_REG_PFCC = 0x5007, 135dc7e38acSHans Petter Selasky MLX5_REG_PPCNT = 0x5008, 136dc7e38acSHans Petter Selasky MLX5_REG_PMAOS = 0x5012, 137dc7e38acSHans Petter Selasky MLX5_REG_PUDE = 0x5009, 138dc7e38acSHans Petter Selasky MLX5_REG_PPTB = 0x500B, 139dc7e38acSHans Petter Selasky MLX5_REG_PBMC = 0x500C, 140dc7e38acSHans Petter Selasky MLX5_REG_PMPE = 0x5010, 141dc7e38acSHans Petter Selasky MLX5_REG_PELC = 0x500e, 142dc7e38acSHans Petter Selasky MLX5_REG_PVLC = 0x500f, 143dc7e38acSHans Petter Selasky MLX5_REG_PMLP = 0x5002, 144dc7e38acSHans Petter Selasky MLX5_REG_NODE_DESC = 0x6001, 145dc7e38acSHans Petter Selasky MLX5_REG_HOST_ENDIANNESS = 0x7004, 146dc7e38acSHans Petter Selasky MLX5_REG_MCIA = 0x9014, 147cb4e4a6eSHans Petter Selasky MLX5_REG_MPCNT = 0x9051, 148dc7e38acSHans Petter Selasky }; 149dc7e38acSHans Petter Selasky 150dc7e38acSHans Petter Selasky enum dbg_rsc_type { 151dc7e38acSHans Petter Selasky MLX5_DBG_RSC_QP, 152dc7e38acSHans Petter Selasky MLX5_DBG_RSC_EQ, 153dc7e38acSHans Petter Selasky MLX5_DBG_RSC_CQ, 154dc7e38acSHans Petter Selasky }; 155dc7e38acSHans Petter Selasky 156cb4e4a6eSHans Petter Selasky enum { 157cb4e4a6eSHans Petter Selasky MLX5_INTERFACE_PROTOCOL_IB = 0, 158cb4e4a6eSHans Petter Selasky MLX5_INTERFACE_PROTOCOL_ETH = 1, 159cb4e4a6eSHans Petter Selasky MLX5_INTERFACE_NUMBER = 2, 160cb4e4a6eSHans Petter Selasky }; 161cb4e4a6eSHans Petter Selasky 162dc7e38acSHans Petter Selasky struct mlx5_field_desc { 163dc7e38acSHans Petter Selasky struct dentry *dent; 164dc7e38acSHans Petter Selasky int i; 165dc7e38acSHans Petter Selasky }; 166dc7e38acSHans Petter Selasky 167dc7e38acSHans Petter Selasky struct mlx5_rsc_debug { 168dc7e38acSHans Petter Selasky struct mlx5_core_dev *dev; 169dc7e38acSHans Petter Selasky void *object; 170dc7e38acSHans Petter Selasky enum dbg_rsc_type type; 171dc7e38acSHans Petter Selasky struct dentry *root; 172dc7e38acSHans Petter Selasky struct mlx5_field_desc fields[0]; 173dc7e38acSHans Petter Selasky }; 174dc7e38acSHans Petter Selasky 175dc7e38acSHans Petter Selasky enum mlx5_dev_event { 176dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_SYS_ERROR, 177dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_UP, 178dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_DOWN, 179dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PORT_INITIALIZED, 180dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_LID_CHANGE, 181dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_PKEY_CHANGE, 182dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_GUID_CHANGE, 183dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_CLIENT_REREG, 184dc7e38acSHans Petter Selasky MLX5_DEV_EVENT_VPORT_CHANGE, 185cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_ERROR_STATE_DCBX, 186cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_REMOTE_CONFIG_CHANGE, 187cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_LOCAL_OPER_CHANGE, 188cb4e4a6eSHans Petter Selasky MLX5_DEV_EVENT_REMOTE_CONFIG_APPLICATION_PRIORITY_CHANGE, 189dc7e38acSHans Petter Selasky }; 190dc7e38acSHans Petter Selasky 191dc7e38acSHans Petter Selasky enum mlx5_port_status { 192dc7e38acSHans Petter Selasky MLX5_PORT_UP = 1 << 0, 193dc7e38acSHans Petter Selasky MLX5_PORT_DOWN = 1 << 1, 194dc7e38acSHans Petter Selasky }; 195dc7e38acSHans Petter Selasky 196dc7e38acSHans Petter Selasky enum mlx5_link_mode { 197dc7e38acSHans Petter Selasky MLX5_1000BASE_CX_SGMII = 0, 198dc7e38acSHans Petter Selasky MLX5_1000BASE_KX = 1, 199dc7e38acSHans Petter Selasky MLX5_10GBASE_CX4 = 2, 200dc7e38acSHans Petter Selasky MLX5_10GBASE_KX4 = 3, 201dc7e38acSHans Petter Selasky MLX5_10GBASE_KR = 4, 202dc7e38acSHans Petter Selasky MLX5_20GBASE_KR2 = 5, 203dc7e38acSHans Petter Selasky MLX5_40GBASE_CR4 = 6, 204dc7e38acSHans Petter Selasky MLX5_40GBASE_KR4 = 7, 205dc7e38acSHans Petter Selasky MLX5_56GBASE_R4 = 8, 206dc7e38acSHans Petter Selasky MLX5_10GBASE_CR = 12, 207dc7e38acSHans Petter Selasky MLX5_10GBASE_SR = 13, 208dc7e38acSHans Petter Selasky MLX5_10GBASE_ER = 14, 209dc7e38acSHans Petter Selasky MLX5_40GBASE_SR4 = 15, 210dc7e38acSHans Petter Selasky MLX5_40GBASE_LR4 = 16, 211dc7e38acSHans Petter Selasky MLX5_100GBASE_CR4 = 20, 212dc7e38acSHans Petter Selasky MLX5_100GBASE_SR4 = 21, 213dc7e38acSHans Petter Selasky MLX5_100GBASE_KR4 = 22, 214dc7e38acSHans Petter Selasky MLX5_100GBASE_LR4 = 23, 215dc7e38acSHans Petter Selasky MLX5_100BASE_TX = 24, 216dc7e38acSHans Petter Selasky MLX5_1000BASE_T = 25, 217dc7e38acSHans Petter Selasky MLX5_10GBASE_T = 26, 218dc7e38acSHans Petter Selasky MLX5_25GBASE_CR = 27, 219dc7e38acSHans Petter Selasky MLX5_25GBASE_KR = 28, 220dc7e38acSHans Petter Selasky MLX5_25GBASE_SR = 29, 221dc7e38acSHans Petter Selasky MLX5_50GBASE_CR2 = 30, 222dc7e38acSHans Petter Selasky MLX5_50GBASE_KR2 = 31, 223dc7e38acSHans Petter Selasky MLX5_LINK_MODES_NUMBER, 224dc7e38acSHans Petter Selasky }; 225dc7e38acSHans Petter Selasky 2264b95c665SHans Petter Selasky enum { 2274b95c665SHans Petter Selasky MLX5_VSC_SPACE_SUPPORTED = 0x1, 2284b95c665SHans Petter Selasky MLX5_VSC_SPACE_OFFSET = 0x4, 2294b95c665SHans Petter Selasky MLX5_VSC_COUNTER_OFFSET = 0x8, 2304b95c665SHans Petter Selasky MLX5_VSC_SEMA_OFFSET = 0xC, 2314b95c665SHans Petter Selasky MLX5_VSC_ADDR_OFFSET = 0x10, 2324b95c665SHans Petter Selasky MLX5_VSC_DATA_OFFSET = 0x14, 2334b95c665SHans Petter Selasky MLX5_VSC_MAX_RETRIES = 0x1000, 2344b95c665SHans Petter Selasky }; 2354b95c665SHans Petter Selasky 236dc7e38acSHans Petter Selasky #define MLX5_PROT_MASK(link_mode) (1 << link_mode) 237dc7e38acSHans Petter Selasky 238dc7e38acSHans Petter Selasky struct mlx5_uuar_info { 239dc7e38acSHans Petter Selasky struct mlx5_uar *uars; 240dc7e38acSHans Petter Selasky int num_uars; 241dc7e38acSHans Petter Selasky int num_low_latency_uuars; 242dc7e38acSHans Petter Selasky unsigned long *bitmap; 243dc7e38acSHans Petter Selasky unsigned int *count; 244dc7e38acSHans Petter Selasky struct mlx5_bf *bfs; 245dc7e38acSHans Petter Selasky 246dc7e38acSHans Petter Selasky /* 247dc7e38acSHans Petter Selasky * protect uuar allocation data structs 248dc7e38acSHans Petter Selasky */ 249dc7e38acSHans Petter Selasky struct mutex lock; 250dc7e38acSHans Petter Selasky u32 ver; 251dc7e38acSHans Petter Selasky }; 252dc7e38acSHans Petter Selasky 253dc7e38acSHans Petter Selasky struct mlx5_bf { 254dc7e38acSHans Petter Selasky void __iomem *reg; 255dc7e38acSHans Petter Selasky void __iomem *regreg; 256dc7e38acSHans Petter Selasky int buf_size; 257dc7e38acSHans Petter Selasky struct mlx5_uar *uar; 258dc7e38acSHans Petter Selasky unsigned long offset; 259dc7e38acSHans Petter Selasky int need_lock; 260dc7e38acSHans Petter Selasky /* protect blue flame buffer selection when needed 261dc7e38acSHans Petter Selasky */ 262dc7e38acSHans Petter Selasky spinlock_t lock; 263dc7e38acSHans Petter Selasky 264dc7e38acSHans Petter Selasky /* serialize 64 bit writes when done as two 32 bit accesses 265dc7e38acSHans Petter Selasky */ 266dc7e38acSHans Petter Selasky spinlock_t lock32; 267dc7e38acSHans Petter Selasky int uuarn; 268dc7e38acSHans Petter Selasky }; 269dc7e38acSHans Petter Selasky 270dc7e38acSHans Petter Selasky struct mlx5_cmd_first { 271dc7e38acSHans Petter Selasky __be32 data[4]; 272dc7e38acSHans Petter Selasky }; 273dc7e38acSHans Petter Selasky 2741c807f67SHans Petter Selasky struct cache_ent; 2751c807f67SHans Petter Selasky struct mlx5_fw_page { 2761c807f67SHans Petter Selasky union { 2771c807f67SHans Petter Selasky struct rb_node rb_node; 278dc7e38acSHans Petter Selasky struct list_head list; 279dc7e38acSHans Petter Selasky }; 2801c807f67SHans Petter Selasky struct mlx5_cmd_first first; 2811c807f67SHans Petter Selasky struct mlx5_core_dev *dev; 2821c807f67SHans Petter Selasky bus_dmamap_t dma_map; 2831c807f67SHans Petter Selasky bus_addr_t dma_addr; 2841c807f67SHans Petter Selasky void *virt_addr; 2851c807f67SHans Petter Selasky struct cache_ent *cache; 2861c807f67SHans Petter Selasky u32 numpages; 2871c807f67SHans Petter Selasky u16 load_done; 2881c807f67SHans Petter Selasky #define MLX5_LOAD_ST_NONE 0 2891c807f67SHans Petter Selasky #define MLX5_LOAD_ST_SUCCESS 1 2901c807f67SHans Petter Selasky #define MLX5_LOAD_ST_FAILURE 2 2911c807f67SHans Petter Selasky u16 func_id; 2921c807f67SHans Petter Selasky }; 2931c807f67SHans Petter Selasky #define mlx5_cmd_msg mlx5_fw_page 294dc7e38acSHans Petter Selasky 295dc7e38acSHans Petter Selasky struct mlx5_cmd_debug { 296dc7e38acSHans Petter Selasky struct dentry *dbg_root; 297dc7e38acSHans Petter Selasky struct dentry *dbg_in; 298dc7e38acSHans Petter Selasky struct dentry *dbg_out; 299dc7e38acSHans Petter Selasky struct dentry *dbg_outlen; 300dc7e38acSHans Petter Selasky struct dentry *dbg_status; 301dc7e38acSHans Petter Selasky struct dentry *dbg_run; 302dc7e38acSHans Petter Selasky void *in_msg; 303dc7e38acSHans Petter Selasky void *out_msg; 304dc7e38acSHans Petter Selasky u8 status; 305dc7e38acSHans Petter Selasky u16 inlen; 306dc7e38acSHans Petter Selasky u16 outlen; 307dc7e38acSHans Petter Selasky }; 308dc7e38acSHans Petter Selasky 309dc7e38acSHans Petter Selasky struct cache_ent { 310dc7e38acSHans Petter Selasky /* protect block chain allocations 311dc7e38acSHans Petter Selasky */ 312dc7e38acSHans Petter Selasky spinlock_t lock; 313dc7e38acSHans Petter Selasky struct list_head head; 314dc7e38acSHans Petter Selasky }; 315dc7e38acSHans Petter Selasky 316dc7e38acSHans Petter Selasky struct cmd_msg_cache { 317dc7e38acSHans Petter Selasky struct cache_ent large; 318dc7e38acSHans Petter Selasky struct cache_ent med; 319dc7e38acSHans Petter Selasky 320dc7e38acSHans Petter Selasky }; 321dc7e38acSHans Petter Selasky 3224b109912SHans Petter Selasky struct mlx5_traffic_counter { 3234b109912SHans Petter Selasky u64 packets; 3244b109912SHans Petter Selasky u64 octets; 3254b109912SHans Petter Selasky }; 3264b109912SHans Petter Selasky 327dc7e38acSHans Petter Selasky struct mlx5_cmd_stats { 328dc7e38acSHans Petter Selasky u64 sum; 329dc7e38acSHans Petter Selasky u64 n; 330dc7e38acSHans Petter Selasky struct dentry *root; 331dc7e38acSHans Petter Selasky struct dentry *avg; 332dc7e38acSHans Petter Selasky struct dentry *count; 333dc7e38acSHans Petter Selasky /* protect command average calculations */ 334dc7e38acSHans Petter Selasky spinlock_t lock; 335dc7e38acSHans Petter Selasky }; 336dc7e38acSHans Petter Selasky 337dc7e38acSHans Petter Selasky struct mlx5_cmd { 3381c807f67SHans Petter Selasky struct mlx5_fw_page *cmd_page; 3391c807f67SHans Petter Selasky bus_dma_tag_t dma_tag; 3401c807f67SHans Petter Selasky struct sx dma_sx; 3411c807f67SHans Petter Selasky struct mtx dma_mtx; 3421c807f67SHans Petter Selasky #define MLX5_DMA_OWNED(dev) mtx_owned(&(dev)->cmd.dma_mtx) 3431c807f67SHans Petter Selasky #define MLX5_DMA_LOCK(dev) mtx_lock(&(dev)->cmd.dma_mtx) 3441c807f67SHans Petter Selasky #define MLX5_DMA_UNLOCK(dev) mtx_unlock(&(dev)->cmd.dma_mtx) 3451c807f67SHans Petter Selasky struct cv dma_cv; 3461c807f67SHans Petter Selasky #define MLX5_DMA_DONE(dev) cv_broadcast(&(dev)->cmd.dma_cv) 3471c807f67SHans Petter Selasky #define MLX5_DMA_WAIT(dev) cv_wait(&(dev)->cmd.dma_cv, &(dev)->cmd.dma_mtx) 348dc7e38acSHans Petter Selasky void *cmd_buf; 349dc7e38acSHans Petter Selasky dma_addr_t dma; 350dc7e38acSHans Petter Selasky u16 cmdif_rev; 351dc7e38acSHans Petter Selasky u8 log_sz; 352dc7e38acSHans Petter Selasky u8 log_stride; 353dc7e38acSHans Petter Selasky int max_reg_cmds; 354dc7e38acSHans Petter Selasky int events; 355dc7e38acSHans Petter Selasky u32 __iomem *vector; 356dc7e38acSHans Petter Selasky 357dc7e38acSHans Petter Selasky /* protect command queue allocations 358dc7e38acSHans Petter Selasky */ 359dc7e38acSHans Petter Selasky spinlock_t alloc_lock; 360dc7e38acSHans Petter Selasky 361dc7e38acSHans Petter Selasky /* protect token allocations 362dc7e38acSHans Petter Selasky */ 363dc7e38acSHans Petter Selasky spinlock_t token_lock; 364dc7e38acSHans Petter Selasky u8 token; 365dc7e38acSHans Petter Selasky unsigned long bitmask; 366dc7e38acSHans Petter Selasky char wq_name[MLX5_CMD_WQ_MAX_NAME]; 367dc7e38acSHans Petter Selasky struct workqueue_struct *wq; 368dc7e38acSHans Petter Selasky struct semaphore sem; 369dc7e38acSHans Petter Selasky struct semaphore pages_sem; 370dc7e38acSHans Petter Selasky int mode; 371dc7e38acSHans Petter Selasky struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS]; 372dc7e38acSHans Petter Selasky struct mlx5_cmd_debug dbg; 373dc7e38acSHans Petter Selasky struct cmd_msg_cache cache; 374dc7e38acSHans Petter Selasky int checksum_disabled; 375dc7e38acSHans Petter Selasky struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX]; 376dc7e38acSHans Petter Selasky }; 377dc7e38acSHans Petter Selasky 378dc7e38acSHans Petter Selasky struct mlx5_port_caps { 379dc7e38acSHans Petter Selasky int gid_table_len; 380dc7e38acSHans Petter Selasky int pkey_table_len; 381dc7e38acSHans Petter Selasky u8 ext_port_cap; 382dc7e38acSHans Petter Selasky }; 383dc7e38acSHans Petter Selasky 384dc7e38acSHans Petter Selasky struct mlx5_buf { 3851c807f67SHans Petter Selasky bus_dma_tag_t dma_tag; 3861c807f67SHans Petter Selasky bus_dmamap_t dma_map; 3871c807f67SHans Petter Selasky struct mlx5_core_dev *dev; 3881c807f67SHans Petter Selasky struct { 3891c807f67SHans Petter Selasky void *buf; 3901c807f67SHans Petter Selasky } direct; 3911c807f67SHans Petter Selasky u64 *page_list; 392dc7e38acSHans Petter Selasky int npages; 393dc7e38acSHans Petter Selasky int size; 394dc7e38acSHans Petter Selasky u8 page_shift; 3951c807f67SHans Petter Selasky u8 load_done; 396dc7e38acSHans Petter Selasky }; 397dc7e38acSHans Petter Selasky 398dc7e38acSHans Petter Selasky struct mlx5_eq { 399dc7e38acSHans Petter Selasky struct mlx5_core_dev *dev; 400dc7e38acSHans Petter Selasky __be32 __iomem *doorbell; 401dc7e38acSHans Petter Selasky u32 cons_index; 402dc7e38acSHans Petter Selasky struct mlx5_buf buf; 403dc7e38acSHans Petter Selasky int size; 404dc7e38acSHans Petter Selasky u8 irqn; 405dc7e38acSHans Petter Selasky u8 eqn; 406dc7e38acSHans Petter Selasky int nent; 407dc7e38acSHans Petter Selasky u64 mask; 408dc7e38acSHans Petter Selasky struct list_head list; 409dc7e38acSHans Petter Selasky int index; 410dc7e38acSHans Petter Selasky struct mlx5_rsc_debug *dbg; 411dc7e38acSHans Petter Selasky }; 412dc7e38acSHans Petter Selasky 413dc7e38acSHans Petter Selasky struct mlx5_core_psv { 414dc7e38acSHans Petter Selasky u32 psv_idx; 415dc7e38acSHans Petter Selasky struct psv_layout { 416dc7e38acSHans Petter Selasky u32 pd; 417dc7e38acSHans Petter Selasky u16 syndrome; 418dc7e38acSHans Petter Selasky u16 reserved; 419dc7e38acSHans Petter Selasky u16 bg; 420dc7e38acSHans Petter Selasky u16 app_tag; 421dc7e38acSHans Petter Selasky u32 ref_tag; 422dc7e38acSHans Petter Selasky } psv; 423dc7e38acSHans Petter Selasky }; 424dc7e38acSHans Petter Selasky 425dc7e38acSHans Petter Selasky struct mlx5_core_sig_ctx { 426dc7e38acSHans Petter Selasky struct mlx5_core_psv psv_memory; 427dc7e38acSHans Petter Selasky struct mlx5_core_psv psv_wire; 428dc7e38acSHans Petter Selasky #if (__FreeBSD_version >= 1100000) 429dc7e38acSHans Petter Selasky struct ib_sig_err err_item; 430dc7e38acSHans Petter Selasky #endif 431dc7e38acSHans Petter Selasky bool sig_status_checked; 432dc7e38acSHans Petter Selasky bool sig_err_exists; 433dc7e38acSHans Petter Selasky u32 sigerr_count; 434dc7e38acSHans Petter Selasky }; 435dc7e38acSHans Petter Selasky 436dc7e38acSHans Petter Selasky struct mlx5_core_mr { 437dc7e38acSHans Petter Selasky u64 iova; 438dc7e38acSHans Petter Selasky u64 size; 439dc7e38acSHans Petter Selasky u32 key; 440dc7e38acSHans Petter Selasky u32 pd; 441dc7e38acSHans Petter Selasky }; 442dc7e38acSHans Petter Selasky 443dc7e38acSHans Petter Selasky enum mlx5_res_type { 444cb4e4a6eSHans Petter Selasky MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP, 445cb4e4a6eSHans Petter Selasky MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ, 446cb4e4a6eSHans Petter Selasky MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ, 447cb4e4a6eSHans Petter Selasky MLX5_RES_SRQ = 3, 448cb4e4a6eSHans Petter Selasky MLX5_RES_XSRQ = 4, 449cb4e4a6eSHans Petter Selasky MLX5_RES_DCT = 5, 450dc7e38acSHans Petter Selasky }; 451dc7e38acSHans Petter Selasky 452dc7e38acSHans Petter Selasky struct mlx5_core_rsc_common { 453dc7e38acSHans Petter Selasky enum mlx5_res_type res; 454dc7e38acSHans Petter Selasky atomic_t refcount; 455dc7e38acSHans Petter Selasky struct completion free; 456dc7e38acSHans Petter Selasky }; 457dc7e38acSHans Petter Selasky 458dc7e38acSHans Petter Selasky struct mlx5_core_srq { 459dc7e38acSHans Petter Selasky struct mlx5_core_rsc_common common; /* must be first */ 460dc7e38acSHans Petter Selasky u32 srqn; 461dc7e38acSHans Petter Selasky int max; 462dc7e38acSHans Petter Selasky int max_gs; 463dc7e38acSHans Petter Selasky int max_avail_gather; 464dc7e38acSHans Petter Selasky int wqe_shift; 465dc7e38acSHans Petter Selasky void (*event)(struct mlx5_core_srq *, int); 466dc7e38acSHans Petter Selasky atomic_t refcount; 467dc7e38acSHans Petter Selasky struct completion free; 468dc7e38acSHans Petter Selasky }; 469dc7e38acSHans Petter Selasky 470dc7e38acSHans Petter Selasky struct mlx5_eq_table { 471dc7e38acSHans Petter Selasky void __iomem *update_ci; 472dc7e38acSHans Petter Selasky void __iomem *update_arm_ci; 473dc7e38acSHans Petter Selasky struct list_head comp_eqs_list; 474dc7e38acSHans Petter Selasky struct mlx5_eq pages_eq; 475dc7e38acSHans Petter Selasky struct mlx5_eq async_eq; 476dc7e38acSHans Petter Selasky struct mlx5_eq cmd_eq; 477dc7e38acSHans Petter Selasky int num_comp_vectors; 478dc7e38acSHans Petter Selasky /* protect EQs list 479dc7e38acSHans Petter Selasky */ 480dc7e38acSHans Petter Selasky spinlock_t lock; 481dc7e38acSHans Petter Selasky }; 482dc7e38acSHans Petter Selasky 483dc7e38acSHans Petter Selasky struct mlx5_uar { 484dc7e38acSHans Petter Selasky u32 index; 485dc7e38acSHans Petter Selasky void __iomem *bf_map; 486dc7e38acSHans Petter Selasky void __iomem *map; 487dc7e38acSHans Petter Selasky }; 488dc7e38acSHans Petter Selasky 489dc7e38acSHans Petter Selasky 490dc7e38acSHans Petter Selasky struct mlx5_core_health { 491dc7e38acSHans Petter Selasky struct mlx5_health_buffer __iomem *health; 492dc7e38acSHans Petter Selasky __be32 __iomem *health_counter; 493dc7e38acSHans Petter Selasky struct timer_list timer; 494dc7e38acSHans Petter Selasky u32 prev; 495dc7e38acSHans Petter Selasky int miss_counter; 4961900b6f8SHans Petter Selasky u32 fatal_error; 497ca551594SHans Petter Selasky /* wq spinlock to synchronize draining */ 498ca551594SHans Petter Selasky spinlock_t wq_lock; 499a2485fe5SHans Petter Selasky struct workqueue_struct *wq; 500ca551594SHans Petter Selasky unsigned long flags; 501a2485fe5SHans Petter Selasky struct work_struct work; 5024bb7662bSHans Petter Selasky struct delayed_work recover_work; 503dc7e38acSHans Petter Selasky }; 504dc7e38acSHans Petter Selasky 505*38535d6cSHans Petter Selasky #ifdef RATELIMIT 506*38535d6cSHans Petter Selasky #define MLX5_CQ_LINEAR_ARRAY_SIZE (128 * 1024) 507*38535d6cSHans Petter Selasky #else 508dc7e38acSHans Petter Selasky #define MLX5_CQ_LINEAR_ARRAY_SIZE 1024 509*38535d6cSHans Petter Selasky #endif 510dc7e38acSHans Petter Selasky 511dc7e38acSHans Petter Selasky struct mlx5_cq_linear_array_entry { 512dc7e38acSHans Petter Selasky spinlock_t lock; 513dc7e38acSHans Petter Selasky struct mlx5_core_cq * volatile cq; 514dc7e38acSHans Petter Selasky }; 515dc7e38acSHans Petter Selasky 516dc7e38acSHans Petter Selasky struct mlx5_cq_table { 517dc7e38acSHans Petter Selasky /* protect radix tree 518dc7e38acSHans Petter Selasky */ 519dc7e38acSHans Petter Selasky spinlock_t lock; 520dc7e38acSHans Petter Selasky struct radix_tree_root tree; 521dc7e38acSHans Petter Selasky struct mlx5_cq_linear_array_entry linear_array[MLX5_CQ_LINEAR_ARRAY_SIZE]; 522dc7e38acSHans Petter Selasky }; 523dc7e38acSHans Petter Selasky 524dc7e38acSHans Petter Selasky struct mlx5_qp_table { 525dc7e38acSHans Petter Selasky /* protect radix tree 526dc7e38acSHans Petter Selasky */ 527dc7e38acSHans Petter Selasky spinlock_t lock; 528dc7e38acSHans Petter Selasky struct radix_tree_root tree; 529dc7e38acSHans Petter Selasky }; 530dc7e38acSHans Petter Selasky 531dc7e38acSHans Petter Selasky struct mlx5_srq_table { 532dc7e38acSHans Petter Selasky /* protect radix tree 533dc7e38acSHans Petter Selasky */ 534dc7e38acSHans Petter Selasky spinlock_t lock; 535dc7e38acSHans Petter Selasky struct radix_tree_root tree; 536dc7e38acSHans Petter Selasky }; 537dc7e38acSHans Petter Selasky 538dc7e38acSHans Petter Selasky struct mlx5_mr_table { 539dc7e38acSHans Petter Selasky /* protect radix tree 540dc7e38acSHans Petter Selasky */ 541cb4e4a6eSHans Petter Selasky spinlock_t lock; 542dc7e38acSHans Petter Selasky struct radix_tree_root tree; 543dc7e38acSHans Petter Selasky }; 544dc7e38acSHans Petter Selasky 545dc7e38acSHans Petter Selasky struct mlx5_irq_info { 546dc7e38acSHans Petter Selasky char name[MLX5_MAX_IRQ_NAME]; 547dc7e38acSHans Petter Selasky }; 548dc7e38acSHans Petter Selasky 549*38535d6cSHans Petter Selasky #ifdef RATELIMIT 550*38535d6cSHans Petter Selasky struct mlx5_rl_entry { 551*38535d6cSHans Petter Selasky u32 rate; 552*38535d6cSHans Petter Selasky u16 burst; 553*38535d6cSHans Petter Selasky u16 index; 554*38535d6cSHans Petter Selasky u32 refcount; 555*38535d6cSHans Petter Selasky }; 556*38535d6cSHans Petter Selasky 557*38535d6cSHans Petter Selasky struct mlx5_rl_table { 558*38535d6cSHans Petter Selasky struct mutex rl_lock; 559*38535d6cSHans Petter Selasky u16 max_size; 560*38535d6cSHans Petter Selasky u32 max_rate; 561*38535d6cSHans Petter Selasky u32 min_rate; 562*38535d6cSHans Petter Selasky struct mlx5_rl_entry *rl_entry; 563*38535d6cSHans Petter Selasky }; 564*38535d6cSHans Petter Selasky #endif 565*38535d6cSHans Petter Selasky 566dc7e38acSHans Petter Selasky struct mlx5_priv { 567dc7e38acSHans Petter Selasky char name[MLX5_MAX_NAME_LEN]; 568dc7e38acSHans Petter Selasky struct mlx5_eq_table eq_table; 569dc7e38acSHans Petter Selasky struct msix_entry *msix_arr; 570dc7e38acSHans Petter Selasky struct mlx5_irq_info *irq_info; 571dc7e38acSHans Petter Selasky struct mlx5_uuar_info uuari; 572dc7e38acSHans Petter Selasky MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock); 573dc7e38acSHans Petter Selasky 574dc7e38acSHans Petter Selasky struct io_mapping *bf_mapping; 575dc7e38acSHans Petter Selasky 576dc7e38acSHans Petter Selasky /* pages stuff */ 577dc7e38acSHans Petter Selasky struct workqueue_struct *pg_wq; 578dc7e38acSHans Petter Selasky struct rb_root page_root; 579115bc9b1SHans Petter Selasky s64 fw_pages; 580cb4e4a6eSHans Petter Selasky atomic_t reg_pages; 58144a03e91SHans Petter Selasky s64 pages_per_func[MLX5_MAX_NUMBER_OF_VFS]; 582dc7e38acSHans Petter Selasky struct mlx5_core_health health; 583dc7e38acSHans Petter Selasky 584dc7e38acSHans Petter Selasky struct mlx5_srq_table srq_table; 585dc7e38acSHans Petter Selasky 586dc7e38acSHans Petter Selasky /* start: qp staff */ 587dc7e38acSHans Petter Selasky struct mlx5_qp_table qp_table; 588dc7e38acSHans Petter Selasky struct dentry *qp_debugfs; 589dc7e38acSHans Petter Selasky struct dentry *eq_debugfs; 590dc7e38acSHans Petter Selasky struct dentry *cq_debugfs; 591dc7e38acSHans Petter Selasky struct dentry *cmdif_debugfs; 592dc7e38acSHans Petter Selasky /* end: qp staff */ 593dc7e38acSHans Petter Selasky 594dc7e38acSHans Petter Selasky /* start: cq staff */ 595dc7e38acSHans Petter Selasky struct mlx5_cq_table cq_table; 596dc7e38acSHans Petter Selasky /* end: cq staff */ 597dc7e38acSHans Petter Selasky 598dc7e38acSHans Petter Selasky /* start: mr staff */ 599dc7e38acSHans Petter Selasky struct mlx5_mr_table mr_table; 600dc7e38acSHans Petter Selasky /* end: mr staff */ 601dc7e38acSHans Petter Selasky 602dc7e38acSHans Petter Selasky /* start: alloc staff */ 603dc7e38acSHans Petter Selasky int numa_node; 604dc7e38acSHans Petter Selasky 605dc7e38acSHans Petter Selasky struct mutex pgdir_mutex; 606dc7e38acSHans Petter Selasky struct list_head pgdir_list; 607dc7e38acSHans Petter Selasky /* end: alloc staff */ 608dc7e38acSHans Petter Selasky struct dentry *dbg_root; 609dc7e38acSHans Petter Selasky 610dc7e38acSHans Petter Selasky /* protect mkey key part */ 611dc7e38acSHans Petter Selasky spinlock_t mkey_lock; 612dc7e38acSHans Petter Selasky u8 mkey_key; 613dc7e38acSHans Petter Selasky 614dc7e38acSHans Petter Selasky struct list_head dev_list; 615dc7e38acSHans Petter Selasky struct list_head ctx_list; 616dc7e38acSHans Petter Selasky spinlock_t ctx_lock; 617cb4e4a6eSHans Petter Selasky unsigned long pci_dev_data; 618*38535d6cSHans Petter Selasky #ifdef RATELIMIT 619*38535d6cSHans Petter Selasky struct mlx5_rl_table rl_table; 620*38535d6cSHans Petter Selasky #endif 621cb4e4a6eSHans Petter Selasky }; 622cb4e4a6eSHans Petter Selasky 623cb4e4a6eSHans Petter Selasky enum mlx5_device_state { 624cb4e4a6eSHans Petter Selasky MLX5_DEVICE_STATE_UP, 625cb4e4a6eSHans Petter Selasky MLX5_DEVICE_STATE_INTERNAL_ERROR, 626dc7e38acSHans Petter Selasky }; 627dc7e38acSHans Petter Selasky 628a2485fe5SHans Petter Selasky enum mlx5_interface_state { 629a2485fe5SHans Petter Selasky MLX5_INTERFACE_STATE_DOWN = BIT(0), 630a2485fe5SHans Petter Selasky MLX5_INTERFACE_STATE_UP = BIT(1), 631a2485fe5SHans Petter Selasky MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2), 632a2485fe5SHans Petter Selasky }; 633a2485fe5SHans Petter Selasky 634a2485fe5SHans Petter Selasky enum mlx5_pci_status { 635a2485fe5SHans Petter Selasky MLX5_PCI_STATUS_DISABLED, 636a2485fe5SHans Petter Selasky MLX5_PCI_STATUS_ENABLED, 637a2485fe5SHans Petter Selasky }; 638a2485fe5SHans Petter Selasky 639dc7e38acSHans Petter Selasky struct mlx5_special_contexts { 640dc7e38acSHans Petter Selasky int resd_lkey; 641dc7e38acSHans Petter Selasky }; 642dc7e38acSHans Petter Selasky 6435a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace; 644e808190aSHans Petter Selasky struct mlx5_dump_data; 645dc7e38acSHans Petter Selasky struct mlx5_core_dev { 646dc7e38acSHans Petter Selasky struct pci_dev *pdev; 647a2485fe5SHans Petter Selasky /* sync pci state */ 648a2485fe5SHans Petter Selasky struct mutex pci_status_mutex; 649a2485fe5SHans Petter Selasky enum mlx5_pci_status pci_status; 650dc7e38acSHans Petter Selasky char board_id[MLX5_BOARD_ID_LEN]; 651dc7e38acSHans Petter Selasky struct mlx5_cmd cmd; 652dc7e38acSHans Petter Selasky struct mlx5_port_caps port_caps[MLX5_MAX_PORTS]; 653dc7e38acSHans Petter Selasky u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; 654dc7e38acSHans Petter Selasky u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; 655b35a986dSHans Petter Selasky phys_addr_t iseg_base; 656dc7e38acSHans Petter Selasky struct mlx5_init_seg __iomem *iseg; 657cb4e4a6eSHans Petter Selasky enum mlx5_device_state state; 658a2485fe5SHans Petter Selasky /* sync interface state */ 659a2485fe5SHans Petter Selasky struct mutex intf_state_mutex; 660a2485fe5SHans Petter Selasky unsigned long intf_state; 661dc7e38acSHans Petter Selasky void (*event) (struct mlx5_core_dev *dev, 662dc7e38acSHans Petter Selasky enum mlx5_dev_event event, 663dc7e38acSHans Petter Selasky unsigned long param); 664dc7e38acSHans Petter Selasky struct mlx5_priv priv; 665dc7e38acSHans Petter Selasky struct mlx5_profile *profile; 666dc7e38acSHans Petter Selasky atomic_t num_qps; 6674b95c665SHans Petter Selasky u32 vsc_addr; 668dc7e38acSHans Petter Selasky u32 issi; 669dc7e38acSHans Petter Selasky struct mlx5_special_contexts special_contexts; 67021dd6527SHans Petter Selasky unsigned int module_status[MLX5_MAX_PORTS]; 6715a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *root_ns; 6725a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *fdb_root_ns; 6735a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *esw_egress_root_ns; 6745a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *esw_ingress_root_ns; 6755a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *sniffer_rx_root_ns; 6765a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace *sniffer_tx_root_ns; 677cb4e4a6eSHans Petter Selasky u32 num_q_counter_allocated[MLX5_INTERFACE_NUMBER]; 678e808190aSHans Petter Selasky struct mlx5_dump_data *dump_data; 679f20b553dSHans Petter Selasky u32 vsec_addr; 680dc7e38acSHans Petter Selasky }; 681dc7e38acSHans Petter Selasky 682dc7e38acSHans Petter Selasky enum { 683dc7e38acSHans Petter Selasky MLX5_WOL_DISABLE = 0, 684dc7e38acSHans Petter Selasky MLX5_WOL_SECURED_MAGIC = 1 << 1, 685dc7e38acSHans Petter Selasky MLX5_WOL_MAGIC = 1 << 2, 686dc7e38acSHans Petter Selasky MLX5_WOL_ARP = 1 << 3, 687dc7e38acSHans Petter Selasky MLX5_WOL_BROADCAST = 1 << 4, 688dc7e38acSHans Petter Selasky MLX5_WOL_MULTICAST = 1 << 5, 689dc7e38acSHans Petter Selasky MLX5_WOL_UNICAST = 1 << 6, 690dc7e38acSHans Petter Selasky MLX5_WOL_PHY_ACTIVITY = 1 << 7, 691dc7e38acSHans Petter Selasky }; 692dc7e38acSHans Petter Selasky 693dc7e38acSHans Petter Selasky struct mlx5_db { 694dc7e38acSHans Petter Selasky __be32 *db; 695dc7e38acSHans Petter Selasky union { 696dc7e38acSHans Petter Selasky struct mlx5_db_pgdir *pgdir; 697dc7e38acSHans Petter Selasky struct mlx5_ib_user_db_page *user_page; 698dc7e38acSHans Petter Selasky } u; 699dc7e38acSHans Petter Selasky dma_addr_t dma; 700dc7e38acSHans Petter Selasky int index; 701dc7e38acSHans Petter Selasky }; 702dc7e38acSHans Petter Selasky 703dc7e38acSHans Petter Selasky struct mlx5_net_counters { 704dc7e38acSHans Petter Selasky u64 packets; 705dc7e38acSHans Petter Selasky u64 octets; 706dc7e38acSHans Petter Selasky }; 707dc7e38acSHans Petter Selasky 708dc7e38acSHans Petter Selasky struct mlx5_ptys_reg { 709cb4e4a6eSHans Petter Selasky u8 an_dis_admin; 710cb4e4a6eSHans Petter Selasky u8 an_dis_ap; 711dc7e38acSHans Petter Selasky u8 local_port; 712dc7e38acSHans Petter Selasky u8 proto_mask; 713dc7e38acSHans Petter Selasky u32 eth_proto_cap; 714dc7e38acSHans Petter Selasky u16 ib_link_width_cap; 715dc7e38acSHans Petter Selasky u16 ib_proto_cap; 716dc7e38acSHans Petter Selasky u32 eth_proto_admin; 717dc7e38acSHans Petter Selasky u16 ib_link_width_admin; 718dc7e38acSHans Petter Selasky u16 ib_proto_admin; 719dc7e38acSHans Petter Selasky u32 eth_proto_oper; 720dc7e38acSHans Petter Selasky u16 ib_link_width_oper; 721dc7e38acSHans Petter Selasky u16 ib_proto_oper; 722dc7e38acSHans Petter Selasky u32 eth_proto_lp_advertise; 723dc7e38acSHans Petter Selasky }; 724dc7e38acSHans Petter Selasky 725dc7e38acSHans Petter Selasky struct mlx5_pvlc_reg { 726dc7e38acSHans Petter Selasky u8 local_port; 727dc7e38acSHans Petter Selasky u8 vl_hw_cap; 728dc7e38acSHans Petter Selasky u8 vl_admin; 729dc7e38acSHans Petter Selasky u8 vl_operational; 730dc7e38acSHans Petter Selasky }; 731dc7e38acSHans Petter Selasky 732dc7e38acSHans Petter Selasky struct mlx5_pmtu_reg { 733dc7e38acSHans Petter Selasky u8 local_port; 734dc7e38acSHans Petter Selasky u16 max_mtu; 735dc7e38acSHans Petter Selasky u16 admin_mtu; 736dc7e38acSHans Petter Selasky u16 oper_mtu; 737dc7e38acSHans Petter Selasky }; 738dc7e38acSHans Petter Selasky 739dc7e38acSHans Petter Selasky struct mlx5_vport_counters { 740dc7e38acSHans Petter Selasky struct mlx5_net_counters received_errors; 741dc7e38acSHans Petter Selasky struct mlx5_net_counters transmit_errors; 742dc7e38acSHans Petter Selasky struct mlx5_net_counters received_ib_unicast; 743dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_ib_unicast; 744dc7e38acSHans Petter Selasky struct mlx5_net_counters received_ib_multicast; 745dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_ib_multicast; 746dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_broadcast; 747dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_broadcast; 748dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_unicast; 749dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_unicast; 750dc7e38acSHans Petter Selasky struct mlx5_net_counters received_eth_multicast; 751dc7e38acSHans Petter Selasky struct mlx5_net_counters transmitted_eth_multicast; 752dc7e38acSHans Petter Selasky }; 753dc7e38acSHans Petter Selasky 754dc7e38acSHans Petter Selasky enum { 7551c807f67SHans Petter Selasky MLX5_DB_PER_PAGE = MLX5_ADAPTER_PAGE_SIZE / L1_CACHE_BYTES, 756dc7e38acSHans Petter Selasky }; 757dc7e38acSHans Petter Selasky 758cb4e4a6eSHans Petter Selasky struct mlx5_core_dct { 759cb4e4a6eSHans Petter Selasky struct mlx5_core_rsc_common common; /* must be first */ 760cb4e4a6eSHans Petter Selasky void (*event)(struct mlx5_core_dct *, int); 761cb4e4a6eSHans Petter Selasky int dctn; 762cb4e4a6eSHans Petter Selasky struct completion drained; 763cb4e4a6eSHans Petter Selasky struct mlx5_rsc_debug *dbg; 764cb4e4a6eSHans Petter Selasky int pid; 765cb4e4a6eSHans Petter Selasky }; 766cb4e4a6eSHans Petter Selasky 767dc7e38acSHans Petter Selasky enum { 768dc7e38acSHans Petter Selasky MLX5_COMP_EQ_SIZE = 1024, 769dc7e38acSHans Petter Selasky }; 770dc7e38acSHans Petter Selasky 771dc7e38acSHans Petter Selasky enum { 772dc7e38acSHans Petter Selasky MLX5_PTYS_IB = 1 << 0, 773dc7e38acSHans Petter Selasky MLX5_PTYS_EN = 1 << 2, 774dc7e38acSHans Petter Selasky }; 775dc7e38acSHans Petter Selasky 776dc7e38acSHans Petter Selasky struct mlx5_db_pgdir { 777dc7e38acSHans Petter Selasky struct list_head list; 778dc7e38acSHans Petter Selasky DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE); 7791c807f67SHans Petter Selasky struct mlx5_fw_page *fw_page; 780dc7e38acSHans Petter Selasky __be32 *db_page; 781dc7e38acSHans Petter Selasky dma_addr_t db_dma; 782dc7e38acSHans Petter Selasky }; 783dc7e38acSHans Petter Selasky 784dc7e38acSHans Petter Selasky typedef void (*mlx5_cmd_cbk_t)(int status, void *context); 785dc7e38acSHans Petter Selasky 786dc7e38acSHans Petter Selasky struct mlx5_cmd_work_ent { 787dc7e38acSHans Petter Selasky struct mlx5_cmd_msg *in; 788dc7e38acSHans Petter Selasky struct mlx5_cmd_msg *out; 7891c807f67SHans Petter Selasky int uin_size; 790dc7e38acSHans Petter Selasky void *uout; 791dc7e38acSHans Petter Selasky int uout_size; 792dc7e38acSHans Petter Selasky mlx5_cmd_cbk_t callback; 79311546d06SHans Petter Selasky struct delayed_work cb_timeout_work; 794dc7e38acSHans Petter Selasky void *context; 795dc7e38acSHans Petter Selasky int idx; 796dc7e38acSHans Petter Selasky struct completion done; 797dc7e38acSHans Petter Selasky struct mlx5_cmd *cmd; 798dc7e38acSHans Petter Selasky struct work_struct work; 799dc7e38acSHans Petter Selasky struct mlx5_cmd_layout *lay; 800dc7e38acSHans Petter Selasky int ret; 801dc7e38acSHans Petter Selasky int page_queue; 802dc7e38acSHans Petter Selasky u8 status; 803dc7e38acSHans Petter Selasky u8 token; 804dc7e38acSHans Petter Selasky u64 ts1; 805dc7e38acSHans Petter Selasky u64 ts2; 806dc7e38acSHans Petter Selasky u16 op; 80730dfc051SHans Petter Selasky u8 busy; 808c0902569SHans Petter Selasky bool polling; 809dc7e38acSHans Petter Selasky }; 810dc7e38acSHans Petter Selasky 811dc7e38acSHans Petter Selasky struct mlx5_pas { 812dc7e38acSHans Petter Selasky u64 pa; 813dc7e38acSHans Petter Selasky u8 log_sz; 814dc7e38acSHans Petter Selasky }; 815dc7e38acSHans Petter Selasky 8164b109912SHans Petter Selasky enum port_state_policy { 8174b109912SHans Petter Selasky MLX5_POLICY_DOWN = 0, 8184b109912SHans Petter Selasky MLX5_POLICY_UP = 1, 8194b109912SHans Petter Selasky MLX5_POLICY_FOLLOW = 2, 8204b109912SHans Petter Selasky MLX5_POLICY_INVALID = 0xffffffff 8214b109912SHans Petter Selasky }; 8224b109912SHans Petter Selasky 8231c807f67SHans Petter Selasky static inline void * 8241c807f67SHans Petter Selasky mlx5_buf_offset(struct mlx5_buf *buf, int offset) 825dc7e38acSHans Petter Selasky { 8261c807f67SHans Petter Selasky return ((char *)buf->direct.buf + offset); 827dc7e38acSHans Petter Selasky } 828dc7e38acSHans Petter Selasky 829dc7e38acSHans Petter Selasky 830dc7e38acSHans Petter Selasky extern struct workqueue_struct *mlx5_core_wq; 831dc7e38acSHans Petter Selasky 832dc7e38acSHans Petter Selasky #define STRUCT_FIELD(header, field) \ 833dc7e38acSHans Petter Selasky .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \ 834dc7e38acSHans Petter Selasky .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field 835dc7e38acSHans Petter Selasky 836dc7e38acSHans Petter Selasky static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev) 837dc7e38acSHans Petter Selasky { 838dc7e38acSHans Petter Selasky return pci_get_drvdata(pdev); 839dc7e38acSHans Petter Selasky } 840dc7e38acSHans Petter Selasky 841dc7e38acSHans Petter Selasky extern struct dentry *mlx5_debugfs_root; 842dc7e38acSHans Petter Selasky 843dc7e38acSHans Petter Selasky static inline u16 fw_rev_maj(struct mlx5_core_dev *dev) 844dc7e38acSHans Petter Selasky { 845dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->fw_rev) & 0xffff; 846dc7e38acSHans Petter Selasky } 847dc7e38acSHans Petter Selasky 848dc7e38acSHans Petter Selasky static inline u16 fw_rev_min(struct mlx5_core_dev *dev) 849dc7e38acSHans Petter Selasky { 850dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->fw_rev) >> 16; 851dc7e38acSHans Petter Selasky } 852dc7e38acSHans Petter Selasky 853dc7e38acSHans Petter Selasky static inline u16 fw_rev_sub(struct mlx5_core_dev *dev) 854dc7e38acSHans Petter Selasky { 855dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff; 856dc7e38acSHans Petter Selasky } 857dc7e38acSHans Petter Selasky 858dc7e38acSHans Petter Selasky static inline u16 cmdif_rev_get(struct mlx5_core_dev *dev) 859dc7e38acSHans Petter Selasky { 860dc7e38acSHans Petter Selasky return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16; 861dc7e38acSHans Petter Selasky } 862dc7e38acSHans Petter Selasky 863dc7e38acSHans Petter Selasky static inline int mlx5_get_gid_table_len(u16 param) 864dc7e38acSHans Petter Selasky { 865dc7e38acSHans Petter Selasky if (param > 4) { 866dc7e38acSHans Petter Selasky printf("M4_CORE_DRV_NAME: WARN: ""gid table length is zero\n"); 867dc7e38acSHans Petter Selasky return 0; 868dc7e38acSHans Petter Selasky } 869dc7e38acSHans Petter Selasky 870dc7e38acSHans Petter Selasky return 8 * (1 << param); 871dc7e38acSHans Petter Selasky } 872dc7e38acSHans Petter Selasky 873dc7e38acSHans Petter Selasky static inline void *mlx5_vzalloc(unsigned long size) 874dc7e38acSHans Petter Selasky { 875dc7e38acSHans Petter Selasky void *rtn; 876dc7e38acSHans Petter Selasky 877dc7e38acSHans Petter Selasky rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN); 878dc7e38acSHans Petter Selasky return rtn; 879dc7e38acSHans Petter Selasky } 880dc7e38acSHans Petter Selasky 881cb4e4a6eSHans Petter Selasky static inline void *mlx5_vmalloc(unsigned long size) 882dc7e38acSHans Petter Selasky { 883cb4e4a6eSHans Petter Selasky void *rtn; 884cb4e4a6eSHans Petter Selasky 885cb4e4a6eSHans Petter Selasky rtn = kmalloc(size, GFP_KERNEL | __GFP_NOWARN); 886cb4e4a6eSHans Petter Selasky if (!rtn) 887cb4e4a6eSHans Petter Selasky rtn = vmalloc(size); 888cb4e4a6eSHans Petter Selasky return rtn; 889dc7e38acSHans Petter Selasky } 890dc7e38acSHans Petter Selasky 8914b109912SHans Petter Selasky static inline u32 mlx5_base_mkey(const u32 key) 8924b109912SHans Petter Selasky { 8934b109912SHans Petter Selasky return key & 0xffffff00u; 8944b109912SHans Petter Selasky } 8954b109912SHans Petter Selasky 896dc7e38acSHans Petter Selasky int mlx5_cmd_init(struct mlx5_core_dev *dev); 897dc7e38acSHans Petter Selasky void mlx5_cmd_cleanup(struct mlx5_core_dev *dev); 898dc7e38acSHans Petter Selasky void mlx5_cmd_use_events(struct mlx5_core_dev *dev); 899dc7e38acSHans Petter Selasky void mlx5_cmd_use_polling(struct mlx5_core_dev *dev); 900788333d9SHans Petter Selasky void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome); 901788333d9SHans Petter Selasky int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type); 902dc7e38acSHans Petter Selasky int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out, 903dc7e38acSHans Petter Selasky int out_size); 904dc7e38acSHans Petter Selasky int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size, 905dc7e38acSHans Petter Selasky void *out, int out_size, mlx5_cmd_cbk_t callback, 906dc7e38acSHans Petter Selasky void *context); 907c0902569SHans Petter Selasky int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size, 908c0902569SHans Petter Selasky void *out, int out_size); 909dc7e38acSHans Petter Selasky int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn); 910dc7e38acSHans Petter Selasky int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn); 911dc7e38acSHans Petter Selasky int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); 912dc7e38acSHans Petter Selasky int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); 913dc7e38acSHans Petter Selasky int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); 914dc7e38acSHans Petter Selasky void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); 915a2485fe5SHans Petter Selasky void mlx5_health_cleanup(struct mlx5_core_dev *dev); 916a2485fe5SHans Petter Selasky int mlx5_health_init(struct mlx5_core_dev *dev); 917dc7e38acSHans Petter Selasky void mlx5_start_health_poll(struct mlx5_core_dev *dev); 918dc7e38acSHans Petter Selasky void mlx5_stop_health_poll(struct mlx5_core_dev *dev); 919ca551594SHans Petter Selasky void mlx5_drain_health_wq(struct mlx5_core_dev *dev); 920519774eaSHans Petter Selasky void mlx5_drain_health_recovery(struct mlx5_core_dev *dev); 9214bb7662bSHans Petter Selasky void mlx5_trigger_health_work(struct mlx5_core_dev *dev); 9221c807f67SHans Petter Selasky 9231c807f67SHans Petter Selasky #define mlx5_buf_alloc_node(dev, size, direct, buf, node) \ 9241c807f67SHans Petter Selasky mlx5_buf_alloc(dev, size, direct, buf) 925dc7e38acSHans Petter Selasky int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, int max_direct, 926dc7e38acSHans Petter Selasky struct mlx5_buf *buf); 927dc7e38acSHans Petter Selasky void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf); 928dc7e38acSHans Petter Selasky int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 929788333d9SHans Petter Selasky struct mlx5_srq_attr *in); 930dc7e38acSHans Petter Selasky int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq); 931dc7e38acSHans Petter Selasky int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 932788333d9SHans Petter Selasky struct mlx5_srq_attr *out); 933dc7e38acSHans Petter Selasky int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id); 934dc7e38acSHans Petter Selasky int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 935dc7e38acSHans Petter Selasky u16 lwm, int is_srq); 936dc7e38acSHans Petter Selasky void mlx5_init_mr_table(struct mlx5_core_dev *dev); 937dc7e38acSHans Petter Selasky void mlx5_cleanup_mr_table(struct mlx5_core_dev *dev); 938788333d9SHans Petter Selasky int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev, 939788333d9SHans Petter Selasky struct mlx5_core_mr *mkey, 940788333d9SHans Petter Selasky u32 *in, int inlen, 941788333d9SHans Petter Selasky u32 *out, int outlen, 942788333d9SHans Petter Selasky mlx5_cmd_cbk_t callback, void *context); 943788333d9SHans Petter Selasky int mlx5_core_create_mkey(struct mlx5_core_dev *dev, 944788333d9SHans Petter Selasky struct mlx5_core_mr *mr, 945788333d9SHans Petter Selasky u32 *in, int inlen); 946788333d9SHans Petter Selasky int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey); 947788333d9SHans Petter Selasky int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey, 948788333d9SHans Petter Selasky u32 *out, int outlen); 949dc7e38acSHans Petter Selasky int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr, 950dc7e38acSHans Petter Selasky u32 *mkey); 951dc7e38acSHans Petter Selasky int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn); 952dc7e38acSHans Petter Selasky int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn); 953500d0c40SHans Petter Selasky int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb, 954dc7e38acSHans Petter Selasky u16 opmod, u8 port); 9551c807f67SHans Petter Selasky void mlx5_fwp_flush(struct mlx5_fw_page *fwp); 9561c807f67SHans Petter Selasky void mlx5_fwp_invalidate(struct mlx5_fw_page *fwp); 9571c807f67SHans Petter Selasky struct mlx5_fw_page *mlx5_fwp_alloc(struct mlx5_core_dev *dev, gfp_t flags, unsigned num); 9581c807f67SHans Petter Selasky void mlx5_fwp_free(struct mlx5_fw_page *fwp); 9591c807f67SHans Petter Selasky u64 mlx5_fwp_get_dma(struct mlx5_fw_page *fwp, size_t offset); 9601c807f67SHans Petter Selasky void *mlx5_fwp_get_virt(struct mlx5_fw_page *fwp, size_t offset); 961dc7e38acSHans Petter Selasky void mlx5_pagealloc_init(struct mlx5_core_dev *dev); 962dc7e38acSHans Petter Selasky void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev); 963dc7e38acSHans Petter Selasky int mlx5_pagealloc_start(struct mlx5_core_dev *dev); 964dc7e38acSHans Petter Selasky void mlx5_pagealloc_stop(struct mlx5_core_dev *dev); 965dc7e38acSHans Petter Selasky void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id, 966dc7e38acSHans Petter Selasky s32 npages); 967dc7e38acSHans Petter Selasky int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot); 968dc7e38acSHans Petter Selasky int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev); 96944a03e91SHans Petter Selasky s64 mlx5_wait_for_reclaim_vfs_pages(struct mlx5_core_dev *dev); 970dc7e38acSHans Petter Selasky void mlx5_register_debugfs(void); 971dc7e38acSHans Petter Selasky void mlx5_unregister_debugfs(void); 972dc7e38acSHans Petter Selasky int mlx5_eq_init(struct mlx5_core_dev *dev); 973dc7e38acSHans Petter Selasky void mlx5_eq_cleanup(struct mlx5_core_dev *dev); 974dc7e38acSHans Petter Selasky void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas); 975dc7e38acSHans Petter Selasky void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn); 976dc7e38acSHans Petter Selasky void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type); 977dc7e38acSHans Petter Selasky void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type); 978dc7e38acSHans Petter Selasky struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn); 979d0ce5a0dSHans Petter Selasky void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u32 vector); 980dc7e38acSHans Petter Selasky void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type); 981dc7e38acSHans Petter Selasky int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx, 982dc7e38acSHans Petter Selasky int nent, u64 mask, const char *name, struct mlx5_uar *uar); 983dc7e38acSHans Petter Selasky int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 984dc7e38acSHans Petter Selasky int mlx5_start_eqs(struct mlx5_core_dev *dev); 985dc7e38acSHans Petter Selasky int mlx5_stop_eqs(struct mlx5_core_dev *dev); 986dc7e38acSHans Petter Selasky int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, int *irqn); 987dc7e38acSHans Petter Selasky int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); 988dc7e38acSHans Petter Selasky int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); 989cb4e4a6eSHans Petter Selasky int mlx5_core_set_dc_cnak_trace(struct mlx5_core_dev *dev, int enable, 990cb4e4a6eSHans Petter Selasky u64 addr); 991dc7e38acSHans Petter Selasky 992dc7e38acSHans Petter Selasky int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev); 993dc7e38acSHans Petter Selasky void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev); 994dc7e38acSHans Petter Selasky int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in, 995dc7e38acSHans Petter Selasky int size_in, void *data_out, int size_out, 996dc7e38acSHans Petter Selasky u16 reg_num, int arg, int write); 997dc7e38acSHans Petter Selasky 998cb4e4a6eSHans Petter Selasky void mlx5_toggle_port_link(struct mlx5_core_dev *dev); 999dc7e38acSHans Petter Selasky 1000dc7e38acSHans Petter Selasky int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 1001dc7e38acSHans Petter Selasky void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 1002dc7e38acSHans Petter Selasky int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq, 1003788333d9SHans Petter Selasky u32 *out, int outlen); 1004dc7e38acSHans Petter Selasky int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev); 1005dc7e38acSHans Petter Selasky void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev); 1006dc7e38acSHans Petter Selasky int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev); 1007dc7e38acSHans Petter Selasky void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev); 1008dc7e38acSHans Petter Selasky int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db); 1009dc7e38acSHans Petter Selasky int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db, 1010dc7e38acSHans Petter Selasky int node); 1011dc7e38acSHans Petter Selasky void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db); 1012dc7e38acSHans Petter Selasky 1013dc7e38acSHans Petter Selasky const char *mlx5_command_str(int command); 1014dc7e38acSHans Petter Selasky int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev); 1015dc7e38acSHans Petter Selasky void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev); 1016dc7e38acSHans Petter Selasky int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn, 1017dc7e38acSHans Petter Selasky int npsvs, u32 *sig_index); 1018dc7e38acSHans Petter Selasky int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num); 1019dc7e38acSHans Petter Selasky void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common); 1020dc7e38acSHans Petter Selasky u8 mlx5_is_wol_supported(struct mlx5_core_dev *dev); 1021dc7e38acSHans Petter Selasky int mlx5_set_wol(struct mlx5_core_dev *dev, u8 wol_mode); 102227c29bc4SHans Petter Selasky int mlx5_set_dropless_mode(struct mlx5_core_dev *dev, u16 timeout); 102327c29bc4SHans Petter Selasky int mlx5_query_dropless_mode(struct mlx5_core_dev *dev, u16 *timeout); 1024dc7e38acSHans Petter Selasky int mlx5_query_wol(struct mlx5_core_dev *dev, u8 *wol_mode); 1025dc7e38acSHans Petter Selasky int mlx5_core_access_pvlc(struct mlx5_core_dev *dev, 1026dc7e38acSHans Petter Selasky struct mlx5_pvlc_reg *pvlc, int write); 1027dc7e38acSHans Petter Selasky int mlx5_core_access_ptys(struct mlx5_core_dev *dev, 1028dc7e38acSHans Petter Selasky struct mlx5_ptys_reg *ptys, int write); 1029dc7e38acSHans Petter Selasky int mlx5_core_access_pmtu(struct mlx5_core_dev *dev, 1030dc7e38acSHans Petter Selasky struct mlx5_pmtu_reg *pmtu, int write); 1031dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_add(struct mlx5_core_dev *dev, u16 port); 1032dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_delete(struct mlx5_core_dev *dev, u16 port); 1033dc7e38acSHans Petter Selasky int mlx5_query_port_cong_status(struct mlx5_core_dev *mdev, int protocol, 1034dc7e38acSHans Petter Selasky int priority, int *is_enable); 1035dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_status(struct mlx5_core_dev *mdev, int protocol, 1036dc7e38acSHans Petter Selasky int priority, int enable); 1037dc7e38acSHans Petter Selasky int mlx5_query_port_cong_params(struct mlx5_core_dev *mdev, int protocol, 1038dc7e38acSHans Petter Selasky void *out, int out_size); 1039dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_params(struct mlx5_core_dev *mdev, 1040dc7e38acSHans Petter Selasky void *in, int in_size); 1041dc7e38acSHans Petter Selasky int mlx5_query_port_cong_statistics(struct mlx5_core_dev *mdev, int clear, 1042dc7e38acSHans Petter Selasky void *out, int out_size); 1043cb022443SHans Petter Selasky int mlx5_set_diagnostic_params(struct mlx5_core_dev *mdev, void *in, 1044cb022443SHans Petter Selasky int in_size); 1045cb022443SHans Petter Selasky int mlx5_query_diagnostic_counters(struct mlx5_core_dev *mdev, 1046cb022443SHans Petter Selasky u8 num_of_samples, u16 sample_index, 1047cb022443SHans Petter Selasky void *out, int out_size); 10484b95c665SHans Petter Selasky int mlx5_vsc_find_cap(struct mlx5_core_dev *mdev); 10494b95c665SHans Petter Selasky int mlx5_vsc_lock(struct mlx5_core_dev *mdev); 10504b95c665SHans Petter Selasky void mlx5_vsc_unlock(struct mlx5_core_dev *mdev); 10514b95c665SHans Petter Selasky int mlx5_vsc_set_space(struct mlx5_core_dev *mdev, u16 space); 10524b95c665SHans Petter Selasky int mlx5_vsc_write(struct mlx5_core_dev *mdev, u32 addr, u32 *data); 10534b95c665SHans Petter Selasky int mlx5_vsc_read(struct mlx5_core_dev *mdev, u32 addr, u32 *data); 1054dc7e38acSHans Petter Selasky static inline u32 mlx5_mkey_to_idx(u32 mkey) 1055dc7e38acSHans Petter Selasky { 1056dc7e38acSHans Petter Selasky return mkey >> 8; 1057dc7e38acSHans Petter Selasky } 1058dc7e38acSHans Petter Selasky 1059dc7e38acSHans Petter Selasky static inline u32 mlx5_idx_to_mkey(u32 mkey_idx) 1060dc7e38acSHans Petter Selasky { 1061dc7e38acSHans Petter Selasky return mkey_idx << 8; 1062dc7e38acSHans Petter Selasky } 1063dc7e38acSHans Petter Selasky 1064dc7e38acSHans Petter Selasky static inline u8 mlx5_mkey_variant(u32 mkey) 1065dc7e38acSHans Petter Selasky { 1066dc7e38acSHans Petter Selasky return mkey & 0xff; 1067dc7e38acSHans Petter Selasky } 1068dc7e38acSHans Petter Selasky 1069dc7e38acSHans Petter Selasky enum { 1070dc7e38acSHans Petter Selasky MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0, 1071dc7e38acSHans Petter Selasky MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1, 1072dc7e38acSHans Petter Selasky }; 1073dc7e38acSHans Petter Selasky 1074dc7e38acSHans Petter Selasky enum { 1075cb4e4a6eSHans Petter Selasky MAX_MR_CACHE_ENTRIES = 15, 1076dc7e38acSHans Petter Selasky }; 1077dc7e38acSHans Petter Selasky 1078dc7e38acSHans Petter Selasky struct mlx5_interface { 1079dc7e38acSHans Petter Selasky void * (*add)(struct mlx5_core_dev *dev); 1080dc7e38acSHans Petter Selasky void (*remove)(struct mlx5_core_dev *dev, void *context); 1081dc7e38acSHans Petter Selasky void (*event)(struct mlx5_core_dev *dev, void *context, 1082dc7e38acSHans Petter Selasky enum mlx5_dev_event event, unsigned long param); 1083dc7e38acSHans Petter Selasky void * (*get_dev)(void *context); 1084dc7e38acSHans Petter Selasky int protocol; 1085dc7e38acSHans Petter Selasky struct list_head list; 1086dc7e38acSHans Petter Selasky }; 1087dc7e38acSHans Petter Selasky 1088dc7e38acSHans Petter Selasky void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol); 1089dc7e38acSHans Petter Selasky int mlx5_register_interface(struct mlx5_interface *intf); 1090dc7e38acSHans Petter Selasky void mlx5_unregister_interface(struct mlx5_interface *intf); 1091dc7e38acSHans Petter Selasky 1092dc7e38acSHans Petter Selasky struct mlx5_profile { 1093dc7e38acSHans Petter Selasky u64 mask; 1094dc7e38acSHans Petter Selasky u8 log_max_qp; 1095dc7e38acSHans Petter Selasky struct { 1096dc7e38acSHans Petter Selasky int size; 1097dc7e38acSHans Petter Selasky int limit; 1098dc7e38acSHans Petter Selasky } mr_cache[MAX_MR_CACHE_ENTRIES]; 1099dc7e38acSHans Petter Selasky }; 1100dc7e38acSHans Petter Selasky 1101cb4e4a6eSHans Petter Selasky enum { 1102cb4e4a6eSHans Petter Selasky MLX5_PCI_DEV_IS_VF = 1 << 0, 1103cb4e4a6eSHans Petter Selasky }; 1104cb4e4a6eSHans Petter Selasky 1105a2485fe5SHans Petter Selasky enum { 1106a2485fe5SHans Petter Selasky MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32, 1107a2485fe5SHans Petter Selasky }; 1108a2485fe5SHans Petter Selasky 1109cb4e4a6eSHans Petter Selasky static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev) 1110cb4e4a6eSHans Petter Selasky { 1111cb4e4a6eSHans Petter Selasky return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF); 1112cb4e4a6eSHans Petter Selasky } 1113*38535d6cSHans Petter Selasky #ifdef RATELIMIT 1114*38535d6cSHans Petter Selasky int mlx5_init_rl_table(struct mlx5_core_dev *dev); 1115*38535d6cSHans Petter Selasky void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev); 1116*38535d6cSHans Petter Selasky int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst, u16 *index); 1117*38535d6cSHans Petter Selasky void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst); 1118*38535d6cSHans Petter Selasky bool mlx5_rl_is_in_range(const struct mlx5_core_dev *dev, u32 rate, u32 burst); 1119*38535d6cSHans Petter Selasky 1120*38535d6cSHans Petter Selasky static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev) 1121*38535d6cSHans Petter Selasky { 1122*38535d6cSHans Petter Selasky return !!(dev->priv.rl_table.max_size); 1123*38535d6cSHans Petter Selasky } 1124*38535d6cSHans Petter Selasky #endif 1125dc7e38acSHans Petter Selasky 1126dc7e38acSHans Petter Selasky #endif /* MLX5_DRIVER_H */ 1127