1dc7e38acSHans Petter Selasky /*- 2*ed0cee0bSHans Petter Selasky * Copyright (c) 2013-2018, Mellanox Technologies, Ltd. All rights reserved. 3dc7e38acSHans Petter Selasky * 4dc7e38acSHans Petter Selasky * Redistribution and use in source and binary forms, with or without 5dc7e38acSHans Petter Selasky * modification, are permitted provided that the following conditions 6dc7e38acSHans Petter Selasky * are met: 7dc7e38acSHans Petter Selasky * 1. Redistributions of source code must retain the above copyright 8dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer. 9dc7e38acSHans Petter Selasky * 2. Redistributions in binary form must reproduce the above copyright 10dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer in the 11dc7e38acSHans Petter Selasky * documentation and/or other materials provided with the distribution. 12dc7e38acSHans Petter Selasky * 13dc7e38acSHans Petter Selasky * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND 14dc7e38acSHans Petter Selasky * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 15dc7e38acSHans Petter Selasky * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 16dc7e38acSHans Petter Selasky * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 17dc7e38acSHans Petter Selasky * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 18dc7e38acSHans Petter Selasky * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 19dc7e38acSHans Petter Selasky * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 20dc7e38acSHans Petter Selasky * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 21dc7e38acSHans Petter Selasky * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 22dc7e38acSHans Petter Selasky * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 23dc7e38acSHans Petter Selasky * SUCH DAMAGE. 24dc7e38acSHans Petter Selasky * 25dc7e38acSHans Petter Selasky * $FreeBSD$ 26dc7e38acSHans Petter Selasky */ 27dc7e38acSHans Petter Selasky 28dc7e38acSHans Petter Selasky #ifndef MLX5_DEVICE_H 29dc7e38acSHans Petter Selasky #define MLX5_DEVICE_H 30dc7e38acSHans Petter Selasky 31dc7e38acSHans Petter Selasky #include <linux/types.h> 32dc7e38acSHans Petter Selasky #include <rdma/ib_verbs.h> 33dc7e38acSHans Petter Selasky #include <dev/mlx5/mlx5_ifc.h> 34dc7e38acSHans Petter Selasky 35dc7e38acSHans Petter Selasky #define FW_INIT_TIMEOUT_MILI 2000 36dc7e38acSHans Petter Selasky #define FW_INIT_WAIT_MS 2 37dc7e38acSHans Petter Selasky 38dc7e38acSHans Petter Selasky #if defined(__LITTLE_ENDIAN) 39dc7e38acSHans Petter Selasky #define MLX5_SET_HOST_ENDIANNESS 0 40dc7e38acSHans Petter Selasky #elif defined(__BIG_ENDIAN) 41dc7e38acSHans Petter Selasky #define MLX5_SET_HOST_ENDIANNESS 0x80 42dc7e38acSHans Petter Selasky #else 43dc7e38acSHans Petter Selasky #error Host endianness not defined 44dc7e38acSHans Petter Selasky #endif 45dc7e38acSHans Petter Selasky 46dc7e38acSHans Petter Selasky /* helper macros */ 47dc7e38acSHans Petter Selasky #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0) 48dc7e38acSHans Petter Selasky #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld) 49dc7e38acSHans Petter Selasky #define __mlx5_bit_off(typ, fld) __offsetof(struct mlx5_ifc_##typ##_bits, fld) 50*ed0cee0bSHans Petter Selasky #define __mlx5_16_off(typ, fld) (__mlx5_bit_off(typ, fld) / 16) 51dc7e38acSHans Petter Selasky #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32) 52dc7e38acSHans Petter Selasky #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64) 53*ed0cee0bSHans Petter Selasky #define __mlx5_16_bit_off(typ, fld) (16 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0xf)) 54dc7e38acSHans Petter Selasky #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0x1f)) 55dc7e38acSHans Petter Selasky #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1)) 56dc7e38acSHans Petter Selasky #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << __mlx5_dw_bit_off(typ, fld)) 57*ed0cee0bSHans Petter Selasky #define __mlx5_mask16(typ, fld) ((u16)((1ull << __mlx5_bit_sz(typ, fld)) - 1)) 58*ed0cee0bSHans Petter Selasky #define __mlx5_16_mask(typ, fld) (__mlx5_mask16(typ, fld) << __mlx5_16_bit_off(typ, fld)) 59dc7e38acSHans Petter Selasky #define __mlx5_st_sz_bits(typ) sizeof(struct mlx5_ifc_##typ##_bits) 60dc7e38acSHans Petter Selasky 61dc7e38acSHans Petter Selasky #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8) 62dc7e38acSHans Petter Selasky #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8) 63dc7e38acSHans Petter Selasky #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32) 64cb4e4a6eSHans Petter Selasky #define MLX5_ST_SZ_QW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 64) 65dc7e38acSHans Petter Selasky #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8) 66dc7e38acSHans Petter Selasky #define MLX5_UN_SZ_DW(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 32) 67dc7e38acSHans Petter Selasky #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8) 68dc7e38acSHans Petter Selasky #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld)) 69dc7e38acSHans Petter Selasky 70dc7e38acSHans Petter Selasky /* insert a value to a struct */ 71dc7e38acSHans Petter Selasky #define MLX5_SET(typ, p, fld, v) do { \ 72dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 73dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 74dc7e38acSHans Petter Selasky *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 75dc7e38acSHans Petter Selasky cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 76dc7e38acSHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | (((v) & __mlx5_mask(typ, fld)) \ 77dc7e38acSHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 78dc7e38acSHans Petter Selasky } while (0) 79dc7e38acSHans Petter Selasky 80dc7e38acSHans Petter Selasky #define MLX5_SET_TO_ONES(typ, p, fld) do { \ 81dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 82dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 83dc7e38acSHans Petter Selasky *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 84dc7e38acSHans Petter Selasky cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 85dc7e38acSHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | ((__mlx5_mask(typ, fld)) \ 86dc7e38acSHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 87dc7e38acSHans Petter Selasky } while (0) 88dc7e38acSHans Petter Selasky 89dc7e38acSHans Petter Selasky #define MLX5_GET(typ, p, fld) ((be32_to_cpu(*((__be32 *)(p) +\ 90dc7e38acSHans Petter Selasky __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \ 91dc7e38acSHans Petter Selasky __mlx5_mask(typ, fld)) 92dc7e38acSHans Petter Selasky 93dc7e38acSHans Petter Selasky #define MLX5_GET_PR(typ, p, fld) ({ \ 94dc7e38acSHans Petter Selasky u32 ___t = MLX5_GET(typ, p, fld); \ 95dc7e38acSHans Petter Selasky pr_debug(#fld " = 0x%x\n", ___t); \ 96dc7e38acSHans Petter Selasky ___t; \ 97dc7e38acSHans Petter Selasky }) 98dc7e38acSHans Petter Selasky 99788333d9SHans Petter Selasky #define __MLX5_SET64(typ, p, fld, v) do { \ 100dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) != 64); \ 101dc7e38acSHans Petter Selasky *((__be64 *)(p) + __mlx5_64_off(typ, fld)) = cpu_to_be64(v); \ 102dc7e38acSHans Petter Selasky } while (0) 103dc7e38acSHans Petter Selasky 104788333d9SHans Petter Selasky #define MLX5_SET64(typ, p, fld, v) do { \ 105788333d9SHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \ 106788333d9SHans Petter Selasky __MLX5_SET64(typ, p, fld, v); \ 107788333d9SHans Petter Selasky } while (0) 108788333d9SHans Petter Selasky 109788333d9SHans Petter Selasky #define MLX5_ARRAY_SET64(typ, p, fld, idx, v) do { \ 110788333d9SHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \ 111788333d9SHans Petter Selasky __MLX5_SET64(typ, p, fld[idx], v); \ 112788333d9SHans Petter Selasky } while (0) 113788333d9SHans Petter Selasky 114dc7e38acSHans Petter Selasky #define MLX5_GET64(typ, p, fld) be64_to_cpu(*((__be64 *)(p) + __mlx5_64_off(typ, fld))) 115dc7e38acSHans Petter Selasky 116*ed0cee0bSHans Petter Selasky #define MLX5_GET16(typ, p, fld) ((be16_to_cpu(*((__be16 *)(p) +\ 117*ed0cee0bSHans Petter Selasky __mlx5_16_off(typ, fld))) >> __mlx5_16_bit_off(typ, fld)) & \ 118*ed0cee0bSHans Petter Selasky __mlx5_mask16(typ, fld)) 119*ed0cee0bSHans Petter Selasky 120*ed0cee0bSHans Petter Selasky #define MLX5_SET16(typ, p, fld, v) do { \ 121*ed0cee0bSHans Petter Selasky u16 _v = v; \ 122*ed0cee0bSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 16); \ 123*ed0cee0bSHans Petter Selasky *((__be16 *)(p) + __mlx5_16_off(typ, fld)) = \ 124*ed0cee0bSHans Petter Selasky cpu_to_be16((be16_to_cpu(*((__be16 *)(p) + __mlx5_16_off(typ, fld))) & \ 125*ed0cee0bSHans Petter Selasky (~__mlx5_16_mask(typ, fld))) | (((_v) & __mlx5_mask16(typ, fld)) \ 126*ed0cee0bSHans Petter Selasky << __mlx5_16_bit_off(typ, fld))); \ 127*ed0cee0bSHans Petter Selasky } while (0) 128*ed0cee0bSHans Petter Selasky 1294b109912SHans Petter Selasky #define MLX5_GET64_BE(typ, p, fld) (*((__be64 *)(p) +\ 1304b109912SHans Petter Selasky __mlx5_64_off(typ, fld))) 1314b109912SHans Petter Selasky 1324b109912SHans Petter Selasky #define MLX5_GET_BE(type_t, typ, p, fld) ({ \ 1334b109912SHans Petter Selasky type_t tmp; \ 1344b109912SHans Petter Selasky switch (sizeof(tmp)) { \ 1354b109912SHans Petter Selasky case sizeof(u8): \ 1364b109912SHans Petter Selasky tmp = (__force type_t)MLX5_GET(typ, p, fld); \ 1374b109912SHans Petter Selasky break; \ 1384b109912SHans Petter Selasky case sizeof(u16): \ 1394b109912SHans Petter Selasky tmp = (__force type_t)cpu_to_be16(MLX5_GET(typ, p, fld)); \ 1404b109912SHans Petter Selasky break; \ 1414b109912SHans Petter Selasky case sizeof(u32): \ 1424b109912SHans Petter Selasky tmp = (__force type_t)cpu_to_be32(MLX5_GET(typ, p, fld)); \ 1434b109912SHans Petter Selasky break; \ 1444b109912SHans Petter Selasky case sizeof(u64): \ 1454b109912SHans Petter Selasky tmp = (__force type_t)MLX5_GET64_BE(typ, p, fld); \ 1464b109912SHans Petter Selasky break; \ 1474b109912SHans Petter Selasky } \ 1484b109912SHans Petter Selasky tmp; \ 1494b109912SHans Petter Selasky }) 1504b109912SHans Petter Selasky 1514b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_REGULAR_PRIOS 8 1524b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS 8 1534b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_MULTICAST_PRIOS 1 1544b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_PRIOS (MLX5_BY_PASS_NUM_REGULAR_PRIOS +\ 1554b109912SHans Petter Selasky MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS +\ 1564b109912SHans Petter Selasky MLX5_BY_PASS_NUM_MULTICAST_PRIOS) 1574b109912SHans Petter Selasky 1584b95c665SHans Petter Selasky /* insert a value to a struct */ 1594b95c665SHans Petter Selasky #define MLX5_VSC_SET(typ, p, fld, v) do { \ 1604b95c665SHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 1614b95c665SHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 1624b95c665SHans Petter Selasky *((__le32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 1634b95c665SHans Petter Selasky cpu_to_le32((le32_to_cpu(*((__le32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 1644b95c665SHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | (((v) & __mlx5_mask(typ, fld)) \ 1654b95c665SHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 1664b95c665SHans Petter Selasky } while (0) 1674b95c665SHans Petter Selasky 1684b95c665SHans Petter Selasky #define MLX5_VSC_GET(typ, p, fld) ((le32_to_cpu(*((__le32 *)(p) +\ 1694b95c665SHans Petter Selasky __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \ 1704b95c665SHans Petter Selasky __mlx5_mask(typ, fld)) 1714b95c665SHans Petter Selasky 1724b95c665SHans Petter Selasky #define MLX5_VSC_GET_PR(typ, p, fld) ({ \ 1734b95c665SHans Petter Selasky u32 ___t = MLX5_VSC_GET(typ, p, fld); \ 1744b95c665SHans Petter Selasky pr_debug(#fld " = 0x%x\n", ___t); \ 1754b95c665SHans Petter Selasky ___t; \ 1764b95c665SHans Petter Selasky }) 1774b95c665SHans Petter Selasky 178dc7e38acSHans Petter Selasky enum { 179dc7e38acSHans Petter Selasky MLX5_MAX_COMMANDS = 32, 180dc7e38acSHans Petter Selasky MLX5_CMD_DATA_BLOCK_SIZE = 512, 1811c807f67SHans Petter Selasky MLX5_CMD_MBOX_SIZE = 1024, 182dc7e38acSHans Petter Selasky MLX5_PCI_CMD_XPORT = 7, 183dc7e38acSHans Petter Selasky MLX5_MKEY_BSF_OCTO_SIZE = 4, 184dc7e38acSHans Petter Selasky MLX5_MAX_PSVS = 4, 185dc7e38acSHans Petter Selasky }; 186dc7e38acSHans Petter Selasky 187dc7e38acSHans Petter Selasky enum { 188dc7e38acSHans Petter Selasky MLX5_EXTENDED_UD_AV = 0x80000000, 189dc7e38acSHans Petter Selasky }; 190dc7e38acSHans Petter Selasky 191dc7e38acSHans Petter Selasky enum { 192cb4e4a6eSHans Petter Selasky MLX5_CQ_FLAGS_OI = 2, 193cb4e4a6eSHans Petter Selasky }; 194cb4e4a6eSHans Petter Selasky 195cb4e4a6eSHans Petter Selasky enum { 196dc7e38acSHans Petter Selasky MLX5_STAT_RATE_OFFSET = 5, 197dc7e38acSHans Petter Selasky }; 198dc7e38acSHans Petter Selasky 199dc7e38acSHans Petter Selasky enum { 200dc7e38acSHans Petter Selasky MLX5_INLINE_SEG = 0x80000000, 201dc7e38acSHans Petter Selasky }; 202dc7e38acSHans Petter Selasky 203dc7e38acSHans Petter Selasky enum { 204dc7e38acSHans Petter Selasky MLX5_HW_START_PADDING = MLX5_INLINE_SEG, 205dc7e38acSHans Petter Selasky }; 206dc7e38acSHans Petter Selasky 207dc7e38acSHans Petter Selasky enum { 208dc7e38acSHans Petter Selasky MLX5_MIN_PKEY_TABLE_SIZE = 128, 209dc7e38acSHans Petter Selasky MLX5_MAX_LOG_PKEY_TABLE = 5, 210dc7e38acSHans Petter Selasky }; 211dc7e38acSHans Petter Selasky 212dc7e38acSHans Petter Selasky enum { 21302ca39cfSEitan Adler MLX5_MKEY_INBOX_PG_ACCESS = 1U << 31 214cb4e4a6eSHans Petter Selasky }; 215cb4e4a6eSHans Petter Selasky 216cb4e4a6eSHans Petter Selasky enum { 217dc7e38acSHans Petter Selasky MLX5_PERM_LOCAL_READ = 1 << 2, 218dc7e38acSHans Petter Selasky MLX5_PERM_LOCAL_WRITE = 1 << 3, 219dc7e38acSHans Petter Selasky MLX5_PERM_REMOTE_READ = 1 << 4, 220dc7e38acSHans Petter Selasky MLX5_PERM_REMOTE_WRITE = 1 << 5, 221dc7e38acSHans Petter Selasky MLX5_PERM_ATOMIC = 1 << 6, 222dc7e38acSHans Petter Selasky MLX5_PERM_UMR_EN = 1 << 7, 223dc7e38acSHans Petter Selasky }; 224dc7e38acSHans Petter Selasky 225dc7e38acSHans Petter Selasky enum { 226dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_SMALL_FENCE = 1 << 0, 227dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_RELAXED_ORDERING = 1 << 2, 228dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_NO_SNOOP = 1 << 3, 229dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_TLP_PROCE_EN = 1 << 6, 230dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_TPH_MASK = 3 << 4, 231dc7e38acSHans Petter Selasky }; 232dc7e38acSHans Petter Selasky 233dc7e38acSHans Petter Selasky enum { 234dc7e38acSHans Petter Selasky MLX5_MKEY_REMOTE_INVAL = 1 << 24, 235dc7e38acSHans Petter Selasky MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29, 236dc7e38acSHans Petter Selasky MLX5_MKEY_BSF_EN = 1 << 30, 23702ca39cfSEitan Adler MLX5_MKEY_LEN64 = 1U << 31, 238dc7e38acSHans Petter Selasky }; 239dc7e38acSHans Petter Selasky 240dc7e38acSHans Petter Selasky enum { 241dc7e38acSHans Petter Selasky MLX5_EN_RD = (u64)1, 242dc7e38acSHans Petter Selasky MLX5_EN_WR = (u64)2 243dc7e38acSHans Petter Selasky }; 244dc7e38acSHans Petter Selasky 245dc7e38acSHans Petter Selasky enum { 246dc7e38acSHans Petter Selasky MLX5_BF_REGS_PER_PAGE = 4, 247dc7e38acSHans Petter Selasky MLX5_MAX_UAR_PAGES = 1 << 8, 248dc7e38acSHans Petter Selasky MLX5_NON_FP_BF_REGS_PER_PAGE = 2, 249dc7e38acSHans Petter Selasky MLX5_MAX_UUARS = MLX5_MAX_UAR_PAGES * MLX5_NON_FP_BF_REGS_PER_PAGE, 250dc7e38acSHans Petter Selasky }; 251dc7e38acSHans Petter Selasky 252dc7e38acSHans Petter Selasky enum { 253dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LEN = 1ull << 0, 254dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_PAGE_SIZE = 1ull << 1, 255dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_START_ADDR = 1ull << 6, 256dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_PD = 1ull << 7, 257dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_EN_RINVAL = 1ull << 8, 258dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_EN_SIGERR = 1ull << 9, 259dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_BSF_EN = 1ull << 12, 260dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_KEY = 1ull << 13, 261dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_QPN = 1ull << 14, 262dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LR = 1ull << 17, 263dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LW = 1ull << 18, 264dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_RR = 1ull << 19, 265dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_RW = 1ull << 20, 266dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_A = 1ull << 21, 267dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_SMALL_FENCE = 1ull << 23, 268dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_FREE = 1ull << 29, 269dc7e38acSHans Petter Selasky }; 270dc7e38acSHans Petter Selasky 271dc7e38acSHans Petter Selasky enum { 272cb4e4a6eSHans Petter Selasky MLX5_UMR_TRANSLATION_OFFSET_EN = (1 << 4), 273cb4e4a6eSHans Petter Selasky 274cb4e4a6eSHans Petter Selasky MLX5_UMR_CHECK_NOT_FREE = (1 << 5), 275cb4e4a6eSHans Petter Selasky MLX5_UMR_CHECK_FREE = (2 << 5), 276cb4e4a6eSHans Petter Selasky 277cb4e4a6eSHans Petter Selasky MLX5_UMR_INLINE = (1 << 7), 278cb4e4a6eSHans Petter Selasky }; 279cb4e4a6eSHans Petter Selasky 280cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_ALIGNMENT 0x40 281cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_MASK (MLX5_UMR_MTT_ALIGNMENT - 1) 282cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_MIN_CHUNK_SIZE MLX5_UMR_MTT_ALIGNMENT 283cb4e4a6eSHans Petter Selasky 284cb4e4a6eSHans Petter Selasky enum { 285cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_QP = 0, 286cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_RQ = 1, 287cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_SQ = 2, 288cb4e4a6eSHans Petter Selasky }; 289cb4e4a6eSHans Petter Selasky 290cb4e4a6eSHans Petter Selasky enum { 291dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_DOWN = 1, 292dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_ACTIVE = 4, 293dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED = 5, 294dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_LID = 6, 295dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_PKEY = 7, 296dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_GUID = 8, 297dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG = 9, 298dc7e38acSHans Petter Selasky }; 299dc7e38acSHans Petter Selasky 300dc7e38acSHans Petter Selasky enum { 301cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_ERROR_STATE_DCBX = 1, 302cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_REMOTE_CONFIG_CHANGE, 303cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_LOCAL_OPER_CHANGE, 304cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_REMOTE_CONFIG_APP_PRIORITY_CHANGE, 305cb4e4a6eSHans Petter Selasky MLX5_MAX_INLINE_RECEIVE_SIZE = 64 306cb4e4a6eSHans Petter Selasky }; 307cb4e4a6eSHans Petter Selasky 308cb4e4a6eSHans Petter Selasky enum { 309dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_XRC = 1LL << 3, 310dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8, 311dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9, 312dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_APM = 1LL << 17, 313dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_SCQE_BRK_MOD = 1LL << 21, 314dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BLOCK_MCAST = 1LL << 23, 315dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_CQ_MODER = 1LL << 29, 316dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_RESIZE_CQ = 1LL << 30, 317cb4e4a6eSHans Petter Selasky MLX5_DEV_CAP_FLAG_ATOMIC = 1LL << 33, 318dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_ROCE = 1LL << 34, 319dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_DCT = 1LL << 37, 320dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_SIG_HAND_OVER = 1LL << 40, 321dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_CMDIF_CSUM = 3LL << 46, 322cb4e4a6eSHans Petter Selasky MLX5_DEV_CAP_FLAG_DRAIN_SIGERR = 1LL << 48, 323dc7e38acSHans Petter Selasky }; 324dc7e38acSHans Petter Selasky 325dc7e38acSHans Petter Selasky enum { 326dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1 = 0, 327dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_5 = 1, 328dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_2 = 2, 329dc7e38acSHans Petter Selasky }; 330dc7e38acSHans Petter Selasky 331dc7e38acSHans Petter Selasky enum { 332dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_CAP = 1 << MLX5_ROCE_VERSION_1, 333dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_5_CAP = 1 << MLX5_ROCE_VERSION_1_5, 334dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_2_CAP = 1 << MLX5_ROCE_VERSION_2, 335dc7e38acSHans Petter Selasky }; 336dc7e38acSHans Petter Selasky 337dc7e38acSHans Petter Selasky enum { 338dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV4 = 0, 339dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV6 = 1, 340dc7e38acSHans Petter Selasky }; 341dc7e38acSHans Petter Selasky 342dc7e38acSHans Petter Selasky enum { 343dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV4_CAP = 1 << 1, 344dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV6_CAP = 1 << 2, 345dc7e38acSHans Petter Selasky }; 346dc7e38acSHans Petter Selasky 347dc7e38acSHans Petter Selasky enum { 348dc7e38acSHans Petter Selasky MLX5_OPCODE_NOP = 0x00, 349dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND_INVAL = 0x01, 350dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_WRITE = 0x08, 351dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_WRITE_IMM = 0x09, 352dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND = 0x0a, 353dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND_IMM = 0x0b, 354dc7e38acSHans Petter Selasky MLX5_OPCODE_LSO = 0x0e, 355dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_READ = 0x10, 356dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_CS = 0x11, 357dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_FA = 0x12, 358dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_MASKED_CS = 0x14, 359dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_MASKED_FA = 0x15, 360dc7e38acSHans Petter Selasky MLX5_OPCODE_BIND_MW = 0x18, 361dc7e38acSHans Petter Selasky MLX5_OPCODE_CONFIG_CMD = 0x1f, 362dc7e38acSHans Petter Selasky 363dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_RDMA_WRITE_IMM = 0x00, 364dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND = 0x01, 365dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND_IMM = 0x02, 366dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND_INVAL = 0x03, 367dc7e38acSHans Petter Selasky 368dc7e38acSHans Petter Selasky MLX5_CQE_OPCODE_ERROR = 0x1e, 369dc7e38acSHans Petter Selasky MLX5_CQE_OPCODE_RESIZE = 0x16, 370dc7e38acSHans Petter Selasky 371dc7e38acSHans Petter Selasky MLX5_OPCODE_SET_PSV = 0x20, 372dc7e38acSHans Petter Selasky MLX5_OPCODE_GET_PSV = 0x21, 373dc7e38acSHans Petter Selasky MLX5_OPCODE_CHECK_PSV = 0x22, 374dc7e38acSHans Petter Selasky MLX5_OPCODE_RGET_PSV = 0x26, 375dc7e38acSHans Petter Selasky MLX5_OPCODE_RCHECK_PSV = 0x27, 376dc7e38acSHans Petter Selasky 377dc7e38acSHans Petter Selasky MLX5_OPCODE_UMR = 0x25, 378dc7e38acSHans Petter Selasky 379cb4e4a6eSHans Petter Selasky MLX5_OPCODE_SIGNATURE_CANCELED = (1 << 15), 380dc7e38acSHans Petter Selasky }; 381dc7e38acSHans Petter Selasky 382dc7e38acSHans Petter Selasky enum { 383dc7e38acSHans Petter Selasky MLX5_SET_PORT_RESET_QKEY = 0, 384dc7e38acSHans Petter Selasky MLX5_SET_PORT_GUID0 = 16, 385dc7e38acSHans Petter Selasky MLX5_SET_PORT_NODE_GUID = 17, 386dc7e38acSHans Petter Selasky MLX5_SET_PORT_SYS_GUID = 18, 387dc7e38acSHans Petter Selasky MLX5_SET_PORT_GID_TABLE = 19, 388dc7e38acSHans Petter Selasky MLX5_SET_PORT_PKEY_TABLE = 20, 389dc7e38acSHans Petter Selasky }; 390dc7e38acSHans Petter Selasky 391dc7e38acSHans Petter Selasky enum { 392dc7e38acSHans Petter Selasky MLX5_MAX_PAGE_SHIFT = 31 393dc7e38acSHans Petter Selasky }; 394dc7e38acSHans Petter Selasky 395dc7e38acSHans Petter Selasky enum { 396dc7e38acSHans Petter Selasky MLX5_ADAPTER_PAGE_SHIFT = 12, 397dc7e38acSHans Petter Selasky MLX5_ADAPTER_PAGE_SIZE = 1 << MLX5_ADAPTER_PAGE_SHIFT, 398dc7e38acSHans Petter Selasky }; 399dc7e38acSHans Petter Selasky 400dc7e38acSHans Petter Selasky enum { 401dc7e38acSHans Petter Selasky MLX5_CAP_OFF_CMDIF_CSUM = 46, 402dc7e38acSHans Petter Selasky }; 403dc7e38acSHans Petter Selasky 4044b109912SHans Petter Selasky enum { 4054b109912SHans Petter Selasky /* 4064b109912SHans Petter Selasky * Max wqe size for rdma read is 512 bytes, so this 4074b109912SHans Petter Selasky * limits our max_sge_rd as the wqe needs to fit: 4084b109912SHans Petter Selasky * - ctrl segment (16 bytes) 4094b109912SHans Petter Selasky * - rdma segment (16 bytes) 4104b109912SHans Petter Selasky * - scatter elements (16 bytes each) 4114b109912SHans Petter Selasky */ 4124b109912SHans Petter Selasky MLX5_MAX_SGE_RD = (512 - 16 - 16) / 16 4134b109912SHans Petter Selasky }; 4144b109912SHans Petter Selasky 415dc7e38acSHans Petter Selasky struct mlx5_cmd_layout { 416dc7e38acSHans Petter Selasky u8 type; 417dc7e38acSHans Petter Selasky u8 rsvd0[3]; 418dc7e38acSHans Petter Selasky __be32 inlen; 419dc7e38acSHans Petter Selasky __be64 in_ptr; 420dc7e38acSHans Petter Selasky __be32 in[4]; 421dc7e38acSHans Petter Selasky __be32 out[4]; 422dc7e38acSHans Petter Selasky __be64 out_ptr; 423dc7e38acSHans Petter Selasky __be32 outlen; 424dc7e38acSHans Petter Selasky u8 token; 425dc7e38acSHans Petter Selasky u8 sig; 426dc7e38acSHans Petter Selasky u8 rsvd1; 427dc7e38acSHans Petter Selasky u8 status_own; 428dc7e38acSHans Petter Selasky }; 429dc7e38acSHans Petter Selasky 430fe242ba7SHans Petter Selasky enum mlx5_fatal_assert_bit_offsets { 431fe242ba7SHans Petter Selasky MLX5_RFR_OFFSET = 31, 432fe242ba7SHans Petter Selasky }; 433fe242ba7SHans Petter Selasky 434dc7e38acSHans Petter Selasky struct mlx5_health_buffer { 435dc7e38acSHans Petter Selasky __be32 assert_var[5]; 436dc7e38acSHans Petter Selasky __be32 rsvd0[3]; 437dc7e38acSHans Petter Selasky __be32 assert_exit_ptr; 438dc7e38acSHans Petter Selasky __be32 assert_callra; 439dc7e38acSHans Petter Selasky __be32 rsvd1[2]; 440dc7e38acSHans Petter Selasky __be32 fw_ver; 441dc7e38acSHans Petter Selasky __be32 hw_id; 442fe242ba7SHans Petter Selasky __be32 rfr; 443dc7e38acSHans Petter Selasky u8 irisc_index; 444dc7e38acSHans Petter Selasky u8 synd; 445a2485fe5SHans Petter Selasky __be16 ext_synd; 446dc7e38acSHans Petter Selasky }; 447dc7e38acSHans Petter Selasky 448fe242ba7SHans Petter Selasky enum mlx5_initializing_bit_offsets { 449fe242ba7SHans Petter Selasky MLX5_FW_RESET_SUPPORTED_OFFSET = 30, 450fe242ba7SHans Petter Selasky }; 451fe242ba7SHans Petter Selasky 452fe242ba7SHans Petter Selasky enum mlx5_cmd_addr_l_sz_offset { 453fe242ba7SHans Petter Selasky MLX5_NIC_IFC_OFFSET = 8, 454fe242ba7SHans Petter Selasky }; 455fe242ba7SHans Petter Selasky 456dc7e38acSHans Petter Selasky struct mlx5_init_seg { 457dc7e38acSHans Petter Selasky __be32 fw_rev; 458dc7e38acSHans Petter Selasky __be32 cmdif_rev_fw_sub; 459dc7e38acSHans Petter Selasky __be32 rsvd0[2]; 460dc7e38acSHans Petter Selasky __be32 cmdq_addr_h; 461dc7e38acSHans Petter Selasky __be32 cmdq_addr_l_sz; 462dc7e38acSHans Petter Selasky __be32 cmd_dbell; 463dc7e38acSHans Petter Selasky __be32 rsvd1[120]; 464dc7e38acSHans Petter Selasky __be32 initializing; 465dc7e38acSHans Petter Selasky struct mlx5_health_buffer health; 466cb4e4a6eSHans Petter Selasky __be32 rsvd2[880]; 467cb4e4a6eSHans Petter Selasky __be32 internal_timer_h; 468cb4e4a6eSHans Petter Selasky __be32 internal_timer_l; 469cb4e4a6eSHans Petter Selasky __be32 rsvd3[2]; 470dc7e38acSHans Petter Selasky __be32 health_counter; 471cb4e4a6eSHans Petter Selasky __be32 rsvd4[1019]; 472dc7e38acSHans Petter Selasky __be64 ieee1588_clk; 473dc7e38acSHans Petter Selasky __be32 ieee1588_clk_type; 474dc7e38acSHans Petter Selasky __be32 clr_intx; 475dc7e38acSHans Petter Selasky }; 476dc7e38acSHans Petter Selasky 477dc7e38acSHans Petter Selasky struct mlx5_eqe_comp { 478dc7e38acSHans Petter Selasky __be32 reserved[6]; 479dc7e38acSHans Petter Selasky __be32 cqn; 480dc7e38acSHans Petter Selasky }; 481dc7e38acSHans Petter Selasky 482dc7e38acSHans Petter Selasky struct mlx5_eqe_qp_srq { 483dc7e38acSHans Petter Selasky __be32 reserved[6]; 484dc7e38acSHans Petter Selasky __be32 qp_srq_n; 485dc7e38acSHans Petter Selasky }; 486dc7e38acSHans Petter Selasky 487dc7e38acSHans Petter Selasky struct mlx5_eqe_cq_err { 488dc7e38acSHans Petter Selasky __be32 cqn; 489dc7e38acSHans Petter Selasky u8 reserved1[7]; 490dc7e38acSHans Petter Selasky u8 syndrome; 491dc7e38acSHans Petter Selasky }; 492dc7e38acSHans Petter Selasky 493dc7e38acSHans Petter Selasky struct mlx5_eqe_port_state { 494dc7e38acSHans Petter Selasky u8 reserved0[8]; 495dc7e38acSHans Petter Selasky u8 port; 496dc7e38acSHans Petter Selasky }; 497dc7e38acSHans Petter Selasky 498dc7e38acSHans Petter Selasky struct mlx5_eqe_gpio { 499dc7e38acSHans Petter Selasky __be32 reserved0[2]; 500dc7e38acSHans Petter Selasky __be64 gpio_event; 501dc7e38acSHans Petter Selasky }; 502dc7e38acSHans Petter Selasky 503dc7e38acSHans Petter Selasky struct mlx5_eqe_congestion { 504dc7e38acSHans Petter Selasky u8 type; 505dc7e38acSHans Petter Selasky u8 rsvd0; 506dc7e38acSHans Petter Selasky u8 congestion_level; 507dc7e38acSHans Petter Selasky }; 508dc7e38acSHans Petter Selasky 509dc7e38acSHans Petter Selasky struct mlx5_eqe_stall_vl { 510dc7e38acSHans Petter Selasky u8 rsvd0[3]; 511dc7e38acSHans Petter Selasky u8 port_vl; 512dc7e38acSHans Petter Selasky }; 513dc7e38acSHans Petter Selasky 514dc7e38acSHans Petter Selasky struct mlx5_eqe_cmd { 515dc7e38acSHans Petter Selasky __be32 vector; 516dc7e38acSHans Petter Selasky __be32 rsvd[6]; 517dc7e38acSHans Petter Selasky }; 518dc7e38acSHans Petter Selasky 519dc7e38acSHans Petter Selasky struct mlx5_eqe_page_req { 520dc7e38acSHans Petter Selasky u8 rsvd0[2]; 521dc7e38acSHans Petter Selasky __be16 func_id; 522dc7e38acSHans Petter Selasky __be32 num_pages; 523dc7e38acSHans Petter Selasky __be32 rsvd1[5]; 524dc7e38acSHans Petter Selasky }; 525dc7e38acSHans Petter Selasky 526dc7e38acSHans Petter Selasky struct mlx5_eqe_vport_change { 527dc7e38acSHans Petter Selasky u8 rsvd0[2]; 528dc7e38acSHans Petter Selasky __be16 vport_num; 529dc7e38acSHans Petter Selasky __be32 rsvd1[6]; 530dc7e38acSHans Petter Selasky }; 531dc7e38acSHans Petter Selasky 532dc7e38acSHans Petter Selasky 533dc7e38acSHans Petter Selasky #define PORT_MODULE_EVENT_MODULE_STATUS_MASK 0xF 534dc7e38acSHans Petter Selasky #define PORT_MODULE_EVENT_ERROR_TYPE_MASK 0xF 535dc7e38acSHans Petter Selasky 536dc7e38acSHans Petter Selasky enum { 537ecb4fcc4SHans Petter Selasky MLX5_MODULE_STATUS_PLUGGED_ENABLED = 0x1, 538dc7e38acSHans Petter Selasky MLX5_MODULE_STATUS_UNPLUGGED = 0x2, 539dc7e38acSHans Petter Selasky MLX5_MODULE_STATUS_ERROR = 0x3, 540ecb4fcc4SHans Petter Selasky MLX5_MODULE_STATUS_PLUGGED_DISABLED = 0x4, 541dc7e38acSHans Petter Selasky }; 542dc7e38acSHans Petter Selasky 543dc7e38acSHans Petter Selasky enum { 544dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED = 0x0, 545dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE = 0x1, 546dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_BUS_STUCK = 0x2, 547dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT = 0x3, 548dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST = 0x4, 549ecb4fcc4SHans Petter Selasky MLX5_MODULE_EVENT_ERROR_UNSUPPORTED_CABLE = 0x5, 550dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE = 0x6, 551cb4e4a6eSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_CABLE_IS_SHORTED = 0x7, 552dc7e38acSHans Petter Selasky }; 553dc7e38acSHans Petter Selasky 554dc7e38acSHans Petter Selasky struct mlx5_eqe_port_module_event { 555dc7e38acSHans Petter Selasky u8 rsvd0; 556dc7e38acSHans Petter Selasky u8 module; 557dc7e38acSHans Petter Selasky u8 rsvd1; 558dc7e38acSHans Petter Selasky u8 module_status; 559dc7e38acSHans Petter Selasky u8 rsvd2[2]; 560dc7e38acSHans Petter Selasky u8 error_type; 561dc7e38acSHans Petter Selasky }; 562dc7e38acSHans Petter Selasky 5636c7057f7SHans Petter Selasky struct mlx5_eqe_general_notification_event { 5646c7057f7SHans Petter Selasky u32 rq_user_index_delay_drop; 5656c7057f7SHans Petter Selasky u32 rsvd0[6]; 5666c7057f7SHans Petter Selasky }; 5676c7057f7SHans Petter Selasky 568dc7e38acSHans Petter Selasky union ev_data { 569dc7e38acSHans Petter Selasky __be32 raw[7]; 570dc7e38acSHans Petter Selasky struct mlx5_eqe_cmd cmd; 571dc7e38acSHans Petter Selasky struct mlx5_eqe_comp comp; 572dc7e38acSHans Petter Selasky struct mlx5_eqe_qp_srq qp_srq; 573dc7e38acSHans Petter Selasky struct mlx5_eqe_cq_err cq_err; 574dc7e38acSHans Petter Selasky struct mlx5_eqe_port_state port; 575dc7e38acSHans Petter Selasky struct mlx5_eqe_gpio gpio; 576dc7e38acSHans Petter Selasky struct mlx5_eqe_congestion cong; 577dc7e38acSHans Petter Selasky struct mlx5_eqe_stall_vl stall_vl; 578dc7e38acSHans Petter Selasky struct mlx5_eqe_page_req req_pages; 579dc7e38acSHans Petter Selasky struct mlx5_eqe_port_module_event port_module_event; 580dc7e38acSHans Petter Selasky struct mlx5_eqe_vport_change vport_change; 5816c7057f7SHans Petter Selasky struct mlx5_eqe_general_notification_event general_notifications; 582dc7e38acSHans Petter Selasky } __packed; 583dc7e38acSHans Petter Selasky 584dc7e38acSHans Petter Selasky struct mlx5_eqe { 585dc7e38acSHans Petter Selasky u8 rsvd0; 586dc7e38acSHans Petter Selasky u8 type; 587dc7e38acSHans Petter Selasky u8 rsvd1; 588dc7e38acSHans Petter Selasky u8 sub_type; 589dc7e38acSHans Petter Selasky __be32 rsvd2[7]; 590dc7e38acSHans Petter Selasky union ev_data data; 591dc7e38acSHans Petter Selasky __be16 rsvd3; 592dc7e38acSHans Petter Selasky u8 signature; 593dc7e38acSHans Petter Selasky u8 owner; 594dc7e38acSHans Petter Selasky } __packed; 595dc7e38acSHans Petter Selasky 596dc7e38acSHans Petter Selasky struct mlx5_cmd_prot_block { 597dc7e38acSHans Petter Selasky u8 data[MLX5_CMD_DATA_BLOCK_SIZE]; 598dc7e38acSHans Petter Selasky u8 rsvd0[48]; 599dc7e38acSHans Petter Selasky __be64 next; 600dc7e38acSHans Petter Selasky __be32 block_num; 601dc7e38acSHans Petter Selasky u8 rsvd1; 602dc7e38acSHans Petter Selasky u8 token; 603dc7e38acSHans Petter Selasky u8 ctrl_sig; 604dc7e38acSHans Petter Selasky u8 sig; 605dc7e38acSHans Petter Selasky }; 606dc7e38acSHans Petter Selasky 6071c807f67SHans Petter Selasky #define MLX5_NUM_CMDS_IN_ADAPTER_PAGE \ 6081c807f67SHans Petter Selasky (MLX5_ADAPTER_PAGE_SIZE / MLX5_CMD_MBOX_SIZE) 6091c807f67SHans Petter Selasky CTASSERT(MLX5_CMD_MBOX_SIZE >= sizeof(struct mlx5_cmd_prot_block)); 6101c807f67SHans Petter Selasky CTASSERT(MLX5_CMD_MBOX_SIZE <= MLX5_ADAPTER_PAGE_SIZE); 6111c807f67SHans Petter Selasky 612dc7e38acSHans Petter Selasky enum { 613dc7e38acSHans Petter Selasky MLX5_CQE_SYND_FLUSHED_IN_ERROR = 5, 614dc7e38acSHans Petter Selasky }; 615dc7e38acSHans Petter Selasky 616dc7e38acSHans Petter Selasky struct mlx5_err_cqe { 617dc7e38acSHans Petter Selasky u8 rsvd0[32]; 618dc7e38acSHans Petter Selasky __be32 srqn; 619dc7e38acSHans Petter Selasky u8 rsvd1[18]; 620dc7e38acSHans Petter Selasky u8 vendor_err_synd; 621dc7e38acSHans Petter Selasky u8 syndrome; 622dc7e38acSHans Petter Selasky __be32 s_wqe_opcode_qpn; 623dc7e38acSHans Petter Selasky __be16 wqe_counter; 624dc7e38acSHans Petter Selasky u8 signature; 625dc7e38acSHans Petter Selasky u8 op_own; 626dc7e38acSHans Petter Selasky }; 627dc7e38acSHans Petter Selasky 628dc7e38acSHans Petter Selasky struct mlx5_cqe64 { 629dc7e38acSHans Petter Selasky u8 tunneled_etc; 630dc7e38acSHans Petter Selasky u8 rsvd0[3]; 631dc7e38acSHans Petter Selasky u8 lro_tcppsh_abort_dupack; 632dc7e38acSHans Petter Selasky u8 lro_min_ttl; 633dc7e38acSHans Petter Selasky __be16 lro_tcp_win; 634dc7e38acSHans Petter Selasky __be32 lro_ack_seq_num; 635dc7e38acSHans Petter Selasky __be32 rss_hash_result; 636dc7e38acSHans Petter Selasky u8 rss_hash_type; 637dc7e38acSHans Petter Selasky u8 ml_path; 638dc7e38acSHans Petter Selasky u8 rsvd20[2]; 639dc7e38acSHans Petter Selasky __be16 check_sum; 640dc7e38acSHans Petter Selasky __be16 slid; 641dc7e38acSHans Petter Selasky __be32 flags_rqpn; 642dc7e38acSHans Petter Selasky u8 hds_ip_ext; 643dc7e38acSHans Petter Selasky u8 l4_hdr_type_etc; 644dc7e38acSHans Petter Selasky __be16 vlan_info; 645dc7e38acSHans Petter Selasky __be32 srqn; /* [31:24]: lro_num_seg, [23:0]: srqn */ 646dc7e38acSHans Petter Selasky __be32 imm_inval_pkey; 647dc7e38acSHans Petter Selasky u8 rsvd40[4]; 648dc7e38acSHans Petter Selasky __be32 byte_cnt; 649dc7e38acSHans Petter Selasky __be64 timestamp; 650dc7e38acSHans Petter Selasky __be32 sop_drop_qpn; 651dc7e38acSHans Petter Selasky __be16 wqe_counter; 652dc7e38acSHans Petter Selasky u8 signature; 653dc7e38acSHans Petter Selasky u8 op_own; 654dc7e38acSHans Petter Selasky }; 655dc7e38acSHans Petter Selasky 656ef23f141SKonstantin Belousov #define MLX5_CQE_TSTMP_PTP (1ULL << 63) 657ef23f141SKonstantin Belousov 658dc7e38acSHans Petter Selasky static inline bool get_cqe_lro_timestamp_valid(struct mlx5_cqe64 *cqe) 659dc7e38acSHans Petter Selasky { 660dc7e38acSHans Petter Selasky return (cqe->lro_tcppsh_abort_dupack >> 7) & 1; 661dc7e38acSHans Petter Selasky } 662dc7e38acSHans Petter Selasky 663dc7e38acSHans Petter Selasky static inline bool get_cqe_lro_tcppsh(struct mlx5_cqe64 *cqe) 664dc7e38acSHans Petter Selasky { 665dc7e38acSHans Petter Selasky return (cqe->lro_tcppsh_abort_dupack >> 6) & 1; 666dc7e38acSHans Petter Selasky } 667dc7e38acSHans Petter Selasky 668dc7e38acSHans Petter Selasky static inline u8 get_cqe_l4_hdr_type(struct mlx5_cqe64 *cqe) 669dc7e38acSHans Petter Selasky { 670dc7e38acSHans Petter Selasky return (cqe->l4_hdr_type_etc >> 4) & 0x7; 671dc7e38acSHans Petter Selasky } 672dc7e38acSHans Petter Selasky 673dc7e38acSHans Petter Selasky static inline u16 get_cqe_vlan(struct mlx5_cqe64 *cqe) 674dc7e38acSHans Petter Selasky { 675dc7e38acSHans Petter Selasky return be16_to_cpu(cqe->vlan_info) & 0xfff; 676dc7e38acSHans Petter Selasky } 677dc7e38acSHans Petter Selasky 678dc7e38acSHans Petter Selasky static inline void get_cqe_smac(struct mlx5_cqe64 *cqe, u8 *smac) 679dc7e38acSHans Petter Selasky { 680dc7e38acSHans Petter Selasky memcpy(smac, &cqe->rss_hash_type , 4); 681dc7e38acSHans Petter Selasky memcpy(smac + 4, &cqe->slid , 2); 682dc7e38acSHans Petter Selasky } 683dc7e38acSHans Petter Selasky 684dc7e38acSHans Petter Selasky static inline bool cqe_has_vlan(struct mlx5_cqe64 *cqe) 685dc7e38acSHans Petter Selasky { 686dc7e38acSHans Petter Selasky return cqe->l4_hdr_type_etc & 0x1; 687dc7e38acSHans Petter Selasky } 688dc7e38acSHans Petter Selasky 689dc7e38acSHans Petter Selasky static inline bool cqe_is_tunneled(struct mlx5_cqe64 *cqe) 690dc7e38acSHans Petter Selasky { 691dc7e38acSHans Petter Selasky return cqe->tunneled_etc & 0x1; 692dc7e38acSHans Petter Selasky } 693dc7e38acSHans Petter Selasky 694dc7e38acSHans Petter Selasky enum { 695dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_NONE = 0x0, 696dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_NO_ACK = 0x1, 697dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_UDP = 0x2, 698dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA = 0x3, 699dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA = 0x4, 700dc7e38acSHans Petter Selasky }; 701dc7e38acSHans Petter Selasky 702dc7e38acSHans Petter Selasky enum { 703dc7e38acSHans Petter Selasky /* source L3 hash types */ 704dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IP = 0x3 << 0, 705dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPV4 = 0x1 << 0, 706dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPV6 = 0x2 << 0, 707dc7e38acSHans Petter Selasky 708dc7e38acSHans Petter Selasky /* destination L3 hash types */ 709dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IP = 0x3 << 2, 710dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPV4 = 0x1 << 2, 711dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPV6 = 0x2 << 2, 712dc7e38acSHans Petter Selasky 713dc7e38acSHans Petter Selasky /* source L4 hash types */ 714dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_L4 = 0x3 << 4, 715dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_TCP = 0x1 << 4, 716dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_UDP = 0x2 << 4, 717dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPSEC = 0x3 << 4, 718dc7e38acSHans Petter Selasky 719dc7e38acSHans Petter Selasky /* destination L4 hash types */ 720dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_L4 = 0x3 << 6, 721dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_TCP = 0x1 << 6, 722dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_UDP = 0x2 << 6, 723dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPSEC = 0x3 << 6, 724dc7e38acSHans Petter Selasky }; 725dc7e38acSHans Petter Selasky 726dc7e38acSHans Petter Selasky enum { 7274b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH = 0x0, 7284b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6 = 0x1, 7294b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4 = 0x2, 730dc7e38acSHans Petter Selasky }; 731dc7e38acSHans Petter Selasky 732dc7e38acSHans Petter Selasky enum { 733dc7e38acSHans Petter Selasky CQE_L2_OK = 1 << 0, 734dc7e38acSHans Petter Selasky CQE_L3_OK = 1 << 1, 735dc7e38acSHans Petter Selasky CQE_L4_OK = 1 << 2, 736dc7e38acSHans Petter Selasky }; 737dc7e38acSHans Petter Selasky 738dc7e38acSHans Petter Selasky struct mlx5_sig_err_cqe { 739dc7e38acSHans Petter Selasky u8 rsvd0[16]; 740dc7e38acSHans Petter Selasky __be32 expected_trans_sig; 741dc7e38acSHans Petter Selasky __be32 actual_trans_sig; 742dc7e38acSHans Petter Selasky __be32 expected_reftag; 743dc7e38acSHans Petter Selasky __be32 actual_reftag; 744dc7e38acSHans Petter Selasky __be16 syndrome; 745dc7e38acSHans Petter Selasky u8 rsvd22[2]; 746dc7e38acSHans Petter Selasky __be32 mkey; 747dc7e38acSHans Petter Selasky __be64 err_offset; 748dc7e38acSHans Petter Selasky u8 rsvd30[8]; 749dc7e38acSHans Petter Selasky __be32 qpn; 750dc7e38acSHans Petter Selasky u8 rsvd38[2]; 751dc7e38acSHans Petter Selasky u8 signature; 752dc7e38acSHans Petter Selasky u8 op_own; 753dc7e38acSHans Petter Selasky }; 754dc7e38acSHans Petter Selasky 755dc7e38acSHans Petter Selasky struct mlx5_wqe_srq_next_seg { 756dc7e38acSHans Petter Selasky u8 rsvd0[2]; 757dc7e38acSHans Petter Selasky __be16 next_wqe_index; 758dc7e38acSHans Petter Selasky u8 signature; 759dc7e38acSHans Petter Selasky u8 rsvd1[11]; 760dc7e38acSHans Petter Selasky }; 761dc7e38acSHans Petter Selasky 762dc7e38acSHans Petter Selasky union mlx5_ext_cqe { 763dc7e38acSHans Petter Selasky struct ib_grh grh; 764dc7e38acSHans Petter Selasky u8 inl[64]; 765dc7e38acSHans Petter Selasky }; 766dc7e38acSHans Petter Selasky 767dc7e38acSHans Petter Selasky struct mlx5_cqe128 { 768dc7e38acSHans Petter Selasky union mlx5_ext_cqe inl_grh; 769dc7e38acSHans Petter Selasky struct mlx5_cqe64 cqe64; 770dc7e38acSHans Petter Selasky }; 771dc7e38acSHans Petter Selasky 772cb4e4a6eSHans Petter Selasky enum { 773cb4e4a6eSHans Petter Selasky MLX5_MKEY_STATUS_FREE = 1 << 6, 774cb4e4a6eSHans Petter Selasky }; 775cb4e4a6eSHans Petter Selasky 776dc7e38acSHans Petter Selasky struct mlx5_mkey_seg { 777dc7e38acSHans Petter Selasky /* This is a two bit field occupying bits 31-30. 778dc7e38acSHans Petter Selasky * bit 31 is always 0, 779dc7e38acSHans Petter Selasky * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have tanslation 780dc7e38acSHans Petter Selasky */ 781dc7e38acSHans Petter Selasky u8 status; 782dc7e38acSHans Petter Selasky u8 pcie_control; 783dc7e38acSHans Petter Selasky u8 flags; 784dc7e38acSHans Petter Selasky u8 version; 785dc7e38acSHans Petter Selasky __be32 qpn_mkey7_0; 786dc7e38acSHans Petter Selasky u8 rsvd1[4]; 787dc7e38acSHans Petter Selasky __be32 flags_pd; 788dc7e38acSHans Petter Selasky __be64 start_addr; 789dc7e38acSHans Petter Selasky __be64 len; 790dc7e38acSHans Petter Selasky __be32 bsfs_octo_size; 791dc7e38acSHans Petter Selasky u8 rsvd2[16]; 792dc7e38acSHans Petter Selasky __be32 xlt_oct_size; 793dc7e38acSHans Petter Selasky u8 rsvd3[3]; 794dc7e38acSHans Petter Selasky u8 log2_page_size; 795dc7e38acSHans Petter Selasky u8 rsvd4[4]; 796dc7e38acSHans Petter Selasky }; 797dc7e38acSHans Petter Selasky 798dc7e38acSHans Petter Selasky #define MLX5_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90) 799dc7e38acSHans Petter Selasky 800dc7e38acSHans Petter Selasky enum { 801dc7e38acSHans Petter Selasky MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0 802dc7e38acSHans Petter Selasky }; 803dc7e38acSHans Petter Selasky 804cb4e4a6eSHans Petter Selasky static inline int mlx5_host_is_le(void) 805cb4e4a6eSHans Petter Selasky { 806cb4e4a6eSHans Petter Selasky #if defined(__LITTLE_ENDIAN) 807cb4e4a6eSHans Petter Selasky return 1; 808cb4e4a6eSHans Petter Selasky #elif defined(__BIG_ENDIAN) 809cb4e4a6eSHans Petter Selasky return 0; 810cb4e4a6eSHans Petter Selasky #else 811cb4e4a6eSHans Petter Selasky #error Host endianness not defined 812cb4e4a6eSHans Petter Selasky #endif 813cb4e4a6eSHans Petter Selasky } 814cb4e4a6eSHans Petter Selasky 815dc7e38acSHans Petter Selasky #define MLX5_CMD_OP_MAX 0x939 816dc7e38acSHans Petter Selasky 817dc7e38acSHans Petter Selasky enum { 818dc7e38acSHans Petter Selasky VPORT_STATE_DOWN = 0x0, 819dc7e38acSHans Petter Selasky VPORT_STATE_UP = 0x1, 820dc7e38acSHans Petter Selasky }; 821dc7e38acSHans Petter Selasky 822dc7e38acSHans Petter Selasky enum { 823dc7e38acSHans Petter Selasky MLX5_L3_PROT_TYPE_IPV4 = 0, 824dc7e38acSHans Petter Selasky MLX5_L3_PROT_TYPE_IPV6 = 1, 825dc7e38acSHans Petter Selasky }; 826dc7e38acSHans Petter Selasky 827dc7e38acSHans Petter Selasky enum { 828dc7e38acSHans Petter Selasky MLX5_L4_PROT_TYPE_TCP = 0, 829dc7e38acSHans Petter Selasky MLX5_L4_PROT_TYPE_UDP = 1, 830dc7e38acSHans Petter Selasky }; 831dc7e38acSHans Petter Selasky 832dc7e38acSHans Petter Selasky enum { 833dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_SRC_IP = 1 << 0, 834dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_DST_IP = 1 << 1, 835dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_L4_SPORT = 1 << 2, 836dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_L4_DPORT = 1 << 3, 837dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_IPSEC_SPI = 1 << 4, 838dc7e38acSHans Petter Selasky }; 839dc7e38acSHans Petter Selasky 840dc7e38acSHans Petter Selasky enum { 841dc7e38acSHans Petter Selasky MLX5_MATCH_OUTER_HEADERS = 1 << 0, 842dc7e38acSHans Petter Selasky MLX5_MATCH_MISC_PARAMETERS = 1 << 1, 843dc7e38acSHans Petter Selasky MLX5_MATCH_INNER_HEADERS = 1 << 2, 844dc7e38acSHans Petter Selasky 845dc7e38acSHans Petter Selasky }; 846dc7e38acSHans Petter Selasky 847dc7e38acSHans Petter Selasky enum { 848dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_NIC_RCV = 0, 849dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_EGRESS_ACL = 2, 850dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_INGRESS_ACL = 3, 851dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_ESWITCH = 4, 852cb4e4a6eSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_SNIFFER_RX = 5, 853cb4e4a6eSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_SNIFFER_TX = 6, 8545a93b4cdSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_NIC_RX_RDMA = 7, 855dc7e38acSHans Petter Selasky }; 856dc7e38acSHans Petter Selasky 857dc7e38acSHans Petter Selasky enum { 858dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_NONE = 0, 859dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_IF_NO_VLAN = 1, 860dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_OVERWRITE = 2 861dc7e38acSHans Petter Selasky }; 862dc7e38acSHans Petter Selasky 863dc7e38acSHans Petter Selasky enum { 864dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_SVLAN_STRIP = 1 << 0, 865dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_CVLAN_STRIP = 1 << 1, 866dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_SVLAN_INSERT = 1 << 2, 867dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_CVLAN_INSERT = 1 << 3 868dc7e38acSHans Petter Selasky }; 869dc7e38acSHans Petter Selasky 87098a998d5SHans Petter Selasky enum { 87198a998d5SHans Petter Selasky MLX5_UC_ADDR_CHANGE = (1 << 0), 87298a998d5SHans Petter Selasky MLX5_MC_ADDR_CHANGE = (1 << 1), 87398a998d5SHans Petter Selasky MLX5_VLAN_CHANGE = (1 << 2), 87498a998d5SHans Petter Selasky MLX5_PROMISC_CHANGE = (1 << 3), 87598a998d5SHans Petter Selasky MLX5_MTU_CHANGE = (1 << 4), 87698a998d5SHans Petter Selasky }; 87798a998d5SHans Petter Selasky 87898a998d5SHans Petter Selasky enum mlx5_list_type { 87998a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_UC = 0x0, 88098a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_MC = 0x1, 88198a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_VLAN = 0x2, 88298a998d5SHans Petter Selasky }; 88398a998d5SHans Petter Selasky 88498a998d5SHans Petter Selasky enum { 88598a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_DOWN = 0x0, 88698a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_UP = 0x1, 88798a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_AUTO = 0x2, 88898a998d5SHans Petter Selasky }; 88990cc1c77SHans Petter Selasky 890dc7e38acSHans Petter Selasky /* MLX5 DEV CAPs */ 891dc7e38acSHans Petter Selasky 892dc7e38acSHans Petter Selasky /* TODO: EAT.ME */ 893dc7e38acSHans Petter Selasky enum mlx5_cap_mode { 894dc7e38acSHans Petter Selasky HCA_CAP_OPMOD_GET_MAX = 0, 895dc7e38acSHans Petter Selasky HCA_CAP_OPMOD_GET_CUR = 1, 896dc7e38acSHans Petter Selasky }; 897dc7e38acSHans Petter Selasky 898dc7e38acSHans Petter Selasky enum mlx5_cap_type { 899dc7e38acSHans Petter Selasky MLX5_CAP_GENERAL = 0, 900dc7e38acSHans Petter Selasky MLX5_CAP_ETHERNET_OFFLOADS, 901dc7e38acSHans Petter Selasky MLX5_CAP_ODP, 902dc7e38acSHans Petter Selasky MLX5_CAP_ATOMIC, 903dc7e38acSHans Petter Selasky MLX5_CAP_ROCE, 904dc7e38acSHans Petter Selasky MLX5_CAP_IPOIB_OFFLOADS, 905dc7e38acSHans Petter Selasky MLX5_CAP_EOIB_OFFLOADS, 906dc7e38acSHans Petter Selasky MLX5_CAP_FLOW_TABLE, 907dc7e38acSHans Petter Selasky MLX5_CAP_ESWITCH_FLOW_TABLE, 908dc7e38acSHans Petter Selasky MLX5_CAP_ESWITCH, 909cb4e4a6eSHans Petter Selasky MLX5_CAP_SNAPSHOT, 910cb4e4a6eSHans Petter Selasky MLX5_CAP_VECTOR_CALC, 911cb4e4a6eSHans Petter Selasky MLX5_CAP_QOS, 912cb4e4a6eSHans Petter Selasky MLX5_CAP_DEBUG, 913dc7e38acSHans Petter Selasky /* NUM OF CAP Types */ 914dc7e38acSHans Petter Selasky MLX5_CAP_NUM 915dc7e38acSHans Petter Selasky }; 916dc7e38acSHans Petter Selasky 917*ed0cee0bSHans Petter Selasky enum mlx5_qcam_reg_groups { 918*ed0cee0bSHans Petter Selasky MLX5_QCAM_REGS_FIRST_128 = 0x0, 919*ed0cee0bSHans Petter Selasky }; 920*ed0cee0bSHans Petter Selasky 921*ed0cee0bSHans Petter Selasky enum mlx5_qcam_feature_groups { 922*ed0cee0bSHans Petter Selasky MLX5_QCAM_FEATURE_ENHANCED_FEATURES = 0x0, 923*ed0cee0bSHans Petter Selasky }; 924*ed0cee0bSHans Petter Selasky 925dc7e38acSHans Petter Selasky /* GET Dev Caps macros */ 926dc7e38acSHans Petter Selasky #define MLX5_CAP_GEN(mdev, cap) \ 927dc7e38acSHans Petter Selasky MLX5_GET(cmd_hca_cap, mdev->hca_caps_cur[MLX5_CAP_GENERAL], cap) 928dc7e38acSHans Petter Selasky 929dc7e38acSHans Petter Selasky #define MLX5_CAP_GEN_MAX(mdev, cap) \ 930dc7e38acSHans Petter Selasky MLX5_GET(cmd_hca_cap, mdev->hca_caps_max[MLX5_CAP_GENERAL], cap) 931dc7e38acSHans Petter Selasky 932dc7e38acSHans Petter Selasky #define MLX5_CAP_ETH(mdev, cap) \ 933dc7e38acSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 934dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ETHERNET_OFFLOADS], cap) 935dc7e38acSHans Petter Selasky 936dc7e38acSHans Petter Selasky #define MLX5_CAP_ETH_MAX(mdev, cap) \ 937dc7e38acSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 938dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ETHERNET_OFFLOADS], cap) 939dc7e38acSHans Petter Selasky 940dc7e38acSHans Petter Selasky #define MLX5_CAP_ROCE(mdev, cap) \ 941dc7e38acSHans Petter Selasky MLX5_GET(roce_cap, mdev->hca_caps_cur[MLX5_CAP_ROCE], cap) 942dc7e38acSHans Petter Selasky 943dc7e38acSHans Petter Selasky #define MLX5_CAP_ROCE_MAX(mdev, cap) \ 944dc7e38acSHans Petter Selasky MLX5_GET(roce_cap, mdev->hca_caps_max[MLX5_CAP_ROCE], cap) 945dc7e38acSHans Petter Selasky 946dc7e38acSHans Petter Selasky #define MLX5_CAP_ATOMIC(mdev, cap) \ 947dc7e38acSHans Petter Selasky MLX5_GET(atomic_caps, mdev->hca_caps_cur[MLX5_CAP_ATOMIC], cap) 948dc7e38acSHans Petter Selasky 949dc7e38acSHans Petter Selasky #define MLX5_CAP_ATOMIC_MAX(mdev, cap) \ 950dc7e38acSHans Petter Selasky MLX5_GET(atomic_caps, mdev->hca_caps_max[MLX5_CAP_ATOMIC], cap) 951dc7e38acSHans Petter Selasky 952dc7e38acSHans Petter Selasky #define MLX5_CAP_FLOWTABLE(mdev, cap) \ 953dc7e38acSHans Petter Selasky MLX5_GET(flow_table_nic_cap, mdev->hca_caps_cur[MLX5_CAP_FLOW_TABLE], cap) 954dc7e38acSHans Petter Selasky 955dc7e38acSHans Petter Selasky #define MLX5_CAP_FLOWTABLE_MAX(mdev, cap) \ 956dc7e38acSHans Petter Selasky MLX5_GET(flow_table_nic_cap, mdev->hca_caps_max[MLX5_CAP_FLOW_TABLE], cap) 957dc7e38acSHans Petter Selasky 958dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE(mdev, cap) \ 959dc7e38acSHans Petter Selasky MLX5_GET(flow_table_eswitch_cap, \ 960dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ESWITCH_FLOW_TABLE], cap) 961dc7e38acSHans Petter Selasky 962dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, cap) \ 963dc7e38acSHans Petter Selasky MLX5_GET(flow_table_eswitch_cap, \ 964dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ESWITCH_FLOW_TABLE], cap) 965dc7e38acSHans Petter Selasky 966cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_FDB(mdev, cap) \ 967cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_nic_esw_fdb.cap) 96898a998d5SHans Petter Selasky 969cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_FDB_MAX(mdev, cap) \ 970cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_nic_esw_fdb.cap) 97198a998d5SHans Petter Selasky 972cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_EGRESS_ACL(mdev, cap) \ 973cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_egress.cap) 97498a998d5SHans Petter Selasky 975cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_EGRESS_ACL_MAX(mdev, cap) \ 976cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_egress.cap) 977cb4e4a6eSHans Petter Selasky 978cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_INGRESS_ACL(mdev, cap) \ 979cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_ingress.cap) 980cb4e4a6eSHans Petter Selasky 981cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_INGRESS_ACL_MAX(mdev, cap) \ 982cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_ingress.cap) 98398a998d5SHans Petter Selasky 984dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW(mdev, cap) \ 985dc7e38acSHans Petter Selasky MLX5_GET(e_switch_cap, \ 986dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ESWITCH], cap) 987dc7e38acSHans Petter Selasky 988dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_MAX(mdev, cap) \ 989dc7e38acSHans Petter Selasky MLX5_GET(e_switch_cap, \ 990dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ESWITCH], cap) 991dc7e38acSHans Petter Selasky 992dc7e38acSHans Petter Selasky #define MLX5_CAP_ODP(mdev, cap)\ 993dc7e38acSHans Petter Selasky MLX5_GET(odp_cap, mdev->hca_caps_cur[MLX5_CAP_ODP], cap) 994dc7e38acSHans Petter Selasky 995dc7e38acSHans Petter Selasky #define MLX5_CAP_ODP_MAX(mdev, cap)\ 996dc7e38acSHans Petter Selasky MLX5_GET(odp_cap, mdev->hca_caps_max[MLX5_CAP_ODP], cap) 997dc7e38acSHans Petter Selasky 998cb4e4a6eSHans Petter Selasky #define MLX5_CAP_SNAPSHOT(mdev, cap) \ 999cb4e4a6eSHans Petter Selasky MLX5_GET(snapshot_cap, \ 1000cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_SNAPSHOT], cap) 1001cb4e4a6eSHans Petter Selasky 1002cb4e4a6eSHans Petter Selasky #define MLX5_CAP_SNAPSHOT_MAX(mdev, cap) \ 1003cb4e4a6eSHans Petter Selasky MLX5_GET(snapshot_cap, \ 1004cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_SNAPSHOT], cap) 1005cb4e4a6eSHans Petter Selasky 1006cb4e4a6eSHans Petter Selasky #define MLX5_CAP_EOIB_OFFLOADS(mdev, cap) \ 1007cb4e4a6eSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1008cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_EOIB_OFFLOADS], cap) 1009cb4e4a6eSHans Petter Selasky 1010cb4e4a6eSHans Petter Selasky #define MLX5_CAP_EOIB_OFFLOADS_MAX(mdev, cap) \ 1011cb4e4a6eSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1012cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_EOIB_OFFLOADS], cap) 1013cb4e4a6eSHans Petter Selasky 1014cb4e4a6eSHans Petter Selasky #define MLX5_CAP_DEBUG(mdev, cap) \ 1015cb4e4a6eSHans Petter Selasky MLX5_GET(debug_cap, \ 1016cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_DEBUG], cap) 1017cb4e4a6eSHans Petter Selasky 1018cb4e4a6eSHans Petter Selasky #define MLX5_CAP_DEBUG_MAX(mdev, cap) \ 1019cb4e4a6eSHans Petter Selasky MLX5_GET(debug_cap, \ 1020cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_DEBUG], cap) 1021cb4e4a6eSHans Petter Selasky 1022cb4e4a6eSHans Petter Selasky #define MLX5_CAP_QOS(mdev, cap) \ 1023cb4e4a6eSHans Petter Selasky MLX5_GET(qos_cap,\ 1024cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_QOS], cap) 1025cb4e4a6eSHans Petter Selasky 1026cb4e4a6eSHans Petter Selasky #define MLX5_CAP_QOS_MAX(mdev, cap) \ 1027cb4e4a6eSHans Petter Selasky MLX5_GET(qos_cap,\ 1028cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_QOS], cap) 1029cb4e4a6eSHans Petter Selasky 1030*ed0cee0bSHans Petter Selasky #define MLX5_CAP_QCAM_REG(mdev, fld) \ 1031*ed0cee0bSHans Petter Selasky MLX5_GET(qcam_reg, (mdev)->caps.qcam, qos_access_reg_cap_mask.reg_cap.fld) 1032*ed0cee0bSHans Petter Selasky 1033*ed0cee0bSHans Petter Selasky #define MLX5_CAP_QCAM_FEATURE(mdev, fld) \ 1034*ed0cee0bSHans Petter Selasky MLX5_GET(qcam_reg, (mdev)->caps.qcam, qos_feature_cap_mask.feature_cap.fld) 1035*ed0cee0bSHans Petter Selasky 1036dc7e38acSHans Petter Selasky enum { 1037dc7e38acSHans Petter Selasky MLX5_CMD_STAT_OK = 0x0, 1038dc7e38acSHans Petter Selasky MLX5_CMD_STAT_INT_ERR = 0x1, 1039dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_OP_ERR = 0x2, 1040dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_PARAM_ERR = 0x3, 1041dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_SYS_STATE_ERR = 0x4, 1042dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_RES_ERR = 0x5, 1043dc7e38acSHans Petter Selasky MLX5_CMD_STAT_RES_BUSY = 0x6, 1044dc7e38acSHans Petter Selasky MLX5_CMD_STAT_LIM_ERR = 0x8, 1045dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_RES_STATE_ERR = 0x9, 1046dc7e38acSHans Petter Selasky MLX5_CMD_STAT_IX_ERR = 0xa, 1047dc7e38acSHans Petter Selasky MLX5_CMD_STAT_NO_RES_ERR = 0xf, 1048dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_INP_LEN_ERR = 0x50, 1049dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_OUTP_LEN_ERR = 0x51, 1050dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_QP_STATE_ERR = 0x10, 1051dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_PKT_ERR = 0x30, 1052dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR = 0x40, 1053dc7e38acSHans Petter Selasky }; 1054dc7e38acSHans Petter Selasky 1055dc7e38acSHans Petter Selasky enum { 1056dc7e38acSHans Petter Selasky MLX5_IEEE_802_3_COUNTERS_GROUP = 0x0, 1057dc7e38acSHans Petter Selasky MLX5_RFC_2863_COUNTERS_GROUP = 0x1, 1058dc7e38acSHans Petter Selasky MLX5_RFC_2819_COUNTERS_GROUP = 0x2, 1059dc7e38acSHans Petter Selasky MLX5_RFC_3635_COUNTERS_GROUP = 0x3, 1060dc7e38acSHans Petter Selasky MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP = 0x5, 1061cb022443SHans Petter Selasky MLX5_ETHERNET_DISCARD_COUNTERS_GROUP = 0x6, 1062dc7e38acSHans Petter Selasky MLX5_PER_PRIORITY_COUNTERS_GROUP = 0x10, 1063dc7e38acSHans Petter Selasky MLX5_PER_TRAFFIC_CLASS_COUNTERS_GROUP = 0x11, 1064dc7e38acSHans Petter Selasky MLX5_PHYSICAL_LAYER_COUNTERS_GROUP = 0x12, 10654b109912SHans Petter Selasky MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP = 0x16, 1066cb022443SHans Petter Selasky MLX5_INFINIBAND_PORT_COUNTERS_GROUP = 0x20, 1067dc7e38acSHans Petter Selasky }; 1068dc7e38acSHans Petter Selasky 1069dc7e38acSHans Petter Selasky enum { 1070cb4e4a6eSHans Petter Selasky MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP = 0x0, 1071cb4e4a6eSHans Petter Selasky MLX5_PCIE_LANE_COUNTERS_GROUP = 0x1, 1072cb4e4a6eSHans Petter Selasky MLX5_PCIE_TIMERS_AND_STATES_COUNTERS_GROUP = 0x2, 1073cb4e4a6eSHans Petter Selasky }; 1074cb4e4a6eSHans Petter Selasky 1075cb4e4a6eSHans Petter Selasky enum { 1076cb4e4a6eSHans Petter Selasky MLX5_NUM_UUARS_PER_PAGE = MLX5_NON_FP_BF_REGS_PER_PAGE, 1077cb4e4a6eSHans Petter Selasky MLX5_DEF_TOT_UUARS = 8 * MLX5_NUM_UUARS_PER_PAGE, 1078cb4e4a6eSHans Petter Selasky }; 1079cb4e4a6eSHans Petter Selasky 1080cb4e4a6eSHans Petter Selasky enum { 1081cb4e4a6eSHans Petter Selasky NUM_DRIVER_UARS = 4, 1082cb4e4a6eSHans Petter Selasky NUM_LOW_LAT_UUARS = 4, 1083cb4e4a6eSHans Petter Selasky }; 1084cb4e4a6eSHans Petter Selasky 1085cb4e4a6eSHans Petter Selasky enum { 1086dc7e38acSHans Petter Selasky MLX5_CAP_PORT_TYPE_IB = 0x0, 1087dc7e38acSHans Petter Selasky MLX5_CAP_PORT_TYPE_ETH = 0x1, 1088dc7e38acSHans Petter Selasky }; 1089dc7e38acSHans Petter Selasky 1090dc7e38acSHans Petter Selasky enum { 1091dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_L2 = 0x0, 1092dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_VPORT_CONFIG = 0x1, 1093dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_NOT_REQUIRED = 0x2 1094dc7e38acSHans Petter Selasky }; 1095dc7e38acSHans Petter Selasky 1096dc7e38acSHans Petter Selasky enum { 1097dc7e38acSHans Petter Selasky MLX5_QUERY_VPORT_STATE_OUT_STATE_FOLLOW = 0x2, 1098dc7e38acSHans Petter Selasky }; 1099dc7e38acSHans Petter Selasky 1100dc7e38acSHans Petter Selasky static inline u16 mlx5_to_sw_pkey_sz(int pkey_sz) 1101dc7e38acSHans Petter Selasky { 1102dc7e38acSHans Petter Selasky if (pkey_sz > MLX5_MAX_LOG_PKEY_TABLE) 1103dc7e38acSHans Petter Selasky return 0; 1104dc7e38acSHans Petter Selasky return MLX5_MIN_PKEY_TABLE_SIZE << pkey_sz; 1105dc7e38acSHans Petter Selasky } 1106dc7e38acSHans Petter Selasky 1107dc7e38acSHans Petter Selasky struct mlx5_ifc_mcia_reg_bits { 1108dc7e38acSHans Petter Selasky u8 l[0x1]; 1109dc7e38acSHans Petter Selasky u8 reserved_0[0x7]; 1110dc7e38acSHans Petter Selasky u8 module[0x8]; 1111dc7e38acSHans Petter Selasky u8 reserved_1[0x8]; 1112dc7e38acSHans Petter Selasky u8 status[0x8]; 1113dc7e38acSHans Petter Selasky 1114dc7e38acSHans Petter Selasky u8 i2c_device_address[0x8]; 1115dc7e38acSHans Petter Selasky u8 page_number[0x8]; 1116dc7e38acSHans Petter Selasky u8 device_address[0x10]; 1117dc7e38acSHans Petter Selasky 1118dc7e38acSHans Petter Selasky u8 reserved_2[0x10]; 1119dc7e38acSHans Petter Selasky u8 size[0x10]; 1120dc7e38acSHans Petter Selasky 1121dc7e38acSHans Petter Selasky u8 reserved_3[0x20]; 1122dc7e38acSHans Petter Selasky 1123dc7e38acSHans Petter Selasky u8 dword_0[0x20]; 1124dc7e38acSHans Petter Selasky u8 dword_1[0x20]; 1125dc7e38acSHans Petter Selasky u8 dword_2[0x20]; 1126dc7e38acSHans Petter Selasky u8 dword_3[0x20]; 1127dc7e38acSHans Petter Selasky u8 dword_4[0x20]; 1128dc7e38acSHans Petter Selasky u8 dword_5[0x20]; 1129dc7e38acSHans Petter Selasky u8 dword_6[0x20]; 1130dc7e38acSHans Petter Selasky u8 dword_7[0x20]; 1131dc7e38acSHans Petter Selasky u8 dword_8[0x20]; 1132dc7e38acSHans Petter Selasky u8 dword_9[0x20]; 1133dc7e38acSHans Petter Selasky u8 dword_10[0x20]; 1134dc7e38acSHans Petter Selasky u8 dword_11[0x20]; 1135dc7e38acSHans Petter Selasky }; 1136dc7e38acSHans Petter Selasky 1137dc7e38acSHans Petter Selasky #define MLX5_CMD_OP_QUERY_EEPROM 0x93c 113890cc1c77SHans Petter Selasky 113990cc1c77SHans Petter Selasky struct mlx5_mini_cqe8 { 114090cc1c77SHans Petter Selasky union { 1141adea303cSHans Petter Selasky __be32 rx_hash_result; 1142adea303cSHans Petter Selasky __be16 checksum; 1143adea303cSHans Petter Selasky __be16 rsvd; 114490cc1c77SHans Petter Selasky struct { 1145adea303cSHans Petter Selasky __be16 wqe_counter; 114690cc1c77SHans Petter Selasky u8 s_wqe_opcode; 114790cc1c77SHans Petter Selasky u8 reserved; 114890cc1c77SHans Petter Selasky } s_wqe_info; 114990cc1c77SHans Petter Selasky }; 1150adea303cSHans Petter Selasky __be32 byte_cnt; 115190cc1c77SHans Petter Selasky }; 115290cc1c77SHans Petter Selasky 115390cc1c77SHans Petter Selasky enum { 115490cc1c77SHans Petter Selasky MLX5_NO_INLINE_DATA, 115590cc1c77SHans Petter Selasky MLX5_INLINE_DATA32_SEG, 115690cc1c77SHans Petter Selasky MLX5_INLINE_DATA64_SEG, 115790cc1c77SHans Petter Selasky MLX5_COMPRESSED, 115890cc1c77SHans Petter Selasky }; 115990cc1c77SHans Petter Selasky 116090cc1c77SHans Petter Selasky enum mlx5_exp_cqe_zip_recv_type { 116190cc1c77SHans Petter Selasky MLX5_CQE_FORMAT_HASH, 116290cc1c77SHans Petter Selasky MLX5_CQE_FORMAT_CSUM, 116390cc1c77SHans Petter Selasky }; 116490cc1c77SHans Petter Selasky 116590cc1c77SHans Petter Selasky #define MLX5E_CQE_FORMAT_MASK 0xc 116690cc1c77SHans Petter Selasky static inline int mlx5_get_cqe_format(const struct mlx5_cqe64 *cqe) 116790cc1c77SHans Petter Selasky { 116890cc1c77SHans Petter Selasky return (cqe->op_own & MLX5E_CQE_FORMAT_MASK) >> 2; 116990cc1c77SHans Petter Selasky } 117090cc1c77SHans Petter Selasky 11716c7057f7SHans Petter Selasky enum { 11726c7057f7SHans Petter Selasky MLX5_GEN_EVENT_SUBTYPE_DELAY_DROP_TIMEOUT = 0x1, 11736c7057f7SHans Petter Selasky }; 11746c7057f7SHans Petter Selasky 1175cb4e4a6eSHans Petter Selasky /* 8 regular priorities + 1 for multicast */ 1176cb4e4a6eSHans Petter Selasky #define MLX5_NUM_BYPASS_FTS 9 1177cb4e4a6eSHans Petter Selasky 1178dc7e38acSHans Petter Selasky #endif /* MLX5_DEVICE_H */ 1179