1dc7e38acSHans Petter Selasky /*- 2dc7e38acSHans Petter Selasky * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved. 3dc7e38acSHans Petter Selasky * 4dc7e38acSHans Petter Selasky * Redistribution and use in source and binary forms, with or without 5dc7e38acSHans Petter Selasky * modification, are permitted provided that the following conditions 6dc7e38acSHans Petter Selasky * are met: 7dc7e38acSHans Petter Selasky * 1. Redistributions of source code must retain the above copyright 8dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer. 9dc7e38acSHans Petter Selasky * 2. Redistributions in binary form must reproduce the above copyright 10dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer in the 11dc7e38acSHans Petter Selasky * documentation and/or other materials provided with the distribution. 12dc7e38acSHans Petter Selasky * 13dc7e38acSHans Petter Selasky * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND 14dc7e38acSHans Petter Selasky * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 15dc7e38acSHans Petter Selasky * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 16dc7e38acSHans Petter Selasky * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 17dc7e38acSHans Petter Selasky * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 18dc7e38acSHans Petter Selasky * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 19dc7e38acSHans Petter Selasky * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 20dc7e38acSHans Petter Selasky * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 21dc7e38acSHans Petter Selasky * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 22dc7e38acSHans Petter Selasky * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 23dc7e38acSHans Petter Selasky * SUCH DAMAGE. 24dc7e38acSHans Petter Selasky * 25dc7e38acSHans Petter Selasky * $FreeBSD$ 26dc7e38acSHans Petter Selasky */ 27dc7e38acSHans Petter Selasky 28dc7e38acSHans Petter Selasky #ifndef MLX5_DEVICE_H 29dc7e38acSHans Petter Selasky #define MLX5_DEVICE_H 30dc7e38acSHans Petter Selasky 31dc7e38acSHans Petter Selasky #include <linux/types.h> 32dc7e38acSHans Petter Selasky #include <rdma/ib_verbs.h> 33dc7e38acSHans Petter Selasky #include <dev/mlx5/mlx5_ifc.h> 34dc7e38acSHans Petter Selasky 35dc7e38acSHans Petter Selasky #define FW_INIT_TIMEOUT_MILI 2000 36dc7e38acSHans Petter Selasky #define FW_INIT_WAIT_MS 2 37dc7e38acSHans Petter Selasky 38dc7e38acSHans Petter Selasky #if defined(__LITTLE_ENDIAN) 39dc7e38acSHans Petter Selasky #define MLX5_SET_HOST_ENDIANNESS 0 40dc7e38acSHans Petter Selasky #elif defined(__BIG_ENDIAN) 41dc7e38acSHans Petter Selasky #define MLX5_SET_HOST_ENDIANNESS 0x80 42dc7e38acSHans Petter Selasky #else 43dc7e38acSHans Petter Selasky #error Host endianness not defined 44dc7e38acSHans Petter Selasky #endif 45dc7e38acSHans Petter Selasky 46dc7e38acSHans Petter Selasky /* helper macros */ 47dc7e38acSHans Petter Selasky #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0) 48dc7e38acSHans Petter Selasky #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld) 49dc7e38acSHans Petter Selasky #define __mlx5_bit_off(typ, fld) __offsetof(struct mlx5_ifc_##typ##_bits, fld) 50dc7e38acSHans Petter Selasky #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32) 51dc7e38acSHans Petter Selasky #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64) 52dc7e38acSHans Petter Selasky #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0x1f)) 53dc7e38acSHans Petter Selasky #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1)) 54dc7e38acSHans Petter Selasky #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << __mlx5_dw_bit_off(typ, fld)) 55dc7e38acSHans Petter Selasky #define __mlx5_st_sz_bits(typ) sizeof(struct mlx5_ifc_##typ##_bits) 56dc7e38acSHans Petter Selasky 57dc7e38acSHans Petter Selasky #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8) 58dc7e38acSHans Petter Selasky #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8) 59dc7e38acSHans Petter Selasky #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32) 60*cb4e4a6eSHans Petter Selasky #define MLX5_ST_SZ_QW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 64) 61dc7e38acSHans Petter Selasky #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8) 62dc7e38acSHans Petter Selasky #define MLX5_UN_SZ_DW(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 32) 63dc7e38acSHans Petter Selasky #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8) 64dc7e38acSHans Petter Selasky #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld)) 65dc7e38acSHans Petter Selasky 66dc7e38acSHans Petter Selasky /* insert a value to a struct */ 67dc7e38acSHans Petter Selasky #define MLX5_SET(typ, p, fld, v) do { \ 68dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 69dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 70dc7e38acSHans Petter Selasky *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 71dc7e38acSHans Petter Selasky cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 72dc7e38acSHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | (((v) & __mlx5_mask(typ, fld)) \ 73dc7e38acSHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 74dc7e38acSHans Petter Selasky } while (0) 75dc7e38acSHans Petter Selasky 76dc7e38acSHans Petter Selasky #define MLX5_SET_TO_ONES(typ, p, fld) do { \ 77dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 78dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 79dc7e38acSHans Petter Selasky *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 80dc7e38acSHans Petter Selasky cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 81dc7e38acSHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | ((__mlx5_mask(typ, fld)) \ 82dc7e38acSHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 83dc7e38acSHans Petter Selasky } while (0) 84dc7e38acSHans Petter Selasky 85dc7e38acSHans Petter Selasky #define MLX5_GET(typ, p, fld) ((be32_to_cpu(*((__be32 *)(p) +\ 86dc7e38acSHans Petter Selasky __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \ 87dc7e38acSHans Petter Selasky __mlx5_mask(typ, fld)) 88dc7e38acSHans Petter Selasky 89dc7e38acSHans Petter Selasky #define MLX5_GET_PR(typ, p, fld) ({ \ 90dc7e38acSHans Petter Selasky u32 ___t = MLX5_GET(typ, p, fld); \ 91dc7e38acSHans Petter Selasky pr_debug(#fld " = 0x%x\n", ___t); \ 92dc7e38acSHans Petter Selasky ___t; \ 93dc7e38acSHans Petter Selasky }) 94dc7e38acSHans Petter Selasky 95dc7e38acSHans Petter Selasky #define MLX5_SET64(typ, p, fld, v) do { \ 96dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) != 64); \ 97dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \ 98dc7e38acSHans Petter Selasky *((__be64 *)(p) + __mlx5_64_off(typ, fld)) = cpu_to_be64(v); \ 99dc7e38acSHans Petter Selasky } while (0) 100dc7e38acSHans Petter Selasky 101dc7e38acSHans Petter Selasky #define MLX5_GET64(typ, p, fld) be64_to_cpu(*((__be64 *)(p) + __mlx5_64_off(typ, fld))) 102dc7e38acSHans Petter Selasky 103dc7e38acSHans Petter Selasky enum { 104dc7e38acSHans Petter Selasky MLX5_MAX_COMMANDS = 32, 105dc7e38acSHans Petter Selasky MLX5_CMD_DATA_BLOCK_SIZE = 512, 106dc7e38acSHans Petter Selasky MLX5_PCI_CMD_XPORT = 7, 107dc7e38acSHans Petter Selasky MLX5_MKEY_BSF_OCTO_SIZE = 4, 108dc7e38acSHans Petter Selasky MLX5_MAX_PSVS = 4, 109dc7e38acSHans Petter Selasky }; 110dc7e38acSHans Petter Selasky 111dc7e38acSHans Petter Selasky enum { 112dc7e38acSHans Petter Selasky MLX5_EXTENDED_UD_AV = 0x80000000, 113dc7e38acSHans Petter Selasky }; 114dc7e38acSHans Petter Selasky 115dc7e38acSHans Petter Selasky enum { 116*cb4e4a6eSHans Petter Selasky MLX5_CQ_FLAGS_OI = 2, 117*cb4e4a6eSHans Petter Selasky }; 118*cb4e4a6eSHans Petter Selasky 119*cb4e4a6eSHans Petter Selasky enum { 120dc7e38acSHans Petter Selasky MLX5_STAT_RATE_OFFSET = 5, 121dc7e38acSHans Petter Selasky }; 122dc7e38acSHans Petter Selasky 123dc7e38acSHans Petter Selasky enum { 124dc7e38acSHans Petter Selasky MLX5_INLINE_SEG = 0x80000000, 125dc7e38acSHans Petter Selasky }; 126dc7e38acSHans Petter Selasky 127dc7e38acSHans Petter Selasky enum { 128dc7e38acSHans Petter Selasky MLX5_HW_START_PADDING = MLX5_INLINE_SEG, 129dc7e38acSHans Petter Selasky }; 130dc7e38acSHans Petter Selasky 131dc7e38acSHans Petter Selasky enum { 132dc7e38acSHans Petter Selasky MLX5_MIN_PKEY_TABLE_SIZE = 128, 133dc7e38acSHans Petter Selasky MLX5_MAX_LOG_PKEY_TABLE = 5, 134dc7e38acSHans Petter Selasky }; 135dc7e38acSHans Petter Selasky 136dc7e38acSHans Petter Selasky enum { 137*cb4e4a6eSHans Petter Selasky MLX5_MKEY_INBOX_PG_ACCESS = 1 << 31 138*cb4e4a6eSHans Petter Selasky }; 139*cb4e4a6eSHans Petter Selasky 140*cb4e4a6eSHans Petter Selasky enum { 141dc7e38acSHans Petter Selasky MLX5_PERM_LOCAL_READ = 1 << 2, 142dc7e38acSHans Petter Selasky MLX5_PERM_LOCAL_WRITE = 1 << 3, 143dc7e38acSHans Petter Selasky MLX5_PERM_REMOTE_READ = 1 << 4, 144dc7e38acSHans Petter Selasky MLX5_PERM_REMOTE_WRITE = 1 << 5, 145dc7e38acSHans Petter Selasky MLX5_PERM_ATOMIC = 1 << 6, 146dc7e38acSHans Petter Selasky MLX5_PERM_UMR_EN = 1 << 7, 147dc7e38acSHans Petter Selasky }; 148dc7e38acSHans Petter Selasky 149dc7e38acSHans Petter Selasky enum { 150dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_SMALL_FENCE = 1 << 0, 151dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_RELAXED_ORDERING = 1 << 2, 152dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_NO_SNOOP = 1 << 3, 153dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_TLP_PROCE_EN = 1 << 6, 154dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_TPH_MASK = 3 << 4, 155dc7e38acSHans Petter Selasky }; 156dc7e38acSHans Petter Selasky 157dc7e38acSHans Petter Selasky enum { 158dc7e38acSHans Petter Selasky MLX5_MKEY_REMOTE_INVAL = 1 << 24, 159dc7e38acSHans Petter Selasky MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29, 160dc7e38acSHans Petter Selasky MLX5_MKEY_BSF_EN = 1 << 30, 161dc7e38acSHans Petter Selasky MLX5_MKEY_LEN64 = 1 << 31, 162dc7e38acSHans Petter Selasky }; 163dc7e38acSHans Petter Selasky 164dc7e38acSHans Petter Selasky enum { 165dc7e38acSHans Petter Selasky MLX5_EN_RD = (u64)1, 166dc7e38acSHans Petter Selasky MLX5_EN_WR = (u64)2 167dc7e38acSHans Petter Selasky }; 168dc7e38acSHans Petter Selasky 169dc7e38acSHans Petter Selasky enum { 170dc7e38acSHans Petter Selasky MLX5_BF_REGS_PER_PAGE = 4, 171dc7e38acSHans Petter Selasky MLX5_MAX_UAR_PAGES = 1 << 8, 172dc7e38acSHans Petter Selasky MLX5_NON_FP_BF_REGS_PER_PAGE = 2, 173dc7e38acSHans Petter Selasky MLX5_MAX_UUARS = MLX5_MAX_UAR_PAGES * MLX5_NON_FP_BF_REGS_PER_PAGE, 174dc7e38acSHans Petter Selasky }; 175dc7e38acSHans Petter Selasky 176dc7e38acSHans Petter Selasky enum { 177dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LEN = 1ull << 0, 178dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_PAGE_SIZE = 1ull << 1, 179dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_START_ADDR = 1ull << 6, 180dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_PD = 1ull << 7, 181dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_EN_RINVAL = 1ull << 8, 182dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_EN_SIGERR = 1ull << 9, 183dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_BSF_EN = 1ull << 12, 184dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_KEY = 1ull << 13, 185dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_QPN = 1ull << 14, 186dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LR = 1ull << 17, 187dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LW = 1ull << 18, 188dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_RR = 1ull << 19, 189dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_RW = 1ull << 20, 190dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_A = 1ull << 21, 191dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_SMALL_FENCE = 1ull << 23, 192dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_FREE = 1ull << 29, 193dc7e38acSHans Petter Selasky }; 194dc7e38acSHans Petter Selasky 195dc7e38acSHans Petter Selasky enum { 196*cb4e4a6eSHans Petter Selasky MLX5_UMR_TRANSLATION_OFFSET_EN = (1 << 4), 197*cb4e4a6eSHans Petter Selasky 198*cb4e4a6eSHans Petter Selasky MLX5_UMR_CHECK_NOT_FREE = (1 << 5), 199*cb4e4a6eSHans Petter Selasky MLX5_UMR_CHECK_FREE = (2 << 5), 200*cb4e4a6eSHans Petter Selasky 201*cb4e4a6eSHans Petter Selasky MLX5_UMR_INLINE = (1 << 7), 202*cb4e4a6eSHans Petter Selasky }; 203*cb4e4a6eSHans Petter Selasky 204*cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_ALIGNMENT 0x40 205*cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_MASK (MLX5_UMR_MTT_ALIGNMENT - 1) 206*cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_MIN_CHUNK_SIZE MLX5_UMR_MTT_ALIGNMENT 207*cb4e4a6eSHans Petter Selasky 208*cb4e4a6eSHans Petter Selasky enum { 209*cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_QP = 0, 210*cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_RQ = 1, 211*cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_SQ = 2, 212*cb4e4a6eSHans Petter Selasky }; 213*cb4e4a6eSHans Petter Selasky 214*cb4e4a6eSHans Petter Selasky enum { 215dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_DOWN = 1, 216dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_ACTIVE = 4, 217dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED = 5, 218dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_LID = 6, 219dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_PKEY = 7, 220dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_GUID = 8, 221dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG = 9, 222dc7e38acSHans Petter Selasky }; 223dc7e38acSHans Petter Selasky 224dc7e38acSHans Petter Selasky enum { 225*cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_ERROR_STATE_DCBX = 1, 226*cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_REMOTE_CONFIG_CHANGE, 227*cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_LOCAL_OPER_CHANGE, 228*cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_REMOTE_CONFIG_APP_PRIORITY_CHANGE, 229*cb4e4a6eSHans Petter Selasky MLX5_MAX_INLINE_RECEIVE_SIZE = 64 230*cb4e4a6eSHans Petter Selasky }; 231*cb4e4a6eSHans Petter Selasky 232*cb4e4a6eSHans Petter Selasky enum { 233dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_XRC = 1LL << 3, 234dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8, 235dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9, 236dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_APM = 1LL << 17, 237dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_SCQE_BRK_MOD = 1LL << 21, 238dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BLOCK_MCAST = 1LL << 23, 239dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_CQ_MODER = 1LL << 29, 240dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_RESIZE_CQ = 1LL << 30, 241*cb4e4a6eSHans Petter Selasky MLX5_DEV_CAP_FLAG_ATOMIC = 1LL << 33, 242dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_ROCE = 1LL << 34, 243dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_DCT = 1LL << 37, 244dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_SIG_HAND_OVER = 1LL << 40, 245dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_CMDIF_CSUM = 3LL << 46, 246*cb4e4a6eSHans Petter Selasky MLX5_DEV_CAP_FLAG_DRAIN_SIGERR = 1LL << 48, 247dc7e38acSHans Petter Selasky }; 248dc7e38acSHans Petter Selasky 249dc7e38acSHans Petter Selasky enum { 250dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1 = 0, 251dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_5 = 1, 252dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_2 = 2, 253dc7e38acSHans Petter Selasky }; 254dc7e38acSHans Petter Selasky 255dc7e38acSHans Petter Selasky enum { 256dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_CAP = 1 << MLX5_ROCE_VERSION_1, 257dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_5_CAP = 1 << MLX5_ROCE_VERSION_1_5, 258dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_2_CAP = 1 << MLX5_ROCE_VERSION_2, 259dc7e38acSHans Petter Selasky }; 260dc7e38acSHans Petter Selasky 261dc7e38acSHans Petter Selasky enum { 262dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV4 = 0, 263dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV6 = 1, 264dc7e38acSHans Petter Selasky }; 265dc7e38acSHans Petter Selasky 266dc7e38acSHans Petter Selasky enum { 267dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV4_CAP = 1 << 1, 268dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV6_CAP = 1 << 2, 269dc7e38acSHans Petter Selasky }; 270dc7e38acSHans Petter Selasky 271dc7e38acSHans Petter Selasky enum { 272dc7e38acSHans Petter Selasky MLX5_OPCODE_NOP = 0x00, 273dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND_INVAL = 0x01, 274dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_WRITE = 0x08, 275dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_WRITE_IMM = 0x09, 276dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND = 0x0a, 277dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND_IMM = 0x0b, 278dc7e38acSHans Petter Selasky MLX5_OPCODE_LSO = 0x0e, 279dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_READ = 0x10, 280dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_CS = 0x11, 281dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_FA = 0x12, 282dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_MASKED_CS = 0x14, 283dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_MASKED_FA = 0x15, 284dc7e38acSHans Petter Selasky MLX5_OPCODE_BIND_MW = 0x18, 285dc7e38acSHans Petter Selasky MLX5_OPCODE_CONFIG_CMD = 0x1f, 286dc7e38acSHans Petter Selasky 287dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_RDMA_WRITE_IMM = 0x00, 288dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND = 0x01, 289dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND_IMM = 0x02, 290dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND_INVAL = 0x03, 291dc7e38acSHans Petter Selasky 292dc7e38acSHans Petter Selasky MLX5_CQE_OPCODE_ERROR = 0x1e, 293dc7e38acSHans Petter Selasky MLX5_CQE_OPCODE_RESIZE = 0x16, 294dc7e38acSHans Petter Selasky 295dc7e38acSHans Petter Selasky MLX5_OPCODE_SET_PSV = 0x20, 296dc7e38acSHans Petter Selasky MLX5_OPCODE_GET_PSV = 0x21, 297dc7e38acSHans Petter Selasky MLX5_OPCODE_CHECK_PSV = 0x22, 298dc7e38acSHans Petter Selasky MLX5_OPCODE_RGET_PSV = 0x26, 299dc7e38acSHans Petter Selasky MLX5_OPCODE_RCHECK_PSV = 0x27, 300dc7e38acSHans Petter Selasky 301dc7e38acSHans Petter Selasky MLX5_OPCODE_UMR = 0x25, 302dc7e38acSHans Petter Selasky 303*cb4e4a6eSHans Petter Selasky MLX5_OPCODE_SIGNATURE_CANCELED = (1 << 15), 304dc7e38acSHans Petter Selasky }; 305dc7e38acSHans Petter Selasky 306dc7e38acSHans Petter Selasky enum { 307dc7e38acSHans Petter Selasky MLX5_SET_PORT_RESET_QKEY = 0, 308dc7e38acSHans Petter Selasky MLX5_SET_PORT_GUID0 = 16, 309dc7e38acSHans Petter Selasky MLX5_SET_PORT_NODE_GUID = 17, 310dc7e38acSHans Petter Selasky MLX5_SET_PORT_SYS_GUID = 18, 311dc7e38acSHans Petter Selasky MLX5_SET_PORT_GID_TABLE = 19, 312dc7e38acSHans Petter Selasky MLX5_SET_PORT_PKEY_TABLE = 20, 313dc7e38acSHans Petter Selasky }; 314dc7e38acSHans Petter Selasky 315dc7e38acSHans Petter Selasky enum { 316dc7e38acSHans Petter Selasky MLX5_MAX_PAGE_SHIFT = 31 317dc7e38acSHans Petter Selasky }; 318dc7e38acSHans Petter Selasky 319dc7e38acSHans Petter Selasky enum { 320dc7e38acSHans Petter Selasky MLX5_ADAPTER_PAGE_SHIFT = 12, 321dc7e38acSHans Petter Selasky MLX5_ADAPTER_PAGE_SIZE = 1 << MLX5_ADAPTER_PAGE_SHIFT, 322dc7e38acSHans Petter Selasky }; 323dc7e38acSHans Petter Selasky 324dc7e38acSHans Petter Selasky enum { 325dc7e38acSHans Petter Selasky MLX5_CAP_OFF_CMDIF_CSUM = 46, 326dc7e38acSHans Petter Selasky }; 327dc7e38acSHans Petter Selasky 328dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr { 329dc7e38acSHans Petter Selasky __be16 opcode; 330dc7e38acSHans Petter Selasky u8 rsvd[4]; 331dc7e38acSHans Petter Selasky __be16 opmod; 332dc7e38acSHans Petter Selasky }; 333dc7e38acSHans Petter Selasky 334dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr { 335dc7e38acSHans Petter Selasky u8 status; 336dc7e38acSHans Petter Selasky u8 rsvd[3]; 337dc7e38acSHans Petter Selasky __be32 syndrome; 338dc7e38acSHans Petter Selasky }; 339dc7e38acSHans Petter Selasky 340*cb4e4a6eSHans Petter Selasky struct mlx5_cmd_set_dc_cnak_mbox_in { 341*cb4e4a6eSHans Petter Selasky struct mlx5_inbox_hdr hdr; 342*cb4e4a6eSHans Petter Selasky u8 enable; 343*cb4e4a6eSHans Petter Selasky u8 reserved[47]; 344*cb4e4a6eSHans Petter Selasky __be64 pa; 345*cb4e4a6eSHans Petter Selasky }; 346*cb4e4a6eSHans Petter Selasky 347*cb4e4a6eSHans Petter Selasky struct mlx5_cmd_set_dc_cnak_mbox_out { 348*cb4e4a6eSHans Petter Selasky struct mlx5_outbox_hdr hdr; 349*cb4e4a6eSHans Petter Selasky u8 rsvd[8]; 350*cb4e4a6eSHans Petter Selasky }; 351*cb4e4a6eSHans Petter Selasky 352dc7e38acSHans Petter Selasky struct mlx5_cmd_layout { 353dc7e38acSHans Petter Selasky u8 type; 354dc7e38acSHans Petter Selasky u8 rsvd0[3]; 355dc7e38acSHans Petter Selasky __be32 inlen; 356dc7e38acSHans Petter Selasky __be64 in_ptr; 357dc7e38acSHans Petter Selasky __be32 in[4]; 358dc7e38acSHans Petter Selasky __be32 out[4]; 359dc7e38acSHans Petter Selasky __be64 out_ptr; 360dc7e38acSHans Petter Selasky __be32 outlen; 361dc7e38acSHans Petter Selasky u8 token; 362dc7e38acSHans Petter Selasky u8 sig; 363dc7e38acSHans Petter Selasky u8 rsvd1; 364dc7e38acSHans Petter Selasky u8 status_own; 365dc7e38acSHans Petter Selasky }; 366dc7e38acSHans Petter Selasky 367dc7e38acSHans Petter Selasky 368dc7e38acSHans Petter Selasky struct mlx5_health_buffer { 369dc7e38acSHans Petter Selasky __be32 assert_var[5]; 370dc7e38acSHans Petter Selasky __be32 rsvd0[3]; 371dc7e38acSHans Petter Selasky __be32 assert_exit_ptr; 372dc7e38acSHans Petter Selasky __be32 assert_callra; 373dc7e38acSHans Petter Selasky __be32 rsvd1[2]; 374dc7e38acSHans Petter Selasky __be32 fw_ver; 375dc7e38acSHans Petter Selasky __be32 hw_id; 376dc7e38acSHans Petter Selasky __be32 rsvd2; 377dc7e38acSHans Petter Selasky u8 irisc_index; 378dc7e38acSHans Petter Selasky u8 synd; 379dc7e38acSHans Petter Selasky __be16 ext_sync; 380dc7e38acSHans Petter Selasky }; 381dc7e38acSHans Petter Selasky 382dc7e38acSHans Petter Selasky struct mlx5_init_seg { 383dc7e38acSHans Petter Selasky __be32 fw_rev; 384dc7e38acSHans Petter Selasky __be32 cmdif_rev_fw_sub; 385dc7e38acSHans Petter Selasky __be32 rsvd0[2]; 386dc7e38acSHans Petter Selasky __be32 cmdq_addr_h; 387dc7e38acSHans Petter Selasky __be32 cmdq_addr_l_sz; 388dc7e38acSHans Petter Selasky __be32 cmd_dbell; 389dc7e38acSHans Petter Selasky __be32 rsvd1[120]; 390dc7e38acSHans Petter Selasky __be32 initializing; 391dc7e38acSHans Petter Selasky struct mlx5_health_buffer health; 392*cb4e4a6eSHans Petter Selasky __be32 rsvd2[880]; 393*cb4e4a6eSHans Petter Selasky __be32 internal_timer_h; 394*cb4e4a6eSHans Petter Selasky __be32 internal_timer_l; 395*cb4e4a6eSHans Petter Selasky __be32 rsvd3[2]; 396dc7e38acSHans Petter Selasky __be32 health_counter; 397*cb4e4a6eSHans Petter Selasky __be32 rsvd4[1019]; 398dc7e38acSHans Petter Selasky __be64 ieee1588_clk; 399dc7e38acSHans Petter Selasky __be32 ieee1588_clk_type; 400dc7e38acSHans Petter Selasky __be32 clr_intx; 401dc7e38acSHans Petter Selasky }; 402dc7e38acSHans Petter Selasky 403dc7e38acSHans Petter Selasky struct mlx5_eqe_comp { 404dc7e38acSHans Petter Selasky __be32 reserved[6]; 405dc7e38acSHans Petter Selasky __be32 cqn; 406dc7e38acSHans Petter Selasky }; 407dc7e38acSHans Petter Selasky 408dc7e38acSHans Petter Selasky struct mlx5_eqe_qp_srq { 409dc7e38acSHans Petter Selasky __be32 reserved[6]; 410dc7e38acSHans Petter Selasky __be32 qp_srq_n; 411dc7e38acSHans Petter Selasky }; 412dc7e38acSHans Petter Selasky 413dc7e38acSHans Petter Selasky struct mlx5_eqe_cq_err { 414dc7e38acSHans Petter Selasky __be32 cqn; 415dc7e38acSHans Petter Selasky u8 reserved1[7]; 416dc7e38acSHans Petter Selasky u8 syndrome; 417dc7e38acSHans Petter Selasky }; 418dc7e38acSHans Petter Selasky 419dc7e38acSHans Petter Selasky struct mlx5_eqe_port_state { 420dc7e38acSHans Petter Selasky u8 reserved0[8]; 421dc7e38acSHans Petter Selasky u8 port; 422dc7e38acSHans Petter Selasky }; 423dc7e38acSHans Petter Selasky 424dc7e38acSHans Petter Selasky struct mlx5_eqe_gpio { 425dc7e38acSHans Petter Selasky __be32 reserved0[2]; 426dc7e38acSHans Petter Selasky __be64 gpio_event; 427dc7e38acSHans Petter Selasky }; 428dc7e38acSHans Petter Selasky 429dc7e38acSHans Petter Selasky struct mlx5_eqe_congestion { 430dc7e38acSHans Petter Selasky u8 type; 431dc7e38acSHans Petter Selasky u8 rsvd0; 432dc7e38acSHans Petter Selasky u8 congestion_level; 433dc7e38acSHans Petter Selasky }; 434dc7e38acSHans Petter Selasky 435dc7e38acSHans Petter Selasky struct mlx5_eqe_stall_vl { 436dc7e38acSHans Petter Selasky u8 rsvd0[3]; 437dc7e38acSHans Petter Selasky u8 port_vl; 438dc7e38acSHans Petter Selasky }; 439dc7e38acSHans Petter Selasky 440dc7e38acSHans Petter Selasky struct mlx5_eqe_cmd { 441dc7e38acSHans Petter Selasky __be32 vector; 442dc7e38acSHans Petter Selasky __be32 rsvd[6]; 443dc7e38acSHans Petter Selasky }; 444dc7e38acSHans Petter Selasky 445dc7e38acSHans Petter Selasky struct mlx5_eqe_page_req { 446dc7e38acSHans Petter Selasky u8 rsvd0[2]; 447dc7e38acSHans Petter Selasky __be16 func_id; 448dc7e38acSHans Petter Selasky __be32 num_pages; 449dc7e38acSHans Petter Selasky __be32 rsvd1[5]; 450dc7e38acSHans Petter Selasky }; 451dc7e38acSHans Petter Selasky 452dc7e38acSHans Petter Selasky struct mlx5_eqe_vport_change { 453dc7e38acSHans Petter Selasky u8 rsvd0[2]; 454dc7e38acSHans Petter Selasky __be16 vport_num; 455dc7e38acSHans Petter Selasky __be32 rsvd1[6]; 456dc7e38acSHans Petter Selasky }; 457dc7e38acSHans Petter Selasky 458dc7e38acSHans Petter Selasky 459dc7e38acSHans Petter Selasky #define PORT_MODULE_EVENT_MODULE_STATUS_MASK 0xF 460dc7e38acSHans Petter Selasky #define PORT_MODULE_EVENT_ERROR_TYPE_MASK 0xF 461dc7e38acSHans Petter Selasky 462dc7e38acSHans Petter Selasky enum { 463dc7e38acSHans Petter Selasky MLX5_MODULE_STATUS_PLUGGED = 0x1, 464dc7e38acSHans Petter Selasky MLX5_MODULE_STATUS_UNPLUGGED = 0x2, 465dc7e38acSHans Petter Selasky MLX5_MODULE_STATUS_ERROR = 0x3, 466dc7e38acSHans Petter Selasky }; 467dc7e38acSHans Petter Selasky 468dc7e38acSHans Petter Selasky enum { 469dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED = 0x0, 470dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE = 0x1, 471dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_BUS_STUCK = 0x2, 472dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT = 0x3, 473dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST = 0x4, 474dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER = 0x5, 475dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE = 0x6, 476*cb4e4a6eSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_CABLE_IS_SHORTED = 0x7, 477dc7e38acSHans Petter Selasky }; 478dc7e38acSHans Petter Selasky 479dc7e38acSHans Petter Selasky struct mlx5_eqe_port_module_event { 480dc7e38acSHans Petter Selasky u8 rsvd0; 481dc7e38acSHans Petter Selasky u8 module; 482dc7e38acSHans Petter Selasky u8 rsvd1; 483dc7e38acSHans Petter Selasky u8 module_status; 484dc7e38acSHans Petter Selasky u8 rsvd2[2]; 485dc7e38acSHans Petter Selasky u8 error_type; 486dc7e38acSHans Petter Selasky }; 487dc7e38acSHans Petter Selasky 488dc7e38acSHans Petter Selasky union ev_data { 489dc7e38acSHans Petter Selasky __be32 raw[7]; 490dc7e38acSHans Petter Selasky struct mlx5_eqe_cmd cmd; 491dc7e38acSHans Petter Selasky struct mlx5_eqe_comp comp; 492dc7e38acSHans Petter Selasky struct mlx5_eqe_qp_srq qp_srq; 493dc7e38acSHans Petter Selasky struct mlx5_eqe_cq_err cq_err; 494dc7e38acSHans Petter Selasky struct mlx5_eqe_port_state port; 495dc7e38acSHans Petter Selasky struct mlx5_eqe_gpio gpio; 496dc7e38acSHans Petter Selasky struct mlx5_eqe_congestion cong; 497dc7e38acSHans Petter Selasky struct mlx5_eqe_stall_vl stall_vl; 498dc7e38acSHans Petter Selasky struct mlx5_eqe_page_req req_pages; 499dc7e38acSHans Petter Selasky struct mlx5_eqe_port_module_event port_module_event; 500dc7e38acSHans Petter Selasky struct mlx5_eqe_vport_change vport_change; 501dc7e38acSHans Petter Selasky } __packed; 502dc7e38acSHans Petter Selasky 503dc7e38acSHans Petter Selasky struct mlx5_eqe { 504dc7e38acSHans Petter Selasky u8 rsvd0; 505dc7e38acSHans Petter Selasky u8 type; 506dc7e38acSHans Petter Selasky u8 rsvd1; 507dc7e38acSHans Petter Selasky u8 sub_type; 508dc7e38acSHans Petter Selasky __be32 rsvd2[7]; 509dc7e38acSHans Petter Selasky union ev_data data; 510dc7e38acSHans Petter Selasky __be16 rsvd3; 511dc7e38acSHans Petter Selasky u8 signature; 512dc7e38acSHans Petter Selasky u8 owner; 513dc7e38acSHans Petter Selasky } __packed; 514dc7e38acSHans Petter Selasky 515dc7e38acSHans Petter Selasky struct mlx5_cmd_prot_block { 516dc7e38acSHans Petter Selasky u8 data[MLX5_CMD_DATA_BLOCK_SIZE]; 517dc7e38acSHans Petter Selasky u8 rsvd0[48]; 518dc7e38acSHans Petter Selasky __be64 next; 519dc7e38acSHans Petter Selasky __be32 block_num; 520dc7e38acSHans Petter Selasky u8 rsvd1; 521dc7e38acSHans Petter Selasky u8 token; 522dc7e38acSHans Petter Selasky u8 ctrl_sig; 523dc7e38acSHans Petter Selasky u8 sig; 524dc7e38acSHans Petter Selasky }; 525dc7e38acSHans Petter Selasky 526dc7e38acSHans Petter Selasky enum { 527dc7e38acSHans Petter Selasky MLX5_CQE_SYND_FLUSHED_IN_ERROR = 5, 528dc7e38acSHans Petter Selasky }; 529dc7e38acSHans Petter Selasky 530dc7e38acSHans Petter Selasky struct mlx5_err_cqe { 531dc7e38acSHans Petter Selasky u8 rsvd0[32]; 532dc7e38acSHans Petter Selasky __be32 srqn; 533dc7e38acSHans Petter Selasky u8 rsvd1[18]; 534dc7e38acSHans Petter Selasky u8 vendor_err_synd; 535dc7e38acSHans Petter Selasky u8 syndrome; 536dc7e38acSHans Petter Selasky __be32 s_wqe_opcode_qpn; 537dc7e38acSHans Petter Selasky __be16 wqe_counter; 538dc7e38acSHans Petter Selasky u8 signature; 539dc7e38acSHans Petter Selasky u8 op_own; 540dc7e38acSHans Petter Selasky }; 541dc7e38acSHans Petter Selasky 542dc7e38acSHans Petter Selasky struct mlx5_cqe64 { 543dc7e38acSHans Petter Selasky u8 tunneled_etc; 544dc7e38acSHans Petter Selasky u8 rsvd0[3]; 545dc7e38acSHans Petter Selasky u8 lro_tcppsh_abort_dupack; 546dc7e38acSHans Petter Selasky u8 lro_min_ttl; 547dc7e38acSHans Petter Selasky __be16 lro_tcp_win; 548dc7e38acSHans Petter Selasky __be32 lro_ack_seq_num; 549dc7e38acSHans Petter Selasky __be32 rss_hash_result; 550dc7e38acSHans Petter Selasky u8 rss_hash_type; 551dc7e38acSHans Petter Selasky u8 ml_path; 552dc7e38acSHans Petter Selasky u8 rsvd20[2]; 553dc7e38acSHans Petter Selasky __be16 check_sum; 554dc7e38acSHans Petter Selasky __be16 slid; 555dc7e38acSHans Petter Selasky __be32 flags_rqpn; 556dc7e38acSHans Petter Selasky u8 hds_ip_ext; 557dc7e38acSHans Petter Selasky u8 l4_hdr_type_etc; 558dc7e38acSHans Petter Selasky __be16 vlan_info; 559dc7e38acSHans Petter Selasky __be32 srqn; /* [31:24]: lro_num_seg, [23:0]: srqn */ 560dc7e38acSHans Petter Selasky __be32 imm_inval_pkey; 561dc7e38acSHans Petter Selasky u8 rsvd40[4]; 562dc7e38acSHans Petter Selasky __be32 byte_cnt; 563dc7e38acSHans Petter Selasky __be64 timestamp; 564dc7e38acSHans Petter Selasky __be32 sop_drop_qpn; 565dc7e38acSHans Petter Selasky __be16 wqe_counter; 566dc7e38acSHans Petter Selasky u8 signature; 567dc7e38acSHans Petter Selasky u8 op_own; 568dc7e38acSHans Petter Selasky }; 569dc7e38acSHans Petter Selasky 570dc7e38acSHans Petter Selasky static inline bool get_cqe_lro_timestamp_valid(struct mlx5_cqe64 *cqe) 571dc7e38acSHans Petter Selasky { 572dc7e38acSHans Petter Selasky return (cqe->lro_tcppsh_abort_dupack >> 7) & 1; 573dc7e38acSHans Petter Selasky } 574dc7e38acSHans Petter Selasky 575dc7e38acSHans Petter Selasky static inline bool get_cqe_lro_tcppsh(struct mlx5_cqe64 *cqe) 576dc7e38acSHans Petter Selasky { 577dc7e38acSHans Petter Selasky return (cqe->lro_tcppsh_abort_dupack >> 6) & 1; 578dc7e38acSHans Petter Selasky } 579dc7e38acSHans Petter Selasky 580dc7e38acSHans Petter Selasky static inline u8 get_cqe_l4_hdr_type(struct mlx5_cqe64 *cqe) 581dc7e38acSHans Petter Selasky { 582dc7e38acSHans Petter Selasky return (cqe->l4_hdr_type_etc >> 4) & 0x7; 583dc7e38acSHans Petter Selasky } 584dc7e38acSHans Petter Selasky 585dc7e38acSHans Petter Selasky static inline u16 get_cqe_vlan(struct mlx5_cqe64 *cqe) 586dc7e38acSHans Petter Selasky { 587dc7e38acSHans Petter Selasky return be16_to_cpu(cqe->vlan_info) & 0xfff; 588dc7e38acSHans Petter Selasky } 589dc7e38acSHans Petter Selasky 590dc7e38acSHans Petter Selasky static inline void get_cqe_smac(struct mlx5_cqe64 *cqe, u8 *smac) 591dc7e38acSHans Petter Selasky { 592dc7e38acSHans Petter Selasky memcpy(smac, &cqe->rss_hash_type , 4); 593dc7e38acSHans Petter Selasky memcpy(smac + 4, &cqe->slid , 2); 594dc7e38acSHans Petter Selasky } 595dc7e38acSHans Petter Selasky 596dc7e38acSHans Petter Selasky static inline bool cqe_has_vlan(struct mlx5_cqe64 *cqe) 597dc7e38acSHans Petter Selasky { 598dc7e38acSHans Petter Selasky return cqe->l4_hdr_type_etc & 0x1; 599dc7e38acSHans Petter Selasky } 600dc7e38acSHans Petter Selasky 601dc7e38acSHans Petter Selasky static inline bool cqe_is_tunneled(struct mlx5_cqe64 *cqe) 602dc7e38acSHans Petter Selasky { 603dc7e38acSHans Petter Selasky return cqe->tunneled_etc & 0x1; 604dc7e38acSHans Petter Selasky } 605dc7e38acSHans Petter Selasky 606dc7e38acSHans Petter Selasky enum { 607dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_NONE = 0x0, 608dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_NO_ACK = 0x1, 609dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_UDP = 0x2, 610dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA = 0x3, 611dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA = 0x4, 612dc7e38acSHans Petter Selasky }; 613dc7e38acSHans Petter Selasky 614dc7e38acSHans Petter Selasky enum { 615dc7e38acSHans Petter Selasky /* source L3 hash types */ 616dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IP = 0x3 << 0, 617dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPV4 = 0x1 << 0, 618dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPV6 = 0x2 << 0, 619dc7e38acSHans Petter Selasky 620dc7e38acSHans Petter Selasky /* destination L3 hash types */ 621dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IP = 0x3 << 2, 622dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPV4 = 0x1 << 2, 623dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPV6 = 0x2 << 2, 624dc7e38acSHans Petter Selasky 625dc7e38acSHans Petter Selasky /* source L4 hash types */ 626dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_L4 = 0x3 << 4, 627dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_TCP = 0x1 << 4, 628dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_UDP = 0x2 << 4, 629dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPSEC = 0x3 << 4, 630dc7e38acSHans Petter Selasky 631dc7e38acSHans Petter Selasky /* destination L4 hash types */ 632dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_L4 = 0x3 << 6, 633dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_TCP = 0x1 << 6, 634dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_UDP = 0x2 << 6, 635dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPSEC = 0x3 << 6, 636dc7e38acSHans Petter Selasky }; 637dc7e38acSHans Petter Selasky 638dc7e38acSHans Petter Selasky enum { 639dc7e38acSHans Petter Selasky CQE_ROCE_L3_HEADER_TYPE_GRH = 0x0, 640dc7e38acSHans Petter Selasky CQE_ROCE_L3_HEADER_TYPE_IPV6 = 0x1, 641dc7e38acSHans Petter Selasky CQE_ROCE_L3_HEADER_TYPE_IPV4 = 0x2, 642dc7e38acSHans Petter Selasky }; 643dc7e38acSHans Petter Selasky 644dc7e38acSHans Petter Selasky enum { 645dc7e38acSHans Petter Selasky CQE_L2_OK = 1 << 0, 646dc7e38acSHans Petter Selasky CQE_L3_OK = 1 << 1, 647dc7e38acSHans Petter Selasky CQE_L4_OK = 1 << 2, 648dc7e38acSHans Petter Selasky }; 649dc7e38acSHans Petter Selasky 650dc7e38acSHans Petter Selasky struct mlx5_sig_err_cqe { 651dc7e38acSHans Petter Selasky u8 rsvd0[16]; 652dc7e38acSHans Petter Selasky __be32 expected_trans_sig; 653dc7e38acSHans Petter Selasky __be32 actual_trans_sig; 654dc7e38acSHans Petter Selasky __be32 expected_reftag; 655dc7e38acSHans Petter Selasky __be32 actual_reftag; 656dc7e38acSHans Petter Selasky __be16 syndrome; 657dc7e38acSHans Petter Selasky u8 rsvd22[2]; 658dc7e38acSHans Petter Selasky __be32 mkey; 659dc7e38acSHans Petter Selasky __be64 err_offset; 660dc7e38acSHans Petter Selasky u8 rsvd30[8]; 661dc7e38acSHans Petter Selasky __be32 qpn; 662dc7e38acSHans Petter Selasky u8 rsvd38[2]; 663dc7e38acSHans Petter Selasky u8 signature; 664dc7e38acSHans Petter Selasky u8 op_own; 665dc7e38acSHans Petter Selasky }; 666dc7e38acSHans Petter Selasky 667dc7e38acSHans Petter Selasky struct mlx5_wqe_srq_next_seg { 668dc7e38acSHans Petter Selasky u8 rsvd0[2]; 669dc7e38acSHans Petter Selasky __be16 next_wqe_index; 670dc7e38acSHans Petter Selasky u8 signature; 671dc7e38acSHans Petter Selasky u8 rsvd1[11]; 672dc7e38acSHans Petter Selasky }; 673dc7e38acSHans Petter Selasky 674dc7e38acSHans Petter Selasky union mlx5_ext_cqe { 675dc7e38acSHans Petter Selasky struct ib_grh grh; 676dc7e38acSHans Petter Selasky u8 inl[64]; 677dc7e38acSHans Petter Selasky }; 678dc7e38acSHans Petter Selasky 679dc7e38acSHans Petter Selasky struct mlx5_cqe128 { 680dc7e38acSHans Petter Selasky union mlx5_ext_cqe inl_grh; 681dc7e38acSHans Petter Selasky struct mlx5_cqe64 cqe64; 682dc7e38acSHans Petter Selasky }; 683dc7e38acSHans Petter Selasky 684dc7e38acSHans Petter Selasky struct mlx5_srq_ctx { 685dc7e38acSHans Petter Selasky u8 state_log_sz; 686dc7e38acSHans Petter Selasky u8 rsvd0[3]; 687dc7e38acSHans Petter Selasky __be32 flags_xrcd; 688dc7e38acSHans Petter Selasky __be32 pgoff_cqn; 689dc7e38acSHans Petter Selasky u8 rsvd1[4]; 690dc7e38acSHans Petter Selasky u8 log_pg_sz; 691dc7e38acSHans Petter Selasky u8 rsvd2[7]; 692dc7e38acSHans Petter Selasky __be32 pd; 693dc7e38acSHans Petter Selasky __be16 lwm; 694dc7e38acSHans Petter Selasky __be16 wqe_cnt; 695dc7e38acSHans Petter Selasky u8 rsvd3[8]; 696dc7e38acSHans Petter Selasky __be64 db_record; 697dc7e38acSHans Petter Selasky }; 698dc7e38acSHans Petter Selasky 699dc7e38acSHans Petter Selasky struct mlx5_create_srq_mbox_in { 700dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 701dc7e38acSHans Petter Selasky __be32 input_srqn; 702dc7e38acSHans Petter Selasky u8 rsvd0[4]; 703dc7e38acSHans Petter Selasky struct mlx5_srq_ctx ctx; 704dc7e38acSHans Petter Selasky u8 rsvd1[208]; 705dc7e38acSHans Petter Selasky __be64 pas[0]; 706dc7e38acSHans Petter Selasky }; 707dc7e38acSHans Petter Selasky 708dc7e38acSHans Petter Selasky struct mlx5_create_srq_mbox_out { 709dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 710dc7e38acSHans Petter Selasky __be32 srqn; 711dc7e38acSHans Petter Selasky u8 rsvd[4]; 712dc7e38acSHans Petter Selasky }; 713dc7e38acSHans Petter Selasky 714dc7e38acSHans Petter Selasky struct mlx5_destroy_srq_mbox_in { 715dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 716dc7e38acSHans Petter Selasky __be32 srqn; 717dc7e38acSHans Petter Selasky u8 rsvd[4]; 718dc7e38acSHans Petter Selasky }; 719dc7e38acSHans Petter Selasky 720dc7e38acSHans Petter Selasky struct mlx5_destroy_srq_mbox_out { 721dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 722dc7e38acSHans Petter Selasky u8 rsvd[8]; 723dc7e38acSHans Petter Selasky }; 724dc7e38acSHans Petter Selasky 725dc7e38acSHans Petter Selasky struct mlx5_query_srq_mbox_in { 726dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 727dc7e38acSHans Petter Selasky __be32 srqn; 728dc7e38acSHans Petter Selasky u8 rsvd0[4]; 729dc7e38acSHans Petter Selasky }; 730dc7e38acSHans Petter Selasky 731dc7e38acSHans Petter Selasky struct mlx5_query_srq_mbox_out { 732dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 733dc7e38acSHans Petter Selasky u8 rsvd0[8]; 734dc7e38acSHans Petter Selasky struct mlx5_srq_ctx ctx; 735dc7e38acSHans Petter Selasky u8 rsvd1[32]; 736dc7e38acSHans Petter Selasky __be64 pas[0]; 737dc7e38acSHans Petter Selasky }; 738dc7e38acSHans Petter Selasky 739dc7e38acSHans Petter Selasky struct mlx5_arm_srq_mbox_in { 740dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 741dc7e38acSHans Petter Selasky __be32 srqn; 742dc7e38acSHans Petter Selasky __be16 rsvd; 743dc7e38acSHans Petter Selasky __be16 lwm; 744dc7e38acSHans Petter Selasky }; 745dc7e38acSHans Petter Selasky 746dc7e38acSHans Petter Selasky struct mlx5_arm_srq_mbox_out { 747dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 748dc7e38acSHans Petter Selasky u8 rsvd[8]; 749dc7e38acSHans Petter Selasky }; 750dc7e38acSHans Petter Selasky 751dc7e38acSHans Petter Selasky struct mlx5_cq_context { 752dc7e38acSHans Petter Selasky u8 status; 753dc7e38acSHans Petter Selasky u8 cqe_sz_flags; 754dc7e38acSHans Petter Selasky u8 st; 755dc7e38acSHans Petter Selasky u8 rsvd3; 756dc7e38acSHans Petter Selasky u8 rsvd4[6]; 757dc7e38acSHans Petter Selasky __be16 page_offset; 758dc7e38acSHans Petter Selasky __be32 log_sz_usr_page; 759dc7e38acSHans Petter Selasky __be16 cq_period; 760dc7e38acSHans Petter Selasky __be16 cq_max_count; 761dc7e38acSHans Petter Selasky __be16 rsvd20; 762dc7e38acSHans Petter Selasky __be16 c_eqn; 763dc7e38acSHans Petter Selasky u8 log_pg_sz; 764dc7e38acSHans Petter Selasky u8 rsvd25[7]; 765dc7e38acSHans Petter Selasky __be32 last_notified_index; 766dc7e38acSHans Petter Selasky __be32 solicit_producer_index; 767dc7e38acSHans Petter Selasky __be32 consumer_counter; 768dc7e38acSHans Petter Selasky __be32 producer_counter; 769dc7e38acSHans Petter Selasky u8 rsvd48[8]; 770dc7e38acSHans Petter Selasky __be64 db_record_addr; 771dc7e38acSHans Petter Selasky }; 772dc7e38acSHans Petter Selasky 773dc7e38acSHans Petter Selasky struct mlx5_create_cq_mbox_in { 774dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 775dc7e38acSHans Petter Selasky __be32 input_cqn; 776dc7e38acSHans Petter Selasky u8 rsvdx[4]; 777dc7e38acSHans Petter Selasky struct mlx5_cq_context ctx; 778dc7e38acSHans Petter Selasky u8 rsvd6[192]; 779dc7e38acSHans Petter Selasky __be64 pas[0]; 780dc7e38acSHans Petter Selasky }; 781dc7e38acSHans Petter Selasky 782dc7e38acSHans Petter Selasky struct mlx5_create_cq_mbox_out { 783dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 784dc7e38acSHans Petter Selasky __be32 cqn; 785dc7e38acSHans Petter Selasky u8 rsvd0[4]; 786dc7e38acSHans Petter Selasky }; 787dc7e38acSHans Petter Selasky 788dc7e38acSHans Petter Selasky struct mlx5_destroy_cq_mbox_in { 789dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 790dc7e38acSHans Petter Selasky __be32 cqn; 791dc7e38acSHans Petter Selasky u8 rsvd0[4]; 792dc7e38acSHans Petter Selasky }; 793dc7e38acSHans Petter Selasky 794dc7e38acSHans Petter Selasky struct mlx5_destroy_cq_mbox_out { 795dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 796dc7e38acSHans Petter Selasky u8 rsvd0[8]; 797dc7e38acSHans Petter Selasky }; 798dc7e38acSHans Petter Selasky 799dc7e38acSHans Petter Selasky struct mlx5_query_cq_mbox_in { 800dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 801dc7e38acSHans Petter Selasky __be32 cqn; 802dc7e38acSHans Petter Selasky u8 rsvd0[4]; 803dc7e38acSHans Petter Selasky }; 804dc7e38acSHans Petter Selasky 805dc7e38acSHans Petter Selasky struct mlx5_query_cq_mbox_out { 806dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 807dc7e38acSHans Petter Selasky u8 rsvd0[8]; 808dc7e38acSHans Petter Selasky struct mlx5_cq_context ctx; 809dc7e38acSHans Petter Selasky u8 rsvd6[16]; 810dc7e38acSHans Petter Selasky __be64 pas[0]; 811dc7e38acSHans Petter Selasky }; 812dc7e38acSHans Petter Selasky 813dc7e38acSHans Petter Selasky struct mlx5_modify_cq_mbox_in { 814dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 815dc7e38acSHans Petter Selasky __be32 cqn; 816dc7e38acSHans Petter Selasky __be32 field_select; 817dc7e38acSHans Petter Selasky struct mlx5_cq_context ctx; 818dc7e38acSHans Petter Selasky u8 rsvd[192]; 819dc7e38acSHans Petter Selasky __be64 pas[0]; 820dc7e38acSHans Petter Selasky }; 821dc7e38acSHans Petter Selasky 822dc7e38acSHans Petter Selasky struct mlx5_modify_cq_mbox_out { 823dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 824dc7e38acSHans Petter Selasky u8 rsvd[8]; 825dc7e38acSHans Petter Selasky }; 826dc7e38acSHans Petter Selasky 827dc7e38acSHans Petter Selasky struct mlx5_eq_context { 828dc7e38acSHans Petter Selasky u8 status; 829dc7e38acSHans Petter Selasky u8 ec_oi; 830dc7e38acSHans Petter Selasky u8 st; 831dc7e38acSHans Petter Selasky u8 rsvd2[7]; 832dc7e38acSHans Petter Selasky __be16 page_pffset; 833dc7e38acSHans Petter Selasky __be32 log_sz_usr_page; 834dc7e38acSHans Petter Selasky u8 rsvd3[7]; 835dc7e38acSHans Petter Selasky u8 intr; 836dc7e38acSHans Petter Selasky u8 log_page_size; 837dc7e38acSHans Petter Selasky u8 rsvd4[15]; 838dc7e38acSHans Petter Selasky __be32 consumer_counter; 839dc7e38acSHans Petter Selasky __be32 produser_counter; 840dc7e38acSHans Petter Selasky u8 rsvd5[16]; 841dc7e38acSHans Petter Selasky }; 842dc7e38acSHans Petter Selasky 843dc7e38acSHans Petter Selasky struct mlx5_create_eq_mbox_in { 844dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 845dc7e38acSHans Petter Selasky u8 rsvd0[3]; 846dc7e38acSHans Petter Selasky u8 input_eqn; 847dc7e38acSHans Petter Selasky u8 rsvd1[4]; 848dc7e38acSHans Petter Selasky struct mlx5_eq_context ctx; 849dc7e38acSHans Petter Selasky u8 rsvd2[8]; 850dc7e38acSHans Petter Selasky __be64 events_mask; 851dc7e38acSHans Petter Selasky u8 rsvd3[176]; 852dc7e38acSHans Petter Selasky __be64 pas[0]; 853dc7e38acSHans Petter Selasky }; 854dc7e38acSHans Petter Selasky 855dc7e38acSHans Petter Selasky struct mlx5_create_eq_mbox_out { 856dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 857dc7e38acSHans Petter Selasky u8 rsvd0[3]; 858dc7e38acSHans Petter Selasky u8 eq_number; 859dc7e38acSHans Petter Selasky u8 rsvd1[4]; 860dc7e38acSHans Petter Selasky }; 861dc7e38acSHans Petter Selasky 862dc7e38acSHans Petter Selasky struct mlx5_map_eq_mbox_in { 863dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 864dc7e38acSHans Petter Selasky __be64 mask; 865dc7e38acSHans Petter Selasky u8 mu; 866dc7e38acSHans Petter Selasky u8 rsvd0[2]; 867dc7e38acSHans Petter Selasky u8 eqn; 868dc7e38acSHans Petter Selasky u8 rsvd1[24]; 869dc7e38acSHans Petter Selasky }; 870dc7e38acSHans Petter Selasky 871dc7e38acSHans Petter Selasky struct mlx5_map_eq_mbox_out { 872dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 873dc7e38acSHans Petter Selasky u8 rsvd[8]; 874dc7e38acSHans Petter Selasky }; 875dc7e38acSHans Petter Selasky 876dc7e38acSHans Petter Selasky struct mlx5_query_eq_mbox_in { 877dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 878dc7e38acSHans Petter Selasky u8 rsvd0[3]; 879dc7e38acSHans Petter Selasky u8 eqn; 880dc7e38acSHans Petter Selasky u8 rsvd1[4]; 881dc7e38acSHans Petter Selasky }; 882dc7e38acSHans Petter Selasky 883dc7e38acSHans Petter Selasky struct mlx5_query_eq_mbox_out { 884dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 885dc7e38acSHans Petter Selasky u8 rsvd[8]; 886dc7e38acSHans Petter Selasky struct mlx5_eq_context ctx; 887dc7e38acSHans Petter Selasky }; 888dc7e38acSHans Petter Selasky 889*cb4e4a6eSHans Petter Selasky enum { 890*cb4e4a6eSHans Petter Selasky MLX5_MKEY_STATUS_FREE = 1 << 6, 891*cb4e4a6eSHans Petter Selasky }; 892*cb4e4a6eSHans Petter Selasky 893dc7e38acSHans Petter Selasky struct mlx5_mkey_seg { 894dc7e38acSHans Petter Selasky /* This is a two bit field occupying bits 31-30. 895dc7e38acSHans Petter Selasky * bit 31 is always 0, 896dc7e38acSHans Petter Selasky * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have tanslation 897dc7e38acSHans Petter Selasky */ 898dc7e38acSHans Petter Selasky u8 status; 899dc7e38acSHans Petter Selasky u8 pcie_control; 900dc7e38acSHans Petter Selasky u8 flags; 901dc7e38acSHans Petter Selasky u8 version; 902dc7e38acSHans Petter Selasky __be32 qpn_mkey7_0; 903dc7e38acSHans Petter Selasky u8 rsvd1[4]; 904dc7e38acSHans Petter Selasky __be32 flags_pd; 905dc7e38acSHans Petter Selasky __be64 start_addr; 906dc7e38acSHans Petter Selasky __be64 len; 907dc7e38acSHans Petter Selasky __be32 bsfs_octo_size; 908dc7e38acSHans Petter Selasky u8 rsvd2[16]; 909dc7e38acSHans Petter Selasky __be32 xlt_oct_size; 910dc7e38acSHans Petter Selasky u8 rsvd3[3]; 911dc7e38acSHans Petter Selasky u8 log2_page_size; 912dc7e38acSHans Petter Selasky u8 rsvd4[4]; 913dc7e38acSHans Petter Selasky }; 914dc7e38acSHans Petter Selasky 915dc7e38acSHans Petter Selasky struct mlx5_query_special_ctxs_mbox_in { 916dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 917dc7e38acSHans Petter Selasky u8 rsvd[8]; 918dc7e38acSHans Petter Selasky }; 919dc7e38acSHans Petter Selasky 920dc7e38acSHans Petter Selasky struct mlx5_query_special_ctxs_mbox_out { 921dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 922dc7e38acSHans Petter Selasky __be32 dump_fill_mkey; 923dc7e38acSHans Petter Selasky __be32 reserved_lkey; 924dc7e38acSHans Petter Selasky }; 925dc7e38acSHans Petter Selasky 926dc7e38acSHans Petter Selasky struct mlx5_create_mkey_mbox_in { 927dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 928dc7e38acSHans Petter Selasky __be32 input_mkey_index; 929*cb4e4a6eSHans Petter Selasky __be32 flags; 930dc7e38acSHans Petter Selasky struct mlx5_mkey_seg seg; 931dc7e38acSHans Petter Selasky u8 rsvd1[16]; 932dc7e38acSHans Petter Selasky __be32 xlat_oct_act_size; 933dc7e38acSHans Petter Selasky __be32 rsvd2; 934dc7e38acSHans Petter Selasky u8 rsvd3[168]; 935dc7e38acSHans Petter Selasky __be64 pas[0]; 936dc7e38acSHans Petter Selasky }; 937dc7e38acSHans Petter Selasky 938dc7e38acSHans Petter Selasky struct mlx5_create_mkey_mbox_out { 939dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 940dc7e38acSHans Petter Selasky __be32 mkey; 941dc7e38acSHans Petter Selasky u8 rsvd[4]; 942dc7e38acSHans Petter Selasky }; 943dc7e38acSHans Petter Selasky 944dc7e38acSHans Petter Selasky struct mlx5_query_mkey_mbox_in { 945dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 946dc7e38acSHans Petter Selasky __be32 mkey; 947dc7e38acSHans Petter Selasky }; 948dc7e38acSHans Petter Selasky 949dc7e38acSHans Petter Selasky struct mlx5_query_mkey_mbox_out { 950dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 951dc7e38acSHans Petter Selasky __be64 pas[0]; 952dc7e38acSHans Petter Selasky }; 953dc7e38acSHans Petter Selasky 954dc7e38acSHans Petter Selasky struct mlx5_modify_mkey_mbox_in { 955dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 956dc7e38acSHans Petter Selasky __be32 mkey; 957dc7e38acSHans Petter Selasky __be64 pas[0]; 958dc7e38acSHans Petter Selasky }; 959dc7e38acSHans Petter Selasky 960dc7e38acSHans Petter Selasky struct mlx5_modify_mkey_mbox_out { 961dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 962dc7e38acSHans Petter Selasky u8 rsvd[8]; 963dc7e38acSHans Petter Selasky }; 964dc7e38acSHans Petter Selasky 965dc7e38acSHans Petter Selasky struct mlx5_dump_mkey_mbox_in { 966dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 967dc7e38acSHans Petter Selasky }; 968dc7e38acSHans Petter Selasky 969dc7e38acSHans Petter Selasky struct mlx5_dump_mkey_mbox_out { 970dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 971dc7e38acSHans Petter Selasky __be32 mkey; 972dc7e38acSHans Petter Selasky }; 973dc7e38acSHans Petter Selasky 974dc7e38acSHans Petter Selasky struct mlx5_mad_ifc_mbox_in { 975dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 976dc7e38acSHans Petter Selasky __be16 remote_lid; 977dc7e38acSHans Petter Selasky u8 rsvd0; 978dc7e38acSHans Petter Selasky u8 port; 979dc7e38acSHans Petter Selasky u8 rsvd1[4]; 980dc7e38acSHans Petter Selasky u8 data[256]; 981dc7e38acSHans Petter Selasky }; 982dc7e38acSHans Petter Selasky 983dc7e38acSHans Petter Selasky struct mlx5_mad_ifc_mbox_out { 984dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 985dc7e38acSHans Petter Selasky u8 rsvd[8]; 986dc7e38acSHans Petter Selasky u8 data[256]; 987dc7e38acSHans Petter Selasky }; 988dc7e38acSHans Petter Selasky 989dc7e38acSHans Petter Selasky struct mlx5_access_reg_mbox_in { 990dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 991dc7e38acSHans Petter Selasky u8 rsvd0[2]; 992dc7e38acSHans Petter Selasky __be16 register_id; 993dc7e38acSHans Petter Selasky __be32 arg; 994dc7e38acSHans Petter Selasky __be32 data[0]; 995dc7e38acSHans Petter Selasky }; 996dc7e38acSHans Petter Selasky 997dc7e38acSHans Petter Selasky struct mlx5_access_reg_mbox_out { 998dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 999dc7e38acSHans Petter Selasky u8 rsvd[8]; 1000dc7e38acSHans Petter Selasky __be32 data[0]; 1001dc7e38acSHans Petter Selasky }; 1002dc7e38acSHans Petter Selasky 1003dc7e38acSHans Petter Selasky #define MLX5_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90) 1004dc7e38acSHans Petter Selasky 1005dc7e38acSHans Petter Selasky enum { 1006dc7e38acSHans Petter Selasky MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0 1007dc7e38acSHans Petter Selasky }; 1008dc7e38acSHans Petter Selasky 1009dc7e38acSHans Petter Selasky struct mlx5_allocate_psv_in { 1010dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 1011dc7e38acSHans Petter Selasky __be32 npsv_pd; 1012dc7e38acSHans Petter Selasky __be32 rsvd_psv0; 1013dc7e38acSHans Petter Selasky }; 1014dc7e38acSHans Petter Selasky 1015dc7e38acSHans Petter Selasky struct mlx5_allocate_psv_out { 1016dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 1017dc7e38acSHans Petter Selasky u8 rsvd[8]; 1018dc7e38acSHans Petter Selasky __be32 psv_idx[4]; 1019dc7e38acSHans Petter Selasky }; 1020dc7e38acSHans Petter Selasky 1021dc7e38acSHans Petter Selasky struct mlx5_destroy_psv_in { 1022dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 1023dc7e38acSHans Petter Selasky __be32 psv_number; 1024dc7e38acSHans Petter Selasky u8 rsvd[4]; 1025dc7e38acSHans Petter Selasky }; 1026dc7e38acSHans Petter Selasky 1027dc7e38acSHans Petter Selasky struct mlx5_destroy_psv_out { 1028dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 1029dc7e38acSHans Petter Selasky u8 rsvd[8]; 1030dc7e38acSHans Petter Selasky }; 1031dc7e38acSHans Petter Selasky 1032*cb4e4a6eSHans Petter Selasky static inline int mlx5_host_is_le(void) 1033*cb4e4a6eSHans Petter Selasky { 1034*cb4e4a6eSHans Petter Selasky #if defined(__LITTLE_ENDIAN) 1035*cb4e4a6eSHans Petter Selasky return 1; 1036*cb4e4a6eSHans Petter Selasky #elif defined(__BIG_ENDIAN) 1037*cb4e4a6eSHans Petter Selasky return 0; 1038*cb4e4a6eSHans Petter Selasky #else 1039*cb4e4a6eSHans Petter Selasky #error Host endianness not defined 1040*cb4e4a6eSHans Petter Selasky #endif 1041*cb4e4a6eSHans Petter Selasky } 1042*cb4e4a6eSHans Petter Selasky 1043dc7e38acSHans Petter Selasky #define MLX5_CMD_OP_MAX 0x939 1044dc7e38acSHans Petter Selasky 1045dc7e38acSHans Petter Selasky enum { 1046dc7e38acSHans Petter Selasky VPORT_STATE_DOWN = 0x0, 1047dc7e38acSHans Petter Selasky VPORT_STATE_UP = 0x1, 1048dc7e38acSHans Petter Selasky }; 1049dc7e38acSHans Petter Selasky 1050dc7e38acSHans Petter Selasky enum { 1051dc7e38acSHans Petter Selasky MLX5_L3_PROT_TYPE_IPV4 = 0, 1052dc7e38acSHans Petter Selasky MLX5_L3_PROT_TYPE_IPV6 = 1, 1053dc7e38acSHans Petter Selasky }; 1054dc7e38acSHans Petter Selasky 1055dc7e38acSHans Petter Selasky enum { 1056dc7e38acSHans Petter Selasky MLX5_L4_PROT_TYPE_TCP = 0, 1057dc7e38acSHans Petter Selasky MLX5_L4_PROT_TYPE_UDP = 1, 1058dc7e38acSHans Petter Selasky }; 1059dc7e38acSHans Petter Selasky 1060dc7e38acSHans Petter Selasky enum { 1061dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_SRC_IP = 1 << 0, 1062dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_DST_IP = 1 << 1, 1063dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_L4_SPORT = 1 << 2, 1064dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_L4_DPORT = 1 << 3, 1065dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_IPSEC_SPI = 1 << 4, 1066dc7e38acSHans Petter Selasky }; 1067dc7e38acSHans Petter Selasky 1068dc7e38acSHans Petter Selasky enum { 1069dc7e38acSHans Petter Selasky MLX5_MATCH_OUTER_HEADERS = 1 << 0, 1070dc7e38acSHans Petter Selasky MLX5_MATCH_MISC_PARAMETERS = 1 << 1, 1071dc7e38acSHans Petter Selasky MLX5_MATCH_INNER_HEADERS = 1 << 2, 1072dc7e38acSHans Petter Selasky 1073dc7e38acSHans Petter Selasky }; 1074dc7e38acSHans Petter Selasky 1075dc7e38acSHans Petter Selasky enum { 1076dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_NIC_RCV = 0, 1077dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_EGRESS_ACL = 2, 1078dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_INGRESS_ACL = 3, 1079dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_ESWITCH = 4, 1080*cb4e4a6eSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_SNIFFER_RX = 5, 1081*cb4e4a6eSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_SNIFFER_TX = 6, 1082dc7e38acSHans Petter Selasky }; 1083dc7e38acSHans Petter Selasky 1084dc7e38acSHans Petter Selasky enum { 1085dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_NONE = 0, 1086dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_IF_NO_VLAN = 1, 1087dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_OVERWRITE = 2 1088dc7e38acSHans Petter Selasky }; 1089dc7e38acSHans Petter Selasky 1090dc7e38acSHans Petter Selasky enum { 1091dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_SVLAN_STRIP = 1 << 0, 1092dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_CVLAN_STRIP = 1 << 1, 1093dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_SVLAN_INSERT = 1 << 2, 1094dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_CVLAN_INSERT = 1 << 3 1095dc7e38acSHans Petter Selasky }; 1096dc7e38acSHans Petter Selasky 109798a998d5SHans Petter Selasky enum { 109898a998d5SHans Petter Selasky MLX5_UC_ADDR_CHANGE = (1 << 0), 109998a998d5SHans Petter Selasky MLX5_MC_ADDR_CHANGE = (1 << 1), 110098a998d5SHans Petter Selasky MLX5_VLAN_CHANGE = (1 << 2), 110198a998d5SHans Petter Selasky MLX5_PROMISC_CHANGE = (1 << 3), 110298a998d5SHans Petter Selasky MLX5_MTU_CHANGE = (1 << 4), 110398a998d5SHans Petter Selasky }; 110498a998d5SHans Petter Selasky 110598a998d5SHans Petter Selasky enum mlx5_list_type { 110698a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_UC = 0x0, 110798a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_MC = 0x1, 110898a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_VLAN = 0x2, 110998a998d5SHans Petter Selasky }; 111098a998d5SHans Petter Selasky 111198a998d5SHans Petter Selasky enum { 111298a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_DOWN = 0x0, 111398a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_UP = 0x1, 111498a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_AUTO = 0x2, 111598a998d5SHans Petter Selasky }; 111690cc1c77SHans Petter Selasky 1117dc7e38acSHans Petter Selasky /* MLX5 DEV CAPs */ 1118dc7e38acSHans Petter Selasky 1119dc7e38acSHans Petter Selasky /* TODO: EAT.ME */ 1120dc7e38acSHans Petter Selasky enum mlx5_cap_mode { 1121dc7e38acSHans Petter Selasky HCA_CAP_OPMOD_GET_MAX = 0, 1122dc7e38acSHans Petter Selasky HCA_CAP_OPMOD_GET_CUR = 1, 1123dc7e38acSHans Petter Selasky }; 1124dc7e38acSHans Petter Selasky 1125dc7e38acSHans Petter Selasky enum mlx5_cap_type { 1126dc7e38acSHans Petter Selasky MLX5_CAP_GENERAL = 0, 1127dc7e38acSHans Petter Selasky MLX5_CAP_ETHERNET_OFFLOADS, 1128dc7e38acSHans Petter Selasky MLX5_CAP_ODP, 1129dc7e38acSHans Petter Selasky MLX5_CAP_ATOMIC, 1130dc7e38acSHans Petter Selasky MLX5_CAP_ROCE, 1131dc7e38acSHans Petter Selasky MLX5_CAP_IPOIB_OFFLOADS, 1132dc7e38acSHans Petter Selasky MLX5_CAP_EOIB_OFFLOADS, 1133dc7e38acSHans Petter Selasky MLX5_CAP_FLOW_TABLE, 1134dc7e38acSHans Petter Selasky MLX5_CAP_ESWITCH_FLOW_TABLE, 1135dc7e38acSHans Petter Selasky MLX5_CAP_ESWITCH, 1136*cb4e4a6eSHans Petter Selasky MLX5_CAP_SNAPSHOT, 1137*cb4e4a6eSHans Petter Selasky MLX5_CAP_VECTOR_CALC, 1138*cb4e4a6eSHans Petter Selasky MLX5_CAP_QOS, 1139*cb4e4a6eSHans Petter Selasky MLX5_CAP_DEBUG, 1140dc7e38acSHans Petter Selasky /* NUM OF CAP Types */ 1141dc7e38acSHans Petter Selasky MLX5_CAP_NUM 1142dc7e38acSHans Petter Selasky }; 1143dc7e38acSHans Petter Selasky 1144dc7e38acSHans Petter Selasky /* GET Dev Caps macros */ 1145dc7e38acSHans Petter Selasky #define MLX5_CAP_GEN(mdev, cap) \ 1146dc7e38acSHans Petter Selasky MLX5_GET(cmd_hca_cap, mdev->hca_caps_cur[MLX5_CAP_GENERAL], cap) 1147dc7e38acSHans Petter Selasky 1148dc7e38acSHans Petter Selasky #define MLX5_CAP_GEN_MAX(mdev, cap) \ 1149dc7e38acSHans Petter Selasky MLX5_GET(cmd_hca_cap, mdev->hca_caps_max[MLX5_CAP_GENERAL], cap) 1150dc7e38acSHans Petter Selasky 1151dc7e38acSHans Petter Selasky #define MLX5_CAP_ETH(mdev, cap) \ 1152dc7e38acSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1153dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ETHERNET_OFFLOADS], cap) 1154dc7e38acSHans Petter Selasky 1155dc7e38acSHans Petter Selasky #define MLX5_CAP_ETH_MAX(mdev, cap) \ 1156dc7e38acSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1157dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ETHERNET_OFFLOADS], cap) 1158dc7e38acSHans Petter Selasky 1159dc7e38acSHans Petter Selasky #define MLX5_CAP_ROCE(mdev, cap) \ 1160dc7e38acSHans Petter Selasky MLX5_GET(roce_cap, mdev->hca_caps_cur[MLX5_CAP_ROCE], cap) 1161dc7e38acSHans Petter Selasky 1162dc7e38acSHans Petter Selasky #define MLX5_CAP_ROCE_MAX(mdev, cap) \ 1163dc7e38acSHans Petter Selasky MLX5_GET(roce_cap, mdev->hca_caps_max[MLX5_CAP_ROCE], cap) 1164dc7e38acSHans Petter Selasky 1165dc7e38acSHans Petter Selasky #define MLX5_CAP_ATOMIC(mdev, cap) \ 1166dc7e38acSHans Petter Selasky MLX5_GET(atomic_caps, mdev->hca_caps_cur[MLX5_CAP_ATOMIC], cap) 1167dc7e38acSHans Petter Selasky 1168dc7e38acSHans Petter Selasky #define MLX5_CAP_ATOMIC_MAX(mdev, cap) \ 1169dc7e38acSHans Petter Selasky MLX5_GET(atomic_caps, mdev->hca_caps_max[MLX5_CAP_ATOMIC], cap) 1170dc7e38acSHans Petter Selasky 1171dc7e38acSHans Petter Selasky #define MLX5_CAP_FLOWTABLE(mdev, cap) \ 1172dc7e38acSHans Petter Selasky MLX5_GET(flow_table_nic_cap, mdev->hca_caps_cur[MLX5_CAP_FLOW_TABLE], cap) 1173dc7e38acSHans Petter Selasky 1174dc7e38acSHans Petter Selasky #define MLX5_CAP_FLOWTABLE_MAX(mdev, cap) \ 1175dc7e38acSHans Petter Selasky MLX5_GET(flow_table_nic_cap, mdev->hca_caps_max[MLX5_CAP_FLOW_TABLE], cap) 1176dc7e38acSHans Petter Selasky 1177dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE(mdev, cap) \ 1178dc7e38acSHans Petter Selasky MLX5_GET(flow_table_eswitch_cap, \ 1179dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ESWITCH_FLOW_TABLE], cap) 1180dc7e38acSHans Petter Selasky 1181dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, cap) \ 1182dc7e38acSHans Petter Selasky MLX5_GET(flow_table_eswitch_cap, \ 1183dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ESWITCH_FLOW_TABLE], cap) 1184dc7e38acSHans Petter Selasky 1185*cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_FDB(mdev, cap) \ 1186*cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_nic_esw_fdb.cap) 118798a998d5SHans Petter Selasky 1188*cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_FDB_MAX(mdev, cap) \ 1189*cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_nic_esw_fdb.cap) 119098a998d5SHans Petter Selasky 1191*cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_EGRESS_ACL(mdev, cap) \ 1192*cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_egress.cap) 119398a998d5SHans Petter Selasky 1194*cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_EGRESS_ACL_MAX(mdev, cap) \ 1195*cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_egress.cap) 1196*cb4e4a6eSHans Petter Selasky 1197*cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_INGRESS_ACL(mdev, cap) \ 1198*cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_ingress.cap) 1199*cb4e4a6eSHans Petter Selasky 1200*cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_INGRESS_ACL_MAX(mdev, cap) \ 1201*cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_ingress.cap) 120298a998d5SHans Petter Selasky 1203dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW(mdev, cap) \ 1204dc7e38acSHans Petter Selasky MLX5_GET(e_switch_cap, \ 1205dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ESWITCH], cap) 1206dc7e38acSHans Petter Selasky 1207dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_MAX(mdev, cap) \ 1208dc7e38acSHans Petter Selasky MLX5_GET(e_switch_cap, \ 1209dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ESWITCH], cap) 1210dc7e38acSHans Petter Selasky 1211dc7e38acSHans Petter Selasky #define MLX5_CAP_ODP(mdev, cap)\ 1212dc7e38acSHans Petter Selasky MLX5_GET(odp_cap, mdev->hca_caps_cur[MLX5_CAP_ODP], cap) 1213dc7e38acSHans Petter Selasky 1214dc7e38acSHans Petter Selasky #define MLX5_CAP_ODP_MAX(mdev, cap)\ 1215dc7e38acSHans Petter Selasky MLX5_GET(odp_cap, mdev->hca_caps_max[MLX5_CAP_ODP], cap) 1216dc7e38acSHans Petter Selasky 1217*cb4e4a6eSHans Petter Selasky #define MLX5_CAP_SNAPSHOT(mdev, cap) \ 1218*cb4e4a6eSHans Petter Selasky MLX5_GET(snapshot_cap, \ 1219*cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_SNAPSHOT], cap) 1220*cb4e4a6eSHans Petter Selasky 1221*cb4e4a6eSHans Petter Selasky #define MLX5_CAP_SNAPSHOT_MAX(mdev, cap) \ 1222*cb4e4a6eSHans Petter Selasky MLX5_GET(snapshot_cap, \ 1223*cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_SNAPSHOT], cap) 1224*cb4e4a6eSHans Petter Selasky 1225*cb4e4a6eSHans Petter Selasky #define MLX5_CAP_EOIB_OFFLOADS(mdev, cap) \ 1226*cb4e4a6eSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1227*cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_EOIB_OFFLOADS], cap) 1228*cb4e4a6eSHans Petter Selasky 1229*cb4e4a6eSHans Petter Selasky #define MLX5_CAP_EOIB_OFFLOADS_MAX(mdev, cap) \ 1230*cb4e4a6eSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1231*cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_EOIB_OFFLOADS], cap) 1232*cb4e4a6eSHans Petter Selasky 1233*cb4e4a6eSHans Petter Selasky #define MLX5_CAP_DEBUG(mdev, cap) \ 1234*cb4e4a6eSHans Petter Selasky MLX5_GET(debug_cap, \ 1235*cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_DEBUG], cap) 1236*cb4e4a6eSHans Petter Selasky 1237*cb4e4a6eSHans Petter Selasky #define MLX5_CAP_DEBUG_MAX(mdev, cap) \ 1238*cb4e4a6eSHans Petter Selasky MLX5_GET(debug_cap, \ 1239*cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_DEBUG], cap) 1240*cb4e4a6eSHans Petter Selasky 1241*cb4e4a6eSHans Petter Selasky #define MLX5_CAP_QOS(mdev, cap) \ 1242*cb4e4a6eSHans Petter Selasky MLX5_GET(qos_cap,\ 1243*cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_QOS], cap) 1244*cb4e4a6eSHans Petter Selasky 1245*cb4e4a6eSHans Petter Selasky #define MLX5_CAP_QOS_MAX(mdev, cap) \ 1246*cb4e4a6eSHans Petter Selasky MLX5_GET(qos_cap,\ 1247*cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_QOS], cap) 1248*cb4e4a6eSHans Petter Selasky 1249dc7e38acSHans Petter Selasky enum { 1250dc7e38acSHans Petter Selasky MLX5_CMD_STAT_OK = 0x0, 1251dc7e38acSHans Petter Selasky MLX5_CMD_STAT_INT_ERR = 0x1, 1252dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_OP_ERR = 0x2, 1253dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_PARAM_ERR = 0x3, 1254dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_SYS_STATE_ERR = 0x4, 1255dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_RES_ERR = 0x5, 1256dc7e38acSHans Petter Selasky MLX5_CMD_STAT_RES_BUSY = 0x6, 1257dc7e38acSHans Petter Selasky MLX5_CMD_STAT_LIM_ERR = 0x8, 1258dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_RES_STATE_ERR = 0x9, 1259dc7e38acSHans Petter Selasky MLX5_CMD_STAT_IX_ERR = 0xa, 1260dc7e38acSHans Petter Selasky MLX5_CMD_STAT_NO_RES_ERR = 0xf, 1261dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_INP_LEN_ERR = 0x50, 1262dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_OUTP_LEN_ERR = 0x51, 1263dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_QP_STATE_ERR = 0x10, 1264dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_PKT_ERR = 0x30, 1265dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR = 0x40, 1266dc7e38acSHans Petter Selasky }; 1267dc7e38acSHans Petter Selasky 1268dc7e38acSHans Petter Selasky enum { 1269dc7e38acSHans Petter Selasky MLX5_IEEE_802_3_COUNTERS_GROUP = 0x0, 1270dc7e38acSHans Petter Selasky MLX5_RFC_2863_COUNTERS_GROUP = 0x1, 1271dc7e38acSHans Petter Selasky MLX5_RFC_2819_COUNTERS_GROUP = 0x2, 1272dc7e38acSHans Petter Selasky MLX5_RFC_3635_COUNTERS_GROUP = 0x3, 1273dc7e38acSHans Petter Selasky MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP = 0x5, 1274dc7e38acSHans Petter Selasky MLX5_PER_PRIORITY_COUNTERS_GROUP = 0x10, 1275dc7e38acSHans Petter Selasky MLX5_PER_TRAFFIC_CLASS_COUNTERS_GROUP = 0x11, 1276dc7e38acSHans Petter Selasky MLX5_PHYSICAL_LAYER_COUNTERS_GROUP = 0x12, 1277dc7e38acSHans Petter Selasky }; 1278dc7e38acSHans Petter Selasky 1279dc7e38acSHans Petter Selasky enum { 1280*cb4e4a6eSHans Petter Selasky MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP = 0x0, 1281*cb4e4a6eSHans Petter Selasky MLX5_PCIE_LANE_COUNTERS_GROUP = 0x1, 1282*cb4e4a6eSHans Petter Selasky MLX5_PCIE_TIMERS_AND_STATES_COUNTERS_GROUP = 0x2, 1283*cb4e4a6eSHans Petter Selasky }; 1284*cb4e4a6eSHans Petter Selasky 1285*cb4e4a6eSHans Petter Selasky enum { 1286*cb4e4a6eSHans Petter Selasky MLX5_NUM_UUARS_PER_PAGE = MLX5_NON_FP_BF_REGS_PER_PAGE, 1287*cb4e4a6eSHans Petter Selasky MLX5_DEF_TOT_UUARS = 8 * MLX5_NUM_UUARS_PER_PAGE, 1288*cb4e4a6eSHans Petter Selasky }; 1289*cb4e4a6eSHans Petter Selasky 1290*cb4e4a6eSHans Petter Selasky enum { 1291*cb4e4a6eSHans Petter Selasky NUM_DRIVER_UARS = 4, 1292*cb4e4a6eSHans Petter Selasky NUM_LOW_LAT_UUARS = 4, 1293*cb4e4a6eSHans Petter Selasky }; 1294*cb4e4a6eSHans Petter Selasky 1295*cb4e4a6eSHans Petter Selasky enum { 1296dc7e38acSHans Petter Selasky MLX5_CAP_PORT_TYPE_IB = 0x0, 1297dc7e38acSHans Petter Selasky MLX5_CAP_PORT_TYPE_ETH = 0x1, 1298dc7e38acSHans Petter Selasky }; 1299dc7e38acSHans Petter Selasky 1300dc7e38acSHans Petter Selasky enum { 1301dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_L2 = 0x0, 1302dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_VPORT_CONFIG = 0x1, 1303dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_NOT_REQUIRED = 0x2 1304dc7e38acSHans Petter Selasky }; 1305dc7e38acSHans Petter Selasky 1306dc7e38acSHans Petter Selasky enum { 1307dc7e38acSHans Petter Selasky MLX5_QUERY_VPORT_STATE_OUT_STATE_FOLLOW = 0x2, 1308dc7e38acSHans Petter Selasky }; 1309dc7e38acSHans Petter Selasky 1310dc7e38acSHans Petter Selasky static inline u16 mlx5_to_sw_pkey_sz(int pkey_sz) 1311dc7e38acSHans Petter Selasky { 1312dc7e38acSHans Petter Selasky if (pkey_sz > MLX5_MAX_LOG_PKEY_TABLE) 1313dc7e38acSHans Petter Selasky return 0; 1314dc7e38acSHans Petter Selasky return MLX5_MIN_PKEY_TABLE_SIZE << pkey_sz; 1315dc7e38acSHans Petter Selasky } 1316dc7e38acSHans Petter Selasky 1317dc7e38acSHans Petter Selasky struct mlx5_ifc_mcia_reg_bits { 1318dc7e38acSHans Petter Selasky u8 l[0x1]; 1319dc7e38acSHans Petter Selasky u8 reserved_0[0x7]; 1320dc7e38acSHans Petter Selasky u8 module[0x8]; 1321dc7e38acSHans Petter Selasky u8 reserved_1[0x8]; 1322dc7e38acSHans Petter Selasky u8 status[0x8]; 1323dc7e38acSHans Petter Selasky 1324dc7e38acSHans Petter Selasky u8 i2c_device_address[0x8]; 1325dc7e38acSHans Petter Selasky u8 page_number[0x8]; 1326dc7e38acSHans Petter Selasky u8 device_address[0x10]; 1327dc7e38acSHans Petter Selasky 1328dc7e38acSHans Petter Selasky u8 reserved_2[0x10]; 1329dc7e38acSHans Petter Selasky u8 size[0x10]; 1330dc7e38acSHans Petter Selasky 1331dc7e38acSHans Petter Selasky u8 reserved_3[0x20]; 1332dc7e38acSHans Petter Selasky 1333dc7e38acSHans Petter Selasky u8 dword_0[0x20]; 1334dc7e38acSHans Petter Selasky u8 dword_1[0x20]; 1335dc7e38acSHans Petter Selasky u8 dword_2[0x20]; 1336dc7e38acSHans Petter Selasky u8 dword_3[0x20]; 1337dc7e38acSHans Petter Selasky u8 dword_4[0x20]; 1338dc7e38acSHans Petter Selasky u8 dword_5[0x20]; 1339dc7e38acSHans Petter Selasky u8 dword_6[0x20]; 1340dc7e38acSHans Petter Selasky u8 dword_7[0x20]; 1341dc7e38acSHans Petter Selasky u8 dword_8[0x20]; 1342dc7e38acSHans Petter Selasky u8 dword_9[0x20]; 1343dc7e38acSHans Petter Selasky u8 dword_10[0x20]; 1344dc7e38acSHans Petter Selasky u8 dword_11[0x20]; 1345dc7e38acSHans Petter Selasky }; 1346dc7e38acSHans Petter Selasky 1347dc7e38acSHans Petter Selasky #define MLX5_CMD_OP_QUERY_EEPROM 0x93c 134890cc1c77SHans Petter Selasky 134990cc1c77SHans Petter Selasky struct mlx5_mini_cqe8 { 135090cc1c77SHans Petter Selasky union { 135190cc1c77SHans Petter Selasky u32 rx_hash_result; 135290cc1c77SHans Petter Selasky u32 checksum; 135390cc1c77SHans Petter Selasky struct { 135490cc1c77SHans Petter Selasky u16 wqe_counter; 135590cc1c77SHans Petter Selasky u8 s_wqe_opcode; 135690cc1c77SHans Petter Selasky u8 reserved; 135790cc1c77SHans Petter Selasky } s_wqe_info; 135890cc1c77SHans Petter Selasky }; 135990cc1c77SHans Petter Selasky u32 byte_cnt; 136090cc1c77SHans Petter Selasky }; 136190cc1c77SHans Petter Selasky 136290cc1c77SHans Petter Selasky enum { 136390cc1c77SHans Petter Selasky MLX5_NO_INLINE_DATA, 136490cc1c77SHans Petter Selasky MLX5_INLINE_DATA32_SEG, 136590cc1c77SHans Petter Selasky MLX5_INLINE_DATA64_SEG, 136690cc1c77SHans Petter Selasky MLX5_COMPRESSED, 136790cc1c77SHans Petter Selasky }; 136890cc1c77SHans Petter Selasky 136990cc1c77SHans Petter Selasky enum mlx5_exp_cqe_zip_recv_type { 137090cc1c77SHans Petter Selasky MLX5_CQE_FORMAT_HASH, 137190cc1c77SHans Petter Selasky MLX5_CQE_FORMAT_CSUM, 137290cc1c77SHans Petter Selasky }; 137390cc1c77SHans Petter Selasky 137490cc1c77SHans Petter Selasky #define MLX5E_CQE_FORMAT_MASK 0xc 137590cc1c77SHans Petter Selasky static inline int mlx5_get_cqe_format(const struct mlx5_cqe64 *cqe) 137690cc1c77SHans Petter Selasky { 137790cc1c77SHans Petter Selasky return (cqe->op_own & MLX5E_CQE_FORMAT_MASK) >> 2; 137890cc1c77SHans Petter Selasky } 137990cc1c77SHans Petter Selasky 1380*cb4e4a6eSHans Petter Selasky /* 8 regular priorities + 1 for multicast */ 1381*cb4e4a6eSHans Petter Selasky #define MLX5_NUM_BYPASS_FTS 9 1382*cb4e4a6eSHans Petter Selasky 1383dc7e38acSHans Petter Selasky #endif /* MLX5_DEVICE_H */ 1384