1dc7e38acSHans Petter Selasky /*- 2ed0cee0bSHans Petter Selasky * Copyright (c) 2013-2018, Mellanox Technologies, Ltd. All rights reserved. 3dc7e38acSHans Petter Selasky * 4dc7e38acSHans Petter Selasky * Redistribution and use in source and binary forms, with or without 5dc7e38acSHans Petter Selasky * modification, are permitted provided that the following conditions 6dc7e38acSHans Petter Selasky * are met: 7dc7e38acSHans Petter Selasky * 1. Redistributions of source code must retain the above copyright 8dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer. 9dc7e38acSHans Petter Selasky * 2. Redistributions in binary form must reproduce the above copyright 10dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer in the 11dc7e38acSHans Petter Selasky * documentation and/or other materials provided with the distribution. 12dc7e38acSHans Petter Selasky * 13dc7e38acSHans Petter Selasky * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND 14dc7e38acSHans Petter Selasky * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 15dc7e38acSHans Petter Selasky * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 16dc7e38acSHans Petter Selasky * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 17dc7e38acSHans Petter Selasky * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 18dc7e38acSHans Petter Selasky * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 19dc7e38acSHans Petter Selasky * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 20dc7e38acSHans Petter Selasky * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 21dc7e38acSHans Petter Selasky * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 22dc7e38acSHans Petter Selasky * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 23dc7e38acSHans Petter Selasky * SUCH DAMAGE. 24dc7e38acSHans Petter Selasky * 25dc7e38acSHans Petter Selasky * $FreeBSD$ 26dc7e38acSHans Petter Selasky */ 27dc7e38acSHans Petter Selasky 28dc7e38acSHans Petter Selasky #ifndef MLX5_DEVICE_H 29dc7e38acSHans Petter Selasky #define MLX5_DEVICE_H 30dc7e38acSHans Petter Selasky 31dc7e38acSHans Petter Selasky #include <linux/types.h> 32dc7e38acSHans Petter Selasky #include <rdma/ib_verbs.h> 33dc7e38acSHans Petter Selasky #include <dev/mlx5/mlx5_ifc.h> 34dc7e38acSHans Petter Selasky 35dc7e38acSHans Petter Selasky #define FW_INIT_TIMEOUT_MILI 2000 36dc7e38acSHans Petter Selasky #define FW_INIT_WAIT_MS 2 37dc7e38acSHans Petter Selasky 38dc7e38acSHans Petter Selasky #if defined(__LITTLE_ENDIAN) 39dc7e38acSHans Petter Selasky #define MLX5_SET_HOST_ENDIANNESS 0 40dc7e38acSHans Petter Selasky #elif defined(__BIG_ENDIAN) 41dc7e38acSHans Petter Selasky #define MLX5_SET_HOST_ENDIANNESS 0x80 42dc7e38acSHans Petter Selasky #else 43dc7e38acSHans Petter Selasky #error Host endianness not defined 44dc7e38acSHans Petter Selasky #endif 45dc7e38acSHans Petter Selasky 46dc7e38acSHans Petter Selasky /* helper macros */ 47dc7e38acSHans Petter Selasky #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0) 48dc7e38acSHans Petter Selasky #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld) 49dc7e38acSHans Petter Selasky #define __mlx5_bit_off(typ, fld) __offsetof(struct mlx5_ifc_##typ##_bits, fld) 50ed0cee0bSHans Petter Selasky #define __mlx5_16_off(typ, fld) (__mlx5_bit_off(typ, fld) / 16) 51dc7e38acSHans Petter Selasky #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32) 52dc7e38acSHans Petter Selasky #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64) 53ed0cee0bSHans Petter Selasky #define __mlx5_16_bit_off(typ, fld) (16 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0xf)) 54dc7e38acSHans Petter Selasky #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0x1f)) 55dc7e38acSHans Petter Selasky #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1)) 56dc7e38acSHans Petter Selasky #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << __mlx5_dw_bit_off(typ, fld)) 57ed0cee0bSHans Petter Selasky #define __mlx5_mask16(typ, fld) ((u16)((1ull << __mlx5_bit_sz(typ, fld)) - 1)) 58ed0cee0bSHans Petter Selasky #define __mlx5_16_mask(typ, fld) (__mlx5_mask16(typ, fld) << __mlx5_16_bit_off(typ, fld)) 59dc7e38acSHans Petter Selasky #define __mlx5_st_sz_bits(typ) sizeof(struct mlx5_ifc_##typ##_bits) 60dc7e38acSHans Petter Selasky 61dc7e38acSHans Petter Selasky #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8) 62dc7e38acSHans Petter Selasky #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8) 63dc7e38acSHans Petter Selasky #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32) 64cb4e4a6eSHans Petter Selasky #define MLX5_ST_SZ_QW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 64) 65dc7e38acSHans Petter Selasky #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8) 66dc7e38acSHans Petter Selasky #define MLX5_UN_SZ_DW(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 32) 67dc7e38acSHans Petter Selasky #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8) 68dc7e38acSHans Petter Selasky #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld)) 69dc7e38acSHans Petter Selasky 70dc7e38acSHans Petter Selasky /* insert a value to a struct */ 71dc7e38acSHans Petter Selasky #define MLX5_SET(typ, p, fld, v) do { \ 72dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 73dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 74dc7e38acSHans Petter Selasky *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 75dc7e38acSHans Petter Selasky cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 76dc7e38acSHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | (((v) & __mlx5_mask(typ, fld)) \ 77dc7e38acSHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 78dc7e38acSHans Petter Selasky } while (0) 79dc7e38acSHans Petter Selasky 80dc7e38acSHans Petter Selasky #define MLX5_SET_TO_ONES(typ, p, fld) do { \ 81dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 82dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 83dc7e38acSHans Petter Selasky *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 84dc7e38acSHans Petter Selasky cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 85dc7e38acSHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | ((__mlx5_mask(typ, fld)) \ 86dc7e38acSHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 87dc7e38acSHans Petter Selasky } while (0) 88dc7e38acSHans Petter Selasky 89dc7e38acSHans Petter Selasky #define MLX5_GET(typ, p, fld) ((be32_to_cpu(*((__be32 *)(p) +\ 90dc7e38acSHans Petter Selasky __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \ 91dc7e38acSHans Petter Selasky __mlx5_mask(typ, fld)) 92dc7e38acSHans Petter Selasky 93dc7e38acSHans Petter Selasky #define MLX5_GET_PR(typ, p, fld) ({ \ 94dc7e38acSHans Petter Selasky u32 ___t = MLX5_GET(typ, p, fld); \ 95dc7e38acSHans Petter Selasky pr_debug(#fld " = 0x%x\n", ___t); \ 96dc7e38acSHans Petter Selasky ___t; \ 97dc7e38acSHans Petter Selasky }) 98dc7e38acSHans Petter Selasky 99788333d9SHans Petter Selasky #define __MLX5_SET64(typ, p, fld, v) do { \ 100dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) != 64); \ 101dc7e38acSHans Petter Selasky *((__be64 *)(p) + __mlx5_64_off(typ, fld)) = cpu_to_be64(v); \ 102dc7e38acSHans Petter Selasky } while (0) 103dc7e38acSHans Petter Selasky 104788333d9SHans Petter Selasky #define MLX5_SET64(typ, p, fld, v) do { \ 105788333d9SHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \ 106788333d9SHans Petter Selasky __MLX5_SET64(typ, p, fld, v); \ 107788333d9SHans Petter Selasky } while (0) 108788333d9SHans Petter Selasky 109788333d9SHans Petter Selasky #define MLX5_ARRAY_SET64(typ, p, fld, idx, v) do { \ 110788333d9SHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \ 111788333d9SHans Petter Selasky __MLX5_SET64(typ, p, fld[idx], v); \ 112788333d9SHans Petter Selasky } while (0) 113788333d9SHans Petter Selasky 114dc7e38acSHans Petter Selasky #define MLX5_GET64(typ, p, fld) be64_to_cpu(*((__be64 *)(p) + __mlx5_64_off(typ, fld))) 115dc7e38acSHans Petter Selasky 116ed0cee0bSHans Petter Selasky #define MLX5_GET16(typ, p, fld) ((be16_to_cpu(*((__be16 *)(p) +\ 117ed0cee0bSHans Petter Selasky __mlx5_16_off(typ, fld))) >> __mlx5_16_bit_off(typ, fld)) & \ 118ed0cee0bSHans Petter Selasky __mlx5_mask16(typ, fld)) 119ed0cee0bSHans Petter Selasky 120ed0cee0bSHans Petter Selasky #define MLX5_SET16(typ, p, fld, v) do { \ 121ed0cee0bSHans Petter Selasky u16 _v = v; \ 122ed0cee0bSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 16); \ 123ed0cee0bSHans Petter Selasky *((__be16 *)(p) + __mlx5_16_off(typ, fld)) = \ 124ed0cee0bSHans Petter Selasky cpu_to_be16((be16_to_cpu(*((__be16 *)(p) + __mlx5_16_off(typ, fld))) & \ 125ed0cee0bSHans Petter Selasky (~__mlx5_16_mask(typ, fld))) | (((_v) & __mlx5_mask16(typ, fld)) \ 126ed0cee0bSHans Petter Selasky << __mlx5_16_bit_off(typ, fld))); \ 127ed0cee0bSHans Petter Selasky } while (0) 128ed0cee0bSHans Petter Selasky 1294b109912SHans Petter Selasky #define MLX5_GET64_BE(typ, p, fld) (*((__be64 *)(p) +\ 1304b109912SHans Petter Selasky __mlx5_64_off(typ, fld))) 1314b109912SHans Petter Selasky 1324b109912SHans Petter Selasky #define MLX5_GET_BE(type_t, typ, p, fld) ({ \ 1334b109912SHans Petter Selasky type_t tmp; \ 1344b109912SHans Petter Selasky switch (sizeof(tmp)) { \ 1354b109912SHans Petter Selasky case sizeof(u8): \ 1364b109912SHans Petter Selasky tmp = (__force type_t)MLX5_GET(typ, p, fld); \ 1374b109912SHans Petter Selasky break; \ 1384b109912SHans Petter Selasky case sizeof(u16): \ 1394b109912SHans Petter Selasky tmp = (__force type_t)cpu_to_be16(MLX5_GET(typ, p, fld)); \ 1404b109912SHans Petter Selasky break; \ 1414b109912SHans Petter Selasky case sizeof(u32): \ 1424b109912SHans Petter Selasky tmp = (__force type_t)cpu_to_be32(MLX5_GET(typ, p, fld)); \ 1434b109912SHans Petter Selasky break; \ 1444b109912SHans Petter Selasky case sizeof(u64): \ 1454b109912SHans Petter Selasky tmp = (__force type_t)MLX5_GET64_BE(typ, p, fld); \ 1464b109912SHans Petter Selasky break; \ 1474b109912SHans Petter Selasky } \ 1484b109912SHans Petter Selasky tmp; \ 1494b109912SHans Petter Selasky }) 1504b109912SHans Petter Selasky 1514b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_REGULAR_PRIOS 8 1524b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS 8 1534b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_MULTICAST_PRIOS 1 1544b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_PRIOS (MLX5_BY_PASS_NUM_REGULAR_PRIOS +\ 1554b109912SHans Petter Selasky MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS +\ 1564b109912SHans Petter Selasky MLX5_BY_PASS_NUM_MULTICAST_PRIOS) 1574b109912SHans Petter Selasky 1584b95c665SHans Petter Selasky /* insert a value to a struct */ 1594b95c665SHans Petter Selasky #define MLX5_VSC_SET(typ, p, fld, v) do { \ 1604b95c665SHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 1614b95c665SHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 1624b95c665SHans Petter Selasky *((__le32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 1634b95c665SHans Petter Selasky cpu_to_le32((le32_to_cpu(*((__le32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 1644b95c665SHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | (((v) & __mlx5_mask(typ, fld)) \ 1654b95c665SHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 1664b95c665SHans Petter Selasky } while (0) 1674b95c665SHans Petter Selasky 1684b95c665SHans Petter Selasky #define MLX5_VSC_GET(typ, p, fld) ((le32_to_cpu(*((__le32 *)(p) +\ 1694b95c665SHans Petter Selasky __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \ 1704b95c665SHans Petter Selasky __mlx5_mask(typ, fld)) 1714b95c665SHans Petter Selasky 1724b95c665SHans Petter Selasky #define MLX5_VSC_GET_PR(typ, p, fld) ({ \ 1734b95c665SHans Petter Selasky u32 ___t = MLX5_VSC_GET(typ, p, fld); \ 1744b95c665SHans Petter Selasky pr_debug(#fld " = 0x%x\n", ___t); \ 1754b95c665SHans Petter Selasky ___t; \ 1764b95c665SHans Petter Selasky }) 1774b95c665SHans Petter Selasky 178dc7e38acSHans Petter Selasky enum { 179dc7e38acSHans Petter Selasky MLX5_MAX_COMMANDS = 32, 180dc7e38acSHans Petter Selasky MLX5_CMD_DATA_BLOCK_SIZE = 512, 1811c807f67SHans Petter Selasky MLX5_CMD_MBOX_SIZE = 1024, 182dc7e38acSHans Petter Selasky MLX5_PCI_CMD_XPORT = 7, 183dc7e38acSHans Petter Selasky MLX5_MKEY_BSF_OCTO_SIZE = 4, 184dc7e38acSHans Petter Selasky MLX5_MAX_PSVS = 4, 185dc7e38acSHans Petter Selasky }; 186dc7e38acSHans Petter Selasky 187dc7e38acSHans Petter Selasky enum { 188dc7e38acSHans Petter Selasky MLX5_EXTENDED_UD_AV = 0x80000000, 189dc7e38acSHans Petter Selasky }; 190dc7e38acSHans Petter Selasky 191dc7e38acSHans Petter Selasky enum { 192cb4e4a6eSHans Petter Selasky MLX5_CQ_FLAGS_OI = 2, 193cb4e4a6eSHans Petter Selasky }; 194cb4e4a6eSHans Petter Selasky 195cb4e4a6eSHans Petter Selasky enum { 196dc7e38acSHans Petter Selasky MLX5_STAT_RATE_OFFSET = 5, 197dc7e38acSHans Petter Selasky }; 198dc7e38acSHans Petter Selasky 199dc7e38acSHans Petter Selasky enum { 200dc7e38acSHans Petter Selasky MLX5_INLINE_SEG = 0x80000000, 201dc7e38acSHans Petter Selasky }; 202dc7e38acSHans Petter Selasky 203dc7e38acSHans Petter Selasky enum { 204dc7e38acSHans Petter Selasky MLX5_HW_START_PADDING = MLX5_INLINE_SEG, 205dc7e38acSHans Petter Selasky }; 206dc7e38acSHans Petter Selasky 207dc7e38acSHans Petter Selasky enum { 208dc7e38acSHans Petter Selasky MLX5_MIN_PKEY_TABLE_SIZE = 128, 209dc7e38acSHans Petter Selasky MLX5_MAX_LOG_PKEY_TABLE = 5, 210dc7e38acSHans Petter Selasky }; 211dc7e38acSHans Petter Selasky 212dc7e38acSHans Petter Selasky enum { 21302ca39cfSEitan Adler MLX5_MKEY_INBOX_PG_ACCESS = 1U << 31 214cb4e4a6eSHans Petter Selasky }; 215cb4e4a6eSHans Petter Selasky 216cb4e4a6eSHans Petter Selasky enum { 217dc7e38acSHans Petter Selasky MLX5_PERM_LOCAL_READ = 1 << 2, 218dc7e38acSHans Petter Selasky MLX5_PERM_LOCAL_WRITE = 1 << 3, 219dc7e38acSHans Petter Selasky MLX5_PERM_REMOTE_READ = 1 << 4, 220dc7e38acSHans Petter Selasky MLX5_PERM_REMOTE_WRITE = 1 << 5, 221dc7e38acSHans Petter Selasky MLX5_PERM_ATOMIC = 1 << 6, 222dc7e38acSHans Petter Selasky MLX5_PERM_UMR_EN = 1 << 7, 223dc7e38acSHans Petter Selasky }; 224dc7e38acSHans Petter Selasky 225dc7e38acSHans Petter Selasky enum { 226dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_SMALL_FENCE = 1 << 0, 227dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_RELAXED_ORDERING = 1 << 2, 228dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_NO_SNOOP = 1 << 3, 229dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_TLP_PROCE_EN = 1 << 6, 230dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_TPH_MASK = 3 << 4, 231dc7e38acSHans Petter Selasky }; 232dc7e38acSHans Petter Selasky 233dc7e38acSHans Petter Selasky enum { 234dc7e38acSHans Petter Selasky MLX5_MKEY_REMOTE_INVAL = 1 << 24, 235dc7e38acSHans Petter Selasky MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29, 236dc7e38acSHans Petter Selasky MLX5_MKEY_BSF_EN = 1 << 30, 23702ca39cfSEitan Adler MLX5_MKEY_LEN64 = 1U << 31, 238dc7e38acSHans Petter Selasky }; 239dc7e38acSHans Petter Selasky 240dc7e38acSHans Petter Selasky enum { 241dc7e38acSHans Petter Selasky MLX5_EN_RD = (u64)1, 242dc7e38acSHans Petter Selasky MLX5_EN_WR = (u64)2 243dc7e38acSHans Petter Selasky }; 244dc7e38acSHans Petter Selasky 245dc7e38acSHans Petter Selasky enum { 246dc7e38acSHans Petter Selasky MLX5_BF_REGS_PER_PAGE = 4, 247dc7e38acSHans Petter Selasky MLX5_MAX_UAR_PAGES = 1 << 8, 248dc7e38acSHans Petter Selasky MLX5_NON_FP_BF_REGS_PER_PAGE = 2, 249dc7e38acSHans Petter Selasky MLX5_MAX_UUARS = MLX5_MAX_UAR_PAGES * MLX5_NON_FP_BF_REGS_PER_PAGE, 250dc7e38acSHans Petter Selasky }; 251dc7e38acSHans Petter Selasky 252dc7e38acSHans Petter Selasky enum { 253dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LEN = 1ull << 0, 254dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_PAGE_SIZE = 1ull << 1, 255dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_START_ADDR = 1ull << 6, 256dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_PD = 1ull << 7, 257dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_EN_RINVAL = 1ull << 8, 258dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_EN_SIGERR = 1ull << 9, 259dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_BSF_EN = 1ull << 12, 260dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_KEY = 1ull << 13, 261dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_QPN = 1ull << 14, 262dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LR = 1ull << 17, 263dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LW = 1ull << 18, 264dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_RR = 1ull << 19, 265dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_RW = 1ull << 20, 266dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_A = 1ull << 21, 267dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_SMALL_FENCE = 1ull << 23, 268dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_FREE = 1ull << 29, 269dc7e38acSHans Petter Selasky }; 270dc7e38acSHans Petter Selasky 271dc7e38acSHans Petter Selasky enum { 272cb4e4a6eSHans Petter Selasky MLX5_UMR_TRANSLATION_OFFSET_EN = (1 << 4), 273cb4e4a6eSHans Petter Selasky 274cb4e4a6eSHans Petter Selasky MLX5_UMR_CHECK_NOT_FREE = (1 << 5), 275cb4e4a6eSHans Petter Selasky MLX5_UMR_CHECK_FREE = (2 << 5), 276cb4e4a6eSHans Petter Selasky 277cb4e4a6eSHans Petter Selasky MLX5_UMR_INLINE = (1 << 7), 278cb4e4a6eSHans Petter Selasky }; 279cb4e4a6eSHans Petter Selasky 280cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_ALIGNMENT 0x40 281cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_MASK (MLX5_UMR_MTT_ALIGNMENT - 1) 282cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_MIN_CHUNK_SIZE MLX5_UMR_MTT_ALIGNMENT 283cb4e4a6eSHans Petter Selasky 284cb4e4a6eSHans Petter Selasky enum { 285cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_QP = 0, 286cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_RQ = 1, 287cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_SQ = 2, 288cb4e4a6eSHans Petter Selasky }; 289cb4e4a6eSHans Petter Selasky 290cb4e4a6eSHans Petter Selasky enum { 291dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_DOWN = 1, 292dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_ACTIVE = 4, 293dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED = 5, 294dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_LID = 6, 295dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_PKEY = 7, 296dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_GUID = 8, 297dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG = 9, 298dc7e38acSHans Petter Selasky }; 299dc7e38acSHans Petter Selasky 300dc7e38acSHans Petter Selasky enum { 301cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_ERROR_STATE_DCBX = 1, 302cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_REMOTE_CONFIG_CHANGE, 303cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_LOCAL_OPER_CHANGE, 304cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_REMOTE_CONFIG_APP_PRIORITY_CHANGE, 305cb4e4a6eSHans Petter Selasky MLX5_MAX_INLINE_RECEIVE_SIZE = 64 306cb4e4a6eSHans Petter Selasky }; 307cb4e4a6eSHans Petter Selasky 308cb4e4a6eSHans Petter Selasky enum { 309dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_XRC = 1LL << 3, 310dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8, 311dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9, 312dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_APM = 1LL << 17, 313dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_SCQE_BRK_MOD = 1LL << 21, 314dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BLOCK_MCAST = 1LL << 23, 315dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_CQ_MODER = 1LL << 29, 316dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_RESIZE_CQ = 1LL << 30, 317cb4e4a6eSHans Petter Selasky MLX5_DEV_CAP_FLAG_ATOMIC = 1LL << 33, 318dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_ROCE = 1LL << 34, 319dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_DCT = 1LL << 37, 320dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_SIG_HAND_OVER = 1LL << 40, 321dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_CMDIF_CSUM = 3LL << 46, 322cb4e4a6eSHans Petter Selasky MLX5_DEV_CAP_FLAG_DRAIN_SIGERR = 1LL << 48, 323dc7e38acSHans Petter Selasky }; 324dc7e38acSHans Petter Selasky 325dc7e38acSHans Petter Selasky enum { 326dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1 = 0, 327dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_5 = 1, 328dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_2 = 2, 329dc7e38acSHans Petter Selasky }; 330dc7e38acSHans Petter Selasky 331dc7e38acSHans Petter Selasky enum { 332dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_CAP = 1 << MLX5_ROCE_VERSION_1, 333dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_5_CAP = 1 << MLX5_ROCE_VERSION_1_5, 334dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_2_CAP = 1 << MLX5_ROCE_VERSION_2, 335dc7e38acSHans Petter Selasky }; 336dc7e38acSHans Petter Selasky 337dc7e38acSHans Petter Selasky enum { 338dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV4 = 0, 339dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV6 = 1, 340dc7e38acSHans Petter Selasky }; 341dc7e38acSHans Petter Selasky 342dc7e38acSHans Petter Selasky enum { 343dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV4_CAP = 1 << 1, 344dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV6_CAP = 1 << 2, 345dc7e38acSHans Petter Selasky }; 346dc7e38acSHans Petter Selasky 347dc7e38acSHans Petter Selasky enum { 348dc7e38acSHans Petter Selasky MLX5_OPCODE_NOP = 0x00, 349dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND_INVAL = 0x01, 350dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_WRITE = 0x08, 351dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_WRITE_IMM = 0x09, 352dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND = 0x0a, 353dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND_IMM = 0x0b, 354dc7e38acSHans Petter Selasky MLX5_OPCODE_LSO = 0x0e, 355dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_READ = 0x10, 356dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_CS = 0x11, 357dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_FA = 0x12, 358dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_MASKED_CS = 0x14, 359dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_MASKED_FA = 0x15, 360dc7e38acSHans Petter Selasky MLX5_OPCODE_BIND_MW = 0x18, 361dc7e38acSHans Petter Selasky MLX5_OPCODE_CONFIG_CMD = 0x1f, 362dc7e38acSHans Petter Selasky 363dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_RDMA_WRITE_IMM = 0x00, 364dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND = 0x01, 365dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND_IMM = 0x02, 366dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND_INVAL = 0x03, 367dc7e38acSHans Petter Selasky 368dc7e38acSHans Petter Selasky MLX5_CQE_OPCODE_ERROR = 0x1e, 369dc7e38acSHans Petter Selasky MLX5_CQE_OPCODE_RESIZE = 0x16, 370dc7e38acSHans Petter Selasky 371dc7e38acSHans Petter Selasky MLX5_OPCODE_SET_PSV = 0x20, 372dc7e38acSHans Petter Selasky MLX5_OPCODE_GET_PSV = 0x21, 373dc7e38acSHans Petter Selasky MLX5_OPCODE_CHECK_PSV = 0x22, 374dc7e38acSHans Petter Selasky MLX5_OPCODE_RGET_PSV = 0x26, 375dc7e38acSHans Petter Selasky MLX5_OPCODE_RCHECK_PSV = 0x27, 376dc7e38acSHans Petter Selasky 377dc7e38acSHans Petter Selasky MLX5_OPCODE_UMR = 0x25, 378dc7e38acSHans Petter Selasky 379cb4e4a6eSHans Petter Selasky MLX5_OPCODE_SIGNATURE_CANCELED = (1 << 15), 380dc7e38acSHans Petter Selasky }; 381dc7e38acSHans Petter Selasky 382dc7e38acSHans Petter Selasky enum { 383dc7e38acSHans Petter Selasky MLX5_SET_PORT_RESET_QKEY = 0, 384dc7e38acSHans Petter Selasky MLX5_SET_PORT_GUID0 = 16, 385dc7e38acSHans Petter Selasky MLX5_SET_PORT_NODE_GUID = 17, 386dc7e38acSHans Petter Selasky MLX5_SET_PORT_SYS_GUID = 18, 387dc7e38acSHans Petter Selasky MLX5_SET_PORT_GID_TABLE = 19, 388dc7e38acSHans Petter Selasky MLX5_SET_PORT_PKEY_TABLE = 20, 389dc7e38acSHans Petter Selasky }; 390dc7e38acSHans Petter Selasky 391dc7e38acSHans Petter Selasky enum { 392dc7e38acSHans Petter Selasky MLX5_MAX_PAGE_SHIFT = 31 393dc7e38acSHans Petter Selasky }; 394dc7e38acSHans Petter Selasky 395dc7e38acSHans Petter Selasky enum { 396dc7e38acSHans Petter Selasky MLX5_ADAPTER_PAGE_SHIFT = 12, 397dc7e38acSHans Petter Selasky MLX5_ADAPTER_PAGE_SIZE = 1 << MLX5_ADAPTER_PAGE_SHIFT, 398dc7e38acSHans Petter Selasky }; 399dc7e38acSHans Petter Selasky 400dc7e38acSHans Petter Selasky enum { 401dc7e38acSHans Petter Selasky MLX5_CAP_OFF_CMDIF_CSUM = 46, 402dc7e38acSHans Petter Selasky }; 403dc7e38acSHans Petter Selasky 4044b109912SHans Petter Selasky enum { 4054b109912SHans Petter Selasky /* 4064b109912SHans Petter Selasky * Max wqe size for rdma read is 512 bytes, so this 4074b109912SHans Petter Selasky * limits our max_sge_rd as the wqe needs to fit: 4084b109912SHans Petter Selasky * - ctrl segment (16 bytes) 4094b109912SHans Petter Selasky * - rdma segment (16 bytes) 4104b109912SHans Petter Selasky * - scatter elements (16 bytes each) 4114b109912SHans Petter Selasky */ 4124b109912SHans Petter Selasky MLX5_MAX_SGE_RD = (512 - 16 - 16) / 16 4134b109912SHans Petter Selasky }; 4144b109912SHans Petter Selasky 415dc7e38acSHans Petter Selasky struct mlx5_cmd_layout { 416dc7e38acSHans Petter Selasky u8 type; 417dc7e38acSHans Petter Selasky u8 rsvd0[3]; 418dc7e38acSHans Petter Selasky __be32 inlen; 419dc7e38acSHans Petter Selasky __be64 in_ptr; 420dc7e38acSHans Petter Selasky __be32 in[4]; 421dc7e38acSHans Petter Selasky __be32 out[4]; 422dc7e38acSHans Petter Selasky __be64 out_ptr; 423dc7e38acSHans Petter Selasky __be32 outlen; 424dc7e38acSHans Petter Selasky u8 token; 425dc7e38acSHans Petter Selasky u8 sig; 426dc7e38acSHans Petter Selasky u8 rsvd1; 427dc7e38acSHans Petter Selasky u8 status_own; 428dc7e38acSHans Petter Selasky }; 429dc7e38acSHans Petter Selasky 430fe242ba7SHans Petter Selasky enum mlx5_fatal_assert_bit_offsets { 431fe242ba7SHans Petter Selasky MLX5_RFR_OFFSET = 31, 432fe242ba7SHans Petter Selasky }; 433fe242ba7SHans Petter Selasky 434dc7e38acSHans Petter Selasky struct mlx5_health_buffer { 435dc7e38acSHans Petter Selasky __be32 assert_var[5]; 436dc7e38acSHans Petter Selasky __be32 rsvd0[3]; 437dc7e38acSHans Petter Selasky __be32 assert_exit_ptr; 438dc7e38acSHans Petter Selasky __be32 assert_callra; 439dc7e38acSHans Petter Selasky __be32 rsvd1[2]; 440dc7e38acSHans Petter Selasky __be32 fw_ver; 441dc7e38acSHans Petter Selasky __be32 hw_id; 442fe242ba7SHans Petter Selasky __be32 rfr; 443dc7e38acSHans Petter Selasky u8 irisc_index; 444dc7e38acSHans Petter Selasky u8 synd; 445a2485fe5SHans Petter Selasky __be16 ext_synd; 446dc7e38acSHans Petter Selasky }; 447dc7e38acSHans Petter Selasky 448fe242ba7SHans Petter Selasky enum mlx5_initializing_bit_offsets { 449fe242ba7SHans Petter Selasky MLX5_FW_RESET_SUPPORTED_OFFSET = 30, 450fe242ba7SHans Petter Selasky }; 451fe242ba7SHans Petter Selasky 452fe242ba7SHans Petter Selasky enum mlx5_cmd_addr_l_sz_offset { 453fe242ba7SHans Petter Selasky MLX5_NIC_IFC_OFFSET = 8, 454fe242ba7SHans Petter Selasky }; 455fe242ba7SHans Petter Selasky 456dc7e38acSHans Petter Selasky struct mlx5_init_seg { 457dc7e38acSHans Petter Selasky __be32 fw_rev; 458dc7e38acSHans Petter Selasky __be32 cmdif_rev_fw_sub; 459dc7e38acSHans Petter Selasky __be32 rsvd0[2]; 460dc7e38acSHans Petter Selasky __be32 cmdq_addr_h; 461dc7e38acSHans Petter Selasky __be32 cmdq_addr_l_sz; 462dc7e38acSHans Petter Selasky __be32 cmd_dbell; 463dc7e38acSHans Petter Selasky __be32 rsvd1[120]; 464dc7e38acSHans Petter Selasky __be32 initializing; 465dc7e38acSHans Petter Selasky struct mlx5_health_buffer health; 466cb4e4a6eSHans Petter Selasky __be32 rsvd2[880]; 467cb4e4a6eSHans Petter Selasky __be32 internal_timer_h; 468cb4e4a6eSHans Petter Selasky __be32 internal_timer_l; 469cb4e4a6eSHans Petter Selasky __be32 rsvd3[2]; 470dc7e38acSHans Petter Selasky __be32 health_counter; 471cb4e4a6eSHans Petter Selasky __be32 rsvd4[1019]; 472dc7e38acSHans Petter Selasky __be64 ieee1588_clk; 473dc7e38acSHans Petter Selasky __be32 ieee1588_clk_type; 474dc7e38acSHans Petter Selasky __be32 clr_intx; 475dc7e38acSHans Petter Selasky }; 476dc7e38acSHans Petter Selasky 477dc7e38acSHans Petter Selasky struct mlx5_eqe_comp { 478dc7e38acSHans Petter Selasky __be32 reserved[6]; 479dc7e38acSHans Petter Selasky __be32 cqn; 480dc7e38acSHans Petter Selasky }; 481dc7e38acSHans Petter Selasky 482dc7e38acSHans Petter Selasky struct mlx5_eqe_qp_srq { 483dc7e38acSHans Petter Selasky __be32 reserved[6]; 484dc7e38acSHans Petter Selasky __be32 qp_srq_n; 485dc7e38acSHans Petter Selasky }; 486dc7e38acSHans Petter Selasky 487dc7e38acSHans Petter Selasky struct mlx5_eqe_cq_err { 488dc7e38acSHans Petter Selasky __be32 cqn; 489dc7e38acSHans Petter Selasky u8 reserved1[7]; 490dc7e38acSHans Petter Selasky u8 syndrome; 491dc7e38acSHans Petter Selasky }; 492dc7e38acSHans Petter Selasky 493dc7e38acSHans Petter Selasky struct mlx5_eqe_port_state { 494dc7e38acSHans Petter Selasky u8 reserved0[8]; 495dc7e38acSHans Petter Selasky u8 port; 496dc7e38acSHans Petter Selasky }; 497dc7e38acSHans Petter Selasky 498dc7e38acSHans Petter Selasky struct mlx5_eqe_gpio { 499dc7e38acSHans Petter Selasky __be32 reserved0[2]; 500dc7e38acSHans Petter Selasky __be64 gpio_event; 501dc7e38acSHans Petter Selasky }; 502dc7e38acSHans Petter Selasky 503dc7e38acSHans Petter Selasky struct mlx5_eqe_congestion { 504dc7e38acSHans Petter Selasky u8 type; 505dc7e38acSHans Petter Selasky u8 rsvd0; 506dc7e38acSHans Petter Selasky u8 congestion_level; 507dc7e38acSHans Petter Selasky }; 508dc7e38acSHans Petter Selasky 509dc7e38acSHans Petter Selasky struct mlx5_eqe_stall_vl { 510dc7e38acSHans Petter Selasky u8 rsvd0[3]; 511dc7e38acSHans Petter Selasky u8 port_vl; 512dc7e38acSHans Petter Selasky }; 513dc7e38acSHans Petter Selasky 514dc7e38acSHans Petter Selasky struct mlx5_eqe_cmd { 515dc7e38acSHans Petter Selasky __be32 vector; 516dc7e38acSHans Petter Selasky __be32 rsvd[6]; 517dc7e38acSHans Petter Selasky }; 518dc7e38acSHans Petter Selasky 519dc7e38acSHans Petter Selasky struct mlx5_eqe_page_req { 520dc7e38acSHans Petter Selasky u8 rsvd0[2]; 521dc7e38acSHans Petter Selasky __be16 func_id; 522dc7e38acSHans Petter Selasky __be32 num_pages; 523dc7e38acSHans Petter Selasky __be32 rsvd1[5]; 524dc7e38acSHans Petter Selasky }; 525dc7e38acSHans Petter Selasky 526dc7e38acSHans Petter Selasky struct mlx5_eqe_vport_change { 527dc7e38acSHans Petter Selasky u8 rsvd0[2]; 528dc7e38acSHans Petter Selasky __be16 vport_num; 529dc7e38acSHans Petter Selasky __be32 rsvd1[6]; 530dc7e38acSHans Petter Selasky }; 531dc7e38acSHans Petter Selasky 532dc7e38acSHans Petter Selasky 533dc7e38acSHans Petter Selasky #define PORT_MODULE_EVENT_MODULE_STATUS_MASK 0xF 534dc7e38acSHans Petter Selasky #define PORT_MODULE_EVENT_ERROR_TYPE_MASK 0xF 535dc7e38acSHans Petter Selasky 536dc7e38acSHans Petter Selasky enum { 537ecb4fcc4SHans Petter Selasky MLX5_MODULE_STATUS_PLUGGED_ENABLED = 0x1, 538dc7e38acSHans Petter Selasky MLX5_MODULE_STATUS_UNPLUGGED = 0x2, 539dc7e38acSHans Petter Selasky MLX5_MODULE_STATUS_ERROR = 0x3, 540ecb4fcc4SHans Petter Selasky MLX5_MODULE_STATUS_PLUGGED_DISABLED = 0x4, 541dc7e38acSHans Petter Selasky }; 542dc7e38acSHans Petter Selasky 543dc7e38acSHans Petter Selasky enum { 544dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED = 0x0, 545dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE = 0x1, 546dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_BUS_STUCK = 0x2, 547dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT = 0x3, 548dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST = 0x4, 549ecb4fcc4SHans Petter Selasky MLX5_MODULE_EVENT_ERROR_UNSUPPORTED_CABLE = 0x5, 550dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE = 0x6, 551cb4e4a6eSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_CABLE_IS_SHORTED = 0x7, 5520c79f82cSSlava Shwartsman MLX5_MODULE_EVENT_ERROR_PCIE_SYSTEM_POWER_SLOT_EXCEEDED = 0xc, 553dc7e38acSHans Petter Selasky }; 554dc7e38acSHans Petter Selasky 555dc7e38acSHans Petter Selasky struct mlx5_eqe_port_module_event { 556dc7e38acSHans Petter Selasky u8 rsvd0; 557dc7e38acSHans Petter Selasky u8 module; 558dc7e38acSHans Petter Selasky u8 rsvd1; 559dc7e38acSHans Petter Selasky u8 module_status; 560dc7e38acSHans Petter Selasky u8 rsvd2[2]; 561dc7e38acSHans Petter Selasky u8 error_type; 562dc7e38acSHans Petter Selasky }; 563dc7e38acSHans Petter Selasky 5646c7057f7SHans Petter Selasky struct mlx5_eqe_general_notification_event { 5656c7057f7SHans Petter Selasky u32 rq_user_index_delay_drop; 5666c7057f7SHans Petter Selasky u32 rsvd0[6]; 5676c7057f7SHans Petter Selasky }; 5686c7057f7SHans Petter Selasky 569983026eaSHans Petter Selasky struct mlx5_eqe_temp_warning { 570983026eaSHans Petter Selasky __be64 sensor_warning_msb; 571983026eaSHans Petter Selasky __be64 sensor_warning_lsb; 572983026eaSHans Petter Selasky } __packed; 573983026eaSHans Petter Selasky 574dc7e38acSHans Petter Selasky union ev_data { 575dc7e38acSHans Petter Selasky __be32 raw[7]; 576dc7e38acSHans Petter Selasky struct mlx5_eqe_cmd cmd; 577dc7e38acSHans Petter Selasky struct mlx5_eqe_comp comp; 578dc7e38acSHans Petter Selasky struct mlx5_eqe_qp_srq qp_srq; 579dc7e38acSHans Petter Selasky struct mlx5_eqe_cq_err cq_err; 580dc7e38acSHans Petter Selasky struct mlx5_eqe_port_state port; 581dc7e38acSHans Petter Selasky struct mlx5_eqe_gpio gpio; 582dc7e38acSHans Petter Selasky struct mlx5_eqe_congestion cong; 583dc7e38acSHans Petter Selasky struct mlx5_eqe_stall_vl stall_vl; 584dc7e38acSHans Petter Selasky struct mlx5_eqe_page_req req_pages; 585dc7e38acSHans Petter Selasky struct mlx5_eqe_port_module_event port_module_event; 586dc7e38acSHans Petter Selasky struct mlx5_eqe_vport_change vport_change; 5876c7057f7SHans Petter Selasky struct mlx5_eqe_general_notification_event general_notifications; 588983026eaSHans Petter Selasky struct mlx5_eqe_temp_warning temp_warning; 589dc7e38acSHans Petter Selasky } __packed; 590dc7e38acSHans Petter Selasky 591dc7e38acSHans Petter Selasky struct mlx5_eqe { 592dc7e38acSHans Petter Selasky u8 rsvd0; 593dc7e38acSHans Petter Selasky u8 type; 594dc7e38acSHans Petter Selasky u8 rsvd1; 595dc7e38acSHans Petter Selasky u8 sub_type; 596dc7e38acSHans Petter Selasky __be32 rsvd2[7]; 597dc7e38acSHans Petter Selasky union ev_data data; 598dc7e38acSHans Petter Selasky __be16 rsvd3; 599dc7e38acSHans Petter Selasky u8 signature; 600dc7e38acSHans Petter Selasky u8 owner; 601dc7e38acSHans Petter Selasky } __packed; 602dc7e38acSHans Petter Selasky 603dc7e38acSHans Petter Selasky struct mlx5_cmd_prot_block { 604dc7e38acSHans Petter Selasky u8 data[MLX5_CMD_DATA_BLOCK_SIZE]; 605dc7e38acSHans Petter Selasky u8 rsvd0[48]; 606dc7e38acSHans Petter Selasky __be64 next; 607dc7e38acSHans Petter Selasky __be32 block_num; 608dc7e38acSHans Petter Selasky u8 rsvd1; 609dc7e38acSHans Petter Selasky u8 token; 610dc7e38acSHans Petter Selasky u8 ctrl_sig; 611dc7e38acSHans Petter Selasky u8 sig; 612dc7e38acSHans Petter Selasky }; 613dc7e38acSHans Petter Selasky 6141c807f67SHans Petter Selasky #define MLX5_NUM_CMDS_IN_ADAPTER_PAGE \ 6151c807f67SHans Petter Selasky (MLX5_ADAPTER_PAGE_SIZE / MLX5_CMD_MBOX_SIZE) 6161c807f67SHans Petter Selasky CTASSERT(MLX5_CMD_MBOX_SIZE >= sizeof(struct mlx5_cmd_prot_block)); 6171c807f67SHans Petter Selasky CTASSERT(MLX5_CMD_MBOX_SIZE <= MLX5_ADAPTER_PAGE_SIZE); 6181c807f67SHans Petter Selasky 619dc7e38acSHans Petter Selasky enum { 620dc7e38acSHans Petter Selasky MLX5_CQE_SYND_FLUSHED_IN_ERROR = 5, 621dc7e38acSHans Petter Selasky }; 622dc7e38acSHans Petter Selasky 623dc7e38acSHans Petter Selasky struct mlx5_err_cqe { 624dc7e38acSHans Petter Selasky u8 rsvd0[32]; 625dc7e38acSHans Petter Selasky __be32 srqn; 626dc7e38acSHans Petter Selasky u8 rsvd1[18]; 627dc7e38acSHans Petter Selasky u8 vendor_err_synd; 628dc7e38acSHans Petter Selasky u8 syndrome; 629dc7e38acSHans Petter Selasky __be32 s_wqe_opcode_qpn; 630dc7e38acSHans Petter Selasky __be16 wqe_counter; 631dc7e38acSHans Petter Selasky u8 signature; 632dc7e38acSHans Petter Selasky u8 op_own; 633dc7e38acSHans Petter Selasky }; 634dc7e38acSHans Petter Selasky 635dc7e38acSHans Petter Selasky struct mlx5_cqe64 { 636dc7e38acSHans Petter Selasky u8 tunneled_etc; 637dc7e38acSHans Petter Selasky u8 rsvd0[3]; 638dc7e38acSHans Petter Selasky u8 lro_tcppsh_abort_dupack; 639dc7e38acSHans Petter Selasky u8 lro_min_ttl; 640dc7e38acSHans Petter Selasky __be16 lro_tcp_win; 641dc7e38acSHans Petter Selasky __be32 lro_ack_seq_num; 642dc7e38acSHans Petter Selasky __be32 rss_hash_result; 643dc7e38acSHans Petter Selasky u8 rss_hash_type; 644dc7e38acSHans Petter Selasky u8 ml_path; 645dc7e38acSHans Petter Selasky u8 rsvd20[2]; 646dc7e38acSHans Petter Selasky __be16 check_sum; 647dc7e38acSHans Petter Selasky __be16 slid; 648dc7e38acSHans Petter Selasky __be32 flags_rqpn; 649dc7e38acSHans Petter Selasky u8 hds_ip_ext; 650dc7e38acSHans Petter Selasky u8 l4_hdr_type_etc; 651dc7e38acSHans Petter Selasky __be16 vlan_info; 652dc7e38acSHans Petter Selasky __be32 srqn; /* [31:24]: lro_num_seg, [23:0]: srqn */ 653dc7e38acSHans Petter Selasky __be32 imm_inval_pkey; 654dc7e38acSHans Petter Selasky u8 rsvd40[4]; 655dc7e38acSHans Petter Selasky __be32 byte_cnt; 656dc7e38acSHans Petter Selasky __be64 timestamp; 657dc7e38acSHans Petter Selasky __be32 sop_drop_qpn; 658dc7e38acSHans Petter Selasky __be16 wqe_counter; 659dc7e38acSHans Petter Selasky u8 signature; 660dc7e38acSHans Petter Selasky u8 op_own; 661dc7e38acSHans Petter Selasky }; 662dc7e38acSHans Petter Selasky 663ef23f141SKonstantin Belousov #define MLX5_CQE_TSTMP_PTP (1ULL << 63) 664ef23f141SKonstantin Belousov 665dc7e38acSHans Petter Selasky static inline bool get_cqe_lro_timestamp_valid(struct mlx5_cqe64 *cqe) 666dc7e38acSHans Petter Selasky { 667dc7e38acSHans Petter Selasky return (cqe->lro_tcppsh_abort_dupack >> 7) & 1; 668dc7e38acSHans Petter Selasky } 669dc7e38acSHans Petter Selasky 670dc7e38acSHans Petter Selasky static inline bool get_cqe_lro_tcppsh(struct mlx5_cqe64 *cqe) 671dc7e38acSHans Petter Selasky { 672dc7e38acSHans Petter Selasky return (cqe->lro_tcppsh_abort_dupack >> 6) & 1; 673dc7e38acSHans Petter Selasky } 674dc7e38acSHans Petter Selasky 675dc7e38acSHans Petter Selasky static inline u8 get_cqe_l4_hdr_type(struct mlx5_cqe64 *cqe) 676dc7e38acSHans Petter Selasky { 677dc7e38acSHans Petter Selasky return (cqe->l4_hdr_type_etc >> 4) & 0x7; 678dc7e38acSHans Petter Selasky } 679dc7e38acSHans Petter Selasky 680dc7e38acSHans Petter Selasky static inline u16 get_cqe_vlan(struct mlx5_cqe64 *cqe) 681dc7e38acSHans Petter Selasky { 682dc7e38acSHans Petter Selasky return be16_to_cpu(cqe->vlan_info) & 0xfff; 683dc7e38acSHans Petter Selasky } 684dc7e38acSHans Petter Selasky 685dc7e38acSHans Petter Selasky static inline void get_cqe_smac(struct mlx5_cqe64 *cqe, u8 *smac) 686dc7e38acSHans Petter Selasky { 687dc7e38acSHans Petter Selasky memcpy(smac, &cqe->rss_hash_type , 4); 688dc7e38acSHans Petter Selasky memcpy(smac + 4, &cqe->slid , 2); 689dc7e38acSHans Petter Selasky } 690dc7e38acSHans Petter Selasky 691dc7e38acSHans Petter Selasky static inline bool cqe_has_vlan(struct mlx5_cqe64 *cqe) 692dc7e38acSHans Petter Selasky { 693dc7e38acSHans Petter Selasky return cqe->l4_hdr_type_etc & 0x1; 694dc7e38acSHans Petter Selasky } 695dc7e38acSHans Petter Selasky 696dc7e38acSHans Petter Selasky static inline bool cqe_is_tunneled(struct mlx5_cqe64 *cqe) 697dc7e38acSHans Petter Selasky { 698dc7e38acSHans Petter Selasky return cqe->tunneled_etc & 0x1; 699dc7e38acSHans Petter Selasky } 700dc7e38acSHans Petter Selasky 701dc7e38acSHans Petter Selasky enum { 702dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_NONE = 0x0, 703dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_NO_ACK = 0x1, 704dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_UDP = 0x2, 705dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA = 0x3, 706dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA = 0x4, 707dc7e38acSHans Petter Selasky }; 708dc7e38acSHans Petter Selasky 709dc7e38acSHans Petter Selasky enum { 710dc7e38acSHans Petter Selasky /* source L3 hash types */ 711dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IP = 0x3 << 0, 712dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPV4 = 0x1 << 0, 713dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPV6 = 0x2 << 0, 714dc7e38acSHans Petter Selasky 715dc7e38acSHans Petter Selasky /* destination L3 hash types */ 716dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IP = 0x3 << 2, 717dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPV4 = 0x1 << 2, 718dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPV6 = 0x2 << 2, 719dc7e38acSHans Petter Selasky 720dc7e38acSHans Petter Selasky /* source L4 hash types */ 721dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_L4 = 0x3 << 4, 722dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_TCP = 0x1 << 4, 723dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_UDP = 0x2 << 4, 724dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPSEC = 0x3 << 4, 725dc7e38acSHans Petter Selasky 726dc7e38acSHans Petter Selasky /* destination L4 hash types */ 727dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_L4 = 0x3 << 6, 728dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_TCP = 0x1 << 6, 729dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_UDP = 0x2 << 6, 730dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPSEC = 0x3 << 6, 731dc7e38acSHans Petter Selasky }; 732dc7e38acSHans Petter Selasky 733dc7e38acSHans Petter Selasky enum { 7344b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH = 0x0, 7354b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6 = 0x1, 7364b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4 = 0x2, 737dc7e38acSHans Petter Selasky }; 738dc7e38acSHans Petter Selasky 739dc7e38acSHans Petter Selasky enum { 740dc7e38acSHans Petter Selasky CQE_L2_OK = 1 << 0, 741dc7e38acSHans Petter Selasky CQE_L3_OK = 1 << 1, 742dc7e38acSHans Petter Selasky CQE_L4_OK = 1 << 2, 743dc7e38acSHans Petter Selasky }; 744dc7e38acSHans Petter Selasky 745dc7e38acSHans Petter Selasky struct mlx5_sig_err_cqe { 746dc7e38acSHans Petter Selasky u8 rsvd0[16]; 747dc7e38acSHans Petter Selasky __be32 expected_trans_sig; 748dc7e38acSHans Petter Selasky __be32 actual_trans_sig; 749dc7e38acSHans Petter Selasky __be32 expected_reftag; 750dc7e38acSHans Petter Selasky __be32 actual_reftag; 751dc7e38acSHans Petter Selasky __be16 syndrome; 752dc7e38acSHans Petter Selasky u8 rsvd22[2]; 753dc7e38acSHans Petter Selasky __be32 mkey; 754dc7e38acSHans Petter Selasky __be64 err_offset; 755dc7e38acSHans Petter Selasky u8 rsvd30[8]; 756dc7e38acSHans Petter Selasky __be32 qpn; 757dc7e38acSHans Petter Selasky u8 rsvd38[2]; 758dc7e38acSHans Petter Selasky u8 signature; 759dc7e38acSHans Petter Selasky u8 op_own; 760dc7e38acSHans Petter Selasky }; 761dc7e38acSHans Petter Selasky 762dc7e38acSHans Petter Selasky struct mlx5_wqe_srq_next_seg { 763dc7e38acSHans Petter Selasky u8 rsvd0[2]; 764dc7e38acSHans Petter Selasky __be16 next_wqe_index; 765dc7e38acSHans Petter Selasky u8 signature; 766dc7e38acSHans Petter Selasky u8 rsvd1[11]; 767dc7e38acSHans Petter Selasky }; 768dc7e38acSHans Petter Selasky 769dc7e38acSHans Petter Selasky union mlx5_ext_cqe { 770dc7e38acSHans Petter Selasky struct ib_grh grh; 771dc7e38acSHans Petter Selasky u8 inl[64]; 772dc7e38acSHans Petter Selasky }; 773dc7e38acSHans Petter Selasky 774dc7e38acSHans Petter Selasky struct mlx5_cqe128 { 775dc7e38acSHans Petter Selasky union mlx5_ext_cqe inl_grh; 776dc7e38acSHans Petter Selasky struct mlx5_cqe64 cqe64; 777dc7e38acSHans Petter Selasky }; 778dc7e38acSHans Petter Selasky 779cb4e4a6eSHans Petter Selasky enum { 780cb4e4a6eSHans Petter Selasky MLX5_MKEY_STATUS_FREE = 1 << 6, 781cb4e4a6eSHans Petter Selasky }; 782cb4e4a6eSHans Petter Selasky 783dc7e38acSHans Petter Selasky struct mlx5_mkey_seg { 784dc7e38acSHans Petter Selasky /* This is a two bit field occupying bits 31-30. 785dc7e38acSHans Petter Selasky * bit 31 is always 0, 786dc7e38acSHans Petter Selasky * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have tanslation 787dc7e38acSHans Petter Selasky */ 788dc7e38acSHans Petter Selasky u8 status; 789dc7e38acSHans Petter Selasky u8 pcie_control; 790dc7e38acSHans Petter Selasky u8 flags; 791dc7e38acSHans Petter Selasky u8 version; 792dc7e38acSHans Petter Selasky __be32 qpn_mkey7_0; 793dc7e38acSHans Petter Selasky u8 rsvd1[4]; 794dc7e38acSHans Petter Selasky __be32 flags_pd; 795dc7e38acSHans Petter Selasky __be64 start_addr; 796dc7e38acSHans Petter Selasky __be64 len; 797dc7e38acSHans Petter Selasky __be32 bsfs_octo_size; 798dc7e38acSHans Petter Selasky u8 rsvd2[16]; 799dc7e38acSHans Petter Selasky __be32 xlt_oct_size; 800dc7e38acSHans Petter Selasky u8 rsvd3[3]; 801dc7e38acSHans Petter Selasky u8 log2_page_size; 802dc7e38acSHans Petter Selasky u8 rsvd4[4]; 803dc7e38acSHans Petter Selasky }; 804dc7e38acSHans Petter Selasky 805dc7e38acSHans Petter Selasky #define MLX5_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90) 806dc7e38acSHans Petter Selasky 807dc7e38acSHans Petter Selasky enum { 808dc7e38acSHans Petter Selasky MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0 809dc7e38acSHans Petter Selasky }; 810dc7e38acSHans Petter Selasky 811cb4e4a6eSHans Petter Selasky static inline int mlx5_host_is_le(void) 812cb4e4a6eSHans Petter Selasky { 813cb4e4a6eSHans Petter Selasky #if defined(__LITTLE_ENDIAN) 814cb4e4a6eSHans Petter Selasky return 1; 815cb4e4a6eSHans Petter Selasky #elif defined(__BIG_ENDIAN) 816cb4e4a6eSHans Petter Selasky return 0; 817cb4e4a6eSHans Petter Selasky #else 818cb4e4a6eSHans Petter Selasky #error Host endianness not defined 819cb4e4a6eSHans Petter Selasky #endif 820cb4e4a6eSHans Petter Selasky } 821cb4e4a6eSHans Petter Selasky 822dc7e38acSHans Petter Selasky #define MLX5_CMD_OP_MAX 0x939 823dc7e38acSHans Petter Selasky 824dc7e38acSHans Petter Selasky enum { 825dc7e38acSHans Petter Selasky VPORT_STATE_DOWN = 0x0, 826dc7e38acSHans Petter Selasky VPORT_STATE_UP = 0x1, 827dc7e38acSHans Petter Selasky }; 828dc7e38acSHans Petter Selasky 829dc7e38acSHans Petter Selasky enum { 830dc7e38acSHans Petter Selasky MLX5_L3_PROT_TYPE_IPV4 = 0, 831dc7e38acSHans Petter Selasky MLX5_L3_PROT_TYPE_IPV6 = 1, 832dc7e38acSHans Petter Selasky }; 833dc7e38acSHans Petter Selasky 834dc7e38acSHans Petter Selasky enum { 835dc7e38acSHans Petter Selasky MLX5_L4_PROT_TYPE_TCP = 0, 836dc7e38acSHans Petter Selasky MLX5_L4_PROT_TYPE_UDP = 1, 837dc7e38acSHans Petter Selasky }; 838dc7e38acSHans Petter Selasky 839dc7e38acSHans Petter Selasky enum { 840dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_SRC_IP = 1 << 0, 841dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_DST_IP = 1 << 1, 842dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_L4_SPORT = 1 << 2, 843dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_L4_DPORT = 1 << 3, 844dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_IPSEC_SPI = 1 << 4, 845dc7e38acSHans Petter Selasky }; 846dc7e38acSHans Petter Selasky 847dc7e38acSHans Petter Selasky enum { 848dc7e38acSHans Petter Selasky MLX5_MATCH_OUTER_HEADERS = 1 << 0, 849dc7e38acSHans Petter Selasky MLX5_MATCH_MISC_PARAMETERS = 1 << 1, 850dc7e38acSHans Petter Selasky MLX5_MATCH_INNER_HEADERS = 1 << 2, 851dc7e38acSHans Petter Selasky 852dc7e38acSHans Petter Selasky }; 853dc7e38acSHans Petter Selasky 854dc7e38acSHans Petter Selasky enum { 855dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_NIC_RCV = 0, 856dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_EGRESS_ACL = 2, 857dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_INGRESS_ACL = 3, 858dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_ESWITCH = 4, 859cb4e4a6eSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_SNIFFER_RX = 5, 860cb4e4a6eSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_SNIFFER_TX = 6, 8615a93b4cdSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_NIC_RX_RDMA = 7, 862dc7e38acSHans Petter Selasky }; 863dc7e38acSHans Petter Selasky 864dc7e38acSHans Petter Selasky enum { 865dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_NONE = 0, 866dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_IF_NO_VLAN = 1, 867dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_OVERWRITE = 2 868dc7e38acSHans Petter Selasky }; 869dc7e38acSHans Petter Selasky 870dc7e38acSHans Petter Selasky enum { 871dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_SVLAN_STRIP = 1 << 0, 872dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_CVLAN_STRIP = 1 << 1, 873dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_SVLAN_INSERT = 1 << 2, 874dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_CVLAN_INSERT = 1 << 3 875dc7e38acSHans Petter Selasky }; 876dc7e38acSHans Petter Selasky 87798a998d5SHans Petter Selasky enum { 87898a998d5SHans Petter Selasky MLX5_UC_ADDR_CHANGE = (1 << 0), 87998a998d5SHans Petter Selasky MLX5_MC_ADDR_CHANGE = (1 << 1), 88098a998d5SHans Petter Selasky MLX5_VLAN_CHANGE = (1 << 2), 88198a998d5SHans Petter Selasky MLX5_PROMISC_CHANGE = (1 << 3), 88298a998d5SHans Petter Selasky MLX5_MTU_CHANGE = (1 << 4), 88398a998d5SHans Petter Selasky }; 88498a998d5SHans Petter Selasky 88598a998d5SHans Petter Selasky enum mlx5_list_type { 88698a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_UC = 0x0, 88798a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_MC = 0x1, 88898a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_VLAN = 0x2, 88998a998d5SHans Petter Selasky }; 89098a998d5SHans Petter Selasky 89198a998d5SHans Petter Selasky enum { 89298a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_DOWN = 0x0, 89398a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_UP = 0x1, 89498a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_AUTO = 0x2, 89598a998d5SHans Petter Selasky }; 89690cc1c77SHans Petter Selasky 897dc7e38acSHans Petter Selasky /* MLX5 DEV CAPs */ 898dc7e38acSHans Petter Selasky 899dc7e38acSHans Petter Selasky /* TODO: EAT.ME */ 900dc7e38acSHans Petter Selasky enum mlx5_cap_mode { 901dc7e38acSHans Petter Selasky HCA_CAP_OPMOD_GET_MAX = 0, 902dc7e38acSHans Petter Selasky HCA_CAP_OPMOD_GET_CUR = 1, 903dc7e38acSHans Petter Selasky }; 904dc7e38acSHans Petter Selasky 905dc7e38acSHans Petter Selasky enum mlx5_cap_type { 906dc7e38acSHans Petter Selasky MLX5_CAP_GENERAL = 0, 907dc7e38acSHans Petter Selasky MLX5_CAP_ETHERNET_OFFLOADS, 908dc7e38acSHans Petter Selasky MLX5_CAP_ODP, 909dc7e38acSHans Petter Selasky MLX5_CAP_ATOMIC, 910dc7e38acSHans Petter Selasky MLX5_CAP_ROCE, 911dc7e38acSHans Petter Selasky MLX5_CAP_IPOIB_OFFLOADS, 912dc7e38acSHans Petter Selasky MLX5_CAP_EOIB_OFFLOADS, 913dc7e38acSHans Petter Selasky MLX5_CAP_FLOW_TABLE, 914dc7e38acSHans Petter Selasky MLX5_CAP_ESWITCH_FLOW_TABLE, 915dc7e38acSHans Petter Selasky MLX5_CAP_ESWITCH, 916cb4e4a6eSHans Petter Selasky MLX5_CAP_SNAPSHOT, 917cb4e4a6eSHans Petter Selasky MLX5_CAP_VECTOR_CALC, 918cb4e4a6eSHans Petter Selasky MLX5_CAP_QOS, 919cb4e4a6eSHans Petter Selasky MLX5_CAP_DEBUG, 920dc7e38acSHans Petter Selasky /* NUM OF CAP Types */ 921dc7e38acSHans Petter Selasky MLX5_CAP_NUM 922dc7e38acSHans Petter Selasky }; 923dc7e38acSHans Petter Selasky 924ed0cee0bSHans Petter Selasky enum mlx5_qcam_reg_groups { 925ed0cee0bSHans Petter Selasky MLX5_QCAM_REGS_FIRST_128 = 0x0, 926ed0cee0bSHans Petter Selasky }; 927ed0cee0bSHans Petter Selasky 928ed0cee0bSHans Petter Selasky enum mlx5_qcam_feature_groups { 929ed0cee0bSHans Petter Selasky MLX5_QCAM_FEATURE_ENHANCED_FEATURES = 0x0, 930ed0cee0bSHans Petter Selasky }; 931ed0cee0bSHans Petter Selasky 932ae73b041SHans Petter Selasky enum mlx5_pcam_reg_groups { 933ae73b041SHans Petter Selasky MLX5_PCAM_REGS_5000_TO_507F = 0x0, 934ae73b041SHans Petter Selasky }; 935ae73b041SHans Petter Selasky 936ae73b041SHans Petter Selasky enum mlx5_pcam_feature_groups { 937ae73b041SHans Petter Selasky MLX5_PCAM_FEATURE_ENHANCED_FEATURES = 0x0, 938ae73b041SHans Petter Selasky }; 939ae73b041SHans Petter Selasky 940ae73b041SHans Petter Selasky enum mlx5_mcam_reg_groups { 941ae73b041SHans Petter Selasky MLX5_MCAM_REGS_FIRST_128 = 0x0, 942ae73b041SHans Petter Selasky }; 943ae73b041SHans Petter Selasky 944ae73b041SHans Petter Selasky enum mlx5_mcam_feature_groups { 945ae73b041SHans Petter Selasky MLX5_MCAM_FEATURE_ENHANCED_FEATURES = 0x0, 946ae73b041SHans Petter Selasky }; 947ae73b041SHans Petter Selasky 948dc7e38acSHans Petter Selasky /* GET Dev Caps macros */ 949dc7e38acSHans Petter Selasky #define MLX5_CAP_GEN(mdev, cap) \ 950dc7e38acSHans Petter Selasky MLX5_GET(cmd_hca_cap, mdev->hca_caps_cur[MLX5_CAP_GENERAL], cap) 951dc7e38acSHans Petter Selasky 952dc7e38acSHans Petter Selasky #define MLX5_CAP_GEN_MAX(mdev, cap) \ 953dc7e38acSHans Petter Selasky MLX5_GET(cmd_hca_cap, mdev->hca_caps_max[MLX5_CAP_GENERAL], cap) 954dc7e38acSHans Petter Selasky 955dc7e38acSHans Petter Selasky #define MLX5_CAP_ETH(mdev, cap) \ 956dc7e38acSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 957dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ETHERNET_OFFLOADS], cap) 958dc7e38acSHans Petter Selasky 959dc7e38acSHans Petter Selasky #define MLX5_CAP_ETH_MAX(mdev, cap) \ 960dc7e38acSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 961dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ETHERNET_OFFLOADS], cap) 962dc7e38acSHans Petter Selasky 963dc7e38acSHans Petter Selasky #define MLX5_CAP_ROCE(mdev, cap) \ 964dc7e38acSHans Petter Selasky MLX5_GET(roce_cap, mdev->hca_caps_cur[MLX5_CAP_ROCE], cap) 965dc7e38acSHans Petter Selasky 966dc7e38acSHans Petter Selasky #define MLX5_CAP_ROCE_MAX(mdev, cap) \ 967dc7e38acSHans Petter Selasky MLX5_GET(roce_cap, mdev->hca_caps_max[MLX5_CAP_ROCE], cap) 968dc7e38acSHans Petter Selasky 969dc7e38acSHans Petter Selasky #define MLX5_CAP_ATOMIC(mdev, cap) \ 970dc7e38acSHans Petter Selasky MLX5_GET(atomic_caps, mdev->hca_caps_cur[MLX5_CAP_ATOMIC], cap) 971dc7e38acSHans Petter Selasky 972dc7e38acSHans Petter Selasky #define MLX5_CAP_ATOMIC_MAX(mdev, cap) \ 973dc7e38acSHans Petter Selasky MLX5_GET(atomic_caps, mdev->hca_caps_max[MLX5_CAP_ATOMIC], cap) 974dc7e38acSHans Petter Selasky 975dc7e38acSHans Petter Selasky #define MLX5_CAP_FLOWTABLE(mdev, cap) \ 976dc7e38acSHans Petter Selasky MLX5_GET(flow_table_nic_cap, mdev->hca_caps_cur[MLX5_CAP_FLOW_TABLE], cap) 977dc7e38acSHans Petter Selasky 978dc7e38acSHans Petter Selasky #define MLX5_CAP_FLOWTABLE_MAX(mdev, cap) \ 979dc7e38acSHans Petter Selasky MLX5_GET(flow_table_nic_cap, mdev->hca_caps_max[MLX5_CAP_FLOW_TABLE], cap) 980dc7e38acSHans Petter Selasky 981dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE(mdev, cap) \ 982dc7e38acSHans Petter Selasky MLX5_GET(flow_table_eswitch_cap, \ 983dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ESWITCH_FLOW_TABLE], cap) 984dc7e38acSHans Petter Selasky 985dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, cap) \ 986dc7e38acSHans Petter Selasky MLX5_GET(flow_table_eswitch_cap, \ 987dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ESWITCH_FLOW_TABLE], cap) 988dc7e38acSHans Petter Selasky 989cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_FDB(mdev, cap) \ 990cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_nic_esw_fdb.cap) 99198a998d5SHans Petter Selasky 992cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_FDB_MAX(mdev, cap) \ 993cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_nic_esw_fdb.cap) 99498a998d5SHans Petter Selasky 995cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_EGRESS_ACL(mdev, cap) \ 996cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_egress.cap) 99798a998d5SHans Petter Selasky 998cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_EGRESS_ACL_MAX(mdev, cap) \ 999cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_egress.cap) 1000cb4e4a6eSHans Petter Selasky 1001cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_INGRESS_ACL(mdev, cap) \ 1002cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_ingress.cap) 1003cb4e4a6eSHans Petter Selasky 1004cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_INGRESS_ACL_MAX(mdev, cap) \ 1005cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_ingress.cap) 100698a998d5SHans Petter Selasky 1007dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW(mdev, cap) \ 1008dc7e38acSHans Petter Selasky MLX5_GET(e_switch_cap, \ 1009dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ESWITCH], cap) 1010dc7e38acSHans Petter Selasky 1011dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_MAX(mdev, cap) \ 1012dc7e38acSHans Petter Selasky MLX5_GET(e_switch_cap, \ 1013dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ESWITCH], cap) 1014dc7e38acSHans Petter Selasky 1015dc7e38acSHans Petter Selasky #define MLX5_CAP_ODP(mdev, cap)\ 1016dc7e38acSHans Petter Selasky MLX5_GET(odp_cap, mdev->hca_caps_cur[MLX5_CAP_ODP], cap) 1017dc7e38acSHans Petter Selasky 1018dc7e38acSHans Petter Selasky #define MLX5_CAP_ODP_MAX(mdev, cap)\ 1019dc7e38acSHans Petter Selasky MLX5_GET(odp_cap, mdev->hca_caps_max[MLX5_CAP_ODP], cap) 1020dc7e38acSHans Petter Selasky 1021cb4e4a6eSHans Petter Selasky #define MLX5_CAP_SNAPSHOT(mdev, cap) \ 1022cb4e4a6eSHans Petter Selasky MLX5_GET(snapshot_cap, \ 1023cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_SNAPSHOT], cap) 1024cb4e4a6eSHans Petter Selasky 1025cb4e4a6eSHans Petter Selasky #define MLX5_CAP_SNAPSHOT_MAX(mdev, cap) \ 1026cb4e4a6eSHans Petter Selasky MLX5_GET(snapshot_cap, \ 1027cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_SNAPSHOT], cap) 1028cb4e4a6eSHans Petter Selasky 1029cb4e4a6eSHans Petter Selasky #define MLX5_CAP_EOIB_OFFLOADS(mdev, cap) \ 1030cb4e4a6eSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1031cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_EOIB_OFFLOADS], cap) 1032cb4e4a6eSHans Petter Selasky 1033cb4e4a6eSHans Petter Selasky #define MLX5_CAP_EOIB_OFFLOADS_MAX(mdev, cap) \ 1034cb4e4a6eSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1035cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_EOIB_OFFLOADS], cap) 1036cb4e4a6eSHans Petter Selasky 1037cb4e4a6eSHans Petter Selasky #define MLX5_CAP_DEBUG(mdev, cap) \ 1038cb4e4a6eSHans Petter Selasky MLX5_GET(debug_cap, \ 1039cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_DEBUG], cap) 1040cb4e4a6eSHans Petter Selasky 1041cb4e4a6eSHans Petter Selasky #define MLX5_CAP_DEBUG_MAX(mdev, cap) \ 1042cb4e4a6eSHans Petter Selasky MLX5_GET(debug_cap, \ 1043cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_DEBUG], cap) 1044cb4e4a6eSHans Petter Selasky 1045cb4e4a6eSHans Petter Selasky #define MLX5_CAP_QOS(mdev, cap) \ 1046cb4e4a6eSHans Petter Selasky MLX5_GET(qos_cap,\ 1047cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_QOS], cap) 1048cb4e4a6eSHans Petter Selasky 1049cb4e4a6eSHans Petter Selasky #define MLX5_CAP_QOS_MAX(mdev, cap) \ 1050cb4e4a6eSHans Petter Selasky MLX5_GET(qos_cap,\ 1051cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_QOS], cap) 1052cb4e4a6eSHans Petter Selasky 10535a8145f6SHans Petter Selasky #define MLX5_CAP_PCAM_FEATURE(mdev, fld) \ 10545a8145f6SHans Petter Selasky MLX5_GET(pcam_reg, (mdev)->caps.pcam, feature_cap_mask.enhanced_features.fld) 10555a8145f6SHans Petter Selasky 10565a8145f6SHans Petter Selasky #define MLX5_CAP_MCAM_FEATURE(mdev, fld) \ 10575a8145f6SHans Petter Selasky MLX5_GET(mcam_reg, (mdev)->caps.mcam, mng_feature_cap_mask.enhanced_features.fld) 10585a8145f6SHans Petter Selasky 10599e3c0999SHans Petter Selasky #define MLX5_CAP_MCAM_REG(mdev, reg) \ 10609e3c0999SHans Petter Selasky MLX5_GET(mcam_reg, (mdev)->caps.mcam, mng_access_reg_cap_mask.access_regs.reg) 10619e3c0999SHans Petter Selasky 1062ed0cee0bSHans Petter Selasky #define MLX5_CAP_QCAM_REG(mdev, fld) \ 1063ed0cee0bSHans Petter Selasky MLX5_GET(qcam_reg, (mdev)->caps.qcam, qos_access_reg_cap_mask.reg_cap.fld) 1064ed0cee0bSHans Petter Selasky 1065ed0cee0bSHans Petter Selasky #define MLX5_CAP_QCAM_FEATURE(mdev, fld) \ 1066ed0cee0bSHans Petter Selasky MLX5_GET(qcam_reg, (mdev)->caps.qcam, qos_feature_cap_mask.feature_cap.fld) 1067ed0cee0bSHans Petter Selasky 1068e9dcd831SSlava Shwartsman #define MLX5_CAP_FPGA(mdev, cap) \ 1069e9dcd831SSlava Shwartsman MLX5_GET(fpga_cap, (mdev)->caps.fpga, cap) 1070e9dcd831SSlava Shwartsman 1071e9dcd831SSlava Shwartsman #define MLX5_CAP64_FPGA(mdev, cap) \ 1072e9dcd831SSlava Shwartsman MLX5_GET64(fpga_cap, (mdev)->caps.fpga, cap) 1073e9dcd831SSlava Shwartsman 1074dc7e38acSHans Petter Selasky enum { 1075dc7e38acSHans Petter Selasky MLX5_CMD_STAT_OK = 0x0, 1076dc7e38acSHans Petter Selasky MLX5_CMD_STAT_INT_ERR = 0x1, 1077dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_OP_ERR = 0x2, 1078dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_PARAM_ERR = 0x3, 1079dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_SYS_STATE_ERR = 0x4, 1080dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_RES_ERR = 0x5, 1081dc7e38acSHans Petter Selasky MLX5_CMD_STAT_RES_BUSY = 0x6, 1082dc7e38acSHans Petter Selasky MLX5_CMD_STAT_LIM_ERR = 0x8, 1083dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_RES_STATE_ERR = 0x9, 1084dc7e38acSHans Petter Selasky MLX5_CMD_STAT_IX_ERR = 0xa, 1085dc7e38acSHans Petter Selasky MLX5_CMD_STAT_NO_RES_ERR = 0xf, 1086dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_INP_LEN_ERR = 0x50, 1087dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_OUTP_LEN_ERR = 0x51, 1088dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_QP_STATE_ERR = 0x10, 1089dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_PKT_ERR = 0x30, 1090dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR = 0x40, 1091dc7e38acSHans Petter Selasky }; 1092dc7e38acSHans Petter Selasky 1093dc7e38acSHans Petter Selasky enum { 1094dc7e38acSHans Petter Selasky MLX5_IEEE_802_3_COUNTERS_GROUP = 0x0, 1095dc7e38acSHans Petter Selasky MLX5_RFC_2863_COUNTERS_GROUP = 0x1, 1096dc7e38acSHans Petter Selasky MLX5_RFC_2819_COUNTERS_GROUP = 0x2, 1097dc7e38acSHans Petter Selasky MLX5_RFC_3635_COUNTERS_GROUP = 0x3, 1098dc7e38acSHans Petter Selasky MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP = 0x5, 1099cb022443SHans Petter Selasky MLX5_ETHERNET_DISCARD_COUNTERS_GROUP = 0x6, 1100dc7e38acSHans Petter Selasky MLX5_PER_PRIORITY_COUNTERS_GROUP = 0x10, 1101dc7e38acSHans Petter Selasky MLX5_PER_TRAFFIC_CLASS_COUNTERS_GROUP = 0x11, 1102dc7e38acSHans Petter Selasky MLX5_PHYSICAL_LAYER_COUNTERS_GROUP = 0x12, 11034b109912SHans Petter Selasky MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP = 0x16, 1104cb022443SHans Petter Selasky MLX5_INFINIBAND_PORT_COUNTERS_GROUP = 0x20, 1105dc7e38acSHans Petter Selasky }; 1106dc7e38acSHans Petter Selasky 1107dc7e38acSHans Petter Selasky enum { 1108cb4e4a6eSHans Petter Selasky MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP = 0x0, 1109cb4e4a6eSHans Petter Selasky MLX5_PCIE_LANE_COUNTERS_GROUP = 0x1, 1110cb4e4a6eSHans Petter Selasky MLX5_PCIE_TIMERS_AND_STATES_COUNTERS_GROUP = 0x2, 1111cb4e4a6eSHans Petter Selasky }; 1112cb4e4a6eSHans Petter Selasky 1113cb4e4a6eSHans Petter Selasky enum { 1114cb4e4a6eSHans Petter Selasky MLX5_NUM_UUARS_PER_PAGE = MLX5_NON_FP_BF_REGS_PER_PAGE, 1115cb4e4a6eSHans Petter Selasky MLX5_DEF_TOT_UUARS = 8 * MLX5_NUM_UUARS_PER_PAGE, 1116cb4e4a6eSHans Petter Selasky }; 1117cb4e4a6eSHans Petter Selasky 1118cb4e4a6eSHans Petter Selasky enum { 1119cb4e4a6eSHans Petter Selasky NUM_DRIVER_UARS = 4, 1120cb4e4a6eSHans Petter Selasky NUM_LOW_LAT_UUARS = 4, 1121cb4e4a6eSHans Petter Selasky }; 1122cb4e4a6eSHans Petter Selasky 1123cb4e4a6eSHans Petter Selasky enum { 1124dc7e38acSHans Petter Selasky MLX5_CAP_PORT_TYPE_IB = 0x0, 1125dc7e38acSHans Petter Selasky MLX5_CAP_PORT_TYPE_ETH = 0x1, 1126dc7e38acSHans Petter Selasky }; 1127dc7e38acSHans Petter Selasky 1128dc7e38acSHans Petter Selasky enum { 1129dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_L2 = 0x0, 1130dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_VPORT_CONFIG = 0x1, 1131dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_NOT_REQUIRED = 0x2 1132dc7e38acSHans Petter Selasky }; 1133dc7e38acSHans Petter Selasky 113405399002SHans Petter Selasky enum mlx5_inline_modes { 113505399002SHans Petter Selasky MLX5_INLINE_MODE_NONE, 113605399002SHans Petter Selasky MLX5_INLINE_MODE_L2, 113705399002SHans Petter Selasky MLX5_INLINE_MODE_IP, 113805399002SHans Petter Selasky MLX5_INLINE_MODE_TCP_UDP, 113905399002SHans Petter Selasky }; 114005399002SHans Petter Selasky 1141dc7e38acSHans Petter Selasky enum { 1142dc7e38acSHans Petter Selasky MLX5_QUERY_VPORT_STATE_OUT_STATE_FOLLOW = 0x2, 1143dc7e38acSHans Petter Selasky }; 1144dc7e38acSHans Petter Selasky 1145dc7e38acSHans Petter Selasky static inline u16 mlx5_to_sw_pkey_sz(int pkey_sz) 1146dc7e38acSHans Petter Selasky { 1147dc7e38acSHans Petter Selasky if (pkey_sz > MLX5_MAX_LOG_PKEY_TABLE) 1148dc7e38acSHans Petter Selasky return 0; 1149dc7e38acSHans Petter Selasky return MLX5_MIN_PKEY_TABLE_SIZE << pkey_sz; 1150dc7e38acSHans Petter Selasky } 1151dc7e38acSHans Petter Selasky 1152dc7e38acSHans Petter Selasky struct mlx5_ifc_mcia_reg_bits { 1153dc7e38acSHans Petter Selasky u8 l[0x1]; 1154dc7e38acSHans Petter Selasky u8 reserved_0[0x7]; 1155dc7e38acSHans Petter Selasky u8 module[0x8]; 1156dc7e38acSHans Petter Selasky u8 reserved_1[0x8]; 1157dc7e38acSHans Petter Selasky u8 status[0x8]; 1158dc7e38acSHans Petter Selasky 1159dc7e38acSHans Petter Selasky u8 i2c_device_address[0x8]; 1160dc7e38acSHans Petter Selasky u8 page_number[0x8]; 1161dc7e38acSHans Petter Selasky u8 device_address[0x10]; 1162dc7e38acSHans Petter Selasky 1163dc7e38acSHans Petter Selasky u8 reserved_2[0x10]; 1164dc7e38acSHans Petter Selasky u8 size[0x10]; 1165dc7e38acSHans Petter Selasky 1166dc7e38acSHans Petter Selasky u8 reserved_3[0x20]; 1167dc7e38acSHans Petter Selasky 1168dc7e38acSHans Petter Selasky u8 dword_0[0x20]; 1169dc7e38acSHans Petter Selasky u8 dword_1[0x20]; 1170dc7e38acSHans Petter Selasky u8 dword_2[0x20]; 1171dc7e38acSHans Petter Selasky u8 dword_3[0x20]; 1172dc7e38acSHans Petter Selasky u8 dword_4[0x20]; 1173dc7e38acSHans Petter Selasky u8 dword_5[0x20]; 1174dc7e38acSHans Petter Selasky u8 dword_6[0x20]; 1175dc7e38acSHans Petter Selasky u8 dword_7[0x20]; 1176dc7e38acSHans Petter Selasky u8 dword_8[0x20]; 1177dc7e38acSHans Petter Selasky u8 dword_9[0x20]; 1178dc7e38acSHans Petter Selasky u8 dword_10[0x20]; 1179dc7e38acSHans Petter Selasky u8 dword_11[0x20]; 1180dc7e38acSHans Petter Selasky }; 1181dc7e38acSHans Petter Selasky 1182dc7e38acSHans Petter Selasky #define MLX5_CMD_OP_QUERY_EEPROM 0x93c 118390cc1c77SHans Petter Selasky 118490cc1c77SHans Petter Selasky struct mlx5_mini_cqe8 { 118590cc1c77SHans Petter Selasky union { 1186adea303cSHans Petter Selasky __be32 rx_hash_result; 1187adea303cSHans Petter Selasky __be16 checksum; 1188adea303cSHans Petter Selasky __be16 rsvd; 118990cc1c77SHans Petter Selasky struct { 1190adea303cSHans Petter Selasky __be16 wqe_counter; 119190cc1c77SHans Petter Selasky u8 s_wqe_opcode; 119290cc1c77SHans Petter Selasky u8 reserved; 119390cc1c77SHans Petter Selasky } s_wqe_info; 119490cc1c77SHans Petter Selasky }; 1195adea303cSHans Petter Selasky __be32 byte_cnt; 119690cc1c77SHans Petter Selasky }; 119790cc1c77SHans Petter Selasky 119890cc1c77SHans Petter Selasky enum { 119990cc1c77SHans Petter Selasky MLX5_NO_INLINE_DATA, 120090cc1c77SHans Petter Selasky MLX5_INLINE_DATA32_SEG, 120190cc1c77SHans Petter Selasky MLX5_INLINE_DATA64_SEG, 120290cc1c77SHans Petter Selasky MLX5_COMPRESSED, 120390cc1c77SHans Petter Selasky }; 120490cc1c77SHans Petter Selasky 120590cc1c77SHans Petter Selasky enum mlx5_exp_cqe_zip_recv_type { 120690cc1c77SHans Petter Selasky MLX5_CQE_FORMAT_HASH, 120790cc1c77SHans Petter Selasky MLX5_CQE_FORMAT_CSUM, 120890cc1c77SHans Petter Selasky }; 120990cc1c77SHans Petter Selasky 121090cc1c77SHans Petter Selasky #define MLX5E_CQE_FORMAT_MASK 0xc 121190cc1c77SHans Petter Selasky static inline int mlx5_get_cqe_format(const struct mlx5_cqe64 *cqe) 121290cc1c77SHans Petter Selasky { 121390cc1c77SHans Petter Selasky return (cqe->op_own & MLX5E_CQE_FORMAT_MASK) >> 2; 121490cc1c77SHans Petter Selasky } 121590cc1c77SHans Petter Selasky 12166c7057f7SHans Petter Selasky enum { 12176c7057f7SHans Petter Selasky MLX5_GEN_EVENT_SUBTYPE_DELAY_DROP_TIMEOUT = 0x1, 1218*adb6fd50SHans Petter Selasky MLX5_GEN_EVENT_SUBTYPE_PCI_POWER_CHANGE_EVENT = 0x5, 12196c7057f7SHans Petter Selasky }; 12206c7057f7SHans Petter Selasky 1221cb4e4a6eSHans Petter Selasky /* 8 regular priorities + 1 for multicast */ 1222cb4e4a6eSHans Petter Selasky #define MLX5_NUM_BYPASS_FTS 9 1223cb4e4a6eSHans Petter Selasky 1224dc7e38acSHans Petter Selasky #endif /* MLX5_DEVICE_H */ 1225