1dc7e38acSHans Petter Selasky /*- 21c807f67SHans Petter Selasky * Copyright (c) 2013-2017, Mellanox Technologies, Ltd. All rights reserved. 3dc7e38acSHans Petter Selasky * 4dc7e38acSHans Petter Selasky * Redistribution and use in source and binary forms, with or without 5dc7e38acSHans Petter Selasky * modification, are permitted provided that the following conditions 6dc7e38acSHans Petter Selasky * are met: 7dc7e38acSHans Petter Selasky * 1. Redistributions of source code must retain the above copyright 8dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer. 9dc7e38acSHans Petter Selasky * 2. Redistributions in binary form must reproduce the above copyright 10dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer in the 11dc7e38acSHans Petter Selasky * documentation and/or other materials provided with the distribution. 12dc7e38acSHans Petter Selasky * 13dc7e38acSHans Petter Selasky * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND 14dc7e38acSHans Petter Selasky * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 15dc7e38acSHans Petter Selasky * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 16dc7e38acSHans Petter Selasky * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 17dc7e38acSHans Petter Selasky * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 18dc7e38acSHans Petter Selasky * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 19dc7e38acSHans Petter Selasky * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 20dc7e38acSHans Petter Selasky * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 21dc7e38acSHans Petter Selasky * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 22dc7e38acSHans Petter Selasky * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 23dc7e38acSHans Petter Selasky * SUCH DAMAGE. 24dc7e38acSHans Petter Selasky * 25dc7e38acSHans Petter Selasky * $FreeBSD$ 26dc7e38acSHans Petter Selasky */ 27dc7e38acSHans Petter Selasky 28dc7e38acSHans Petter Selasky #ifndef MLX5_DEVICE_H 29dc7e38acSHans Petter Selasky #define MLX5_DEVICE_H 30dc7e38acSHans Petter Selasky 31dc7e38acSHans Petter Selasky #include <linux/types.h> 32dc7e38acSHans Petter Selasky #include <rdma/ib_verbs.h> 33dc7e38acSHans Petter Selasky #include <dev/mlx5/mlx5_ifc.h> 34dc7e38acSHans Petter Selasky 35dc7e38acSHans Petter Selasky #define FW_INIT_TIMEOUT_MILI 2000 36dc7e38acSHans Petter Selasky #define FW_INIT_WAIT_MS 2 37dc7e38acSHans Petter Selasky 38dc7e38acSHans Petter Selasky #if defined(__LITTLE_ENDIAN) 39dc7e38acSHans Petter Selasky #define MLX5_SET_HOST_ENDIANNESS 0 40dc7e38acSHans Petter Selasky #elif defined(__BIG_ENDIAN) 41dc7e38acSHans Petter Selasky #define MLX5_SET_HOST_ENDIANNESS 0x80 42dc7e38acSHans Petter Selasky #else 43dc7e38acSHans Petter Selasky #error Host endianness not defined 44dc7e38acSHans Petter Selasky #endif 45dc7e38acSHans Petter Selasky 46dc7e38acSHans Petter Selasky /* helper macros */ 47dc7e38acSHans Petter Selasky #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0) 48dc7e38acSHans Petter Selasky #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld) 49dc7e38acSHans Petter Selasky #define __mlx5_bit_off(typ, fld) __offsetof(struct mlx5_ifc_##typ##_bits, fld) 50dc7e38acSHans Petter Selasky #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32) 51dc7e38acSHans Petter Selasky #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64) 52dc7e38acSHans Petter Selasky #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0x1f)) 53dc7e38acSHans Petter Selasky #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1)) 54dc7e38acSHans Petter Selasky #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << __mlx5_dw_bit_off(typ, fld)) 55dc7e38acSHans Petter Selasky #define __mlx5_st_sz_bits(typ) sizeof(struct mlx5_ifc_##typ##_bits) 56dc7e38acSHans Petter Selasky 57dc7e38acSHans Petter Selasky #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8) 58dc7e38acSHans Petter Selasky #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8) 59dc7e38acSHans Petter Selasky #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32) 60cb4e4a6eSHans Petter Selasky #define MLX5_ST_SZ_QW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 64) 61dc7e38acSHans Petter Selasky #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8) 62dc7e38acSHans Petter Selasky #define MLX5_UN_SZ_DW(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 32) 63dc7e38acSHans Petter Selasky #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8) 64dc7e38acSHans Petter Selasky #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld)) 65dc7e38acSHans Petter Selasky 66dc7e38acSHans Petter Selasky /* insert a value to a struct */ 67dc7e38acSHans Petter Selasky #define MLX5_SET(typ, p, fld, v) do { \ 68dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 69dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 70dc7e38acSHans Petter Selasky *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 71dc7e38acSHans Petter Selasky cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 72dc7e38acSHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | (((v) & __mlx5_mask(typ, fld)) \ 73dc7e38acSHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 74dc7e38acSHans Petter Selasky } while (0) 75dc7e38acSHans Petter Selasky 76dc7e38acSHans Petter Selasky #define MLX5_SET_TO_ONES(typ, p, fld) do { \ 77dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 78dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 79dc7e38acSHans Petter Selasky *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 80dc7e38acSHans Petter Selasky cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 81dc7e38acSHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | ((__mlx5_mask(typ, fld)) \ 82dc7e38acSHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 83dc7e38acSHans Petter Selasky } while (0) 84dc7e38acSHans Petter Selasky 85dc7e38acSHans Petter Selasky #define MLX5_GET(typ, p, fld) ((be32_to_cpu(*((__be32 *)(p) +\ 86dc7e38acSHans Petter Selasky __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \ 87dc7e38acSHans Petter Selasky __mlx5_mask(typ, fld)) 88dc7e38acSHans Petter Selasky 89dc7e38acSHans Petter Selasky #define MLX5_GET_PR(typ, p, fld) ({ \ 90dc7e38acSHans Petter Selasky u32 ___t = MLX5_GET(typ, p, fld); \ 91dc7e38acSHans Petter Selasky pr_debug(#fld " = 0x%x\n", ___t); \ 92dc7e38acSHans Petter Selasky ___t; \ 93dc7e38acSHans Petter Selasky }) 94dc7e38acSHans Petter Selasky 95*788333d9SHans Petter Selasky #define __MLX5_SET64(typ, p, fld, v) do { \ 96dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) != 64); \ 97dc7e38acSHans Petter Selasky *((__be64 *)(p) + __mlx5_64_off(typ, fld)) = cpu_to_be64(v); \ 98dc7e38acSHans Petter Selasky } while (0) 99dc7e38acSHans Petter Selasky 100*788333d9SHans Petter Selasky #define MLX5_SET64(typ, p, fld, v) do { \ 101*788333d9SHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \ 102*788333d9SHans Petter Selasky __MLX5_SET64(typ, p, fld, v); \ 103*788333d9SHans Petter Selasky } while (0) 104*788333d9SHans Petter Selasky 105*788333d9SHans Petter Selasky #define MLX5_ARRAY_SET64(typ, p, fld, idx, v) do { \ 106*788333d9SHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \ 107*788333d9SHans Petter Selasky __MLX5_SET64(typ, p, fld[idx], v); \ 108*788333d9SHans Petter Selasky } while (0) 109*788333d9SHans Petter Selasky 110dc7e38acSHans Petter Selasky #define MLX5_GET64(typ, p, fld) be64_to_cpu(*((__be64 *)(p) + __mlx5_64_off(typ, fld))) 111dc7e38acSHans Petter Selasky 1124b109912SHans Petter Selasky #define MLX5_GET64_BE(typ, p, fld) (*((__be64 *)(p) +\ 1134b109912SHans Petter Selasky __mlx5_64_off(typ, fld))) 1144b109912SHans Petter Selasky 1154b109912SHans Petter Selasky #define MLX5_GET_BE(type_t, typ, p, fld) ({ \ 1164b109912SHans Petter Selasky type_t tmp; \ 1174b109912SHans Petter Selasky switch (sizeof(tmp)) { \ 1184b109912SHans Petter Selasky case sizeof(u8): \ 1194b109912SHans Petter Selasky tmp = (__force type_t)MLX5_GET(typ, p, fld); \ 1204b109912SHans Petter Selasky break; \ 1214b109912SHans Petter Selasky case sizeof(u16): \ 1224b109912SHans Petter Selasky tmp = (__force type_t)cpu_to_be16(MLX5_GET(typ, p, fld)); \ 1234b109912SHans Petter Selasky break; \ 1244b109912SHans Petter Selasky case sizeof(u32): \ 1254b109912SHans Petter Selasky tmp = (__force type_t)cpu_to_be32(MLX5_GET(typ, p, fld)); \ 1264b109912SHans Petter Selasky break; \ 1274b109912SHans Petter Selasky case sizeof(u64): \ 1284b109912SHans Petter Selasky tmp = (__force type_t)MLX5_GET64_BE(typ, p, fld); \ 1294b109912SHans Petter Selasky break; \ 1304b109912SHans Petter Selasky } \ 1314b109912SHans Petter Selasky tmp; \ 1324b109912SHans Petter Selasky }) 1334b109912SHans Petter Selasky 1344b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_REGULAR_PRIOS 8 1354b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS 8 1364b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_MULTICAST_PRIOS 1 1374b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_PRIOS (MLX5_BY_PASS_NUM_REGULAR_PRIOS +\ 1384b109912SHans Petter Selasky MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS +\ 1394b109912SHans Petter Selasky MLX5_BY_PASS_NUM_MULTICAST_PRIOS) 1404b109912SHans Petter Selasky 141dc7e38acSHans Petter Selasky enum { 142dc7e38acSHans Petter Selasky MLX5_MAX_COMMANDS = 32, 143dc7e38acSHans Petter Selasky MLX5_CMD_DATA_BLOCK_SIZE = 512, 1441c807f67SHans Petter Selasky MLX5_CMD_MBOX_SIZE = 1024, 145dc7e38acSHans Petter Selasky MLX5_PCI_CMD_XPORT = 7, 146dc7e38acSHans Petter Selasky MLX5_MKEY_BSF_OCTO_SIZE = 4, 147dc7e38acSHans Petter Selasky MLX5_MAX_PSVS = 4, 148dc7e38acSHans Petter Selasky }; 149dc7e38acSHans Petter Selasky 150dc7e38acSHans Petter Selasky enum { 151dc7e38acSHans Petter Selasky MLX5_EXTENDED_UD_AV = 0x80000000, 152dc7e38acSHans Petter Selasky }; 153dc7e38acSHans Petter Selasky 154dc7e38acSHans Petter Selasky enum { 155cb4e4a6eSHans Petter Selasky MLX5_CQ_FLAGS_OI = 2, 156cb4e4a6eSHans Petter Selasky }; 157cb4e4a6eSHans Petter Selasky 158cb4e4a6eSHans Petter Selasky enum { 159dc7e38acSHans Petter Selasky MLX5_STAT_RATE_OFFSET = 5, 160dc7e38acSHans Petter Selasky }; 161dc7e38acSHans Petter Selasky 162dc7e38acSHans Petter Selasky enum { 163dc7e38acSHans Petter Selasky MLX5_INLINE_SEG = 0x80000000, 164dc7e38acSHans Petter Selasky }; 165dc7e38acSHans Petter Selasky 166dc7e38acSHans Petter Selasky enum { 167dc7e38acSHans Petter Selasky MLX5_HW_START_PADDING = MLX5_INLINE_SEG, 168dc7e38acSHans Petter Selasky }; 169dc7e38acSHans Petter Selasky 170dc7e38acSHans Petter Selasky enum { 171dc7e38acSHans Petter Selasky MLX5_MIN_PKEY_TABLE_SIZE = 128, 172dc7e38acSHans Petter Selasky MLX5_MAX_LOG_PKEY_TABLE = 5, 173dc7e38acSHans Petter Selasky }; 174dc7e38acSHans Petter Selasky 175dc7e38acSHans Petter Selasky enum { 17602ca39cfSEitan Adler MLX5_MKEY_INBOX_PG_ACCESS = 1U << 31 177cb4e4a6eSHans Petter Selasky }; 178cb4e4a6eSHans Petter Selasky 179cb4e4a6eSHans Petter Selasky enum { 180dc7e38acSHans Petter Selasky MLX5_PERM_LOCAL_READ = 1 << 2, 181dc7e38acSHans Petter Selasky MLX5_PERM_LOCAL_WRITE = 1 << 3, 182dc7e38acSHans Petter Selasky MLX5_PERM_REMOTE_READ = 1 << 4, 183dc7e38acSHans Petter Selasky MLX5_PERM_REMOTE_WRITE = 1 << 5, 184dc7e38acSHans Petter Selasky MLX5_PERM_ATOMIC = 1 << 6, 185dc7e38acSHans Petter Selasky MLX5_PERM_UMR_EN = 1 << 7, 186dc7e38acSHans Petter Selasky }; 187dc7e38acSHans Petter Selasky 188dc7e38acSHans Petter Selasky enum { 189dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_SMALL_FENCE = 1 << 0, 190dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_RELAXED_ORDERING = 1 << 2, 191dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_NO_SNOOP = 1 << 3, 192dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_TLP_PROCE_EN = 1 << 6, 193dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_TPH_MASK = 3 << 4, 194dc7e38acSHans Petter Selasky }; 195dc7e38acSHans Petter Selasky 196dc7e38acSHans Petter Selasky enum { 197dc7e38acSHans Petter Selasky MLX5_MKEY_REMOTE_INVAL = 1 << 24, 198dc7e38acSHans Petter Selasky MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29, 199dc7e38acSHans Petter Selasky MLX5_MKEY_BSF_EN = 1 << 30, 20002ca39cfSEitan Adler MLX5_MKEY_LEN64 = 1U << 31, 201dc7e38acSHans Petter Selasky }; 202dc7e38acSHans Petter Selasky 203dc7e38acSHans Petter Selasky enum { 204dc7e38acSHans Petter Selasky MLX5_EN_RD = (u64)1, 205dc7e38acSHans Petter Selasky MLX5_EN_WR = (u64)2 206dc7e38acSHans Petter Selasky }; 207dc7e38acSHans Petter Selasky 208dc7e38acSHans Petter Selasky enum { 209dc7e38acSHans Petter Selasky MLX5_BF_REGS_PER_PAGE = 4, 210dc7e38acSHans Petter Selasky MLX5_MAX_UAR_PAGES = 1 << 8, 211dc7e38acSHans Petter Selasky MLX5_NON_FP_BF_REGS_PER_PAGE = 2, 212dc7e38acSHans Petter Selasky MLX5_MAX_UUARS = MLX5_MAX_UAR_PAGES * MLX5_NON_FP_BF_REGS_PER_PAGE, 213dc7e38acSHans Petter Selasky }; 214dc7e38acSHans Petter Selasky 215dc7e38acSHans Petter Selasky enum { 216dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LEN = 1ull << 0, 217dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_PAGE_SIZE = 1ull << 1, 218dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_START_ADDR = 1ull << 6, 219dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_PD = 1ull << 7, 220dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_EN_RINVAL = 1ull << 8, 221dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_EN_SIGERR = 1ull << 9, 222dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_BSF_EN = 1ull << 12, 223dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_KEY = 1ull << 13, 224dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_QPN = 1ull << 14, 225dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LR = 1ull << 17, 226dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LW = 1ull << 18, 227dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_RR = 1ull << 19, 228dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_RW = 1ull << 20, 229dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_A = 1ull << 21, 230dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_SMALL_FENCE = 1ull << 23, 231dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_FREE = 1ull << 29, 232dc7e38acSHans Petter Selasky }; 233dc7e38acSHans Petter Selasky 234dc7e38acSHans Petter Selasky enum { 235cb4e4a6eSHans Petter Selasky MLX5_UMR_TRANSLATION_OFFSET_EN = (1 << 4), 236cb4e4a6eSHans Petter Selasky 237cb4e4a6eSHans Petter Selasky MLX5_UMR_CHECK_NOT_FREE = (1 << 5), 238cb4e4a6eSHans Petter Selasky MLX5_UMR_CHECK_FREE = (2 << 5), 239cb4e4a6eSHans Petter Selasky 240cb4e4a6eSHans Petter Selasky MLX5_UMR_INLINE = (1 << 7), 241cb4e4a6eSHans Petter Selasky }; 242cb4e4a6eSHans Petter Selasky 243cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_ALIGNMENT 0x40 244cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_MASK (MLX5_UMR_MTT_ALIGNMENT - 1) 245cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_MIN_CHUNK_SIZE MLX5_UMR_MTT_ALIGNMENT 246cb4e4a6eSHans Petter Selasky 247cb4e4a6eSHans Petter Selasky enum { 248cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_QP = 0, 249cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_RQ = 1, 250cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_SQ = 2, 251cb4e4a6eSHans Petter Selasky }; 252cb4e4a6eSHans Petter Selasky 253cb4e4a6eSHans Petter Selasky enum { 254dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_DOWN = 1, 255dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_ACTIVE = 4, 256dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED = 5, 257dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_LID = 6, 258dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_PKEY = 7, 259dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_GUID = 8, 260dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG = 9, 261dc7e38acSHans Petter Selasky }; 262dc7e38acSHans Petter Selasky 263dc7e38acSHans Petter Selasky enum { 264cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_ERROR_STATE_DCBX = 1, 265cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_REMOTE_CONFIG_CHANGE, 266cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_LOCAL_OPER_CHANGE, 267cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_REMOTE_CONFIG_APP_PRIORITY_CHANGE, 268cb4e4a6eSHans Petter Selasky MLX5_MAX_INLINE_RECEIVE_SIZE = 64 269cb4e4a6eSHans Petter Selasky }; 270cb4e4a6eSHans Petter Selasky 271cb4e4a6eSHans Petter Selasky enum { 272dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_XRC = 1LL << 3, 273dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8, 274dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9, 275dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_APM = 1LL << 17, 276dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_SCQE_BRK_MOD = 1LL << 21, 277dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BLOCK_MCAST = 1LL << 23, 278dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_CQ_MODER = 1LL << 29, 279dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_RESIZE_CQ = 1LL << 30, 280cb4e4a6eSHans Petter Selasky MLX5_DEV_CAP_FLAG_ATOMIC = 1LL << 33, 281dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_ROCE = 1LL << 34, 282dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_DCT = 1LL << 37, 283dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_SIG_HAND_OVER = 1LL << 40, 284dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_CMDIF_CSUM = 3LL << 46, 285cb4e4a6eSHans Petter Selasky MLX5_DEV_CAP_FLAG_DRAIN_SIGERR = 1LL << 48, 286dc7e38acSHans Petter Selasky }; 287dc7e38acSHans Petter Selasky 288dc7e38acSHans Petter Selasky enum { 289dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1 = 0, 290dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_5 = 1, 291dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_2 = 2, 292dc7e38acSHans Petter Selasky }; 293dc7e38acSHans Petter Selasky 294dc7e38acSHans Petter Selasky enum { 295dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_CAP = 1 << MLX5_ROCE_VERSION_1, 296dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_5_CAP = 1 << MLX5_ROCE_VERSION_1_5, 297dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_2_CAP = 1 << MLX5_ROCE_VERSION_2, 298dc7e38acSHans Petter Selasky }; 299dc7e38acSHans Petter Selasky 300dc7e38acSHans Petter Selasky enum { 301dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV4 = 0, 302dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV6 = 1, 303dc7e38acSHans Petter Selasky }; 304dc7e38acSHans Petter Selasky 305dc7e38acSHans Petter Selasky enum { 306dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV4_CAP = 1 << 1, 307dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV6_CAP = 1 << 2, 308dc7e38acSHans Petter Selasky }; 309dc7e38acSHans Petter Selasky 310dc7e38acSHans Petter Selasky enum { 311dc7e38acSHans Petter Selasky MLX5_OPCODE_NOP = 0x00, 312dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND_INVAL = 0x01, 313dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_WRITE = 0x08, 314dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_WRITE_IMM = 0x09, 315dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND = 0x0a, 316dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND_IMM = 0x0b, 317dc7e38acSHans Petter Selasky MLX5_OPCODE_LSO = 0x0e, 318dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_READ = 0x10, 319dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_CS = 0x11, 320dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_FA = 0x12, 321dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_MASKED_CS = 0x14, 322dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_MASKED_FA = 0x15, 323dc7e38acSHans Petter Selasky MLX5_OPCODE_BIND_MW = 0x18, 324dc7e38acSHans Petter Selasky MLX5_OPCODE_CONFIG_CMD = 0x1f, 325dc7e38acSHans Petter Selasky 326dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_RDMA_WRITE_IMM = 0x00, 327dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND = 0x01, 328dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND_IMM = 0x02, 329dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND_INVAL = 0x03, 330dc7e38acSHans Petter Selasky 331dc7e38acSHans Petter Selasky MLX5_CQE_OPCODE_ERROR = 0x1e, 332dc7e38acSHans Petter Selasky MLX5_CQE_OPCODE_RESIZE = 0x16, 333dc7e38acSHans Petter Selasky 334dc7e38acSHans Petter Selasky MLX5_OPCODE_SET_PSV = 0x20, 335dc7e38acSHans Petter Selasky MLX5_OPCODE_GET_PSV = 0x21, 336dc7e38acSHans Petter Selasky MLX5_OPCODE_CHECK_PSV = 0x22, 337dc7e38acSHans Petter Selasky MLX5_OPCODE_RGET_PSV = 0x26, 338dc7e38acSHans Petter Selasky MLX5_OPCODE_RCHECK_PSV = 0x27, 339dc7e38acSHans Petter Selasky 340dc7e38acSHans Petter Selasky MLX5_OPCODE_UMR = 0x25, 341dc7e38acSHans Petter Selasky 342cb4e4a6eSHans Petter Selasky MLX5_OPCODE_SIGNATURE_CANCELED = (1 << 15), 343dc7e38acSHans Petter Selasky }; 344dc7e38acSHans Petter Selasky 345dc7e38acSHans Petter Selasky enum { 346dc7e38acSHans Petter Selasky MLX5_SET_PORT_RESET_QKEY = 0, 347dc7e38acSHans Petter Selasky MLX5_SET_PORT_GUID0 = 16, 348dc7e38acSHans Petter Selasky MLX5_SET_PORT_NODE_GUID = 17, 349dc7e38acSHans Petter Selasky MLX5_SET_PORT_SYS_GUID = 18, 350dc7e38acSHans Petter Selasky MLX5_SET_PORT_GID_TABLE = 19, 351dc7e38acSHans Petter Selasky MLX5_SET_PORT_PKEY_TABLE = 20, 352dc7e38acSHans Petter Selasky }; 353dc7e38acSHans Petter Selasky 354dc7e38acSHans Petter Selasky enum { 355dc7e38acSHans Petter Selasky MLX5_MAX_PAGE_SHIFT = 31 356dc7e38acSHans Petter Selasky }; 357dc7e38acSHans Petter Selasky 358dc7e38acSHans Petter Selasky enum { 359dc7e38acSHans Petter Selasky MLX5_ADAPTER_PAGE_SHIFT = 12, 360dc7e38acSHans Petter Selasky MLX5_ADAPTER_PAGE_SIZE = 1 << MLX5_ADAPTER_PAGE_SHIFT, 361dc7e38acSHans Petter Selasky }; 362dc7e38acSHans Petter Selasky 363dc7e38acSHans Petter Selasky enum { 364dc7e38acSHans Petter Selasky MLX5_CAP_OFF_CMDIF_CSUM = 46, 365dc7e38acSHans Petter Selasky }; 366dc7e38acSHans Petter Selasky 3674b109912SHans Petter Selasky enum { 3684b109912SHans Petter Selasky /* 3694b109912SHans Petter Selasky * Max wqe size for rdma read is 512 bytes, so this 3704b109912SHans Petter Selasky * limits our max_sge_rd as the wqe needs to fit: 3714b109912SHans Petter Selasky * - ctrl segment (16 bytes) 3724b109912SHans Petter Selasky * - rdma segment (16 bytes) 3734b109912SHans Petter Selasky * - scatter elements (16 bytes each) 3744b109912SHans Petter Selasky */ 3754b109912SHans Petter Selasky MLX5_MAX_SGE_RD = (512 - 16 - 16) / 16 3764b109912SHans Petter Selasky }; 3774b109912SHans Petter Selasky 378dc7e38acSHans Petter Selasky struct mlx5_cmd_layout { 379dc7e38acSHans Petter Selasky u8 type; 380dc7e38acSHans Petter Selasky u8 rsvd0[3]; 381dc7e38acSHans Petter Selasky __be32 inlen; 382dc7e38acSHans Petter Selasky __be64 in_ptr; 383dc7e38acSHans Petter Selasky __be32 in[4]; 384dc7e38acSHans Petter Selasky __be32 out[4]; 385dc7e38acSHans Petter Selasky __be64 out_ptr; 386dc7e38acSHans Petter Selasky __be32 outlen; 387dc7e38acSHans Petter Selasky u8 token; 388dc7e38acSHans Petter Selasky u8 sig; 389dc7e38acSHans Petter Selasky u8 rsvd1; 390dc7e38acSHans Petter Selasky u8 status_own; 391dc7e38acSHans Petter Selasky }; 392dc7e38acSHans Petter Selasky 393dc7e38acSHans Petter Selasky struct mlx5_health_buffer { 394dc7e38acSHans Petter Selasky __be32 assert_var[5]; 395dc7e38acSHans Petter Selasky __be32 rsvd0[3]; 396dc7e38acSHans Petter Selasky __be32 assert_exit_ptr; 397dc7e38acSHans Petter Selasky __be32 assert_callra; 398dc7e38acSHans Petter Selasky __be32 rsvd1[2]; 399dc7e38acSHans Petter Selasky __be32 fw_ver; 400dc7e38acSHans Petter Selasky __be32 hw_id; 401dc7e38acSHans Petter Selasky __be32 rsvd2; 402dc7e38acSHans Petter Selasky u8 irisc_index; 403dc7e38acSHans Petter Selasky u8 synd; 404a2485fe5SHans Petter Selasky __be16 ext_synd; 405dc7e38acSHans Petter Selasky }; 406dc7e38acSHans Petter Selasky 407dc7e38acSHans Petter Selasky struct mlx5_init_seg { 408dc7e38acSHans Petter Selasky __be32 fw_rev; 409dc7e38acSHans Petter Selasky __be32 cmdif_rev_fw_sub; 410dc7e38acSHans Petter Selasky __be32 rsvd0[2]; 411dc7e38acSHans Petter Selasky __be32 cmdq_addr_h; 412dc7e38acSHans Petter Selasky __be32 cmdq_addr_l_sz; 413dc7e38acSHans Petter Selasky __be32 cmd_dbell; 414dc7e38acSHans Petter Selasky __be32 rsvd1[120]; 415dc7e38acSHans Petter Selasky __be32 initializing; 416dc7e38acSHans Petter Selasky struct mlx5_health_buffer health; 417cb4e4a6eSHans Petter Selasky __be32 rsvd2[880]; 418cb4e4a6eSHans Petter Selasky __be32 internal_timer_h; 419cb4e4a6eSHans Petter Selasky __be32 internal_timer_l; 420cb4e4a6eSHans Petter Selasky __be32 rsvd3[2]; 421dc7e38acSHans Petter Selasky __be32 health_counter; 422cb4e4a6eSHans Petter Selasky __be32 rsvd4[1019]; 423dc7e38acSHans Petter Selasky __be64 ieee1588_clk; 424dc7e38acSHans Petter Selasky __be32 ieee1588_clk_type; 425dc7e38acSHans Petter Selasky __be32 clr_intx; 426dc7e38acSHans Petter Selasky }; 427dc7e38acSHans Petter Selasky 428dc7e38acSHans Petter Selasky struct mlx5_eqe_comp { 429dc7e38acSHans Petter Selasky __be32 reserved[6]; 430dc7e38acSHans Petter Selasky __be32 cqn; 431dc7e38acSHans Petter Selasky }; 432dc7e38acSHans Petter Selasky 433dc7e38acSHans Petter Selasky struct mlx5_eqe_qp_srq { 434dc7e38acSHans Petter Selasky __be32 reserved[6]; 435dc7e38acSHans Petter Selasky __be32 qp_srq_n; 436dc7e38acSHans Petter Selasky }; 437dc7e38acSHans Petter Selasky 438dc7e38acSHans Petter Selasky struct mlx5_eqe_cq_err { 439dc7e38acSHans Petter Selasky __be32 cqn; 440dc7e38acSHans Petter Selasky u8 reserved1[7]; 441dc7e38acSHans Petter Selasky u8 syndrome; 442dc7e38acSHans Petter Selasky }; 443dc7e38acSHans Petter Selasky 444dc7e38acSHans Petter Selasky struct mlx5_eqe_port_state { 445dc7e38acSHans Petter Selasky u8 reserved0[8]; 446dc7e38acSHans Petter Selasky u8 port; 447dc7e38acSHans Petter Selasky }; 448dc7e38acSHans Petter Selasky 449dc7e38acSHans Petter Selasky struct mlx5_eqe_gpio { 450dc7e38acSHans Petter Selasky __be32 reserved0[2]; 451dc7e38acSHans Petter Selasky __be64 gpio_event; 452dc7e38acSHans Petter Selasky }; 453dc7e38acSHans Petter Selasky 454dc7e38acSHans Petter Selasky struct mlx5_eqe_congestion { 455dc7e38acSHans Petter Selasky u8 type; 456dc7e38acSHans Petter Selasky u8 rsvd0; 457dc7e38acSHans Petter Selasky u8 congestion_level; 458dc7e38acSHans Petter Selasky }; 459dc7e38acSHans Petter Selasky 460dc7e38acSHans Petter Selasky struct mlx5_eqe_stall_vl { 461dc7e38acSHans Petter Selasky u8 rsvd0[3]; 462dc7e38acSHans Petter Selasky u8 port_vl; 463dc7e38acSHans Petter Selasky }; 464dc7e38acSHans Petter Selasky 465dc7e38acSHans Petter Selasky struct mlx5_eqe_cmd { 466dc7e38acSHans Petter Selasky __be32 vector; 467dc7e38acSHans Petter Selasky __be32 rsvd[6]; 468dc7e38acSHans Petter Selasky }; 469dc7e38acSHans Petter Selasky 470dc7e38acSHans Petter Selasky struct mlx5_eqe_page_req { 471dc7e38acSHans Petter Selasky u8 rsvd0[2]; 472dc7e38acSHans Petter Selasky __be16 func_id; 473dc7e38acSHans Petter Selasky __be32 num_pages; 474dc7e38acSHans Petter Selasky __be32 rsvd1[5]; 475dc7e38acSHans Petter Selasky }; 476dc7e38acSHans Petter Selasky 477dc7e38acSHans Petter Selasky struct mlx5_eqe_vport_change { 478dc7e38acSHans Petter Selasky u8 rsvd0[2]; 479dc7e38acSHans Petter Selasky __be16 vport_num; 480dc7e38acSHans Petter Selasky __be32 rsvd1[6]; 481dc7e38acSHans Petter Selasky }; 482dc7e38acSHans Petter Selasky 483dc7e38acSHans Petter Selasky 484dc7e38acSHans Petter Selasky #define PORT_MODULE_EVENT_MODULE_STATUS_MASK 0xF 485dc7e38acSHans Petter Selasky #define PORT_MODULE_EVENT_ERROR_TYPE_MASK 0xF 486dc7e38acSHans Petter Selasky 487dc7e38acSHans Petter Selasky enum { 488ecb4fcc4SHans Petter Selasky MLX5_MODULE_STATUS_PLUGGED_ENABLED = 0x1, 489dc7e38acSHans Petter Selasky MLX5_MODULE_STATUS_UNPLUGGED = 0x2, 490dc7e38acSHans Petter Selasky MLX5_MODULE_STATUS_ERROR = 0x3, 491ecb4fcc4SHans Petter Selasky MLX5_MODULE_STATUS_PLUGGED_DISABLED = 0x4, 492dc7e38acSHans Petter Selasky }; 493dc7e38acSHans Petter Selasky 494dc7e38acSHans Petter Selasky enum { 495dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED = 0x0, 496dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE = 0x1, 497dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_BUS_STUCK = 0x2, 498dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT = 0x3, 499dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST = 0x4, 500ecb4fcc4SHans Petter Selasky MLX5_MODULE_EVENT_ERROR_UNSUPPORTED_CABLE = 0x5, 501dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE = 0x6, 502cb4e4a6eSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_CABLE_IS_SHORTED = 0x7, 503dc7e38acSHans Petter Selasky }; 504dc7e38acSHans Petter Selasky 505dc7e38acSHans Petter Selasky struct mlx5_eqe_port_module_event { 506dc7e38acSHans Petter Selasky u8 rsvd0; 507dc7e38acSHans Petter Selasky u8 module; 508dc7e38acSHans Petter Selasky u8 rsvd1; 509dc7e38acSHans Petter Selasky u8 module_status; 510dc7e38acSHans Petter Selasky u8 rsvd2[2]; 511dc7e38acSHans Petter Selasky u8 error_type; 512dc7e38acSHans Petter Selasky }; 513dc7e38acSHans Petter Selasky 5146c7057f7SHans Petter Selasky struct mlx5_eqe_general_notification_event { 5156c7057f7SHans Petter Selasky u32 rq_user_index_delay_drop; 5166c7057f7SHans Petter Selasky u32 rsvd0[6]; 5176c7057f7SHans Petter Selasky }; 5186c7057f7SHans Petter Selasky 519dc7e38acSHans Petter Selasky union ev_data { 520dc7e38acSHans Petter Selasky __be32 raw[7]; 521dc7e38acSHans Petter Selasky struct mlx5_eqe_cmd cmd; 522dc7e38acSHans Petter Selasky struct mlx5_eqe_comp comp; 523dc7e38acSHans Petter Selasky struct mlx5_eqe_qp_srq qp_srq; 524dc7e38acSHans Petter Selasky struct mlx5_eqe_cq_err cq_err; 525dc7e38acSHans Petter Selasky struct mlx5_eqe_port_state port; 526dc7e38acSHans Petter Selasky struct mlx5_eqe_gpio gpio; 527dc7e38acSHans Petter Selasky struct mlx5_eqe_congestion cong; 528dc7e38acSHans Petter Selasky struct mlx5_eqe_stall_vl stall_vl; 529dc7e38acSHans Petter Selasky struct mlx5_eqe_page_req req_pages; 530dc7e38acSHans Petter Selasky struct mlx5_eqe_port_module_event port_module_event; 531dc7e38acSHans Petter Selasky struct mlx5_eqe_vport_change vport_change; 5326c7057f7SHans Petter Selasky struct mlx5_eqe_general_notification_event general_notifications; 533dc7e38acSHans Petter Selasky } __packed; 534dc7e38acSHans Petter Selasky 535dc7e38acSHans Petter Selasky struct mlx5_eqe { 536dc7e38acSHans Petter Selasky u8 rsvd0; 537dc7e38acSHans Petter Selasky u8 type; 538dc7e38acSHans Petter Selasky u8 rsvd1; 539dc7e38acSHans Petter Selasky u8 sub_type; 540dc7e38acSHans Petter Selasky __be32 rsvd2[7]; 541dc7e38acSHans Petter Selasky union ev_data data; 542dc7e38acSHans Petter Selasky __be16 rsvd3; 543dc7e38acSHans Petter Selasky u8 signature; 544dc7e38acSHans Petter Selasky u8 owner; 545dc7e38acSHans Petter Selasky } __packed; 546dc7e38acSHans Petter Selasky 547dc7e38acSHans Petter Selasky struct mlx5_cmd_prot_block { 548dc7e38acSHans Petter Selasky u8 data[MLX5_CMD_DATA_BLOCK_SIZE]; 549dc7e38acSHans Petter Selasky u8 rsvd0[48]; 550dc7e38acSHans Petter Selasky __be64 next; 551dc7e38acSHans Petter Selasky __be32 block_num; 552dc7e38acSHans Petter Selasky u8 rsvd1; 553dc7e38acSHans Petter Selasky u8 token; 554dc7e38acSHans Petter Selasky u8 ctrl_sig; 555dc7e38acSHans Petter Selasky u8 sig; 556dc7e38acSHans Petter Selasky }; 557dc7e38acSHans Petter Selasky 5581c807f67SHans Petter Selasky #define MLX5_NUM_CMDS_IN_ADAPTER_PAGE \ 5591c807f67SHans Petter Selasky (MLX5_ADAPTER_PAGE_SIZE / MLX5_CMD_MBOX_SIZE) 5601c807f67SHans Petter Selasky CTASSERT(MLX5_CMD_MBOX_SIZE >= sizeof(struct mlx5_cmd_prot_block)); 5611c807f67SHans Petter Selasky CTASSERT(MLX5_CMD_MBOX_SIZE <= MLX5_ADAPTER_PAGE_SIZE); 5621c807f67SHans Petter Selasky 563dc7e38acSHans Petter Selasky enum { 564dc7e38acSHans Petter Selasky MLX5_CQE_SYND_FLUSHED_IN_ERROR = 5, 565dc7e38acSHans Petter Selasky }; 566dc7e38acSHans Petter Selasky 567dc7e38acSHans Petter Selasky struct mlx5_err_cqe { 568dc7e38acSHans Petter Selasky u8 rsvd0[32]; 569dc7e38acSHans Petter Selasky __be32 srqn; 570dc7e38acSHans Petter Selasky u8 rsvd1[18]; 571dc7e38acSHans Petter Selasky u8 vendor_err_synd; 572dc7e38acSHans Petter Selasky u8 syndrome; 573dc7e38acSHans Petter Selasky __be32 s_wqe_opcode_qpn; 574dc7e38acSHans Petter Selasky __be16 wqe_counter; 575dc7e38acSHans Petter Selasky u8 signature; 576dc7e38acSHans Petter Selasky u8 op_own; 577dc7e38acSHans Petter Selasky }; 578dc7e38acSHans Petter Selasky 579dc7e38acSHans Petter Selasky struct mlx5_cqe64 { 580dc7e38acSHans Petter Selasky u8 tunneled_etc; 581dc7e38acSHans Petter Selasky u8 rsvd0[3]; 582dc7e38acSHans Petter Selasky u8 lro_tcppsh_abort_dupack; 583dc7e38acSHans Petter Selasky u8 lro_min_ttl; 584dc7e38acSHans Petter Selasky __be16 lro_tcp_win; 585dc7e38acSHans Petter Selasky __be32 lro_ack_seq_num; 586dc7e38acSHans Petter Selasky __be32 rss_hash_result; 587dc7e38acSHans Petter Selasky u8 rss_hash_type; 588dc7e38acSHans Petter Selasky u8 ml_path; 589dc7e38acSHans Petter Selasky u8 rsvd20[2]; 590dc7e38acSHans Petter Selasky __be16 check_sum; 591dc7e38acSHans Petter Selasky __be16 slid; 592dc7e38acSHans Petter Selasky __be32 flags_rqpn; 593dc7e38acSHans Petter Selasky u8 hds_ip_ext; 594dc7e38acSHans Petter Selasky u8 l4_hdr_type_etc; 595dc7e38acSHans Petter Selasky __be16 vlan_info; 596dc7e38acSHans Petter Selasky __be32 srqn; /* [31:24]: lro_num_seg, [23:0]: srqn */ 597dc7e38acSHans Petter Selasky __be32 imm_inval_pkey; 598dc7e38acSHans Petter Selasky u8 rsvd40[4]; 599dc7e38acSHans Petter Selasky __be32 byte_cnt; 600dc7e38acSHans Petter Selasky __be64 timestamp; 601dc7e38acSHans Petter Selasky __be32 sop_drop_qpn; 602dc7e38acSHans Petter Selasky __be16 wqe_counter; 603dc7e38acSHans Petter Selasky u8 signature; 604dc7e38acSHans Petter Selasky u8 op_own; 605dc7e38acSHans Petter Selasky }; 606dc7e38acSHans Petter Selasky 607ef23f141SKonstantin Belousov #define MLX5_CQE_TSTMP_PTP (1ULL << 63) 608ef23f141SKonstantin Belousov 609dc7e38acSHans Petter Selasky static inline bool get_cqe_lro_timestamp_valid(struct mlx5_cqe64 *cqe) 610dc7e38acSHans Petter Selasky { 611dc7e38acSHans Petter Selasky return (cqe->lro_tcppsh_abort_dupack >> 7) & 1; 612dc7e38acSHans Petter Selasky } 613dc7e38acSHans Petter Selasky 614dc7e38acSHans Petter Selasky static inline bool get_cqe_lro_tcppsh(struct mlx5_cqe64 *cqe) 615dc7e38acSHans Petter Selasky { 616dc7e38acSHans Petter Selasky return (cqe->lro_tcppsh_abort_dupack >> 6) & 1; 617dc7e38acSHans Petter Selasky } 618dc7e38acSHans Petter Selasky 619dc7e38acSHans Petter Selasky static inline u8 get_cqe_l4_hdr_type(struct mlx5_cqe64 *cqe) 620dc7e38acSHans Petter Selasky { 621dc7e38acSHans Petter Selasky return (cqe->l4_hdr_type_etc >> 4) & 0x7; 622dc7e38acSHans Petter Selasky } 623dc7e38acSHans Petter Selasky 624dc7e38acSHans Petter Selasky static inline u16 get_cqe_vlan(struct mlx5_cqe64 *cqe) 625dc7e38acSHans Petter Selasky { 626dc7e38acSHans Petter Selasky return be16_to_cpu(cqe->vlan_info) & 0xfff; 627dc7e38acSHans Petter Selasky } 628dc7e38acSHans Petter Selasky 629dc7e38acSHans Petter Selasky static inline void get_cqe_smac(struct mlx5_cqe64 *cqe, u8 *smac) 630dc7e38acSHans Petter Selasky { 631dc7e38acSHans Petter Selasky memcpy(smac, &cqe->rss_hash_type , 4); 632dc7e38acSHans Petter Selasky memcpy(smac + 4, &cqe->slid , 2); 633dc7e38acSHans Petter Selasky } 634dc7e38acSHans Petter Selasky 635dc7e38acSHans Petter Selasky static inline bool cqe_has_vlan(struct mlx5_cqe64 *cqe) 636dc7e38acSHans Petter Selasky { 637dc7e38acSHans Petter Selasky return cqe->l4_hdr_type_etc & 0x1; 638dc7e38acSHans Petter Selasky } 639dc7e38acSHans Petter Selasky 640dc7e38acSHans Petter Selasky static inline bool cqe_is_tunneled(struct mlx5_cqe64 *cqe) 641dc7e38acSHans Petter Selasky { 642dc7e38acSHans Petter Selasky return cqe->tunneled_etc & 0x1; 643dc7e38acSHans Petter Selasky } 644dc7e38acSHans Petter Selasky 645dc7e38acSHans Petter Selasky enum { 646dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_NONE = 0x0, 647dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_NO_ACK = 0x1, 648dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_UDP = 0x2, 649dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA = 0x3, 650dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA = 0x4, 651dc7e38acSHans Petter Selasky }; 652dc7e38acSHans Petter Selasky 653dc7e38acSHans Petter Selasky enum { 654dc7e38acSHans Petter Selasky /* source L3 hash types */ 655dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IP = 0x3 << 0, 656dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPV4 = 0x1 << 0, 657dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPV6 = 0x2 << 0, 658dc7e38acSHans Petter Selasky 659dc7e38acSHans Petter Selasky /* destination L3 hash types */ 660dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IP = 0x3 << 2, 661dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPV4 = 0x1 << 2, 662dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPV6 = 0x2 << 2, 663dc7e38acSHans Petter Selasky 664dc7e38acSHans Petter Selasky /* source L4 hash types */ 665dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_L4 = 0x3 << 4, 666dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_TCP = 0x1 << 4, 667dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_UDP = 0x2 << 4, 668dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPSEC = 0x3 << 4, 669dc7e38acSHans Petter Selasky 670dc7e38acSHans Petter Selasky /* destination L4 hash types */ 671dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_L4 = 0x3 << 6, 672dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_TCP = 0x1 << 6, 673dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_UDP = 0x2 << 6, 674dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPSEC = 0x3 << 6, 675dc7e38acSHans Petter Selasky }; 676dc7e38acSHans Petter Selasky 677dc7e38acSHans Petter Selasky enum { 6784b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH = 0x0, 6794b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6 = 0x1, 6804b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4 = 0x2, 681dc7e38acSHans Petter Selasky }; 682dc7e38acSHans Petter Selasky 683dc7e38acSHans Petter Selasky enum { 684dc7e38acSHans Petter Selasky CQE_L2_OK = 1 << 0, 685dc7e38acSHans Petter Selasky CQE_L3_OK = 1 << 1, 686dc7e38acSHans Petter Selasky CQE_L4_OK = 1 << 2, 687dc7e38acSHans Petter Selasky }; 688dc7e38acSHans Petter Selasky 689dc7e38acSHans Petter Selasky struct mlx5_sig_err_cqe { 690dc7e38acSHans Petter Selasky u8 rsvd0[16]; 691dc7e38acSHans Petter Selasky __be32 expected_trans_sig; 692dc7e38acSHans Petter Selasky __be32 actual_trans_sig; 693dc7e38acSHans Petter Selasky __be32 expected_reftag; 694dc7e38acSHans Petter Selasky __be32 actual_reftag; 695dc7e38acSHans Petter Selasky __be16 syndrome; 696dc7e38acSHans Petter Selasky u8 rsvd22[2]; 697dc7e38acSHans Petter Selasky __be32 mkey; 698dc7e38acSHans Petter Selasky __be64 err_offset; 699dc7e38acSHans Petter Selasky u8 rsvd30[8]; 700dc7e38acSHans Petter Selasky __be32 qpn; 701dc7e38acSHans Petter Selasky u8 rsvd38[2]; 702dc7e38acSHans Petter Selasky u8 signature; 703dc7e38acSHans Petter Selasky u8 op_own; 704dc7e38acSHans Petter Selasky }; 705dc7e38acSHans Petter Selasky 706dc7e38acSHans Petter Selasky struct mlx5_wqe_srq_next_seg { 707dc7e38acSHans Petter Selasky u8 rsvd0[2]; 708dc7e38acSHans Petter Selasky __be16 next_wqe_index; 709dc7e38acSHans Petter Selasky u8 signature; 710dc7e38acSHans Petter Selasky u8 rsvd1[11]; 711dc7e38acSHans Petter Selasky }; 712dc7e38acSHans Petter Selasky 713dc7e38acSHans Petter Selasky union mlx5_ext_cqe { 714dc7e38acSHans Petter Selasky struct ib_grh grh; 715dc7e38acSHans Petter Selasky u8 inl[64]; 716dc7e38acSHans Petter Selasky }; 717dc7e38acSHans Petter Selasky 718dc7e38acSHans Petter Selasky struct mlx5_cqe128 { 719dc7e38acSHans Petter Selasky union mlx5_ext_cqe inl_grh; 720dc7e38acSHans Petter Selasky struct mlx5_cqe64 cqe64; 721dc7e38acSHans Petter Selasky }; 722dc7e38acSHans Petter Selasky 723cb4e4a6eSHans Petter Selasky enum { 724cb4e4a6eSHans Petter Selasky MLX5_MKEY_STATUS_FREE = 1 << 6, 725cb4e4a6eSHans Petter Selasky }; 726cb4e4a6eSHans Petter Selasky 727dc7e38acSHans Petter Selasky struct mlx5_mkey_seg { 728dc7e38acSHans Petter Selasky /* This is a two bit field occupying bits 31-30. 729dc7e38acSHans Petter Selasky * bit 31 is always 0, 730dc7e38acSHans Petter Selasky * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have tanslation 731dc7e38acSHans Petter Selasky */ 732dc7e38acSHans Petter Selasky u8 status; 733dc7e38acSHans Petter Selasky u8 pcie_control; 734dc7e38acSHans Petter Selasky u8 flags; 735dc7e38acSHans Petter Selasky u8 version; 736dc7e38acSHans Petter Selasky __be32 qpn_mkey7_0; 737dc7e38acSHans Petter Selasky u8 rsvd1[4]; 738dc7e38acSHans Petter Selasky __be32 flags_pd; 739dc7e38acSHans Petter Selasky __be64 start_addr; 740dc7e38acSHans Petter Selasky __be64 len; 741dc7e38acSHans Petter Selasky __be32 bsfs_octo_size; 742dc7e38acSHans Petter Selasky u8 rsvd2[16]; 743dc7e38acSHans Petter Selasky __be32 xlt_oct_size; 744dc7e38acSHans Petter Selasky u8 rsvd3[3]; 745dc7e38acSHans Petter Selasky u8 log2_page_size; 746dc7e38acSHans Petter Selasky u8 rsvd4[4]; 747dc7e38acSHans Petter Selasky }; 748dc7e38acSHans Petter Selasky 749dc7e38acSHans Petter Selasky #define MLX5_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90) 750dc7e38acSHans Petter Selasky 751dc7e38acSHans Petter Selasky enum { 752dc7e38acSHans Petter Selasky MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0 753dc7e38acSHans Petter Selasky }; 754dc7e38acSHans Petter Selasky 755cb4e4a6eSHans Petter Selasky static inline int mlx5_host_is_le(void) 756cb4e4a6eSHans Petter Selasky { 757cb4e4a6eSHans Petter Selasky #if defined(__LITTLE_ENDIAN) 758cb4e4a6eSHans Petter Selasky return 1; 759cb4e4a6eSHans Petter Selasky #elif defined(__BIG_ENDIAN) 760cb4e4a6eSHans Petter Selasky return 0; 761cb4e4a6eSHans Petter Selasky #else 762cb4e4a6eSHans Petter Selasky #error Host endianness not defined 763cb4e4a6eSHans Petter Selasky #endif 764cb4e4a6eSHans Petter Selasky } 765cb4e4a6eSHans Petter Selasky 766dc7e38acSHans Petter Selasky #define MLX5_CMD_OP_MAX 0x939 767dc7e38acSHans Petter Selasky 768dc7e38acSHans Petter Selasky enum { 769dc7e38acSHans Petter Selasky VPORT_STATE_DOWN = 0x0, 770dc7e38acSHans Petter Selasky VPORT_STATE_UP = 0x1, 771dc7e38acSHans Petter Selasky }; 772dc7e38acSHans Petter Selasky 773dc7e38acSHans Petter Selasky enum { 774dc7e38acSHans Petter Selasky MLX5_L3_PROT_TYPE_IPV4 = 0, 775dc7e38acSHans Petter Selasky MLX5_L3_PROT_TYPE_IPV6 = 1, 776dc7e38acSHans Petter Selasky }; 777dc7e38acSHans Petter Selasky 778dc7e38acSHans Petter Selasky enum { 779dc7e38acSHans Petter Selasky MLX5_L4_PROT_TYPE_TCP = 0, 780dc7e38acSHans Petter Selasky MLX5_L4_PROT_TYPE_UDP = 1, 781dc7e38acSHans Petter Selasky }; 782dc7e38acSHans Petter Selasky 783dc7e38acSHans Petter Selasky enum { 784dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_SRC_IP = 1 << 0, 785dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_DST_IP = 1 << 1, 786dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_L4_SPORT = 1 << 2, 787dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_L4_DPORT = 1 << 3, 788dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_IPSEC_SPI = 1 << 4, 789dc7e38acSHans Petter Selasky }; 790dc7e38acSHans Petter Selasky 791dc7e38acSHans Petter Selasky enum { 792dc7e38acSHans Petter Selasky MLX5_MATCH_OUTER_HEADERS = 1 << 0, 793dc7e38acSHans Petter Selasky MLX5_MATCH_MISC_PARAMETERS = 1 << 1, 794dc7e38acSHans Petter Selasky MLX5_MATCH_INNER_HEADERS = 1 << 2, 795dc7e38acSHans Petter Selasky 796dc7e38acSHans Petter Selasky }; 797dc7e38acSHans Petter Selasky 798dc7e38acSHans Petter Selasky enum { 799dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_NIC_RCV = 0, 800dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_EGRESS_ACL = 2, 801dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_INGRESS_ACL = 3, 802dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_ESWITCH = 4, 803cb4e4a6eSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_SNIFFER_RX = 5, 804cb4e4a6eSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_SNIFFER_TX = 6, 8055a93b4cdSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_NIC_RX_RDMA = 7, 806dc7e38acSHans Petter Selasky }; 807dc7e38acSHans Petter Selasky 808dc7e38acSHans Petter Selasky enum { 809dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_NONE = 0, 810dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_IF_NO_VLAN = 1, 811dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_OVERWRITE = 2 812dc7e38acSHans Petter Selasky }; 813dc7e38acSHans Petter Selasky 814dc7e38acSHans Petter Selasky enum { 815dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_SVLAN_STRIP = 1 << 0, 816dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_CVLAN_STRIP = 1 << 1, 817dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_SVLAN_INSERT = 1 << 2, 818dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_CVLAN_INSERT = 1 << 3 819dc7e38acSHans Petter Selasky }; 820dc7e38acSHans Petter Selasky 82198a998d5SHans Petter Selasky enum { 82298a998d5SHans Petter Selasky MLX5_UC_ADDR_CHANGE = (1 << 0), 82398a998d5SHans Petter Selasky MLX5_MC_ADDR_CHANGE = (1 << 1), 82498a998d5SHans Petter Selasky MLX5_VLAN_CHANGE = (1 << 2), 82598a998d5SHans Petter Selasky MLX5_PROMISC_CHANGE = (1 << 3), 82698a998d5SHans Petter Selasky MLX5_MTU_CHANGE = (1 << 4), 82798a998d5SHans Petter Selasky }; 82898a998d5SHans Petter Selasky 82998a998d5SHans Petter Selasky enum mlx5_list_type { 83098a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_UC = 0x0, 83198a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_MC = 0x1, 83298a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_VLAN = 0x2, 83398a998d5SHans Petter Selasky }; 83498a998d5SHans Petter Selasky 83598a998d5SHans Petter Selasky enum { 83698a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_DOWN = 0x0, 83798a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_UP = 0x1, 83898a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_AUTO = 0x2, 83998a998d5SHans Petter Selasky }; 84090cc1c77SHans Petter Selasky 841dc7e38acSHans Petter Selasky /* MLX5 DEV CAPs */ 842dc7e38acSHans Petter Selasky 843dc7e38acSHans Petter Selasky /* TODO: EAT.ME */ 844dc7e38acSHans Petter Selasky enum mlx5_cap_mode { 845dc7e38acSHans Petter Selasky HCA_CAP_OPMOD_GET_MAX = 0, 846dc7e38acSHans Petter Selasky HCA_CAP_OPMOD_GET_CUR = 1, 847dc7e38acSHans Petter Selasky }; 848dc7e38acSHans Petter Selasky 849dc7e38acSHans Petter Selasky enum mlx5_cap_type { 850dc7e38acSHans Petter Selasky MLX5_CAP_GENERAL = 0, 851dc7e38acSHans Petter Selasky MLX5_CAP_ETHERNET_OFFLOADS, 852dc7e38acSHans Petter Selasky MLX5_CAP_ODP, 853dc7e38acSHans Petter Selasky MLX5_CAP_ATOMIC, 854dc7e38acSHans Petter Selasky MLX5_CAP_ROCE, 855dc7e38acSHans Petter Selasky MLX5_CAP_IPOIB_OFFLOADS, 856dc7e38acSHans Petter Selasky MLX5_CAP_EOIB_OFFLOADS, 857dc7e38acSHans Petter Selasky MLX5_CAP_FLOW_TABLE, 858dc7e38acSHans Petter Selasky MLX5_CAP_ESWITCH_FLOW_TABLE, 859dc7e38acSHans Petter Selasky MLX5_CAP_ESWITCH, 860cb4e4a6eSHans Petter Selasky MLX5_CAP_SNAPSHOT, 861cb4e4a6eSHans Petter Selasky MLX5_CAP_VECTOR_CALC, 862cb4e4a6eSHans Petter Selasky MLX5_CAP_QOS, 863cb4e4a6eSHans Petter Selasky MLX5_CAP_DEBUG, 864dc7e38acSHans Petter Selasky /* NUM OF CAP Types */ 865dc7e38acSHans Petter Selasky MLX5_CAP_NUM 866dc7e38acSHans Petter Selasky }; 867dc7e38acSHans Petter Selasky 868dc7e38acSHans Petter Selasky /* GET Dev Caps macros */ 869dc7e38acSHans Petter Selasky #define MLX5_CAP_GEN(mdev, cap) \ 870dc7e38acSHans Petter Selasky MLX5_GET(cmd_hca_cap, mdev->hca_caps_cur[MLX5_CAP_GENERAL], cap) 871dc7e38acSHans Petter Selasky 872dc7e38acSHans Petter Selasky #define MLX5_CAP_GEN_MAX(mdev, cap) \ 873dc7e38acSHans Petter Selasky MLX5_GET(cmd_hca_cap, mdev->hca_caps_max[MLX5_CAP_GENERAL], cap) 874dc7e38acSHans Petter Selasky 875dc7e38acSHans Petter Selasky #define MLX5_CAP_ETH(mdev, cap) \ 876dc7e38acSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 877dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ETHERNET_OFFLOADS], cap) 878dc7e38acSHans Petter Selasky 879dc7e38acSHans Petter Selasky #define MLX5_CAP_ETH_MAX(mdev, cap) \ 880dc7e38acSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 881dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ETHERNET_OFFLOADS], cap) 882dc7e38acSHans Petter Selasky 883dc7e38acSHans Petter Selasky #define MLX5_CAP_ROCE(mdev, cap) \ 884dc7e38acSHans Petter Selasky MLX5_GET(roce_cap, mdev->hca_caps_cur[MLX5_CAP_ROCE], cap) 885dc7e38acSHans Petter Selasky 886dc7e38acSHans Petter Selasky #define MLX5_CAP_ROCE_MAX(mdev, cap) \ 887dc7e38acSHans Petter Selasky MLX5_GET(roce_cap, mdev->hca_caps_max[MLX5_CAP_ROCE], cap) 888dc7e38acSHans Petter Selasky 889dc7e38acSHans Petter Selasky #define MLX5_CAP_ATOMIC(mdev, cap) \ 890dc7e38acSHans Petter Selasky MLX5_GET(atomic_caps, mdev->hca_caps_cur[MLX5_CAP_ATOMIC], cap) 891dc7e38acSHans Petter Selasky 892dc7e38acSHans Petter Selasky #define MLX5_CAP_ATOMIC_MAX(mdev, cap) \ 893dc7e38acSHans Petter Selasky MLX5_GET(atomic_caps, mdev->hca_caps_max[MLX5_CAP_ATOMIC], cap) 894dc7e38acSHans Petter Selasky 895dc7e38acSHans Petter Selasky #define MLX5_CAP_FLOWTABLE(mdev, cap) \ 896dc7e38acSHans Petter Selasky MLX5_GET(flow_table_nic_cap, mdev->hca_caps_cur[MLX5_CAP_FLOW_TABLE], cap) 897dc7e38acSHans Petter Selasky 898dc7e38acSHans Petter Selasky #define MLX5_CAP_FLOWTABLE_MAX(mdev, cap) \ 899dc7e38acSHans Petter Selasky MLX5_GET(flow_table_nic_cap, mdev->hca_caps_max[MLX5_CAP_FLOW_TABLE], cap) 900dc7e38acSHans Petter Selasky 901dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE(mdev, cap) \ 902dc7e38acSHans Petter Selasky MLX5_GET(flow_table_eswitch_cap, \ 903dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ESWITCH_FLOW_TABLE], cap) 904dc7e38acSHans Petter Selasky 905dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, cap) \ 906dc7e38acSHans Petter Selasky MLX5_GET(flow_table_eswitch_cap, \ 907dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ESWITCH_FLOW_TABLE], cap) 908dc7e38acSHans Petter Selasky 909cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_FDB(mdev, cap) \ 910cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_nic_esw_fdb.cap) 91198a998d5SHans Petter Selasky 912cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_FDB_MAX(mdev, cap) \ 913cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_nic_esw_fdb.cap) 91498a998d5SHans Petter Selasky 915cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_EGRESS_ACL(mdev, cap) \ 916cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_egress.cap) 91798a998d5SHans Petter Selasky 918cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_EGRESS_ACL_MAX(mdev, cap) \ 919cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_egress.cap) 920cb4e4a6eSHans Petter Selasky 921cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_INGRESS_ACL(mdev, cap) \ 922cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_ingress.cap) 923cb4e4a6eSHans Petter Selasky 924cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_INGRESS_ACL_MAX(mdev, cap) \ 925cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_ingress.cap) 92698a998d5SHans Petter Selasky 927dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW(mdev, cap) \ 928dc7e38acSHans Petter Selasky MLX5_GET(e_switch_cap, \ 929dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ESWITCH], cap) 930dc7e38acSHans Petter Selasky 931dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_MAX(mdev, cap) \ 932dc7e38acSHans Petter Selasky MLX5_GET(e_switch_cap, \ 933dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ESWITCH], cap) 934dc7e38acSHans Petter Selasky 935dc7e38acSHans Petter Selasky #define MLX5_CAP_ODP(mdev, cap)\ 936dc7e38acSHans Petter Selasky MLX5_GET(odp_cap, mdev->hca_caps_cur[MLX5_CAP_ODP], cap) 937dc7e38acSHans Petter Selasky 938dc7e38acSHans Petter Selasky #define MLX5_CAP_ODP_MAX(mdev, cap)\ 939dc7e38acSHans Petter Selasky MLX5_GET(odp_cap, mdev->hca_caps_max[MLX5_CAP_ODP], cap) 940dc7e38acSHans Petter Selasky 941cb4e4a6eSHans Petter Selasky #define MLX5_CAP_SNAPSHOT(mdev, cap) \ 942cb4e4a6eSHans Petter Selasky MLX5_GET(snapshot_cap, \ 943cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_SNAPSHOT], cap) 944cb4e4a6eSHans Petter Selasky 945cb4e4a6eSHans Petter Selasky #define MLX5_CAP_SNAPSHOT_MAX(mdev, cap) \ 946cb4e4a6eSHans Petter Selasky MLX5_GET(snapshot_cap, \ 947cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_SNAPSHOT], cap) 948cb4e4a6eSHans Petter Selasky 949cb4e4a6eSHans Petter Selasky #define MLX5_CAP_EOIB_OFFLOADS(mdev, cap) \ 950cb4e4a6eSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 951cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_EOIB_OFFLOADS], cap) 952cb4e4a6eSHans Petter Selasky 953cb4e4a6eSHans Petter Selasky #define MLX5_CAP_EOIB_OFFLOADS_MAX(mdev, cap) \ 954cb4e4a6eSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 955cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_EOIB_OFFLOADS], cap) 956cb4e4a6eSHans Petter Selasky 957cb4e4a6eSHans Petter Selasky #define MLX5_CAP_DEBUG(mdev, cap) \ 958cb4e4a6eSHans Petter Selasky MLX5_GET(debug_cap, \ 959cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_DEBUG], cap) 960cb4e4a6eSHans Petter Selasky 961cb4e4a6eSHans Petter Selasky #define MLX5_CAP_DEBUG_MAX(mdev, cap) \ 962cb4e4a6eSHans Petter Selasky MLX5_GET(debug_cap, \ 963cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_DEBUG], cap) 964cb4e4a6eSHans Petter Selasky 965cb4e4a6eSHans Petter Selasky #define MLX5_CAP_QOS(mdev, cap) \ 966cb4e4a6eSHans Petter Selasky MLX5_GET(qos_cap,\ 967cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_QOS], cap) 968cb4e4a6eSHans Petter Selasky 969cb4e4a6eSHans Petter Selasky #define MLX5_CAP_QOS_MAX(mdev, cap) \ 970cb4e4a6eSHans Petter Selasky MLX5_GET(qos_cap,\ 971cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_QOS], cap) 972cb4e4a6eSHans Petter Selasky 973dc7e38acSHans Petter Selasky enum { 974dc7e38acSHans Petter Selasky MLX5_CMD_STAT_OK = 0x0, 975dc7e38acSHans Petter Selasky MLX5_CMD_STAT_INT_ERR = 0x1, 976dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_OP_ERR = 0x2, 977dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_PARAM_ERR = 0x3, 978dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_SYS_STATE_ERR = 0x4, 979dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_RES_ERR = 0x5, 980dc7e38acSHans Petter Selasky MLX5_CMD_STAT_RES_BUSY = 0x6, 981dc7e38acSHans Petter Selasky MLX5_CMD_STAT_LIM_ERR = 0x8, 982dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_RES_STATE_ERR = 0x9, 983dc7e38acSHans Petter Selasky MLX5_CMD_STAT_IX_ERR = 0xa, 984dc7e38acSHans Petter Selasky MLX5_CMD_STAT_NO_RES_ERR = 0xf, 985dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_INP_LEN_ERR = 0x50, 986dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_OUTP_LEN_ERR = 0x51, 987dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_QP_STATE_ERR = 0x10, 988dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_PKT_ERR = 0x30, 989dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR = 0x40, 990dc7e38acSHans Petter Selasky }; 991dc7e38acSHans Petter Selasky 992dc7e38acSHans Petter Selasky enum { 993dc7e38acSHans Petter Selasky MLX5_IEEE_802_3_COUNTERS_GROUP = 0x0, 994dc7e38acSHans Petter Selasky MLX5_RFC_2863_COUNTERS_GROUP = 0x1, 995dc7e38acSHans Petter Selasky MLX5_RFC_2819_COUNTERS_GROUP = 0x2, 996dc7e38acSHans Petter Selasky MLX5_RFC_3635_COUNTERS_GROUP = 0x3, 997dc7e38acSHans Petter Selasky MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP = 0x5, 998cb022443SHans Petter Selasky MLX5_ETHERNET_DISCARD_COUNTERS_GROUP = 0x6, 999dc7e38acSHans Petter Selasky MLX5_PER_PRIORITY_COUNTERS_GROUP = 0x10, 1000dc7e38acSHans Petter Selasky MLX5_PER_TRAFFIC_CLASS_COUNTERS_GROUP = 0x11, 1001dc7e38acSHans Petter Selasky MLX5_PHYSICAL_LAYER_COUNTERS_GROUP = 0x12, 10024b109912SHans Petter Selasky MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP = 0x16, 1003cb022443SHans Petter Selasky MLX5_INFINIBAND_PORT_COUNTERS_GROUP = 0x20, 1004dc7e38acSHans Petter Selasky }; 1005dc7e38acSHans Petter Selasky 1006dc7e38acSHans Petter Selasky enum { 1007cb4e4a6eSHans Petter Selasky MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP = 0x0, 1008cb4e4a6eSHans Petter Selasky MLX5_PCIE_LANE_COUNTERS_GROUP = 0x1, 1009cb4e4a6eSHans Petter Selasky MLX5_PCIE_TIMERS_AND_STATES_COUNTERS_GROUP = 0x2, 1010cb4e4a6eSHans Petter Selasky }; 1011cb4e4a6eSHans Petter Selasky 1012cb4e4a6eSHans Petter Selasky enum { 1013cb4e4a6eSHans Petter Selasky MLX5_NUM_UUARS_PER_PAGE = MLX5_NON_FP_BF_REGS_PER_PAGE, 1014cb4e4a6eSHans Petter Selasky MLX5_DEF_TOT_UUARS = 8 * MLX5_NUM_UUARS_PER_PAGE, 1015cb4e4a6eSHans Petter Selasky }; 1016cb4e4a6eSHans Petter Selasky 1017cb4e4a6eSHans Petter Selasky enum { 1018cb4e4a6eSHans Petter Selasky NUM_DRIVER_UARS = 4, 1019cb4e4a6eSHans Petter Selasky NUM_LOW_LAT_UUARS = 4, 1020cb4e4a6eSHans Petter Selasky }; 1021cb4e4a6eSHans Petter Selasky 1022cb4e4a6eSHans Petter Selasky enum { 1023dc7e38acSHans Petter Selasky MLX5_CAP_PORT_TYPE_IB = 0x0, 1024dc7e38acSHans Petter Selasky MLX5_CAP_PORT_TYPE_ETH = 0x1, 1025dc7e38acSHans Petter Selasky }; 1026dc7e38acSHans Petter Selasky 1027dc7e38acSHans Petter Selasky enum { 1028dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_L2 = 0x0, 1029dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_VPORT_CONFIG = 0x1, 1030dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_NOT_REQUIRED = 0x2 1031dc7e38acSHans Petter Selasky }; 1032dc7e38acSHans Petter Selasky 1033dc7e38acSHans Petter Selasky enum { 1034dc7e38acSHans Petter Selasky MLX5_QUERY_VPORT_STATE_OUT_STATE_FOLLOW = 0x2, 1035dc7e38acSHans Petter Selasky }; 1036dc7e38acSHans Petter Selasky 1037dc7e38acSHans Petter Selasky static inline u16 mlx5_to_sw_pkey_sz(int pkey_sz) 1038dc7e38acSHans Petter Selasky { 1039dc7e38acSHans Petter Selasky if (pkey_sz > MLX5_MAX_LOG_PKEY_TABLE) 1040dc7e38acSHans Petter Selasky return 0; 1041dc7e38acSHans Petter Selasky return MLX5_MIN_PKEY_TABLE_SIZE << pkey_sz; 1042dc7e38acSHans Petter Selasky } 1043dc7e38acSHans Petter Selasky 1044dc7e38acSHans Petter Selasky struct mlx5_ifc_mcia_reg_bits { 1045dc7e38acSHans Petter Selasky u8 l[0x1]; 1046dc7e38acSHans Petter Selasky u8 reserved_0[0x7]; 1047dc7e38acSHans Petter Selasky u8 module[0x8]; 1048dc7e38acSHans Petter Selasky u8 reserved_1[0x8]; 1049dc7e38acSHans Petter Selasky u8 status[0x8]; 1050dc7e38acSHans Petter Selasky 1051dc7e38acSHans Petter Selasky u8 i2c_device_address[0x8]; 1052dc7e38acSHans Petter Selasky u8 page_number[0x8]; 1053dc7e38acSHans Petter Selasky u8 device_address[0x10]; 1054dc7e38acSHans Petter Selasky 1055dc7e38acSHans Petter Selasky u8 reserved_2[0x10]; 1056dc7e38acSHans Petter Selasky u8 size[0x10]; 1057dc7e38acSHans Petter Selasky 1058dc7e38acSHans Petter Selasky u8 reserved_3[0x20]; 1059dc7e38acSHans Petter Selasky 1060dc7e38acSHans Petter Selasky u8 dword_0[0x20]; 1061dc7e38acSHans Petter Selasky u8 dword_1[0x20]; 1062dc7e38acSHans Petter Selasky u8 dword_2[0x20]; 1063dc7e38acSHans Petter Selasky u8 dword_3[0x20]; 1064dc7e38acSHans Petter Selasky u8 dword_4[0x20]; 1065dc7e38acSHans Petter Selasky u8 dword_5[0x20]; 1066dc7e38acSHans Petter Selasky u8 dword_6[0x20]; 1067dc7e38acSHans Petter Selasky u8 dword_7[0x20]; 1068dc7e38acSHans Petter Selasky u8 dword_8[0x20]; 1069dc7e38acSHans Petter Selasky u8 dword_9[0x20]; 1070dc7e38acSHans Petter Selasky u8 dword_10[0x20]; 1071dc7e38acSHans Petter Selasky u8 dword_11[0x20]; 1072dc7e38acSHans Petter Selasky }; 1073dc7e38acSHans Petter Selasky 1074dc7e38acSHans Petter Selasky #define MLX5_CMD_OP_QUERY_EEPROM 0x93c 107590cc1c77SHans Petter Selasky 107690cc1c77SHans Petter Selasky struct mlx5_mini_cqe8 { 107790cc1c77SHans Petter Selasky union { 1078adea303cSHans Petter Selasky __be32 rx_hash_result; 1079adea303cSHans Petter Selasky __be16 checksum; 1080adea303cSHans Petter Selasky __be16 rsvd; 108190cc1c77SHans Petter Selasky struct { 1082adea303cSHans Petter Selasky __be16 wqe_counter; 108390cc1c77SHans Petter Selasky u8 s_wqe_opcode; 108490cc1c77SHans Petter Selasky u8 reserved; 108590cc1c77SHans Petter Selasky } s_wqe_info; 108690cc1c77SHans Petter Selasky }; 1087adea303cSHans Petter Selasky __be32 byte_cnt; 108890cc1c77SHans Petter Selasky }; 108990cc1c77SHans Petter Selasky 109090cc1c77SHans Petter Selasky enum { 109190cc1c77SHans Petter Selasky MLX5_NO_INLINE_DATA, 109290cc1c77SHans Petter Selasky MLX5_INLINE_DATA32_SEG, 109390cc1c77SHans Petter Selasky MLX5_INLINE_DATA64_SEG, 109490cc1c77SHans Petter Selasky MLX5_COMPRESSED, 109590cc1c77SHans Petter Selasky }; 109690cc1c77SHans Petter Selasky 109790cc1c77SHans Petter Selasky enum mlx5_exp_cqe_zip_recv_type { 109890cc1c77SHans Petter Selasky MLX5_CQE_FORMAT_HASH, 109990cc1c77SHans Petter Selasky MLX5_CQE_FORMAT_CSUM, 110090cc1c77SHans Petter Selasky }; 110190cc1c77SHans Petter Selasky 110290cc1c77SHans Petter Selasky #define MLX5E_CQE_FORMAT_MASK 0xc 110390cc1c77SHans Petter Selasky static inline int mlx5_get_cqe_format(const struct mlx5_cqe64 *cqe) 110490cc1c77SHans Petter Selasky { 110590cc1c77SHans Petter Selasky return (cqe->op_own & MLX5E_CQE_FORMAT_MASK) >> 2; 110690cc1c77SHans Petter Selasky } 110790cc1c77SHans Petter Selasky 11086c7057f7SHans Petter Selasky enum { 11096c7057f7SHans Petter Selasky MLX5_GEN_EVENT_SUBTYPE_DELAY_DROP_TIMEOUT = 0x1, 11106c7057f7SHans Petter Selasky }; 11116c7057f7SHans Petter Selasky 1112cb4e4a6eSHans Petter Selasky /* 8 regular priorities + 1 for multicast */ 1113cb4e4a6eSHans Petter Selasky #define MLX5_NUM_BYPASS_FTS 9 1114cb4e4a6eSHans Petter Selasky 1115dc7e38acSHans Petter Selasky #endif /* MLX5_DEVICE_H */ 1116