1dc7e38acSHans Petter Selasky /*- 21c807f67SHans Petter Selasky * Copyright (c) 2013-2017, Mellanox Technologies, Ltd. All rights reserved. 3dc7e38acSHans Petter Selasky * 4dc7e38acSHans Petter Selasky * Redistribution and use in source and binary forms, with or without 5dc7e38acSHans Petter Selasky * modification, are permitted provided that the following conditions 6dc7e38acSHans Petter Selasky * are met: 7dc7e38acSHans Petter Selasky * 1. Redistributions of source code must retain the above copyright 8dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer. 9dc7e38acSHans Petter Selasky * 2. Redistributions in binary form must reproduce the above copyright 10dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer in the 11dc7e38acSHans Petter Selasky * documentation and/or other materials provided with the distribution. 12dc7e38acSHans Petter Selasky * 13dc7e38acSHans Petter Selasky * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND 14dc7e38acSHans Petter Selasky * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 15dc7e38acSHans Petter Selasky * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 16dc7e38acSHans Petter Selasky * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 17dc7e38acSHans Petter Selasky * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 18dc7e38acSHans Petter Selasky * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 19dc7e38acSHans Petter Selasky * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 20dc7e38acSHans Petter Selasky * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 21dc7e38acSHans Petter Selasky * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 22dc7e38acSHans Petter Selasky * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 23dc7e38acSHans Petter Selasky * SUCH DAMAGE. 24dc7e38acSHans Petter Selasky * 25dc7e38acSHans Petter Selasky * $FreeBSD$ 26dc7e38acSHans Petter Selasky */ 27dc7e38acSHans Petter Selasky 28dc7e38acSHans Petter Selasky #ifndef MLX5_DEVICE_H 29dc7e38acSHans Petter Selasky #define MLX5_DEVICE_H 30dc7e38acSHans Petter Selasky 31dc7e38acSHans Petter Selasky #include <linux/types.h> 32dc7e38acSHans Petter Selasky #include <rdma/ib_verbs.h> 33dc7e38acSHans Petter Selasky #include <dev/mlx5/mlx5_ifc.h> 34dc7e38acSHans Petter Selasky 35dc7e38acSHans Petter Selasky #define FW_INIT_TIMEOUT_MILI 2000 36dc7e38acSHans Petter Selasky #define FW_INIT_WAIT_MS 2 37dc7e38acSHans Petter Selasky 38dc7e38acSHans Petter Selasky #if defined(__LITTLE_ENDIAN) 39dc7e38acSHans Petter Selasky #define MLX5_SET_HOST_ENDIANNESS 0 40dc7e38acSHans Petter Selasky #elif defined(__BIG_ENDIAN) 41dc7e38acSHans Petter Selasky #define MLX5_SET_HOST_ENDIANNESS 0x80 42dc7e38acSHans Petter Selasky #else 43dc7e38acSHans Petter Selasky #error Host endianness not defined 44dc7e38acSHans Petter Selasky #endif 45dc7e38acSHans Petter Selasky 46dc7e38acSHans Petter Selasky /* helper macros */ 47dc7e38acSHans Petter Selasky #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0) 48dc7e38acSHans Petter Selasky #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld) 49dc7e38acSHans Petter Selasky #define __mlx5_bit_off(typ, fld) __offsetof(struct mlx5_ifc_##typ##_bits, fld) 50dc7e38acSHans Petter Selasky #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32) 51dc7e38acSHans Petter Selasky #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64) 52dc7e38acSHans Petter Selasky #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0x1f)) 53dc7e38acSHans Petter Selasky #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1)) 54dc7e38acSHans Petter Selasky #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << __mlx5_dw_bit_off(typ, fld)) 55dc7e38acSHans Petter Selasky #define __mlx5_st_sz_bits(typ) sizeof(struct mlx5_ifc_##typ##_bits) 56dc7e38acSHans Petter Selasky 57dc7e38acSHans Petter Selasky #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8) 58dc7e38acSHans Petter Selasky #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8) 59dc7e38acSHans Petter Selasky #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32) 60cb4e4a6eSHans Petter Selasky #define MLX5_ST_SZ_QW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 64) 61dc7e38acSHans Petter Selasky #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8) 62dc7e38acSHans Petter Selasky #define MLX5_UN_SZ_DW(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 32) 63dc7e38acSHans Petter Selasky #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8) 64dc7e38acSHans Petter Selasky #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld)) 65dc7e38acSHans Petter Selasky 66dc7e38acSHans Petter Selasky /* insert a value to a struct */ 67dc7e38acSHans Petter Selasky #define MLX5_SET(typ, p, fld, v) do { \ 68dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 69dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 70dc7e38acSHans Petter Selasky *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 71dc7e38acSHans Petter Selasky cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 72dc7e38acSHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | (((v) & __mlx5_mask(typ, fld)) \ 73dc7e38acSHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 74dc7e38acSHans Petter Selasky } while (0) 75dc7e38acSHans Petter Selasky 76dc7e38acSHans Petter Selasky #define MLX5_SET_TO_ONES(typ, p, fld) do { \ 77dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 78dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 79dc7e38acSHans Petter Selasky *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 80dc7e38acSHans Petter Selasky cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 81dc7e38acSHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | ((__mlx5_mask(typ, fld)) \ 82dc7e38acSHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 83dc7e38acSHans Petter Selasky } while (0) 84dc7e38acSHans Petter Selasky 85dc7e38acSHans Petter Selasky #define MLX5_GET(typ, p, fld) ((be32_to_cpu(*((__be32 *)(p) +\ 86dc7e38acSHans Petter Selasky __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \ 87dc7e38acSHans Petter Selasky __mlx5_mask(typ, fld)) 88dc7e38acSHans Petter Selasky 89dc7e38acSHans Petter Selasky #define MLX5_GET_PR(typ, p, fld) ({ \ 90dc7e38acSHans Petter Selasky u32 ___t = MLX5_GET(typ, p, fld); \ 91dc7e38acSHans Petter Selasky pr_debug(#fld " = 0x%x\n", ___t); \ 92dc7e38acSHans Petter Selasky ___t; \ 93dc7e38acSHans Petter Selasky }) 94dc7e38acSHans Petter Selasky 95dc7e38acSHans Petter Selasky #define MLX5_SET64(typ, p, fld, v) do { \ 96dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) != 64); \ 97dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \ 98dc7e38acSHans Petter Selasky *((__be64 *)(p) + __mlx5_64_off(typ, fld)) = cpu_to_be64(v); \ 99dc7e38acSHans Petter Selasky } while (0) 100dc7e38acSHans Petter Selasky 101dc7e38acSHans Petter Selasky #define MLX5_GET64(typ, p, fld) be64_to_cpu(*((__be64 *)(p) + __mlx5_64_off(typ, fld))) 102dc7e38acSHans Petter Selasky 1034b109912SHans Petter Selasky #define MLX5_GET64_BE(typ, p, fld) (*((__be64 *)(p) +\ 1044b109912SHans Petter Selasky __mlx5_64_off(typ, fld))) 1054b109912SHans Petter Selasky 1064b109912SHans Petter Selasky #define MLX5_GET_BE(type_t, typ, p, fld) ({ \ 1074b109912SHans Petter Selasky type_t tmp; \ 1084b109912SHans Petter Selasky switch (sizeof(tmp)) { \ 1094b109912SHans Petter Selasky case sizeof(u8): \ 1104b109912SHans Petter Selasky tmp = (__force type_t)MLX5_GET(typ, p, fld); \ 1114b109912SHans Petter Selasky break; \ 1124b109912SHans Petter Selasky case sizeof(u16): \ 1134b109912SHans Petter Selasky tmp = (__force type_t)cpu_to_be16(MLX5_GET(typ, p, fld)); \ 1144b109912SHans Petter Selasky break; \ 1154b109912SHans Petter Selasky case sizeof(u32): \ 1164b109912SHans Petter Selasky tmp = (__force type_t)cpu_to_be32(MLX5_GET(typ, p, fld)); \ 1174b109912SHans Petter Selasky break; \ 1184b109912SHans Petter Selasky case sizeof(u64): \ 1194b109912SHans Petter Selasky tmp = (__force type_t)MLX5_GET64_BE(typ, p, fld); \ 1204b109912SHans Petter Selasky break; \ 1214b109912SHans Petter Selasky } \ 1224b109912SHans Petter Selasky tmp; \ 1234b109912SHans Petter Selasky }) 1244b109912SHans Petter Selasky 1254b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_REGULAR_PRIOS 8 1264b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS 8 1274b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_MULTICAST_PRIOS 1 1284b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_PRIOS (MLX5_BY_PASS_NUM_REGULAR_PRIOS +\ 1294b109912SHans Petter Selasky MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS +\ 1304b109912SHans Petter Selasky MLX5_BY_PASS_NUM_MULTICAST_PRIOS) 1314b109912SHans Petter Selasky 132dc7e38acSHans Petter Selasky enum { 133dc7e38acSHans Petter Selasky MLX5_MAX_COMMANDS = 32, 134dc7e38acSHans Petter Selasky MLX5_CMD_DATA_BLOCK_SIZE = 512, 1351c807f67SHans Petter Selasky MLX5_CMD_MBOX_SIZE = 1024, 136dc7e38acSHans Petter Selasky MLX5_PCI_CMD_XPORT = 7, 137dc7e38acSHans Petter Selasky MLX5_MKEY_BSF_OCTO_SIZE = 4, 138dc7e38acSHans Petter Selasky MLX5_MAX_PSVS = 4, 139dc7e38acSHans Petter Selasky }; 140dc7e38acSHans Petter Selasky 141dc7e38acSHans Petter Selasky enum { 142dc7e38acSHans Petter Selasky MLX5_EXTENDED_UD_AV = 0x80000000, 143dc7e38acSHans Petter Selasky }; 144dc7e38acSHans Petter Selasky 145dc7e38acSHans Petter Selasky enum { 146cb4e4a6eSHans Petter Selasky MLX5_CQ_FLAGS_OI = 2, 147cb4e4a6eSHans Petter Selasky }; 148cb4e4a6eSHans Petter Selasky 149cb4e4a6eSHans Petter Selasky enum { 150dc7e38acSHans Petter Selasky MLX5_STAT_RATE_OFFSET = 5, 151dc7e38acSHans Petter Selasky }; 152dc7e38acSHans Petter Selasky 153dc7e38acSHans Petter Selasky enum { 154dc7e38acSHans Petter Selasky MLX5_INLINE_SEG = 0x80000000, 155dc7e38acSHans Petter Selasky }; 156dc7e38acSHans Petter Selasky 157dc7e38acSHans Petter Selasky enum { 158dc7e38acSHans Petter Selasky MLX5_HW_START_PADDING = MLX5_INLINE_SEG, 159dc7e38acSHans Petter Selasky }; 160dc7e38acSHans Petter Selasky 161dc7e38acSHans Petter Selasky enum { 162dc7e38acSHans Petter Selasky MLX5_MIN_PKEY_TABLE_SIZE = 128, 163dc7e38acSHans Petter Selasky MLX5_MAX_LOG_PKEY_TABLE = 5, 164dc7e38acSHans Petter Selasky }; 165dc7e38acSHans Petter Selasky 166dc7e38acSHans Petter Selasky enum { 167*02ca39cfSEitan Adler MLX5_MKEY_INBOX_PG_ACCESS = 1U << 31 168cb4e4a6eSHans Petter Selasky }; 169cb4e4a6eSHans Petter Selasky 170cb4e4a6eSHans Petter Selasky enum { 171dc7e38acSHans Petter Selasky MLX5_PERM_LOCAL_READ = 1 << 2, 172dc7e38acSHans Petter Selasky MLX5_PERM_LOCAL_WRITE = 1 << 3, 173dc7e38acSHans Petter Selasky MLX5_PERM_REMOTE_READ = 1 << 4, 174dc7e38acSHans Petter Selasky MLX5_PERM_REMOTE_WRITE = 1 << 5, 175dc7e38acSHans Petter Selasky MLX5_PERM_ATOMIC = 1 << 6, 176dc7e38acSHans Petter Selasky MLX5_PERM_UMR_EN = 1 << 7, 177dc7e38acSHans Petter Selasky }; 178dc7e38acSHans Petter Selasky 179dc7e38acSHans Petter Selasky enum { 180dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_SMALL_FENCE = 1 << 0, 181dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_RELAXED_ORDERING = 1 << 2, 182dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_NO_SNOOP = 1 << 3, 183dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_TLP_PROCE_EN = 1 << 6, 184dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_TPH_MASK = 3 << 4, 185dc7e38acSHans Petter Selasky }; 186dc7e38acSHans Petter Selasky 187dc7e38acSHans Petter Selasky enum { 188dc7e38acSHans Petter Selasky MLX5_MKEY_REMOTE_INVAL = 1 << 24, 189dc7e38acSHans Petter Selasky MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29, 190dc7e38acSHans Petter Selasky MLX5_MKEY_BSF_EN = 1 << 30, 191*02ca39cfSEitan Adler MLX5_MKEY_LEN64 = 1U << 31, 192dc7e38acSHans Petter Selasky }; 193dc7e38acSHans Petter Selasky 194dc7e38acSHans Petter Selasky enum { 195dc7e38acSHans Petter Selasky MLX5_EN_RD = (u64)1, 196dc7e38acSHans Petter Selasky MLX5_EN_WR = (u64)2 197dc7e38acSHans Petter Selasky }; 198dc7e38acSHans Petter Selasky 199dc7e38acSHans Petter Selasky enum { 200dc7e38acSHans Petter Selasky MLX5_BF_REGS_PER_PAGE = 4, 201dc7e38acSHans Petter Selasky MLX5_MAX_UAR_PAGES = 1 << 8, 202dc7e38acSHans Petter Selasky MLX5_NON_FP_BF_REGS_PER_PAGE = 2, 203dc7e38acSHans Petter Selasky MLX5_MAX_UUARS = MLX5_MAX_UAR_PAGES * MLX5_NON_FP_BF_REGS_PER_PAGE, 204dc7e38acSHans Petter Selasky }; 205dc7e38acSHans Petter Selasky 206dc7e38acSHans Petter Selasky enum { 207dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LEN = 1ull << 0, 208dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_PAGE_SIZE = 1ull << 1, 209dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_START_ADDR = 1ull << 6, 210dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_PD = 1ull << 7, 211dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_EN_RINVAL = 1ull << 8, 212dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_EN_SIGERR = 1ull << 9, 213dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_BSF_EN = 1ull << 12, 214dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_KEY = 1ull << 13, 215dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_QPN = 1ull << 14, 216dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LR = 1ull << 17, 217dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LW = 1ull << 18, 218dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_RR = 1ull << 19, 219dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_RW = 1ull << 20, 220dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_A = 1ull << 21, 221dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_SMALL_FENCE = 1ull << 23, 222dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_FREE = 1ull << 29, 223dc7e38acSHans Petter Selasky }; 224dc7e38acSHans Petter Selasky 225dc7e38acSHans Petter Selasky enum { 226cb4e4a6eSHans Petter Selasky MLX5_UMR_TRANSLATION_OFFSET_EN = (1 << 4), 227cb4e4a6eSHans Petter Selasky 228cb4e4a6eSHans Petter Selasky MLX5_UMR_CHECK_NOT_FREE = (1 << 5), 229cb4e4a6eSHans Petter Selasky MLX5_UMR_CHECK_FREE = (2 << 5), 230cb4e4a6eSHans Petter Selasky 231cb4e4a6eSHans Petter Selasky MLX5_UMR_INLINE = (1 << 7), 232cb4e4a6eSHans Petter Selasky }; 233cb4e4a6eSHans Petter Selasky 234cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_ALIGNMENT 0x40 235cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_MASK (MLX5_UMR_MTT_ALIGNMENT - 1) 236cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_MIN_CHUNK_SIZE MLX5_UMR_MTT_ALIGNMENT 237cb4e4a6eSHans Petter Selasky 238cb4e4a6eSHans Petter Selasky enum { 239cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_QP = 0, 240cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_RQ = 1, 241cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_SQ = 2, 242cb4e4a6eSHans Petter Selasky }; 243cb4e4a6eSHans Petter Selasky 244cb4e4a6eSHans Petter Selasky enum { 245dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_DOWN = 1, 246dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_ACTIVE = 4, 247dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED = 5, 248dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_LID = 6, 249dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_PKEY = 7, 250dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_GUID = 8, 251dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG = 9, 252dc7e38acSHans Petter Selasky }; 253dc7e38acSHans Petter Selasky 254dc7e38acSHans Petter Selasky enum { 255cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_ERROR_STATE_DCBX = 1, 256cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_REMOTE_CONFIG_CHANGE, 257cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_LOCAL_OPER_CHANGE, 258cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_REMOTE_CONFIG_APP_PRIORITY_CHANGE, 259cb4e4a6eSHans Petter Selasky MLX5_MAX_INLINE_RECEIVE_SIZE = 64 260cb4e4a6eSHans Petter Selasky }; 261cb4e4a6eSHans Petter Selasky 262cb4e4a6eSHans Petter Selasky enum { 263dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_XRC = 1LL << 3, 264dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8, 265dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9, 266dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_APM = 1LL << 17, 267dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_SCQE_BRK_MOD = 1LL << 21, 268dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BLOCK_MCAST = 1LL << 23, 269dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_CQ_MODER = 1LL << 29, 270dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_RESIZE_CQ = 1LL << 30, 271cb4e4a6eSHans Petter Selasky MLX5_DEV_CAP_FLAG_ATOMIC = 1LL << 33, 272dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_ROCE = 1LL << 34, 273dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_DCT = 1LL << 37, 274dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_SIG_HAND_OVER = 1LL << 40, 275dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_CMDIF_CSUM = 3LL << 46, 276cb4e4a6eSHans Petter Selasky MLX5_DEV_CAP_FLAG_DRAIN_SIGERR = 1LL << 48, 277dc7e38acSHans Petter Selasky }; 278dc7e38acSHans Petter Selasky 279dc7e38acSHans Petter Selasky enum { 280dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1 = 0, 281dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_5 = 1, 282dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_2 = 2, 283dc7e38acSHans Petter Selasky }; 284dc7e38acSHans Petter Selasky 285dc7e38acSHans Petter Selasky enum { 286dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_CAP = 1 << MLX5_ROCE_VERSION_1, 287dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_5_CAP = 1 << MLX5_ROCE_VERSION_1_5, 288dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_2_CAP = 1 << MLX5_ROCE_VERSION_2, 289dc7e38acSHans Petter Selasky }; 290dc7e38acSHans Petter Selasky 291dc7e38acSHans Petter Selasky enum { 292dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV4 = 0, 293dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV6 = 1, 294dc7e38acSHans Petter Selasky }; 295dc7e38acSHans Petter Selasky 296dc7e38acSHans Petter Selasky enum { 297dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV4_CAP = 1 << 1, 298dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV6_CAP = 1 << 2, 299dc7e38acSHans Petter Selasky }; 300dc7e38acSHans Petter Selasky 301dc7e38acSHans Petter Selasky enum { 302dc7e38acSHans Petter Selasky MLX5_OPCODE_NOP = 0x00, 303dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND_INVAL = 0x01, 304dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_WRITE = 0x08, 305dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_WRITE_IMM = 0x09, 306dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND = 0x0a, 307dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND_IMM = 0x0b, 308dc7e38acSHans Petter Selasky MLX5_OPCODE_LSO = 0x0e, 309dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_READ = 0x10, 310dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_CS = 0x11, 311dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_FA = 0x12, 312dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_MASKED_CS = 0x14, 313dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_MASKED_FA = 0x15, 314dc7e38acSHans Petter Selasky MLX5_OPCODE_BIND_MW = 0x18, 315dc7e38acSHans Petter Selasky MLX5_OPCODE_CONFIG_CMD = 0x1f, 316dc7e38acSHans Petter Selasky 317dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_RDMA_WRITE_IMM = 0x00, 318dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND = 0x01, 319dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND_IMM = 0x02, 320dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND_INVAL = 0x03, 321dc7e38acSHans Petter Selasky 322dc7e38acSHans Petter Selasky MLX5_CQE_OPCODE_ERROR = 0x1e, 323dc7e38acSHans Petter Selasky MLX5_CQE_OPCODE_RESIZE = 0x16, 324dc7e38acSHans Petter Selasky 325dc7e38acSHans Petter Selasky MLX5_OPCODE_SET_PSV = 0x20, 326dc7e38acSHans Petter Selasky MLX5_OPCODE_GET_PSV = 0x21, 327dc7e38acSHans Petter Selasky MLX5_OPCODE_CHECK_PSV = 0x22, 328dc7e38acSHans Petter Selasky MLX5_OPCODE_RGET_PSV = 0x26, 329dc7e38acSHans Petter Selasky MLX5_OPCODE_RCHECK_PSV = 0x27, 330dc7e38acSHans Petter Selasky 331dc7e38acSHans Petter Selasky MLX5_OPCODE_UMR = 0x25, 332dc7e38acSHans Petter Selasky 333cb4e4a6eSHans Petter Selasky MLX5_OPCODE_SIGNATURE_CANCELED = (1 << 15), 334dc7e38acSHans Petter Selasky }; 335dc7e38acSHans Petter Selasky 336dc7e38acSHans Petter Selasky enum { 337dc7e38acSHans Petter Selasky MLX5_SET_PORT_RESET_QKEY = 0, 338dc7e38acSHans Petter Selasky MLX5_SET_PORT_GUID0 = 16, 339dc7e38acSHans Petter Selasky MLX5_SET_PORT_NODE_GUID = 17, 340dc7e38acSHans Petter Selasky MLX5_SET_PORT_SYS_GUID = 18, 341dc7e38acSHans Petter Selasky MLX5_SET_PORT_GID_TABLE = 19, 342dc7e38acSHans Petter Selasky MLX5_SET_PORT_PKEY_TABLE = 20, 343dc7e38acSHans Petter Selasky }; 344dc7e38acSHans Petter Selasky 345dc7e38acSHans Petter Selasky enum { 346dc7e38acSHans Petter Selasky MLX5_MAX_PAGE_SHIFT = 31 347dc7e38acSHans Petter Selasky }; 348dc7e38acSHans Petter Selasky 349dc7e38acSHans Petter Selasky enum { 350dc7e38acSHans Petter Selasky MLX5_ADAPTER_PAGE_SHIFT = 12, 351dc7e38acSHans Petter Selasky MLX5_ADAPTER_PAGE_SIZE = 1 << MLX5_ADAPTER_PAGE_SHIFT, 352dc7e38acSHans Petter Selasky }; 353dc7e38acSHans Petter Selasky 354dc7e38acSHans Petter Selasky enum { 355dc7e38acSHans Petter Selasky MLX5_CAP_OFF_CMDIF_CSUM = 46, 356dc7e38acSHans Petter Selasky }; 357dc7e38acSHans Petter Selasky 3584b109912SHans Petter Selasky enum { 3594b109912SHans Petter Selasky /* 3604b109912SHans Petter Selasky * Max wqe size for rdma read is 512 bytes, so this 3614b109912SHans Petter Selasky * limits our max_sge_rd as the wqe needs to fit: 3624b109912SHans Petter Selasky * - ctrl segment (16 bytes) 3634b109912SHans Petter Selasky * - rdma segment (16 bytes) 3644b109912SHans Petter Selasky * - scatter elements (16 bytes each) 3654b109912SHans Petter Selasky */ 3664b109912SHans Petter Selasky MLX5_MAX_SGE_RD = (512 - 16 - 16) / 16 3674b109912SHans Petter Selasky }; 3684b109912SHans Petter Selasky 369dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr { 370dc7e38acSHans Petter Selasky __be16 opcode; 371dc7e38acSHans Petter Selasky u8 rsvd[4]; 372dc7e38acSHans Petter Selasky __be16 opmod; 373dc7e38acSHans Petter Selasky }; 374dc7e38acSHans Petter Selasky 375dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr { 376dc7e38acSHans Petter Selasky u8 status; 377dc7e38acSHans Petter Selasky u8 rsvd[3]; 378dc7e38acSHans Petter Selasky __be32 syndrome; 379dc7e38acSHans Petter Selasky }; 380dc7e38acSHans Petter Selasky 381cb4e4a6eSHans Petter Selasky struct mlx5_cmd_set_dc_cnak_mbox_in { 382cb4e4a6eSHans Petter Selasky struct mlx5_inbox_hdr hdr; 383cb4e4a6eSHans Petter Selasky u8 enable; 384cb4e4a6eSHans Petter Selasky u8 reserved[47]; 385cb4e4a6eSHans Petter Selasky __be64 pa; 386cb4e4a6eSHans Petter Selasky }; 387cb4e4a6eSHans Petter Selasky 388cb4e4a6eSHans Petter Selasky struct mlx5_cmd_set_dc_cnak_mbox_out { 389cb4e4a6eSHans Petter Selasky struct mlx5_outbox_hdr hdr; 390cb4e4a6eSHans Petter Selasky u8 rsvd[8]; 391cb4e4a6eSHans Petter Selasky }; 392cb4e4a6eSHans Petter Selasky 393dc7e38acSHans Petter Selasky struct mlx5_cmd_layout { 394dc7e38acSHans Petter Selasky u8 type; 395dc7e38acSHans Petter Selasky u8 rsvd0[3]; 396dc7e38acSHans Petter Selasky __be32 inlen; 397dc7e38acSHans Petter Selasky __be64 in_ptr; 398dc7e38acSHans Petter Selasky __be32 in[4]; 399dc7e38acSHans Petter Selasky __be32 out[4]; 400dc7e38acSHans Petter Selasky __be64 out_ptr; 401dc7e38acSHans Petter Selasky __be32 outlen; 402dc7e38acSHans Petter Selasky u8 token; 403dc7e38acSHans Petter Selasky u8 sig; 404dc7e38acSHans Petter Selasky u8 rsvd1; 405dc7e38acSHans Petter Selasky u8 status_own; 406dc7e38acSHans Petter Selasky }; 407dc7e38acSHans Petter Selasky 408dc7e38acSHans Petter Selasky 409dc7e38acSHans Petter Selasky struct mlx5_health_buffer { 410dc7e38acSHans Petter Selasky __be32 assert_var[5]; 411dc7e38acSHans Petter Selasky __be32 rsvd0[3]; 412dc7e38acSHans Petter Selasky __be32 assert_exit_ptr; 413dc7e38acSHans Petter Selasky __be32 assert_callra; 414dc7e38acSHans Petter Selasky __be32 rsvd1[2]; 415dc7e38acSHans Petter Selasky __be32 fw_ver; 416dc7e38acSHans Petter Selasky __be32 hw_id; 417dc7e38acSHans Petter Selasky __be32 rsvd2; 418dc7e38acSHans Petter Selasky u8 irisc_index; 419dc7e38acSHans Petter Selasky u8 synd; 420dc7e38acSHans Petter Selasky __be16 ext_sync; 421dc7e38acSHans Petter Selasky }; 422dc7e38acSHans Petter Selasky 423dc7e38acSHans Petter Selasky struct mlx5_init_seg { 424dc7e38acSHans Petter Selasky __be32 fw_rev; 425dc7e38acSHans Petter Selasky __be32 cmdif_rev_fw_sub; 426dc7e38acSHans Petter Selasky __be32 rsvd0[2]; 427dc7e38acSHans Petter Selasky __be32 cmdq_addr_h; 428dc7e38acSHans Petter Selasky __be32 cmdq_addr_l_sz; 429dc7e38acSHans Petter Selasky __be32 cmd_dbell; 430dc7e38acSHans Petter Selasky __be32 rsvd1[120]; 431dc7e38acSHans Petter Selasky __be32 initializing; 432dc7e38acSHans Petter Selasky struct mlx5_health_buffer health; 433cb4e4a6eSHans Petter Selasky __be32 rsvd2[880]; 434cb4e4a6eSHans Petter Selasky __be32 internal_timer_h; 435cb4e4a6eSHans Petter Selasky __be32 internal_timer_l; 436cb4e4a6eSHans Petter Selasky __be32 rsvd3[2]; 437dc7e38acSHans Petter Selasky __be32 health_counter; 438cb4e4a6eSHans Petter Selasky __be32 rsvd4[1019]; 439dc7e38acSHans Petter Selasky __be64 ieee1588_clk; 440dc7e38acSHans Petter Selasky __be32 ieee1588_clk_type; 441dc7e38acSHans Petter Selasky __be32 clr_intx; 442dc7e38acSHans Petter Selasky }; 443dc7e38acSHans Petter Selasky 444dc7e38acSHans Petter Selasky struct mlx5_eqe_comp { 445dc7e38acSHans Petter Selasky __be32 reserved[6]; 446dc7e38acSHans Petter Selasky __be32 cqn; 447dc7e38acSHans Petter Selasky }; 448dc7e38acSHans Petter Selasky 449dc7e38acSHans Petter Selasky struct mlx5_eqe_qp_srq { 450dc7e38acSHans Petter Selasky __be32 reserved[6]; 451dc7e38acSHans Petter Selasky __be32 qp_srq_n; 452dc7e38acSHans Petter Selasky }; 453dc7e38acSHans Petter Selasky 454dc7e38acSHans Petter Selasky struct mlx5_eqe_cq_err { 455dc7e38acSHans Petter Selasky __be32 cqn; 456dc7e38acSHans Petter Selasky u8 reserved1[7]; 457dc7e38acSHans Petter Selasky u8 syndrome; 458dc7e38acSHans Petter Selasky }; 459dc7e38acSHans Petter Selasky 460dc7e38acSHans Petter Selasky struct mlx5_eqe_port_state { 461dc7e38acSHans Petter Selasky u8 reserved0[8]; 462dc7e38acSHans Petter Selasky u8 port; 463dc7e38acSHans Petter Selasky }; 464dc7e38acSHans Petter Selasky 465dc7e38acSHans Petter Selasky struct mlx5_eqe_gpio { 466dc7e38acSHans Petter Selasky __be32 reserved0[2]; 467dc7e38acSHans Petter Selasky __be64 gpio_event; 468dc7e38acSHans Petter Selasky }; 469dc7e38acSHans Petter Selasky 470dc7e38acSHans Petter Selasky struct mlx5_eqe_congestion { 471dc7e38acSHans Petter Selasky u8 type; 472dc7e38acSHans Petter Selasky u8 rsvd0; 473dc7e38acSHans Petter Selasky u8 congestion_level; 474dc7e38acSHans Petter Selasky }; 475dc7e38acSHans Petter Selasky 476dc7e38acSHans Petter Selasky struct mlx5_eqe_stall_vl { 477dc7e38acSHans Petter Selasky u8 rsvd0[3]; 478dc7e38acSHans Petter Selasky u8 port_vl; 479dc7e38acSHans Petter Selasky }; 480dc7e38acSHans Petter Selasky 481dc7e38acSHans Petter Selasky struct mlx5_eqe_cmd { 482dc7e38acSHans Petter Selasky __be32 vector; 483dc7e38acSHans Petter Selasky __be32 rsvd[6]; 484dc7e38acSHans Petter Selasky }; 485dc7e38acSHans Petter Selasky 486dc7e38acSHans Petter Selasky struct mlx5_eqe_page_req { 487dc7e38acSHans Petter Selasky u8 rsvd0[2]; 488dc7e38acSHans Petter Selasky __be16 func_id; 489dc7e38acSHans Petter Selasky __be32 num_pages; 490dc7e38acSHans Petter Selasky __be32 rsvd1[5]; 491dc7e38acSHans Petter Selasky }; 492dc7e38acSHans Petter Selasky 493dc7e38acSHans Petter Selasky struct mlx5_eqe_vport_change { 494dc7e38acSHans Petter Selasky u8 rsvd0[2]; 495dc7e38acSHans Petter Selasky __be16 vport_num; 496dc7e38acSHans Petter Selasky __be32 rsvd1[6]; 497dc7e38acSHans Petter Selasky }; 498dc7e38acSHans Petter Selasky 499dc7e38acSHans Petter Selasky 500dc7e38acSHans Petter Selasky #define PORT_MODULE_EVENT_MODULE_STATUS_MASK 0xF 501dc7e38acSHans Petter Selasky #define PORT_MODULE_EVENT_ERROR_TYPE_MASK 0xF 502dc7e38acSHans Petter Selasky 503dc7e38acSHans Petter Selasky enum { 504dc7e38acSHans Petter Selasky MLX5_MODULE_STATUS_PLUGGED = 0x1, 505dc7e38acSHans Petter Selasky MLX5_MODULE_STATUS_UNPLUGGED = 0x2, 506dc7e38acSHans Petter Selasky MLX5_MODULE_STATUS_ERROR = 0x3, 507dc7e38acSHans Petter Selasky }; 508dc7e38acSHans Petter Selasky 509dc7e38acSHans Petter Selasky enum { 510dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED = 0x0, 511dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE = 0x1, 512dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_BUS_STUCK = 0x2, 513dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT = 0x3, 514dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST = 0x4, 515dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER = 0x5, 516dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE = 0x6, 517cb4e4a6eSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_CABLE_IS_SHORTED = 0x7, 518dc7e38acSHans Petter Selasky }; 519dc7e38acSHans Petter Selasky 520dc7e38acSHans Petter Selasky struct mlx5_eqe_port_module_event { 521dc7e38acSHans Petter Selasky u8 rsvd0; 522dc7e38acSHans Petter Selasky u8 module; 523dc7e38acSHans Petter Selasky u8 rsvd1; 524dc7e38acSHans Petter Selasky u8 module_status; 525dc7e38acSHans Petter Selasky u8 rsvd2[2]; 526dc7e38acSHans Petter Selasky u8 error_type; 527dc7e38acSHans Petter Selasky }; 528dc7e38acSHans Petter Selasky 5296c7057f7SHans Petter Selasky struct mlx5_eqe_general_notification_event { 5306c7057f7SHans Petter Selasky u32 rq_user_index_delay_drop; 5316c7057f7SHans Petter Selasky u32 rsvd0[6]; 5326c7057f7SHans Petter Selasky }; 5336c7057f7SHans Petter Selasky 534dc7e38acSHans Petter Selasky union ev_data { 535dc7e38acSHans Petter Selasky __be32 raw[7]; 536dc7e38acSHans Petter Selasky struct mlx5_eqe_cmd cmd; 537dc7e38acSHans Petter Selasky struct mlx5_eqe_comp comp; 538dc7e38acSHans Petter Selasky struct mlx5_eqe_qp_srq qp_srq; 539dc7e38acSHans Petter Selasky struct mlx5_eqe_cq_err cq_err; 540dc7e38acSHans Petter Selasky struct mlx5_eqe_port_state port; 541dc7e38acSHans Petter Selasky struct mlx5_eqe_gpio gpio; 542dc7e38acSHans Petter Selasky struct mlx5_eqe_congestion cong; 543dc7e38acSHans Petter Selasky struct mlx5_eqe_stall_vl stall_vl; 544dc7e38acSHans Petter Selasky struct mlx5_eqe_page_req req_pages; 545dc7e38acSHans Petter Selasky struct mlx5_eqe_port_module_event port_module_event; 546dc7e38acSHans Petter Selasky struct mlx5_eqe_vport_change vport_change; 5476c7057f7SHans Petter Selasky struct mlx5_eqe_general_notification_event general_notifications; 548dc7e38acSHans Petter Selasky } __packed; 549dc7e38acSHans Petter Selasky 550dc7e38acSHans Petter Selasky struct mlx5_eqe { 551dc7e38acSHans Petter Selasky u8 rsvd0; 552dc7e38acSHans Petter Selasky u8 type; 553dc7e38acSHans Petter Selasky u8 rsvd1; 554dc7e38acSHans Petter Selasky u8 sub_type; 555dc7e38acSHans Petter Selasky __be32 rsvd2[7]; 556dc7e38acSHans Petter Selasky union ev_data data; 557dc7e38acSHans Petter Selasky __be16 rsvd3; 558dc7e38acSHans Petter Selasky u8 signature; 559dc7e38acSHans Petter Selasky u8 owner; 560dc7e38acSHans Petter Selasky } __packed; 561dc7e38acSHans Petter Selasky 562dc7e38acSHans Petter Selasky struct mlx5_cmd_prot_block { 563dc7e38acSHans Petter Selasky u8 data[MLX5_CMD_DATA_BLOCK_SIZE]; 564dc7e38acSHans Petter Selasky u8 rsvd0[48]; 565dc7e38acSHans Petter Selasky __be64 next; 566dc7e38acSHans Petter Selasky __be32 block_num; 567dc7e38acSHans Petter Selasky u8 rsvd1; 568dc7e38acSHans Petter Selasky u8 token; 569dc7e38acSHans Petter Selasky u8 ctrl_sig; 570dc7e38acSHans Petter Selasky u8 sig; 571dc7e38acSHans Petter Selasky }; 572dc7e38acSHans Petter Selasky 5731c807f67SHans Petter Selasky #define MLX5_NUM_CMDS_IN_ADAPTER_PAGE \ 5741c807f67SHans Petter Selasky (MLX5_ADAPTER_PAGE_SIZE / MLX5_CMD_MBOX_SIZE) 5751c807f67SHans Petter Selasky CTASSERT(MLX5_CMD_MBOX_SIZE >= sizeof(struct mlx5_cmd_prot_block)); 5761c807f67SHans Petter Selasky CTASSERT(MLX5_CMD_MBOX_SIZE <= MLX5_ADAPTER_PAGE_SIZE); 5771c807f67SHans Petter Selasky 578dc7e38acSHans Petter Selasky enum { 579dc7e38acSHans Petter Selasky MLX5_CQE_SYND_FLUSHED_IN_ERROR = 5, 580dc7e38acSHans Petter Selasky }; 581dc7e38acSHans Petter Selasky 582dc7e38acSHans Petter Selasky struct mlx5_err_cqe { 583dc7e38acSHans Petter Selasky u8 rsvd0[32]; 584dc7e38acSHans Petter Selasky __be32 srqn; 585dc7e38acSHans Petter Selasky u8 rsvd1[18]; 586dc7e38acSHans Petter Selasky u8 vendor_err_synd; 587dc7e38acSHans Petter Selasky u8 syndrome; 588dc7e38acSHans Petter Selasky __be32 s_wqe_opcode_qpn; 589dc7e38acSHans Petter Selasky __be16 wqe_counter; 590dc7e38acSHans Petter Selasky u8 signature; 591dc7e38acSHans Petter Selasky u8 op_own; 592dc7e38acSHans Petter Selasky }; 593dc7e38acSHans Petter Selasky 594dc7e38acSHans Petter Selasky struct mlx5_cqe64 { 595dc7e38acSHans Petter Selasky u8 tunneled_etc; 596dc7e38acSHans Petter Selasky u8 rsvd0[3]; 597dc7e38acSHans Petter Selasky u8 lro_tcppsh_abort_dupack; 598dc7e38acSHans Petter Selasky u8 lro_min_ttl; 599dc7e38acSHans Petter Selasky __be16 lro_tcp_win; 600dc7e38acSHans Petter Selasky __be32 lro_ack_seq_num; 601dc7e38acSHans Petter Selasky __be32 rss_hash_result; 602dc7e38acSHans Petter Selasky u8 rss_hash_type; 603dc7e38acSHans Petter Selasky u8 ml_path; 604dc7e38acSHans Petter Selasky u8 rsvd20[2]; 605dc7e38acSHans Petter Selasky __be16 check_sum; 606dc7e38acSHans Petter Selasky __be16 slid; 607dc7e38acSHans Petter Selasky __be32 flags_rqpn; 608dc7e38acSHans Petter Selasky u8 hds_ip_ext; 609dc7e38acSHans Petter Selasky u8 l4_hdr_type_etc; 610dc7e38acSHans Petter Selasky __be16 vlan_info; 611dc7e38acSHans Petter Selasky __be32 srqn; /* [31:24]: lro_num_seg, [23:0]: srqn */ 612dc7e38acSHans Petter Selasky __be32 imm_inval_pkey; 613dc7e38acSHans Petter Selasky u8 rsvd40[4]; 614dc7e38acSHans Petter Selasky __be32 byte_cnt; 615dc7e38acSHans Petter Selasky __be64 timestamp; 616dc7e38acSHans Petter Selasky __be32 sop_drop_qpn; 617dc7e38acSHans Petter Selasky __be16 wqe_counter; 618dc7e38acSHans Petter Selasky u8 signature; 619dc7e38acSHans Petter Selasky u8 op_own; 620dc7e38acSHans Petter Selasky }; 621dc7e38acSHans Petter Selasky 622ef23f141SKonstantin Belousov #define MLX5_CQE_TSTMP_PTP (1ULL << 63) 623ef23f141SKonstantin Belousov 624dc7e38acSHans Petter Selasky static inline bool get_cqe_lro_timestamp_valid(struct mlx5_cqe64 *cqe) 625dc7e38acSHans Petter Selasky { 626dc7e38acSHans Petter Selasky return (cqe->lro_tcppsh_abort_dupack >> 7) & 1; 627dc7e38acSHans Petter Selasky } 628dc7e38acSHans Petter Selasky 629dc7e38acSHans Petter Selasky static inline bool get_cqe_lro_tcppsh(struct mlx5_cqe64 *cqe) 630dc7e38acSHans Petter Selasky { 631dc7e38acSHans Petter Selasky return (cqe->lro_tcppsh_abort_dupack >> 6) & 1; 632dc7e38acSHans Petter Selasky } 633dc7e38acSHans Petter Selasky 634dc7e38acSHans Petter Selasky static inline u8 get_cqe_l4_hdr_type(struct mlx5_cqe64 *cqe) 635dc7e38acSHans Petter Selasky { 636dc7e38acSHans Petter Selasky return (cqe->l4_hdr_type_etc >> 4) & 0x7; 637dc7e38acSHans Petter Selasky } 638dc7e38acSHans Petter Selasky 639dc7e38acSHans Petter Selasky static inline u16 get_cqe_vlan(struct mlx5_cqe64 *cqe) 640dc7e38acSHans Petter Selasky { 641dc7e38acSHans Petter Selasky return be16_to_cpu(cqe->vlan_info) & 0xfff; 642dc7e38acSHans Petter Selasky } 643dc7e38acSHans Petter Selasky 644dc7e38acSHans Petter Selasky static inline void get_cqe_smac(struct mlx5_cqe64 *cqe, u8 *smac) 645dc7e38acSHans Petter Selasky { 646dc7e38acSHans Petter Selasky memcpy(smac, &cqe->rss_hash_type , 4); 647dc7e38acSHans Petter Selasky memcpy(smac + 4, &cqe->slid , 2); 648dc7e38acSHans Petter Selasky } 649dc7e38acSHans Petter Selasky 650dc7e38acSHans Petter Selasky static inline bool cqe_has_vlan(struct mlx5_cqe64 *cqe) 651dc7e38acSHans Petter Selasky { 652dc7e38acSHans Petter Selasky return cqe->l4_hdr_type_etc & 0x1; 653dc7e38acSHans Petter Selasky } 654dc7e38acSHans Petter Selasky 655dc7e38acSHans Petter Selasky static inline bool cqe_is_tunneled(struct mlx5_cqe64 *cqe) 656dc7e38acSHans Petter Selasky { 657dc7e38acSHans Petter Selasky return cqe->tunneled_etc & 0x1; 658dc7e38acSHans Petter Selasky } 659dc7e38acSHans Petter Selasky 660dc7e38acSHans Petter Selasky enum { 661dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_NONE = 0x0, 662dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_NO_ACK = 0x1, 663dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_UDP = 0x2, 664dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA = 0x3, 665dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA = 0x4, 666dc7e38acSHans Petter Selasky }; 667dc7e38acSHans Petter Selasky 668dc7e38acSHans Petter Selasky enum { 669dc7e38acSHans Petter Selasky /* source L3 hash types */ 670dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IP = 0x3 << 0, 671dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPV4 = 0x1 << 0, 672dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPV6 = 0x2 << 0, 673dc7e38acSHans Petter Selasky 674dc7e38acSHans Petter Selasky /* destination L3 hash types */ 675dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IP = 0x3 << 2, 676dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPV4 = 0x1 << 2, 677dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPV6 = 0x2 << 2, 678dc7e38acSHans Petter Selasky 679dc7e38acSHans Petter Selasky /* source L4 hash types */ 680dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_L4 = 0x3 << 4, 681dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_TCP = 0x1 << 4, 682dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_UDP = 0x2 << 4, 683dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPSEC = 0x3 << 4, 684dc7e38acSHans Petter Selasky 685dc7e38acSHans Petter Selasky /* destination L4 hash types */ 686dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_L4 = 0x3 << 6, 687dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_TCP = 0x1 << 6, 688dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_UDP = 0x2 << 6, 689dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPSEC = 0x3 << 6, 690dc7e38acSHans Petter Selasky }; 691dc7e38acSHans Petter Selasky 692dc7e38acSHans Petter Selasky enum { 6934b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH = 0x0, 6944b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6 = 0x1, 6954b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4 = 0x2, 696dc7e38acSHans Petter Selasky }; 697dc7e38acSHans Petter Selasky 698dc7e38acSHans Petter Selasky enum { 699dc7e38acSHans Petter Selasky CQE_L2_OK = 1 << 0, 700dc7e38acSHans Petter Selasky CQE_L3_OK = 1 << 1, 701dc7e38acSHans Petter Selasky CQE_L4_OK = 1 << 2, 702dc7e38acSHans Petter Selasky }; 703dc7e38acSHans Petter Selasky 704dc7e38acSHans Petter Selasky struct mlx5_sig_err_cqe { 705dc7e38acSHans Petter Selasky u8 rsvd0[16]; 706dc7e38acSHans Petter Selasky __be32 expected_trans_sig; 707dc7e38acSHans Petter Selasky __be32 actual_trans_sig; 708dc7e38acSHans Petter Selasky __be32 expected_reftag; 709dc7e38acSHans Petter Selasky __be32 actual_reftag; 710dc7e38acSHans Petter Selasky __be16 syndrome; 711dc7e38acSHans Petter Selasky u8 rsvd22[2]; 712dc7e38acSHans Petter Selasky __be32 mkey; 713dc7e38acSHans Petter Selasky __be64 err_offset; 714dc7e38acSHans Petter Selasky u8 rsvd30[8]; 715dc7e38acSHans Petter Selasky __be32 qpn; 716dc7e38acSHans Petter Selasky u8 rsvd38[2]; 717dc7e38acSHans Petter Selasky u8 signature; 718dc7e38acSHans Petter Selasky u8 op_own; 719dc7e38acSHans Petter Selasky }; 720dc7e38acSHans Petter Selasky 721dc7e38acSHans Petter Selasky struct mlx5_wqe_srq_next_seg { 722dc7e38acSHans Petter Selasky u8 rsvd0[2]; 723dc7e38acSHans Petter Selasky __be16 next_wqe_index; 724dc7e38acSHans Petter Selasky u8 signature; 725dc7e38acSHans Petter Selasky u8 rsvd1[11]; 726dc7e38acSHans Petter Selasky }; 727dc7e38acSHans Petter Selasky 728dc7e38acSHans Petter Selasky union mlx5_ext_cqe { 729dc7e38acSHans Petter Selasky struct ib_grh grh; 730dc7e38acSHans Petter Selasky u8 inl[64]; 731dc7e38acSHans Petter Selasky }; 732dc7e38acSHans Petter Selasky 733dc7e38acSHans Petter Selasky struct mlx5_cqe128 { 734dc7e38acSHans Petter Selasky union mlx5_ext_cqe inl_grh; 735dc7e38acSHans Petter Selasky struct mlx5_cqe64 cqe64; 736dc7e38acSHans Petter Selasky }; 737dc7e38acSHans Petter Selasky 738dc7e38acSHans Petter Selasky struct mlx5_srq_ctx { 739dc7e38acSHans Petter Selasky u8 state_log_sz; 740dc7e38acSHans Petter Selasky u8 rsvd0[3]; 741dc7e38acSHans Petter Selasky __be32 flags_xrcd; 742dc7e38acSHans Petter Selasky __be32 pgoff_cqn; 743dc7e38acSHans Petter Selasky u8 rsvd1[4]; 744dc7e38acSHans Petter Selasky u8 log_pg_sz; 745dc7e38acSHans Petter Selasky u8 rsvd2[7]; 746dc7e38acSHans Petter Selasky __be32 pd; 747dc7e38acSHans Petter Selasky __be16 lwm; 748dc7e38acSHans Petter Selasky __be16 wqe_cnt; 749dc7e38acSHans Petter Selasky u8 rsvd3[8]; 750dc7e38acSHans Petter Selasky __be64 db_record; 751dc7e38acSHans Petter Selasky }; 752dc7e38acSHans Petter Selasky 753dc7e38acSHans Petter Selasky struct mlx5_create_srq_mbox_in { 754dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 755dc7e38acSHans Petter Selasky __be32 input_srqn; 756dc7e38acSHans Petter Selasky u8 rsvd0[4]; 757dc7e38acSHans Petter Selasky struct mlx5_srq_ctx ctx; 758dc7e38acSHans Petter Selasky u8 rsvd1[208]; 759dc7e38acSHans Petter Selasky __be64 pas[0]; 760dc7e38acSHans Petter Selasky }; 761dc7e38acSHans Petter Selasky 762dc7e38acSHans Petter Selasky struct mlx5_create_srq_mbox_out { 763dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 764dc7e38acSHans Petter Selasky __be32 srqn; 765dc7e38acSHans Petter Selasky u8 rsvd[4]; 766dc7e38acSHans Petter Selasky }; 767dc7e38acSHans Petter Selasky 768dc7e38acSHans Petter Selasky struct mlx5_destroy_srq_mbox_in { 769dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 770dc7e38acSHans Petter Selasky __be32 srqn; 771dc7e38acSHans Petter Selasky u8 rsvd[4]; 772dc7e38acSHans Petter Selasky }; 773dc7e38acSHans Petter Selasky 774dc7e38acSHans Petter Selasky struct mlx5_destroy_srq_mbox_out { 775dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 776dc7e38acSHans Petter Selasky u8 rsvd[8]; 777dc7e38acSHans Petter Selasky }; 778dc7e38acSHans Petter Selasky 779dc7e38acSHans Petter Selasky struct mlx5_query_srq_mbox_in { 780dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 781dc7e38acSHans Petter Selasky __be32 srqn; 782dc7e38acSHans Petter Selasky u8 rsvd0[4]; 783dc7e38acSHans Petter Selasky }; 784dc7e38acSHans Petter Selasky 785dc7e38acSHans Petter Selasky struct mlx5_query_srq_mbox_out { 786dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 787dc7e38acSHans Petter Selasky u8 rsvd0[8]; 788dc7e38acSHans Petter Selasky struct mlx5_srq_ctx ctx; 789dc7e38acSHans Petter Selasky u8 rsvd1[32]; 790dc7e38acSHans Petter Selasky __be64 pas[0]; 791dc7e38acSHans Petter Selasky }; 792dc7e38acSHans Petter Selasky 793dc7e38acSHans Petter Selasky struct mlx5_arm_srq_mbox_in { 794dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 795dc7e38acSHans Petter Selasky __be32 srqn; 796dc7e38acSHans Petter Selasky __be16 rsvd; 797dc7e38acSHans Petter Selasky __be16 lwm; 798dc7e38acSHans Petter Selasky }; 799dc7e38acSHans Petter Selasky 800dc7e38acSHans Petter Selasky struct mlx5_arm_srq_mbox_out { 801dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 802dc7e38acSHans Petter Selasky u8 rsvd[8]; 803dc7e38acSHans Petter Selasky }; 804dc7e38acSHans Petter Selasky 805dc7e38acSHans Petter Selasky struct mlx5_cq_context { 806dc7e38acSHans Petter Selasky u8 status; 807dc7e38acSHans Petter Selasky u8 cqe_sz_flags; 808dc7e38acSHans Petter Selasky u8 st; 809dc7e38acSHans Petter Selasky u8 rsvd3; 810dc7e38acSHans Petter Selasky u8 rsvd4[6]; 811dc7e38acSHans Petter Selasky __be16 page_offset; 812dc7e38acSHans Petter Selasky __be32 log_sz_usr_page; 813dc7e38acSHans Petter Selasky __be16 cq_period; 814dc7e38acSHans Petter Selasky __be16 cq_max_count; 815dc7e38acSHans Petter Selasky __be16 rsvd20; 816dc7e38acSHans Petter Selasky __be16 c_eqn; 817dc7e38acSHans Petter Selasky u8 log_pg_sz; 818dc7e38acSHans Petter Selasky u8 rsvd25[7]; 819dc7e38acSHans Petter Selasky __be32 last_notified_index; 820dc7e38acSHans Petter Selasky __be32 solicit_producer_index; 821dc7e38acSHans Petter Selasky __be32 consumer_counter; 822dc7e38acSHans Petter Selasky __be32 producer_counter; 823dc7e38acSHans Petter Selasky u8 rsvd48[8]; 824dc7e38acSHans Petter Selasky __be64 db_record_addr; 825dc7e38acSHans Petter Selasky }; 826dc7e38acSHans Petter Selasky 827dc7e38acSHans Petter Selasky struct mlx5_create_cq_mbox_in { 828dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 829dc7e38acSHans Petter Selasky __be32 input_cqn; 830dc7e38acSHans Petter Selasky u8 rsvdx[4]; 831dc7e38acSHans Petter Selasky struct mlx5_cq_context ctx; 832dc7e38acSHans Petter Selasky u8 rsvd6[192]; 833dc7e38acSHans Petter Selasky __be64 pas[0]; 834dc7e38acSHans Petter Selasky }; 835dc7e38acSHans Petter Selasky 836dc7e38acSHans Petter Selasky struct mlx5_create_cq_mbox_out { 837dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 838dc7e38acSHans Petter Selasky __be32 cqn; 839dc7e38acSHans Petter Selasky u8 rsvd0[4]; 840dc7e38acSHans Petter Selasky }; 841dc7e38acSHans Petter Selasky 842dc7e38acSHans Petter Selasky struct mlx5_destroy_cq_mbox_in { 843dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 844dc7e38acSHans Petter Selasky __be32 cqn; 845dc7e38acSHans Petter Selasky u8 rsvd0[4]; 846dc7e38acSHans Petter Selasky }; 847dc7e38acSHans Petter Selasky 848dc7e38acSHans Petter Selasky struct mlx5_destroy_cq_mbox_out { 849dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 850dc7e38acSHans Petter Selasky u8 rsvd0[8]; 851dc7e38acSHans Petter Selasky }; 852dc7e38acSHans Petter Selasky 853dc7e38acSHans Petter Selasky struct mlx5_query_cq_mbox_in { 854dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 855dc7e38acSHans Petter Selasky __be32 cqn; 856dc7e38acSHans Petter Selasky u8 rsvd0[4]; 857dc7e38acSHans Petter Selasky }; 858dc7e38acSHans Petter Selasky 859dc7e38acSHans Petter Selasky struct mlx5_query_cq_mbox_out { 860dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 861dc7e38acSHans Petter Selasky u8 rsvd0[8]; 862dc7e38acSHans Petter Selasky struct mlx5_cq_context ctx; 863dc7e38acSHans Petter Selasky u8 rsvd6[16]; 864dc7e38acSHans Petter Selasky __be64 pas[0]; 865dc7e38acSHans Petter Selasky }; 866dc7e38acSHans Petter Selasky 867dc7e38acSHans Petter Selasky struct mlx5_modify_cq_mbox_in { 868dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 869dc7e38acSHans Petter Selasky __be32 cqn; 870dc7e38acSHans Petter Selasky __be32 field_select; 871dc7e38acSHans Petter Selasky struct mlx5_cq_context ctx; 872dc7e38acSHans Petter Selasky u8 rsvd[192]; 873dc7e38acSHans Petter Selasky __be64 pas[0]; 874dc7e38acSHans Petter Selasky }; 875dc7e38acSHans Petter Selasky 876dc7e38acSHans Petter Selasky struct mlx5_modify_cq_mbox_out { 877dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 878dc7e38acSHans Petter Selasky u8 rsvd[8]; 879dc7e38acSHans Petter Selasky }; 880dc7e38acSHans Petter Selasky 881dc7e38acSHans Petter Selasky struct mlx5_eq_context { 882dc7e38acSHans Petter Selasky u8 status; 883dc7e38acSHans Petter Selasky u8 ec_oi; 884dc7e38acSHans Petter Selasky u8 st; 885dc7e38acSHans Petter Selasky u8 rsvd2[7]; 886dc7e38acSHans Petter Selasky __be16 page_pffset; 887dc7e38acSHans Petter Selasky __be32 log_sz_usr_page; 888dc7e38acSHans Petter Selasky u8 rsvd3[7]; 889dc7e38acSHans Petter Selasky u8 intr; 890dc7e38acSHans Petter Selasky u8 log_page_size; 891dc7e38acSHans Petter Selasky u8 rsvd4[15]; 892dc7e38acSHans Petter Selasky __be32 consumer_counter; 893dc7e38acSHans Petter Selasky __be32 produser_counter; 894dc7e38acSHans Petter Selasky u8 rsvd5[16]; 895dc7e38acSHans Petter Selasky }; 896dc7e38acSHans Petter Selasky 897dc7e38acSHans Petter Selasky struct mlx5_create_eq_mbox_in { 898dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 899dc7e38acSHans Petter Selasky u8 rsvd0[3]; 900dc7e38acSHans Petter Selasky u8 input_eqn; 901dc7e38acSHans Petter Selasky u8 rsvd1[4]; 902dc7e38acSHans Petter Selasky struct mlx5_eq_context ctx; 903dc7e38acSHans Petter Selasky u8 rsvd2[8]; 904dc7e38acSHans Petter Selasky __be64 events_mask; 905dc7e38acSHans Petter Selasky u8 rsvd3[176]; 906dc7e38acSHans Petter Selasky __be64 pas[0]; 907dc7e38acSHans Petter Selasky }; 908dc7e38acSHans Petter Selasky 909dc7e38acSHans Petter Selasky struct mlx5_create_eq_mbox_out { 910dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 911dc7e38acSHans Petter Selasky u8 rsvd0[3]; 912dc7e38acSHans Petter Selasky u8 eq_number; 913dc7e38acSHans Petter Selasky u8 rsvd1[4]; 914dc7e38acSHans Petter Selasky }; 915dc7e38acSHans Petter Selasky 916dc7e38acSHans Petter Selasky struct mlx5_map_eq_mbox_in { 917dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 918dc7e38acSHans Petter Selasky __be64 mask; 919dc7e38acSHans Petter Selasky u8 mu; 920dc7e38acSHans Petter Selasky u8 rsvd0[2]; 921dc7e38acSHans Petter Selasky u8 eqn; 922dc7e38acSHans Petter Selasky u8 rsvd1[24]; 923dc7e38acSHans Petter Selasky }; 924dc7e38acSHans Petter Selasky 925dc7e38acSHans Petter Selasky struct mlx5_map_eq_mbox_out { 926dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 927dc7e38acSHans Petter Selasky u8 rsvd[8]; 928dc7e38acSHans Petter Selasky }; 929dc7e38acSHans Petter Selasky 930dc7e38acSHans Petter Selasky struct mlx5_query_eq_mbox_in { 931dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 932dc7e38acSHans Petter Selasky u8 rsvd0[3]; 933dc7e38acSHans Petter Selasky u8 eqn; 934dc7e38acSHans Petter Selasky u8 rsvd1[4]; 935dc7e38acSHans Petter Selasky }; 936dc7e38acSHans Petter Selasky 937dc7e38acSHans Petter Selasky struct mlx5_query_eq_mbox_out { 938dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 939dc7e38acSHans Petter Selasky u8 rsvd[8]; 940dc7e38acSHans Petter Selasky struct mlx5_eq_context ctx; 941dc7e38acSHans Petter Selasky }; 942dc7e38acSHans Petter Selasky 943cb4e4a6eSHans Petter Selasky enum { 944cb4e4a6eSHans Petter Selasky MLX5_MKEY_STATUS_FREE = 1 << 6, 945cb4e4a6eSHans Petter Selasky }; 946cb4e4a6eSHans Petter Selasky 947dc7e38acSHans Petter Selasky struct mlx5_mkey_seg { 948dc7e38acSHans Petter Selasky /* This is a two bit field occupying bits 31-30. 949dc7e38acSHans Petter Selasky * bit 31 is always 0, 950dc7e38acSHans Petter Selasky * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have tanslation 951dc7e38acSHans Petter Selasky */ 952dc7e38acSHans Petter Selasky u8 status; 953dc7e38acSHans Petter Selasky u8 pcie_control; 954dc7e38acSHans Petter Selasky u8 flags; 955dc7e38acSHans Petter Selasky u8 version; 956dc7e38acSHans Petter Selasky __be32 qpn_mkey7_0; 957dc7e38acSHans Petter Selasky u8 rsvd1[4]; 958dc7e38acSHans Petter Selasky __be32 flags_pd; 959dc7e38acSHans Petter Selasky __be64 start_addr; 960dc7e38acSHans Petter Selasky __be64 len; 961dc7e38acSHans Petter Selasky __be32 bsfs_octo_size; 962dc7e38acSHans Petter Selasky u8 rsvd2[16]; 963dc7e38acSHans Petter Selasky __be32 xlt_oct_size; 964dc7e38acSHans Petter Selasky u8 rsvd3[3]; 965dc7e38acSHans Petter Selasky u8 log2_page_size; 966dc7e38acSHans Petter Selasky u8 rsvd4[4]; 967dc7e38acSHans Petter Selasky }; 968dc7e38acSHans Petter Selasky 969dc7e38acSHans Petter Selasky struct mlx5_query_special_ctxs_mbox_in { 970dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 971dc7e38acSHans Petter Selasky u8 rsvd[8]; 972dc7e38acSHans Petter Selasky }; 973dc7e38acSHans Petter Selasky 974dc7e38acSHans Petter Selasky struct mlx5_query_special_ctxs_mbox_out { 975dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 976dc7e38acSHans Petter Selasky __be32 dump_fill_mkey; 977dc7e38acSHans Petter Selasky __be32 reserved_lkey; 978dc7e38acSHans Petter Selasky }; 979dc7e38acSHans Petter Selasky 980dc7e38acSHans Petter Selasky struct mlx5_create_mkey_mbox_in { 981dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 982dc7e38acSHans Petter Selasky __be32 input_mkey_index; 983cb4e4a6eSHans Petter Selasky __be32 flags; 984dc7e38acSHans Petter Selasky struct mlx5_mkey_seg seg; 985dc7e38acSHans Petter Selasky u8 rsvd1[16]; 986dc7e38acSHans Petter Selasky __be32 xlat_oct_act_size; 987dc7e38acSHans Petter Selasky __be32 rsvd2; 988dc7e38acSHans Petter Selasky u8 rsvd3[168]; 989dc7e38acSHans Petter Selasky __be64 pas[0]; 990dc7e38acSHans Petter Selasky }; 991dc7e38acSHans Petter Selasky 992dc7e38acSHans Petter Selasky struct mlx5_create_mkey_mbox_out { 993dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 994dc7e38acSHans Petter Selasky __be32 mkey; 995dc7e38acSHans Petter Selasky u8 rsvd[4]; 996dc7e38acSHans Petter Selasky }; 997dc7e38acSHans Petter Selasky 998dc7e38acSHans Petter Selasky struct mlx5_query_mkey_mbox_in { 999dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 1000dc7e38acSHans Petter Selasky __be32 mkey; 1001dc7e38acSHans Petter Selasky }; 1002dc7e38acSHans Petter Selasky 1003dc7e38acSHans Petter Selasky struct mlx5_query_mkey_mbox_out { 1004dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 1005dc7e38acSHans Petter Selasky __be64 pas[0]; 1006dc7e38acSHans Petter Selasky }; 1007dc7e38acSHans Petter Selasky 1008dc7e38acSHans Petter Selasky struct mlx5_modify_mkey_mbox_in { 1009dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 1010dc7e38acSHans Petter Selasky __be32 mkey; 1011dc7e38acSHans Petter Selasky __be64 pas[0]; 1012dc7e38acSHans Petter Selasky }; 1013dc7e38acSHans Petter Selasky 1014dc7e38acSHans Petter Selasky struct mlx5_modify_mkey_mbox_out { 1015dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 1016dc7e38acSHans Petter Selasky u8 rsvd[8]; 1017dc7e38acSHans Petter Selasky }; 1018dc7e38acSHans Petter Selasky 1019dc7e38acSHans Petter Selasky struct mlx5_dump_mkey_mbox_in { 1020dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 1021dc7e38acSHans Petter Selasky }; 1022dc7e38acSHans Petter Selasky 1023dc7e38acSHans Petter Selasky struct mlx5_dump_mkey_mbox_out { 1024dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 1025dc7e38acSHans Petter Selasky __be32 mkey; 1026dc7e38acSHans Petter Selasky }; 1027dc7e38acSHans Petter Selasky 1028dc7e38acSHans Petter Selasky struct mlx5_mad_ifc_mbox_in { 1029dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 1030dc7e38acSHans Petter Selasky __be16 remote_lid; 1031dc7e38acSHans Petter Selasky u8 rsvd0; 1032dc7e38acSHans Petter Selasky u8 port; 1033dc7e38acSHans Petter Selasky u8 rsvd1[4]; 1034dc7e38acSHans Petter Selasky u8 data[256]; 1035dc7e38acSHans Petter Selasky }; 1036dc7e38acSHans Petter Selasky 1037dc7e38acSHans Petter Selasky struct mlx5_mad_ifc_mbox_out { 1038dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 1039dc7e38acSHans Petter Selasky u8 rsvd[8]; 1040dc7e38acSHans Petter Selasky u8 data[256]; 1041dc7e38acSHans Petter Selasky }; 1042dc7e38acSHans Petter Selasky 1043dc7e38acSHans Petter Selasky struct mlx5_access_reg_mbox_in { 1044dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 1045dc7e38acSHans Petter Selasky u8 rsvd0[2]; 1046dc7e38acSHans Petter Selasky __be16 register_id; 1047dc7e38acSHans Petter Selasky __be32 arg; 1048dc7e38acSHans Petter Selasky __be32 data[0]; 1049dc7e38acSHans Petter Selasky }; 1050dc7e38acSHans Petter Selasky 1051dc7e38acSHans Petter Selasky struct mlx5_access_reg_mbox_out { 1052dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 1053dc7e38acSHans Petter Selasky u8 rsvd[8]; 1054dc7e38acSHans Petter Selasky __be32 data[0]; 1055dc7e38acSHans Petter Selasky }; 1056dc7e38acSHans Petter Selasky 1057dc7e38acSHans Petter Selasky #define MLX5_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90) 1058dc7e38acSHans Petter Selasky 1059dc7e38acSHans Petter Selasky enum { 1060dc7e38acSHans Petter Selasky MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0 1061dc7e38acSHans Petter Selasky }; 1062dc7e38acSHans Petter Selasky 1063dc7e38acSHans Petter Selasky struct mlx5_allocate_psv_in { 1064dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 1065dc7e38acSHans Petter Selasky __be32 npsv_pd; 1066dc7e38acSHans Petter Selasky __be32 rsvd_psv0; 1067dc7e38acSHans Petter Selasky }; 1068dc7e38acSHans Petter Selasky 1069dc7e38acSHans Petter Selasky struct mlx5_allocate_psv_out { 1070dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 1071dc7e38acSHans Petter Selasky u8 rsvd[8]; 1072dc7e38acSHans Petter Selasky __be32 psv_idx[4]; 1073dc7e38acSHans Petter Selasky }; 1074dc7e38acSHans Petter Selasky 1075dc7e38acSHans Petter Selasky struct mlx5_destroy_psv_in { 1076dc7e38acSHans Petter Selasky struct mlx5_inbox_hdr hdr; 1077dc7e38acSHans Petter Selasky __be32 psv_number; 1078dc7e38acSHans Petter Selasky u8 rsvd[4]; 1079dc7e38acSHans Petter Selasky }; 1080dc7e38acSHans Petter Selasky 1081dc7e38acSHans Petter Selasky struct mlx5_destroy_psv_out { 1082dc7e38acSHans Petter Selasky struct mlx5_outbox_hdr hdr; 1083dc7e38acSHans Petter Selasky u8 rsvd[8]; 1084dc7e38acSHans Petter Selasky }; 1085dc7e38acSHans Petter Selasky 1086cb4e4a6eSHans Petter Selasky static inline int mlx5_host_is_le(void) 1087cb4e4a6eSHans Petter Selasky { 1088cb4e4a6eSHans Petter Selasky #if defined(__LITTLE_ENDIAN) 1089cb4e4a6eSHans Petter Selasky return 1; 1090cb4e4a6eSHans Petter Selasky #elif defined(__BIG_ENDIAN) 1091cb4e4a6eSHans Petter Selasky return 0; 1092cb4e4a6eSHans Petter Selasky #else 1093cb4e4a6eSHans Petter Selasky #error Host endianness not defined 1094cb4e4a6eSHans Petter Selasky #endif 1095cb4e4a6eSHans Petter Selasky } 1096cb4e4a6eSHans Petter Selasky 1097dc7e38acSHans Petter Selasky #define MLX5_CMD_OP_MAX 0x939 1098dc7e38acSHans Petter Selasky 1099dc7e38acSHans Petter Selasky enum { 1100dc7e38acSHans Petter Selasky VPORT_STATE_DOWN = 0x0, 1101dc7e38acSHans Petter Selasky VPORT_STATE_UP = 0x1, 1102dc7e38acSHans Petter Selasky }; 1103dc7e38acSHans Petter Selasky 1104dc7e38acSHans Petter Selasky enum { 1105dc7e38acSHans Petter Selasky MLX5_L3_PROT_TYPE_IPV4 = 0, 1106dc7e38acSHans Petter Selasky MLX5_L3_PROT_TYPE_IPV6 = 1, 1107dc7e38acSHans Petter Selasky }; 1108dc7e38acSHans Petter Selasky 1109dc7e38acSHans Petter Selasky enum { 1110dc7e38acSHans Petter Selasky MLX5_L4_PROT_TYPE_TCP = 0, 1111dc7e38acSHans Petter Selasky MLX5_L4_PROT_TYPE_UDP = 1, 1112dc7e38acSHans Petter Selasky }; 1113dc7e38acSHans Petter Selasky 1114dc7e38acSHans Petter Selasky enum { 1115dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_SRC_IP = 1 << 0, 1116dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_DST_IP = 1 << 1, 1117dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_L4_SPORT = 1 << 2, 1118dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_L4_DPORT = 1 << 3, 1119dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_IPSEC_SPI = 1 << 4, 1120dc7e38acSHans Petter Selasky }; 1121dc7e38acSHans Petter Selasky 1122dc7e38acSHans Petter Selasky enum { 1123dc7e38acSHans Petter Selasky MLX5_MATCH_OUTER_HEADERS = 1 << 0, 1124dc7e38acSHans Petter Selasky MLX5_MATCH_MISC_PARAMETERS = 1 << 1, 1125dc7e38acSHans Petter Selasky MLX5_MATCH_INNER_HEADERS = 1 << 2, 1126dc7e38acSHans Petter Selasky 1127dc7e38acSHans Petter Selasky }; 1128dc7e38acSHans Petter Selasky 1129dc7e38acSHans Petter Selasky enum { 1130dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_NIC_RCV = 0, 1131dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_EGRESS_ACL = 2, 1132dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_INGRESS_ACL = 3, 1133dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_ESWITCH = 4, 1134cb4e4a6eSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_SNIFFER_RX = 5, 1135cb4e4a6eSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_SNIFFER_TX = 6, 11365a93b4cdSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_NIC_RX_RDMA = 7, 1137dc7e38acSHans Petter Selasky }; 1138dc7e38acSHans Petter Selasky 1139dc7e38acSHans Petter Selasky enum { 1140dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_NONE = 0, 1141dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_IF_NO_VLAN = 1, 1142dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_OVERWRITE = 2 1143dc7e38acSHans Petter Selasky }; 1144dc7e38acSHans Petter Selasky 1145dc7e38acSHans Petter Selasky enum { 1146dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_SVLAN_STRIP = 1 << 0, 1147dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_CVLAN_STRIP = 1 << 1, 1148dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_SVLAN_INSERT = 1 << 2, 1149dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_CVLAN_INSERT = 1 << 3 1150dc7e38acSHans Petter Selasky }; 1151dc7e38acSHans Petter Selasky 115298a998d5SHans Petter Selasky enum { 115398a998d5SHans Petter Selasky MLX5_UC_ADDR_CHANGE = (1 << 0), 115498a998d5SHans Petter Selasky MLX5_MC_ADDR_CHANGE = (1 << 1), 115598a998d5SHans Petter Selasky MLX5_VLAN_CHANGE = (1 << 2), 115698a998d5SHans Petter Selasky MLX5_PROMISC_CHANGE = (1 << 3), 115798a998d5SHans Petter Selasky MLX5_MTU_CHANGE = (1 << 4), 115898a998d5SHans Petter Selasky }; 115998a998d5SHans Petter Selasky 116098a998d5SHans Petter Selasky enum mlx5_list_type { 116198a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_UC = 0x0, 116298a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_MC = 0x1, 116398a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_VLAN = 0x2, 116498a998d5SHans Petter Selasky }; 116598a998d5SHans Petter Selasky 116698a998d5SHans Petter Selasky enum { 116798a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_DOWN = 0x0, 116898a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_UP = 0x1, 116998a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_AUTO = 0x2, 117098a998d5SHans Petter Selasky }; 117190cc1c77SHans Petter Selasky 1172dc7e38acSHans Petter Selasky /* MLX5 DEV CAPs */ 1173dc7e38acSHans Petter Selasky 1174dc7e38acSHans Petter Selasky /* TODO: EAT.ME */ 1175dc7e38acSHans Petter Selasky enum mlx5_cap_mode { 1176dc7e38acSHans Petter Selasky HCA_CAP_OPMOD_GET_MAX = 0, 1177dc7e38acSHans Petter Selasky HCA_CAP_OPMOD_GET_CUR = 1, 1178dc7e38acSHans Petter Selasky }; 1179dc7e38acSHans Petter Selasky 1180dc7e38acSHans Petter Selasky enum mlx5_cap_type { 1181dc7e38acSHans Petter Selasky MLX5_CAP_GENERAL = 0, 1182dc7e38acSHans Petter Selasky MLX5_CAP_ETHERNET_OFFLOADS, 1183dc7e38acSHans Petter Selasky MLX5_CAP_ODP, 1184dc7e38acSHans Petter Selasky MLX5_CAP_ATOMIC, 1185dc7e38acSHans Petter Selasky MLX5_CAP_ROCE, 1186dc7e38acSHans Petter Selasky MLX5_CAP_IPOIB_OFFLOADS, 1187dc7e38acSHans Petter Selasky MLX5_CAP_EOIB_OFFLOADS, 1188dc7e38acSHans Petter Selasky MLX5_CAP_FLOW_TABLE, 1189dc7e38acSHans Petter Selasky MLX5_CAP_ESWITCH_FLOW_TABLE, 1190dc7e38acSHans Petter Selasky MLX5_CAP_ESWITCH, 1191cb4e4a6eSHans Petter Selasky MLX5_CAP_SNAPSHOT, 1192cb4e4a6eSHans Petter Selasky MLX5_CAP_VECTOR_CALC, 1193cb4e4a6eSHans Petter Selasky MLX5_CAP_QOS, 1194cb4e4a6eSHans Petter Selasky MLX5_CAP_DEBUG, 1195dc7e38acSHans Petter Selasky /* NUM OF CAP Types */ 1196dc7e38acSHans Petter Selasky MLX5_CAP_NUM 1197dc7e38acSHans Petter Selasky }; 1198dc7e38acSHans Petter Selasky 1199dc7e38acSHans Petter Selasky /* GET Dev Caps macros */ 1200dc7e38acSHans Petter Selasky #define MLX5_CAP_GEN(mdev, cap) \ 1201dc7e38acSHans Petter Selasky MLX5_GET(cmd_hca_cap, mdev->hca_caps_cur[MLX5_CAP_GENERAL], cap) 1202dc7e38acSHans Petter Selasky 1203dc7e38acSHans Petter Selasky #define MLX5_CAP_GEN_MAX(mdev, cap) \ 1204dc7e38acSHans Petter Selasky MLX5_GET(cmd_hca_cap, mdev->hca_caps_max[MLX5_CAP_GENERAL], cap) 1205dc7e38acSHans Petter Selasky 1206dc7e38acSHans Petter Selasky #define MLX5_CAP_ETH(mdev, cap) \ 1207dc7e38acSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1208dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ETHERNET_OFFLOADS], cap) 1209dc7e38acSHans Petter Selasky 1210dc7e38acSHans Petter Selasky #define MLX5_CAP_ETH_MAX(mdev, cap) \ 1211dc7e38acSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1212dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ETHERNET_OFFLOADS], cap) 1213dc7e38acSHans Petter Selasky 1214dc7e38acSHans Petter Selasky #define MLX5_CAP_ROCE(mdev, cap) \ 1215dc7e38acSHans Petter Selasky MLX5_GET(roce_cap, mdev->hca_caps_cur[MLX5_CAP_ROCE], cap) 1216dc7e38acSHans Petter Selasky 1217dc7e38acSHans Petter Selasky #define MLX5_CAP_ROCE_MAX(mdev, cap) \ 1218dc7e38acSHans Petter Selasky MLX5_GET(roce_cap, mdev->hca_caps_max[MLX5_CAP_ROCE], cap) 1219dc7e38acSHans Petter Selasky 1220dc7e38acSHans Petter Selasky #define MLX5_CAP_ATOMIC(mdev, cap) \ 1221dc7e38acSHans Petter Selasky MLX5_GET(atomic_caps, mdev->hca_caps_cur[MLX5_CAP_ATOMIC], cap) 1222dc7e38acSHans Petter Selasky 1223dc7e38acSHans Petter Selasky #define MLX5_CAP_ATOMIC_MAX(mdev, cap) \ 1224dc7e38acSHans Petter Selasky MLX5_GET(atomic_caps, mdev->hca_caps_max[MLX5_CAP_ATOMIC], cap) 1225dc7e38acSHans Petter Selasky 1226dc7e38acSHans Petter Selasky #define MLX5_CAP_FLOWTABLE(mdev, cap) \ 1227dc7e38acSHans Petter Selasky MLX5_GET(flow_table_nic_cap, mdev->hca_caps_cur[MLX5_CAP_FLOW_TABLE], cap) 1228dc7e38acSHans Petter Selasky 1229dc7e38acSHans Petter Selasky #define MLX5_CAP_FLOWTABLE_MAX(mdev, cap) \ 1230dc7e38acSHans Petter Selasky MLX5_GET(flow_table_nic_cap, mdev->hca_caps_max[MLX5_CAP_FLOW_TABLE], cap) 1231dc7e38acSHans Petter Selasky 1232dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE(mdev, cap) \ 1233dc7e38acSHans Petter Selasky MLX5_GET(flow_table_eswitch_cap, \ 1234dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ESWITCH_FLOW_TABLE], cap) 1235dc7e38acSHans Petter Selasky 1236dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, cap) \ 1237dc7e38acSHans Petter Selasky MLX5_GET(flow_table_eswitch_cap, \ 1238dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ESWITCH_FLOW_TABLE], cap) 1239dc7e38acSHans Petter Selasky 1240cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_FDB(mdev, cap) \ 1241cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_nic_esw_fdb.cap) 124298a998d5SHans Petter Selasky 1243cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_FDB_MAX(mdev, cap) \ 1244cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_nic_esw_fdb.cap) 124598a998d5SHans Petter Selasky 1246cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_EGRESS_ACL(mdev, cap) \ 1247cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_egress.cap) 124898a998d5SHans Petter Selasky 1249cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_EGRESS_ACL_MAX(mdev, cap) \ 1250cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_egress.cap) 1251cb4e4a6eSHans Petter Selasky 1252cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_INGRESS_ACL(mdev, cap) \ 1253cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_ingress.cap) 1254cb4e4a6eSHans Petter Selasky 1255cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_INGRESS_ACL_MAX(mdev, cap) \ 1256cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_ingress.cap) 125798a998d5SHans Petter Selasky 1258dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW(mdev, cap) \ 1259dc7e38acSHans Petter Selasky MLX5_GET(e_switch_cap, \ 1260dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ESWITCH], cap) 1261dc7e38acSHans Petter Selasky 1262dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_MAX(mdev, cap) \ 1263dc7e38acSHans Petter Selasky MLX5_GET(e_switch_cap, \ 1264dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ESWITCH], cap) 1265dc7e38acSHans Petter Selasky 1266dc7e38acSHans Petter Selasky #define MLX5_CAP_ODP(mdev, cap)\ 1267dc7e38acSHans Petter Selasky MLX5_GET(odp_cap, mdev->hca_caps_cur[MLX5_CAP_ODP], cap) 1268dc7e38acSHans Petter Selasky 1269dc7e38acSHans Petter Selasky #define MLX5_CAP_ODP_MAX(mdev, cap)\ 1270dc7e38acSHans Petter Selasky MLX5_GET(odp_cap, mdev->hca_caps_max[MLX5_CAP_ODP], cap) 1271dc7e38acSHans Petter Selasky 1272cb4e4a6eSHans Petter Selasky #define MLX5_CAP_SNAPSHOT(mdev, cap) \ 1273cb4e4a6eSHans Petter Selasky MLX5_GET(snapshot_cap, \ 1274cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_SNAPSHOT], cap) 1275cb4e4a6eSHans Petter Selasky 1276cb4e4a6eSHans Petter Selasky #define MLX5_CAP_SNAPSHOT_MAX(mdev, cap) \ 1277cb4e4a6eSHans Petter Selasky MLX5_GET(snapshot_cap, \ 1278cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_SNAPSHOT], cap) 1279cb4e4a6eSHans Petter Selasky 1280cb4e4a6eSHans Petter Selasky #define MLX5_CAP_EOIB_OFFLOADS(mdev, cap) \ 1281cb4e4a6eSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1282cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_EOIB_OFFLOADS], cap) 1283cb4e4a6eSHans Petter Selasky 1284cb4e4a6eSHans Petter Selasky #define MLX5_CAP_EOIB_OFFLOADS_MAX(mdev, cap) \ 1285cb4e4a6eSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1286cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_EOIB_OFFLOADS], cap) 1287cb4e4a6eSHans Petter Selasky 1288cb4e4a6eSHans Petter Selasky #define MLX5_CAP_DEBUG(mdev, cap) \ 1289cb4e4a6eSHans Petter Selasky MLX5_GET(debug_cap, \ 1290cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_DEBUG], cap) 1291cb4e4a6eSHans Petter Selasky 1292cb4e4a6eSHans Petter Selasky #define MLX5_CAP_DEBUG_MAX(mdev, cap) \ 1293cb4e4a6eSHans Petter Selasky MLX5_GET(debug_cap, \ 1294cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_DEBUG], cap) 1295cb4e4a6eSHans Petter Selasky 1296cb4e4a6eSHans Petter Selasky #define MLX5_CAP_QOS(mdev, cap) \ 1297cb4e4a6eSHans Petter Selasky MLX5_GET(qos_cap,\ 1298cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_QOS], cap) 1299cb4e4a6eSHans Petter Selasky 1300cb4e4a6eSHans Petter Selasky #define MLX5_CAP_QOS_MAX(mdev, cap) \ 1301cb4e4a6eSHans Petter Selasky MLX5_GET(qos_cap,\ 1302cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_QOS], cap) 1303cb4e4a6eSHans Petter Selasky 1304dc7e38acSHans Petter Selasky enum { 1305dc7e38acSHans Petter Selasky MLX5_CMD_STAT_OK = 0x0, 1306dc7e38acSHans Petter Selasky MLX5_CMD_STAT_INT_ERR = 0x1, 1307dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_OP_ERR = 0x2, 1308dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_PARAM_ERR = 0x3, 1309dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_SYS_STATE_ERR = 0x4, 1310dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_RES_ERR = 0x5, 1311dc7e38acSHans Petter Selasky MLX5_CMD_STAT_RES_BUSY = 0x6, 1312dc7e38acSHans Petter Selasky MLX5_CMD_STAT_LIM_ERR = 0x8, 1313dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_RES_STATE_ERR = 0x9, 1314dc7e38acSHans Petter Selasky MLX5_CMD_STAT_IX_ERR = 0xa, 1315dc7e38acSHans Petter Selasky MLX5_CMD_STAT_NO_RES_ERR = 0xf, 1316dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_INP_LEN_ERR = 0x50, 1317dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_OUTP_LEN_ERR = 0x51, 1318dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_QP_STATE_ERR = 0x10, 1319dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_PKT_ERR = 0x30, 1320dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR = 0x40, 1321dc7e38acSHans Petter Selasky }; 1322dc7e38acSHans Petter Selasky 1323dc7e38acSHans Petter Selasky enum { 1324dc7e38acSHans Petter Selasky MLX5_IEEE_802_3_COUNTERS_GROUP = 0x0, 1325dc7e38acSHans Petter Selasky MLX5_RFC_2863_COUNTERS_GROUP = 0x1, 1326dc7e38acSHans Petter Selasky MLX5_RFC_2819_COUNTERS_GROUP = 0x2, 1327dc7e38acSHans Petter Selasky MLX5_RFC_3635_COUNTERS_GROUP = 0x3, 1328dc7e38acSHans Petter Selasky MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP = 0x5, 1329cb022443SHans Petter Selasky MLX5_ETHERNET_DISCARD_COUNTERS_GROUP = 0x6, 1330dc7e38acSHans Petter Selasky MLX5_PER_PRIORITY_COUNTERS_GROUP = 0x10, 1331dc7e38acSHans Petter Selasky MLX5_PER_TRAFFIC_CLASS_COUNTERS_GROUP = 0x11, 1332dc7e38acSHans Petter Selasky MLX5_PHYSICAL_LAYER_COUNTERS_GROUP = 0x12, 13334b109912SHans Petter Selasky MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP = 0x16, 1334cb022443SHans Petter Selasky MLX5_INFINIBAND_PORT_COUNTERS_GROUP = 0x20, 1335dc7e38acSHans Petter Selasky }; 1336dc7e38acSHans Petter Selasky 1337dc7e38acSHans Petter Selasky enum { 1338cb4e4a6eSHans Petter Selasky MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP = 0x0, 1339cb4e4a6eSHans Petter Selasky MLX5_PCIE_LANE_COUNTERS_GROUP = 0x1, 1340cb4e4a6eSHans Petter Selasky MLX5_PCIE_TIMERS_AND_STATES_COUNTERS_GROUP = 0x2, 1341cb4e4a6eSHans Petter Selasky }; 1342cb4e4a6eSHans Petter Selasky 1343cb4e4a6eSHans Petter Selasky enum { 1344cb4e4a6eSHans Petter Selasky MLX5_NUM_UUARS_PER_PAGE = MLX5_NON_FP_BF_REGS_PER_PAGE, 1345cb4e4a6eSHans Petter Selasky MLX5_DEF_TOT_UUARS = 8 * MLX5_NUM_UUARS_PER_PAGE, 1346cb4e4a6eSHans Petter Selasky }; 1347cb4e4a6eSHans Petter Selasky 1348cb4e4a6eSHans Petter Selasky enum { 1349cb4e4a6eSHans Petter Selasky NUM_DRIVER_UARS = 4, 1350cb4e4a6eSHans Petter Selasky NUM_LOW_LAT_UUARS = 4, 1351cb4e4a6eSHans Petter Selasky }; 1352cb4e4a6eSHans Petter Selasky 1353cb4e4a6eSHans Petter Selasky enum { 1354dc7e38acSHans Petter Selasky MLX5_CAP_PORT_TYPE_IB = 0x0, 1355dc7e38acSHans Petter Selasky MLX5_CAP_PORT_TYPE_ETH = 0x1, 1356dc7e38acSHans Petter Selasky }; 1357dc7e38acSHans Petter Selasky 1358dc7e38acSHans Petter Selasky enum { 1359dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_L2 = 0x0, 1360dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_VPORT_CONFIG = 0x1, 1361dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_NOT_REQUIRED = 0x2 1362dc7e38acSHans Petter Selasky }; 1363dc7e38acSHans Petter Selasky 1364dc7e38acSHans Petter Selasky enum { 1365dc7e38acSHans Petter Selasky MLX5_QUERY_VPORT_STATE_OUT_STATE_FOLLOW = 0x2, 1366dc7e38acSHans Petter Selasky }; 1367dc7e38acSHans Petter Selasky 1368dc7e38acSHans Petter Selasky static inline u16 mlx5_to_sw_pkey_sz(int pkey_sz) 1369dc7e38acSHans Petter Selasky { 1370dc7e38acSHans Petter Selasky if (pkey_sz > MLX5_MAX_LOG_PKEY_TABLE) 1371dc7e38acSHans Petter Selasky return 0; 1372dc7e38acSHans Petter Selasky return MLX5_MIN_PKEY_TABLE_SIZE << pkey_sz; 1373dc7e38acSHans Petter Selasky } 1374dc7e38acSHans Petter Selasky 1375dc7e38acSHans Petter Selasky struct mlx5_ifc_mcia_reg_bits { 1376dc7e38acSHans Petter Selasky u8 l[0x1]; 1377dc7e38acSHans Petter Selasky u8 reserved_0[0x7]; 1378dc7e38acSHans Petter Selasky u8 module[0x8]; 1379dc7e38acSHans Petter Selasky u8 reserved_1[0x8]; 1380dc7e38acSHans Petter Selasky u8 status[0x8]; 1381dc7e38acSHans Petter Selasky 1382dc7e38acSHans Petter Selasky u8 i2c_device_address[0x8]; 1383dc7e38acSHans Petter Selasky u8 page_number[0x8]; 1384dc7e38acSHans Petter Selasky u8 device_address[0x10]; 1385dc7e38acSHans Petter Selasky 1386dc7e38acSHans Petter Selasky u8 reserved_2[0x10]; 1387dc7e38acSHans Petter Selasky u8 size[0x10]; 1388dc7e38acSHans Petter Selasky 1389dc7e38acSHans Petter Selasky u8 reserved_3[0x20]; 1390dc7e38acSHans Petter Selasky 1391dc7e38acSHans Petter Selasky u8 dword_0[0x20]; 1392dc7e38acSHans Petter Selasky u8 dword_1[0x20]; 1393dc7e38acSHans Petter Selasky u8 dword_2[0x20]; 1394dc7e38acSHans Petter Selasky u8 dword_3[0x20]; 1395dc7e38acSHans Petter Selasky u8 dword_4[0x20]; 1396dc7e38acSHans Petter Selasky u8 dword_5[0x20]; 1397dc7e38acSHans Petter Selasky u8 dword_6[0x20]; 1398dc7e38acSHans Petter Selasky u8 dword_7[0x20]; 1399dc7e38acSHans Petter Selasky u8 dword_8[0x20]; 1400dc7e38acSHans Petter Selasky u8 dword_9[0x20]; 1401dc7e38acSHans Petter Selasky u8 dword_10[0x20]; 1402dc7e38acSHans Petter Selasky u8 dword_11[0x20]; 1403dc7e38acSHans Petter Selasky }; 1404dc7e38acSHans Petter Selasky 1405dc7e38acSHans Petter Selasky #define MLX5_CMD_OP_QUERY_EEPROM 0x93c 140690cc1c77SHans Petter Selasky 140790cc1c77SHans Petter Selasky struct mlx5_mini_cqe8 { 140890cc1c77SHans Petter Selasky union { 1409adea303cSHans Petter Selasky __be32 rx_hash_result; 1410adea303cSHans Petter Selasky __be16 checksum; 1411adea303cSHans Petter Selasky __be16 rsvd; 141290cc1c77SHans Petter Selasky struct { 1413adea303cSHans Petter Selasky __be16 wqe_counter; 141490cc1c77SHans Petter Selasky u8 s_wqe_opcode; 141590cc1c77SHans Petter Selasky u8 reserved; 141690cc1c77SHans Petter Selasky } s_wqe_info; 141790cc1c77SHans Petter Selasky }; 1418adea303cSHans Petter Selasky __be32 byte_cnt; 141990cc1c77SHans Petter Selasky }; 142090cc1c77SHans Petter Selasky 142190cc1c77SHans Petter Selasky enum { 142290cc1c77SHans Petter Selasky MLX5_NO_INLINE_DATA, 142390cc1c77SHans Petter Selasky MLX5_INLINE_DATA32_SEG, 142490cc1c77SHans Petter Selasky MLX5_INLINE_DATA64_SEG, 142590cc1c77SHans Petter Selasky MLX5_COMPRESSED, 142690cc1c77SHans Petter Selasky }; 142790cc1c77SHans Petter Selasky 142890cc1c77SHans Petter Selasky enum mlx5_exp_cqe_zip_recv_type { 142990cc1c77SHans Petter Selasky MLX5_CQE_FORMAT_HASH, 143090cc1c77SHans Petter Selasky MLX5_CQE_FORMAT_CSUM, 143190cc1c77SHans Petter Selasky }; 143290cc1c77SHans Petter Selasky 143390cc1c77SHans Petter Selasky #define MLX5E_CQE_FORMAT_MASK 0xc 143490cc1c77SHans Petter Selasky static inline int mlx5_get_cqe_format(const struct mlx5_cqe64 *cqe) 143590cc1c77SHans Petter Selasky { 143690cc1c77SHans Petter Selasky return (cqe->op_own & MLX5E_CQE_FORMAT_MASK) >> 2; 143790cc1c77SHans Petter Selasky } 143890cc1c77SHans Petter Selasky 14396c7057f7SHans Petter Selasky enum { 14406c7057f7SHans Petter Selasky MLX5_GEN_EVENT_SUBTYPE_DELAY_DROP_TIMEOUT = 0x1, 14416c7057f7SHans Petter Selasky }; 14426c7057f7SHans Petter Selasky 1443cb4e4a6eSHans Petter Selasky /* 8 regular priorities + 1 for multicast */ 1444cb4e4a6eSHans Petter Selasky #define MLX5_NUM_BYPASS_FTS 9 1445cb4e4a6eSHans Petter Selasky 1446dc7e38acSHans Petter Selasky #endif /* MLX5_DEVICE_H */ 1447