xref: /freebsd/sys/dev/mlx5/cq.h (revision e23731db48ef9c6568d4768b1f87d48514339faa)
1dc7e38acSHans Petter Selasky /*-
27b9b93a8SHans Petter Selasky  * Copyright (c) 2013-2017, Mellanox Technologies, Ltd.  All rights reserved.
3dc7e38acSHans Petter Selasky  *
4dc7e38acSHans Petter Selasky  * Redistribution and use in source and binary forms, with or without
5dc7e38acSHans Petter Selasky  * modification, are permitted provided that the following conditions
6dc7e38acSHans Petter Selasky  * are met:
7dc7e38acSHans Petter Selasky  * 1. Redistributions of source code must retain the above copyright
8dc7e38acSHans Petter Selasky  *    notice, this list of conditions and the following disclaimer.
9dc7e38acSHans Petter Selasky  * 2. Redistributions in binary form must reproduce the above copyright
10dc7e38acSHans Petter Selasky  *    notice, this list of conditions and the following disclaimer in the
11dc7e38acSHans Petter Selasky  *    documentation and/or other materials provided with the distribution.
12dc7e38acSHans Petter Selasky  *
13dc7e38acSHans Petter Selasky  * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND
14dc7e38acSHans Petter Selasky  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15dc7e38acSHans Petter Selasky  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16dc7e38acSHans Petter Selasky  * ARE DISCLAIMED.  IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
17dc7e38acSHans Petter Selasky  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18dc7e38acSHans Petter Selasky  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19dc7e38acSHans Petter Selasky  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20dc7e38acSHans Petter Selasky  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21dc7e38acSHans Petter Selasky  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22dc7e38acSHans Petter Selasky  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
23dc7e38acSHans Petter Selasky  * SUCH DAMAGE.
24dc7e38acSHans Petter Selasky  */
25dc7e38acSHans Petter Selasky 
26dc7e38acSHans Petter Selasky #ifndef MLX5_CORE_CQ_H
27dc7e38acSHans Petter Selasky #define MLX5_CORE_CQ_H
28dc7e38acSHans Petter Selasky 
29dc7e38acSHans Petter Selasky #include <rdma/ib_verbs.h>
30dc7e38acSHans Petter Selasky #include <dev/mlx5/driver.h>
31dc7e38acSHans Petter Selasky #include <dev/mlx5/mlx5_ifc.h>
32dc7e38acSHans Petter Selasky 
33f34f0a65SHans Petter Selasky struct mlx5_eqe;
34dc7e38acSHans Petter Selasky struct mlx5_core_cq {
35dc7e38acSHans Petter Selasky 	u32			cqn;
36dc7e38acSHans Petter Selasky 	int			cqe_sz;
37dc7e38acSHans Petter Selasky 	__be32		       *set_ci_db;
38dc7e38acSHans Petter Selasky 	__be32		       *arm_db;
39dc7e38acSHans Petter Selasky 	unsigned		vector;
40dc7e38acSHans Petter Selasky 	int			irqn;
41f34f0a65SHans Petter Selasky 	void (*comp)		(struct mlx5_core_cq *, struct mlx5_eqe *);
42dc7e38acSHans Petter Selasky 	void (*event)		(struct mlx5_core_cq *, int);
43f8f5b459SHans Petter Selasky 	struct mlx5_uars_page  *uar;
44dc7e38acSHans Petter Selasky 	u32			cons_index;
45dc7e38acSHans Petter Selasky 	unsigned		arm_sn;
46dc7e38acSHans Petter Selasky 	struct mlx5_rsc_debug	*dbg;
47dc7e38acSHans Petter Selasky 	int			pid;
48cb4e4a6eSHans Petter Selasky 	int			reset_notify_added;
49cb4e4a6eSHans Petter Selasky 	struct list_head	reset_notify;
50dc7e38acSHans Petter Selasky };
51dc7e38acSHans Petter Selasky 
52dc7e38acSHans Petter Selasky 
53dc7e38acSHans Petter Selasky enum {
54dc7e38acSHans Petter Selasky 	MLX5_CQE_SYNDROME_LOCAL_LENGTH_ERR		= 0x01,
55dc7e38acSHans Petter Selasky 	MLX5_CQE_SYNDROME_LOCAL_QP_OP_ERR		= 0x02,
56dc7e38acSHans Petter Selasky 	MLX5_CQE_SYNDROME_LOCAL_PROT_ERR		= 0x04,
57dc7e38acSHans Petter Selasky 	MLX5_CQE_SYNDROME_WR_FLUSH_ERR			= 0x05,
58dc7e38acSHans Petter Selasky 	MLX5_CQE_SYNDROME_MW_BIND_ERR			= 0x06,
59dc7e38acSHans Petter Selasky 	MLX5_CQE_SYNDROME_BAD_RESP_ERR			= 0x10,
60dc7e38acSHans Petter Selasky 	MLX5_CQE_SYNDROME_LOCAL_ACCESS_ERR		= 0x11,
61dc7e38acSHans Petter Selasky 	MLX5_CQE_SYNDROME_REMOTE_INVAL_REQ_ERR		= 0x12,
62dc7e38acSHans Petter Selasky 	MLX5_CQE_SYNDROME_REMOTE_ACCESS_ERR		= 0x13,
63dc7e38acSHans Petter Selasky 	MLX5_CQE_SYNDROME_REMOTE_OP_ERR			= 0x14,
64dc7e38acSHans Petter Selasky 	MLX5_CQE_SYNDROME_TRANSPORT_RETRY_EXC_ERR	= 0x15,
65dc7e38acSHans Petter Selasky 	MLX5_CQE_SYNDROME_RNR_RETRY_EXC_ERR		= 0x16,
66dc7e38acSHans Petter Selasky 	MLX5_CQE_SYNDROME_REMOTE_ABORTED_ERR		= 0x22,
67dc7e38acSHans Petter Selasky };
68dc7e38acSHans Petter Selasky 
69dc7e38acSHans Petter Selasky enum {
70dc7e38acSHans Petter Selasky 	MLX5_CQE_OWNER_MASK	= 1,
71dc7e38acSHans Petter Selasky 	MLX5_CQE_REQ		= 0,
72dc7e38acSHans Petter Selasky 	MLX5_CQE_RESP_WR_IMM	= 1,
73dc7e38acSHans Petter Selasky 	MLX5_CQE_RESP_SEND	= 2,
74dc7e38acSHans Petter Selasky 	MLX5_CQE_RESP_SEND_IMM	= 3,
75dc7e38acSHans Petter Selasky 	MLX5_CQE_RESP_SEND_INV	= 4,
76dc7e38acSHans Petter Selasky 	MLX5_CQE_RESIZE_CQ	= 5,
77dc7e38acSHans Petter Selasky 	MLX5_CQE_SIG_ERR	= 12,
78dc7e38acSHans Petter Selasky 	MLX5_CQE_REQ_ERR	= 13,
79dc7e38acSHans Petter Selasky 	MLX5_CQE_RESP_ERR	= 14,
80dc7e38acSHans Petter Selasky 	MLX5_CQE_INVALID	= 15,
81dc7e38acSHans Petter Selasky };
82dc7e38acSHans Petter Selasky 
83dc7e38acSHans Petter Selasky enum {
84dc7e38acSHans Petter Selasky 	MLX5_CQ_MODIFY_PERIOD	= 1 << 0,
85dc7e38acSHans Petter Selasky 	MLX5_CQ_MODIFY_COUNT	= 1 << 1,
86dc7e38acSHans Petter Selasky 	MLX5_CQ_MODIFY_OVERRUN	= 1 << 2,
87273bfac0SHans Petter Selasky 	MLX5_CQ_MODIFY_EQN	= 1 << 3,
88d2bf00a9SHans Petter Selasky 	MLX5_CQ_MODIFY_PERIOD_MODE = 1 << 4,
89dc7e38acSHans Petter Selasky };
90dc7e38acSHans Petter Selasky 
91dc7e38acSHans Petter Selasky enum {
92dc7e38acSHans Petter Selasky 	MLX5_CQ_OPMOD_RESIZE		= 1,
93dc7e38acSHans Petter Selasky 	MLX5_MODIFY_CQ_MASK_LOG_SIZE	= 1 << 0,
94dc7e38acSHans Petter Selasky 	MLX5_MODIFY_CQ_MASK_PG_OFFSET	= 1 << 1,
95dc7e38acSHans Petter Selasky 	MLX5_MODIFY_CQ_MASK_PG_SIZE	= 1 << 2,
96dc7e38acSHans Petter Selasky };
97dc7e38acSHans Petter Selasky 
98dc7e38acSHans Petter Selasky struct mlx5_cq_modify_params {
99dc7e38acSHans Petter Selasky 	int	type;
100dc7e38acSHans Petter Selasky 	union {
101dc7e38acSHans Petter Selasky 		struct {
102dc7e38acSHans Petter Selasky 			u32	page_offset;
103dc7e38acSHans Petter Selasky 			u8	log_cq_size;
104dc7e38acSHans Petter Selasky 		} resize;
105dc7e38acSHans Petter Selasky 
106dc7e38acSHans Petter Selasky 		struct {
107dc7e38acSHans Petter Selasky 		} moder;
108dc7e38acSHans Petter Selasky 
109dc7e38acSHans Petter Selasky 		struct {
110dc7e38acSHans Petter Selasky 		} mapping;
111dc7e38acSHans Petter Selasky 	} params;
112dc7e38acSHans Petter Selasky };
113dc7e38acSHans Petter Selasky 
114*e23731dbSKonstantin Belousov enum {
115*e23731dbSKonstantin Belousov 	CQE_STRIDE_64 = 0,
116*e23731dbSKonstantin Belousov 	CQE_STRIDE_128 = 1,
117*e23731dbSKonstantin Belousov 	CQE_STRIDE_128_PAD = 2,
118*e23731dbSKonstantin Belousov };
119*e23731dbSKonstantin Belousov 
120dc7e38acSHans Petter Selasky static inline int cqe_sz_to_mlx_sz(u8 size)
121dc7e38acSHans Petter Selasky {
122dc7e38acSHans Petter Selasky 	return size == 64 ? CQE_SIZE_64 : CQE_SIZE_128;
123dc7e38acSHans Petter Selasky }
124dc7e38acSHans Petter Selasky 
125dc7e38acSHans Petter Selasky static inline void mlx5_cq_set_ci(struct mlx5_core_cq *cq)
126dc7e38acSHans Petter Selasky {
127dc7e38acSHans Petter Selasky 	*cq->set_ci_db = cpu_to_be32(cq->cons_index & 0xffffff);
128dc7e38acSHans Petter Selasky }
129dc7e38acSHans Petter Selasky 
130dc7e38acSHans Petter Selasky enum {
131dc7e38acSHans Petter Selasky 	MLX5_CQ_DB_REQ_NOT_SOL		= 1 << 24,
132dc7e38acSHans Petter Selasky 	MLX5_CQ_DB_REQ_NOT		= 0 << 24
133dc7e38acSHans Petter Selasky };
134dc7e38acSHans Petter Selasky 
135dc7e38acSHans Petter Selasky static inline void mlx5_cq_arm(struct mlx5_core_cq *cq, u32 cmd,
136dc7e38acSHans Petter Selasky 			       void __iomem *uar_page,
137dc7e38acSHans Petter Selasky 			       spinlock_t *doorbell_lock,
138dc7e38acSHans Petter Selasky 			       u32 cons_index)
139dc7e38acSHans Petter Selasky {
140dc7e38acSHans Petter Selasky 	__be32 doorbell[2];
141dc7e38acSHans Petter Selasky 	u32 sn;
142dc7e38acSHans Petter Selasky 	u32 ci;
143dc7e38acSHans Petter Selasky 
144dc7e38acSHans Petter Selasky 	sn = cq->arm_sn & 3;
145dc7e38acSHans Petter Selasky 	ci = cons_index & 0xffffff;
146dc7e38acSHans Petter Selasky 
147dc7e38acSHans Petter Selasky 	*cq->arm_db = cpu_to_be32(sn << 28 | cmd | ci);
148dc7e38acSHans Petter Selasky 
149dc7e38acSHans Petter Selasky 	/* Make sure that the doorbell record in host memory is
150dc7e38acSHans Petter Selasky 	 * written before ringing the doorbell via PCI MMIO.
151dc7e38acSHans Petter Selasky 	 */
152dc7e38acSHans Petter Selasky 	wmb();
153dc7e38acSHans Petter Selasky 
154dc7e38acSHans Petter Selasky 	doorbell[0] = cpu_to_be32(sn << 28 | cmd | ci);
155dc7e38acSHans Petter Selasky 	doorbell[1] = cpu_to_be32(cq->cqn);
156dc7e38acSHans Petter Selasky 
157dc7e38acSHans Petter Selasky 	mlx5_write64(doorbell, uar_page + MLX5_CQ_DOORBELL, doorbell_lock);
158dc7e38acSHans Petter Selasky }
159dc7e38acSHans Petter Selasky 
160dc7e38acSHans Petter Selasky int mlx5_init_cq_table(struct mlx5_core_dev *dev);
161dc7e38acSHans Petter Selasky void mlx5_cleanup_cq_table(struct mlx5_core_dev *dev);
162dc7e38acSHans Petter Selasky int mlx5_core_create_cq(struct mlx5_core_dev *dev, struct mlx5_core_cq *cq,
163ffdb195fSHans Petter Selasky 			u32 *in, int inlen, u32 *out, int outlen);
164dc7e38acSHans Petter Selasky int mlx5_core_destroy_cq(struct mlx5_core_dev *dev, struct mlx5_core_cq *cq);
165dc7e38acSHans Petter Selasky int mlx5_core_query_cq(struct mlx5_core_dev *dev, struct mlx5_core_cq *cq,
166788333d9SHans Petter Selasky 		       u32 *out, int outlen);
167dc7e38acSHans Petter Selasky int mlx5_core_modify_cq(struct mlx5_core_dev *dev, struct mlx5_core_cq *cq,
168788333d9SHans Petter Selasky 			u32 *in, int inlen);
169dc7e38acSHans Petter Selasky int mlx5_core_modify_cq_moderation(struct mlx5_core_dev *dev,
170dc7e38acSHans Petter Selasky 				   struct mlx5_core_cq *cq, u16 cq_period,
171dc7e38acSHans Petter Selasky 				   u16 cq_max_count);
172d2bf00a9SHans Petter Selasky int mlx5_core_modify_cq_moderation_mode(struct mlx5_core_dev *dev,
173d2bf00a9SHans Petter Selasky 					struct mlx5_core_cq *cq,
174d2bf00a9SHans Petter Selasky 					u16 cq_period,
175d2bf00a9SHans Petter Selasky 					u16 cq_max_count,
176d2bf00a9SHans Petter Selasky 					u8 cq_mode);
177273bfac0SHans Petter Selasky int mlx5_core_modify_cq_by_mask(struct mlx5_core_dev *,
178273bfac0SHans Petter Selasky 				struct mlx5_core_cq *, u32 mask,
179273bfac0SHans Petter Selasky 				u16 cq_period, u16 cq_max_count,
180273bfac0SHans Petter Selasky 				u8 cq_mode, u8 cq_eqn);
181dc7e38acSHans Petter Selasky int mlx5_debug_cq_add(struct mlx5_core_dev *dev, struct mlx5_core_cq *cq);
182dc7e38acSHans Petter Selasky void mlx5_debug_cq_remove(struct mlx5_core_dev *dev, struct mlx5_core_cq *cq);
183dc7e38acSHans Petter Selasky 
184dc7e38acSHans Petter Selasky #endif /* MLX5_CORE_CQ_H */
185