xref: /freebsd/sys/dev/mlx4/mlx4_en/en.h (revision 852ba100814e41898dc6e673fe0af017084e411d)
1 /*
2  * Copyright (c) 2007, 2014 Mellanox Technologies. All rights reserved.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  *
32  */
33 
34 #ifndef _MLX4_EN_H_
35 #define _MLX4_EN_H_
36 
37 #include <linux/bitops.h>
38 #include <linux/compiler.h>
39 #include <linux/list.h>
40 #include <linux/mutex.h>
41 #include <linux/kobject.h>
42 #include <linux/netdevice.h>
43 #include <linux/if_vlan.h>
44 #include <linux/if_ether.h>
45 #ifdef CONFIG_MLX4_EN_DCB
46 #include <linux/dcbnl.h>
47 #endif
48 
49 #include <dev/mlx4/device.h>
50 #include <dev/mlx4/qp.h>
51 #include <dev/mlx4/cq.h>
52 #include <dev/mlx4/srq.h>
53 #include <dev/mlx4/doorbell.h>
54 #include <dev/mlx4/cmd.h>
55 
56 #include <netinet/tcp_lro.h>
57 
58 #include "en_port.h"
59 #include <dev/mlx4/stats.h>
60 
61 #define DRV_NAME	"mlx4_en"
62 
63 #define MLX4_EN_MSG_LEVEL	(NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
64 
65 /*
66  * Device constants
67  */
68 
69 
70 #define MLX4_EN_PAGE_SHIFT	12
71 #define MLX4_EN_PAGE_SIZE	(1 << MLX4_EN_PAGE_SHIFT)
72 #define	MLX4_NET_IP_ALIGN	2	/* bytes */
73 #define DEF_RX_RINGS		16
74 #define MAX_RX_RINGS		128
75 #define MIN_RX_RINGS		4
76 #define TXBB_SIZE		64
77 #define HEADROOM		(2048 / TXBB_SIZE + 1)
78 #define STAMP_STRIDE		64
79 #define STAMP_DWORDS		(STAMP_STRIDE / 4)
80 #define STAMP_SHIFT		31
81 #define STAMP_VAL		0x7fffffff
82 #define STATS_DELAY		(HZ / 4)
83 #define SERVICE_TASK_DELAY	(HZ / 4)
84 #define MAX_NUM_OF_FS_RULES	256
85 
86 #define MLX4_EN_FILTER_HASH_SHIFT 4
87 #define MLX4_EN_FILTER_EXPIRY_QUOTA 60
88 
89 #ifdef CONFIG_NET_RX_BUSY_POLL
90 #define LL_EXTENDED_STATS
91 #endif
92 
93 /* vlan valid range */
94 #define VLAN_MIN_VALUE		1
95 #define VLAN_MAX_VALUE		4094
96 
97 /*
98  * OS related constants and tunables
99  */
100 
101 #define MLX4_EN_WATCHDOG_TIMEOUT	(15 * HZ)
102 
103 #define MLX4_EN_ALLOC_SIZE     PAGE_ALIGN(PAGE_SIZE)
104 #define MLX4_EN_ALLOC_ORDER    get_order(MLX4_EN_ALLOC_SIZE)
105 
106 enum mlx4_en_alloc_type {
107 	MLX4_EN_ALLOC_NEW = 0,
108 	MLX4_EN_ALLOC_REPLACEMENT = 1,
109 };
110 
111 /* Maximum ring sizes */
112 #define MLX4_EN_DEF_TX_QUEUE_SIZE       4096
113 
114 /* Minimum packet number till arming the CQ */
115 #define MLX4_EN_MIN_RX_ARM	2048
116 #define MLX4_EN_MIN_TX_ARM	2048
117 
118 /* Maximum ring sizes */
119 #define MLX4_EN_MAX_TX_SIZE	8192
120 #define MLX4_EN_MAX_RX_SIZE	8192
121 
122 /* Minimum ring sizes */
123 #define MLX4_EN_MIN_RX_SIZE	(4096 / TXBB_SIZE)
124 #define MLX4_EN_MIN_TX_SIZE	(4096 / TXBB_SIZE)
125 
126 #define MLX4_EN_SMALL_PKT_SIZE		64
127 
128 #define MLX4_EN_MAX_TX_RING_P_UP	32
129 #define MLX4_EN_NUM_UP			1
130 
131 #define MAX_TX_RINGS			(MLX4_EN_MAX_TX_RING_P_UP * \
132 					MLX4_EN_NUM_UP)
133 
134 #define MLX4_EN_DEF_TX_RING_SIZE	1024
135 #define MLX4_EN_DEF_RX_RING_SIZE  	1024
136 
137 /* Target number of bytes to coalesce with interrupt moderation */
138 #define MLX4_EN_RX_COAL_TARGET	0x20000
139 #define MLX4_EN_RX_COAL_TIME	0x10
140 
141 #define MLX4_EN_TX_COAL_PKTS	64
142 #define MLX4_EN_TX_COAL_TIME	64
143 
144 #define MLX4_EN_RX_RATE_LOW		400000
145 #define MLX4_EN_RX_COAL_TIME_LOW	0
146 #define MLX4_EN_RX_RATE_HIGH		450000
147 #define MLX4_EN_RX_COAL_TIME_HIGH	128
148 #define MLX4_EN_RX_SIZE_THRESH		1024
149 #define MLX4_EN_RX_RATE_THRESH		(1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
150 #define MLX4_EN_SAMPLE_INTERVAL		0
151 #define MLX4_EN_AVG_PKT_SMALL		256
152 
153 #define MLX4_EN_AUTO_CONF	0xffff
154 
155 #define MLX4_EN_DEF_RX_PAUSE	1
156 #define MLX4_EN_DEF_TX_PAUSE	1
157 
158 /* Interval between successive polls in the Tx routine when polling is used
159    instead of interrupts (in per-core Tx rings) - should be power of 2 */
160 #define MLX4_EN_TX_POLL_MODER	16
161 #define MLX4_EN_TX_POLL_TIMEOUT	(HZ / 4)
162 
163 #define MLX4_EN_64_ALIGN	(64 - NET_SKB_PAD)
164 #define SMALL_PACKET_SIZE      (256 - NET_IP_ALIGN)
165 #define HEADER_COPY_SIZE       (128)
166 #define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETHER_HDR_LEN)
167 
168 #define MLX4_EN_MIN_MTU		46
169 #define ETH_BCAST		0xffffffffffffULL
170 
171 #define MLX4_EN_LOOPBACK_RETRIES	5
172 #define MLX4_EN_LOOPBACK_TIMEOUT	100
173 
174 #ifdef MLX4_EN_PERF_STAT
175 /* Number of samples to 'average' */
176 #define AVG_SIZE			128
177 #define AVG_FACTOR			1024
178 
179 #define INC_PERF_COUNTER(cnt)		(++(cnt))
180 #define ADD_PERF_COUNTER(cnt, add)	((cnt) += (add))
181 #define AVG_PERF_COUNTER(cnt, sample) \
182 	((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
183 #define GET_PERF_COUNTER(cnt)		(cnt)
184 #define GET_AVG_PERF_COUNTER(cnt)	((cnt) / AVG_FACTOR)
185 
186 #else
187 
188 #define INC_PERF_COUNTER(cnt)		do {} while (0)
189 #define ADD_PERF_COUNTER(cnt, add)	do {} while (0)
190 #define AVG_PERF_COUNTER(cnt, sample)	do {} while (0)
191 #define GET_PERF_COUNTER(cnt)		(0)
192 #define GET_AVG_PERF_COUNTER(cnt)	(0)
193 #endif /* MLX4_EN_PERF_STAT */
194 
195 /*
196  * Configurables
197  */
198 
199 enum cq_type {
200 	RX = 0,
201 	TX = 1,
202 };
203 
204 
205 /*
206  * Useful macros
207  */
208 #define ROUNDUP_LOG2(x)		ilog2(roundup_pow_of_two(x))
209 #define XNOR(x, y)		(!(x) == !(y))
210 #define ILLEGAL_MAC(addr)	(addr == 0xffffffffffffULL || addr == 0x0)
211 
212 struct mlx4_en_tx_info {
213 	bus_dmamap_t dma_map;
214         struct mbuf *mb;
215         u32 nr_txbb;
216 	u32 nr_bytes;
217 };
218 
219 
220 #define MLX4_EN_BIT_DESC_OWN	0x80000000
221 #define CTRL_SIZE	sizeof(struct mlx4_wqe_ctrl_seg)
222 #define MLX4_EN_MEMTYPE_PAD	0x100
223 #define DS_SIZE		sizeof(struct mlx4_wqe_data_seg)
224 
225 
226 struct mlx4_en_tx_desc {
227 	struct mlx4_wqe_ctrl_seg ctrl;
228 	union {
229 		struct mlx4_wqe_data_seg data; /* at least one data segment */
230 		struct mlx4_wqe_lso_seg lso;
231 		struct mlx4_wqe_inline_seg inl;
232 	};
233 };
234 
235 #define MLX4_EN_USE_SRQ		0x01000000
236 
237 #define MLX4_EN_RX_BUDGET 64
238 
239 #define	MLX4_EN_TX_MAX_DESC_SIZE 512	/* bytes */
240 #define	MLX4_EN_TX_MAX_MBUF_SIZE 65536	/* bytes */
241 #define	MLX4_EN_TX_MAX_PAYLOAD_SIZE 65536	/* bytes */
242 #define	MLX4_EN_TX_MAX_MBUF_FRAGS \
243     ((MLX4_EN_TX_MAX_DESC_SIZE - 128) / DS_SIZE_ALIGNMENT) /* units */
244 #define	MLX4_EN_TX_WQE_MAX_WQEBBS			\
245     (MLX4_EN_TX_MAX_DESC_SIZE / TXBB_SIZE) /* units */
246 
247 #define MLX4_EN_CX3_LOW_ID	0x1000
248 #define MLX4_EN_CX3_HIGH_ID	0x1005
249 
250 struct mlx4_en_tx_ring {
251         spinlock_t tx_lock;
252 	bus_dma_tag_t dma_tag;
253 	struct mlx4_hwq_resources wqres;
254 	u32 size ; /* number of TXBBs */
255 	u32 size_mask;
256 	u16 stride;
257 	u16 cqn;	/* index of port CQ associated with this ring */
258 	u32 prod;
259 	u32 cons;
260 	u32 buf_size;
261 	u32 doorbell_qpn;
262 	u8 *buf;
263 	u16 poll_cnt;
264 	int blocked;
265 	struct mlx4_en_tx_info *tx_info;
266 	u8 queue_index;
267 	cpuset_t affinity_mask;
268 	struct buf_ring *br;
269 	u32 last_nr_txbb;
270 	struct mlx4_qp qp;
271 	struct mlx4_qp_context context;
272 	int qpn;
273 	enum mlx4_qp_state qp_state;
274 	struct mlx4_srq dummy;
275 	unsigned long bytes;
276 	unsigned long packets;
277 	unsigned long tx_csum;
278 	unsigned long queue_stopped;
279 	unsigned long oversized_packets;
280 	unsigned long wake_queue;
281 	unsigned long tso_packets;
282 	unsigned long defrag_attempts;
283 	struct mlx4_bf bf;
284 	bool bf_enabled;
285 	int hwtstamp_tx_type;
286 	spinlock_t comp_lock;
287 	int inline_thold;
288 	u64 watchdog_time;
289 };
290 
291 struct mlx4_en_rx_desc {
292 	/* actual number of entries depends on rx ring stride */
293 	struct mlx4_wqe_data_seg data[0];
294 };
295 
296 struct mlx4_en_rx_mbuf {
297 	bus_dmamap_t dma_map;
298 	struct mbuf *mbuf;
299 };
300 
301 struct mlx4_en_rx_spare {
302 	bus_dmamap_t dma_map;
303 	struct mbuf *mbuf;
304 	u64 paddr_be;
305 };
306 
307 struct mlx4_en_rx_ring {
308 	struct mlx4_hwq_resources wqres;
309 	bus_dma_tag_t dma_tag;
310 	struct mlx4_en_rx_spare spare;
311 	u32 size ;	/* number of Rx descs*/
312 	u32 actual_size;
313 	u32 size_mask;
314 	u16 stride;
315 	u16 log_stride;
316 	u16 cqn;	/* index of port CQ associated with this ring */
317 	u32 prod;
318 	u32 cons;
319 	u32 buf_size;
320 	u8  fcs_del;
321 	u32 rx_mb_size;
322 	int qpn;
323 	u8 *buf;
324 	struct mlx4_en_rx_mbuf *mbuf;
325 	unsigned long errors;
326 	unsigned long bytes;
327 	unsigned long packets;
328 #ifdef LL_EXTENDED_STATS
329 	unsigned long yields;
330 	unsigned long misses;
331 	unsigned long cleaned;
332 #endif
333 	unsigned long csum_ok;
334 	unsigned long csum_none;
335 	int hwtstamp_rx_filter;
336 	int numa_node;
337 	struct lro_ctrl lro;
338 };
339 
340 static inline int mlx4_en_can_lro(__be16 status)
341 {
342 	const __be16 status_all = cpu_to_be16(
343 			MLX4_CQE_STATUS_IPV4    |
344 			MLX4_CQE_STATUS_IPV4F   |
345 			MLX4_CQE_STATUS_IPV6    |
346 			MLX4_CQE_STATUS_IPV4OPT |
347 			MLX4_CQE_STATUS_TCP     |
348 			MLX4_CQE_STATUS_UDP     |
349 			MLX4_CQE_STATUS_IPOK);
350 	const __be16 status_ipv4_ipok_tcp = cpu_to_be16(
351 			MLX4_CQE_STATUS_IPV4    |
352 			MLX4_CQE_STATUS_IPOK    |
353 			MLX4_CQE_STATUS_TCP);
354 	const __be16 status_ipv6_ipok_tcp = cpu_to_be16(
355 			MLX4_CQE_STATUS_IPV6    |
356 			MLX4_CQE_STATUS_IPOK    |
357 			MLX4_CQE_STATUS_TCP);
358 
359 	status &= status_all;
360 	return (status == status_ipv4_ipok_tcp ||
361 			status == status_ipv6_ipok_tcp);
362 }
363 
364 struct mlx4_en_cq {
365 	struct mlx4_cq          mcq;
366 	struct mlx4_hwq_resources wqres;
367 	int                     ring;
368 	spinlock_t              lock;
369 	struct net_device      *dev;
370         /* Per-core Tx cq processing support */
371         struct timer_list timer;
372 	int size;
373 	int buf_size;
374 	unsigned vector;
375 	enum cq_type is_tx;
376 	u16 moder_time;
377 	u16 moder_cnt;
378 	struct mlx4_cqe *buf;
379 	struct task cq_task;
380 	struct taskqueue *tq;
381 #define MLX4_EN_OPCODE_ERROR	0x1e
382 	u32 tot_rx;
383 	u32 tot_tx;
384 	u32 curr_poll_rx_cpu_id;
385 
386 #ifdef CONFIG_NET_RX_BUSY_POLL
387 	unsigned int state;
388 #define MLX4_EN_CQ_STATEIDLE        0
389 #define MLX4_EN_CQ_STATENAPI     1    /* NAPI owns this CQ */
390 #define MLX4_EN_CQ_STATEPOLL     2    /* poll owns this CQ */
391 #define MLX4_CQ_LOCKED (MLX4_EN_CQ_STATENAPI | MLX4_EN_CQ_STATEPOLL)
392 #define MLX4_EN_CQ_STATENAPI_YIELD  4    /* NAPI yielded this CQ */
393 #define MLX4_EN_CQ_STATEPOLL_YIELD  8    /* poll yielded this CQ */
394 #define CQ_YIELD (MLX4_EN_CQ_STATENAPI_YIELD | MLX4_EN_CQ_STATEPOLL_YIELD)
395 #define CQ_USER_PEND (MLX4_EN_CQ_STATEPOLL | MLX4_EN_CQ_STATEPOLL_YIELD)
396 	spinlock_t poll_lock; /* protects from LLS/napi conflicts */
397 #endif  /* CONFIG_NET_RX_BUSY_POLL */
398 };
399 
400 struct mlx4_en_port_profile {
401 	u32 flags;
402 	u32 tx_ring_num;
403 	u32 rx_ring_num;
404 	u32 tx_ring_size;
405 	u32 rx_ring_size;
406 	u8 rx_pause;
407 	u8 rx_ppp;
408 	u8 tx_pause;
409 	u8 tx_ppp;
410 	int rss_rings;
411 };
412 
413 struct mlx4_en_profile {
414 	int rss_xor;
415 	int udp_rss;
416 	u8 rss_mask;
417 	u32 active_ports;
418 	u32 small_pkt_int;
419 	u8 no_reset;
420 	u8 num_tx_rings_p_up;
421 	struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
422 };
423 
424 struct mlx4_en_dev {
425 	struct mlx4_dev		*dev;
426 	struct pci_dev		*pdev;
427 	struct mutex		state_lock;
428 	struct net_device	*pndev[MLX4_MAX_PORTS + 1];
429 	u32			port_cnt;
430 	bool			device_up;
431 	struct mlx4_en_profile	profile;
432 	u32			LSO_support;
433 	struct workqueue_struct *workqueue;
434 	struct device		*dma_device;
435 	void __iomem		*uar_map;
436 	struct mlx4_uar		priv_uar;
437 	struct mlx4_mr		mr;
438 	u32			priv_pdn;
439 	spinlock_t		uar_lock;
440 	u8			mac_removed[MLX4_MAX_PORTS + 1];
441 	unsigned long		last_overflow_check;
442 	unsigned long		overflow_period;
443 };
444 
445 
446 struct mlx4_en_rss_map {
447 	int base_qpn;
448 	struct mlx4_qp qps[MAX_RX_RINGS];
449 	enum mlx4_qp_state state[MAX_RX_RINGS];
450 	struct mlx4_qp indir_qp;
451 	enum mlx4_qp_state indir_state;
452 };
453 
454 struct mlx4_en_port_state {
455 	int link_state;
456 	int link_speed;
457 	int transciver;
458 	int autoneg;
459 };
460 
461 enum mlx4_en_mclist_act {
462 	MCLIST_NONE,
463 	MCLIST_REM,
464 	MCLIST_ADD,
465 };
466 
467 struct mlx4_en_mc_list {
468 	struct list_head	list;
469 	enum mlx4_en_mclist_act	action;
470 	u8			addr[ETH_ALEN];
471 	u64			reg_id;
472 };
473 
474 #ifdef CONFIG_MLX4_EN_DCB
475 /* Minimal TC BW - setting to 0 will block traffic */
476 #define MLX4_EN_BW_MIN 1
477 #define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
478 
479 #define MLX4_EN_TC_ETS 7
480 
481 #endif
482 
483 
484 enum {
485 	MLX4_EN_FLAG_PROMISC		= (1 << 0),
486 	MLX4_EN_FLAG_MC_PROMISC		= (1 << 1),
487 	/* whether we need to enable hardware loopback by putting dmac
488 	 * in Tx WQE
489 	 */
490 	MLX4_EN_FLAG_ENABLE_HW_LOOPBACK	= (1 << 2),
491 	/* whether we need to drop packets that hardware loopback-ed */
492 	MLX4_EN_FLAG_RX_FILTER_NEEDED	= (1 << 3),
493 	MLX4_EN_FLAG_FORCE_PROMISC	= (1 << 4),
494 #ifdef CONFIG_MLX4_EN_DCB
495 	MLX4_EN_FLAG_DCB_ENABLED	= (1 << 5)
496 #endif
497 };
498 
499 #define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
500 #define MLX4_EN_MAC_HASH_IDX 5
501 
502 struct en_port {
503 	struct kobject		kobj;
504 	struct mlx4_dev		*dev;
505 	u8			port_num;
506 	u8			vport_num;
507 };
508 
509 struct mlx4_en_priv {
510 	struct mlx4_en_dev *mdev;
511 	struct mlx4_en_port_profile *prof;
512 	struct net_device *dev;
513 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
514 	struct mlx4_en_port_state port_state;
515 	spinlock_t stats_lock;
516 	/* To allow rules removal while port is going down */
517 	struct list_head ethtool_list;
518 
519 	unsigned long last_moder_packets[MAX_RX_RINGS];
520 	unsigned long last_moder_tx_packets;
521 	unsigned long last_moder_bytes[MAX_RX_RINGS];
522 	unsigned long last_moder_jiffies;
523 	int last_moder_time[MAX_RX_RINGS];
524 	u16 rx_usecs;
525 	u16 rx_frames;
526 	u16 tx_usecs;
527 	u16 tx_frames;
528 	u32 pkt_rate_low;
529 	u32 rx_usecs_low;
530 	u32 pkt_rate_high;
531 	u32 rx_usecs_high;
532 	u32 sample_interval;
533 	u32 adaptive_rx_coal;
534 	u32 msg_enable;
535 	u32 loopback_ok;
536 	u32 validate_loopback;
537 
538 	struct mlx4_hwq_resources res;
539 	int link_state;
540 	int last_link_state;
541 	bool port_up;
542 	int port;
543 	int registered;
544 	int allocated;
545 	int stride;
546 	unsigned char current_mac[ETH_ALEN + 2];
547         u64 mac;
548 	int mac_index;
549 	unsigned max_mtu;
550 	int base_qpn;
551 	int cqe_factor;
552 
553 	struct mlx4_en_rss_map rss_map;
554 	u32 flags;
555 	u8 num_tx_rings_p_up;
556 	u32 tx_ring_num;
557 	u32 rx_ring_num;
558 	u32 rx_mb_size;
559 
560 	struct mlx4_en_tx_ring **tx_ring;
561 	struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
562 	struct mlx4_en_cq **tx_cq;
563 	struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
564 	struct mlx4_qp drop_qp;
565 	struct work_struct rx_mode_task;
566 	struct work_struct watchdog_task;
567 	struct work_struct linkstate_task;
568 	struct delayed_work stats_task;
569 	struct delayed_work service_task;
570 	struct mlx4_en_perf_stats pstats;
571 	struct mlx4_en_pkt_stats pkstats;
572 	struct mlx4_en_pkt_stats pkstats_last;
573 	struct mlx4_en_flow_stats flowstats[MLX4_NUM_PRIORITIES];
574 	struct mlx4_en_port_stats port_stats;
575 	struct mlx4_en_vport_stats vport_stats;
576 	struct mlx4_en_vf_stats vf_stats;
577 	struct list_head mc_list;
578 	struct list_head curr_list;
579 	u64 broadcast_id;
580 	struct mlx4_en_stat_out_mbox hw_stats;
581 	int vids[128];
582 	bool wol;
583 	struct device *ddev;
584 	struct dentry *dev_root;
585 	u32 counter_index;
586 	eventhandler_tag vlan_attach;
587 	eventhandler_tag vlan_detach;
588 	struct callout watchdog_timer;
589         struct ifmedia media;
590 	volatile int blocked;
591 	struct sysctl_oid *conf_sysctl;
592 	struct sysctl_oid *stat_sysctl;
593 	struct sysctl_ctx_list conf_ctx;
594 	struct sysctl_ctx_list stat_ctx;
595 #define MLX4_EN_MAC_HASH_IDX 5
596 	struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
597 
598 #ifdef CONFIG_MLX4_EN_DCB
599 	struct ieee_ets ets;
600 	u16 maxrate[IEEE_8021QAZ_MAX_TCS];
601 	u8 dcbx_cap;
602 #endif
603 #ifdef CONFIG_RFS_ACCEL
604 	spinlock_t filters_lock;
605 	int last_filter_id;
606 	struct list_head filters;
607 	struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
608 #endif
609 	struct en_port *vf_ports[MLX4_MAX_NUM_VF];
610 	unsigned long last_ifq_jiffies;
611 	u64 if_counters_rx_errors;
612 	u64 if_counters_rx_no_buffer;
613 };
614 
615 enum mlx4_en_wol {
616 	MLX4_EN_WOL_MAGIC = (1ULL << 61),
617 	MLX4_EN_WOL_ENABLED = (1ULL << 62),
618 };
619 
620 struct mlx4_mac_entry {
621 	struct hlist_node hlist;
622 	unsigned char mac[ETH_ALEN + 2];
623 	u64 reg_id;
624 };
625 
626 #ifdef CONFIG_NET_RX_BUSY_POLL
627 static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
628 {
629 	spin_lock_init(&cq->poll_lock);
630 	cq->state = MLX4_EN_CQ_STATEIDLE;
631 }
632 
633 /* called from the device poll rutine to get ownership of a cq */
634 static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
635 {
636 	int rc = true;
637 	spin_lock(&cq->poll_lock);
638 	if (cq->state & MLX4_CQ_LOCKED) {
639 		WARN_ON(cq->state & MLX4_EN_CQ_STATENAPI);
640 		cq->state |= MLX4_EN_CQ_STATENAPI_YIELD;
641 		rc = false;
642 	} else
643 		/* we don't care if someone yielded */
644 		cq->state = MLX4_EN_CQ_STATENAPI;
645 	spin_unlock(&cq->poll_lock);
646 	return rc;
647 }
648 
649 /* returns true is someone tried to get the cq while napi had it */
650 static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
651 {
652 	int rc = false;
653 	spin_lock(&cq->poll_lock);
654 	WARN_ON(cq->state & (MLX4_EN_CQ_STATEPOLL |
655 			     MLX4_EN_CQ_STATENAPI_YIELD));
656 
657 	if (cq->state & MLX4_EN_CQ_STATEPOLL_YIELD)
658 		rc = true;
659 	cq->state = MLX4_EN_CQ_STATEIDLE;
660 	spin_unlock(&cq->poll_lock);
661 	return rc;
662 }
663 
664 /* called from mlx4_en_low_latency_poll() */
665 static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
666 {
667 	int rc = true;
668 	spin_lock_bh(&cq->poll_lock);
669 	if ((cq->state & MLX4_CQ_LOCKED)) {
670 		struct net_device *dev = cq->dev;
671 		struct mlx4_en_priv *priv = netdev_priv(dev);
672 		struct mlx4_en_rx_ring *rx_ring = priv->rx_ring[cq->ring];
673 
674 		cq->state |= MLX4_EN_CQ_STATEPOLL_YIELD;
675 		rc = false;
676 #ifdef LL_EXTENDED_STATS
677 		rx_ring->yields++;
678 #endif
679 	} else
680 		/* preserve yield marks */
681 		cq->state |= MLX4_EN_CQ_STATEPOLL;
682 	spin_unlock_bh(&cq->poll_lock);
683 	return rc;
684 }
685 
686 /* returns true if someone tried to get the cq while it was locked */
687 static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
688 {
689 	int rc = false;
690 	spin_lock_bh(&cq->poll_lock);
691 	WARN_ON(cq->state & (MLX4_EN_CQ_STATENAPI));
692 
693 	if (cq->state & MLX4_EN_CQ_STATEPOLL_YIELD)
694 		rc = true;
695 	cq->state = MLX4_EN_CQ_STATEIDLE;
696 	spin_unlock_bh(&cq->poll_lock);
697 	return rc;
698 }
699 
700 /* true if a socket is polling, even if it did not get the lock */
701 static inline bool mlx4_en_cq_ll_polling(struct mlx4_en_cq *cq)
702 {
703 	WARN_ON(!(cq->state & MLX4_CQ_LOCKED));
704 	return cq->state & CQ_USER_PEND;
705 }
706 #else
707 static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
708 {
709 }
710 
711 static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
712 {
713 	return true;
714 }
715 
716 static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
717 {
718 	return false;
719 }
720 
721 static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
722 {
723 	return false;
724 }
725 
726 static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
727 {
728 	return false;
729 }
730 
731 static inline bool mlx4_en_cq_ll_polling(struct mlx4_en_cq *cq)
732 {
733 	return false;
734 }
735 #endif /* CONFIG_NET_RX_BUSY_POLL */
736 
737 #define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
738 
739 void mlx4_en_destroy_netdev(struct net_device *dev);
740 int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
741 			struct mlx4_en_port_profile *prof);
742 
743 int mlx4_en_start_port(struct net_device *dev);
744 void mlx4_en_stop_port(struct net_device *dev);
745 
746 void mlx4_en_free_resources(struct mlx4_en_priv *priv);
747 int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
748 
749 int mlx4_en_pre_config(struct mlx4_en_priv *priv);
750 int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
751 		      int entries, int ring, enum cq_type mode, int node);
752 void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
753 int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
754 			int cq_idx);
755 void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
756 int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
757 int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
758 
759 void mlx4_en_tx_irq(struct mlx4_cq *mcq);
760 u16 mlx4_en_select_queue(struct net_device *dev, struct mbuf *mb);
761 
762 int mlx4_en_transmit(struct ifnet *dev, struct mbuf *m);
763 int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
764 			   struct mlx4_en_tx_ring **pring,
765 			   u32 size, u16 stride, int node, int queue_idx);
766 void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
767 			     struct mlx4_en_tx_ring **pring);
768 int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
769 			     struct mlx4_en_tx_ring *ring,
770 			     int cq, int user_prio);
771 void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
772 				struct mlx4_en_tx_ring *ring);
773 void mlx4_en_qflush(struct ifnet *dev);
774 
775 int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
776 			   struct mlx4_en_rx_ring **pring,
777 			   u32 size, int node);
778 void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
779 			     struct mlx4_en_rx_ring **pring,
780 			     u32 size, u16 stride);
781 void mlx4_en_tx_que(void *context, int pending);
782 void mlx4_en_rx_que(void *context, int pending);
783 int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
784 void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
785 				struct mlx4_en_rx_ring *ring);
786 int mlx4_en_process_rx_cq(struct net_device *dev,
787 			  struct mlx4_en_cq *cq,
788 			  int budget);
789 void mlx4_en_poll_tx_cq(unsigned long data);
790 void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
791 		int is_tx, int rss, int qpn, int cqn, int user_prio,
792 		struct mlx4_qp_context *context);
793 void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
794 int mlx4_en_map_buffer(struct mlx4_buf *buf);
795 void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
796 void mlx4_en_calc_rx_buf(struct net_device *dev);
797 
798 const u32 *mlx4_en_get_rss_key(struct mlx4_en_priv *priv, u16 *keylen);
799 u8 mlx4_en_get_rss_mask(struct mlx4_en_priv *priv);
800 int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
801 void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
802 int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
803 void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
804 int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
805 void mlx4_en_rx_irq(struct mlx4_cq *mcq);
806 
807 int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
808 int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
809 
810 int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
811 int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
812 int mlx4_en_get_vport_stats(struct mlx4_en_dev *mdev, u8 port);
813 void mlx4_en_create_debug_files(struct mlx4_en_priv *priv);
814 void mlx4_en_delete_debug_files(struct mlx4_en_priv *priv);
815 int mlx4_en_register_debugfs(void);
816 void mlx4_en_unregister_debugfs(void);
817 
818 #ifdef CONFIG_MLX4_EN_DCB
819 extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
820 extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
821 #endif
822 
823 int mlx4_en_setup_tc(struct net_device *dev, u8 up);
824 
825 #ifdef CONFIG_RFS_ACCEL
826 void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv,
827 			     struct mlx4_en_rx_ring *rx_ring);
828 #endif
829 
830 #define MLX4_EN_NUM_SELF_TEST	5
831 void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
832 void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
833 
834 /*
835  * Functions for time stamping
836  */
837 #define SKBTX_HW_TSTAMP (1 << 0)
838 #define SKBTX_IN_PROGRESS (1 << 2)
839 
840 u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
841 
842 /* Functions for caching and restoring statistics */
843 int mlx4_en_get_sset_count(struct net_device *dev, int sset);
844 void mlx4_en_restore_ethtool_stats(struct mlx4_en_priv *priv,
845 				    u64 *data);
846 
847 /*
848  * Globals
849  */
850 extern const struct ethtool_ops mlx4_en_ethtool_ops;
851 
852 /*
853  * Defines for link speed - needed by selftest
854  */
855 #define MLX4_EN_LINK_SPEED_1G	1000
856 #define MLX4_EN_LINK_SPEED_10G	10000
857 #define MLX4_EN_LINK_SPEED_40G	40000
858 
859 enum {
860         NETIF_MSG_DRV           = 0x0001,
861         NETIF_MSG_PROBE         = 0x0002,
862         NETIF_MSG_LINK          = 0x0004,
863         NETIF_MSG_TIMER         = 0x0008,
864         NETIF_MSG_IFDOWN        = 0x0010,
865         NETIF_MSG_IFUP          = 0x0020,
866         NETIF_MSG_RX_ERR        = 0x0040,
867         NETIF_MSG_TX_ERR        = 0x0080,
868         NETIF_MSG_TX_QUEUED     = 0x0100,
869         NETIF_MSG_INTR          = 0x0200,
870         NETIF_MSG_TX_DONE       = 0x0400,
871         NETIF_MSG_RX_STATUS     = 0x0800,
872         NETIF_MSG_PKTDATA       = 0x1000,
873         NETIF_MSG_HW            = 0x2000,
874         NETIF_MSG_WOL           = 0x4000,
875 };
876 
877 
878 /*
879  * printk / logging functions
880  */
881 
882 #define en_print(level, priv, format, arg...)                   \
883         {                                                       \
884         if ((priv)->registered)                                 \
885                 printk(level "%s: %s: " format, DRV_NAME,       \
886                         (priv->dev)->if_xname, ## arg); \
887         else                                                    \
888                 printk(level "%s: %s: Port %d: " format,        \
889                         DRV_NAME, dev_name(&priv->mdev->pdev->dev), \
890                         (priv)->port, ## arg);                  \
891         }
892 
893 
894 #define en_dbg(mlevel, priv, format, arg...)			\
895 do {								\
896 	if (NETIF_MSG_##mlevel & priv->msg_enable)		\
897 		en_print(KERN_DEBUG, priv, format, ##arg);	\
898 } while (0)
899 #define en_warn(priv, format, arg...)			\
900 	en_print(KERN_WARNING, priv, format, ##arg)
901 #define en_err(priv, format, arg...)			\
902 	en_print(KERN_ERR, priv, format, ##arg)
903 #define en_info(priv, format, arg...)			\
904 	en_print(KERN_INFO, priv, format, ## arg)
905 
906 #define mlx4_err(mdev, format, arg...)			\
907 	pr_err("%s %s: " format, DRV_NAME,		\
908 	       dev_name(&mdev->pdev->dev), ##arg)
909 #define mlx4_info(mdev, format, arg...)			\
910 	pr_info("%s %s: " format, DRV_NAME,		\
911 		dev_name(&mdev->pdev->dev), ##arg)
912 #define mlx4_warn(mdev, format, arg...)			\
913 	pr_warning("%s %s: " format, DRV_NAME,		\
914 		   dev_name(&mdev->pdev->dev), ##arg)
915 
916 #endif
917