1098ca2bdSWarner Losh /*- 29bac70b8SBill Paul * Copyright (c) 2003 39bac70b8SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 49bac70b8SBill Paul * 59bac70b8SBill Paul * Redistribution and use in source and binary forms, with or without 69bac70b8SBill Paul * modification, are permitted provided that the following conditions 79bac70b8SBill Paul * are met: 89bac70b8SBill Paul * 1. Redistributions of source code must retain the above copyright 99bac70b8SBill Paul * notice, this list of conditions and the following disclaimer. 109bac70b8SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 119bac70b8SBill Paul * notice, this list of conditions and the following disclaimer in the 129bac70b8SBill Paul * documentation and/or other materials provided with the distribution. 139bac70b8SBill Paul * 3. All advertising materials mentioning features or use of this software 149bac70b8SBill Paul * must display the following acknowledgement: 159bac70b8SBill Paul * This product includes software developed by Bill Paul. 169bac70b8SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 179bac70b8SBill Paul * may be used to endorse or promote products derived from this software 189bac70b8SBill Paul * without specific prior written permission. 199bac70b8SBill Paul * 209bac70b8SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 219bac70b8SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 229bac70b8SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 239bac70b8SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 249bac70b8SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 259bac70b8SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 269bac70b8SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 279bac70b8SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 289bac70b8SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 299bac70b8SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 309bac70b8SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 319bac70b8SBill Paul */ 329bac70b8SBill Paul 3350aa1061SMarius Strobl #include <sys/cdefs.h> 3450aa1061SMarius Strobl __FBSDID("$FreeBSD$"); 3550aa1061SMarius Strobl 369bac70b8SBill Paul /* 37c06cddfeSPyun YongHyeon * Driver for the RealTek 8169S/8110S/8211B/8211C internal 10/100/1000 PHY. 389bac70b8SBill Paul */ 399bac70b8SBill Paul 409bac70b8SBill Paul #include <sys/param.h> 419bac70b8SBill Paul #include <sys/systm.h> 429bac70b8SBill Paul #include <sys/kernel.h> 4341ee9f1cSPoul-Henning Kamp #include <sys/module.h> 449bac70b8SBill Paul #include <sys/socket.h> 459bac70b8SBill Paul #include <sys/bus.h> 469bac70b8SBill Paul 479bac70b8SBill Paul #include <net/if.h> 489bac70b8SBill Paul #include <net/if_arp.h> 499bac70b8SBill Paul #include <net/if_media.h> 509bac70b8SBill Paul 519bac70b8SBill Paul #include <dev/mii/mii.h> 529bac70b8SBill Paul #include <dev/mii/miivar.h> 539bac70b8SBill Paul #include "miidevs.h" 549bac70b8SBill Paul 559bac70b8SBill Paul #include <dev/mii/rgephyreg.h> 569bac70b8SBill Paul 579bac70b8SBill Paul #include "miibus_if.h" 589bac70b8SBill Paul 599bac70b8SBill Paul #include <machine/bus.h> 609bac70b8SBill Paul #include <pci/if_rlreg.h> 619bac70b8SBill Paul 629bac70b8SBill Paul static int rgephy_probe(device_t); 639bac70b8SBill Paul static int rgephy_attach(device_t); 649bac70b8SBill Paul 659bac70b8SBill Paul static device_method_t rgephy_methods[] = { 669bac70b8SBill Paul /* device interface */ 679bac70b8SBill Paul DEVMETHOD(device_probe, rgephy_probe), 689bac70b8SBill Paul DEVMETHOD(device_attach, rgephy_attach), 699bac70b8SBill Paul DEVMETHOD(device_detach, mii_phy_detach), 709bac70b8SBill Paul DEVMETHOD(device_shutdown, bus_generic_shutdown), 71604f5f1fSMarius Strobl DEVMETHOD_END 729bac70b8SBill Paul }; 739bac70b8SBill Paul 749bac70b8SBill Paul static devclass_t rgephy_devclass; 759bac70b8SBill Paul 769bac70b8SBill Paul static driver_t rgephy_driver = { 779bac70b8SBill Paul "rgephy", 789bac70b8SBill Paul rgephy_methods, 793fcb7a53SMarius Strobl sizeof(struct mii_softc) 809bac70b8SBill Paul }; 819bac70b8SBill Paul 829bac70b8SBill Paul DRIVER_MODULE(rgephy, miibus, rgephy_driver, rgephy_devclass, 0, 0); 839bac70b8SBill Paul 849bac70b8SBill Paul static int rgephy_service(struct mii_softc *, struct mii_data *, int); 859bac70b8SBill Paul static void rgephy_status(struct mii_softc *); 86991ab941SMarius Strobl static int rgephy_mii_phy_auto(struct mii_softc *, int); 879bac70b8SBill Paul static void rgephy_reset(struct mii_softc *); 889bac70b8SBill Paul static void rgephy_loop(struct mii_softc *); 899bac70b8SBill Paul static void rgephy_load_dspcode(struct mii_softc *); 909bac70b8SBill Paul 91a35b9333SMarius Strobl static const struct mii_phydesc rgephys[] = { 923fcb7a53SMarius Strobl MII_PHY_DESC(REALTEK, RTL8169S), 93a35b9333SMarius Strobl MII_PHY_END 94a35b9333SMarius Strobl }; 95a35b9333SMarius Strobl 963fcb7a53SMarius Strobl static const struct mii_phy_funcs rgephy_funcs = { 973fcb7a53SMarius Strobl rgephy_service, 983fcb7a53SMarius Strobl rgephy_status, 993fcb7a53SMarius Strobl rgephy_reset 1003fcb7a53SMarius Strobl }; 1013fcb7a53SMarius Strobl 1029bac70b8SBill Paul static int 1037d830ac9SWarner Losh rgephy_probe(device_t dev) 1049bac70b8SBill Paul { 1059bac70b8SBill Paul 106a35b9333SMarius Strobl return (mii_phy_dev_probe(dev, rgephys, BUS_PROBE_DEFAULT)); 1079bac70b8SBill Paul } 1089bac70b8SBill Paul 1099bac70b8SBill Paul static int 1107d830ac9SWarner Losh rgephy_attach(device_t dev) 1119bac70b8SBill Paul { 1129bac70b8SBill Paul struct mii_softc *sc; 113fed3ed71SPyun YongHyeon struct mii_attach_args *ma; 114fed3ed71SPyun YongHyeon u_int flags; 1159bac70b8SBill Paul 1163fcb7a53SMarius Strobl sc = device_get_softc(dev); 117fed3ed71SPyun YongHyeon ma = device_get_ivars(dev); 118fed3ed71SPyun YongHyeon flags = 0; 119fed3ed71SPyun YongHyeon if (strcmp(ma->mii_data->mii_ifp->if_dname, "re") == 0) 120fed3ed71SPyun YongHyeon flags |= MIIF_PHYPRIV0; 121fed3ed71SPyun YongHyeon mii_phy_dev_attach(dev, flags, &rgephy_funcs, 0); 1229bac70b8SBill Paul 123991ab941SMarius Strobl /* RTL8169S do not report auto-sense; add manually. */ 124991ab941SMarius Strobl sc->mii_capabilities = (PHY_READ(sc, MII_BMSR) | BMSR_ANEG) & 1253fcb7a53SMarius Strobl sc->mii_capmask; 126b91805b4SMarius Strobl if (sc->mii_capabilities & BMSR_EXTSTAT) 127b91805b4SMarius Strobl sc->mii_extcapabilities = PHY_READ(sc, MII_EXTSR); 1289bac70b8SBill Paul device_printf(dev, " "); 129ba76315fSMarius Strobl mii_phy_add_media(sc); 1309bac70b8SBill Paul printf("\n"); 13139bb2e52SMarius Strobl /* 13239bb2e52SMarius Strobl * Allow IFM_FLAG0 to be set indicating that auto-negotiation with 13339bb2e52SMarius Strobl * manual configuration, which is used to work around issues with 13439bb2e52SMarius Strobl * certain setups by default, should not be triggered as it may in 13539bb2e52SMarius Strobl * turn cause harm in some edge cases. 13639bb2e52SMarius Strobl */ 1373fcb7a53SMarius Strobl sc->mii_pdata->mii_media.ifm_mask |= IFM_FLAG0; 1389bac70b8SBill Paul 1393fcb7a53SMarius Strobl PHY_RESET(sc); 1403fcb7a53SMarius Strobl 1419bac70b8SBill Paul MIIBUS_MEDIAINIT(sc->mii_dev); 1429bac70b8SBill Paul return (0); 1439bac70b8SBill Paul } 1449bac70b8SBill Paul 1459bac70b8SBill Paul static int 1467d830ac9SWarner Losh rgephy_service(struct mii_softc *sc, struct mii_data *mii, int cmd) 1479bac70b8SBill Paul { 1489bac70b8SBill Paul struct ifmedia_entry *ife = mii->mii_media.ifm_cur; 1494eb561d2SPyun YongHyeon int reg, speed, gig, anar; 1509bac70b8SBill Paul 1519bac70b8SBill Paul switch (cmd) { 1529bac70b8SBill Paul case MII_POLLSTAT: 1539bac70b8SBill Paul break; 1549bac70b8SBill Paul 1559bac70b8SBill Paul case MII_MEDIACHG: 1569bac70b8SBill Paul /* 1579bac70b8SBill Paul * If the interface is not up, don't do anything. 1589bac70b8SBill Paul */ 1599bac70b8SBill Paul if ((mii->mii_ifp->if_flags & IFF_UP) == 0) 1609bac70b8SBill Paul break; 1619bac70b8SBill Paul 1623fcb7a53SMarius Strobl PHY_RESET(sc); /* XXX hardware bug work-around */ 1639bac70b8SBill Paul 1644eb561d2SPyun YongHyeon anar = PHY_READ(sc, RGEPHY_MII_ANAR); 165991ab941SMarius Strobl anar &= ~(RGEPHY_ANAR_PC | RGEPHY_ANAR_ASP | 166991ab941SMarius Strobl RGEPHY_ANAR_TX_FD | RGEPHY_ANAR_TX | 1674eb561d2SPyun YongHyeon RGEPHY_ANAR_10_FD | RGEPHY_ANAR_10); 1684eb561d2SPyun YongHyeon 1699bac70b8SBill Paul switch (IFM_SUBTYPE(ife->ifm_media)) { 1709bac70b8SBill Paul case IFM_AUTO: 1719bac70b8SBill Paul #ifdef foo 1729bac70b8SBill Paul /* 1739bac70b8SBill Paul * If we're already in auto mode, just return. 1749bac70b8SBill Paul */ 1759bac70b8SBill Paul if (PHY_READ(sc, RGEPHY_MII_BMCR) & RGEPHY_BMCR_AUTOEN) 1769bac70b8SBill Paul return (0); 1779bac70b8SBill Paul #endif 178991ab941SMarius Strobl (void)rgephy_mii_phy_auto(sc, ife->ifm_media); 1799bac70b8SBill Paul break; 1809bac70b8SBill Paul case IFM_1000_T: 1819bac70b8SBill Paul speed = RGEPHY_S1000; 1829bac70b8SBill Paul goto setit; 1839bac70b8SBill Paul case IFM_100_TX: 1849bac70b8SBill Paul speed = RGEPHY_S100; 1854eb561d2SPyun YongHyeon anar |= RGEPHY_ANAR_TX_FD | RGEPHY_ANAR_TX; 1869bac70b8SBill Paul goto setit; 1879bac70b8SBill Paul case IFM_10_T: 1889bac70b8SBill Paul speed = RGEPHY_S10; 1894eb561d2SPyun YongHyeon anar |= RGEPHY_ANAR_10_FD | RGEPHY_ANAR_10; 1909bac70b8SBill Paul setit: 19139bb2e52SMarius Strobl if ((ife->ifm_media & IFM_FLOW) != 0 && 19239bb2e52SMarius Strobl (mii->mii_media.ifm_media & IFM_FLAG0) != 0) 19339bb2e52SMarius Strobl return (EINVAL); 19439bb2e52SMarius Strobl 19539bb2e52SMarius Strobl if ((ife->ifm_media & IFM_FDX) != 0) { 1969bac70b8SBill Paul speed |= RGEPHY_BMCR_FDX; 1979bac70b8SBill Paul gig = RGEPHY_1000CTL_AFD; 1984eb561d2SPyun YongHyeon anar &= ~(RGEPHY_ANAR_TX | RGEPHY_ANAR_10); 19939bb2e52SMarius Strobl if ((ife->ifm_media & IFM_FLOW) != 0 || 20039bb2e52SMarius Strobl (sc->mii_flags & MIIF_FORCEPAUSE) != 0) 20139bb2e52SMarius Strobl anar |= 20239bb2e52SMarius Strobl RGEPHY_ANAR_PC | RGEPHY_ANAR_ASP; 2039bac70b8SBill Paul } else { 2049bac70b8SBill Paul gig = RGEPHY_1000CTL_AHD; 2054eb561d2SPyun YongHyeon anar &= 2064eb561d2SPyun YongHyeon ~(RGEPHY_ANAR_TX_FD | RGEPHY_ANAR_10_FD); 2079bac70b8SBill Paul } 20839bb2e52SMarius Strobl if (IFM_SUBTYPE(ife->ifm_media) == IFM_1000_T) { 209991ab941SMarius Strobl gig |= RGEPHY_1000CTL_MSE; 210991ab941SMarius Strobl if ((ife->ifm_media & IFM_ETH_MASTER) != 0) 211991ab941SMarius Strobl gig |= RGEPHY_1000CTL_MSC; 21239bb2e52SMarius Strobl } else { 21339bb2e52SMarius Strobl gig = 0; 21439bb2e52SMarius Strobl anar &= ~RGEPHY_ANAR_ASP; 21539bb2e52SMarius Strobl } 21639bb2e52SMarius Strobl if ((mii->mii_media.ifm_media & IFM_FLAG0) == 0) 21739bb2e52SMarius Strobl speed |= 21839bb2e52SMarius Strobl RGEPHY_BMCR_AUTOEN | RGEPHY_BMCR_STARTNEG; 21939bb2e52SMarius Strobl rgephy_loop(sc); 220991ab941SMarius Strobl PHY_WRITE(sc, RGEPHY_MII_1000CTL, gig); 221991ab941SMarius Strobl PHY_WRITE(sc, RGEPHY_MII_ANAR, anar); 22239bb2e52SMarius Strobl PHY_WRITE(sc, RGEPHY_MII_BMCR, speed); 2239bac70b8SBill Paul break; 2249bac70b8SBill Paul case IFM_NONE: 2259bac70b8SBill Paul PHY_WRITE(sc, MII_BMCR, BMCR_ISO | BMCR_PDOWN); 2269bac70b8SBill Paul break; 2279bac70b8SBill Paul default: 2289bac70b8SBill Paul return (EINVAL); 2299bac70b8SBill Paul } 2309bac70b8SBill Paul break; 2319bac70b8SBill Paul 2329bac70b8SBill Paul case MII_TICK: 2339bac70b8SBill Paul /* 2349bac70b8SBill Paul * Is the interface even up? 2359bac70b8SBill Paul */ 2369bac70b8SBill Paul if ((mii->mii_ifp->if_flags & IFF_UP) == 0) 2379bac70b8SBill Paul return (0); 2389bac70b8SBill Paul 2399bac70b8SBill Paul /* 2409bac70b8SBill Paul * Only used for autonegotiation. 2419bac70b8SBill Paul */ 24237fd5f0fSPyun YongHyeon if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO) { 24337fd5f0fSPyun YongHyeon sc->mii_ticks = 0; 2449bac70b8SBill Paul break; 24537fd5f0fSPyun YongHyeon } 2469bac70b8SBill Paul 2479bac70b8SBill Paul /* 2489bac70b8SBill Paul * Check to see if we have link. If we do, we don't 24939bb2e52SMarius Strobl * need to restart the autonegotiation process. 2509bac70b8SBill Paul */ 251fed3ed71SPyun YongHyeon if ((sc->mii_flags & MIIF_PHYPRIV0) == 0 && 252fed3ed71SPyun YongHyeon sc->mii_mpd_rev >= 2) { 253648bfbe6SPyun YongHyeon /* RTL8211B(L) */ 254648bfbe6SPyun YongHyeon reg = PHY_READ(sc, RGEPHY_MII_SSR); 255648bfbe6SPyun YongHyeon if (reg & RGEPHY_SSR_LINK) { 256648bfbe6SPyun YongHyeon sc->mii_ticks = 0; 257648bfbe6SPyun YongHyeon break; 258648bfbe6SPyun YongHyeon } 259648bfbe6SPyun YongHyeon } else { 2609bac70b8SBill Paul reg = PHY_READ(sc, RL_GMEDIASTAT); 26137fd5f0fSPyun YongHyeon if (reg & RL_GMEDIASTAT_LINK) { 26237fd5f0fSPyun YongHyeon sc->mii_ticks = 0; 26337fd5f0fSPyun YongHyeon break; 26437fd5f0fSPyun YongHyeon } 265648bfbe6SPyun YongHyeon } 26637fd5f0fSPyun YongHyeon 26737fd5f0fSPyun YongHyeon /* Announce link loss right after it happens. */ 26837fd5f0fSPyun YongHyeon if (sc->mii_ticks++ == 0) 2699bac70b8SBill Paul break; 2709bac70b8SBill Paul 27137fd5f0fSPyun YongHyeon /* Only retry autonegotiation every mii_anegticks seconds. */ 27237fd5f0fSPyun YongHyeon if (sc->mii_ticks <= sc->mii_anegticks) 27337fd5f0fSPyun YongHyeon return (0); 2749bac70b8SBill Paul 2759bac70b8SBill Paul sc->mii_ticks = 0; 276991ab941SMarius Strobl rgephy_mii_phy_auto(sc, ife->ifm_media); 27737fd5f0fSPyun YongHyeon break; 2789bac70b8SBill Paul } 2799bac70b8SBill Paul 2809bac70b8SBill Paul /* Update the media status. */ 2813fcb7a53SMarius Strobl PHY_STATUS(sc); 2829bac70b8SBill Paul 2839bac70b8SBill Paul /* 2849bac70b8SBill Paul * Callback if something changed. Note that we need to poke 285d5a50459SBill Paul * the DSP on the RealTek PHYs if the media changes. 2869bac70b8SBill Paul * 2879bac70b8SBill Paul */ 2889bac70b8SBill Paul if (sc->mii_media_active != mii->mii_media_active || 2899bac70b8SBill Paul sc->mii_media_status != mii->mii_media_status || 2909bac70b8SBill Paul cmd == MII_MEDIACHG) { 2919bac70b8SBill Paul rgephy_load_dspcode(sc); 2929bac70b8SBill Paul } 2939a54cbb9SAndre Oppermann mii_phy_update(sc, cmd); 2949bac70b8SBill Paul return (0); 2959bac70b8SBill Paul } 2969bac70b8SBill Paul 2979bac70b8SBill Paul static void 2987d830ac9SWarner Losh rgephy_status(struct mii_softc *sc) 2999bac70b8SBill Paul { 3009bac70b8SBill Paul struct mii_data *mii = sc->mii_pdata; 301d5a50459SBill Paul int bmsr, bmcr; 302648bfbe6SPyun YongHyeon uint16_t ssr; 3039bac70b8SBill Paul 3049bac70b8SBill Paul mii->mii_media_status = IFM_AVALID; 3059bac70b8SBill Paul mii->mii_media_active = IFM_ETHER; 3069bac70b8SBill Paul 307fed3ed71SPyun YongHyeon if ((sc->mii_flags & MIIF_PHYPRIV0) == 0 && sc->mii_mpd_rev >= 2) { 308648bfbe6SPyun YongHyeon ssr = PHY_READ(sc, RGEPHY_MII_SSR); 309648bfbe6SPyun YongHyeon if (ssr & RGEPHY_SSR_LINK) 310648bfbe6SPyun YongHyeon mii->mii_media_status |= IFM_ACTIVE; 311648bfbe6SPyun YongHyeon } else { 3129bac70b8SBill Paul bmsr = PHY_READ(sc, RL_GMEDIASTAT); 3139bac70b8SBill Paul if (bmsr & RL_GMEDIASTAT_LINK) 3149bac70b8SBill Paul mii->mii_media_status |= IFM_ACTIVE; 315648bfbe6SPyun YongHyeon } 316648bfbe6SPyun YongHyeon 3179bac70b8SBill Paul bmsr = PHY_READ(sc, RGEPHY_MII_BMSR); 3189bac70b8SBill Paul 3199bac70b8SBill Paul bmcr = PHY_READ(sc, RGEPHY_MII_BMCR); 320b455d946SPyun YongHyeon if (bmcr & RGEPHY_BMCR_ISO) { 321b455d946SPyun YongHyeon mii->mii_media_active |= IFM_NONE; 322b455d946SPyun YongHyeon mii->mii_media_status = 0; 323b455d946SPyun YongHyeon return; 324b455d946SPyun YongHyeon } 3259bac70b8SBill Paul 3269bac70b8SBill Paul if (bmcr & RGEPHY_BMCR_LOOP) 3279bac70b8SBill Paul mii->mii_media_active |= IFM_LOOP; 3289bac70b8SBill Paul 3299bac70b8SBill Paul if (bmcr & RGEPHY_BMCR_AUTOEN) { 3309bac70b8SBill Paul if ((bmsr & RGEPHY_BMSR_ACOMP) == 0) { 3319bac70b8SBill Paul /* Erg, still trying, I guess... */ 3329bac70b8SBill Paul mii->mii_media_active |= IFM_NONE; 3339bac70b8SBill Paul return; 3349bac70b8SBill Paul } 3359bac70b8SBill Paul } 3369bac70b8SBill Paul 337fed3ed71SPyun YongHyeon if ((sc->mii_flags & MIIF_PHYPRIV0) == 0 && sc->mii_mpd_rev >= 2) { 338648bfbe6SPyun YongHyeon ssr = PHY_READ(sc, RGEPHY_MII_SSR); 339648bfbe6SPyun YongHyeon switch (ssr & RGEPHY_SSR_SPD_MASK) { 340648bfbe6SPyun YongHyeon case RGEPHY_SSR_S1000: 341648bfbe6SPyun YongHyeon mii->mii_media_active |= IFM_1000_T; 342648bfbe6SPyun YongHyeon break; 343648bfbe6SPyun YongHyeon case RGEPHY_SSR_S100: 344648bfbe6SPyun YongHyeon mii->mii_media_active |= IFM_100_TX; 345648bfbe6SPyun YongHyeon break; 346648bfbe6SPyun YongHyeon case RGEPHY_SSR_S10: 347648bfbe6SPyun YongHyeon mii->mii_media_active |= IFM_10_T; 348648bfbe6SPyun YongHyeon break; 349648bfbe6SPyun YongHyeon default: 350648bfbe6SPyun YongHyeon mii->mii_media_active |= IFM_NONE; 351648bfbe6SPyun YongHyeon break; 352648bfbe6SPyun YongHyeon } 353648bfbe6SPyun YongHyeon if (ssr & RGEPHY_SSR_FDX) 354648bfbe6SPyun YongHyeon mii->mii_media_active |= IFM_FDX; 355648bfbe6SPyun YongHyeon else 356648bfbe6SPyun YongHyeon mii->mii_media_active |= IFM_HDX; 357648bfbe6SPyun YongHyeon } else { 3589bac70b8SBill Paul bmsr = PHY_READ(sc, RL_GMEDIASTAT); 3599bac70b8SBill Paul if (bmsr & RL_GMEDIASTAT_1000MBPS) 3609bac70b8SBill Paul mii->mii_media_active |= IFM_1000_T; 361ed510fb0SBill Paul else if (bmsr & RL_GMEDIASTAT_100MBPS) 362ed510fb0SBill Paul mii->mii_media_active |= IFM_100_TX; 363ed510fb0SBill Paul else if (bmsr & RL_GMEDIASTAT_10MBPS) 364ed510fb0SBill Paul mii->mii_media_active |= IFM_10_T; 365ed510fb0SBill Paul else 366ed510fb0SBill Paul mii->mii_media_active |= IFM_NONE; 3679bac70b8SBill Paul if (bmsr & RL_GMEDIASTAT_FDX) 3689bac70b8SBill Paul mii->mii_media_active |= IFM_FDX; 369648bfbe6SPyun YongHyeon else 370648bfbe6SPyun YongHyeon mii->mii_media_active |= IFM_HDX; 371648bfbe6SPyun YongHyeon } 372991ab941SMarius Strobl 373991ab941SMarius Strobl if ((mii->mii_media_active & IFM_FDX) != 0) 374991ab941SMarius Strobl mii->mii_media_active |= mii_phy_flowstatus(sc); 375991ab941SMarius Strobl 376991ab941SMarius Strobl if ((IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) && 377991ab941SMarius Strobl (PHY_READ(sc, RGEPHY_MII_1000STS) & RGEPHY_1000STS_MSR) != 0) 378991ab941SMarius Strobl mii->mii_media_active |= IFM_ETH_MASTER; 3799bac70b8SBill Paul } 3809bac70b8SBill Paul 3819bac70b8SBill Paul static int 382991ab941SMarius Strobl rgephy_mii_phy_auto(struct mii_softc *sc, int media) 3839bac70b8SBill Paul { 384991ab941SMarius Strobl int anar; 385028ccec4SMarius Strobl 386991ab941SMarius Strobl rgephy_loop(sc); 3873fcb7a53SMarius Strobl PHY_RESET(sc); 3889bac70b8SBill Paul 389991ab941SMarius Strobl anar = BMSR_MEDIA_TO_ANAR(sc->mii_capabilities) | ANAR_CSMA; 390991ab941SMarius Strobl if ((media & IFM_FLOW) != 0 || (sc->mii_flags & MIIF_FORCEPAUSE) != 0) 391991ab941SMarius Strobl anar |= RGEPHY_ANAR_PC | RGEPHY_ANAR_ASP; 392991ab941SMarius Strobl PHY_WRITE(sc, RGEPHY_MII_ANAR, anar); 3939bac70b8SBill Paul DELAY(1000); 394991ab941SMarius Strobl PHY_WRITE(sc, RGEPHY_MII_1000CTL, 395ed510fb0SBill Paul RGEPHY_1000CTL_AHD | RGEPHY_1000CTL_AFD); 3969bac70b8SBill Paul DELAY(1000); 397991ab941SMarius Strobl PHY_WRITE(sc, RGEPHY_MII_BMCR, 3989bac70b8SBill Paul RGEPHY_BMCR_AUTOEN | RGEPHY_BMCR_STARTNEG); 3999bac70b8SBill Paul DELAY(100); 4009bac70b8SBill Paul 4019bac70b8SBill Paul return (EJUSTRETURN); 4029bac70b8SBill Paul } 4039bac70b8SBill Paul 4049bac70b8SBill Paul static void 4059bac70b8SBill Paul rgephy_loop(struct mii_softc *sc) 4069bac70b8SBill Paul { 4079bac70b8SBill Paul int i; 4089bac70b8SBill Paul 4093fcb7a53SMarius Strobl if (sc->mii_mpd_rev < 2) { 4109bac70b8SBill Paul PHY_WRITE(sc, RGEPHY_MII_BMCR, RGEPHY_BMCR_PDOWN); 4119bac70b8SBill Paul DELAY(1000); 412648bfbe6SPyun YongHyeon } 4139bac70b8SBill Paul 4149bac70b8SBill Paul for (i = 0; i < 15000; i++) { 415028ccec4SMarius Strobl if (!(PHY_READ(sc, RGEPHY_MII_BMSR) & RGEPHY_BMSR_LINK)) { 4169bac70b8SBill Paul #if 0 4179bac70b8SBill Paul device_printf(sc->mii_dev, "looped %d\n", i); 4189bac70b8SBill Paul #endif 4199bac70b8SBill Paul break; 4209bac70b8SBill Paul } 4219bac70b8SBill Paul DELAY(10); 4229bac70b8SBill Paul } 4239bac70b8SBill Paul } 4249bac70b8SBill Paul 4259bac70b8SBill Paul #define PHY_SETBIT(x, y, z) \ 4269bac70b8SBill Paul PHY_WRITE(x, y, (PHY_READ(x, y) | (z))) 4279bac70b8SBill Paul #define PHY_CLRBIT(x, y, z) \ 4289bac70b8SBill Paul PHY_WRITE(x, y, (PHY_READ(x, y) & ~(z))) 4299bac70b8SBill Paul 430d5a50459SBill Paul /* 431d5a50459SBill Paul * Initialize RealTek PHY per the datasheet. The DSP in the PHYs of 432d5a50459SBill Paul * existing revisions of the 8169S/8110S chips need to be tuned in 433ed510fb0SBill Paul * order to reliably negotiate a 1000Mbps link. This is only needed 434ed510fb0SBill Paul * for rev 0 and rev 1 of the PHY. Later versions work without 435ed510fb0SBill Paul * any fixups. 436d5a50459SBill Paul */ 4379bac70b8SBill Paul static void 4389bac70b8SBill Paul rgephy_load_dspcode(struct mii_softc *sc) 4399bac70b8SBill Paul { 4409bac70b8SBill Paul int val; 441ed510fb0SBill Paul 4423fcb7a53SMarius Strobl if (sc->mii_mpd_rev >= 2) 443ed510fb0SBill Paul return; 4449bac70b8SBill Paul 4459bac70b8SBill Paul PHY_WRITE(sc, 31, 0x0001); 4469bac70b8SBill Paul PHY_WRITE(sc, 21, 0x1000); 4479bac70b8SBill Paul PHY_WRITE(sc, 24, 0x65C7); 4489bac70b8SBill Paul PHY_CLRBIT(sc, 4, 0x0800); 4499bac70b8SBill Paul val = PHY_READ(sc, 4) & 0xFFF; 4509bac70b8SBill Paul PHY_WRITE(sc, 4, val); 4519bac70b8SBill Paul PHY_WRITE(sc, 3, 0x00A1); 4529bac70b8SBill Paul PHY_WRITE(sc, 2, 0x0008); 4539bac70b8SBill Paul PHY_WRITE(sc, 1, 0x1020); 4549bac70b8SBill Paul PHY_WRITE(sc, 0, 0x1000); 4559bac70b8SBill Paul PHY_SETBIT(sc, 4, 0x0800); 4569bac70b8SBill Paul PHY_CLRBIT(sc, 4, 0x0800); 4579bac70b8SBill Paul val = (PHY_READ(sc, 4) & 0xFFF) | 0x7000; 4589bac70b8SBill Paul PHY_WRITE(sc, 4, val); 4599bac70b8SBill Paul PHY_WRITE(sc, 3, 0xFF41); 4609bac70b8SBill Paul PHY_WRITE(sc, 2, 0xDE60); 4619bac70b8SBill Paul PHY_WRITE(sc, 1, 0x0140); 4629bac70b8SBill Paul PHY_WRITE(sc, 0, 0x0077); 4639bac70b8SBill Paul val = (PHY_READ(sc, 4) & 0xFFF) | 0xA000; 4649bac70b8SBill Paul PHY_WRITE(sc, 4, val); 4659bac70b8SBill Paul PHY_WRITE(sc, 3, 0xDF01); 4669bac70b8SBill Paul PHY_WRITE(sc, 2, 0xDF20); 4679bac70b8SBill Paul PHY_WRITE(sc, 1, 0xFF95); 4689bac70b8SBill Paul PHY_WRITE(sc, 0, 0xFA00); 4699bac70b8SBill Paul val = (PHY_READ(sc, 4) & 0xFFF) | 0xB000; 4709bac70b8SBill Paul PHY_WRITE(sc, 4, val); 4719bac70b8SBill Paul PHY_WRITE(sc, 3, 0xFF41); 4729bac70b8SBill Paul PHY_WRITE(sc, 2, 0xDE20); 4739bac70b8SBill Paul PHY_WRITE(sc, 1, 0x0140); 4749bac70b8SBill Paul PHY_WRITE(sc, 0, 0x00BB); 4759bac70b8SBill Paul val = (PHY_READ(sc, 4) & 0xFFF) | 0xF000; 4769bac70b8SBill Paul PHY_WRITE(sc, 4, val); 4779bac70b8SBill Paul PHY_WRITE(sc, 3, 0xDF01); 4789bac70b8SBill Paul PHY_WRITE(sc, 2, 0xDF20); 4799bac70b8SBill Paul PHY_WRITE(sc, 1, 0xFF95); 4809bac70b8SBill Paul PHY_WRITE(sc, 0, 0xBF00); 4819bac70b8SBill Paul PHY_SETBIT(sc, 4, 0x0800); 4829bac70b8SBill Paul PHY_CLRBIT(sc, 4, 0x0800); 4839bac70b8SBill Paul PHY_WRITE(sc, 31, 0x0000); 4849bac70b8SBill Paul 4859bac70b8SBill Paul DELAY(40); 4869bac70b8SBill Paul } 4879bac70b8SBill Paul 4889bac70b8SBill Paul static void 4899bac70b8SBill Paul rgephy_reset(struct mii_softc *sc) 4909bac70b8SBill Paul { 491*cf402cc9SPyun YongHyeon uint16_t pcr, ssr; 492c06cddfeSPyun YongHyeon 493fed3ed71SPyun YongHyeon if ((sc->mii_flags & MIIF_PHYPRIV0) == 0 && sc->mii_mpd_rev == 3) { 494c06cddfeSPyun YongHyeon /* RTL8211C(L) */ 495c06cddfeSPyun YongHyeon ssr = PHY_READ(sc, RGEPHY_MII_SSR); 496c06cddfeSPyun YongHyeon if ((ssr & RGEPHY_SSR_ALDPS) != 0) { 497c06cddfeSPyun YongHyeon ssr &= ~RGEPHY_SSR_ALDPS; 498c06cddfeSPyun YongHyeon PHY_WRITE(sc, RGEPHY_MII_SSR, ssr); 499c06cddfeSPyun YongHyeon } 500c06cddfeSPyun YongHyeon } 501028ccec4SMarius Strobl 502*cf402cc9SPyun YongHyeon if (sc->mii_mpd_rev >= 2) { 503*cf402cc9SPyun YongHyeon pcr = PHY_READ(sc, RGEPHY_MII_PCR); 504*cf402cc9SPyun YongHyeon if ((pcr & RGEPHY_PCR_MDIX_AUTO) == 0) { 505*cf402cc9SPyun YongHyeon pcr &= ~RGEPHY_PCR_MDI_MASK; 506*cf402cc9SPyun YongHyeon pcr |= RGEPHY_PCR_MDIX_AUTO; 507*cf402cc9SPyun YongHyeon PHY_WRITE(sc, RGEPHY_MII_PCR, pcr); 508*cf402cc9SPyun YongHyeon } 509*cf402cc9SPyun YongHyeon } 510*cf402cc9SPyun YongHyeon 5119bac70b8SBill Paul mii_phy_reset(sc); 5129bac70b8SBill Paul DELAY(1000); 5139bac70b8SBill Paul rgephy_load_dspcode(sc); 5149bac70b8SBill Paul } 515