1098ca2bdSWarner Losh /*- 29bac70b8SBill Paul * Copyright (c) 2003 39bac70b8SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 49bac70b8SBill Paul * 59bac70b8SBill Paul * Redistribution and use in source and binary forms, with or without 69bac70b8SBill Paul * modification, are permitted provided that the following conditions 79bac70b8SBill Paul * are met: 89bac70b8SBill Paul * 1. Redistributions of source code must retain the above copyright 99bac70b8SBill Paul * notice, this list of conditions and the following disclaimer. 109bac70b8SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 119bac70b8SBill Paul * notice, this list of conditions and the following disclaimer in the 129bac70b8SBill Paul * documentation and/or other materials provided with the distribution. 139bac70b8SBill Paul * 3. All advertising materials mentioning features or use of this software 149bac70b8SBill Paul * must display the following acknowledgement: 159bac70b8SBill Paul * This product includes software developed by Bill Paul. 169bac70b8SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 179bac70b8SBill Paul * may be used to endorse or promote products derived from this software 189bac70b8SBill Paul * without specific prior written permission. 199bac70b8SBill Paul * 209bac70b8SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 219bac70b8SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 229bac70b8SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 239bac70b8SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 249bac70b8SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 259bac70b8SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 269bac70b8SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 279bac70b8SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 289bac70b8SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 299bac70b8SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 309bac70b8SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 319bac70b8SBill Paul */ 329bac70b8SBill Paul 3350aa1061SMarius Strobl #include <sys/cdefs.h> 3450aa1061SMarius Strobl __FBSDID("$FreeBSD$"); 3550aa1061SMarius Strobl 369bac70b8SBill Paul /* 37c06cddfeSPyun YongHyeon * Driver for the RealTek 8169S/8110S/8211B/8211C internal 10/100/1000 PHY. 389bac70b8SBill Paul */ 399bac70b8SBill Paul 409bac70b8SBill Paul #include <sys/param.h> 419bac70b8SBill Paul #include <sys/systm.h> 429bac70b8SBill Paul #include <sys/kernel.h> 4341ee9f1cSPoul-Henning Kamp #include <sys/module.h> 449bac70b8SBill Paul #include <sys/socket.h> 459bac70b8SBill Paul #include <sys/bus.h> 469bac70b8SBill Paul 479bac70b8SBill Paul #include <net/if.h> 4861a3ac6eSGleb Smirnoff #include <net/if_var.h> 499bac70b8SBill Paul #include <net/if_arp.h> 509bac70b8SBill Paul #include <net/if_media.h> 519bac70b8SBill Paul 529bac70b8SBill Paul #include <dev/mii/mii.h> 539bac70b8SBill Paul #include <dev/mii/miivar.h> 549bac70b8SBill Paul #include "miidevs.h" 559bac70b8SBill Paul 569bac70b8SBill Paul #include <dev/mii/rgephyreg.h> 579bac70b8SBill Paul 589bac70b8SBill Paul #include "miibus_if.h" 599bac70b8SBill Paul 609bac70b8SBill Paul #include <machine/bus.h> 619bac70b8SBill Paul #include <pci/if_rlreg.h> 629bac70b8SBill Paul 639bac70b8SBill Paul static int rgephy_probe(device_t); 649bac70b8SBill Paul static int rgephy_attach(device_t); 659bac70b8SBill Paul 669bac70b8SBill Paul static device_method_t rgephy_methods[] = { 679bac70b8SBill Paul /* device interface */ 689bac70b8SBill Paul DEVMETHOD(device_probe, rgephy_probe), 699bac70b8SBill Paul DEVMETHOD(device_attach, rgephy_attach), 709bac70b8SBill Paul DEVMETHOD(device_detach, mii_phy_detach), 719bac70b8SBill Paul DEVMETHOD(device_shutdown, bus_generic_shutdown), 72604f5f1fSMarius Strobl DEVMETHOD_END 739bac70b8SBill Paul }; 749bac70b8SBill Paul 759bac70b8SBill Paul static devclass_t rgephy_devclass; 769bac70b8SBill Paul 779bac70b8SBill Paul static driver_t rgephy_driver = { 789bac70b8SBill Paul "rgephy", 799bac70b8SBill Paul rgephy_methods, 803fcb7a53SMarius Strobl sizeof(struct mii_softc) 819bac70b8SBill Paul }; 829bac70b8SBill Paul 839bac70b8SBill Paul DRIVER_MODULE(rgephy, miibus, rgephy_driver, rgephy_devclass, 0, 0); 849bac70b8SBill Paul 859bac70b8SBill Paul static int rgephy_service(struct mii_softc *, struct mii_data *, int); 869bac70b8SBill Paul static void rgephy_status(struct mii_softc *); 87991ab941SMarius Strobl static int rgephy_mii_phy_auto(struct mii_softc *, int); 889bac70b8SBill Paul static void rgephy_reset(struct mii_softc *); 899bac70b8SBill Paul static void rgephy_loop(struct mii_softc *); 909bac70b8SBill Paul static void rgephy_load_dspcode(struct mii_softc *); 919bac70b8SBill Paul 92a35b9333SMarius Strobl static const struct mii_phydesc rgephys[] = { 933fcb7a53SMarius Strobl MII_PHY_DESC(REALTEK, RTL8169S), 94*cd10b400SPyun YongHyeon MII_PHY_DESC(REALTEK, RTL8251), 95a35b9333SMarius Strobl MII_PHY_END 96a35b9333SMarius Strobl }; 97a35b9333SMarius Strobl 983fcb7a53SMarius Strobl static const struct mii_phy_funcs rgephy_funcs = { 993fcb7a53SMarius Strobl rgephy_service, 1003fcb7a53SMarius Strobl rgephy_status, 1013fcb7a53SMarius Strobl rgephy_reset 1023fcb7a53SMarius Strobl }; 1033fcb7a53SMarius Strobl 1049bac70b8SBill Paul static int 1057d830ac9SWarner Losh rgephy_probe(device_t dev) 1069bac70b8SBill Paul { 1079bac70b8SBill Paul 108a35b9333SMarius Strobl return (mii_phy_dev_probe(dev, rgephys, BUS_PROBE_DEFAULT)); 1099bac70b8SBill Paul } 1109bac70b8SBill Paul 1119bac70b8SBill Paul static int 1127d830ac9SWarner Losh rgephy_attach(device_t dev) 1139bac70b8SBill Paul { 1149bac70b8SBill Paul struct mii_softc *sc; 115fed3ed71SPyun YongHyeon struct mii_attach_args *ma; 116fed3ed71SPyun YongHyeon u_int flags; 1179bac70b8SBill Paul 1183fcb7a53SMarius Strobl sc = device_get_softc(dev); 119fed3ed71SPyun YongHyeon ma = device_get_ivars(dev); 120fed3ed71SPyun YongHyeon flags = 0; 121fed3ed71SPyun YongHyeon if (strcmp(ma->mii_data->mii_ifp->if_dname, "re") == 0) 122fed3ed71SPyun YongHyeon flags |= MIIF_PHYPRIV0; 123fed3ed71SPyun YongHyeon mii_phy_dev_attach(dev, flags, &rgephy_funcs, 0); 1249bac70b8SBill Paul 125991ab941SMarius Strobl /* RTL8169S do not report auto-sense; add manually. */ 126991ab941SMarius Strobl sc->mii_capabilities = (PHY_READ(sc, MII_BMSR) | BMSR_ANEG) & 1273fcb7a53SMarius Strobl sc->mii_capmask; 128b91805b4SMarius Strobl if (sc->mii_capabilities & BMSR_EXTSTAT) 129b91805b4SMarius Strobl sc->mii_extcapabilities = PHY_READ(sc, MII_EXTSR); 1309bac70b8SBill Paul device_printf(dev, " "); 131ba76315fSMarius Strobl mii_phy_add_media(sc); 1329bac70b8SBill Paul printf("\n"); 13339bb2e52SMarius Strobl /* 13439bb2e52SMarius Strobl * Allow IFM_FLAG0 to be set indicating that auto-negotiation with 13539bb2e52SMarius Strobl * manual configuration, which is used to work around issues with 13639bb2e52SMarius Strobl * certain setups by default, should not be triggered as it may in 13739bb2e52SMarius Strobl * turn cause harm in some edge cases. 13839bb2e52SMarius Strobl */ 1393fcb7a53SMarius Strobl sc->mii_pdata->mii_media.ifm_mask |= IFM_FLAG0; 1409bac70b8SBill Paul 1413fcb7a53SMarius Strobl PHY_RESET(sc); 1423fcb7a53SMarius Strobl 1439bac70b8SBill Paul MIIBUS_MEDIAINIT(sc->mii_dev); 1449bac70b8SBill Paul return (0); 1459bac70b8SBill Paul } 1469bac70b8SBill Paul 1479bac70b8SBill Paul static int 1487d830ac9SWarner Losh rgephy_service(struct mii_softc *sc, struct mii_data *mii, int cmd) 1499bac70b8SBill Paul { 1509bac70b8SBill Paul struct ifmedia_entry *ife = mii->mii_media.ifm_cur; 1514eb561d2SPyun YongHyeon int reg, speed, gig, anar; 1529bac70b8SBill Paul 1539bac70b8SBill Paul switch (cmd) { 1549bac70b8SBill Paul case MII_POLLSTAT: 1559bac70b8SBill Paul break; 1569bac70b8SBill Paul 1579bac70b8SBill Paul case MII_MEDIACHG: 1583fcb7a53SMarius Strobl PHY_RESET(sc); /* XXX hardware bug work-around */ 1599bac70b8SBill Paul 1604eb561d2SPyun YongHyeon anar = PHY_READ(sc, RGEPHY_MII_ANAR); 161991ab941SMarius Strobl anar &= ~(RGEPHY_ANAR_PC | RGEPHY_ANAR_ASP | 162991ab941SMarius Strobl RGEPHY_ANAR_TX_FD | RGEPHY_ANAR_TX | 1634eb561d2SPyun YongHyeon RGEPHY_ANAR_10_FD | RGEPHY_ANAR_10); 1644eb561d2SPyun YongHyeon 1659bac70b8SBill Paul switch (IFM_SUBTYPE(ife->ifm_media)) { 1669bac70b8SBill Paul case IFM_AUTO: 1679bac70b8SBill Paul #ifdef foo 1689bac70b8SBill Paul /* 1699bac70b8SBill Paul * If we're already in auto mode, just return. 1709bac70b8SBill Paul */ 1719bac70b8SBill Paul if (PHY_READ(sc, RGEPHY_MII_BMCR) & RGEPHY_BMCR_AUTOEN) 1729bac70b8SBill Paul return (0); 1739bac70b8SBill Paul #endif 174991ab941SMarius Strobl (void)rgephy_mii_phy_auto(sc, ife->ifm_media); 1759bac70b8SBill Paul break; 1769bac70b8SBill Paul case IFM_1000_T: 1779bac70b8SBill Paul speed = RGEPHY_S1000; 1789bac70b8SBill Paul goto setit; 1799bac70b8SBill Paul case IFM_100_TX: 1809bac70b8SBill Paul speed = RGEPHY_S100; 1814eb561d2SPyun YongHyeon anar |= RGEPHY_ANAR_TX_FD | RGEPHY_ANAR_TX; 1829bac70b8SBill Paul goto setit; 1839bac70b8SBill Paul case IFM_10_T: 1849bac70b8SBill Paul speed = RGEPHY_S10; 1854eb561d2SPyun YongHyeon anar |= RGEPHY_ANAR_10_FD | RGEPHY_ANAR_10; 1869bac70b8SBill Paul setit: 18739bb2e52SMarius Strobl if ((ife->ifm_media & IFM_FLOW) != 0 && 18839bb2e52SMarius Strobl (mii->mii_media.ifm_media & IFM_FLAG0) != 0) 18939bb2e52SMarius Strobl return (EINVAL); 19039bb2e52SMarius Strobl 19139bb2e52SMarius Strobl if ((ife->ifm_media & IFM_FDX) != 0) { 1929bac70b8SBill Paul speed |= RGEPHY_BMCR_FDX; 1939bac70b8SBill Paul gig = RGEPHY_1000CTL_AFD; 1944eb561d2SPyun YongHyeon anar &= ~(RGEPHY_ANAR_TX | RGEPHY_ANAR_10); 19539bb2e52SMarius Strobl if ((ife->ifm_media & IFM_FLOW) != 0 || 19639bb2e52SMarius Strobl (sc->mii_flags & MIIF_FORCEPAUSE) != 0) 19739bb2e52SMarius Strobl anar |= 19839bb2e52SMarius Strobl RGEPHY_ANAR_PC | RGEPHY_ANAR_ASP; 1999bac70b8SBill Paul } else { 2009bac70b8SBill Paul gig = RGEPHY_1000CTL_AHD; 2014eb561d2SPyun YongHyeon anar &= 2024eb561d2SPyun YongHyeon ~(RGEPHY_ANAR_TX_FD | RGEPHY_ANAR_10_FD); 2039bac70b8SBill Paul } 20439bb2e52SMarius Strobl if (IFM_SUBTYPE(ife->ifm_media) == IFM_1000_T) { 205991ab941SMarius Strobl gig |= RGEPHY_1000CTL_MSE; 206991ab941SMarius Strobl if ((ife->ifm_media & IFM_ETH_MASTER) != 0) 207991ab941SMarius Strobl gig |= RGEPHY_1000CTL_MSC; 20839bb2e52SMarius Strobl } else { 20939bb2e52SMarius Strobl gig = 0; 21039bb2e52SMarius Strobl anar &= ~RGEPHY_ANAR_ASP; 21139bb2e52SMarius Strobl } 21239bb2e52SMarius Strobl if ((mii->mii_media.ifm_media & IFM_FLAG0) == 0) 21339bb2e52SMarius Strobl speed |= 21439bb2e52SMarius Strobl RGEPHY_BMCR_AUTOEN | RGEPHY_BMCR_STARTNEG; 21539bb2e52SMarius Strobl rgephy_loop(sc); 216991ab941SMarius Strobl PHY_WRITE(sc, RGEPHY_MII_1000CTL, gig); 217991ab941SMarius Strobl PHY_WRITE(sc, RGEPHY_MII_ANAR, anar); 21839bb2e52SMarius Strobl PHY_WRITE(sc, RGEPHY_MII_BMCR, speed); 2199bac70b8SBill Paul break; 2209bac70b8SBill Paul case IFM_NONE: 2219bac70b8SBill Paul PHY_WRITE(sc, MII_BMCR, BMCR_ISO | BMCR_PDOWN); 2229bac70b8SBill Paul break; 2239bac70b8SBill Paul default: 2249bac70b8SBill Paul return (EINVAL); 2259bac70b8SBill Paul } 2269bac70b8SBill Paul break; 2279bac70b8SBill Paul 2289bac70b8SBill Paul case MII_TICK: 2299bac70b8SBill Paul /* 2309bac70b8SBill Paul * Only used for autonegotiation. 2319bac70b8SBill Paul */ 23237fd5f0fSPyun YongHyeon if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO) { 23337fd5f0fSPyun YongHyeon sc->mii_ticks = 0; 2349bac70b8SBill Paul break; 23537fd5f0fSPyun YongHyeon } 2369bac70b8SBill Paul 2379bac70b8SBill Paul /* 2389bac70b8SBill Paul * Check to see if we have link. If we do, we don't 23939bb2e52SMarius Strobl * need to restart the autonegotiation process. 2409bac70b8SBill Paul */ 241fed3ed71SPyun YongHyeon if ((sc->mii_flags & MIIF_PHYPRIV0) == 0 && 242fed3ed71SPyun YongHyeon sc->mii_mpd_rev >= 2) { 243648bfbe6SPyun YongHyeon /* RTL8211B(L) */ 244648bfbe6SPyun YongHyeon reg = PHY_READ(sc, RGEPHY_MII_SSR); 245648bfbe6SPyun YongHyeon if (reg & RGEPHY_SSR_LINK) { 246648bfbe6SPyun YongHyeon sc->mii_ticks = 0; 247648bfbe6SPyun YongHyeon break; 248648bfbe6SPyun YongHyeon } 249648bfbe6SPyun YongHyeon } else { 2509bac70b8SBill Paul reg = PHY_READ(sc, RL_GMEDIASTAT); 25137fd5f0fSPyun YongHyeon if (reg & RL_GMEDIASTAT_LINK) { 25237fd5f0fSPyun YongHyeon sc->mii_ticks = 0; 25337fd5f0fSPyun YongHyeon break; 25437fd5f0fSPyun YongHyeon } 255648bfbe6SPyun YongHyeon } 25637fd5f0fSPyun YongHyeon 25737fd5f0fSPyun YongHyeon /* Announce link loss right after it happens. */ 25837fd5f0fSPyun YongHyeon if (sc->mii_ticks++ == 0) 2599bac70b8SBill Paul break; 2609bac70b8SBill Paul 26137fd5f0fSPyun YongHyeon /* Only retry autonegotiation every mii_anegticks seconds. */ 26237fd5f0fSPyun YongHyeon if (sc->mii_ticks <= sc->mii_anegticks) 26337fd5f0fSPyun YongHyeon return (0); 2649bac70b8SBill Paul 2659bac70b8SBill Paul sc->mii_ticks = 0; 266991ab941SMarius Strobl rgephy_mii_phy_auto(sc, ife->ifm_media); 26737fd5f0fSPyun YongHyeon break; 2689bac70b8SBill Paul } 2699bac70b8SBill Paul 2709bac70b8SBill Paul /* Update the media status. */ 2713fcb7a53SMarius Strobl PHY_STATUS(sc); 2729bac70b8SBill Paul 2739bac70b8SBill Paul /* 2749bac70b8SBill Paul * Callback if something changed. Note that we need to poke 275d5a50459SBill Paul * the DSP on the RealTek PHYs if the media changes. 2769bac70b8SBill Paul * 2779bac70b8SBill Paul */ 2789bac70b8SBill Paul if (sc->mii_media_active != mii->mii_media_active || 2799bac70b8SBill Paul sc->mii_media_status != mii->mii_media_status || 2809bac70b8SBill Paul cmd == MII_MEDIACHG) { 2819bac70b8SBill Paul rgephy_load_dspcode(sc); 2829bac70b8SBill Paul } 2839a54cbb9SAndre Oppermann mii_phy_update(sc, cmd); 2849bac70b8SBill Paul return (0); 2859bac70b8SBill Paul } 2869bac70b8SBill Paul 2879bac70b8SBill Paul static void 2887d830ac9SWarner Losh rgephy_status(struct mii_softc *sc) 2899bac70b8SBill Paul { 2909bac70b8SBill Paul struct mii_data *mii = sc->mii_pdata; 291d5a50459SBill Paul int bmsr, bmcr; 292648bfbe6SPyun YongHyeon uint16_t ssr; 2939bac70b8SBill Paul 2949bac70b8SBill Paul mii->mii_media_status = IFM_AVALID; 2959bac70b8SBill Paul mii->mii_media_active = IFM_ETHER; 2969bac70b8SBill Paul 297fed3ed71SPyun YongHyeon if ((sc->mii_flags & MIIF_PHYPRIV0) == 0 && sc->mii_mpd_rev >= 2) { 298648bfbe6SPyun YongHyeon ssr = PHY_READ(sc, RGEPHY_MII_SSR); 299648bfbe6SPyun YongHyeon if (ssr & RGEPHY_SSR_LINK) 300648bfbe6SPyun YongHyeon mii->mii_media_status |= IFM_ACTIVE; 301648bfbe6SPyun YongHyeon } else { 3029bac70b8SBill Paul bmsr = PHY_READ(sc, RL_GMEDIASTAT); 3039bac70b8SBill Paul if (bmsr & RL_GMEDIASTAT_LINK) 3049bac70b8SBill Paul mii->mii_media_status |= IFM_ACTIVE; 305648bfbe6SPyun YongHyeon } 306648bfbe6SPyun YongHyeon 3079bac70b8SBill Paul bmsr = PHY_READ(sc, RGEPHY_MII_BMSR); 3089bac70b8SBill Paul 3099bac70b8SBill Paul bmcr = PHY_READ(sc, RGEPHY_MII_BMCR); 310b455d946SPyun YongHyeon if (bmcr & RGEPHY_BMCR_ISO) { 311b455d946SPyun YongHyeon mii->mii_media_active |= IFM_NONE; 312b455d946SPyun YongHyeon mii->mii_media_status = 0; 313b455d946SPyun YongHyeon return; 314b455d946SPyun YongHyeon } 3159bac70b8SBill Paul 3169bac70b8SBill Paul if (bmcr & RGEPHY_BMCR_LOOP) 3179bac70b8SBill Paul mii->mii_media_active |= IFM_LOOP; 3189bac70b8SBill Paul 3199bac70b8SBill Paul if (bmcr & RGEPHY_BMCR_AUTOEN) { 3209bac70b8SBill Paul if ((bmsr & RGEPHY_BMSR_ACOMP) == 0) { 3219bac70b8SBill Paul /* Erg, still trying, I guess... */ 3229bac70b8SBill Paul mii->mii_media_active |= IFM_NONE; 3239bac70b8SBill Paul return; 3249bac70b8SBill Paul } 3259bac70b8SBill Paul } 3269bac70b8SBill Paul 327fed3ed71SPyun YongHyeon if ((sc->mii_flags & MIIF_PHYPRIV0) == 0 && sc->mii_mpd_rev >= 2) { 328648bfbe6SPyun YongHyeon ssr = PHY_READ(sc, RGEPHY_MII_SSR); 329648bfbe6SPyun YongHyeon switch (ssr & RGEPHY_SSR_SPD_MASK) { 330648bfbe6SPyun YongHyeon case RGEPHY_SSR_S1000: 331648bfbe6SPyun YongHyeon mii->mii_media_active |= IFM_1000_T; 332648bfbe6SPyun YongHyeon break; 333648bfbe6SPyun YongHyeon case RGEPHY_SSR_S100: 334648bfbe6SPyun YongHyeon mii->mii_media_active |= IFM_100_TX; 335648bfbe6SPyun YongHyeon break; 336648bfbe6SPyun YongHyeon case RGEPHY_SSR_S10: 337648bfbe6SPyun YongHyeon mii->mii_media_active |= IFM_10_T; 338648bfbe6SPyun YongHyeon break; 339648bfbe6SPyun YongHyeon default: 340648bfbe6SPyun YongHyeon mii->mii_media_active |= IFM_NONE; 341648bfbe6SPyun YongHyeon break; 342648bfbe6SPyun YongHyeon } 343648bfbe6SPyun YongHyeon if (ssr & RGEPHY_SSR_FDX) 344648bfbe6SPyun YongHyeon mii->mii_media_active |= IFM_FDX; 345648bfbe6SPyun YongHyeon else 346648bfbe6SPyun YongHyeon mii->mii_media_active |= IFM_HDX; 347648bfbe6SPyun YongHyeon } else { 3489bac70b8SBill Paul bmsr = PHY_READ(sc, RL_GMEDIASTAT); 3499bac70b8SBill Paul if (bmsr & RL_GMEDIASTAT_1000MBPS) 3509bac70b8SBill Paul mii->mii_media_active |= IFM_1000_T; 351ed510fb0SBill Paul else if (bmsr & RL_GMEDIASTAT_100MBPS) 352ed510fb0SBill Paul mii->mii_media_active |= IFM_100_TX; 353ed510fb0SBill Paul else if (bmsr & RL_GMEDIASTAT_10MBPS) 354ed510fb0SBill Paul mii->mii_media_active |= IFM_10_T; 355ed510fb0SBill Paul else 356ed510fb0SBill Paul mii->mii_media_active |= IFM_NONE; 3579bac70b8SBill Paul if (bmsr & RL_GMEDIASTAT_FDX) 3589bac70b8SBill Paul mii->mii_media_active |= IFM_FDX; 359648bfbe6SPyun YongHyeon else 360648bfbe6SPyun YongHyeon mii->mii_media_active |= IFM_HDX; 361648bfbe6SPyun YongHyeon } 362991ab941SMarius Strobl 363991ab941SMarius Strobl if ((mii->mii_media_active & IFM_FDX) != 0) 364991ab941SMarius Strobl mii->mii_media_active |= mii_phy_flowstatus(sc); 365991ab941SMarius Strobl 366991ab941SMarius Strobl if ((IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) && 367991ab941SMarius Strobl (PHY_READ(sc, RGEPHY_MII_1000STS) & RGEPHY_1000STS_MSR) != 0) 368991ab941SMarius Strobl mii->mii_media_active |= IFM_ETH_MASTER; 3699bac70b8SBill Paul } 3709bac70b8SBill Paul 3719bac70b8SBill Paul static int 372991ab941SMarius Strobl rgephy_mii_phy_auto(struct mii_softc *sc, int media) 3739bac70b8SBill Paul { 374991ab941SMarius Strobl int anar; 375028ccec4SMarius Strobl 376991ab941SMarius Strobl rgephy_loop(sc); 3773fcb7a53SMarius Strobl PHY_RESET(sc); 3789bac70b8SBill Paul 379991ab941SMarius Strobl anar = BMSR_MEDIA_TO_ANAR(sc->mii_capabilities) | ANAR_CSMA; 380991ab941SMarius Strobl if ((media & IFM_FLOW) != 0 || (sc->mii_flags & MIIF_FORCEPAUSE) != 0) 381991ab941SMarius Strobl anar |= RGEPHY_ANAR_PC | RGEPHY_ANAR_ASP; 382991ab941SMarius Strobl PHY_WRITE(sc, RGEPHY_MII_ANAR, anar); 3839bac70b8SBill Paul DELAY(1000); 384991ab941SMarius Strobl PHY_WRITE(sc, RGEPHY_MII_1000CTL, 385ed510fb0SBill Paul RGEPHY_1000CTL_AHD | RGEPHY_1000CTL_AFD); 3869bac70b8SBill Paul DELAY(1000); 387991ab941SMarius Strobl PHY_WRITE(sc, RGEPHY_MII_BMCR, 3889bac70b8SBill Paul RGEPHY_BMCR_AUTOEN | RGEPHY_BMCR_STARTNEG); 3899bac70b8SBill Paul DELAY(100); 3909bac70b8SBill Paul 3919bac70b8SBill Paul return (EJUSTRETURN); 3929bac70b8SBill Paul } 3939bac70b8SBill Paul 3949bac70b8SBill Paul static void 3959bac70b8SBill Paul rgephy_loop(struct mii_softc *sc) 3969bac70b8SBill Paul { 3979bac70b8SBill Paul int i; 3989bac70b8SBill Paul 399*cd10b400SPyun YongHyeon if (sc->mii_mpd_model != MII_MODEL_REALTEK_RTL8251 && 400*cd10b400SPyun YongHyeon sc->mii_mpd_rev < 2) { 4019bac70b8SBill Paul PHY_WRITE(sc, RGEPHY_MII_BMCR, RGEPHY_BMCR_PDOWN); 4029bac70b8SBill Paul DELAY(1000); 403648bfbe6SPyun YongHyeon } 4049bac70b8SBill Paul 4059bac70b8SBill Paul for (i = 0; i < 15000; i++) { 406028ccec4SMarius Strobl if (!(PHY_READ(sc, RGEPHY_MII_BMSR) & RGEPHY_BMSR_LINK)) { 4079bac70b8SBill Paul #if 0 4089bac70b8SBill Paul device_printf(sc->mii_dev, "looped %d\n", i); 4099bac70b8SBill Paul #endif 4109bac70b8SBill Paul break; 4119bac70b8SBill Paul } 4129bac70b8SBill Paul DELAY(10); 4139bac70b8SBill Paul } 4149bac70b8SBill Paul } 4159bac70b8SBill Paul 4169bac70b8SBill Paul #define PHY_SETBIT(x, y, z) \ 4179bac70b8SBill Paul PHY_WRITE(x, y, (PHY_READ(x, y) | (z))) 4189bac70b8SBill Paul #define PHY_CLRBIT(x, y, z) \ 4199bac70b8SBill Paul PHY_WRITE(x, y, (PHY_READ(x, y) & ~(z))) 4209bac70b8SBill Paul 421d5a50459SBill Paul /* 422d5a50459SBill Paul * Initialize RealTek PHY per the datasheet. The DSP in the PHYs of 423d5a50459SBill Paul * existing revisions of the 8169S/8110S chips need to be tuned in 424ed510fb0SBill Paul * order to reliably negotiate a 1000Mbps link. This is only needed 425ed510fb0SBill Paul * for rev 0 and rev 1 of the PHY. Later versions work without 426ed510fb0SBill Paul * any fixups. 427d5a50459SBill Paul */ 4289bac70b8SBill Paul static void 4299bac70b8SBill Paul rgephy_load_dspcode(struct mii_softc *sc) 4309bac70b8SBill Paul { 4319bac70b8SBill Paul int val; 432ed510fb0SBill Paul 433*cd10b400SPyun YongHyeon if (sc->mii_mpd_model == MII_MODEL_REALTEK_RTL8251 || 434*cd10b400SPyun YongHyeon sc->mii_mpd_rev >= 2) 435ed510fb0SBill Paul return; 4369bac70b8SBill Paul 4379bac70b8SBill Paul PHY_WRITE(sc, 31, 0x0001); 4389bac70b8SBill Paul PHY_WRITE(sc, 21, 0x1000); 4399bac70b8SBill Paul PHY_WRITE(sc, 24, 0x65C7); 4409bac70b8SBill Paul PHY_CLRBIT(sc, 4, 0x0800); 4419bac70b8SBill Paul val = PHY_READ(sc, 4) & 0xFFF; 4429bac70b8SBill Paul PHY_WRITE(sc, 4, val); 4439bac70b8SBill Paul PHY_WRITE(sc, 3, 0x00A1); 4449bac70b8SBill Paul PHY_WRITE(sc, 2, 0x0008); 4459bac70b8SBill Paul PHY_WRITE(sc, 1, 0x1020); 4469bac70b8SBill Paul PHY_WRITE(sc, 0, 0x1000); 4479bac70b8SBill Paul PHY_SETBIT(sc, 4, 0x0800); 4489bac70b8SBill Paul PHY_CLRBIT(sc, 4, 0x0800); 4499bac70b8SBill Paul val = (PHY_READ(sc, 4) & 0xFFF) | 0x7000; 4509bac70b8SBill Paul PHY_WRITE(sc, 4, val); 4519bac70b8SBill Paul PHY_WRITE(sc, 3, 0xFF41); 4529bac70b8SBill Paul PHY_WRITE(sc, 2, 0xDE60); 4539bac70b8SBill Paul PHY_WRITE(sc, 1, 0x0140); 4549bac70b8SBill Paul PHY_WRITE(sc, 0, 0x0077); 4559bac70b8SBill Paul val = (PHY_READ(sc, 4) & 0xFFF) | 0xA000; 4569bac70b8SBill Paul PHY_WRITE(sc, 4, val); 4579bac70b8SBill Paul PHY_WRITE(sc, 3, 0xDF01); 4589bac70b8SBill Paul PHY_WRITE(sc, 2, 0xDF20); 4599bac70b8SBill Paul PHY_WRITE(sc, 1, 0xFF95); 4609bac70b8SBill Paul PHY_WRITE(sc, 0, 0xFA00); 4619bac70b8SBill Paul val = (PHY_READ(sc, 4) & 0xFFF) | 0xB000; 4629bac70b8SBill Paul PHY_WRITE(sc, 4, val); 4639bac70b8SBill Paul PHY_WRITE(sc, 3, 0xFF41); 4649bac70b8SBill Paul PHY_WRITE(sc, 2, 0xDE20); 4659bac70b8SBill Paul PHY_WRITE(sc, 1, 0x0140); 4669bac70b8SBill Paul PHY_WRITE(sc, 0, 0x00BB); 4679bac70b8SBill Paul val = (PHY_READ(sc, 4) & 0xFFF) | 0xF000; 4689bac70b8SBill Paul PHY_WRITE(sc, 4, val); 4699bac70b8SBill Paul PHY_WRITE(sc, 3, 0xDF01); 4709bac70b8SBill Paul PHY_WRITE(sc, 2, 0xDF20); 4719bac70b8SBill Paul PHY_WRITE(sc, 1, 0xFF95); 4729bac70b8SBill Paul PHY_WRITE(sc, 0, 0xBF00); 4739bac70b8SBill Paul PHY_SETBIT(sc, 4, 0x0800); 4749bac70b8SBill Paul PHY_CLRBIT(sc, 4, 0x0800); 4759bac70b8SBill Paul PHY_WRITE(sc, 31, 0x0000); 4769bac70b8SBill Paul 4779bac70b8SBill Paul DELAY(40); 4789bac70b8SBill Paul } 4799bac70b8SBill Paul 4809bac70b8SBill Paul static void 4819bac70b8SBill Paul rgephy_reset(struct mii_softc *sc) 4829bac70b8SBill Paul { 483cf402cc9SPyun YongHyeon uint16_t pcr, ssr; 484c06cddfeSPyun YongHyeon 485fed3ed71SPyun YongHyeon if ((sc->mii_flags & MIIF_PHYPRIV0) == 0 && sc->mii_mpd_rev == 3) { 486c06cddfeSPyun YongHyeon /* RTL8211C(L) */ 487c06cddfeSPyun YongHyeon ssr = PHY_READ(sc, RGEPHY_MII_SSR); 488c06cddfeSPyun YongHyeon if ((ssr & RGEPHY_SSR_ALDPS) != 0) { 489c06cddfeSPyun YongHyeon ssr &= ~RGEPHY_SSR_ALDPS; 490c06cddfeSPyun YongHyeon PHY_WRITE(sc, RGEPHY_MII_SSR, ssr); 491c06cddfeSPyun YongHyeon } 492c06cddfeSPyun YongHyeon } 493028ccec4SMarius Strobl 494cf402cc9SPyun YongHyeon if (sc->mii_mpd_rev >= 2) { 495cf402cc9SPyun YongHyeon pcr = PHY_READ(sc, RGEPHY_MII_PCR); 496cf402cc9SPyun YongHyeon if ((pcr & RGEPHY_PCR_MDIX_AUTO) == 0) { 497cf402cc9SPyun YongHyeon pcr &= ~RGEPHY_PCR_MDI_MASK; 498cf402cc9SPyun YongHyeon pcr |= RGEPHY_PCR_MDIX_AUTO; 499cf402cc9SPyun YongHyeon PHY_WRITE(sc, RGEPHY_MII_PCR, pcr); 500cf402cc9SPyun YongHyeon } 501cf402cc9SPyun YongHyeon } 502cf402cc9SPyun YongHyeon 5039bac70b8SBill Paul mii_phy_reset(sc); 5049bac70b8SBill Paul DELAY(1000); 5059bac70b8SBill Paul rgephy_load_dspcode(sc); 5069bac70b8SBill Paul } 507