xref: /freebsd/sys/dev/mii/rgephy.c (revision 3fcb7a5365f9de7824a2b5f8e8ab159c8d3d79a0)
1098ca2bdSWarner Losh /*-
29bac70b8SBill Paul  * Copyright (c) 2003
39bac70b8SBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
49bac70b8SBill Paul  *
59bac70b8SBill Paul  * Redistribution and use in source and binary forms, with or without
69bac70b8SBill Paul  * modification, are permitted provided that the following conditions
79bac70b8SBill Paul  * are met:
89bac70b8SBill Paul  * 1. Redistributions of source code must retain the above copyright
99bac70b8SBill Paul  *    notice, this list of conditions and the following disclaimer.
109bac70b8SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
119bac70b8SBill Paul  *    notice, this list of conditions and the following disclaimer in the
129bac70b8SBill Paul  *    documentation and/or other materials provided with the distribution.
139bac70b8SBill Paul  * 3. All advertising materials mentioning features or use of this software
149bac70b8SBill Paul  *    must display the following acknowledgement:
159bac70b8SBill Paul  *	This product includes software developed by Bill Paul.
169bac70b8SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
179bac70b8SBill Paul  *    may be used to endorse or promote products derived from this software
189bac70b8SBill Paul  *    without specific prior written permission.
199bac70b8SBill Paul  *
209bac70b8SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
219bac70b8SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
229bac70b8SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
239bac70b8SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
249bac70b8SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
259bac70b8SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
269bac70b8SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
279bac70b8SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
289bac70b8SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
299bac70b8SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
309bac70b8SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
319bac70b8SBill Paul  */
329bac70b8SBill Paul 
3350aa1061SMarius Strobl #include <sys/cdefs.h>
3450aa1061SMarius Strobl __FBSDID("$FreeBSD$");
3550aa1061SMarius Strobl 
369bac70b8SBill Paul /*
37c06cddfeSPyun YongHyeon  * Driver for the RealTek 8169S/8110S/8211B/8211C internal 10/100/1000 PHY.
389bac70b8SBill Paul  */
399bac70b8SBill Paul 
409bac70b8SBill Paul #include <sys/param.h>
419bac70b8SBill Paul #include <sys/systm.h>
429bac70b8SBill Paul #include <sys/kernel.h>
4341ee9f1cSPoul-Henning Kamp #include <sys/module.h>
449bac70b8SBill Paul #include <sys/socket.h>
459bac70b8SBill Paul #include <sys/bus.h>
469bac70b8SBill Paul 
479bac70b8SBill Paul #include <net/if.h>
489bac70b8SBill Paul #include <net/if_arp.h>
499bac70b8SBill Paul #include <net/if_media.h>
509bac70b8SBill Paul 
519bac70b8SBill Paul #include <dev/mii/mii.h>
529bac70b8SBill Paul #include <dev/mii/miivar.h>
539bac70b8SBill Paul #include "miidevs.h"
549bac70b8SBill Paul 
559bac70b8SBill Paul #include <dev/mii/rgephyreg.h>
569bac70b8SBill Paul 
579bac70b8SBill Paul #include "miibus_if.h"
589bac70b8SBill Paul 
599bac70b8SBill Paul #include <machine/bus.h>
609bac70b8SBill Paul #include <pci/if_rlreg.h>
619bac70b8SBill Paul 
629bac70b8SBill Paul static int rgephy_probe(device_t);
639bac70b8SBill Paul static int rgephy_attach(device_t);
649bac70b8SBill Paul 
659bac70b8SBill Paul static device_method_t rgephy_methods[] = {
669bac70b8SBill Paul 	/* device interface */
679bac70b8SBill Paul 	DEVMETHOD(device_probe,		rgephy_probe),
689bac70b8SBill Paul 	DEVMETHOD(device_attach,	rgephy_attach),
699bac70b8SBill Paul 	DEVMETHOD(device_detach,	mii_phy_detach),
709bac70b8SBill Paul 	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
719bac70b8SBill Paul 	{ 0, 0 }
729bac70b8SBill Paul };
739bac70b8SBill Paul 
749bac70b8SBill Paul static devclass_t rgephy_devclass;
759bac70b8SBill Paul 
769bac70b8SBill Paul static driver_t rgephy_driver = {
779bac70b8SBill Paul 	"rgephy",
789bac70b8SBill Paul 	rgephy_methods,
79*3fcb7a53SMarius Strobl 	sizeof(struct mii_softc)
809bac70b8SBill Paul };
819bac70b8SBill Paul 
829bac70b8SBill Paul DRIVER_MODULE(rgephy, miibus, rgephy_driver, rgephy_devclass, 0, 0);
839bac70b8SBill Paul 
849bac70b8SBill Paul static int	rgephy_service(struct mii_softc *, struct mii_data *, int);
859bac70b8SBill Paul static void	rgephy_status(struct mii_softc *);
86991ab941SMarius Strobl static int	rgephy_mii_phy_auto(struct mii_softc *, int);
879bac70b8SBill Paul static void	rgephy_reset(struct mii_softc *);
889bac70b8SBill Paul static void	rgephy_loop(struct mii_softc *);
899bac70b8SBill Paul static void	rgephy_load_dspcode(struct mii_softc *);
909bac70b8SBill Paul 
91a35b9333SMarius Strobl static const struct mii_phydesc rgephys[] = {
92*3fcb7a53SMarius Strobl 	MII_PHY_DESC(REALTEK, RTL8169S),
93a35b9333SMarius Strobl 	MII_PHY_END
94a35b9333SMarius Strobl };
95a35b9333SMarius Strobl 
96*3fcb7a53SMarius Strobl static const struct mii_phy_funcs rgephy_funcs = {
97*3fcb7a53SMarius Strobl 	rgephy_service,
98*3fcb7a53SMarius Strobl 	rgephy_status,
99*3fcb7a53SMarius Strobl 	rgephy_reset
100*3fcb7a53SMarius Strobl };
101*3fcb7a53SMarius Strobl 
1029bac70b8SBill Paul static int
1037d830ac9SWarner Losh rgephy_probe(device_t dev)
1049bac70b8SBill Paul {
1059bac70b8SBill Paul 
106a35b9333SMarius Strobl 	return (mii_phy_dev_probe(dev, rgephys, BUS_PROBE_DEFAULT));
1079bac70b8SBill Paul }
1089bac70b8SBill Paul 
1099bac70b8SBill Paul static int
1107d830ac9SWarner Losh rgephy_attach(device_t dev)
1119bac70b8SBill Paul {
1129bac70b8SBill Paul 	struct mii_softc *sc;
1139bac70b8SBill Paul 
114*3fcb7a53SMarius Strobl 	sc = device_get_softc(dev);
1159bac70b8SBill Paul 
116*3fcb7a53SMarius Strobl 	mii_phy_dev_attach(dev, 0, &rgephy_funcs, 0);
1179bac70b8SBill Paul 
118991ab941SMarius Strobl 	/* RTL8169S do not report auto-sense; add manually. */
119991ab941SMarius Strobl 	sc->mii_capabilities = (PHY_READ(sc, MII_BMSR) | BMSR_ANEG) &
120*3fcb7a53SMarius Strobl 	    sc->mii_capmask;
121b91805b4SMarius Strobl 	if (sc->mii_capabilities & BMSR_EXTSTAT)
122b91805b4SMarius Strobl 		sc->mii_extcapabilities = PHY_READ(sc, MII_EXTSR);
1239bac70b8SBill Paul 	device_printf(dev, " ");
124ba76315fSMarius Strobl 	mii_phy_add_media(sc);
1259bac70b8SBill Paul 	printf("\n");
12639bb2e52SMarius Strobl 	/*
12739bb2e52SMarius Strobl 	 * Allow IFM_FLAG0 to be set indicating that auto-negotiation with
12839bb2e52SMarius Strobl 	 * manual configuration, which is used to work around issues with
12939bb2e52SMarius Strobl 	 * certain setups by default, should not be triggered as it may in
13039bb2e52SMarius Strobl 	 * turn cause harm in some edge cases.
13139bb2e52SMarius Strobl 	 */
132*3fcb7a53SMarius Strobl 	sc->mii_pdata->mii_media.ifm_mask |= IFM_FLAG0;
1339bac70b8SBill Paul 
134*3fcb7a53SMarius Strobl 	PHY_RESET(sc);
135*3fcb7a53SMarius Strobl 
1369bac70b8SBill Paul 	MIIBUS_MEDIAINIT(sc->mii_dev);
1379bac70b8SBill Paul 	return (0);
1389bac70b8SBill Paul }
1399bac70b8SBill Paul 
1409bac70b8SBill Paul static int
1417d830ac9SWarner Losh rgephy_service(struct mii_softc *sc, struct mii_data *mii, int cmd)
1429bac70b8SBill Paul {
1439bac70b8SBill Paul 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
1444eb561d2SPyun YongHyeon 	int reg, speed, gig, anar;
1459bac70b8SBill Paul 
1469bac70b8SBill Paul 	switch (cmd) {
1479bac70b8SBill Paul 	case MII_POLLSTAT:
1489bac70b8SBill Paul 		break;
1499bac70b8SBill Paul 
1509bac70b8SBill Paul 	case MII_MEDIACHG:
1519bac70b8SBill Paul 		/*
1529bac70b8SBill Paul 		 * If the interface is not up, don't do anything.
1539bac70b8SBill Paul 		 */
1549bac70b8SBill Paul 		if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
1559bac70b8SBill Paul 			break;
1569bac70b8SBill Paul 
157*3fcb7a53SMarius Strobl 		PHY_RESET(sc);	/* XXX hardware bug work-around */
1589bac70b8SBill Paul 
1594eb561d2SPyun YongHyeon 		anar = PHY_READ(sc, RGEPHY_MII_ANAR);
160991ab941SMarius Strobl 		anar &= ~(RGEPHY_ANAR_PC | RGEPHY_ANAR_ASP |
161991ab941SMarius Strobl 		    RGEPHY_ANAR_TX_FD | RGEPHY_ANAR_TX |
1624eb561d2SPyun YongHyeon 		    RGEPHY_ANAR_10_FD | RGEPHY_ANAR_10);
1634eb561d2SPyun YongHyeon 
1649bac70b8SBill Paul 		switch (IFM_SUBTYPE(ife->ifm_media)) {
1659bac70b8SBill Paul 		case IFM_AUTO:
1669bac70b8SBill Paul #ifdef foo
1679bac70b8SBill Paul 			/*
1689bac70b8SBill Paul 			 * If we're already in auto mode, just return.
1699bac70b8SBill Paul 			 */
1709bac70b8SBill Paul 			if (PHY_READ(sc, RGEPHY_MII_BMCR) & RGEPHY_BMCR_AUTOEN)
1719bac70b8SBill Paul 				return (0);
1729bac70b8SBill Paul #endif
173991ab941SMarius Strobl 			(void)rgephy_mii_phy_auto(sc, ife->ifm_media);
1749bac70b8SBill Paul 			break;
1759bac70b8SBill Paul 		case IFM_1000_T:
1769bac70b8SBill Paul 			speed = RGEPHY_S1000;
1779bac70b8SBill Paul 			goto setit;
1789bac70b8SBill Paul 		case IFM_100_TX:
1799bac70b8SBill Paul 			speed = RGEPHY_S100;
1804eb561d2SPyun YongHyeon 			anar |= RGEPHY_ANAR_TX_FD | RGEPHY_ANAR_TX;
1819bac70b8SBill Paul 			goto setit;
1829bac70b8SBill Paul 		case IFM_10_T:
1839bac70b8SBill Paul 			speed = RGEPHY_S10;
1844eb561d2SPyun YongHyeon 			anar |= RGEPHY_ANAR_10_FD | RGEPHY_ANAR_10;
1859bac70b8SBill Paul setit:
18639bb2e52SMarius Strobl 			if ((ife->ifm_media & IFM_FLOW) != 0 &&
18739bb2e52SMarius Strobl 			    (mii->mii_media.ifm_media & IFM_FLAG0) != 0)
18839bb2e52SMarius Strobl 				return (EINVAL);
18939bb2e52SMarius Strobl 
19039bb2e52SMarius Strobl 			if ((ife->ifm_media & IFM_FDX) != 0) {
1919bac70b8SBill Paul 				speed |= RGEPHY_BMCR_FDX;
1929bac70b8SBill Paul 				gig = RGEPHY_1000CTL_AFD;
1934eb561d2SPyun YongHyeon 				anar &= ~(RGEPHY_ANAR_TX | RGEPHY_ANAR_10);
19439bb2e52SMarius Strobl 				if ((ife->ifm_media & IFM_FLOW) != 0 ||
19539bb2e52SMarius Strobl 				    (sc->mii_flags & MIIF_FORCEPAUSE) != 0)
19639bb2e52SMarius Strobl 					anar |=
19739bb2e52SMarius Strobl 					    RGEPHY_ANAR_PC | RGEPHY_ANAR_ASP;
1989bac70b8SBill Paul 			} else {
1999bac70b8SBill Paul 				gig = RGEPHY_1000CTL_AHD;
2004eb561d2SPyun YongHyeon 				anar &=
2014eb561d2SPyun YongHyeon 				    ~(RGEPHY_ANAR_TX_FD | RGEPHY_ANAR_10_FD);
2029bac70b8SBill Paul 			}
20339bb2e52SMarius Strobl 			if (IFM_SUBTYPE(ife->ifm_media) == IFM_1000_T) {
204991ab941SMarius Strobl 				gig |= RGEPHY_1000CTL_MSE;
205991ab941SMarius Strobl 				if ((ife->ifm_media & IFM_ETH_MASTER) != 0)
206991ab941SMarius Strobl 				    gig |= RGEPHY_1000CTL_MSC;
20739bb2e52SMarius Strobl 			} else {
20839bb2e52SMarius Strobl 				gig = 0;
20939bb2e52SMarius Strobl 				anar &= ~RGEPHY_ANAR_ASP;
21039bb2e52SMarius Strobl 			}
21139bb2e52SMarius Strobl 			if ((mii->mii_media.ifm_media & IFM_FLAG0) == 0)
21239bb2e52SMarius Strobl 				speed |=
21339bb2e52SMarius Strobl 				    RGEPHY_BMCR_AUTOEN | RGEPHY_BMCR_STARTNEG;
21439bb2e52SMarius Strobl 			rgephy_loop(sc);
215991ab941SMarius Strobl 			PHY_WRITE(sc, RGEPHY_MII_1000CTL, gig);
216991ab941SMarius Strobl 			PHY_WRITE(sc, RGEPHY_MII_ANAR, anar);
21739bb2e52SMarius Strobl 			PHY_WRITE(sc, RGEPHY_MII_BMCR, speed);
2189bac70b8SBill Paul 			break;
2199bac70b8SBill Paul 		case IFM_NONE:
2209bac70b8SBill Paul 			PHY_WRITE(sc, MII_BMCR, BMCR_ISO | BMCR_PDOWN);
2219bac70b8SBill Paul 			break;
2229bac70b8SBill Paul 		default:
2239bac70b8SBill Paul 			return (EINVAL);
2249bac70b8SBill Paul 		}
2259bac70b8SBill Paul 		break;
2269bac70b8SBill Paul 
2279bac70b8SBill Paul 	case MII_TICK:
2289bac70b8SBill Paul 		/*
2299bac70b8SBill Paul 		 * Is the interface even up?
2309bac70b8SBill Paul 		 */
2319bac70b8SBill Paul 		if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
2329bac70b8SBill Paul 			return (0);
2339bac70b8SBill Paul 
2349bac70b8SBill Paul 		/*
2359bac70b8SBill Paul 		 * Only used for autonegotiation.
2369bac70b8SBill Paul 		 */
23737fd5f0fSPyun YongHyeon 		if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO) {
23837fd5f0fSPyun YongHyeon 			sc->mii_ticks = 0;
2399bac70b8SBill Paul 			break;
24037fd5f0fSPyun YongHyeon 		}
2419bac70b8SBill Paul 
2429bac70b8SBill Paul 		/*
2439bac70b8SBill Paul 		 * Check to see if we have link.  If we do, we don't
24439bb2e52SMarius Strobl 		 * need to restart the autonegotiation process.
2459bac70b8SBill Paul 		 */
246*3fcb7a53SMarius Strobl 		if (sc->mii_mpd_rev >= 2) {
247648bfbe6SPyun YongHyeon 			/* RTL8211B(L) */
248648bfbe6SPyun YongHyeon 			reg = PHY_READ(sc, RGEPHY_MII_SSR);
249648bfbe6SPyun YongHyeon 			if (reg & RGEPHY_SSR_LINK) {
250648bfbe6SPyun YongHyeon 				sc->mii_ticks = 0;
251648bfbe6SPyun YongHyeon 				break;
252648bfbe6SPyun YongHyeon 			}
253648bfbe6SPyun YongHyeon 		} else {
2549bac70b8SBill Paul 			reg = PHY_READ(sc, RL_GMEDIASTAT);
25537fd5f0fSPyun YongHyeon 			if (reg & RL_GMEDIASTAT_LINK) {
25637fd5f0fSPyun YongHyeon 				sc->mii_ticks = 0;
25737fd5f0fSPyun YongHyeon 				break;
25837fd5f0fSPyun YongHyeon 			}
259648bfbe6SPyun YongHyeon 		}
26037fd5f0fSPyun YongHyeon 
26137fd5f0fSPyun YongHyeon 		/* Announce link loss right after it happens. */
26237fd5f0fSPyun YongHyeon 		if (sc->mii_ticks++ == 0)
2639bac70b8SBill Paul 			break;
2649bac70b8SBill Paul 
26537fd5f0fSPyun YongHyeon 		/* Only retry autonegotiation every mii_anegticks seconds. */
26637fd5f0fSPyun YongHyeon 		if (sc->mii_ticks <= sc->mii_anegticks)
26737fd5f0fSPyun YongHyeon 			return (0);
2689bac70b8SBill Paul 
2699bac70b8SBill Paul 		sc->mii_ticks = 0;
270991ab941SMarius Strobl 		rgephy_mii_phy_auto(sc, ife->ifm_media);
27137fd5f0fSPyun YongHyeon 		break;
2729bac70b8SBill Paul 	}
2739bac70b8SBill Paul 
2749bac70b8SBill Paul 	/* Update the media status. */
275*3fcb7a53SMarius Strobl 	PHY_STATUS(sc);
2769bac70b8SBill Paul 
2779bac70b8SBill Paul 	/*
2789bac70b8SBill Paul 	 * Callback if something changed. Note that we need to poke
279d5a50459SBill Paul 	 * the DSP on the RealTek PHYs if the media changes.
2809bac70b8SBill Paul 	 *
2819bac70b8SBill Paul 	 */
2829bac70b8SBill Paul 	if (sc->mii_media_active != mii->mii_media_active ||
2839bac70b8SBill Paul 	    sc->mii_media_status != mii->mii_media_status ||
2849bac70b8SBill Paul 	    cmd == MII_MEDIACHG) {
2859bac70b8SBill Paul 		rgephy_load_dspcode(sc);
2869bac70b8SBill Paul 	}
2879a54cbb9SAndre Oppermann 	mii_phy_update(sc, cmd);
2889bac70b8SBill Paul 	return (0);
2899bac70b8SBill Paul }
2909bac70b8SBill Paul 
2919bac70b8SBill Paul static void
2927d830ac9SWarner Losh rgephy_status(struct mii_softc *sc)
2939bac70b8SBill Paul {
2949bac70b8SBill Paul 	struct mii_data *mii = sc->mii_pdata;
295d5a50459SBill Paul 	int bmsr, bmcr;
296648bfbe6SPyun YongHyeon 	uint16_t ssr;
2979bac70b8SBill Paul 
2989bac70b8SBill Paul 	mii->mii_media_status = IFM_AVALID;
2999bac70b8SBill Paul 	mii->mii_media_active = IFM_ETHER;
3009bac70b8SBill Paul 
301*3fcb7a53SMarius Strobl 	if (sc->mii_mpd_rev >= 2) {
302648bfbe6SPyun YongHyeon 		ssr = PHY_READ(sc, RGEPHY_MII_SSR);
303648bfbe6SPyun YongHyeon 		if (ssr & RGEPHY_SSR_LINK)
304648bfbe6SPyun YongHyeon 			mii->mii_media_status |= IFM_ACTIVE;
305648bfbe6SPyun YongHyeon 	} else {
3069bac70b8SBill Paul 		bmsr = PHY_READ(sc, RL_GMEDIASTAT);
3079bac70b8SBill Paul 		if (bmsr & RL_GMEDIASTAT_LINK)
3089bac70b8SBill Paul 			mii->mii_media_status |= IFM_ACTIVE;
309648bfbe6SPyun YongHyeon 	}
310648bfbe6SPyun YongHyeon 
3119bac70b8SBill Paul 	bmsr = PHY_READ(sc, RGEPHY_MII_BMSR);
3129bac70b8SBill Paul 
3139bac70b8SBill Paul 	bmcr = PHY_READ(sc, RGEPHY_MII_BMCR);
314b455d946SPyun YongHyeon 	if (bmcr & RGEPHY_BMCR_ISO) {
315b455d946SPyun YongHyeon 		mii->mii_media_active |= IFM_NONE;
316b455d946SPyun YongHyeon 		mii->mii_media_status = 0;
317b455d946SPyun YongHyeon 		return;
318b455d946SPyun YongHyeon 	}
3199bac70b8SBill Paul 
3209bac70b8SBill Paul 	if (bmcr & RGEPHY_BMCR_LOOP)
3219bac70b8SBill Paul 		mii->mii_media_active |= IFM_LOOP;
3229bac70b8SBill Paul 
3239bac70b8SBill Paul 	if (bmcr & RGEPHY_BMCR_AUTOEN) {
3249bac70b8SBill Paul 		if ((bmsr & RGEPHY_BMSR_ACOMP) == 0) {
3259bac70b8SBill Paul 			/* Erg, still trying, I guess... */
3269bac70b8SBill Paul 			mii->mii_media_active |= IFM_NONE;
3279bac70b8SBill Paul 			return;
3289bac70b8SBill Paul 		}
3299bac70b8SBill Paul 	}
3309bac70b8SBill Paul 
331*3fcb7a53SMarius Strobl 	if (sc->mii_mpd_rev >= 2) {
332648bfbe6SPyun YongHyeon 		ssr = PHY_READ(sc, RGEPHY_MII_SSR);
333648bfbe6SPyun YongHyeon 		switch (ssr & RGEPHY_SSR_SPD_MASK) {
334648bfbe6SPyun YongHyeon 		case RGEPHY_SSR_S1000:
335648bfbe6SPyun YongHyeon 			mii->mii_media_active |= IFM_1000_T;
336648bfbe6SPyun YongHyeon 			break;
337648bfbe6SPyun YongHyeon 		case RGEPHY_SSR_S100:
338648bfbe6SPyun YongHyeon 			mii->mii_media_active |= IFM_100_TX;
339648bfbe6SPyun YongHyeon 			break;
340648bfbe6SPyun YongHyeon 		case RGEPHY_SSR_S10:
341648bfbe6SPyun YongHyeon 			mii->mii_media_active |= IFM_10_T;
342648bfbe6SPyun YongHyeon 			break;
343648bfbe6SPyun YongHyeon 		default:
344648bfbe6SPyun YongHyeon 			mii->mii_media_active |= IFM_NONE;
345648bfbe6SPyun YongHyeon 			break;
346648bfbe6SPyun YongHyeon 		}
347648bfbe6SPyun YongHyeon 		if (ssr & RGEPHY_SSR_FDX)
348648bfbe6SPyun YongHyeon 			mii->mii_media_active |= IFM_FDX;
349648bfbe6SPyun YongHyeon 		else
350648bfbe6SPyun YongHyeon 			mii->mii_media_active |= IFM_HDX;
351648bfbe6SPyun YongHyeon 	} else {
3529bac70b8SBill Paul 		bmsr = PHY_READ(sc, RL_GMEDIASTAT);
3539bac70b8SBill Paul 		if (bmsr & RL_GMEDIASTAT_1000MBPS)
3549bac70b8SBill Paul 			mii->mii_media_active |= IFM_1000_T;
355ed510fb0SBill Paul 		else if (bmsr & RL_GMEDIASTAT_100MBPS)
356ed510fb0SBill Paul 			mii->mii_media_active |= IFM_100_TX;
357ed510fb0SBill Paul 		else if (bmsr & RL_GMEDIASTAT_10MBPS)
358ed510fb0SBill Paul 			mii->mii_media_active |= IFM_10_T;
359ed510fb0SBill Paul 		else
360ed510fb0SBill Paul 			mii->mii_media_active |= IFM_NONE;
3619bac70b8SBill Paul 		if (bmsr & RL_GMEDIASTAT_FDX)
3629bac70b8SBill Paul 			mii->mii_media_active |= IFM_FDX;
363648bfbe6SPyun YongHyeon 		else
364648bfbe6SPyun YongHyeon 			mii->mii_media_active |= IFM_HDX;
365648bfbe6SPyun YongHyeon 	}
366991ab941SMarius Strobl 
367991ab941SMarius Strobl 	if ((mii->mii_media_active & IFM_FDX) != 0)
368991ab941SMarius Strobl 		mii->mii_media_active |= mii_phy_flowstatus(sc);
369991ab941SMarius Strobl 
370991ab941SMarius Strobl 	if ((IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) &&
371991ab941SMarius Strobl 	    (PHY_READ(sc, RGEPHY_MII_1000STS) & RGEPHY_1000STS_MSR) != 0)
372991ab941SMarius Strobl 		mii->mii_media_active |= IFM_ETH_MASTER;
3739bac70b8SBill Paul }
3749bac70b8SBill Paul 
3759bac70b8SBill Paul static int
376991ab941SMarius Strobl rgephy_mii_phy_auto(struct mii_softc *sc, int media)
3779bac70b8SBill Paul {
378991ab941SMarius Strobl 	int anar;
379028ccec4SMarius Strobl 
380991ab941SMarius Strobl 	rgephy_loop(sc);
381*3fcb7a53SMarius Strobl 	PHY_RESET(sc);
3829bac70b8SBill Paul 
383991ab941SMarius Strobl 	anar = BMSR_MEDIA_TO_ANAR(sc->mii_capabilities) | ANAR_CSMA;
384991ab941SMarius Strobl 	if ((media & IFM_FLOW) != 0 || (sc->mii_flags & MIIF_FORCEPAUSE) != 0)
385991ab941SMarius Strobl 		anar |= RGEPHY_ANAR_PC | RGEPHY_ANAR_ASP;
386991ab941SMarius Strobl 	PHY_WRITE(sc, RGEPHY_MII_ANAR, anar);
3879bac70b8SBill Paul 	DELAY(1000);
388991ab941SMarius Strobl 	PHY_WRITE(sc, RGEPHY_MII_1000CTL,
389ed510fb0SBill Paul 	    RGEPHY_1000CTL_AHD | RGEPHY_1000CTL_AFD);
3909bac70b8SBill Paul 	DELAY(1000);
391991ab941SMarius Strobl 	PHY_WRITE(sc, RGEPHY_MII_BMCR,
3929bac70b8SBill Paul 	    RGEPHY_BMCR_AUTOEN | RGEPHY_BMCR_STARTNEG);
3939bac70b8SBill Paul 	DELAY(100);
3949bac70b8SBill Paul 
3959bac70b8SBill Paul 	return (EJUSTRETURN);
3969bac70b8SBill Paul }
3979bac70b8SBill Paul 
3989bac70b8SBill Paul static void
3999bac70b8SBill Paul rgephy_loop(struct mii_softc *sc)
4009bac70b8SBill Paul {
4019bac70b8SBill Paul 	int i;
4029bac70b8SBill Paul 
403*3fcb7a53SMarius Strobl 	if (sc->mii_mpd_rev < 2) {
4049bac70b8SBill Paul 		PHY_WRITE(sc, RGEPHY_MII_BMCR, RGEPHY_BMCR_PDOWN);
4059bac70b8SBill Paul 		DELAY(1000);
406648bfbe6SPyun YongHyeon 	}
4079bac70b8SBill Paul 
4089bac70b8SBill Paul 	for (i = 0; i < 15000; i++) {
409028ccec4SMarius Strobl 		if (!(PHY_READ(sc, RGEPHY_MII_BMSR) & RGEPHY_BMSR_LINK)) {
4109bac70b8SBill Paul #if 0
4119bac70b8SBill Paul 			device_printf(sc->mii_dev, "looped %d\n", i);
4129bac70b8SBill Paul #endif
4139bac70b8SBill Paul 			break;
4149bac70b8SBill Paul 		}
4159bac70b8SBill Paul 		DELAY(10);
4169bac70b8SBill Paul 	}
4179bac70b8SBill Paul }
4189bac70b8SBill Paul 
4199bac70b8SBill Paul #define PHY_SETBIT(x, y, z) \
4209bac70b8SBill Paul 	PHY_WRITE(x, y, (PHY_READ(x, y) | (z)))
4219bac70b8SBill Paul #define PHY_CLRBIT(x, y, z) \
4229bac70b8SBill Paul 	PHY_WRITE(x, y, (PHY_READ(x, y) & ~(z)))
4239bac70b8SBill Paul 
424d5a50459SBill Paul /*
425d5a50459SBill Paul  * Initialize RealTek PHY per the datasheet. The DSP in the PHYs of
426d5a50459SBill Paul  * existing revisions of the 8169S/8110S chips need to be tuned in
427ed510fb0SBill Paul  * order to reliably negotiate a 1000Mbps link. This is only needed
428ed510fb0SBill Paul  * for rev 0 and rev 1 of the PHY. Later versions work without
429ed510fb0SBill Paul  * any fixups.
430d5a50459SBill Paul  */
4319bac70b8SBill Paul static void
4329bac70b8SBill Paul rgephy_load_dspcode(struct mii_softc *sc)
4339bac70b8SBill Paul {
4349bac70b8SBill Paul 	int val;
435ed510fb0SBill Paul 
436*3fcb7a53SMarius Strobl 	if (sc->mii_mpd_rev >= 2)
437ed510fb0SBill Paul 		return;
4389bac70b8SBill Paul 
4399bac70b8SBill Paul 	PHY_WRITE(sc, 31, 0x0001);
4409bac70b8SBill Paul 	PHY_WRITE(sc, 21, 0x1000);
4419bac70b8SBill Paul 	PHY_WRITE(sc, 24, 0x65C7);
4429bac70b8SBill Paul 	PHY_CLRBIT(sc, 4, 0x0800);
4439bac70b8SBill Paul 	val = PHY_READ(sc, 4) & 0xFFF;
4449bac70b8SBill Paul 	PHY_WRITE(sc, 4, val);
4459bac70b8SBill Paul 	PHY_WRITE(sc, 3, 0x00A1);
4469bac70b8SBill Paul 	PHY_WRITE(sc, 2, 0x0008);
4479bac70b8SBill Paul 	PHY_WRITE(sc, 1, 0x1020);
4489bac70b8SBill Paul 	PHY_WRITE(sc, 0, 0x1000);
4499bac70b8SBill Paul 	PHY_SETBIT(sc, 4, 0x0800);
4509bac70b8SBill Paul 	PHY_CLRBIT(sc, 4, 0x0800);
4519bac70b8SBill Paul 	val = (PHY_READ(sc, 4) & 0xFFF) | 0x7000;
4529bac70b8SBill Paul 	PHY_WRITE(sc, 4, val);
4539bac70b8SBill Paul 	PHY_WRITE(sc, 3, 0xFF41);
4549bac70b8SBill Paul 	PHY_WRITE(sc, 2, 0xDE60);
4559bac70b8SBill Paul 	PHY_WRITE(sc, 1, 0x0140);
4569bac70b8SBill Paul 	PHY_WRITE(sc, 0, 0x0077);
4579bac70b8SBill Paul 	val = (PHY_READ(sc, 4) & 0xFFF) | 0xA000;
4589bac70b8SBill Paul 	PHY_WRITE(sc, 4, val);
4599bac70b8SBill Paul 	PHY_WRITE(sc, 3, 0xDF01);
4609bac70b8SBill Paul 	PHY_WRITE(sc, 2, 0xDF20);
4619bac70b8SBill Paul 	PHY_WRITE(sc, 1, 0xFF95);
4629bac70b8SBill Paul 	PHY_WRITE(sc, 0, 0xFA00);
4639bac70b8SBill Paul 	val = (PHY_READ(sc, 4) & 0xFFF) | 0xB000;
4649bac70b8SBill Paul 	PHY_WRITE(sc, 4, val);
4659bac70b8SBill Paul 	PHY_WRITE(sc, 3, 0xFF41);
4669bac70b8SBill Paul 	PHY_WRITE(sc, 2, 0xDE20);
4679bac70b8SBill Paul 	PHY_WRITE(sc, 1, 0x0140);
4689bac70b8SBill Paul 	PHY_WRITE(sc, 0, 0x00BB);
4699bac70b8SBill Paul 	val = (PHY_READ(sc, 4) & 0xFFF) | 0xF000;
4709bac70b8SBill Paul 	PHY_WRITE(sc, 4, val);
4719bac70b8SBill Paul 	PHY_WRITE(sc, 3, 0xDF01);
4729bac70b8SBill Paul 	PHY_WRITE(sc, 2, 0xDF20);
4739bac70b8SBill Paul 	PHY_WRITE(sc, 1, 0xFF95);
4749bac70b8SBill Paul 	PHY_WRITE(sc, 0, 0xBF00);
4759bac70b8SBill Paul 	PHY_SETBIT(sc, 4, 0x0800);
4769bac70b8SBill Paul 	PHY_CLRBIT(sc, 4, 0x0800);
4779bac70b8SBill Paul 	PHY_WRITE(sc, 31, 0x0000);
4789bac70b8SBill Paul 
4799bac70b8SBill Paul 	DELAY(40);
4809bac70b8SBill Paul }
4819bac70b8SBill Paul 
4829bac70b8SBill Paul static void
4839bac70b8SBill Paul rgephy_reset(struct mii_softc *sc)
4849bac70b8SBill Paul {
485c06cddfeSPyun YongHyeon 	uint16_t ssr;
486c06cddfeSPyun YongHyeon 
487*3fcb7a53SMarius Strobl 	if (sc->mii_mpd_rev == 3) {
488c06cddfeSPyun YongHyeon 		/* RTL8211C(L) */
489c06cddfeSPyun YongHyeon 		ssr = PHY_READ(sc, RGEPHY_MII_SSR);
490c06cddfeSPyun YongHyeon 		if ((ssr & RGEPHY_SSR_ALDPS) != 0) {
491c06cddfeSPyun YongHyeon 			ssr &= ~RGEPHY_SSR_ALDPS;
492c06cddfeSPyun YongHyeon 			PHY_WRITE(sc, RGEPHY_MII_SSR, ssr);
493c06cddfeSPyun YongHyeon 		}
494c06cddfeSPyun YongHyeon 	}
495028ccec4SMarius Strobl 
4969bac70b8SBill Paul 	mii_phy_reset(sc);
4979bac70b8SBill Paul 	DELAY(1000);
4989bac70b8SBill Paul 	rgephy_load_dspcode(sc);
4999bac70b8SBill Paul }
500