xref: /freebsd/sys/dev/mii/rdcphyreg.h (revision e6713fe53cf58ac635005eeb6e19e819387525f6)
1*e6713fe5SPyun YongHyeon /*-
2*e6713fe5SPyun YongHyeon  * Copyright (c) 2010, Pyun YongHyeon <yongari@FreeBSD.org>
3*e6713fe5SPyun YongHyeon  * All rights reserved.
4*e6713fe5SPyun YongHyeon  *
5*e6713fe5SPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
6*e6713fe5SPyun YongHyeon  * modification, are permitted provided that the following conditions
7*e6713fe5SPyun YongHyeon  * are met:
8*e6713fe5SPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
9*e6713fe5SPyun YongHyeon  *    notice unmodified, this list of conditions, and the following
10*e6713fe5SPyun YongHyeon  *    disclaimer.
11*e6713fe5SPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
12*e6713fe5SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
13*e6713fe5SPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
14*e6713fe5SPyun YongHyeon  *
15*e6713fe5SPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16*e6713fe5SPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17*e6713fe5SPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18*e6713fe5SPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19*e6713fe5SPyun YongHyeon  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20*e6713fe5SPyun YongHyeon  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21*e6713fe5SPyun YongHyeon  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22*e6713fe5SPyun YongHyeon  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23*e6713fe5SPyun YongHyeon  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24*e6713fe5SPyun YongHyeon  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25*e6713fe5SPyun YongHyeon  * SUCH DAMAGE.
26*e6713fe5SPyun YongHyeon  *
27*e6713fe5SPyun YongHyeon  * $FreeBSD$
28*e6713fe5SPyun YongHyeon  */
29*e6713fe5SPyun YongHyeon 
30*e6713fe5SPyun YongHyeon #ifndef _DEV_MII_RDCPHYREG_H_
31*e6713fe5SPyun YongHyeon #define	_DEV_MII_RDCPHYREG_H_
32*e6713fe5SPyun YongHyeon 
33*e6713fe5SPyun YongHyeon #define	MII_RDCPHY_DEBUG	0x11
34*e6713fe5SPyun YongHyeon #define	DEBUG_JABBER_DIS	0x0040
35*e6713fe5SPyun YongHyeon #define	DEBUG_LOOP_BACK_10MBPS	0x0400
36*e6713fe5SPyun YongHyeon 
37*e6713fe5SPyun YongHyeon #define	MII_RDCPHY_CTRL		0x14
38*e6713fe5SPyun YongHyeon #define	CTRL_SQE_ENB		0x0100
39*e6713fe5SPyun YongHyeon #define	CTRL_NEG_POLARITY	0x0400
40*e6713fe5SPyun YongHyeon #define	CTRL_AUTO_POLARITY	0x0800
41*e6713fe5SPyun YongHyeon #define	CTRL_MDIXSEL_RX		0x2000
42*e6713fe5SPyun YongHyeon #define	CTRL_MDIXSEL_TX		0x4000
43*e6713fe5SPyun YongHyeon #define	CTRL_AUTO_MDIX_DIS	0x8000
44*e6713fe5SPyun YongHyeon 
45*e6713fe5SPyun YongHyeon #define	MII_RDCPHY_CTRL2	0x15
46*e6713fe5SPyun YongHyeon #define	CTRL2_LED_DUPLEX	0x0000
47*e6713fe5SPyun YongHyeon #define	CTRL2_LED_DUPLEX_COL	0x0008
48*e6713fe5SPyun YongHyeon #define	CTRL2_LED_ACT		0x0010
49*e6713fe5SPyun YongHyeon #define	CTRL2_LED_SPEED_ACT	0x0018
50*e6713fe5SPyun YongHyeon #define	CTRL2_LED_BLK_100MBPS_DIS	0x0020
51*e6713fe5SPyun YongHyeon #define	CTRL2_LED_BLK_10MBPS_DIS	0x0040
52*e6713fe5SPyun YongHyeon #define	CTRL2_LED_BLK_LINK_ACT_DIS	0x0080
53*e6713fe5SPyun YongHyeon #define	CTRL2_SDT_THRESH_MASK	0x3E00
54*e6713fe5SPyun YongHyeon #define	CTRL2_TIMING_ERR_SEL	0x4000
55*e6713fe5SPyun YongHyeon #define	CTRL2_LED_BLK_80MS	0x8000
56*e6713fe5SPyun YongHyeon #define	CTRL2_LED_BLK_160MS	0x0000
57*e6713fe5SPyun YongHyeon #define	CTRL2_LED_MASK		0x0018
58*e6713fe5SPyun YongHyeon 
59*e6713fe5SPyun YongHyeon #define	MII_RDCPHY_STATUS	0x16
60*e6713fe5SPyun YongHyeon #define	STATUS_AUTO_MDIX_RX	0x0200
61*e6713fe5SPyun YongHyeon #define	STATUS_AUTO_MDIX_TX	0x0400
62*e6713fe5SPyun YongHyeon #define	STATUS_NEG_POLARITY	0x0800
63*e6713fe5SPyun YongHyeon #define	STATUS_FULL_DUPLEX	0x1000
64*e6713fe5SPyun YongHyeon #define	STATUS_SPEED_10		0x0000
65*e6713fe5SPyun YongHyeon #define	STATUS_SPEED_100	0x2000
66*e6713fe5SPyun YongHyeon #define	STATUS_SPEED_MASK	0x6000
67*e6713fe5SPyun YongHyeon #define	STATUS_LINK_UP		0x8000
68*e6713fe5SPyun YongHyeon 
69*e6713fe5SPyun YongHyeon /* Analog test register 2 */
70*e6713fe5SPyun YongHyeon #define	MII_RDCPHY_TEST2	0x1A
71*e6713fe5SPyun YongHyeon #define	TEST2_PWR_DOWN		0x0200
72*e6713fe5SPyun YongHyeon 
73*e6713fe5SPyun YongHyeon #endif /* _DEV_MII_RDCPHYREG_H_ */
74