xref: /freebsd/sys/dev/mii/rdcphyreg.h (revision 95ee2897e98f5d444f26ed2334cc7c439f9c16c6)
1e6713fe5SPyun YongHyeon /*-
2*4d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni  *
4e6713fe5SPyun YongHyeon  * Copyright (c) 2010, Pyun YongHyeon <yongari@FreeBSD.org>
5e6713fe5SPyun YongHyeon  * All rights reserved.
6e6713fe5SPyun YongHyeon  *
7e6713fe5SPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
8e6713fe5SPyun YongHyeon  * modification, are permitted provided that the following conditions
9e6713fe5SPyun YongHyeon  * are met:
10e6713fe5SPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
11e6713fe5SPyun YongHyeon  *    notice unmodified, this list of conditions, and the following
12e6713fe5SPyun YongHyeon  *    disclaimer.
13e6713fe5SPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
14e6713fe5SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
15e6713fe5SPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
16e6713fe5SPyun YongHyeon  *
17e6713fe5SPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18e6713fe5SPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19e6713fe5SPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20e6713fe5SPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21e6713fe5SPyun YongHyeon  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22e6713fe5SPyun YongHyeon  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23e6713fe5SPyun YongHyeon  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24e6713fe5SPyun YongHyeon  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25e6713fe5SPyun YongHyeon  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26e6713fe5SPyun YongHyeon  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27e6713fe5SPyun YongHyeon  * SUCH DAMAGE.
28e6713fe5SPyun YongHyeon  */
29e6713fe5SPyun YongHyeon 
30e6713fe5SPyun YongHyeon #ifndef _DEV_MII_RDCPHYREG_H_
31e6713fe5SPyun YongHyeon #define	_DEV_MII_RDCPHYREG_H_
32e6713fe5SPyun YongHyeon 
33e6713fe5SPyun YongHyeon #define	MII_RDCPHY_DEBUG	0x11
34e6713fe5SPyun YongHyeon #define	DEBUG_JABBER_DIS	0x0040
35e6713fe5SPyun YongHyeon #define	DEBUG_LOOP_BACK_10MBPS	0x0400
36e6713fe5SPyun YongHyeon 
37e6713fe5SPyun YongHyeon #define	MII_RDCPHY_CTRL		0x14
38e6713fe5SPyun YongHyeon #define	CTRL_SQE_ENB		0x0100
39e6713fe5SPyun YongHyeon #define	CTRL_NEG_POLARITY	0x0400
40e6713fe5SPyun YongHyeon #define	CTRL_AUTO_POLARITY	0x0800
41e6713fe5SPyun YongHyeon #define	CTRL_MDIXSEL_RX		0x2000
42e6713fe5SPyun YongHyeon #define	CTRL_MDIXSEL_TX		0x4000
43e6713fe5SPyun YongHyeon #define	CTRL_AUTO_MDIX_DIS	0x8000
44e6713fe5SPyun YongHyeon 
45e6713fe5SPyun YongHyeon #define	MII_RDCPHY_CTRL2	0x15
46e6713fe5SPyun YongHyeon #define	CTRL2_LED_DUPLEX	0x0000
47e6713fe5SPyun YongHyeon #define	CTRL2_LED_DUPLEX_COL	0x0008
48e6713fe5SPyun YongHyeon #define	CTRL2_LED_ACT		0x0010
49e6713fe5SPyun YongHyeon #define	CTRL2_LED_SPEED_ACT	0x0018
50e6713fe5SPyun YongHyeon #define	CTRL2_LED_BLK_100MBPS_DIS	0x0020
51e6713fe5SPyun YongHyeon #define	CTRL2_LED_BLK_10MBPS_DIS	0x0040
52e6713fe5SPyun YongHyeon #define	CTRL2_LED_BLK_LINK_ACT_DIS	0x0080
53e6713fe5SPyun YongHyeon #define	CTRL2_SDT_THRESH_MASK	0x3E00
54e6713fe5SPyun YongHyeon #define	CTRL2_TIMING_ERR_SEL	0x4000
55e6713fe5SPyun YongHyeon #define	CTRL2_LED_BLK_80MS	0x8000
56e6713fe5SPyun YongHyeon #define	CTRL2_LED_BLK_160MS	0x0000
57e6713fe5SPyun YongHyeon #define	CTRL2_LED_MASK		0x0018
58e6713fe5SPyun YongHyeon 
59e6713fe5SPyun YongHyeon #define	MII_RDCPHY_STATUS	0x16
60e6713fe5SPyun YongHyeon #define	STATUS_AUTO_MDIX_RX	0x0200
61e6713fe5SPyun YongHyeon #define	STATUS_AUTO_MDIX_TX	0x0400
62e6713fe5SPyun YongHyeon #define	STATUS_NEG_POLARITY	0x0800
63e6713fe5SPyun YongHyeon #define	STATUS_FULL_DUPLEX	0x1000
64e6713fe5SPyun YongHyeon #define	STATUS_SPEED_10		0x0000
65e6713fe5SPyun YongHyeon #define	STATUS_SPEED_100	0x2000
66e6713fe5SPyun YongHyeon #define	STATUS_SPEED_MASK	0x6000
67e6713fe5SPyun YongHyeon #define	STATUS_LINK_UP		0x8000
68e6713fe5SPyun YongHyeon 
69e6713fe5SPyun YongHyeon /* Analog test register 2 */
70e6713fe5SPyun YongHyeon #define	MII_RDCPHY_TEST2	0x1A
71e6713fe5SPyun YongHyeon #define	TEST2_PWR_DOWN		0x0200
72e6713fe5SPyun YongHyeon 
73e6713fe5SPyun YongHyeon #endif /* _DEV_MII_RDCPHYREG_H_ */
74