101c6133bSMarius Strobl /* $NetBSD: mii.h,v 1.18 2014/06/16 14:43:22 msaitoh Exp $ */ 2d0027533SBill Paul 3098ca2bdSWarner Losh /*- 4*718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause 5*718cf2ccSPedro F. Giffuni * 6d0027533SBill Paul * Copyright (c) 1997 Manuel Bouyer. All rights reserved. 7d0027533SBill Paul * 8d0027533SBill Paul * Modification to match BSD/OS 3.0 MII interface by Jason R. Thorpe, 9d0027533SBill Paul * Numerical Aerospace Simulation Facility, NASA Ames Research Center. 10d0027533SBill Paul * 11d0027533SBill Paul * Redistribution and use in source and binary forms, with or without 12d0027533SBill Paul * modification, are permitted provided that the following conditions 13d0027533SBill Paul * are met: 14d0027533SBill Paul * 1. Redistributions of source code must retain the above copyright 15d0027533SBill Paul * notice, this list of conditions and the following disclaimer. 16d0027533SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 17d0027533SBill Paul * notice, this list of conditions and the following disclaimer in the 18d0027533SBill Paul * documentation and/or other materials provided with the distribution. 19d0027533SBill Paul * 20d0027533SBill Paul * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 21d0027533SBill Paul * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 22d0027533SBill Paul * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 23d0027533SBill Paul * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 24d0027533SBill Paul * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 25d0027533SBill Paul * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 26d0027533SBill Paul * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 27d0027533SBill Paul * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 28d0027533SBill Paul * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 29d0027533SBill Paul * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 30d0027533SBill Paul */ 31d0027533SBill Paul 32d0027533SBill Paul #ifndef _DEV_MII_MII_H_ 33d0027533SBill Paul #define _DEV_MII_MII_H_ 34d0027533SBill Paul 35d0027533SBill Paul /* 36d0027533SBill Paul * Registers common to all PHYs. 37d0027533SBill Paul */ 38d0027533SBill Paul 39d0027533SBill Paul #define MII_NPHY 32 /* max # of PHYs per MII */ 40d0027533SBill Paul 41d0027533SBill Paul /* 42d0027533SBill Paul * MII commands, used if a device must drive the MII lines 43d0027533SBill Paul * manually. 44d0027533SBill Paul */ 45d0027533SBill Paul #define MII_COMMAND_START 0x01 46d0027533SBill Paul #define MII_COMMAND_READ 0x02 47d0027533SBill Paul #define MII_COMMAND_WRITE 0x01 48d0027533SBill Paul #define MII_COMMAND_ACK 0x02 49d0027533SBill Paul 50d0027533SBill Paul #define MII_BMCR 0x00 /* Basic mode control register (rw) */ 51d0027533SBill Paul #define BMCR_RESET 0x8000 /* reset */ 52d0027533SBill Paul #define BMCR_LOOP 0x4000 /* loopback */ 531aad4b2aSPoul-Henning Kamp #define BMCR_SPEED0 0x2000 /* speed selection (LSB) */ 54d0027533SBill Paul #define BMCR_AUTOEN 0x1000 /* autonegotiation enable */ 55d0027533SBill Paul #define BMCR_PDOWN 0x0800 /* power down */ 56d0027533SBill Paul #define BMCR_ISO 0x0400 /* isolate */ 57d0027533SBill Paul #define BMCR_STARTNEG 0x0200 /* restart autonegotiation */ 58d0027533SBill Paul #define BMCR_FDX 0x0100 /* Set duplex mode */ 59d0027533SBill Paul #define BMCR_CTEST 0x0080 /* collision test */ 601aad4b2aSPoul-Henning Kamp #define BMCR_SPEED1 0x0040 /* speed selection (MSB) */ 611aad4b2aSPoul-Henning Kamp 621aad4b2aSPoul-Henning Kamp #define BMCR_S10 0x0000 /* 10 Mb/s */ 631aad4b2aSPoul-Henning Kamp #define BMCR_S100 BMCR_SPEED0 /* 100 Mb/s */ 641aad4b2aSPoul-Henning Kamp #define BMCR_S1000 BMCR_SPEED1 /* 1000 Mb/s */ 651aad4b2aSPoul-Henning Kamp 661aad4b2aSPoul-Henning Kamp #define BMCR_SPEED(x) ((x) & (BMCR_SPEED0|BMCR_SPEED1)) 67d0027533SBill Paul 68d0027533SBill Paul #define MII_BMSR 0x01 /* Basic mode status register (ro) */ 69d0027533SBill Paul #define BMSR_100T4 0x8000 /* 100 base T4 capable */ 70d0027533SBill Paul #define BMSR_100TXFDX 0x4000 /* 100 base Tx full duplex capable */ 71d0027533SBill Paul #define BMSR_100TXHDX 0x2000 /* 100 base Tx half duplex capable */ 72d0027533SBill Paul #define BMSR_10TFDX 0x1000 /* 10 base T full duplex capable */ 73d0027533SBill Paul #define BMSR_10THDX 0x0800 /* 10 base T half duplex capable */ 741aad4b2aSPoul-Henning Kamp #define BMSR_100T2FDX 0x0400 /* 100 base T2 full duplex capable */ 751aad4b2aSPoul-Henning Kamp #define BMSR_100T2HDX 0x0200 /* 100 base T2 half duplex capable */ 761aad4b2aSPoul-Henning Kamp #define BMSR_EXTSTAT 0x0100 /* Extended status in register 15 */ 771aad4b2aSPoul-Henning Kamp #define BMSR_MFPS 0x0040 /* MII Frame Preamble Suppression */ 78d0027533SBill Paul #define BMSR_ACOMP 0x0020 /* Autonegotiation complete */ 79d0027533SBill Paul #define BMSR_RFAULT 0x0010 /* Link partner fault */ 80d0027533SBill Paul #define BMSR_ANEG 0x0008 /* Autonegotiation capable */ 81d0027533SBill Paul #define BMSR_LINK 0x0004 /* Link status */ 82d0027533SBill Paul #define BMSR_JABBER 0x0002 /* Jabber detected */ 831aad4b2aSPoul-Henning Kamp #define BMSR_EXTCAP 0x0001 /* Extended capability */ 84a55fb8a4SMarius Strobl 85a55fb8a4SMarius Strobl #define BMSR_DEFCAPMASK 0xffffffff 86d0027533SBill Paul 871aad4b2aSPoul-Henning Kamp /* 881aad4b2aSPoul-Henning Kamp * Note that the EXTSTAT bit indicates that there is extended status 891aad4b2aSPoul-Henning Kamp * info available in register 15, but 802.3 section 22.2.4.3 also 9001c6133bSMarius Strobl * states that all 1000 Mb/s capable PHYs will set this bit to 1. 911aad4b2aSPoul-Henning Kamp */ 92d0027533SBill Paul 931aad4b2aSPoul-Henning Kamp #define BMSR_MEDIAMASK (BMSR_100T4|BMSR_100TXFDX|BMSR_100TXHDX| \ 941aad4b2aSPoul-Henning Kamp BMSR_10TFDX|BMSR_10THDX|BMSR_100T2FDX|BMSR_100T2HDX) 951aad4b2aSPoul-Henning Kamp 96d0027533SBill Paul /* 97d0027533SBill Paul * Convert BMSR media capabilities to ANAR bits for autonegotiation. 98d0027533SBill Paul * Note the shift chopps off the BMSR_ANEG bit. 99d0027533SBill Paul */ 100d0027533SBill Paul #define BMSR_MEDIA_TO_ANAR(x) (((x) & BMSR_MEDIAMASK) >> 6) 101d0027533SBill Paul 102d0027533SBill Paul #define MII_PHYIDR1 0x02 /* ID register 1 (ro) */ 103d0027533SBill Paul 104d0027533SBill Paul #define MII_PHYIDR2 0x03 /* ID register 2 (ro) */ 105d0027533SBill Paul #define IDR2_OUILSB 0xfc00 /* OUI LSB */ 106d0027533SBill Paul #define IDR2_MODEL 0x03f0 /* vendor model */ 107d0027533SBill Paul #define IDR2_REV 0x000f /* vendor revision */ 108d0027533SBill Paul 109d0027533SBill Paul #define MII_ANAR 0x04 /* Autonegotiation advertisement (rw) */ 1101aad4b2aSPoul-Henning Kamp /* section 28.2.4.1 and 37.2.6.1 */ 111d0027533SBill Paul #define ANAR_NP 0x8000 /* Next page (ro) */ 112d0027533SBill Paul #define ANAR_ACK 0x4000 /* link partner abilities acknowledged (ro) */ 113d0027533SBill Paul #define ANAR_RF 0x2000 /* remote fault (ro) */ 11401c6133bSMarius Strobl /* Annex 28B.2 */ 1151aad4b2aSPoul-Henning Kamp #define ANAR_FC 0x0400 /* local device supports PAUSE */ 116d0027533SBill Paul #define ANAR_T4 0x0200 /* local device supports 100bT4 */ 117d0027533SBill Paul #define ANAR_TX_FD 0x0100 /* local device supports 100bTx FD */ 118d0027533SBill Paul #define ANAR_TX 0x0080 /* local device supports 100bTx */ 119d0027533SBill Paul #define ANAR_10_FD 0x0040 /* local device supports 10bT FD */ 120d0027533SBill Paul #define ANAR_10 0x0020 /* local device supports 10bT */ 121d0027533SBill Paul #define ANAR_CSMA 0x0001 /* protocol selector CSMA/CD */ 122efd4fc3fSMarius Strobl #define ANAR_PAUSE_NONE (0 << 10) 123efd4fc3fSMarius Strobl #define ANAR_PAUSE_SYM (1 << 10) 124efd4fc3fSMarius Strobl #define ANAR_PAUSE_ASYM (2 << 10) 125efd4fc3fSMarius Strobl #define ANAR_PAUSE_TOWARDS (3 << 10) 126d0027533SBill Paul 12701c6133bSMarius Strobl /* Annex 28D */ 1281aad4b2aSPoul-Henning Kamp #define ANAR_X_FD 0x0020 /* local device supports 1000BASE-X FD */ 1291aad4b2aSPoul-Henning Kamp #define ANAR_X_HD 0x0040 /* local device supports 1000BASE-X HD */ 1301aad4b2aSPoul-Henning Kamp #define ANAR_X_PAUSE_NONE (0 << 7) 1311aad4b2aSPoul-Henning Kamp #define ANAR_X_PAUSE_SYM (1 << 7) 1321aad4b2aSPoul-Henning Kamp #define ANAR_X_PAUSE_ASYM (2 << 7) 1331aad4b2aSPoul-Henning Kamp #define ANAR_X_PAUSE_TOWARDS (3 << 7) 1341aad4b2aSPoul-Henning Kamp 135d0027533SBill Paul #define MII_ANLPAR 0x05 /* Autonegotiation lnk partner abilities (rw) */ 1361aad4b2aSPoul-Henning Kamp /* section 28.2.4.1 and 37.2.6.1 */ 137d0027533SBill Paul #define ANLPAR_NP 0x8000 /* Next page (ro) */ 138d0027533SBill Paul #define ANLPAR_ACK 0x4000 /* link partner accepted ACK (ro) */ 139d0027533SBill Paul #define ANLPAR_RF 0x2000 /* remote fault (ro) */ 1401aad4b2aSPoul-Henning Kamp #define ANLPAR_FC 0x0400 /* link partner supports PAUSE */ 141d0027533SBill Paul #define ANLPAR_T4 0x0200 /* link partner supports 100bT4 */ 142d0027533SBill Paul #define ANLPAR_TX_FD 0x0100 /* link partner supports 100bTx FD */ 143d0027533SBill Paul #define ANLPAR_TX 0x0080 /* link partner supports 100bTx */ 144d0027533SBill Paul #define ANLPAR_10_FD 0x0040 /* link partner supports 10bT FD */ 145d0027533SBill Paul #define ANLPAR_10 0x0020 /* link partner supports 10bT */ 146d0027533SBill Paul #define ANLPAR_CSMA 0x0001 /* protocol selector CSMA/CD */ 147efd4fc3fSMarius Strobl #define ANLPAR_PAUSE_MASK (3 << 10) 148efd4fc3fSMarius Strobl #define ANLPAR_PAUSE_NONE (0 << 10) 149efd4fc3fSMarius Strobl #define ANLPAR_PAUSE_SYM (1 << 10) 150efd4fc3fSMarius Strobl #define ANLPAR_PAUSE_ASYM (2 << 10) 151efd4fc3fSMarius Strobl #define ANLPAR_PAUSE_TOWARDS (3 << 10) 152d0027533SBill Paul 1531aad4b2aSPoul-Henning Kamp #define ANLPAR_X_FD 0x0020 /* local device supports 1000BASE-X FD */ 1541aad4b2aSPoul-Henning Kamp #define ANLPAR_X_HD 0x0040 /* local device supports 1000BASE-X HD */ 1551aad4b2aSPoul-Henning Kamp #define ANLPAR_X_PAUSE_MASK (3 << 7) 1561aad4b2aSPoul-Henning Kamp #define ANLPAR_X_PAUSE_NONE (0 << 7) 1571aad4b2aSPoul-Henning Kamp #define ANLPAR_X_PAUSE_SYM (1 << 7) 1581aad4b2aSPoul-Henning Kamp #define ANLPAR_X_PAUSE_ASYM (2 << 7) 1591aad4b2aSPoul-Henning Kamp #define ANLPAR_X_PAUSE_TOWARDS (3 << 7) 1601aad4b2aSPoul-Henning Kamp 161d0027533SBill Paul #define MII_ANER 0x06 /* Autonegotiation expansion (ro) */ 1621aad4b2aSPoul-Henning Kamp /* section 28.2.4.1 and 37.2.6.1 */ 163d0027533SBill Paul #define ANER_MLF 0x0010 /* multiple link detection fault */ 164d0027533SBill Paul #define ANER_LPNP 0x0008 /* link parter next page-able */ 165d0027533SBill Paul #define ANER_NP 0x0004 /* next page-able */ 166d0027533SBill Paul #define ANER_PAGE_RX 0x0002 /* Page received */ 167d0027533SBill Paul #define ANER_LPAN 0x0001 /* link parter autoneg-able */ 168d0027533SBill Paul 1691aad4b2aSPoul-Henning Kamp #define MII_ANNP 0x07 /* Autonegotiation next page */ 1701aad4b2aSPoul-Henning Kamp /* section 28.2.4.1 and 37.2.6.1 */ 1711aad4b2aSPoul-Henning Kamp 1721aad4b2aSPoul-Henning Kamp #define MII_ANLPRNP 0x08 /* Autonegotiation link partner rx next page */ 1731aad4b2aSPoul-Henning Kamp /* section 32.5.1 and 37.2.6.1 */ 1741aad4b2aSPoul-Henning Kamp 1751aad4b2aSPoul-Henning Kamp /* This is also the 1000baseT control register */ 1761aad4b2aSPoul-Henning Kamp #define MII_100T2CR 0x09 /* 100base-T2 control register */ 1771aad4b2aSPoul-Henning Kamp #define GTCR_TEST_MASK 0xe000 /* see 802.3ab ss. 40.6.1.1.2 */ 1781aad4b2aSPoul-Henning Kamp #define GTCR_MAN_MS 0x1000 /* enable manual master/slave control */ 1791aad4b2aSPoul-Henning Kamp #define GTCR_ADV_MS 0x0800 /* 1 = adv. master, 0 = adv. slave */ 1801aad4b2aSPoul-Henning Kamp #define GTCR_PORT_TYPE 0x0400 /* 1 = DCE, 0 = DTE (NIC) */ 1811aad4b2aSPoul-Henning Kamp #define GTCR_ADV_1000TFDX 0x0200 /* adv. 1000baseT FDX */ 1821aad4b2aSPoul-Henning Kamp #define GTCR_ADV_1000THDX 0x0100 /* adv. 1000baseT HDX */ 1831aad4b2aSPoul-Henning Kamp 1841aad4b2aSPoul-Henning Kamp /* This is also the 1000baseT status register */ 1851aad4b2aSPoul-Henning Kamp #define MII_100T2SR 0x0a /* 100base-T2 status register */ 1861aad4b2aSPoul-Henning Kamp #define GTSR_MAN_MS_FLT 0x8000 /* master/slave config fault */ 1871aad4b2aSPoul-Henning Kamp #define GTSR_MS_RES 0x4000 /* result: 1 = master, 0 = slave */ 1881aad4b2aSPoul-Henning Kamp #define GTSR_LRS 0x2000 /* local rx status, 1 = ok */ 18901c6133bSMarius Strobl #define GTSR_RRS 0x1000 /* remote rx status, 1 = ok */ 1901aad4b2aSPoul-Henning Kamp #define GTSR_LP_1000TFDX 0x0800 /* link partner 1000baseT FDX capable */ 1911aad4b2aSPoul-Henning Kamp #define GTSR_LP_1000THDX 0x0400 /* link partner 1000baseT HDX capable */ 1921aad4b2aSPoul-Henning Kamp #define GTSR_LP_ASM_DIR 0x0200 /* link partner asym. pause dir. capable */ 1931aad4b2aSPoul-Henning Kamp #define GTSR_IDLE_ERR 0x00ff /* IDLE error count */ 1941aad4b2aSPoul-Henning Kamp 19501c6133bSMarius Strobl #define MII_PSECR 0x0b /* PSE control register */ 19601c6133bSMarius Strobl #define PSECR_PACTLMASK 0x000c /* pair control mask */ 19701c6133bSMarius Strobl #define PSECR_PSEENMASK 0x0003 /* PSE enable mask */ 19801c6133bSMarius Strobl #define PSECR_PINOUTB 0x0008 /* PSE pinout Alternative B */ 19901c6133bSMarius Strobl #define PSECR_PINOUTA 0x0004 /* PSE pinout Alternative A */ 20001c6133bSMarius Strobl #define PSECR_FOPOWTST 0x0002 /* Force Power Test Mode */ 20101c6133bSMarius Strobl #define PSECR_PSEEN 0x0001 /* PSE Enabled */ 20201c6133bSMarius Strobl #define PSECR_PSEDIS 0x0000 /* PSE Disabled */ 20301c6133bSMarius Strobl 20401c6133bSMarius Strobl #define MII_PSESR 0x0c /* PSE status register */ 20501c6133bSMarius Strobl #define PSESR_PWRDENIED 0x1000 /* Power Denied */ 20601c6133bSMarius Strobl #define PSESR_VALSIG 0x0800 /* Valid PD signature detected */ 207728ac243SMarius Strobl #define PSESR_INVALSIG 0x0400 /* Invalid PD signature detected */ 20801c6133bSMarius Strobl #define PSESR_SHORTCIRC 0x0200 /* Short circuit condition detected */ 20901c6133bSMarius Strobl #define PSESR_OVERLOAD 0x0100 /* Overload condition detected */ 21001c6133bSMarius Strobl #define PSESR_MPSABSENT 0x0080 /* MPS absent condition detected */ 21101c6133bSMarius Strobl #define PSESR_PDCLMASK 0x0070 /* PD Class mask */ 21201c6133bSMarius Strobl #define PSESR_STATMASK 0x000e /* PSE Status mask */ 21301c6133bSMarius Strobl #define PSESR_PAIRCTABL 0x0001 /* PAIR Control Ability */ 21401c6133bSMarius Strobl #define PSESR_PDCL_4 (4 << 4) /* Class 4 */ 21501c6133bSMarius Strobl #define PSESR_PDCL_3 (3 << 4) /* Class 3 */ 21601c6133bSMarius Strobl #define PSESR_PDCL_2 (2 << 4) /* Class 2 */ 21701c6133bSMarius Strobl #define PSESR_PDCL_1 (1 << 4) /* Class 1 */ 21801c6133bSMarius Strobl #define PSESR_PDCL_0 (0 << 4) /* Class 0 */ 21901c6133bSMarius Strobl 22001c6133bSMarius Strobl #define MII_MMDACR 0x0d /* MMD access control register */ 22101c6133bSMarius Strobl #define MMDACR_FUNCMASK 0xc000 /* function */ 22201c6133bSMarius Strobl #define MMDACR_DADDRMASK 0x001f /* device address */ 22301c6133bSMarius Strobl #define MMDACR_FN_ADDRESS (0 << 14) /* address */ 22401c6133bSMarius Strobl #define MMDACR_FN_DATANPI (1 << 14) /* data, no post increment */ 22501c6133bSMarius Strobl #define MMDACR_FN_DATAPIRW (2 << 14) /* data, post increment on r/w */ 22601c6133bSMarius Strobl #define MMDACR_FN_DATAPIW (3 << 14) /* data, post increment on wr only */ 22701c6133bSMarius Strobl 22801c6133bSMarius Strobl #define MII_MMDAADR 0x0e /* MMD access address data register */ 22901c6133bSMarius Strobl 2301aad4b2aSPoul-Henning Kamp #define MII_EXTSR 0x0f /* Extended status register */ 2311aad4b2aSPoul-Henning Kamp #define EXTSR_1000XFDX 0x8000 /* 1000X full-duplex capable */ 2321aad4b2aSPoul-Henning Kamp #define EXTSR_1000XHDX 0x4000 /* 1000X half-duplex capable */ 2331aad4b2aSPoul-Henning Kamp #define EXTSR_1000TFDX 0x2000 /* 1000T full-duplex capable */ 2341aad4b2aSPoul-Henning Kamp #define EXTSR_1000THDX 0x1000 /* 1000T half-duplex capable */ 2351aad4b2aSPoul-Henning Kamp 2361aad4b2aSPoul-Henning Kamp #define EXTSR_MEDIAMASK (EXTSR_1000XFDX|EXTSR_1000XHDX| \ 2371aad4b2aSPoul-Henning Kamp EXTSR_1000TFDX|EXTSR_1000THDX) 2381aad4b2aSPoul-Henning Kamp 239d0027533SBill Paul #endif /* _DEV_MII_MII_H_ */ 240