1f173c2b7SSean Bruno /*
2f173c2b7SSean Bruno * BSD LICENSE
3f173c2b7SSean Bruno *
4f173c2b7SSean Bruno * Copyright(c) 2017 Cavium, Inc.. All rights reserved.
5f173c2b7SSean Bruno * All rights reserved.
6f173c2b7SSean Bruno *
7f173c2b7SSean Bruno * Redistribution and use in source and binary forms, with or without
8f173c2b7SSean Bruno * modification, are permitted provided that the following conditions
9f173c2b7SSean Bruno * are met:
10f173c2b7SSean Bruno *
11f173c2b7SSean Bruno * * Redistributions of source code must retain the above copyright
12f173c2b7SSean Bruno * notice, this list of conditions and the following disclaimer.
13f173c2b7SSean Bruno * * Redistributions in binary form must reproduce the above copyright
14f173c2b7SSean Bruno * notice, this list of conditions and the following disclaimer in
15f173c2b7SSean Bruno * the documentation and/or other materials provided with the
16f173c2b7SSean Bruno * distribution.
17f173c2b7SSean Bruno * * Neither the name of Cavium, Inc. nor the names of its
18f173c2b7SSean Bruno * contributors may be used to endorse or promote products derived
19f173c2b7SSean Bruno * from this software without specific prior written permission.
20f173c2b7SSean Bruno *
21f173c2b7SSean Bruno * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
22f173c2b7SSean Bruno * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
23f173c2b7SSean Bruno * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
24f173c2b7SSean Bruno * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
25f173c2b7SSean Bruno * OWNER(S) OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26f173c2b7SSean Bruno * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
27f173c2b7SSean Bruno * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28f173c2b7SSean Bruno * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29f173c2b7SSean Bruno * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30f173c2b7SSean Bruno * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
31f173c2b7SSean Bruno * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32f173c2b7SSean Bruno */
33f173c2b7SSean Bruno
34f173c2b7SSean Bruno #include "lio_bsd.h"
35f173c2b7SSean Bruno #include "lio_common.h"
36f173c2b7SSean Bruno #include "lio_droq.h"
37f173c2b7SSean Bruno #include "lio_iq.h"
38f173c2b7SSean Bruno #include "lio_response_manager.h"
39f173c2b7SSean Bruno #include "lio_device.h"
40f173c2b7SSean Bruno #include "cn23xx_pf_device.h"
41f173c2b7SSean Bruno #include "lio_main.h"
42f173c2b7SSean Bruno #include "lio_rss.h"
43f173c2b7SSean Bruno
44f173c2b7SSean Bruno static int
lio_cn23xx_pf_soft_reset(struct octeon_device * oct)45f173c2b7SSean Bruno lio_cn23xx_pf_soft_reset(struct octeon_device *oct)
46f173c2b7SSean Bruno {
47f173c2b7SSean Bruno
48f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_WIN_WR_MASK_REG, 0xFF);
49f173c2b7SSean Bruno
50f173c2b7SSean Bruno lio_dev_dbg(oct, "BIST enabled for CN23XX soft reset\n");
51f173c2b7SSean Bruno
52f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_SCRATCH1, 0x1234ULL);
53f173c2b7SSean Bruno
54f173c2b7SSean Bruno /* Initiate chip-wide soft reset */
55f173c2b7SSean Bruno lio_pci_readq(oct, LIO_CN23XX_RST_SOFT_RST);
56f173c2b7SSean Bruno lio_pci_writeq(oct, 1, LIO_CN23XX_RST_SOFT_RST);
57f173c2b7SSean Bruno
58f173c2b7SSean Bruno /* Wait for 100ms as Octeon resets. */
59f173c2b7SSean Bruno lio_mdelay(100);
60f173c2b7SSean Bruno
61f173c2b7SSean Bruno if (lio_read_csr64(oct, LIO_CN23XX_SLI_SCRATCH1)) {
62f173c2b7SSean Bruno lio_dev_err(oct, "Soft reset failed\n");
63f173c2b7SSean Bruno return (1);
64f173c2b7SSean Bruno }
65f173c2b7SSean Bruno
66f173c2b7SSean Bruno lio_dev_dbg(oct, "Reset completed\n");
67f173c2b7SSean Bruno
68f173c2b7SSean Bruno /* restore the reset value */
69f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_WIN_WR_MASK_REG, 0xFF);
70f173c2b7SSean Bruno
71f173c2b7SSean Bruno return (0);
72f173c2b7SSean Bruno }
73f173c2b7SSean Bruno
74f173c2b7SSean Bruno static void
lio_cn23xx_pf_enable_error_reporting(struct octeon_device * oct)75f173c2b7SSean Bruno lio_cn23xx_pf_enable_error_reporting(struct octeon_device *oct)
76f173c2b7SSean Bruno {
77f173c2b7SSean Bruno uint32_t corrtable_err_status, uncorrectable_err_mask, regval;
78f173c2b7SSean Bruno
79f173c2b7SSean Bruno regval = lio_read_pci_cfg(oct, LIO_CN23XX_CFG_PCIE_DEVCTL);
80f173c2b7SSean Bruno if (regval & LIO_CN23XX_CFG_PCIE_DEVCTL_MASK) {
81f173c2b7SSean Bruno uncorrectable_err_mask = 0;
82f173c2b7SSean Bruno corrtable_err_status = 0;
83f173c2b7SSean Bruno uncorrectable_err_mask =
84f173c2b7SSean Bruno lio_read_pci_cfg(oct,
85f173c2b7SSean Bruno LIO_CN23XX_CFG_PCIE_UNCORRECT_ERR_MASK);
86f173c2b7SSean Bruno corrtable_err_status =
87f173c2b7SSean Bruno lio_read_pci_cfg(oct,
88f173c2b7SSean Bruno LIO_CN23XX_CFG_PCIE_CORRECT_ERR_STATUS);
89f173c2b7SSean Bruno lio_dev_err(oct, "PCI-E Fatal error detected;\n"
90f173c2b7SSean Bruno "\tdev_ctl_status_reg = 0x%08x\n"
91f173c2b7SSean Bruno "\tuncorrectable_error_mask_reg = 0x%08x\n"
92f173c2b7SSean Bruno "\tcorrectable_error_status_reg = 0x%08x\n",
93f173c2b7SSean Bruno regval, uncorrectable_err_mask,
94f173c2b7SSean Bruno corrtable_err_status);
95f173c2b7SSean Bruno }
96f173c2b7SSean Bruno
97f173c2b7SSean Bruno regval |= 0xf; /* Enable Link error reporting */
98f173c2b7SSean Bruno
99f173c2b7SSean Bruno lio_dev_dbg(oct, "Enabling PCI-E error reporting..\n");
100f173c2b7SSean Bruno lio_write_pci_cfg(oct, LIO_CN23XX_CFG_PCIE_DEVCTL, regval);
101f173c2b7SSean Bruno }
102f173c2b7SSean Bruno
103f173c2b7SSean Bruno static uint32_t
lio_cn23xx_pf_coprocessor_clock(struct octeon_device * oct)104f173c2b7SSean Bruno lio_cn23xx_pf_coprocessor_clock(struct octeon_device *oct)
105f173c2b7SSean Bruno {
106f173c2b7SSean Bruno /*
107f173c2b7SSean Bruno * Bits 29:24 of RST_BOOT[PNR_MUL] holds the ref.clock MULTIPLIER
108f173c2b7SSean Bruno * for SLI.
109f173c2b7SSean Bruno */
110f173c2b7SSean Bruno
111f173c2b7SSean Bruno /* TBD: get the info in Hand-shake */
112f173c2b7SSean Bruno return (((lio_pci_readq(oct, LIO_CN23XX_RST_BOOT) >> 24) & 0x3f) * 50);
113f173c2b7SSean Bruno }
114f173c2b7SSean Bruno
115f173c2b7SSean Bruno uint32_t
lio_cn23xx_pf_get_oq_ticks(struct octeon_device * oct,uint32_t time_intr_in_us)116f173c2b7SSean Bruno lio_cn23xx_pf_get_oq_ticks(struct octeon_device *oct, uint32_t time_intr_in_us)
117f173c2b7SSean Bruno {
118f173c2b7SSean Bruno /* This gives the SLI clock per microsec */
119f173c2b7SSean Bruno uint32_t oqticks_per_us = lio_cn23xx_pf_coprocessor_clock(oct);
120f173c2b7SSean Bruno
121f173c2b7SSean Bruno oct->pfvf_hsword.coproc_tics_per_us = oqticks_per_us;
122f173c2b7SSean Bruno
123f173c2b7SSean Bruno /* This gives the clock cycles per millisecond */
124f173c2b7SSean Bruno oqticks_per_us *= 1000;
125f173c2b7SSean Bruno
126f173c2b7SSean Bruno /* This gives the oq ticks (1024 core clock cycles) per millisecond */
127f173c2b7SSean Bruno oqticks_per_us /= 1024;
128f173c2b7SSean Bruno
129f173c2b7SSean Bruno /*
130f173c2b7SSean Bruno * time_intr is in microseconds. The next 2 steps gives the oq ticks
131f173c2b7SSean Bruno * corresponding to time_intr.
132f173c2b7SSean Bruno */
133f173c2b7SSean Bruno oqticks_per_us *= time_intr_in_us;
134f173c2b7SSean Bruno oqticks_per_us /= 1000;
135f173c2b7SSean Bruno
136f173c2b7SSean Bruno return (oqticks_per_us);
137f173c2b7SSean Bruno }
138f173c2b7SSean Bruno
139f173c2b7SSean Bruno static void
lio_cn23xx_pf_setup_global_mac_regs(struct octeon_device * oct)140f173c2b7SSean Bruno lio_cn23xx_pf_setup_global_mac_regs(struct octeon_device *oct)
141f173c2b7SSean Bruno {
142f173c2b7SSean Bruno uint64_t reg_val;
143f173c2b7SSean Bruno uint16_t mac_no = oct->pcie_port;
144f173c2b7SSean Bruno uint16_t pf_num = oct->pf_num;
145f173c2b7SSean Bruno /* programming SRN and TRS for each MAC(0..3) */
146f173c2b7SSean Bruno
147f173c2b7SSean Bruno lio_dev_dbg(oct, "%s: Using pcie port %d\n", __func__, mac_no);
148f173c2b7SSean Bruno /* By default, mapping all 64 IOQs to a single MACs */
149f173c2b7SSean Bruno
150f173c2b7SSean Bruno reg_val =
151f173c2b7SSean Bruno lio_read_csr64(oct, LIO_CN23XX_SLI_PKT_MAC_RINFO64(mac_no, pf_num));
152f173c2b7SSean Bruno
153f173c2b7SSean Bruno /* setting SRN <6:0> */
154f173c2b7SSean Bruno reg_val = pf_num * LIO_CN23XX_PF_MAX_RINGS;
155f173c2b7SSean Bruno
156f173c2b7SSean Bruno /* setting TRS <23:16> */
157f173c2b7SSean Bruno reg_val = reg_val |
158f173c2b7SSean Bruno (oct->sriov_info.trs << LIO_CN23XX_PKT_MAC_CTL_RINFO_TRS_BIT_POS);
159f173c2b7SSean Bruno
160f173c2b7SSean Bruno /* write these settings to MAC register */
161f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_PKT_MAC_RINFO64(mac_no, pf_num),
162f173c2b7SSean Bruno reg_val);
163f173c2b7SSean Bruno
164*3de0952fSSean Bruno lio_dev_dbg(oct, "SLI_PKT_MAC(%d)_PF(%d)_RINFO : 0x%016llx\n", mac_no,
165f173c2b7SSean Bruno pf_num,
166*3de0952fSSean Bruno LIO_CAST64(lio_read_csr64(oct,
167f173c2b7SSean Bruno LIO_CN23XX_SLI_PKT_MAC_RINFO64(mac_no,
168*3de0952fSSean Bruno pf_num))));
169f173c2b7SSean Bruno }
170f173c2b7SSean Bruno
171f173c2b7SSean Bruno static int
lio_cn23xx_pf_reset_io_queues(struct octeon_device * oct)172f173c2b7SSean Bruno lio_cn23xx_pf_reset_io_queues(struct octeon_device *oct)
173f173c2b7SSean Bruno {
174f173c2b7SSean Bruno uint64_t d64;
175f173c2b7SSean Bruno uint32_t ern, loop = BUSY_READING_REG_PF_LOOP_COUNT;
176f173c2b7SSean Bruno uint32_t q_no, srn;
177f173c2b7SSean Bruno int ret_val = 0;
178f173c2b7SSean Bruno
179f173c2b7SSean Bruno srn = oct->sriov_info.pf_srn;
180f173c2b7SSean Bruno ern = srn + oct->sriov_info.num_pf_rings;
181f173c2b7SSean Bruno
182f173c2b7SSean Bruno /* As per HRM reg description, s/w cant write 0 to ENB. */
183f173c2b7SSean Bruno /* to make the queue off, need to set the RST bit. */
184f173c2b7SSean Bruno
185f173c2b7SSean Bruno /* Reset the Enable bit for all the 64 IQs. */
186f173c2b7SSean Bruno for (q_no = srn; q_no < ern; q_no++) {
187f173c2b7SSean Bruno /* set RST bit to 1. This bit applies to both IQ and OQ */
188f173c2b7SSean Bruno d64 = lio_read_csr64(oct,
189f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no));
190f173c2b7SSean Bruno d64 = d64 | LIO_CN23XX_PKT_INPUT_CTL_RST;
191f173c2b7SSean Bruno lio_write_csr64(oct,
192f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no), d64);
193f173c2b7SSean Bruno }
194f173c2b7SSean Bruno
195f173c2b7SSean Bruno /* wait until the RST bit is clear or the RST and quiet bits are set */
196f173c2b7SSean Bruno for (q_no = srn; q_no < ern; q_no++) {
197f173c2b7SSean Bruno volatile uint64_t reg_val =
198f173c2b7SSean Bruno lio_read_csr64(oct,
199f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no));
200f173c2b7SSean Bruno while ((reg_val & LIO_CN23XX_PKT_INPUT_CTL_RST) &&
201f173c2b7SSean Bruno !(reg_val & LIO_CN23XX_PKT_INPUT_CTL_QUIET) &&
202f173c2b7SSean Bruno loop) {
203f173c2b7SSean Bruno reg_val = lio_read_csr64(oct,
204f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no));
205f173c2b7SSean Bruno loop--;
206f173c2b7SSean Bruno }
207f173c2b7SSean Bruno
208f173c2b7SSean Bruno if (!loop) {
209f173c2b7SSean Bruno lio_dev_err(oct,
210f173c2b7SSean Bruno "clearing the reset reg failed or setting the quiet reg failed for qno: %u\n",
211f173c2b7SSean Bruno q_no);
212f173c2b7SSean Bruno return (-1);
213f173c2b7SSean Bruno }
214f173c2b7SSean Bruno
215f173c2b7SSean Bruno reg_val &= ~LIO_CN23XX_PKT_INPUT_CTL_RST;
216f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no),
217f173c2b7SSean Bruno reg_val);
218f173c2b7SSean Bruno
219f173c2b7SSean Bruno reg_val = lio_read_csr64(oct,
220f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no));
221f173c2b7SSean Bruno if (reg_val & LIO_CN23XX_PKT_INPUT_CTL_RST) {
222f173c2b7SSean Bruno lio_dev_err(oct, "clearing the reset failed for qno: %u\n",
223f173c2b7SSean Bruno q_no);
224f173c2b7SSean Bruno ret_val = -1;
225f173c2b7SSean Bruno }
226f173c2b7SSean Bruno }
227f173c2b7SSean Bruno
228f173c2b7SSean Bruno return (ret_val);
229f173c2b7SSean Bruno }
230f173c2b7SSean Bruno
231f173c2b7SSean Bruno static int
lio_cn23xx_pf_setup_global_input_regs(struct octeon_device * oct)232f173c2b7SSean Bruno lio_cn23xx_pf_setup_global_input_regs(struct octeon_device *oct)
233f173c2b7SSean Bruno {
234f173c2b7SSean Bruno struct lio_cn23xx_pf *cn23xx = (struct lio_cn23xx_pf *)oct->chip;
235f173c2b7SSean Bruno struct lio_instr_queue *iq;
236f173c2b7SSean Bruno uint64_t intr_threshold;
237f173c2b7SSean Bruno uint64_t pf_num, reg_val;
238f173c2b7SSean Bruno uint32_t q_no, ern, srn;
239f173c2b7SSean Bruno
240f173c2b7SSean Bruno pf_num = oct->pf_num;
241f173c2b7SSean Bruno
242f173c2b7SSean Bruno srn = oct->sriov_info.pf_srn;
243f173c2b7SSean Bruno ern = srn + oct->sriov_info.num_pf_rings;
244f173c2b7SSean Bruno
245f173c2b7SSean Bruno if (lio_cn23xx_pf_reset_io_queues(oct))
246f173c2b7SSean Bruno return (-1);
247f173c2b7SSean Bruno
248f173c2b7SSean Bruno /*
249f173c2b7SSean Bruno * Set the MAC_NUM and PVF_NUM in IQ_PKT_CONTROL reg
250f173c2b7SSean Bruno * for all queues.Only PF can set these bits.
251f173c2b7SSean Bruno * bits 29:30 indicate the MAC num.
252f173c2b7SSean Bruno * bits 32:47 indicate the PVF num.
253f173c2b7SSean Bruno */
254f173c2b7SSean Bruno for (q_no = 0; q_no < ern; q_no++) {
255f173c2b7SSean Bruno reg_val = oct->pcie_port <<
256f173c2b7SSean Bruno LIO_CN23XX_PKT_INPUT_CTL_MAC_NUM_POS;
257f173c2b7SSean Bruno
258f173c2b7SSean Bruno reg_val |= pf_num << LIO_CN23XX_PKT_INPUT_CTL_PF_NUM_POS;
259f173c2b7SSean Bruno
260f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no),
261f173c2b7SSean Bruno reg_val);
262f173c2b7SSean Bruno }
263f173c2b7SSean Bruno
264f173c2b7SSean Bruno /*
265f173c2b7SSean Bruno * Select ES, RO, NS, RDSIZE,DPTR Fomat#0 for
266f173c2b7SSean Bruno * pf queues
267f173c2b7SSean Bruno */
268f173c2b7SSean Bruno for (q_no = srn; q_no < ern; q_no++) {
269f173c2b7SSean Bruno uint32_t inst_cnt_reg;
270f173c2b7SSean Bruno
271f173c2b7SSean Bruno iq = oct->instr_queue[q_no];
272f173c2b7SSean Bruno if (iq != NULL)
273f173c2b7SSean Bruno inst_cnt_reg = iq->inst_cnt_reg;
274f173c2b7SSean Bruno else
275f173c2b7SSean Bruno inst_cnt_reg = LIO_CN23XX_SLI_IQ_INSTR_COUNT64(q_no);
276f173c2b7SSean Bruno
277f173c2b7SSean Bruno reg_val =
278f173c2b7SSean Bruno lio_read_csr64(oct, LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no));
279f173c2b7SSean Bruno
280f173c2b7SSean Bruno reg_val |= LIO_CN23XX_PKT_INPUT_CTL_MASK;
281f173c2b7SSean Bruno
282f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no),
283f173c2b7SSean Bruno reg_val);
284f173c2b7SSean Bruno
285f173c2b7SSean Bruno /* Set WMARK level for triggering PI_INT */
286f173c2b7SSean Bruno /* intr_threshold = LIO_CN23XX_DEF_IQ_INTR_THRESHOLD & */
287f173c2b7SSean Bruno intr_threshold = LIO_GET_IQ_INTR_PKT_CFG(cn23xx->conf) &
288f173c2b7SSean Bruno LIO_CN23XX_PKT_IN_DONE_WMARK_MASK;
289f173c2b7SSean Bruno
290f173c2b7SSean Bruno lio_write_csr64(oct, inst_cnt_reg,
291f173c2b7SSean Bruno (lio_read_csr64(oct, inst_cnt_reg) &
292f173c2b7SSean Bruno ~(LIO_CN23XX_PKT_IN_DONE_WMARK_MASK <<
293f173c2b7SSean Bruno LIO_CN23XX_PKT_IN_DONE_WMARK_BIT_POS)) |
294f173c2b7SSean Bruno (intr_threshold <<
295f173c2b7SSean Bruno LIO_CN23XX_PKT_IN_DONE_WMARK_BIT_POS));
296f173c2b7SSean Bruno }
297f173c2b7SSean Bruno return (0);
298f173c2b7SSean Bruno }
299f173c2b7SSean Bruno
300f173c2b7SSean Bruno static void
lio_cn23xx_pf_setup_global_output_regs(struct octeon_device * oct)301f173c2b7SSean Bruno lio_cn23xx_pf_setup_global_output_regs(struct octeon_device *oct)
302f173c2b7SSean Bruno {
303f173c2b7SSean Bruno struct lio_cn23xx_pf *cn23xx = (struct lio_cn23xx_pf *)oct->chip;
304f173c2b7SSean Bruno uint64_t time_threshold;
305f173c2b7SSean Bruno uint32_t ern, q_no, reg_val, srn;
306f173c2b7SSean Bruno
307f173c2b7SSean Bruno srn = oct->sriov_info.pf_srn;
308f173c2b7SSean Bruno ern = srn + oct->sriov_info.num_pf_rings;
309f173c2b7SSean Bruno
310f173c2b7SSean Bruno if (LIO_GET_IS_SLI_BP_ON_CFG(cn23xx->conf)) {
311f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_OQ_WMARK, 32);
312f173c2b7SSean Bruno } else {
313f173c2b7SSean Bruno /* Set Output queue watermark to 0 to disable backpressure */
314f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_OQ_WMARK, 0);
315f173c2b7SSean Bruno }
316f173c2b7SSean Bruno
317f173c2b7SSean Bruno for (q_no = srn; q_no < ern; q_no++) {
318f173c2b7SSean Bruno reg_val = lio_read_csr32(oct,
319f173c2b7SSean Bruno LIO_CN23XX_SLI_OQ_PKT_CONTROL(q_no));
320f173c2b7SSean Bruno
321f173c2b7SSean Bruno /* set IPTR & DPTR */
322f173c2b7SSean Bruno reg_val |= LIO_CN23XX_PKT_OUTPUT_CTL_DPTR;
323f173c2b7SSean Bruno
324f173c2b7SSean Bruno /* reset BMODE */
325f173c2b7SSean Bruno reg_val &= ~(LIO_CN23XX_PKT_OUTPUT_CTL_BMODE);
326f173c2b7SSean Bruno
327f173c2b7SSean Bruno /*
328f173c2b7SSean Bruno * No Relaxed Ordering, No Snoop, 64-bit Byte swap for
329f173c2b7SSean Bruno * Output Queue ScatterList reset ROR_P, NSR_P
330f173c2b7SSean Bruno */
331f173c2b7SSean Bruno reg_val &= ~(LIO_CN23XX_PKT_OUTPUT_CTL_ROR_P);
332f173c2b7SSean Bruno reg_val &= ~(LIO_CN23XX_PKT_OUTPUT_CTL_NSR_P);
333f173c2b7SSean Bruno
334f173c2b7SSean Bruno #if BYTE_ORDER == LITTLE_ENDIAN
335f173c2b7SSean Bruno reg_val &= ~(LIO_CN23XX_PKT_OUTPUT_CTL_ES_P);
336f173c2b7SSean Bruno #else /* BYTE_ORDER != LITTLE_ENDIAN */
337f173c2b7SSean Bruno reg_val |= (LIO_CN23XX_PKT_OUTPUT_CTL_ES_P);
338f173c2b7SSean Bruno #endif /* BYTE_ORDER == LITTLE_ENDIAN */
339f173c2b7SSean Bruno
340f173c2b7SSean Bruno /*
341f173c2b7SSean Bruno * No Relaxed Ordering, No Snoop, 64-bit Byte swap for
342f173c2b7SSean Bruno * Output Queue Data reset ROR, NSR
343f173c2b7SSean Bruno */
344f173c2b7SSean Bruno reg_val &= ~(LIO_CN23XX_PKT_OUTPUT_CTL_ROR);
345f173c2b7SSean Bruno reg_val &= ~(LIO_CN23XX_PKT_OUTPUT_CTL_NSR);
346f173c2b7SSean Bruno /* set the ES bit */
347f173c2b7SSean Bruno reg_val |= (LIO_CN23XX_PKT_OUTPUT_CTL_ES);
348f173c2b7SSean Bruno
349f173c2b7SSean Bruno /* write all the selected settings */
350f173c2b7SSean Bruno lio_write_csr32(oct, LIO_CN23XX_SLI_OQ_PKT_CONTROL(q_no),
351f173c2b7SSean Bruno reg_val);
352f173c2b7SSean Bruno
353f173c2b7SSean Bruno /*
354f173c2b7SSean Bruno * Enabling these interrupt in oct->fn_list.enable_interrupt()
355f173c2b7SSean Bruno * routine which called after IOQ init.
356f173c2b7SSean Bruno * Set up interrupt packet and time thresholds
357f173c2b7SSean Bruno * for all the OQs
358f173c2b7SSean Bruno */
359f173c2b7SSean Bruno time_threshold =lio_cn23xx_pf_get_oq_ticks(
360f173c2b7SSean Bruno oct, (uint32_t)LIO_GET_OQ_INTR_TIME_CFG(cn23xx->conf));
361f173c2b7SSean Bruno
362f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_OQ_PKT_INT_LEVELS(q_no),
363f173c2b7SSean Bruno (LIO_GET_OQ_INTR_PKT_CFG(cn23xx->conf) |
364f173c2b7SSean Bruno (time_threshold << 32)));
365f173c2b7SSean Bruno }
366f173c2b7SSean Bruno
367f173c2b7SSean Bruno /* Setting the water mark level for pko back pressure * */
368f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_OQ_WMARK, 0x40);
369f173c2b7SSean Bruno
370f173c2b7SSean Bruno /* Enable channel-level backpressure */
371f173c2b7SSean Bruno if (oct->pf_num)
372f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_OUT_BP_EN2_W1S,
373f173c2b7SSean Bruno 0xffffffffffffffffULL);
374f173c2b7SSean Bruno else
375f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_OUT_BP_EN_W1S,
376f173c2b7SSean Bruno 0xffffffffffffffffULL);
377f173c2b7SSean Bruno }
378f173c2b7SSean Bruno
379f173c2b7SSean Bruno static int
lio_cn23xx_pf_setup_device_regs(struct octeon_device * oct)380f173c2b7SSean Bruno lio_cn23xx_pf_setup_device_regs(struct octeon_device *oct)
381f173c2b7SSean Bruno {
382f173c2b7SSean Bruno
383f173c2b7SSean Bruno lio_cn23xx_pf_enable_error_reporting(oct);
384f173c2b7SSean Bruno
385f173c2b7SSean Bruno /* program the MAC(0..3)_RINFO before setting up input/output regs */
386f173c2b7SSean Bruno lio_cn23xx_pf_setup_global_mac_regs(oct);
387f173c2b7SSean Bruno
388f173c2b7SSean Bruno if (lio_cn23xx_pf_setup_global_input_regs(oct))
389f173c2b7SSean Bruno return (-1);
390f173c2b7SSean Bruno
391f173c2b7SSean Bruno lio_cn23xx_pf_setup_global_output_regs(oct);
392f173c2b7SSean Bruno
393f173c2b7SSean Bruno /*
394f173c2b7SSean Bruno * Default error timeout value should be 0x200000 to avoid host hang
395f173c2b7SSean Bruno * when reads invalid register
396f173c2b7SSean Bruno */
397f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_WINDOW_CTL,
398f173c2b7SSean Bruno LIO_CN23XX_SLI_WINDOW_CTL_DEFAULT);
399f173c2b7SSean Bruno
400f173c2b7SSean Bruno /* set SLI_PKT_IN_JABBER to handle large VXLAN packets */
401f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_PKT_IN_JABBER,
402f173c2b7SSean Bruno LIO_CN23XX_MAX_INPUT_JABBER);
403f173c2b7SSean Bruno return (0);
404f173c2b7SSean Bruno }
405f173c2b7SSean Bruno
406f173c2b7SSean Bruno static void
lio_cn23xx_pf_setup_iq_regs(struct octeon_device * oct,uint32_t iq_no)407f173c2b7SSean Bruno lio_cn23xx_pf_setup_iq_regs(struct octeon_device *oct, uint32_t iq_no)
408f173c2b7SSean Bruno {
409f173c2b7SSean Bruno struct lio_instr_queue *iq = oct->instr_queue[iq_no];
410f173c2b7SSean Bruno uint64_t pkt_in_done;
411f173c2b7SSean Bruno
412f173c2b7SSean Bruno iq_no += oct->sriov_info.pf_srn;
413f173c2b7SSean Bruno
414f173c2b7SSean Bruno /* Write the start of the input queue's ring and its size */
415f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_IQ_BASE_ADDR64(iq_no),
416f173c2b7SSean Bruno iq->base_addr_dma);
417f173c2b7SSean Bruno lio_write_csr32(oct, LIO_CN23XX_SLI_IQ_SIZE(iq_no), iq->max_count);
418f173c2b7SSean Bruno
419f173c2b7SSean Bruno /*
420f173c2b7SSean Bruno * Remember the doorbell & instruction count register addr
421f173c2b7SSean Bruno * for this queue
422f173c2b7SSean Bruno */
423f173c2b7SSean Bruno iq->doorbell_reg = LIO_CN23XX_SLI_IQ_DOORBELL(iq_no);
424f173c2b7SSean Bruno iq->inst_cnt_reg = LIO_CN23XX_SLI_IQ_INSTR_COUNT64(iq_no);
425f173c2b7SSean Bruno lio_dev_dbg(oct, "InstQ[%d]:dbell reg @ 0x%x instcnt_reg @ 0x%x\n",
426f173c2b7SSean Bruno iq_no, iq->doorbell_reg, iq->inst_cnt_reg);
427f173c2b7SSean Bruno
428f173c2b7SSean Bruno /*
429f173c2b7SSean Bruno * Store the current instruction counter (used in flush_iq
430f173c2b7SSean Bruno * calculation)
431f173c2b7SSean Bruno */
432f173c2b7SSean Bruno pkt_in_done = lio_read_csr64(oct, iq->inst_cnt_reg);
433f173c2b7SSean Bruno
434f173c2b7SSean Bruno if (oct->msix_on) {
435f173c2b7SSean Bruno /* Set CINT_ENB to enable IQ interrupt */
436f173c2b7SSean Bruno lio_write_csr64(oct, iq->inst_cnt_reg,
437f173c2b7SSean Bruno (pkt_in_done | LIO_CN23XX_INTR_CINT_ENB));
438f173c2b7SSean Bruno } else {
439f173c2b7SSean Bruno /*
440f173c2b7SSean Bruno * Clear the count by writing back what we read, but don't
441f173c2b7SSean Bruno * enable interrupts
442f173c2b7SSean Bruno */
443f173c2b7SSean Bruno lio_write_csr64(oct, iq->inst_cnt_reg, pkt_in_done);
444f173c2b7SSean Bruno }
445f173c2b7SSean Bruno
446f173c2b7SSean Bruno iq->reset_instr_cnt = 0;
447f173c2b7SSean Bruno }
448f173c2b7SSean Bruno
449f173c2b7SSean Bruno static void
lio_cn23xx_pf_setup_oq_regs(struct octeon_device * oct,uint32_t oq_no)450f173c2b7SSean Bruno lio_cn23xx_pf_setup_oq_regs(struct octeon_device *oct, uint32_t oq_no)
451f173c2b7SSean Bruno {
452f173c2b7SSean Bruno struct lio_droq *droq = oct->droq[oq_no];
453f173c2b7SSean Bruno struct lio_cn23xx_pf *cn23xx = (struct lio_cn23xx_pf *)oct->chip;
454f173c2b7SSean Bruno uint64_t cnt_threshold;
455f173c2b7SSean Bruno uint64_t time_threshold;
456f173c2b7SSean Bruno uint32_t reg_val;
457f173c2b7SSean Bruno
458f173c2b7SSean Bruno oq_no += oct->sriov_info.pf_srn;
459f173c2b7SSean Bruno
460f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_OQ_BASE_ADDR64(oq_no),
461f173c2b7SSean Bruno droq->desc_ring_dma);
462f173c2b7SSean Bruno lio_write_csr32(oct, LIO_CN23XX_SLI_OQ_SIZE(oq_no), droq->max_count);
463f173c2b7SSean Bruno
464f173c2b7SSean Bruno lio_write_csr32(oct, LIO_CN23XX_SLI_OQ_BUFF_INFO_SIZE(oq_no),
465f173c2b7SSean Bruno droq->buffer_size);
466f173c2b7SSean Bruno
467f173c2b7SSean Bruno /* pkt_sent and pkts_credit regs */
468f173c2b7SSean Bruno droq->pkts_sent_reg = LIO_CN23XX_SLI_OQ_PKTS_SENT(oq_no);
469f173c2b7SSean Bruno droq->pkts_credit_reg = LIO_CN23XX_SLI_OQ_PKTS_CREDIT(oq_no);
470f173c2b7SSean Bruno
471f173c2b7SSean Bruno if (!oct->msix_on) {
472f173c2b7SSean Bruno /*
473f173c2b7SSean Bruno * Enable this output queue to generate Packet Timer
474f173c2b7SSean Bruno * Interrupt
475f173c2b7SSean Bruno */
476f173c2b7SSean Bruno reg_val =
477f173c2b7SSean Bruno lio_read_csr32(oct, LIO_CN23XX_SLI_OQ_PKT_CONTROL(oq_no));
478f173c2b7SSean Bruno reg_val |= LIO_CN23XX_PKT_OUTPUT_CTL_TENB;
479f173c2b7SSean Bruno lio_write_csr32(oct, LIO_CN23XX_SLI_OQ_PKT_CONTROL(oq_no),
480f173c2b7SSean Bruno reg_val);
481f173c2b7SSean Bruno
482f173c2b7SSean Bruno /*
483f173c2b7SSean Bruno * Enable this output queue to generate Packet Count
484f173c2b7SSean Bruno * Interrupt
485f173c2b7SSean Bruno */
486f173c2b7SSean Bruno reg_val =
487f173c2b7SSean Bruno lio_read_csr32(oct, LIO_CN23XX_SLI_OQ_PKT_CONTROL(oq_no));
488f173c2b7SSean Bruno reg_val |= LIO_CN23XX_PKT_OUTPUT_CTL_CENB;
489f173c2b7SSean Bruno lio_write_csr32(oct, LIO_CN23XX_SLI_OQ_PKT_CONTROL(oq_no),
490f173c2b7SSean Bruno reg_val);
491f173c2b7SSean Bruno } else {
492f173c2b7SSean Bruno time_threshold = lio_cn23xx_pf_get_oq_ticks(oct,
493f173c2b7SSean Bruno (uint32_t)LIO_GET_OQ_INTR_TIME_CFG(cn23xx->conf));
494f173c2b7SSean Bruno cnt_threshold = (uint32_t)LIO_GET_OQ_INTR_PKT_CFG(cn23xx->conf);
495f173c2b7SSean Bruno
496f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_OQ_PKT_INT_LEVELS(oq_no),
497f173c2b7SSean Bruno ((time_threshold << 32 | cnt_threshold)));
498f173c2b7SSean Bruno }
499f173c2b7SSean Bruno }
500f173c2b7SSean Bruno
501f173c2b7SSean Bruno
502f173c2b7SSean Bruno static int
lio_cn23xx_pf_enable_io_queues(struct octeon_device * oct)503f173c2b7SSean Bruno lio_cn23xx_pf_enable_io_queues(struct octeon_device *oct)
504f173c2b7SSean Bruno {
505f173c2b7SSean Bruno uint64_t reg_val;
506f173c2b7SSean Bruno uint32_t ern, loop = BUSY_READING_REG_PF_LOOP_COUNT;
507f173c2b7SSean Bruno uint32_t q_no, srn;
508f173c2b7SSean Bruno
509f173c2b7SSean Bruno srn = oct->sriov_info.pf_srn;
510f173c2b7SSean Bruno ern = srn + oct->num_iqs;
511f173c2b7SSean Bruno
512f173c2b7SSean Bruno for (q_no = srn; q_no < ern; q_no++) {
513f173c2b7SSean Bruno /* set the corresponding IQ IS_64B bit */
514f173c2b7SSean Bruno if (oct->io_qmask.iq64B & BIT_ULL(q_no - srn)) {
515f173c2b7SSean Bruno reg_val = lio_read_csr64(oct,
516f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no));
517f173c2b7SSean Bruno reg_val = reg_val | LIO_CN23XX_PKT_INPUT_CTL_IS_64B;
518f173c2b7SSean Bruno lio_write_csr64(oct,
519f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no),
520f173c2b7SSean Bruno reg_val);
521f173c2b7SSean Bruno }
522f173c2b7SSean Bruno /* set the corresponding IQ ENB bit */
523f173c2b7SSean Bruno if (oct->io_qmask.iq & BIT_ULL(q_no - srn)) {
524f173c2b7SSean Bruno /*
525f173c2b7SSean Bruno * IOQs are in reset by default in PEM2 mode,
526f173c2b7SSean Bruno * clearing reset bit
527f173c2b7SSean Bruno */
528f173c2b7SSean Bruno reg_val = lio_read_csr64(oct,
529f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no));
530f173c2b7SSean Bruno
531f173c2b7SSean Bruno if (reg_val & LIO_CN23XX_PKT_INPUT_CTL_RST) {
532f173c2b7SSean Bruno while ((reg_val &
533f173c2b7SSean Bruno LIO_CN23XX_PKT_INPUT_CTL_RST) &&
534f173c2b7SSean Bruno !(reg_val &
535f173c2b7SSean Bruno LIO_CN23XX_PKT_INPUT_CTL_QUIET) &&
536f173c2b7SSean Bruno loop) {
537f173c2b7SSean Bruno reg_val = lio_read_csr64(oct,
538f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no));
539f173c2b7SSean Bruno loop--;
540f173c2b7SSean Bruno }
541f173c2b7SSean Bruno if (!loop) {
542f173c2b7SSean Bruno lio_dev_err(oct, "clearing the reset reg failed or setting the quiet reg failed for qno: %u\n",
543f173c2b7SSean Bruno q_no);
544f173c2b7SSean Bruno return (-1);
545f173c2b7SSean Bruno }
546f173c2b7SSean Bruno reg_val = reg_val &
547f173c2b7SSean Bruno ~LIO_CN23XX_PKT_INPUT_CTL_RST;
548f173c2b7SSean Bruno lio_write_csr64(oct,
549f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no),
550f173c2b7SSean Bruno reg_val);
551f173c2b7SSean Bruno
552f173c2b7SSean Bruno reg_val = lio_read_csr64(oct,
553f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no));
554f173c2b7SSean Bruno if (reg_val & LIO_CN23XX_PKT_INPUT_CTL_RST) {
555f173c2b7SSean Bruno lio_dev_err(oct, "clearing the reset failed for qno: %u\n",
556f173c2b7SSean Bruno q_no);
557f173c2b7SSean Bruno return (-1);
558f173c2b7SSean Bruno }
559f173c2b7SSean Bruno }
560f173c2b7SSean Bruno reg_val = lio_read_csr64(oct,
561f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no));
562f173c2b7SSean Bruno reg_val = reg_val | LIO_CN23XX_PKT_INPUT_CTL_RING_ENB;
563f173c2b7SSean Bruno lio_write_csr64(oct,
564f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no),
565f173c2b7SSean Bruno reg_val);
566f173c2b7SSean Bruno }
567f173c2b7SSean Bruno }
568f173c2b7SSean Bruno for (q_no = srn; q_no < ern; q_no++) {
569f173c2b7SSean Bruno uint32_t reg_val;
570f173c2b7SSean Bruno /* set the corresponding OQ ENB bit */
571f173c2b7SSean Bruno if (oct->io_qmask.oq & BIT_ULL(q_no - srn)) {
572f173c2b7SSean Bruno reg_val = lio_read_csr32(oct,
573f173c2b7SSean Bruno LIO_CN23XX_SLI_OQ_PKT_CONTROL(q_no));
574f173c2b7SSean Bruno reg_val = reg_val | LIO_CN23XX_PKT_OUTPUT_CTL_RING_ENB;
575f173c2b7SSean Bruno lio_write_csr32(oct,
576f173c2b7SSean Bruno LIO_CN23XX_SLI_OQ_PKT_CONTROL(q_no),
577f173c2b7SSean Bruno reg_val);
578f173c2b7SSean Bruno }
579f173c2b7SSean Bruno }
580f173c2b7SSean Bruno return (0);
581f173c2b7SSean Bruno }
582f173c2b7SSean Bruno
583f173c2b7SSean Bruno static void
lio_cn23xx_pf_disable_io_queues(struct octeon_device * oct)584f173c2b7SSean Bruno lio_cn23xx_pf_disable_io_queues(struct octeon_device *oct)
585f173c2b7SSean Bruno {
586f173c2b7SSean Bruno volatile uint64_t d64;
587f173c2b7SSean Bruno volatile uint32_t d32;
588f173c2b7SSean Bruno int loop;
589f173c2b7SSean Bruno unsigned int q_no;
590f173c2b7SSean Bruno uint32_t ern, srn;
591f173c2b7SSean Bruno
592f173c2b7SSean Bruno srn = oct->sriov_info.pf_srn;
593f173c2b7SSean Bruno ern = srn + oct->num_iqs;
594f173c2b7SSean Bruno
595f173c2b7SSean Bruno /* Disable Input Queues. */
596f173c2b7SSean Bruno for (q_no = srn; q_no < ern; q_no++) {
597f173c2b7SSean Bruno loop = lio_ms_to_ticks(1000);
598f173c2b7SSean Bruno
599f173c2b7SSean Bruno /* start the Reset for a particular ring */
600f173c2b7SSean Bruno d64 = lio_read_csr64(oct,
601f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no));
602f173c2b7SSean Bruno d64 &= ~LIO_CN23XX_PKT_INPUT_CTL_RING_ENB;
603f173c2b7SSean Bruno d64 |= LIO_CN23XX_PKT_INPUT_CTL_RST;
604f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_IQ_PKT_CONTROL64(q_no),
605f173c2b7SSean Bruno d64);
606f173c2b7SSean Bruno
607f173c2b7SSean Bruno /*
608f173c2b7SSean Bruno * Wait until hardware indicates that the particular IQ
609f173c2b7SSean Bruno * is out of reset.
610f173c2b7SSean Bruno */
611f173c2b7SSean Bruno d64 = lio_read_csr64(oct, LIO_CN23XX_SLI_PKT_IOQ_RING_RST);
612f173c2b7SSean Bruno while (!(d64 & BIT_ULL(q_no)) && loop--) {
613f173c2b7SSean Bruno d64 = lio_read_csr64(oct,
614f173c2b7SSean Bruno LIO_CN23XX_SLI_PKT_IOQ_RING_RST);
615f173c2b7SSean Bruno lio_sleep_timeout(1);
616f173c2b7SSean Bruno loop--;
617f173c2b7SSean Bruno }
618f173c2b7SSean Bruno
619f173c2b7SSean Bruno /* Reset the doorbell register for this Input Queue. */
620f173c2b7SSean Bruno lio_write_csr32(oct, LIO_CN23XX_SLI_IQ_DOORBELL(q_no),
621f173c2b7SSean Bruno 0xFFFFFFFF);
622f173c2b7SSean Bruno while (((lio_read_csr64(oct,
623f173c2b7SSean Bruno LIO_CN23XX_SLI_IQ_DOORBELL(q_no))) !=
624f173c2b7SSean Bruno 0ULL) && loop--) {
625f173c2b7SSean Bruno lio_sleep_timeout(1);
626f173c2b7SSean Bruno }
627f173c2b7SSean Bruno }
628f173c2b7SSean Bruno
629f173c2b7SSean Bruno /* Disable Output Queues. */
630f173c2b7SSean Bruno for (q_no = srn; q_no < ern; q_no++) {
631f173c2b7SSean Bruno loop = lio_ms_to_ticks(1000);
632f173c2b7SSean Bruno
633f173c2b7SSean Bruno /*
634f173c2b7SSean Bruno * Wait until hardware indicates that the particular IQ
635f173c2b7SSean Bruno * is out of reset.It given that SLI_PKT_RING_RST is
636f173c2b7SSean Bruno * common for both IQs and OQs
637f173c2b7SSean Bruno */
638f173c2b7SSean Bruno d64 = lio_read_csr64(oct, LIO_CN23XX_SLI_PKT_IOQ_RING_RST);
639f173c2b7SSean Bruno while (!(d64 & BIT_ULL(q_no)) && loop--) {
640f173c2b7SSean Bruno d64 = lio_read_csr64(oct,
641f173c2b7SSean Bruno LIO_CN23XX_SLI_PKT_IOQ_RING_RST);
642f173c2b7SSean Bruno lio_sleep_timeout(1);
643f173c2b7SSean Bruno loop--;
644f173c2b7SSean Bruno }
645f173c2b7SSean Bruno
646f173c2b7SSean Bruno /* Reset the doorbell register for this Output Queue. */
647f173c2b7SSean Bruno lio_write_csr32(oct, LIO_CN23XX_SLI_OQ_PKTS_CREDIT(q_no),
648f173c2b7SSean Bruno 0xFFFFFFFF);
649f173c2b7SSean Bruno while ((lio_read_csr64(oct,
650f173c2b7SSean Bruno LIO_CN23XX_SLI_OQ_PKTS_CREDIT(q_no)) !=
651f173c2b7SSean Bruno 0ULL) && loop--) {
652f173c2b7SSean Bruno lio_sleep_timeout(1);
653f173c2b7SSean Bruno }
654f173c2b7SSean Bruno
655f173c2b7SSean Bruno /* clear the SLI_PKT(0..63)_CNTS[CNT] reg value */
656f173c2b7SSean Bruno d32 = lio_read_csr32(oct, LIO_CN23XX_SLI_OQ_PKTS_SENT(q_no));
657f173c2b7SSean Bruno lio_write_csr32(oct, LIO_CN23XX_SLI_OQ_PKTS_SENT(q_no), d32);
658f173c2b7SSean Bruno }
659f173c2b7SSean Bruno }
660f173c2b7SSean Bruno
661f173c2b7SSean Bruno static uint64_t
lio_cn23xx_pf_msix_interrupt_handler(void * dev)662f173c2b7SSean Bruno lio_cn23xx_pf_msix_interrupt_handler(void *dev)
663f173c2b7SSean Bruno {
664f173c2b7SSean Bruno struct lio_ioq_vector *ioq_vector = (struct lio_ioq_vector *)dev;
665f173c2b7SSean Bruno struct octeon_device *oct = ioq_vector->oct_dev;
666f173c2b7SSean Bruno struct lio_droq *droq = oct->droq[ioq_vector->droq_index];
667f173c2b7SSean Bruno uint64_t pkts_sent;
668f173c2b7SSean Bruno uint64_t ret = 0;
669f173c2b7SSean Bruno
670f173c2b7SSean Bruno if (droq == NULL) {
671f173c2b7SSean Bruno lio_dev_err(oct, "23XX bringup FIXME: oct pfnum:%d ioq_vector->ioq_num :%d droq is NULL\n",
672f173c2b7SSean Bruno oct->pf_num, ioq_vector->ioq_num);
673f173c2b7SSean Bruno return (0);
674f173c2b7SSean Bruno }
675f173c2b7SSean Bruno pkts_sent = lio_read_csr64(oct, droq->pkts_sent_reg);
676f173c2b7SSean Bruno
677f173c2b7SSean Bruno /*
678f173c2b7SSean Bruno * If our device has interrupted, then proceed. Also check
679f173c2b7SSean Bruno * for all f's if interrupt was triggered on an error
680f173c2b7SSean Bruno * and the PCI read fails.
681f173c2b7SSean Bruno */
682f173c2b7SSean Bruno if (!pkts_sent || (pkts_sent == 0xFFFFFFFFFFFFFFFFULL))
683f173c2b7SSean Bruno return (ret);
684f173c2b7SSean Bruno
685f173c2b7SSean Bruno /* Write count reg in sli_pkt_cnts to clear these int. */
686f173c2b7SSean Bruno if (pkts_sent & LIO_CN23XX_INTR_PO_INT)
687f173c2b7SSean Bruno ret |= LIO_MSIX_PO_INT;
688f173c2b7SSean Bruno
689f173c2b7SSean Bruno if (pkts_sent & LIO_CN23XX_INTR_PI_INT)
690f173c2b7SSean Bruno /* We will clear the count when we update the read_index. */
691f173c2b7SSean Bruno ret |= LIO_MSIX_PI_INT;
692f173c2b7SSean Bruno
693f173c2b7SSean Bruno /*
694f173c2b7SSean Bruno * Never need to handle msix mbox intr for pf. They arrive on the last
695f173c2b7SSean Bruno * msix
696f173c2b7SSean Bruno */
697f173c2b7SSean Bruno return (ret);
698f173c2b7SSean Bruno }
699f173c2b7SSean Bruno
700f173c2b7SSean Bruno static void
lio_cn23xx_pf_interrupt_handler(void * dev)701f173c2b7SSean Bruno lio_cn23xx_pf_interrupt_handler(void *dev)
702f173c2b7SSean Bruno {
703f173c2b7SSean Bruno struct octeon_device *oct = (struct octeon_device *)dev;
704f173c2b7SSean Bruno struct lio_cn23xx_pf *cn23xx = (struct lio_cn23xx_pf *)oct->chip;
705f173c2b7SSean Bruno uint64_t intr64;
706f173c2b7SSean Bruno
707f173c2b7SSean Bruno lio_dev_dbg(oct, "In %s octeon_dev @ %p\n", __func__, oct);
708f173c2b7SSean Bruno intr64 = lio_read_csr64(oct, cn23xx->intr_sum_reg64);
709f173c2b7SSean Bruno
710f173c2b7SSean Bruno oct->int_status = 0;
711f173c2b7SSean Bruno
712f173c2b7SSean Bruno if (intr64 & LIO_CN23XX_INTR_ERR)
713f173c2b7SSean Bruno lio_dev_err(oct, "Error Intr: 0x%016llx\n",
714f173c2b7SSean Bruno LIO_CAST64(intr64));
715f173c2b7SSean Bruno
716f173c2b7SSean Bruno if (oct->msix_on != LIO_FLAG_MSIX_ENABLED) {
717f173c2b7SSean Bruno if (intr64 & LIO_CN23XX_INTR_PKT_DATA)
718f173c2b7SSean Bruno oct->int_status |= LIO_DEV_INTR_PKT_DATA;
719f173c2b7SSean Bruno }
720f173c2b7SSean Bruno
721f173c2b7SSean Bruno if (intr64 & (LIO_CN23XX_INTR_DMA0_FORCE))
722f173c2b7SSean Bruno oct->int_status |= LIO_DEV_INTR_DMA0_FORCE;
723f173c2b7SSean Bruno
724f173c2b7SSean Bruno if (intr64 & (LIO_CN23XX_INTR_DMA1_FORCE))
725f173c2b7SSean Bruno oct->int_status |= LIO_DEV_INTR_DMA1_FORCE;
726f173c2b7SSean Bruno
727f173c2b7SSean Bruno /* Clear the current interrupts */
728f173c2b7SSean Bruno lio_write_csr64(oct, cn23xx->intr_sum_reg64, intr64);
729f173c2b7SSean Bruno }
730f173c2b7SSean Bruno
731f173c2b7SSean Bruno static void
lio_cn23xx_pf_bar1_idx_setup(struct octeon_device * oct,uint64_t core_addr,uint32_t idx,int valid)732f173c2b7SSean Bruno lio_cn23xx_pf_bar1_idx_setup(struct octeon_device *oct, uint64_t core_addr,
733f173c2b7SSean Bruno uint32_t idx, int valid)
734f173c2b7SSean Bruno {
735f173c2b7SSean Bruno volatile uint64_t bar1;
736f173c2b7SSean Bruno uint64_t reg_adr;
737f173c2b7SSean Bruno
738f173c2b7SSean Bruno if (!valid) {
739f173c2b7SSean Bruno reg_adr = lio_pci_readq(oct,
740f173c2b7SSean Bruno LIO_CN23XX_PEM_BAR1_INDEX_REG(oct->pcie_port,
741f173c2b7SSean Bruno idx));
742f173c2b7SSean Bruno bar1 = reg_adr;
743f173c2b7SSean Bruno lio_pci_writeq(oct, (bar1 & 0xFFFFFFFEULL),
744f173c2b7SSean Bruno LIO_CN23XX_PEM_BAR1_INDEX_REG(oct->pcie_port,
745f173c2b7SSean Bruno idx));
746f173c2b7SSean Bruno reg_adr = lio_pci_readq(oct,
747f173c2b7SSean Bruno LIO_CN23XX_PEM_BAR1_INDEX_REG(oct->pcie_port,
748f173c2b7SSean Bruno idx));
749f173c2b7SSean Bruno bar1 = reg_adr;
750f173c2b7SSean Bruno return;
751f173c2b7SSean Bruno }
752f173c2b7SSean Bruno /*
753f173c2b7SSean Bruno * The PEM(0..3)_BAR1_INDEX(0..15)[ADDR_IDX]<23:4> stores
754f173c2b7SSean Bruno * bits <41:22> of the Core Addr
755f173c2b7SSean Bruno */
756f173c2b7SSean Bruno lio_pci_writeq(oct, (((core_addr >> 22) << 4) | LIO_PCI_BAR1_MASK),
757f173c2b7SSean Bruno LIO_CN23XX_PEM_BAR1_INDEX_REG(oct->pcie_port, idx));
758f173c2b7SSean Bruno
759f173c2b7SSean Bruno bar1 = lio_pci_readq(oct, LIO_CN23XX_PEM_BAR1_INDEX_REG(oct->pcie_port,
760f173c2b7SSean Bruno idx));
761f173c2b7SSean Bruno }
762f173c2b7SSean Bruno
763f173c2b7SSean Bruno static void
lio_cn23xx_pf_bar1_idx_write(struct octeon_device * oct,uint32_t idx,uint32_t mask)764f173c2b7SSean Bruno lio_cn23xx_pf_bar1_idx_write(struct octeon_device *oct, uint32_t idx,
765f173c2b7SSean Bruno uint32_t mask)
766f173c2b7SSean Bruno {
767f173c2b7SSean Bruno
768f173c2b7SSean Bruno lio_pci_writeq(oct, mask,
769f173c2b7SSean Bruno LIO_CN23XX_PEM_BAR1_INDEX_REG(oct->pcie_port, idx));
770f173c2b7SSean Bruno }
771f173c2b7SSean Bruno
772f173c2b7SSean Bruno static uint32_t
lio_cn23xx_pf_bar1_idx_read(struct octeon_device * oct,uint32_t idx)773f173c2b7SSean Bruno lio_cn23xx_pf_bar1_idx_read(struct octeon_device *oct, uint32_t idx)
774f173c2b7SSean Bruno {
775f173c2b7SSean Bruno
776f173c2b7SSean Bruno return ((uint32_t)lio_pci_readq(oct,
777f173c2b7SSean Bruno LIO_CN23XX_PEM_BAR1_INDEX_REG(oct->pcie_port,
778f173c2b7SSean Bruno idx)));
779f173c2b7SSean Bruno }
780f173c2b7SSean Bruno
781f173c2b7SSean Bruno /* always call with lock held */
782f173c2b7SSean Bruno static uint32_t
lio_cn23xx_pf_update_read_index(struct lio_instr_queue * iq)783f173c2b7SSean Bruno lio_cn23xx_pf_update_read_index(struct lio_instr_queue *iq)
784f173c2b7SSean Bruno {
785f173c2b7SSean Bruno struct octeon_device *oct = iq->oct_dev;
786f173c2b7SSean Bruno uint32_t new_idx;
787f173c2b7SSean Bruno uint32_t last_done;
788f173c2b7SSean Bruno uint32_t pkt_in_done = lio_read_csr32(oct, iq->inst_cnt_reg);
789f173c2b7SSean Bruno
790f173c2b7SSean Bruno last_done = pkt_in_done - iq->pkt_in_done;
791f173c2b7SSean Bruno iq->pkt_in_done = pkt_in_done;
792f173c2b7SSean Bruno
793f173c2b7SSean Bruno /*
794f173c2b7SSean Bruno * Modulo of the new index with the IQ size will give us
795f173c2b7SSean Bruno * the new index. The iq->reset_instr_cnt is always zero for
796f173c2b7SSean Bruno * cn23xx, so no extra adjustments are needed.
797f173c2b7SSean Bruno */
798f173c2b7SSean Bruno new_idx = (iq->octeon_read_index +
799f173c2b7SSean Bruno ((uint32_t)(last_done & LIO_CN23XX_PKT_IN_DONE_CNT_MASK))) %
800f173c2b7SSean Bruno iq->max_count;
801f173c2b7SSean Bruno
802f173c2b7SSean Bruno return (new_idx);
803f173c2b7SSean Bruno }
804f173c2b7SSean Bruno
805f173c2b7SSean Bruno static void
lio_cn23xx_pf_enable_interrupt(struct octeon_device * oct,uint8_t intr_flag)806f173c2b7SSean Bruno lio_cn23xx_pf_enable_interrupt(struct octeon_device *oct, uint8_t intr_flag)
807f173c2b7SSean Bruno {
808f173c2b7SSean Bruno struct lio_cn23xx_pf *cn23xx = (struct lio_cn23xx_pf *)oct->chip;
809f173c2b7SSean Bruno uint64_t intr_val = 0;
810f173c2b7SSean Bruno
811f173c2b7SSean Bruno /* Divide the single write to multiple writes based on the flag. */
812f173c2b7SSean Bruno /* Enable Interrupt */
813f173c2b7SSean Bruno if (intr_flag == OCTEON_ALL_INTR) {
814f173c2b7SSean Bruno lio_write_csr64(oct, cn23xx->intr_enb_reg64,
815f173c2b7SSean Bruno cn23xx->intr_mask64);
816f173c2b7SSean Bruno } else if (intr_flag & OCTEON_OUTPUT_INTR) {
817f173c2b7SSean Bruno intr_val = lio_read_csr64(oct, cn23xx->intr_enb_reg64);
818f173c2b7SSean Bruno intr_val |= LIO_CN23XX_INTR_PKT_DATA;
819f173c2b7SSean Bruno lio_write_csr64(oct, cn23xx->intr_enb_reg64, intr_val);
820f173c2b7SSean Bruno }
821f173c2b7SSean Bruno }
822f173c2b7SSean Bruno
823f173c2b7SSean Bruno static void
lio_cn23xx_pf_disable_interrupt(struct octeon_device * oct,uint8_t intr_flag)824f173c2b7SSean Bruno lio_cn23xx_pf_disable_interrupt(struct octeon_device *oct, uint8_t intr_flag)
825f173c2b7SSean Bruno {
826f173c2b7SSean Bruno struct lio_cn23xx_pf *cn23xx = (struct lio_cn23xx_pf *)oct->chip;
827f173c2b7SSean Bruno uint64_t intr_val = 0;
828f173c2b7SSean Bruno
829f173c2b7SSean Bruno /* Disable Interrupts */
830f173c2b7SSean Bruno if (intr_flag == OCTEON_ALL_INTR) {
831f173c2b7SSean Bruno lio_write_csr64(oct, cn23xx->intr_enb_reg64, 0);
832f173c2b7SSean Bruno } else if (intr_flag & OCTEON_OUTPUT_INTR) {
833f173c2b7SSean Bruno intr_val = lio_read_csr64(oct, cn23xx->intr_enb_reg64);
834f173c2b7SSean Bruno intr_val &= ~LIO_CN23XX_INTR_PKT_DATA;
835f173c2b7SSean Bruno lio_write_csr64(oct, cn23xx->intr_enb_reg64, intr_val);
836f173c2b7SSean Bruno }
837f173c2b7SSean Bruno }
838f173c2b7SSean Bruno
839f173c2b7SSean Bruno static void
lio_cn23xx_pf_get_pcie_qlmport(struct octeon_device * oct)840f173c2b7SSean Bruno lio_cn23xx_pf_get_pcie_qlmport(struct octeon_device *oct)
841f173c2b7SSean Bruno {
842f173c2b7SSean Bruno oct->pcie_port = (lio_read_csr32(oct,
843f173c2b7SSean Bruno LIO_CN23XX_SLI_MAC_NUMBER)) & 0xff;
844f173c2b7SSean Bruno
845f173c2b7SSean Bruno lio_dev_dbg(oct, "CN23xx uses PCIE Port %d\n",
846f173c2b7SSean Bruno oct->pcie_port);
847f173c2b7SSean Bruno }
848f173c2b7SSean Bruno
849f173c2b7SSean Bruno static void
lio_cn23xx_pf_get_pf_num(struct octeon_device * oct)850f173c2b7SSean Bruno lio_cn23xx_pf_get_pf_num(struct octeon_device *oct)
851f173c2b7SSean Bruno {
852f173c2b7SSean Bruno uint32_t fdl_bit;
853f173c2b7SSean Bruno
854f173c2b7SSean Bruno /* Read Function Dependency Link reg to get the function number */
855f173c2b7SSean Bruno fdl_bit = lio_read_pci_cfg(oct, LIO_CN23XX_PCIE_SRIOV_FDL);
856f173c2b7SSean Bruno oct->pf_num = ((fdl_bit >> LIO_CN23XX_PCIE_SRIOV_FDL_BIT_POS) &
857f173c2b7SSean Bruno LIO_CN23XX_PCIE_SRIOV_FDL_MASK);
858f173c2b7SSean Bruno }
859f173c2b7SSean Bruno
860f173c2b7SSean Bruno static void
lio_cn23xx_pf_setup_reg_address(struct octeon_device * oct)861f173c2b7SSean Bruno lio_cn23xx_pf_setup_reg_address(struct octeon_device *oct)
862f173c2b7SSean Bruno {
863f173c2b7SSean Bruno struct lio_cn23xx_pf *cn23xx = (struct lio_cn23xx_pf *)oct->chip;
864f173c2b7SSean Bruno
865f173c2b7SSean Bruno oct->reg_list.pci_win_wr_addr = LIO_CN23XX_SLI_WIN_WR_ADDR64;
866f173c2b7SSean Bruno
867f173c2b7SSean Bruno oct->reg_list.pci_win_rd_addr_hi = LIO_CN23XX_SLI_WIN_RD_ADDR_HI;
868f173c2b7SSean Bruno oct->reg_list.pci_win_rd_addr_lo = LIO_CN23XX_SLI_WIN_RD_ADDR64;
869f173c2b7SSean Bruno oct->reg_list.pci_win_rd_addr = LIO_CN23XX_SLI_WIN_RD_ADDR64;
870f173c2b7SSean Bruno
871f173c2b7SSean Bruno oct->reg_list.pci_win_wr_data_hi = LIO_CN23XX_SLI_WIN_WR_DATA_HI;
872f173c2b7SSean Bruno oct->reg_list.pci_win_wr_data_lo = LIO_CN23XX_SLI_WIN_WR_DATA_LO;
873f173c2b7SSean Bruno oct->reg_list.pci_win_wr_data = LIO_CN23XX_SLI_WIN_WR_DATA64;
874f173c2b7SSean Bruno
875f173c2b7SSean Bruno oct->reg_list.pci_win_rd_data = LIO_CN23XX_SLI_WIN_RD_DATA64;
876f173c2b7SSean Bruno
877f173c2b7SSean Bruno lio_cn23xx_pf_get_pcie_qlmport(oct);
878f173c2b7SSean Bruno
879f173c2b7SSean Bruno cn23xx->intr_mask64 = LIO_CN23XX_INTR_MASK;
880f173c2b7SSean Bruno if (!oct->msix_on)
881f173c2b7SSean Bruno cn23xx->intr_mask64 |= LIO_CN23XX_INTR_PKT_TIME;
882f173c2b7SSean Bruno
883f173c2b7SSean Bruno cn23xx->intr_sum_reg64 =
884f173c2b7SSean Bruno LIO_CN23XX_SLI_MAC_PF_INT_SUM64(oct->pcie_port, oct->pf_num);
885f173c2b7SSean Bruno cn23xx->intr_enb_reg64 =
886f173c2b7SSean Bruno LIO_CN23XX_SLI_MAC_PF_INT_ENB64(oct->pcie_port, oct->pf_num);
887f173c2b7SSean Bruno }
888f173c2b7SSean Bruno
889f173c2b7SSean Bruno static int
lio_cn23xx_pf_sriov_config(struct octeon_device * oct)890f173c2b7SSean Bruno lio_cn23xx_pf_sriov_config(struct octeon_device *oct)
891f173c2b7SSean Bruno {
892f173c2b7SSean Bruno struct lio_cn23xx_pf *cn23xx = (struct lio_cn23xx_pf *)oct->chip;
893f173c2b7SSean Bruno uint32_t num_pf_rings, total_rings, max_rings;
894f173c2b7SSean Bruno cn23xx->conf = (struct lio_config *)lio_get_config_info(oct, LIO_23XX);
895f173c2b7SSean Bruno
896f173c2b7SSean Bruno max_rings = LIO_CN23XX_PF_MAX_RINGS;
897f173c2b7SSean Bruno
898f173c2b7SSean Bruno if (oct->sriov_info.num_pf_rings) {
899f173c2b7SSean Bruno num_pf_rings = oct->sriov_info.num_pf_rings;
900f173c2b7SSean Bruno if (num_pf_rings > max_rings) {
901f173c2b7SSean Bruno num_pf_rings = min(mp_ncpus, max_rings);
902f173c2b7SSean Bruno lio_dev_warn(oct, "num_queues_per_pf requested %u is more than available rings (%u). Reducing to %u\n",
903f173c2b7SSean Bruno oct->sriov_info.num_pf_rings,
904f173c2b7SSean Bruno max_rings, num_pf_rings);
905f173c2b7SSean Bruno }
906f173c2b7SSean Bruno } else {
907f173c2b7SSean Bruno #ifdef RSS
908f173c2b7SSean Bruno num_pf_rings = min(rss_getnumbuckets(), mp_ncpus);
909f173c2b7SSean Bruno #else
910f173c2b7SSean Bruno num_pf_rings = min(mp_ncpus, max_rings);
911f173c2b7SSean Bruno #endif
912f173c2b7SSean Bruno
913f173c2b7SSean Bruno }
914f173c2b7SSean Bruno
915f173c2b7SSean Bruno total_rings = num_pf_rings;
916f173c2b7SSean Bruno oct->sriov_info.trs = total_rings;
917f173c2b7SSean Bruno oct->sriov_info.pf_srn = total_rings - num_pf_rings;
918f173c2b7SSean Bruno oct->sriov_info.num_pf_rings = num_pf_rings;
919f173c2b7SSean Bruno
920f173c2b7SSean Bruno lio_dev_dbg(oct, "trs:%d pf_srn:%d num_pf_rings:%d\n",
921f173c2b7SSean Bruno oct->sriov_info.trs, oct->sriov_info.pf_srn,
922f173c2b7SSean Bruno oct->sriov_info.num_pf_rings);
923f173c2b7SSean Bruno
924f173c2b7SSean Bruno return (0);
925f173c2b7SSean Bruno }
926f173c2b7SSean Bruno
927f173c2b7SSean Bruno int
lio_cn23xx_pf_setup_device(struct octeon_device * oct)928f173c2b7SSean Bruno lio_cn23xx_pf_setup_device(struct octeon_device *oct)
929f173c2b7SSean Bruno {
930f173c2b7SSean Bruno uint64_t BAR0, BAR1;
931f173c2b7SSean Bruno uint32_t data32;
932f173c2b7SSean Bruno
933f173c2b7SSean Bruno data32 = lio_read_pci_cfg(oct, 0x10);
934f173c2b7SSean Bruno BAR0 = (uint64_t)(data32 & ~0xf);
935f173c2b7SSean Bruno data32 = lio_read_pci_cfg(oct, 0x14);
936f173c2b7SSean Bruno BAR0 |= ((uint64_t)data32 << 32);
937f173c2b7SSean Bruno data32 = lio_read_pci_cfg(oct, 0x18);
938f173c2b7SSean Bruno BAR1 = (uint64_t)(data32 & ~0xf);
939f173c2b7SSean Bruno data32 = lio_read_pci_cfg(oct, 0x1c);
940f173c2b7SSean Bruno BAR1 |= ((uint64_t)data32 << 32);
941f173c2b7SSean Bruno
942f173c2b7SSean Bruno if (!BAR0 || !BAR1) {
943f173c2b7SSean Bruno if (!BAR0)
944f173c2b7SSean Bruno lio_dev_err(oct, "Device BAR0 unassigned\n");
945f173c2b7SSean Bruno
946f173c2b7SSean Bruno if (!BAR1)
947f173c2b7SSean Bruno lio_dev_err(oct, "Device BAR1 unassigned\n");
948f173c2b7SSean Bruno
949f173c2b7SSean Bruno return (1);
950f173c2b7SSean Bruno }
951f173c2b7SSean Bruno
952f173c2b7SSean Bruno if (lio_map_pci_barx(oct, 0))
953f173c2b7SSean Bruno return (1);
954f173c2b7SSean Bruno
955f173c2b7SSean Bruno if (lio_map_pci_barx(oct, 1)) {
956f173c2b7SSean Bruno lio_dev_err(oct, "%s CN23XX BAR1 map failed\n", __func__);
957f173c2b7SSean Bruno lio_unmap_pci_barx(oct, 0);
958f173c2b7SSean Bruno return (1);
959f173c2b7SSean Bruno }
960f173c2b7SSean Bruno
961f173c2b7SSean Bruno lio_cn23xx_pf_get_pf_num(oct);
962f173c2b7SSean Bruno
963f173c2b7SSean Bruno if (lio_cn23xx_pf_sriov_config(oct)) {
964f173c2b7SSean Bruno lio_unmap_pci_barx(oct, 0);
965f173c2b7SSean Bruno lio_unmap_pci_barx(oct, 1);
966f173c2b7SSean Bruno return (1);
967f173c2b7SSean Bruno }
968f173c2b7SSean Bruno lio_write_csr64(oct, LIO_CN23XX_SLI_MAC_CREDIT_CNT,
969f173c2b7SSean Bruno 0x3F802080802080ULL);
970f173c2b7SSean Bruno
971f173c2b7SSean Bruno oct->fn_list.setup_iq_regs = lio_cn23xx_pf_setup_iq_regs;
972f173c2b7SSean Bruno oct->fn_list.setup_oq_regs = lio_cn23xx_pf_setup_oq_regs;
973f173c2b7SSean Bruno oct->fn_list.process_interrupt_regs = lio_cn23xx_pf_interrupt_handler;
974f173c2b7SSean Bruno oct->fn_list.msix_interrupt_handler =
975f173c2b7SSean Bruno lio_cn23xx_pf_msix_interrupt_handler;
976f173c2b7SSean Bruno
977f173c2b7SSean Bruno oct->fn_list.soft_reset = lio_cn23xx_pf_soft_reset;
978f173c2b7SSean Bruno oct->fn_list.setup_device_regs = lio_cn23xx_pf_setup_device_regs;
979f173c2b7SSean Bruno oct->fn_list.update_iq_read_idx = lio_cn23xx_pf_update_read_index;
980f173c2b7SSean Bruno
981f173c2b7SSean Bruno oct->fn_list.bar1_idx_setup = lio_cn23xx_pf_bar1_idx_setup;
982f173c2b7SSean Bruno oct->fn_list.bar1_idx_write = lio_cn23xx_pf_bar1_idx_write;
983f173c2b7SSean Bruno oct->fn_list.bar1_idx_read = lio_cn23xx_pf_bar1_idx_read;
984f173c2b7SSean Bruno
985f173c2b7SSean Bruno oct->fn_list.enable_interrupt = lio_cn23xx_pf_enable_interrupt;
986f173c2b7SSean Bruno oct->fn_list.disable_interrupt = lio_cn23xx_pf_disable_interrupt;
987f173c2b7SSean Bruno
988f173c2b7SSean Bruno oct->fn_list.enable_io_queues = lio_cn23xx_pf_enable_io_queues;
989f173c2b7SSean Bruno oct->fn_list.disable_io_queues = lio_cn23xx_pf_disable_io_queues;
990f173c2b7SSean Bruno
991f173c2b7SSean Bruno lio_cn23xx_pf_setup_reg_address(oct);
992f173c2b7SSean Bruno
993f173c2b7SSean Bruno oct->coproc_clock_rate = 1000000ULL *
994f173c2b7SSean Bruno lio_cn23xx_pf_coprocessor_clock(oct);
995f173c2b7SSean Bruno
996f173c2b7SSean Bruno return (0);
997f173c2b7SSean Bruno }
998f173c2b7SSean Bruno
999f173c2b7SSean Bruno int
lio_cn23xx_pf_fw_loaded(struct octeon_device * oct)1000f173c2b7SSean Bruno lio_cn23xx_pf_fw_loaded(struct octeon_device *oct)
1001f173c2b7SSean Bruno {
1002f173c2b7SSean Bruno uint64_t val;
1003f173c2b7SSean Bruno
1004f173c2b7SSean Bruno val = lio_read_csr64(oct, LIO_CN23XX_SLI_SCRATCH2);
1005f173c2b7SSean Bruno return ((val >> SCR2_BIT_FW_LOADED) & 1ULL);
1006f173c2b7SSean Bruno }
1007f173c2b7SSean Bruno
1008