xref: /freebsd/sys/dev/jme/if_jme.c (revision 73a1170a8c41cb848f17cc0a8839e9dcee3d126e)
1a5ebadc6SPyun YongHyeon /*-
2a5ebadc6SPyun YongHyeon  * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org>
3a5ebadc6SPyun YongHyeon  * All rights reserved.
4a5ebadc6SPyun YongHyeon  *
5a5ebadc6SPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
6a5ebadc6SPyun YongHyeon  * modification, are permitted provided that the following conditions
7a5ebadc6SPyun YongHyeon  * are met:
8a5ebadc6SPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
9a5ebadc6SPyun YongHyeon  *    notice unmodified, this list of conditions, and the following
10a5ebadc6SPyun YongHyeon  *    disclaimer.
11a5ebadc6SPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
12a5ebadc6SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
13a5ebadc6SPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
14a5ebadc6SPyun YongHyeon  *
15a5ebadc6SPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16a5ebadc6SPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17a5ebadc6SPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18a5ebadc6SPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19a5ebadc6SPyun YongHyeon  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20a5ebadc6SPyun YongHyeon  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21a5ebadc6SPyun YongHyeon  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22a5ebadc6SPyun YongHyeon  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23a5ebadc6SPyun YongHyeon  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24a5ebadc6SPyun YongHyeon  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25a5ebadc6SPyun YongHyeon  * SUCH DAMAGE.
26a5ebadc6SPyun YongHyeon  */
27a5ebadc6SPyun YongHyeon 
28a5ebadc6SPyun YongHyeon #include <sys/cdefs.h>
29a5ebadc6SPyun YongHyeon __FBSDID("$FreeBSD$");
30a5ebadc6SPyun YongHyeon 
31a5ebadc6SPyun YongHyeon #include <sys/param.h>
32a5ebadc6SPyun YongHyeon #include <sys/systm.h>
33a5ebadc6SPyun YongHyeon #include <sys/bus.h>
34a5ebadc6SPyun YongHyeon #include <sys/endian.h>
35a5ebadc6SPyun YongHyeon #include <sys/kernel.h>
36a5ebadc6SPyun YongHyeon #include <sys/malloc.h>
37a5ebadc6SPyun YongHyeon #include <sys/mbuf.h>
38a5ebadc6SPyun YongHyeon #include <sys/rman.h>
39a5ebadc6SPyun YongHyeon #include <sys/module.h>
40a5ebadc6SPyun YongHyeon #include <sys/proc.h>
41a5ebadc6SPyun YongHyeon #include <sys/queue.h>
42a5ebadc6SPyun YongHyeon #include <sys/socket.h>
43a5ebadc6SPyun YongHyeon #include <sys/sockio.h>
44a5ebadc6SPyun YongHyeon #include <sys/sysctl.h>
45a5ebadc6SPyun YongHyeon #include <sys/taskqueue.h>
46a5ebadc6SPyun YongHyeon 
47a5ebadc6SPyun YongHyeon #include <net/bpf.h>
48a5ebadc6SPyun YongHyeon #include <net/if.h>
4976039bc8SGleb Smirnoff #include <net/if_var.h>
50a5ebadc6SPyun YongHyeon #include <net/if_arp.h>
51a5ebadc6SPyun YongHyeon #include <net/ethernet.h>
52a5ebadc6SPyun YongHyeon #include <net/if_dl.h>
53a5ebadc6SPyun YongHyeon #include <net/if_media.h>
54a5ebadc6SPyun YongHyeon #include <net/if_types.h>
55a5ebadc6SPyun YongHyeon #include <net/if_vlan_var.h>
56a5ebadc6SPyun YongHyeon 
57a5ebadc6SPyun YongHyeon #include <netinet/in.h>
58a5ebadc6SPyun YongHyeon #include <netinet/in_systm.h>
59a5ebadc6SPyun YongHyeon #include <netinet/ip.h>
60a5ebadc6SPyun YongHyeon #include <netinet/tcp.h>
61a5ebadc6SPyun YongHyeon 
62a5ebadc6SPyun YongHyeon #include <dev/mii/mii.h>
63a5ebadc6SPyun YongHyeon #include <dev/mii/miivar.h>
64a5ebadc6SPyun YongHyeon 
65a5ebadc6SPyun YongHyeon #include <dev/pci/pcireg.h>
66a5ebadc6SPyun YongHyeon #include <dev/pci/pcivar.h>
67a5ebadc6SPyun YongHyeon 
68a5ebadc6SPyun YongHyeon #include <machine/bus.h>
69a5ebadc6SPyun YongHyeon #include <machine/in_cksum.h>
70a5ebadc6SPyun YongHyeon 
71a5ebadc6SPyun YongHyeon #include <dev/jme/if_jmereg.h>
72a5ebadc6SPyun YongHyeon #include <dev/jme/if_jmevar.h>
73a5ebadc6SPyun YongHyeon 
74a5ebadc6SPyun YongHyeon /* "device miibus" required.  See GENERIC if you get errors here. */
75a5ebadc6SPyun YongHyeon #include "miibus_if.h"
76a5ebadc6SPyun YongHyeon 
77a5ebadc6SPyun YongHyeon /* Define the following to disable printing Rx errors. */
78a5ebadc6SPyun YongHyeon #undef	JME_SHOW_ERRORS
79a5ebadc6SPyun YongHyeon 
80a5ebadc6SPyun YongHyeon #define	JME_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
81a5ebadc6SPyun YongHyeon 
82a5ebadc6SPyun YongHyeon MODULE_DEPEND(jme, pci, 1, 1, 1);
83a5ebadc6SPyun YongHyeon MODULE_DEPEND(jme, ether, 1, 1, 1);
84a5ebadc6SPyun YongHyeon MODULE_DEPEND(jme, miibus, 1, 1, 1);
85a5ebadc6SPyun YongHyeon 
86a5ebadc6SPyun YongHyeon /* Tunables. */
87a5ebadc6SPyun YongHyeon static int msi_disable = 0;
88a5ebadc6SPyun YongHyeon static int msix_disable = 0;
89a5ebadc6SPyun YongHyeon TUNABLE_INT("hw.jme.msi_disable", &msi_disable);
90a5ebadc6SPyun YongHyeon TUNABLE_INT("hw.jme.msix_disable", &msix_disable);
91a5ebadc6SPyun YongHyeon 
92a5ebadc6SPyun YongHyeon /*
93a5ebadc6SPyun YongHyeon  * Devices supported by this driver.
94a5ebadc6SPyun YongHyeon  */
95a5ebadc6SPyun YongHyeon static struct jme_dev {
96a5ebadc6SPyun YongHyeon 	uint16_t	jme_vendorid;
97a5ebadc6SPyun YongHyeon 	uint16_t	jme_deviceid;
98a5ebadc6SPyun YongHyeon 	const char	*jme_name;
99a5ebadc6SPyun YongHyeon } jme_devs[] = {
100a5ebadc6SPyun YongHyeon 	{ VENDORID_JMICRON, DEVICEID_JMC250,
1014f1ff93aSPyun YongHyeon 	    "JMicron Inc, JMC25x Gigabit Ethernet" },
102a5ebadc6SPyun YongHyeon 	{ VENDORID_JMICRON, DEVICEID_JMC260,
1034f1ff93aSPyun YongHyeon 	    "JMicron Inc, JMC26x Fast Ethernet" },
104a5ebadc6SPyun YongHyeon };
105a5ebadc6SPyun YongHyeon 
106a5ebadc6SPyun YongHyeon static int jme_miibus_readreg(device_t, int, int);
107a5ebadc6SPyun YongHyeon static int jme_miibus_writereg(device_t, int, int, int);
108a5ebadc6SPyun YongHyeon static void jme_miibus_statchg(device_t);
109a5ebadc6SPyun YongHyeon static void jme_mediastatus(struct ifnet *, struct ifmediareq *);
110a5ebadc6SPyun YongHyeon static int jme_mediachange(struct ifnet *);
111a5ebadc6SPyun YongHyeon static int jme_probe(device_t);
112a5ebadc6SPyun YongHyeon static int jme_eeprom_read_byte(struct jme_softc *, uint8_t, uint8_t *);
113a5ebadc6SPyun YongHyeon static int jme_eeprom_macaddr(struct jme_softc *);
1144f1ff93aSPyun YongHyeon static int jme_efuse_macaddr(struct jme_softc *);
115a5ebadc6SPyun YongHyeon static void jme_reg_macaddr(struct jme_softc *);
1164f1ff93aSPyun YongHyeon static void jme_set_macaddr(struct jme_softc *, uint8_t *);
117a5ebadc6SPyun YongHyeon static void jme_map_intr_vector(struct jme_softc *);
118a5ebadc6SPyun YongHyeon static int jme_attach(device_t);
119a5ebadc6SPyun YongHyeon static int jme_detach(device_t);
120a5ebadc6SPyun YongHyeon static void jme_sysctl_node(struct jme_softc *);
121a5ebadc6SPyun YongHyeon static void jme_dmamap_cb(void *, bus_dma_segment_t *, int, int);
122a5ebadc6SPyun YongHyeon static int jme_dma_alloc(struct jme_softc *);
123a5ebadc6SPyun YongHyeon static void jme_dma_free(struct jme_softc *);
124a5ebadc6SPyun YongHyeon static int jme_shutdown(device_t);
125a5ebadc6SPyun YongHyeon static void jme_setlinkspeed(struct jme_softc *);
126a5ebadc6SPyun YongHyeon static void jme_setwol(struct jme_softc *);
127a5ebadc6SPyun YongHyeon static int jme_suspend(device_t);
128a5ebadc6SPyun YongHyeon static int jme_resume(device_t);
129a5ebadc6SPyun YongHyeon static int jme_encap(struct jme_softc *, struct mbuf **);
130a5ebadc6SPyun YongHyeon static void jme_start(struct ifnet *);
131932b56d2SJohn Baldwin static void jme_start_locked(struct ifnet *);
132a5ebadc6SPyun YongHyeon static void jme_watchdog(struct jme_softc *);
133a5ebadc6SPyun YongHyeon static int jme_ioctl(struct ifnet *, u_long, caddr_t);
134a5ebadc6SPyun YongHyeon static void jme_mac_config(struct jme_softc *);
135a5ebadc6SPyun YongHyeon static void jme_link_task(void *, int);
136a5ebadc6SPyun YongHyeon static int jme_intr(void *);
137a5ebadc6SPyun YongHyeon static void jme_int_task(void *, int);
138a5ebadc6SPyun YongHyeon static void jme_txeof(struct jme_softc *);
139a5ebadc6SPyun YongHyeon static __inline void jme_discard_rxbuf(struct jme_softc *, int);
140a5ebadc6SPyun YongHyeon static void jme_rxeof(struct jme_softc *);
141a5ebadc6SPyun YongHyeon static int jme_rxintr(struct jme_softc *, int);
142a5ebadc6SPyun YongHyeon static void jme_tick(void *);
143a5ebadc6SPyun YongHyeon static void jme_reset(struct jme_softc *);
144a5ebadc6SPyun YongHyeon static void jme_init(void *);
145a5ebadc6SPyun YongHyeon static void jme_init_locked(struct jme_softc *);
146a5ebadc6SPyun YongHyeon static void jme_stop(struct jme_softc *);
147a5ebadc6SPyun YongHyeon static void jme_stop_tx(struct jme_softc *);
148a5ebadc6SPyun YongHyeon static void jme_stop_rx(struct jme_softc *);
149a5ebadc6SPyun YongHyeon static int jme_init_rx_ring(struct jme_softc *);
150a5ebadc6SPyun YongHyeon static void jme_init_tx_ring(struct jme_softc *);
151a5ebadc6SPyun YongHyeon static void jme_init_ssb(struct jme_softc *);
152a5ebadc6SPyun YongHyeon static int jme_newbuf(struct jme_softc *, struct jme_rxdesc *);
153a5ebadc6SPyun YongHyeon static void jme_set_vlan(struct jme_softc *);
154a5ebadc6SPyun YongHyeon static void jme_set_filter(struct jme_softc *);
155450ab472SPyun YongHyeon static void jme_stats_clear(struct jme_softc *);
156450ab472SPyun YongHyeon static void jme_stats_save(struct jme_softc *);
157450ab472SPyun YongHyeon static void jme_stats_update(struct jme_softc *);
1584f1ff93aSPyun YongHyeon static void jme_phy_down(struct jme_softc *);
1594f1ff93aSPyun YongHyeon static void jme_phy_up(struct jme_softc *);
160a5ebadc6SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
161a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_tx_coal_to(SYSCTL_HANDLER_ARGS);
162a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_tx_coal_pkt(SYSCTL_HANDLER_ARGS);
163a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_rx_coal_to(SYSCTL_HANDLER_ARGS);
164a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_rx_coal_pkt(SYSCTL_HANDLER_ARGS);
165a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_proc_limit(SYSCTL_HANDLER_ARGS);
166a5ebadc6SPyun YongHyeon 
167a5ebadc6SPyun YongHyeon 
168a5ebadc6SPyun YongHyeon static device_method_t jme_methods[] = {
169a5ebadc6SPyun YongHyeon 	/* Device interface. */
170a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_probe,		jme_probe),
171a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_attach,	jme_attach),
172a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_detach,	jme_detach),
173a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_shutdown,	jme_shutdown),
174a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_suspend,	jme_suspend),
175a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_resume,	jme_resume),
176a5ebadc6SPyun YongHyeon 
177a5ebadc6SPyun YongHyeon 	/* MII interface. */
178a5ebadc6SPyun YongHyeon 	DEVMETHOD(miibus_readreg,	jme_miibus_readreg),
179a5ebadc6SPyun YongHyeon 	DEVMETHOD(miibus_writereg,	jme_miibus_writereg),
180a5ebadc6SPyun YongHyeon 	DEVMETHOD(miibus_statchg,	jme_miibus_statchg),
181a5ebadc6SPyun YongHyeon 
182a5ebadc6SPyun YongHyeon 	{ NULL, NULL }
183a5ebadc6SPyun YongHyeon };
184a5ebadc6SPyun YongHyeon 
185a5ebadc6SPyun YongHyeon static driver_t jme_driver = {
186a5ebadc6SPyun YongHyeon 	"jme",
187a5ebadc6SPyun YongHyeon 	jme_methods,
188a5ebadc6SPyun YongHyeon 	sizeof(struct jme_softc)
189a5ebadc6SPyun YongHyeon };
190a5ebadc6SPyun YongHyeon 
191a5ebadc6SPyun YongHyeon static devclass_t jme_devclass;
192a5ebadc6SPyun YongHyeon 
193a5ebadc6SPyun YongHyeon DRIVER_MODULE(jme, pci, jme_driver, jme_devclass, 0, 0);
194a5ebadc6SPyun YongHyeon DRIVER_MODULE(miibus, jme, miibus_driver, miibus_devclass, 0, 0);
195a5ebadc6SPyun YongHyeon 
196a5ebadc6SPyun YongHyeon static struct resource_spec jme_res_spec_mem[] = {
197a5ebadc6SPyun YongHyeon 	{ SYS_RES_MEMORY,	PCIR_BAR(0),	RF_ACTIVE },
198a5ebadc6SPyun YongHyeon 	{ -1,			0,		0 }
199a5ebadc6SPyun YongHyeon };
200a5ebadc6SPyun YongHyeon 
201a5ebadc6SPyun YongHyeon static struct resource_spec jme_irq_spec_legacy[] = {
202a5ebadc6SPyun YongHyeon 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
203a5ebadc6SPyun YongHyeon 	{ -1,			0,		0 }
204a5ebadc6SPyun YongHyeon };
205a5ebadc6SPyun YongHyeon 
206a5ebadc6SPyun YongHyeon static struct resource_spec jme_irq_spec_msi[] = {
207a5ebadc6SPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
208a5ebadc6SPyun YongHyeon 	{ -1,			0,		0 }
209a5ebadc6SPyun YongHyeon };
210a5ebadc6SPyun YongHyeon 
211a5ebadc6SPyun YongHyeon /*
212a5ebadc6SPyun YongHyeon  *	Read a PHY register on the MII of the JMC250.
213a5ebadc6SPyun YongHyeon  */
214a5ebadc6SPyun YongHyeon static int
215a5ebadc6SPyun YongHyeon jme_miibus_readreg(device_t dev, int phy, int reg)
216a5ebadc6SPyun YongHyeon {
217a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
218a5ebadc6SPyun YongHyeon 	uint32_t val;
219a5ebadc6SPyun YongHyeon 	int i;
220a5ebadc6SPyun YongHyeon 
221a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
222a5ebadc6SPyun YongHyeon 
223a5ebadc6SPyun YongHyeon 	/* For FPGA version, PHY address 0 should be ignored. */
2248e5d93dbSMarius Strobl 	if ((sc->jme_flags & JME_FLAG_FPGA) != 0 && phy == 0)
225a5ebadc6SPyun YongHyeon 		return (0);
226a5ebadc6SPyun YongHyeon 
227a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SMI, SMI_OP_READ | SMI_OP_EXECUTE |
228a5ebadc6SPyun YongHyeon 	    SMI_PHY_ADDR(phy) | SMI_REG_ADDR(reg));
229a5ebadc6SPyun YongHyeon 	for (i = JME_PHY_TIMEOUT; i > 0; i--) {
230a5ebadc6SPyun YongHyeon 		DELAY(1);
231a5ebadc6SPyun YongHyeon 		if (((val = CSR_READ_4(sc, JME_SMI)) & SMI_OP_EXECUTE) == 0)
232a5ebadc6SPyun YongHyeon 			break;
233a5ebadc6SPyun YongHyeon 	}
234a5ebadc6SPyun YongHyeon 
235a5ebadc6SPyun YongHyeon 	if (i == 0) {
236a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "phy read timeout : %d\n", reg);
237a5ebadc6SPyun YongHyeon 		return (0);
238a5ebadc6SPyun YongHyeon 	}
239a5ebadc6SPyun YongHyeon 
240a5ebadc6SPyun YongHyeon 	return ((val & SMI_DATA_MASK) >> SMI_DATA_SHIFT);
241a5ebadc6SPyun YongHyeon }
242a5ebadc6SPyun YongHyeon 
243a5ebadc6SPyun YongHyeon /*
244a5ebadc6SPyun YongHyeon  *	Write a PHY register on the MII of the JMC250.
245a5ebadc6SPyun YongHyeon  */
246a5ebadc6SPyun YongHyeon static int
247a5ebadc6SPyun YongHyeon jme_miibus_writereg(device_t dev, int phy, int reg, int val)
248a5ebadc6SPyun YongHyeon {
249a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
250a5ebadc6SPyun YongHyeon 	int i;
251a5ebadc6SPyun YongHyeon 
252a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
253a5ebadc6SPyun YongHyeon 
254a5ebadc6SPyun YongHyeon 	/* For FPGA version, PHY address 0 should be ignored. */
2558e5d93dbSMarius Strobl 	if ((sc->jme_flags & JME_FLAG_FPGA) != 0 && phy == 0)
256a5ebadc6SPyun YongHyeon 		return (0);
257a5ebadc6SPyun YongHyeon 
258a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SMI, SMI_OP_WRITE | SMI_OP_EXECUTE |
259a5ebadc6SPyun YongHyeon 	    ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
260a5ebadc6SPyun YongHyeon 	    SMI_PHY_ADDR(phy) | SMI_REG_ADDR(reg));
261a5ebadc6SPyun YongHyeon 	for (i = JME_PHY_TIMEOUT; i > 0; i--) {
262a5ebadc6SPyun YongHyeon 		DELAY(1);
263a5ebadc6SPyun YongHyeon 		if (((val = CSR_READ_4(sc, JME_SMI)) & SMI_OP_EXECUTE) == 0)
264a5ebadc6SPyun YongHyeon 			break;
265a5ebadc6SPyun YongHyeon 	}
266a5ebadc6SPyun YongHyeon 
267a5ebadc6SPyun YongHyeon 	if (i == 0)
268a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "phy write timeout : %d\n", reg);
269a5ebadc6SPyun YongHyeon 
270a5ebadc6SPyun YongHyeon 	return (0);
271a5ebadc6SPyun YongHyeon }
272a5ebadc6SPyun YongHyeon 
273a5ebadc6SPyun YongHyeon /*
274a5ebadc6SPyun YongHyeon  *	Callback from MII layer when media changes.
275a5ebadc6SPyun YongHyeon  */
276a5ebadc6SPyun YongHyeon static void
277a5ebadc6SPyun YongHyeon jme_miibus_statchg(device_t dev)
278a5ebadc6SPyun YongHyeon {
279a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
280a5ebadc6SPyun YongHyeon 
281a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
282a5ebadc6SPyun YongHyeon 	taskqueue_enqueue(taskqueue_swi, &sc->jme_link_task);
283a5ebadc6SPyun YongHyeon }
284a5ebadc6SPyun YongHyeon 
285a5ebadc6SPyun YongHyeon /*
286a5ebadc6SPyun YongHyeon  *	Get the current interface media status.
287a5ebadc6SPyun YongHyeon  */
288a5ebadc6SPyun YongHyeon static void
289a5ebadc6SPyun YongHyeon jme_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
290a5ebadc6SPyun YongHyeon {
291a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
292a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
293a5ebadc6SPyun YongHyeon 
294a5ebadc6SPyun YongHyeon 	sc = ifp->if_softc;
295a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
29632f8942aSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
29732f8942aSPyun YongHyeon 		JME_UNLOCK(sc);
29832f8942aSPyun YongHyeon 		return;
29932f8942aSPyun YongHyeon 	}
300a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
301a5ebadc6SPyun YongHyeon 
302a5ebadc6SPyun YongHyeon 	mii_pollstat(mii);
303a5ebadc6SPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
304a5ebadc6SPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
305a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
306a5ebadc6SPyun YongHyeon }
307a5ebadc6SPyun YongHyeon 
308a5ebadc6SPyun YongHyeon /*
309a5ebadc6SPyun YongHyeon  *	Set hardware to newly-selected media.
310a5ebadc6SPyun YongHyeon  */
311a5ebadc6SPyun YongHyeon static int
312a5ebadc6SPyun YongHyeon jme_mediachange(struct ifnet *ifp)
313a5ebadc6SPyun YongHyeon {
314a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
315a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
316a5ebadc6SPyun YongHyeon 	struct mii_softc *miisc;
317a5ebadc6SPyun YongHyeon 	int error;
318a5ebadc6SPyun YongHyeon 
319a5ebadc6SPyun YongHyeon 	sc = ifp->if_softc;
320a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
321a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
322a5ebadc6SPyun YongHyeon 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
3233fcb7a53SMarius Strobl 		PHY_RESET(miisc);
324a5ebadc6SPyun YongHyeon 	error = mii_mediachg(mii);
325a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
326a5ebadc6SPyun YongHyeon 
327a5ebadc6SPyun YongHyeon 	return (error);
328a5ebadc6SPyun YongHyeon }
329a5ebadc6SPyun YongHyeon 
330a5ebadc6SPyun YongHyeon static int
331a5ebadc6SPyun YongHyeon jme_probe(device_t dev)
332a5ebadc6SPyun YongHyeon {
333a5ebadc6SPyun YongHyeon 	struct jme_dev *sp;
334a5ebadc6SPyun YongHyeon 	int i;
335a5ebadc6SPyun YongHyeon 	uint16_t vendor, devid;
336a5ebadc6SPyun YongHyeon 
337a5ebadc6SPyun YongHyeon 	vendor = pci_get_vendor(dev);
338a5ebadc6SPyun YongHyeon 	devid = pci_get_device(dev);
339a5ebadc6SPyun YongHyeon 	sp = jme_devs;
340*73a1170aSPedro F. Giffuni 	for (i = 0; i < nitems(jme_devs); i++, sp++) {
341a5ebadc6SPyun YongHyeon 		if (vendor == sp->jme_vendorid &&
342a5ebadc6SPyun YongHyeon 		    devid == sp->jme_deviceid) {
343a5ebadc6SPyun YongHyeon 			device_set_desc(dev, sp->jme_name);
344a5ebadc6SPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
345a5ebadc6SPyun YongHyeon 		}
346a5ebadc6SPyun YongHyeon 	}
347a5ebadc6SPyun YongHyeon 
348a5ebadc6SPyun YongHyeon 	return (ENXIO);
349a5ebadc6SPyun YongHyeon }
350a5ebadc6SPyun YongHyeon 
351a5ebadc6SPyun YongHyeon static int
352a5ebadc6SPyun YongHyeon jme_eeprom_read_byte(struct jme_softc *sc, uint8_t addr, uint8_t *val)
353a5ebadc6SPyun YongHyeon {
354a5ebadc6SPyun YongHyeon 	uint32_t reg;
355a5ebadc6SPyun YongHyeon 	int i;
356a5ebadc6SPyun YongHyeon 
357a5ebadc6SPyun YongHyeon 	*val = 0;
358a5ebadc6SPyun YongHyeon 	for (i = JME_TIMEOUT; i > 0; i--) {
359a5ebadc6SPyun YongHyeon 		reg = CSR_READ_4(sc, JME_SMBCSR);
360a5ebadc6SPyun YongHyeon 		if ((reg & SMBCSR_HW_BUSY_MASK) == SMBCSR_HW_IDLE)
361a5ebadc6SPyun YongHyeon 			break;
362a5ebadc6SPyun YongHyeon 		DELAY(1);
363a5ebadc6SPyun YongHyeon 	}
364a5ebadc6SPyun YongHyeon 
365a5ebadc6SPyun YongHyeon 	if (i == 0) {
366a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "EEPROM idle timeout!\n");
367a5ebadc6SPyun YongHyeon 		return (ETIMEDOUT);
368a5ebadc6SPyun YongHyeon 	}
369a5ebadc6SPyun YongHyeon 
370a5ebadc6SPyun YongHyeon 	reg = ((uint32_t)addr << SMBINTF_ADDR_SHIFT) & SMBINTF_ADDR_MASK;
371a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SMBINTF, reg | SMBINTF_RD | SMBINTF_CMD_TRIGGER);
372a5ebadc6SPyun YongHyeon 	for (i = JME_TIMEOUT; i > 0; i--) {
373a5ebadc6SPyun YongHyeon 		DELAY(1);
374a5ebadc6SPyun YongHyeon 		reg = CSR_READ_4(sc, JME_SMBINTF);
375a5ebadc6SPyun YongHyeon 		if ((reg & SMBINTF_CMD_TRIGGER) == 0)
376a5ebadc6SPyun YongHyeon 			break;
377a5ebadc6SPyun YongHyeon 	}
378a5ebadc6SPyun YongHyeon 
379a5ebadc6SPyun YongHyeon 	if (i == 0) {
380a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "EEPROM read timeout!\n");
381a5ebadc6SPyun YongHyeon 		return (ETIMEDOUT);
382a5ebadc6SPyun YongHyeon 	}
383a5ebadc6SPyun YongHyeon 
384a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_SMBINTF);
385a5ebadc6SPyun YongHyeon 	*val = (reg & SMBINTF_RD_DATA_MASK) >> SMBINTF_RD_DATA_SHIFT;
386a5ebadc6SPyun YongHyeon 
387a5ebadc6SPyun YongHyeon 	return (0);
388a5ebadc6SPyun YongHyeon }
389a5ebadc6SPyun YongHyeon 
390a5ebadc6SPyun YongHyeon static int
391a5ebadc6SPyun YongHyeon jme_eeprom_macaddr(struct jme_softc *sc)
392a5ebadc6SPyun YongHyeon {
393a5ebadc6SPyun YongHyeon 	uint8_t eaddr[ETHER_ADDR_LEN];
394a5ebadc6SPyun YongHyeon 	uint8_t fup, reg, val;
395a5ebadc6SPyun YongHyeon 	uint32_t offset;
396a5ebadc6SPyun YongHyeon 	int match;
397a5ebadc6SPyun YongHyeon 
398a5ebadc6SPyun YongHyeon 	offset = 0;
399a5ebadc6SPyun YongHyeon 	if (jme_eeprom_read_byte(sc, offset++, &fup) != 0 ||
400a5ebadc6SPyun YongHyeon 	    fup != JME_EEPROM_SIG0)
401a5ebadc6SPyun YongHyeon 		return (ENOENT);
402a5ebadc6SPyun YongHyeon 	if (jme_eeprom_read_byte(sc, offset++, &fup) != 0 ||
403a5ebadc6SPyun YongHyeon 	    fup != JME_EEPROM_SIG1)
404a5ebadc6SPyun YongHyeon 		return (ENOENT);
405a5ebadc6SPyun YongHyeon 	match = 0;
406a5ebadc6SPyun YongHyeon 	do {
407a5ebadc6SPyun YongHyeon 		if (jme_eeprom_read_byte(sc, offset, &fup) != 0)
408a5ebadc6SPyun YongHyeon 			break;
40908c23fcaSPyun YongHyeon 		if (JME_EEPROM_MKDESC(JME_EEPROM_FUNC0, JME_EEPROM_PAGE_BAR1) ==
41008c23fcaSPyun YongHyeon 		    (fup & (JME_EEPROM_FUNC_MASK | JME_EEPROM_PAGE_MASK))) {
411a5ebadc6SPyun YongHyeon 			if (jme_eeprom_read_byte(sc, offset + 1, &reg) != 0)
412a5ebadc6SPyun YongHyeon 				break;
413a5ebadc6SPyun YongHyeon 			if (reg >= JME_PAR0 &&
414a5ebadc6SPyun YongHyeon 			    reg < JME_PAR0 + ETHER_ADDR_LEN) {
415a5ebadc6SPyun YongHyeon 				if (jme_eeprom_read_byte(sc, offset + 2,
416a5ebadc6SPyun YongHyeon 				    &val) != 0)
417a5ebadc6SPyun YongHyeon 					break;
418a5ebadc6SPyun YongHyeon 				eaddr[reg - JME_PAR0] = val;
419a5ebadc6SPyun YongHyeon 				match++;
420a5ebadc6SPyun YongHyeon 			}
421a5ebadc6SPyun YongHyeon 		}
42208c23fcaSPyun YongHyeon 		/* Check for the end of EEPROM descriptor. */
42308c23fcaSPyun YongHyeon 		if ((fup & JME_EEPROM_DESC_END) == JME_EEPROM_DESC_END)
42408c23fcaSPyun YongHyeon 			break;
425a5ebadc6SPyun YongHyeon 		/* Try next eeprom descriptor. */
426a5ebadc6SPyun YongHyeon 		offset += JME_EEPROM_DESC_BYTES;
427a5ebadc6SPyun YongHyeon 	} while (match != ETHER_ADDR_LEN && offset < JME_EEPROM_END);
428a5ebadc6SPyun YongHyeon 
429a5ebadc6SPyun YongHyeon 	if (match == ETHER_ADDR_LEN) {
430a5ebadc6SPyun YongHyeon 		bcopy(eaddr, sc->jme_eaddr, ETHER_ADDR_LEN);
431a5ebadc6SPyun YongHyeon 		return (0);
432a5ebadc6SPyun YongHyeon 	}
433a5ebadc6SPyun YongHyeon 
434a5ebadc6SPyun YongHyeon 	return (ENOENT);
435a5ebadc6SPyun YongHyeon }
436a5ebadc6SPyun YongHyeon 
4374f1ff93aSPyun YongHyeon static int
4384f1ff93aSPyun YongHyeon jme_efuse_macaddr(struct jme_softc *sc)
4394f1ff93aSPyun YongHyeon {
4404f1ff93aSPyun YongHyeon 	uint32_t reg;
4414f1ff93aSPyun YongHyeon 	int i;
4424f1ff93aSPyun YongHyeon 
4434f1ff93aSPyun YongHyeon 	reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL1, 4);
4444f1ff93aSPyun YongHyeon 	if ((reg & (EFUSE_CTL1_AUTOLOAD_ERR | EFUSE_CTL1_AUTOLAOD_DONE)) !=
4454f1ff93aSPyun YongHyeon 	    EFUSE_CTL1_AUTOLAOD_DONE)
4464f1ff93aSPyun YongHyeon 		return (ENOENT);
4474f1ff93aSPyun YongHyeon 	/* Reset eFuse controller. */
4484f1ff93aSPyun YongHyeon 	reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL2, 4);
4494f1ff93aSPyun YongHyeon 	reg |= EFUSE_CTL2_RESET;
4504f1ff93aSPyun YongHyeon 	pci_write_config(sc->jme_dev, JME_EFUSE_CTL2, reg, 4);
4514f1ff93aSPyun YongHyeon 	reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL2, 4);
4524f1ff93aSPyun YongHyeon 	reg &= ~EFUSE_CTL2_RESET;
4534f1ff93aSPyun YongHyeon 	pci_write_config(sc->jme_dev, JME_EFUSE_CTL2, reg, 4);
4544f1ff93aSPyun YongHyeon 
4554f1ff93aSPyun YongHyeon 	/* Have eFuse reload station address to MAC controller. */
4564f1ff93aSPyun YongHyeon 	reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL1, 4);
4574f1ff93aSPyun YongHyeon 	reg &= ~EFUSE_CTL1_CMD_MASK;
4584f1ff93aSPyun YongHyeon 	reg |= EFUSE_CTL1_CMD_AUTOLOAD | EFUSE_CTL1_EXECUTE;
4594f1ff93aSPyun YongHyeon 	pci_write_config(sc->jme_dev, JME_EFUSE_CTL1, reg, 4);
4604f1ff93aSPyun YongHyeon 
4614f1ff93aSPyun YongHyeon 	/*
4624f1ff93aSPyun YongHyeon 	 * Verify completion of eFuse autload command.  It should be
4634f1ff93aSPyun YongHyeon 	 * completed within 108us.
4644f1ff93aSPyun YongHyeon 	 */
4654f1ff93aSPyun YongHyeon 	DELAY(110);
4664f1ff93aSPyun YongHyeon 	for (i = 10; i > 0; i--) {
4674f1ff93aSPyun YongHyeon 		reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL1, 4);
4684f1ff93aSPyun YongHyeon 		if ((reg & (EFUSE_CTL1_AUTOLOAD_ERR |
4694f1ff93aSPyun YongHyeon 		    EFUSE_CTL1_AUTOLAOD_DONE)) != EFUSE_CTL1_AUTOLAOD_DONE) {
4704f1ff93aSPyun YongHyeon 			DELAY(20);
4714f1ff93aSPyun YongHyeon 			continue;
4724f1ff93aSPyun YongHyeon 		}
4734f1ff93aSPyun YongHyeon 		if ((reg & EFUSE_CTL1_EXECUTE) == 0)
4744f1ff93aSPyun YongHyeon 			break;
4754f1ff93aSPyun YongHyeon 		/* Station address loading is still in progress. */
4764f1ff93aSPyun YongHyeon 		DELAY(20);
4774f1ff93aSPyun YongHyeon 	}
4784f1ff93aSPyun YongHyeon 	if (i == 0) {
4794f1ff93aSPyun YongHyeon 		device_printf(sc->jme_dev, "eFuse autoload timed out.\n");
4804f1ff93aSPyun YongHyeon 		return (ETIMEDOUT);
4814f1ff93aSPyun YongHyeon 	}
4824f1ff93aSPyun YongHyeon 
4834f1ff93aSPyun YongHyeon 	return (0);
4844f1ff93aSPyun YongHyeon }
4854f1ff93aSPyun YongHyeon 
486a5ebadc6SPyun YongHyeon static void
487a5ebadc6SPyun YongHyeon jme_reg_macaddr(struct jme_softc *sc)
488a5ebadc6SPyun YongHyeon {
489a5ebadc6SPyun YongHyeon 	uint32_t par0, par1;
490a5ebadc6SPyun YongHyeon 
491a5ebadc6SPyun YongHyeon 	/* Read station address. */
492a5ebadc6SPyun YongHyeon 	par0 = CSR_READ_4(sc, JME_PAR0);
493a5ebadc6SPyun YongHyeon 	par1 = CSR_READ_4(sc, JME_PAR1);
494a5ebadc6SPyun YongHyeon 	par1 &= 0xFFFF;
495a5ebadc6SPyun YongHyeon 	if ((par0 == 0 && par1 == 0) ||
496a5ebadc6SPyun YongHyeon 	    (par0 == 0xFFFFFFFF && par1 == 0xFFFF)) {
497a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
49851d930e7SGavin Atkinson 		    "Failed to retrieve Ethernet address.\n");
499a5ebadc6SPyun YongHyeon 	} else {
5004f1ff93aSPyun YongHyeon 		/*
5014f1ff93aSPyun YongHyeon 		 * For controllers that use eFuse, the station address
5024f1ff93aSPyun YongHyeon 		 * could also be extracted from JME_PCI_PAR0 and
5034f1ff93aSPyun YongHyeon 		 * JME_PCI_PAR1 registers in PCI configuration space.
5044f1ff93aSPyun YongHyeon 		 * Each register holds exactly half of station address(24bits)
5054f1ff93aSPyun YongHyeon 		 * so use JME_PAR0, JME_PAR1 registers instead.
5064f1ff93aSPyun YongHyeon 		 */
507a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[0] = (par0 >> 0) & 0xFF;
508a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[1] = (par0 >> 8) & 0xFF;
509a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[2] = (par0 >> 16) & 0xFF;
510a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[3] = (par0 >> 24) & 0xFF;
511a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[4] = (par1 >> 0) & 0xFF;
512a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[5] = (par1 >> 8) & 0xFF;
513a5ebadc6SPyun YongHyeon 	}
514a5ebadc6SPyun YongHyeon }
515a5ebadc6SPyun YongHyeon 
516a5ebadc6SPyun YongHyeon static void
5174f1ff93aSPyun YongHyeon jme_set_macaddr(struct jme_softc *sc, uint8_t *eaddr)
5184f1ff93aSPyun YongHyeon {
5194f1ff93aSPyun YongHyeon 	uint32_t val;
5204f1ff93aSPyun YongHyeon 	int i;
5214f1ff93aSPyun YongHyeon 
5224f1ff93aSPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_EFUSE) != 0) {
5234f1ff93aSPyun YongHyeon 		/*
5244f1ff93aSPyun YongHyeon 		 * Avoid reprogramming station address if the address
5254f1ff93aSPyun YongHyeon 		 * is the same as previous one.  Note, reprogrammed
5264f1ff93aSPyun YongHyeon 		 * station address is permanent as if it was written
5274f1ff93aSPyun YongHyeon 		 * to EEPROM. So if station address was changed by
5284f1ff93aSPyun YongHyeon 		 * admistrator it's possible to lose factory configured
5294f1ff93aSPyun YongHyeon 		 * address when driver fails to restore its address.
5304f1ff93aSPyun YongHyeon 		 * (e.g. reboot or system crash)
5314f1ff93aSPyun YongHyeon 		 */
5324f1ff93aSPyun YongHyeon 		if (bcmp(eaddr, sc->jme_eaddr, ETHER_ADDR_LEN) != 0) {
5334f1ff93aSPyun YongHyeon 			for (i = 0; i < ETHER_ADDR_LEN; i++) {
5344f1ff93aSPyun YongHyeon 				val = JME_EFUSE_EEPROM_FUNC0 <<
5354f1ff93aSPyun YongHyeon 				    JME_EFUSE_EEPROM_FUNC_SHIFT;
5364f1ff93aSPyun YongHyeon 				val |= JME_EFUSE_EEPROM_PAGE_BAR1 <<
5374f1ff93aSPyun YongHyeon 				    JME_EFUSE_EEPROM_PAGE_SHIFT;
5384f1ff93aSPyun YongHyeon 				val |= (JME_PAR0 + i) <<
5394f1ff93aSPyun YongHyeon 				    JME_EFUSE_EEPROM_ADDR_SHIFT;
5404f1ff93aSPyun YongHyeon 				val |= eaddr[i] << JME_EFUSE_EEPROM_DATA_SHIFT;
5414f1ff93aSPyun YongHyeon 				pci_write_config(sc->jme_dev, JME_EFUSE_EEPROM,
5424f1ff93aSPyun YongHyeon 				    val | JME_EFUSE_EEPROM_WRITE, 4);
5434f1ff93aSPyun YongHyeon 			}
5444f1ff93aSPyun YongHyeon 		}
5454f1ff93aSPyun YongHyeon 	} else {
5464f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PAR0,
5474f1ff93aSPyun YongHyeon 		    eaddr[3] << 24 | eaddr[2] << 16 | eaddr[1] << 8 | eaddr[0]);
5484f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PAR1, eaddr[5] << 8 | eaddr[4]);
5494f1ff93aSPyun YongHyeon 	}
5504f1ff93aSPyun YongHyeon }
5514f1ff93aSPyun YongHyeon 
5524f1ff93aSPyun YongHyeon static void
553a5ebadc6SPyun YongHyeon jme_map_intr_vector(struct jme_softc *sc)
554a5ebadc6SPyun YongHyeon {
555a5ebadc6SPyun YongHyeon 	uint32_t map[MSINUM_NUM_INTR_SOURCE / JME_MSI_MESSAGES];
556a5ebadc6SPyun YongHyeon 
557a5ebadc6SPyun YongHyeon 	bzero(map, sizeof(map));
558a5ebadc6SPyun YongHyeon 
559a5ebadc6SPyun YongHyeon 	/* Map Tx interrupts source to MSI/MSIX vector 2. */
560a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ0_COMP)] =
561a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ0_COMP);
562a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ1_COMP)] |=
563a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ1_COMP);
564a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ2_COMP)] |=
565a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ2_COMP);
566a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ3_COMP)] |=
567a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ3_COMP);
568a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ4_COMP)] |=
569a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ4_COMP);
570a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ4_COMP)] |=
571a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ5_COMP);
572a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ6_COMP)] |=
573a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ6_COMP);
574a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ7_COMP)] |=
575a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ7_COMP);
576a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ_COAL)] |=
577a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ_COAL);
578a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ_COAL_TO)] |=
579a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ_COAL_TO);
580a5ebadc6SPyun YongHyeon 
581a5ebadc6SPyun YongHyeon 	/* Map Rx interrupts source to MSI/MSIX vector 1. */
582a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ0_COMP)] =
583a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_COMP);
584a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ1_COMP)] =
585a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_COMP);
586a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ2_COMP)] =
587a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_COMP);
588a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ3_COMP)] =
589a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_COMP);
590a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ0_DESC_EMPTY)] =
591a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_DESC_EMPTY);
592a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ1_DESC_EMPTY)] =
593a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_DESC_EMPTY);
594a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ2_DESC_EMPTY)] =
595a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_DESC_EMPTY);
596a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ3_DESC_EMPTY)] =
597a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_DESC_EMPTY);
598a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ0_COAL)] =
599a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_COAL);
600a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ1_COAL)] =
601a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_COAL);
602a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ2_COAL)] =
603a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_COAL);
604a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ3_COAL)] =
605a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_COAL);
606a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ0_COAL_TO)] =
607a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_COAL_TO);
608a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ1_COAL_TO)] =
609a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_COAL_TO);
610a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ2_COAL_TO)] =
611a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_COAL_TO);
612a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_RXQ3_COAL_TO)] =
613a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_COAL_TO);
614a5ebadc6SPyun YongHyeon 
615a5ebadc6SPyun YongHyeon 	/* Map all other interrupts source to MSI/MSIX vector 0. */
616a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 0, map[0]);
617a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 1, map[1]);
618a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 2, map[2]);
619a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 3, map[3]);
620a5ebadc6SPyun YongHyeon }
621a5ebadc6SPyun YongHyeon 
622a5ebadc6SPyun YongHyeon static int
623a5ebadc6SPyun YongHyeon jme_attach(device_t dev)
624a5ebadc6SPyun YongHyeon {
625a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
626a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
627a5ebadc6SPyun YongHyeon 	struct mii_softc *miisc;
628a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
629a5ebadc6SPyun YongHyeon 	uint32_t reg;
630a5ebadc6SPyun YongHyeon 	uint16_t burst;
6314f1ff93aSPyun YongHyeon 	int error, i, mii_flags, msic, msixc, pmc;
632a5ebadc6SPyun YongHyeon 
633a5ebadc6SPyun YongHyeon 	error = 0;
634a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
635a5ebadc6SPyun YongHyeon 	sc->jme_dev = dev;
636a5ebadc6SPyun YongHyeon 
637a5ebadc6SPyun YongHyeon 	mtx_init(&sc->jme_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
638a5ebadc6SPyun YongHyeon 	    MTX_DEF);
639a5ebadc6SPyun YongHyeon 	callout_init_mtx(&sc->jme_tick_ch, &sc->jme_mtx, 0);
640a5ebadc6SPyun YongHyeon 	TASK_INIT(&sc->jme_int_task, 0, jme_int_task, sc);
641a5ebadc6SPyun YongHyeon 	TASK_INIT(&sc->jme_link_task, 0, jme_link_task, sc);
642a5ebadc6SPyun YongHyeon 
643a5ebadc6SPyun YongHyeon 	/*
644a5ebadc6SPyun YongHyeon 	 * Map the device. JMC250 supports both memory mapped and I/O
645a5ebadc6SPyun YongHyeon 	 * register space access. Because I/O register access should
646a5ebadc6SPyun YongHyeon 	 * use different BARs to access registers it's waste of time
647a5ebadc6SPyun YongHyeon 	 * to use I/O register spce access. JMC250 uses 16K to map
648a5ebadc6SPyun YongHyeon 	 * entire memory space.
649a5ebadc6SPyun YongHyeon 	 */
650a5ebadc6SPyun YongHyeon 	pci_enable_busmaster(dev);
651a5ebadc6SPyun YongHyeon 	sc->jme_res_spec = jme_res_spec_mem;
652a5ebadc6SPyun YongHyeon 	sc->jme_irq_spec = jme_irq_spec_legacy;
653a5ebadc6SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->jme_res_spec, sc->jme_res);
654a5ebadc6SPyun YongHyeon 	if (error != 0) {
655a5ebadc6SPyun YongHyeon 		device_printf(dev, "cannot allocate memory resources.\n");
656a5ebadc6SPyun YongHyeon 		goto fail;
657a5ebadc6SPyun YongHyeon 	}
658a5ebadc6SPyun YongHyeon 
659a5ebadc6SPyun YongHyeon 	/* Allocate IRQ resources. */
660a5ebadc6SPyun YongHyeon 	msixc = pci_msix_count(dev);
661a5ebadc6SPyun YongHyeon 	msic = pci_msi_count(dev);
662a5ebadc6SPyun YongHyeon 	if (bootverbose) {
663a5ebadc6SPyun YongHyeon 		device_printf(dev, "MSIX count : %d\n", msixc);
664a5ebadc6SPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
665a5ebadc6SPyun YongHyeon 	}
666a5ebadc6SPyun YongHyeon 
6677bcbe6cbSPyun YongHyeon 	/* Use 1 MSI/MSI-X. */
6687bcbe6cbSPyun YongHyeon 	if (msixc > 1)
6697bcbe6cbSPyun YongHyeon 		msixc = 1;
6707bcbe6cbSPyun YongHyeon 	if (msic > 1)
6717bcbe6cbSPyun YongHyeon 		msic = 1;
672a5ebadc6SPyun YongHyeon 	/* Prefer MSIX over MSI. */
673a5ebadc6SPyun YongHyeon 	if (msix_disable == 0 || msi_disable == 0) {
6747bcbe6cbSPyun YongHyeon 		if (msix_disable == 0 && msixc > 0 &&
675a5ebadc6SPyun YongHyeon 		    pci_alloc_msix(dev, &msixc) == 0) {
6767bcbe6cbSPyun YongHyeon 			if (msixc == 1) {
677a5ebadc6SPyun YongHyeon 				device_printf(dev, "Using %d MSIX messages.\n",
678a5ebadc6SPyun YongHyeon 				    msixc);
679a5ebadc6SPyun YongHyeon 				sc->jme_flags |= JME_FLAG_MSIX;
680a5ebadc6SPyun YongHyeon 				sc->jme_irq_spec = jme_irq_spec_msi;
681a5ebadc6SPyun YongHyeon 			} else
682a5ebadc6SPyun YongHyeon 				pci_release_msi(dev);
683a5ebadc6SPyun YongHyeon 		}
684a5ebadc6SPyun YongHyeon 		if (msi_disable == 0 && (sc->jme_flags & JME_FLAG_MSIX) == 0 &&
6857bcbe6cbSPyun YongHyeon 		    msic > 0 && pci_alloc_msi(dev, &msic) == 0) {
6867bcbe6cbSPyun YongHyeon 			if (msic == 1) {
687a5ebadc6SPyun YongHyeon 				device_printf(dev, "Using %d MSI messages.\n",
688a5ebadc6SPyun YongHyeon 				    msic);
689a5ebadc6SPyun YongHyeon 				sc->jme_flags |= JME_FLAG_MSI;
690a5ebadc6SPyun YongHyeon 				sc->jme_irq_spec = jme_irq_spec_msi;
691a5ebadc6SPyun YongHyeon 			} else
692a5ebadc6SPyun YongHyeon 				pci_release_msi(dev);
693a5ebadc6SPyun YongHyeon 		}
694a5ebadc6SPyun YongHyeon 		/* Map interrupt vector 0, 1 and 2. */
695a5ebadc6SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_MSI) != 0 ||
696a5ebadc6SPyun YongHyeon 		    (sc->jme_flags & JME_FLAG_MSIX) != 0)
697a5ebadc6SPyun YongHyeon 			jme_map_intr_vector(sc);
698a5ebadc6SPyun YongHyeon 	}
699a5ebadc6SPyun YongHyeon 
700a5ebadc6SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->jme_irq_spec, sc->jme_irq);
701a5ebadc6SPyun YongHyeon 	if (error != 0) {
702a5ebadc6SPyun YongHyeon 		device_printf(dev, "cannot allocate IRQ resources.\n");
703a5ebadc6SPyun YongHyeon 		goto fail;
704a5ebadc6SPyun YongHyeon 	}
705a5ebadc6SPyun YongHyeon 
706a8061cb7SPyun YongHyeon 	sc->jme_rev = pci_get_device(dev);
707a8061cb7SPyun YongHyeon 	if ((sc->jme_rev & DEVICEID_JMC2XX_MASK) == DEVICEID_JMC260) {
708a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_FASTETH;
709a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_NOJUMBO;
710a5ebadc6SPyun YongHyeon 	}
711a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_CHIPMODE);
712a5ebadc6SPyun YongHyeon 	sc->jme_chip_rev = (reg & CHIPMODE_REV_MASK) >> CHIPMODE_REV_SHIFT;
713a5ebadc6SPyun YongHyeon 	if (((reg & CHIPMODE_FPGA_REV_MASK) >> CHIPMODE_FPGA_REV_SHIFT) !=
714a5ebadc6SPyun YongHyeon 	    CHIPMODE_NOT_FPGA)
715a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_FPGA;
716a5ebadc6SPyun YongHyeon 	if (bootverbose) {
717a5ebadc6SPyun YongHyeon 		device_printf(dev, "PCI device revision : 0x%04x\n",
718a5ebadc6SPyun YongHyeon 		    sc->jme_rev);
719a5ebadc6SPyun YongHyeon 		device_printf(dev, "Chip revision : 0x%02x\n",
720a5ebadc6SPyun YongHyeon 		    sc->jme_chip_rev);
721a5ebadc6SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_FPGA) != 0)
722a5ebadc6SPyun YongHyeon 			device_printf(dev, "FPGA revision : 0x%04x\n",
723a5ebadc6SPyun YongHyeon 			    (reg & CHIPMODE_FPGA_REV_MASK) >>
724a5ebadc6SPyun YongHyeon 			    CHIPMODE_FPGA_REV_SHIFT);
725a5ebadc6SPyun YongHyeon 	}
726a5ebadc6SPyun YongHyeon 	if (sc->jme_chip_rev == 0xFF) {
727a5ebadc6SPyun YongHyeon 		device_printf(dev, "Unknown chip revision : 0x%02x\n",
728a5ebadc6SPyun YongHyeon 		    sc->jme_rev);
729a5ebadc6SPyun YongHyeon 		error = ENXIO;
730a5ebadc6SPyun YongHyeon 		goto fail;
731a5ebadc6SPyun YongHyeon 	}
732a5ebadc6SPyun YongHyeon 
7334f1ff93aSPyun YongHyeon 	/* Identify controller features and bugs. */
734f37739d7SPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 2) {
735f37739d7SPyun YongHyeon 		if ((sc->jme_rev & DEVICEID_JMC2XX_MASK) == DEVICEID_JMC260 &&
736f37739d7SPyun YongHyeon 		    CHIPMODE_REVFM(sc->jme_chip_rev) == 2)
737f37739d7SPyun YongHyeon 			sc->jme_flags |= JME_FLAG_DMA32BIT;
7384f1ff93aSPyun YongHyeon 		if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5)
7394f1ff93aSPyun YongHyeon 			sc->jme_flags |= JME_FLAG_EFUSE | JME_FLAG_PCCPCD;
7404f1ff93aSPyun YongHyeon 		sc->jme_flags |= JME_FLAG_TXCLK | JME_FLAG_RXCLK;
741450ab472SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_HWMIB;
742f37739d7SPyun YongHyeon 	}
743f37739d7SPyun YongHyeon 
744a5ebadc6SPyun YongHyeon 	/* Reset the ethernet controller. */
745a5ebadc6SPyun YongHyeon 	jme_reset(sc);
746a5ebadc6SPyun YongHyeon 
747a5ebadc6SPyun YongHyeon 	/* Get station address. */
7484f1ff93aSPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_EFUSE) != 0) {
7494f1ff93aSPyun YongHyeon 		error = jme_efuse_macaddr(sc);
7504f1ff93aSPyun YongHyeon 		if (error == 0)
7514f1ff93aSPyun YongHyeon 			jme_reg_macaddr(sc);
7524f1ff93aSPyun YongHyeon 	} else {
7534f1ff93aSPyun YongHyeon 		error = ENOENT;
754a5ebadc6SPyun YongHyeon 		reg = CSR_READ_4(sc, JME_SMBCSR);
755a5ebadc6SPyun YongHyeon 		if ((reg & SMBCSR_EEPROM_PRESENT) != 0)
756a5ebadc6SPyun YongHyeon 			error = jme_eeprom_macaddr(sc);
7574f1ff93aSPyun YongHyeon 		if (error != 0 && bootverbose)
758a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
759a5ebadc6SPyun YongHyeon 			    "ethernet hardware address not found in EEPROM.\n");
7604f1ff93aSPyun YongHyeon 		if (error != 0)
761a5ebadc6SPyun YongHyeon 			jme_reg_macaddr(sc);
762a5ebadc6SPyun YongHyeon 	}
763a5ebadc6SPyun YongHyeon 
764a5ebadc6SPyun YongHyeon 	/*
765a5ebadc6SPyun YongHyeon 	 * Save PHY address.
766a5ebadc6SPyun YongHyeon 	 * Integrated JR0211 has fixed PHY address whereas FPGA version
767a5ebadc6SPyun YongHyeon 	 * requires PHY probing to get correct PHY address.
768a5ebadc6SPyun YongHyeon 	 */
769a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_FPGA) == 0) {
770a5ebadc6SPyun YongHyeon 		sc->jme_phyaddr = CSR_READ_4(sc, JME_GPREG0) &
771a5ebadc6SPyun YongHyeon 		    GPREG0_PHY_ADDR_MASK;
772a5ebadc6SPyun YongHyeon 		if (bootverbose)
773a5ebadc6SPyun YongHyeon 			device_printf(dev, "PHY is at address %d.\n",
774a5ebadc6SPyun YongHyeon 			    sc->jme_phyaddr);
775a5ebadc6SPyun YongHyeon 	} else
776a5ebadc6SPyun YongHyeon 		sc->jme_phyaddr = 0;
777a5ebadc6SPyun YongHyeon 
778a5ebadc6SPyun YongHyeon 	/* Set max allowable DMA size. */
7793b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &i) == 0) {
780a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_PCIE;
781389c8bd5SGavin Atkinson 		burst = pci_read_config(dev, i + PCIER_DEVICE_CTL, 2);
782a5ebadc6SPyun YongHyeon 		if (bootverbose) {
783a5ebadc6SPyun YongHyeon 			device_printf(dev, "Read request size : %d bytes.\n",
784a5ebadc6SPyun YongHyeon 			    128 << ((burst >> 12) & 0x07));
785a5ebadc6SPyun YongHyeon 			device_printf(dev, "TLP payload size : %d bytes.\n",
786a5ebadc6SPyun YongHyeon 			    128 << ((burst >> 5) & 0x07));
787a5ebadc6SPyun YongHyeon 		}
788a5ebadc6SPyun YongHyeon 		switch ((burst >> 12) & 0x07) {
789a5ebadc6SPyun YongHyeon 		case 0:
790a5ebadc6SPyun YongHyeon 			sc->jme_tx_dma_size = TXCSR_DMA_SIZE_128;
791a5ebadc6SPyun YongHyeon 			break;
792a5ebadc6SPyun YongHyeon 		case 1:
793a5ebadc6SPyun YongHyeon 			sc->jme_tx_dma_size = TXCSR_DMA_SIZE_256;
794a5ebadc6SPyun YongHyeon 			break;
795a5ebadc6SPyun YongHyeon 		default:
796a5ebadc6SPyun YongHyeon 			sc->jme_tx_dma_size = TXCSR_DMA_SIZE_512;
797a5ebadc6SPyun YongHyeon 			break;
798a5ebadc6SPyun YongHyeon 		}
799a5ebadc6SPyun YongHyeon 		sc->jme_rx_dma_size = RXCSR_DMA_SIZE_128;
800a5ebadc6SPyun YongHyeon 	} else {
801a5ebadc6SPyun YongHyeon 		sc->jme_tx_dma_size = TXCSR_DMA_SIZE_512;
802a5ebadc6SPyun YongHyeon 		sc->jme_rx_dma_size = RXCSR_DMA_SIZE_128;
803a5ebadc6SPyun YongHyeon 	}
804a5ebadc6SPyun YongHyeon 	/* Create coalescing sysctl node. */
805a5ebadc6SPyun YongHyeon 	jme_sysctl_node(sc);
8069dda5c8fSPyun YongHyeon 	if ((error = jme_dma_alloc(sc)) != 0)
807a5ebadc6SPyun YongHyeon 		goto fail;
808a5ebadc6SPyun YongHyeon 
809a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp = if_alloc(IFT_ETHER);
810a5ebadc6SPyun YongHyeon 	if (ifp == NULL) {
811a5ebadc6SPyun YongHyeon 		device_printf(dev, "cannot allocate ifnet structure.\n");
812a5ebadc6SPyun YongHyeon 		error = ENXIO;
813a5ebadc6SPyun YongHyeon 		goto fail;
814a5ebadc6SPyun YongHyeon 	}
815a5ebadc6SPyun YongHyeon 
816a5ebadc6SPyun YongHyeon 	ifp->if_softc = sc;
817a5ebadc6SPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
818a5ebadc6SPyun YongHyeon 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
819a5ebadc6SPyun YongHyeon 	ifp->if_ioctl = jme_ioctl;
820a5ebadc6SPyun YongHyeon 	ifp->if_start = jme_start;
821a5ebadc6SPyun YongHyeon 	ifp->if_init = jme_init;
822a5ebadc6SPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = JME_TX_RING_CNT - 1;
823a5ebadc6SPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
824a5ebadc6SPyun YongHyeon 	IFQ_SET_READY(&ifp->if_snd);
825a5ebadc6SPyun YongHyeon 	/* JMC250 supports Tx/Rx checksum offload as well as TSO. */
826a5ebadc6SPyun YongHyeon 	ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4;
827a5ebadc6SPyun YongHyeon 	ifp->if_hwassist = JME_CSUM_FEATURES | CSUM_TSO;
8283b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_PMG, &pmc) == 0) {
829a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_PMCAP;
830a5ebadc6SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL_MAGIC;
831a5ebadc6SPyun YongHyeon 	}
832a5ebadc6SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
833a5ebadc6SPyun YongHyeon 
8344f1ff93aSPyun YongHyeon 	/* Wakeup PHY. */
8354f1ff93aSPyun YongHyeon 	jme_phy_up(sc);
8364f1ff93aSPyun YongHyeon 	mii_flags = MIIF_DOPAUSE;
8374f1ff93aSPyun YongHyeon 	/* Ask PHY calibration to PHY driver. */
8384f1ff93aSPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5)
8394f1ff93aSPyun YongHyeon 		mii_flags |= MIIF_MACPRIV0;
840a5ebadc6SPyun YongHyeon 	/* Set up MII bus. */
8418e5d93dbSMarius Strobl 	error = mii_attach(dev, &sc->jme_miibus, ifp, jme_mediachange,
842f25c5972SPyun YongHyeon 	    jme_mediastatus, BMSR_DEFCAPMASK,
843f25c5972SPyun YongHyeon 	    sc->jme_flags & JME_FLAG_FPGA ? MII_PHY_ANY : sc->jme_phyaddr,
8444f1ff93aSPyun YongHyeon 	    MII_OFFSET_ANY, mii_flags);
8458e5d93dbSMarius Strobl 	if (error != 0) {
8468e5d93dbSMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
847a5ebadc6SPyun YongHyeon 		goto fail;
848a5ebadc6SPyun YongHyeon 	}
849a5ebadc6SPyun YongHyeon 
850a5ebadc6SPyun YongHyeon 	/*
851a5ebadc6SPyun YongHyeon 	 * Force PHY to FPGA mode.
852a5ebadc6SPyun YongHyeon 	 */
853a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_FPGA) != 0) {
854a5ebadc6SPyun YongHyeon 		mii = device_get_softc(sc->jme_miibus);
855a5ebadc6SPyun YongHyeon 		if (mii->mii_instance != 0) {
856a5ebadc6SPyun YongHyeon 			LIST_FOREACH(miisc, &mii->mii_phys, mii_list) {
857a5ebadc6SPyun YongHyeon 				if (miisc->mii_phy != 0) {
858a5ebadc6SPyun YongHyeon 					sc->jme_phyaddr = miisc->mii_phy;
859a5ebadc6SPyun YongHyeon 					break;
860a5ebadc6SPyun YongHyeon 				}
861a5ebadc6SPyun YongHyeon 			}
862a5ebadc6SPyun YongHyeon 			if (sc->jme_phyaddr != 0) {
863a5ebadc6SPyun YongHyeon 				device_printf(sc->jme_dev,
864a5ebadc6SPyun YongHyeon 				    "FPGA PHY is at %d\n", sc->jme_phyaddr);
865a5ebadc6SPyun YongHyeon 				/* vendor magic. */
866a5ebadc6SPyun YongHyeon 				jme_miibus_writereg(dev, sc->jme_phyaddr, 27,
867a5ebadc6SPyun YongHyeon 				    0x0004);
868a5ebadc6SPyun YongHyeon 			}
869a5ebadc6SPyun YongHyeon 		}
870a5ebadc6SPyun YongHyeon 	}
871a5ebadc6SPyun YongHyeon 
872a5ebadc6SPyun YongHyeon 	ether_ifattach(ifp, sc->jme_eaddr);
873a5ebadc6SPyun YongHyeon 
874a5ebadc6SPyun YongHyeon 	/* VLAN capability setup */
875a5ebadc6SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING |
8767bd35300SPyun YongHyeon 	    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO;
877a5ebadc6SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
878a5ebadc6SPyun YongHyeon 
879a5ebadc6SPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
8801bffa951SGleb Smirnoff 	ifp->if_hdrlen = sizeof(struct ether_vlan_header);
881a5ebadc6SPyun YongHyeon 
882a5ebadc6SPyun YongHyeon 	/* Create local taskq. */
883a5ebadc6SPyun YongHyeon 	sc->jme_tq = taskqueue_create_fast("jme_taskq", M_WAITOK,
884a5ebadc6SPyun YongHyeon 	    taskqueue_thread_enqueue, &sc->jme_tq);
885a5ebadc6SPyun YongHyeon 	if (sc->jme_tq == NULL) {
886a5ebadc6SPyun YongHyeon 		device_printf(dev, "could not create taskqueue.\n");
887a5ebadc6SPyun YongHyeon 		ether_ifdetach(ifp);
888a5ebadc6SPyun YongHyeon 		error = ENXIO;
889a5ebadc6SPyun YongHyeon 		goto fail;
890a5ebadc6SPyun YongHyeon 	}
891a5ebadc6SPyun YongHyeon 	taskqueue_start_threads(&sc->jme_tq, 1, PI_NET, "%s taskq",
892a5ebadc6SPyun YongHyeon 	    device_get_nameunit(sc->jme_dev));
893a5ebadc6SPyun YongHyeon 
8947bcbe6cbSPyun YongHyeon 	for (i = 0; i < 1; i++) {
895a5ebadc6SPyun YongHyeon 		error = bus_setup_intr(dev, sc->jme_irq[i],
896a5ebadc6SPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, jme_intr, NULL, sc,
897a5ebadc6SPyun YongHyeon 		    &sc->jme_intrhand[i]);
898a5ebadc6SPyun YongHyeon 		if (error != 0)
899a5ebadc6SPyun YongHyeon 			break;
900a5ebadc6SPyun YongHyeon 	}
901a5ebadc6SPyun YongHyeon 
902a5ebadc6SPyun YongHyeon 	if (error != 0) {
903a5ebadc6SPyun YongHyeon 		device_printf(dev, "could not set up interrupt handler.\n");
904a5ebadc6SPyun YongHyeon 		taskqueue_free(sc->jme_tq);
905a5ebadc6SPyun YongHyeon 		sc->jme_tq = NULL;
906a5ebadc6SPyun YongHyeon 		ether_ifdetach(ifp);
907a5ebadc6SPyun YongHyeon 		goto fail;
908a5ebadc6SPyun YongHyeon 	}
909a5ebadc6SPyun YongHyeon 
910a5ebadc6SPyun YongHyeon fail:
911a5ebadc6SPyun YongHyeon 	if (error != 0)
912a5ebadc6SPyun YongHyeon 		jme_detach(dev);
913a5ebadc6SPyun YongHyeon 
914a5ebadc6SPyun YongHyeon 	return (error);
915a5ebadc6SPyun YongHyeon }
916a5ebadc6SPyun YongHyeon 
917a5ebadc6SPyun YongHyeon static int
918a5ebadc6SPyun YongHyeon jme_detach(device_t dev)
919a5ebadc6SPyun YongHyeon {
920a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
921a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
9227bcbe6cbSPyun YongHyeon 	int i;
923a5ebadc6SPyun YongHyeon 
924a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
925a5ebadc6SPyun YongHyeon 
926a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
927a5ebadc6SPyun YongHyeon 	if (device_is_attached(dev)) {
928a5ebadc6SPyun YongHyeon 		JME_LOCK(sc);
929a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_DETACH;
930a5ebadc6SPyun YongHyeon 		jme_stop(sc);
931a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
932a5ebadc6SPyun YongHyeon 		callout_drain(&sc->jme_tick_ch);
933a5ebadc6SPyun YongHyeon 		taskqueue_drain(sc->jme_tq, &sc->jme_int_task);
934a5ebadc6SPyun YongHyeon 		taskqueue_drain(taskqueue_swi, &sc->jme_link_task);
9354f1ff93aSPyun YongHyeon 		/* Restore possibly modified station address. */
9364f1ff93aSPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_EFUSE) != 0)
9374f1ff93aSPyun YongHyeon 			jme_set_macaddr(sc, sc->jme_eaddr);
938a5ebadc6SPyun YongHyeon 		ether_ifdetach(ifp);
939a5ebadc6SPyun YongHyeon 	}
940a5ebadc6SPyun YongHyeon 
941a5ebadc6SPyun YongHyeon 	if (sc->jme_tq != NULL) {
942a5ebadc6SPyun YongHyeon 		taskqueue_drain(sc->jme_tq, &sc->jme_int_task);
943a5ebadc6SPyun YongHyeon 		taskqueue_free(sc->jme_tq);
944a5ebadc6SPyun YongHyeon 		sc->jme_tq = NULL;
945a5ebadc6SPyun YongHyeon 	}
946a5ebadc6SPyun YongHyeon 
947a5ebadc6SPyun YongHyeon 	if (sc->jme_miibus != NULL) {
948a5ebadc6SPyun YongHyeon 		device_delete_child(dev, sc->jme_miibus);
949a5ebadc6SPyun YongHyeon 		sc->jme_miibus = NULL;
950a5ebadc6SPyun YongHyeon 	}
951a5ebadc6SPyun YongHyeon 	bus_generic_detach(dev);
952a5ebadc6SPyun YongHyeon 	jme_dma_free(sc);
953a5ebadc6SPyun YongHyeon 
954a5ebadc6SPyun YongHyeon 	if (ifp != NULL) {
955a5ebadc6SPyun YongHyeon 		if_free(ifp);
956a5ebadc6SPyun YongHyeon 		sc->jme_ifp = NULL;
957a5ebadc6SPyun YongHyeon 	}
958a5ebadc6SPyun YongHyeon 
9597bcbe6cbSPyun YongHyeon 	for (i = 0; i < 1; i++) {
960a5ebadc6SPyun YongHyeon 		if (sc->jme_intrhand[i] != NULL) {
961a5ebadc6SPyun YongHyeon 			bus_teardown_intr(dev, sc->jme_irq[i],
962a5ebadc6SPyun YongHyeon 			    sc->jme_intrhand[i]);
963a5ebadc6SPyun YongHyeon 			sc->jme_intrhand[i] = NULL;
964a5ebadc6SPyun YongHyeon 		}
965a5ebadc6SPyun YongHyeon 	}
966a5ebadc6SPyun YongHyeon 
967cd33cef7SPyun YongHyeon 	if (sc->jme_irq[0] != NULL)
968a5ebadc6SPyun YongHyeon 		bus_release_resources(dev, sc->jme_irq_spec, sc->jme_irq);
969a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & (JME_FLAG_MSIX | JME_FLAG_MSI)) != 0)
970a5ebadc6SPyun YongHyeon 		pci_release_msi(dev);
971cd33cef7SPyun YongHyeon 	if (sc->jme_res[0] != NULL)
972a5ebadc6SPyun YongHyeon 		bus_release_resources(dev, sc->jme_res_spec, sc->jme_res);
973a5ebadc6SPyun YongHyeon 	mtx_destroy(&sc->jme_mtx);
974a5ebadc6SPyun YongHyeon 
975a5ebadc6SPyun YongHyeon 	return (0);
976a5ebadc6SPyun YongHyeon }
977a5ebadc6SPyun YongHyeon 
978450ab472SPyun YongHyeon #define	JME_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
979450ab472SPyun YongHyeon 	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
980450ab472SPyun YongHyeon 
981a5ebadc6SPyun YongHyeon static void
982a5ebadc6SPyun YongHyeon jme_sysctl_node(struct jme_softc *sc)
983a5ebadc6SPyun YongHyeon {
984450ab472SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
985450ab472SPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
986450ab472SPyun YongHyeon 	struct sysctl_oid *tree;
987450ab472SPyun YongHyeon 	struct jme_hw_stats *stats;
988a5ebadc6SPyun YongHyeon 	int error;
989a5ebadc6SPyun YongHyeon 
990450ab472SPyun YongHyeon 	stats = &sc->jme_stats;
991450ab472SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->jme_dev);
992450ab472SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->jme_dev));
993a5ebadc6SPyun YongHyeon 
994450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "tx_coal_to",
995450ab472SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->jme_tx_coal_to, 0,
996450ab472SPyun YongHyeon 	    sysctl_hw_jme_tx_coal_to, "I", "jme tx coalescing timeout");
997a5ebadc6SPyun YongHyeon 
998450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "tx_coal_pkt",
999450ab472SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->jme_tx_coal_pkt, 0,
1000450ab472SPyun YongHyeon 	    sysctl_hw_jme_tx_coal_pkt, "I", "jme tx coalescing packet");
1001a5ebadc6SPyun YongHyeon 
1002450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "rx_coal_to",
1003450ab472SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->jme_rx_coal_to, 0,
1004450ab472SPyun YongHyeon 	    sysctl_hw_jme_rx_coal_to, "I", "jme rx coalescing timeout");
1005a5ebadc6SPyun YongHyeon 
1006450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "rx_coal_pkt",
1007450ab472SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->jme_rx_coal_pkt, 0,
1008450ab472SPyun YongHyeon 	    sysctl_hw_jme_rx_coal_pkt, "I", "jme rx coalescing packet");
1009450ab472SPyun YongHyeon 
1010450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "process_limit",
1011450ab472SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->jme_process_limit, 0,
1012450ab472SPyun YongHyeon 	    sysctl_hw_jme_proc_limit, "I",
1013a5ebadc6SPyun YongHyeon 	    "max number of Rx events to process");
1014a5ebadc6SPyun YongHyeon 
1015a5ebadc6SPyun YongHyeon 	/* Pull in device tunables. */
1016a5ebadc6SPyun YongHyeon 	sc->jme_process_limit = JME_PROC_DEFAULT;
1017a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
1018a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "process_limit",
1019a5ebadc6SPyun YongHyeon 	    &sc->jme_process_limit);
1020a5ebadc6SPyun YongHyeon 	if (error == 0) {
1021a5ebadc6SPyun YongHyeon 		if (sc->jme_process_limit < JME_PROC_MIN ||
1022a5ebadc6SPyun YongHyeon 		    sc->jme_process_limit > JME_PROC_MAX) {
1023a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1024a5ebadc6SPyun YongHyeon 			    "process_limit value out of range; "
1025a5ebadc6SPyun YongHyeon 			    "using default: %d\n", JME_PROC_DEFAULT);
1026a5ebadc6SPyun YongHyeon 			sc->jme_process_limit = JME_PROC_DEFAULT;
1027a5ebadc6SPyun YongHyeon 		}
1028a5ebadc6SPyun YongHyeon 	}
1029a5ebadc6SPyun YongHyeon 
1030a5ebadc6SPyun YongHyeon 	sc->jme_tx_coal_to = PCCTX_COAL_TO_DEFAULT;
1031a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
1032a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "tx_coal_to", &sc->jme_tx_coal_to);
1033a5ebadc6SPyun YongHyeon 	if (error == 0) {
1034a5ebadc6SPyun YongHyeon 		if (sc->jme_tx_coal_to < PCCTX_COAL_TO_MIN ||
1035a5ebadc6SPyun YongHyeon 		    sc->jme_tx_coal_to > PCCTX_COAL_TO_MAX) {
1036a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1037a5ebadc6SPyun YongHyeon 			    "tx_coal_to value out of range; "
1038a5ebadc6SPyun YongHyeon 			    "using default: %d\n", PCCTX_COAL_TO_DEFAULT);
1039a5ebadc6SPyun YongHyeon 			sc->jme_tx_coal_to = PCCTX_COAL_TO_DEFAULT;
1040a5ebadc6SPyun YongHyeon 		}
1041a5ebadc6SPyun YongHyeon 	}
1042a5ebadc6SPyun YongHyeon 
1043a5ebadc6SPyun YongHyeon 	sc->jme_tx_coal_pkt = PCCTX_COAL_PKT_DEFAULT;
1044a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
1045a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "tx_coal_pkt", &sc->jme_tx_coal_to);
1046a5ebadc6SPyun YongHyeon 	if (error == 0) {
1047a5ebadc6SPyun YongHyeon 		if (sc->jme_tx_coal_pkt < PCCTX_COAL_PKT_MIN ||
1048a5ebadc6SPyun YongHyeon 		    sc->jme_tx_coal_pkt > PCCTX_COAL_PKT_MAX) {
1049a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1050a5ebadc6SPyun YongHyeon 			    "tx_coal_pkt value out of range; "
1051a5ebadc6SPyun YongHyeon 			    "using default: %d\n", PCCTX_COAL_PKT_DEFAULT);
1052a5ebadc6SPyun YongHyeon 			sc->jme_tx_coal_pkt = PCCTX_COAL_PKT_DEFAULT;
1053a5ebadc6SPyun YongHyeon 		}
1054a5ebadc6SPyun YongHyeon 	}
1055a5ebadc6SPyun YongHyeon 
1056a5ebadc6SPyun YongHyeon 	sc->jme_rx_coal_to = PCCRX_COAL_TO_DEFAULT;
1057a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
1058a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "rx_coal_to", &sc->jme_rx_coal_to);
1059a5ebadc6SPyun YongHyeon 	if (error == 0) {
1060a5ebadc6SPyun YongHyeon 		if (sc->jme_rx_coal_to < PCCRX_COAL_TO_MIN ||
1061a5ebadc6SPyun YongHyeon 		    sc->jme_rx_coal_to > PCCRX_COAL_TO_MAX) {
1062a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1063a5ebadc6SPyun YongHyeon 			    "rx_coal_to value out of range; "
1064a5ebadc6SPyun YongHyeon 			    "using default: %d\n", PCCRX_COAL_TO_DEFAULT);
1065a5ebadc6SPyun YongHyeon 			sc->jme_rx_coal_to = PCCRX_COAL_TO_DEFAULT;
1066a5ebadc6SPyun YongHyeon 		}
1067a5ebadc6SPyun YongHyeon 	}
1068a5ebadc6SPyun YongHyeon 
1069a5ebadc6SPyun YongHyeon 	sc->jme_rx_coal_pkt = PCCRX_COAL_PKT_DEFAULT;
1070a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
1071a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "rx_coal_pkt", &sc->jme_rx_coal_to);
1072a5ebadc6SPyun YongHyeon 	if (error == 0) {
1073a5ebadc6SPyun YongHyeon 		if (sc->jme_rx_coal_pkt < PCCRX_COAL_PKT_MIN ||
1074a5ebadc6SPyun YongHyeon 		    sc->jme_rx_coal_pkt > PCCRX_COAL_PKT_MAX) {
1075a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1076a5ebadc6SPyun YongHyeon 			    "tx_coal_pkt value out of range; "
1077a5ebadc6SPyun YongHyeon 			    "using default: %d\n", PCCRX_COAL_PKT_DEFAULT);
1078a5ebadc6SPyun YongHyeon 			sc->jme_rx_coal_pkt = PCCRX_COAL_PKT_DEFAULT;
1079a5ebadc6SPyun YongHyeon 		}
1080a5ebadc6SPyun YongHyeon 	}
1081450ab472SPyun YongHyeon 
1082450ab472SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_HWMIB) == 0)
1083450ab472SPyun YongHyeon 		return;
1084450ab472SPyun YongHyeon 
1085450ab472SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
1086450ab472SPyun YongHyeon 	    NULL, "JME statistics");
1087450ab472SPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
1088450ab472SPyun YongHyeon 
1089450ab472SPyun YongHyeon 	/* Rx statistics. */
1090450ab472SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
1091450ab472SPyun YongHyeon 	    NULL, "Rx MAC statistics");
1092450ab472SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
1093450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
1094450ab472SPyun YongHyeon 	    &stats->rx_good_frames, "Good frames");
1095450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "crc_errs",
1096450ab472SPyun YongHyeon 	    &stats->rx_crc_errs, "CRC errors");
1097450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "mii_errs",
1098450ab472SPyun YongHyeon 	    &stats->rx_mii_errs, "MII errors");
1099450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows",
1100450ab472SPyun YongHyeon 	    &stats->rx_fifo_oflows, "FIFO overflows");
1101450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "desc_empty",
1102450ab472SPyun YongHyeon 	    &stats->rx_desc_empty, "Descriptor empty");
1103450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "bad_frames",
1104450ab472SPyun YongHyeon 	    &stats->rx_bad_frames, "Bad frames");
1105450ab472SPyun YongHyeon 
1106450ab472SPyun YongHyeon 	/* Tx statistics. */
1107450ab472SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
1108450ab472SPyun YongHyeon 	    NULL, "Tx MAC statistics");
1109450ab472SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
1110450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
1111450ab472SPyun YongHyeon 	    &stats->tx_good_frames, "Good frames");
1112450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "bad_frames",
1113450ab472SPyun YongHyeon 	    &stats->tx_bad_frames, "Bad frames");
1114a5ebadc6SPyun YongHyeon }
1115a5ebadc6SPyun YongHyeon 
1116450ab472SPyun YongHyeon #undef	JME_SYSCTL_STAT_ADD32
1117450ab472SPyun YongHyeon 
1118a5ebadc6SPyun YongHyeon struct jme_dmamap_arg {
1119a5ebadc6SPyun YongHyeon 	bus_addr_t	jme_busaddr;
1120a5ebadc6SPyun YongHyeon };
1121a5ebadc6SPyun YongHyeon 
1122a5ebadc6SPyun YongHyeon static void
1123a5ebadc6SPyun YongHyeon jme_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
1124a5ebadc6SPyun YongHyeon {
1125a5ebadc6SPyun YongHyeon 	struct jme_dmamap_arg *ctx;
1126a5ebadc6SPyun YongHyeon 
1127a5ebadc6SPyun YongHyeon 	if (error != 0)
1128a5ebadc6SPyun YongHyeon 		return;
1129a5ebadc6SPyun YongHyeon 
1130a5ebadc6SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1131a5ebadc6SPyun YongHyeon 
1132a5ebadc6SPyun YongHyeon 	ctx = (struct jme_dmamap_arg *)arg;
1133a5ebadc6SPyun YongHyeon 	ctx->jme_busaddr = segs[0].ds_addr;
1134a5ebadc6SPyun YongHyeon }
1135a5ebadc6SPyun YongHyeon 
1136a5ebadc6SPyun YongHyeon static int
1137a5ebadc6SPyun YongHyeon jme_dma_alloc(struct jme_softc *sc)
1138a5ebadc6SPyun YongHyeon {
1139a5ebadc6SPyun YongHyeon 	struct jme_dmamap_arg ctx;
1140a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
1141a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
1142a5ebadc6SPyun YongHyeon 	bus_addr_t lowaddr, rx_ring_end, tx_ring_end;
1143a5ebadc6SPyun YongHyeon 	int error, i;
1144a5ebadc6SPyun YongHyeon 
1145a5ebadc6SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
1146f37739d7SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_DMA32BIT) != 0)
1147f37739d7SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
1148a5ebadc6SPyun YongHyeon 
1149a5ebadc6SPyun YongHyeon again:
1150a5ebadc6SPyun YongHyeon 	/* Create parent ring tag. */
1151a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->jme_dev),/* parent */
1152a5ebadc6SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
1153a5ebadc6SPyun YongHyeon 	    lowaddr,			/* lowaddr */
1154a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1155a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1156a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1157a5ebadc6SPyun YongHyeon 	    0,				/* nsegments */
1158a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1159a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1160a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1161a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_ring_tag);
1162a5ebadc6SPyun YongHyeon 	if (error != 0) {
1163a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1164a5ebadc6SPyun YongHyeon 		    "could not create parent ring DMA tag.\n");
1165a5ebadc6SPyun YongHyeon 		goto fail;
1166a5ebadc6SPyun YongHyeon 	}
1167a5ebadc6SPyun YongHyeon 	/* Create tag for Tx ring. */
1168a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_ring_tag,/* parent */
1169a5ebadc6SPyun YongHyeon 	    JME_TX_RING_ALIGN, 0,	/* algnmnt, boundary */
1170a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1171a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1172a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1173a5ebadc6SPyun YongHyeon 	    JME_TX_RING_SIZE,		/* maxsize */
1174a5ebadc6SPyun YongHyeon 	    1,				/* nsegments */
1175a5ebadc6SPyun YongHyeon 	    JME_TX_RING_SIZE,		/* maxsegsize */
1176a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1177a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1178a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_tx_ring_tag);
1179a5ebadc6SPyun YongHyeon 	if (error != 0) {
1180a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1181a5ebadc6SPyun YongHyeon 		    "could not allocate Tx ring DMA tag.\n");
1182a5ebadc6SPyun YongHyeon 		goto fail;
1183a5ebadc6SPyun YongHyeon 	}
1184a5ebadc6SPyun YongHyeon 
1185a5ebadc6SPyun YongHyeon 	/* Create tag for Rx ring. */
1186a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_ring_tag,/* parent */
1187a5ebadc6SPyun YongHyeon 	    JME_RX_RING_ALIGN, 0,	/* algnmnt, boundary */
1188a5ebadc6SPyun YongHyeon 	    lowaddr,			/* lowaddr */
1189a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1190a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1191a5ebadc6SPyun YongHyeon 	    JME_RX_RING_SIZE,		/* maxsize */
1192a5ebadc6SPyun YongHyeon 	    1,				/* nsegments */
1193a5ebadc6SPyun YongHyeon 	    JME_RX_RING_SIZE,		/* maxsegsize */
1194a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1195a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1196a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_rx_ring_tag);
1197a5ebadc6SPyun YongHyeon 	if (error != 0) {
1198a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1199a5ebadc6SPyun YongHyeon 		    "could not allocate Rx ring DMA tag.\n");
1200a5ebadc6SPyun YongHyeon 		goto fail;
1201a5ebadc6SPyun YongHyeon 	}
1202a5ebadc6SPyun YongHyeon 
1203a5ebadc6SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
1204a5ebadc6SPyun YongHyeon 	error = bus_dmamem_alloc(sc->jme_cdata.jme_tx_ring_tag,
1205a5ebadc6SPyun YongHyeon 	    (void **)&sc->jme_rdata.jme_tx_ring,
1206a5ebadc6SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1207a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_tx_ring_map);
1208a5ebadc6SPyun YongHyeon 	if (error != 0) {
1209a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1210a5ebadc6SPyun YongHyeon 		    "could not allocate DMA'able memory for Tx ring.\n");
1211a5ebadc6SPyun YongHyeon 		goto fail;
1212a5ebadc6SPyun YongHyeon 	}
1213a5ebadc6SPyun YongHyeon 
1214a5ebadc6SPyun YongHyeon 	ctx.jme_busaddr = 0;
1215a5ebadc6SPyun YongHyeon 	error = bus_dmamap_load(sc->jme_cdata.jme_tx_ring_tag,
1216a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map, sc->jme_rdata.jme_tx_ring,
1217a5ebadc6SPyun YongHyeon 	    JME_TX_RING_SIZE, jme_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
1218a5ebadc6SPyun YongHyeon 	if (error != 0 || ctx.jme_busaddr == 0) {
1219a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1220a5ebadc6SPyun YongHyeon 		    "could not load DMA'able memory for Tx ring.\n");
1221a5ebadc6SPyun YongHyeon 		goto fail;
1222a5ebadc6SPyun YongHyeon 	}
1223a5ebadc6SPyun YongHyeon 	sc->jme_rdata.jme_tx_ring_paddr = ctx.jme_busaddr;
1224a5ebadc6SPyun YongHyeon 
1225a5ebadc6SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx ring. */
1226a5ebadc6SPyun YongHyeon 	error = bus_dmamem_alloc(sc->jme_cdata.jme_rx_ring_tag,
1227a5ebadc6SPyun YongHyeon 	    (void **)&sc->jme_rdata.jme_rx_ring,
1228a5ebadc6SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1229a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_rx_ring_map);
1230a5ebadc6SPyun YongHyeon 	if (error != 0) {
1231a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1232a5ebadc6SPyun YongHyeon 		    "could not allocate DMA'able memory for Rx ring.\n");
1233a5ebadc6SPyun YongHyeon 		goto fail;
1234a5ebadc6SPyun YongHyeon 	}
1235a5ebadc6SPyun YongHyeon 
1236a5ebadc6SPyun YongHyeon 	ctx.jme_busaddr = 0;
1237a5ebadc6SPyun YongHyeon 	error = bus_dmamap_load(sc->jme_cdata.jme_rx_ring_tag,
1238a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_rx_ring_map, sc->jme_rdata.jme_rx_ring,
1239a5ebadc6SPyun YongHyeon 	    JME_RX_RING_SIZE, jme_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
1240a5ebadc6SPyun YongHyeon 	if (error != 0 || ctx.jme_busaddr == 0) {
1241a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1242a5ebadc6SPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
1243a5ebadc6SPyun YongHyeon 		goto fail;
1244a5ebadc6SPyun YongHyeon 	}
1245a5ebadc6SPyun YongHyeon 	sc->jme_rdata.jme_rx_ring_paddr = ctx.jme_busaddr;
1246a5ebadc6SPyun YongHyeon 
1247f37739d7SPyun YongHyeon 	if (lowaddr != BUS_SPACE_MAXADDR_32BIT) {
1248a5ebadc6SPyun YongHyeon 		/* Tx/Rx descriptor queue should reside within 4GB boundary. */
1249f37739d7SPyun YongHyeon 		tx_ring_end = sc->jme_rdata.jme_tx_ring_paddr +
1250f37739d7SPyun YongHyeon 		    JME_TX_RING_SIZE;
1251f37739d7SPyun YongHyeon 		rx_ring_end = sc->jme_rdata.jme_rx_ring_paddr +
1252f37739d7SPyun YongHyeon 		    JME_RX_RING_SIZE;
1253a5ebadc6SPyun YongHyeon 		if ((JME_ADDR_HI(tx_ring_end) !=
1254a5ebadc6SPyun YongHyeon 		    JME_ADDR_HI(sc->jme_rdata.jme_tx_ring_paddr)) ||
1255a5ebadc6SPyun YongHyeon 		    (JME_ADDR_HI(rx_ring_end) !=
1256a5ebadc6SPyun YongHyeon 		     JME_ADDR_HI(sc->jme_rdata.jme_rx_ring_paddr))) {
1257a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev, "4GB boundary crossed, "
1258a5ebadc6SPyun YongHyeon 			    "switching to 32bit DMA address mode.\n");
1259a5ebadc6SPyun YongHyeon 			jme_dma_free(sc);
1260a5ebadc6SPyun YongHyeon 			/* Limit DMA address space to 32bit and try again. */
1261a5ebadc6SPyun YongHyeon 			lowaddr = BUS_SPACE_MAXADDR_32BIT;
1262a5ebadc6SPyun YongHyeon 			goto again;
1263a5ebadc6SPyun YongHyeon 		}
1264f37739d7SPyun YongHyeon 	}
1265a5ebadc6SPyun YongHyeon 
1266f37739d7SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
1267f37739d7SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_DMA32BIT) != 0)
1268f37739d7SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
1269a5ebadc6SPyun YongHyeon 	/* Create parent buffer tag. */
1270a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->jme_dev),/* parent */
1271a5ebadc6SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
1272f37739d7SPyun YongHyeon 	    lowaddr,			/* lowaddr */
1273a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1274a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1275a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1276a5ebadc6SPyun YongHyeon 	    0,				/* nsegments */
1277a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1278a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1279a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1280a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_buffer_tag);
1281a5ebadc6SPyun YongHyeon 	if (error != 0) {
1282a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1283a5ebadc6SPyun YongHyeon 		    "could not create parent buffer DMA tag.\n");
1284a5ebadc6SPyun YongHyeon 		goto fail;
1285a5ebadc6SPyun YongHyeon 	}
1286a5ebadc6SPyun YongHyeon 
1287a5ebadc6SPyun YongHyeon 	/* Create shadow status block tag. */
1288a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_buffer_tag,/* parent */
1289a5ebadc6SPyun YongHyeon 	    JME_SSB_ALIGN, 0,		/* algnmnt, boundary */
1290a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1291a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1292a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1293a5ebadc6SPyun YongHyeon 	    JME_SSB_SIZE,		/* maxsize */
1294a5ebadc6SPyun YongHyeon 	    1,				/* nsegments */
1295a5ebadc6SPyun YongHyeon 	    JME_SSB_SIZE,		/* maxsegsize */
1296a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1297a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1298a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_ssb_tag);
1299a5ebadc6SPyun YongHyeon 	if (error != 0) {
1300a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1301a5ebadc6SPyun YongHyeon 		    "could not create shared status block DMA tag.\n");
1302a5ebadc6SPyun YongHyeon 		goto fail;
1303a5ebadc6SPyun YongHyeon 	}
1304a5ebadc6SPyun YongHyeon 
1305a5ebadc6SPyun YongHyeon 	/* Create tag for Tx buffers. */
1306a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_buffer_tag,/* parent */
1307a5ebadc6SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
1308a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1309a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1310a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1311a5ebadc6SPyun YongHyeon 	    JME_TSO_MAXSIZE,		/* maxsize */
1312a5ebadc6SPyun YongHyeon 	    JME_MAXTXSEGS,		/* nsegments */
1313a5ebadc6SPyun YongHyeon 	    JME_TSO_MAXSEGSIZE,		/* maxsegsize */
1314a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1315a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1316a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_tx_tag);
1317a5ebadc6SPyun YongHyeon 	if (error != 0) {
1318a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "could not create Tx DMA tag.\n");
1319a5ebadc6SPyun YongHyeon 		goto fail;
1320a5ebadc6SPyun YongHyeon 	}
1321a5ebadc6SPyun YongHyeon 
1322a5ebadc6SPyun YongHyeon 	/* Create tag for Rx buffers. */
1323a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_buffer_tag,/* parent */
1324a5ebadc6SPyun YongHyeon 	    JME_RX_BUF_ALIGN, 0,	/* algnmnt, boundary */
1325a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1326a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1327a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1328a5ebadc6SPyun YongHyeon 	    MCLBYTES,			/* maxsize */
1329a5ebadc6SPyun YongHyeon 	    1,				/* nsegments */
1330a5ebadc6SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
1331a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1332a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1333a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_rx_tag);
1334a5ebadc6SPyun YongHyeon 	if (error != 0) {
1335a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "could not create Rx DMA tag.\n");
1336a5ebadc6SPyun YongHyeon 		goto fail;
1337a5ebadc6SPyun YongHyeon 	}
1338a5ebadc6SPyun YongHyeon 
1339a5ebadc6SPyun YongHyeon 	/*
1340a5ebadc6SPyun YongHyeon 	 * Allocate DMA'able memory and load the DMA map for shared
1341a5ebadc6SPyun YongHyeon 	 * status block.
1342a5ebadc6SPyun YongHyeon 	 */
1343a5ebadc6SPyun YongHyeon 	error = bus_dmamem_alloc(sc->jme_cdata.jme_ssb_tag,
1344a5ebadc6SPyun YongHyeon 	    (void **)&sc->jme_rdata.jme_ssb_block,
1345a5ebadc6SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1346a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_ssb_map);
1347a5ebadc6SPyun YongHyeon 	if (error != 0) {
1348a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "could not allocate DMA'able "
1349a5ebadc6SPyun YongHyeon 		    "memory for shared status block.\n");
1350a5ebadc6SPyun YongHyeon 		goto fail;
1351a5ebadc6SPyun YongHyeon 	}
1352a5ebadc6SPyun YongHyeon 
1353a5ebadc6SPyun YongHyeon 	ctx.jme_busaddr = 0;
1354a5ebadc6SPyun YongHyeon 	error = bus_dmamap_load(sc->jme_cdata.jme_ssb_tag,
1355a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_ssb_map, sc->jme_rdata.jme_ssb_block,
1356a5ebadc6SPyun YongHyeon 	    JME_SSB_SIZE, jme_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
1357a5ebadc6SPyun YongHyeon 	if (error != 0 || ctx.jme_busaddr == 0) {
1358a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "could not load DMA'able memory "
1359a5ebadc6SPyun YongHyeon 		    "for shared status block.\n");
1360a5ebadc6SPyun YongHyeon 		goto fail;
1361a5ebadc6SPyun YongHyeon 	}
1362a5ebadc6SPyun YongHyeon 	sc->jme_rdata.jme_ssb_block_paddr = ctx.jme_busaddr;
1363a5ebadc6SPyun YongHyeon 
1364a5ebadc6SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
1365a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_TX_RING_CNT; i++) {
1366a5ebadc6SPyun YongHyeon 		txd = &sc->jme_cdata.jme_txdesc[i];
1367a5ebadc6SPyun YongHyeon 		txd->tx_m = NULL;
1368a5ebadc6SPyun YongHyeon 		txd->tx_dmamap = NULL;
1369a5ebadc6SPyun YongHyeon 		error = bus_dmamap_create(sc->jme_cdata.jme_tx_tag, 0,
1370a5ebadc6SPyun YongHyeon 		    &txd->tx_dmamap);
1371a5ebadc6SPyun YongHyeon 		if (error != 0) {
1372a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1373a5ebadc6SPyun YongHyeon 			    "could not create Tx dmamap.\n");
1374a5ebadc6SPyun YongHyeon 			goto fail;
1375a5ebadc6SPyun YongHyeon 		}
1376a5ebadc6SPyun YongHyeon 	}
1377a5ebadc6SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
1378a5ebadc6SPyun YongHyeon 	if ((error = bus_dmamap_create(sc->jme_cdata.jme_rx_tag, 0,
1379a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_rx_sparemap)) != 0) {
1380a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1381a5ebadc6SPyun YongHyeon 		    "could not create spare Rx dmamap.\n");
1382a5ebadc6SPyun YongHyeon 		goto fail;
1383a5ebadc6SPyun YongHyeon 	}
1384a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_RX_RING_CNT; i++) {
1385a5ebadc6SPyun YongHyeon 		rxd = &sc->jme_cdata.jme_rxdesc[i];
1386a5ebadc6SPyun YongHyeon 		rxd->rx_m = NULL;
1387a5ebadc6SPyun YongHyeon 		rxd->rx_dmamap = NULL;
1388a5ebadc6SPyun YongHyeon 		error = bus_dmamap_create(sc->jme_cdata.jme_rx_tag, 0,
1389a5ebadc6SPyun YongHyeon 		    &rxd->rx_dmamap);
1390a5ebadc6SPyun YongHyeon 		if (error != 0) {
1391a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1392a5ebadc6SPyun YongHyeon 			    "could not create Rx dmamap.\n");
1393a5ebadc6SPyun YongHyeon 			goto fail;
1394a5ebadc6SPyun YongHyeon 		}
1395a5ebadc6SPyun YongHyeon 	}
1396a5ebadc6SPyun YongHyeon 
1397a5ebadc6SPyun YongHyeon fail:
1398a5ebadc6SPyun YongHyeon 	return (error);
1399a5ebadc6SPyun YongHyeon }
1400a5ebadc6SPyun YongHyeon 
1401a5ebadc6SPyun YongHyeon static void
1402a5ebadc6SPyun YongHyeon jme_dma_free(struct jme_softc *sc)
1403a5ebadc6SPyun YongHyeon {
1404a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
1405a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
1406a5ebadc6SPyun YongHyeon 	int i;
1407a5ebadc6SPyun YongHyeon 
1408a5ebadc6SPyun YongHyeon 	/* Tx ring */
1409a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_ring_tag != NULL) {
1410068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_tx_ring_paddr)
1411a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_tx_ring_tag,
1412a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_tx_ring_map);
1413068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_tx_ring)
1414a5ebadc6SPyun YongHyeon 			bus_dmamem_free(sc->jme_cdata.jme_tx_ring_tag,
1415a5ebadc6SPyun YongHyeon 			    sc->jme_rdata.jme_tx_ring,
1416a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_tx_ring_map);
1417a5ebadc6SPyun YongHyeon 		sc->jme_rdata.jme_tx_ring = NULL;
1418068d8643SJohn Baldwin 		sc->jme_rdata.jme_tx_ring_paddr = 0;
1419a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_tx_ring_tag);
1420a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_tx_ring_tag = NULL;
1421a5ebadc6SPyun YongHyeon 	}
1422a5ebadc6SPyun YongHyeon 	/* Rx ring */
1423a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_rx_ring_tag != NULL) {
1424068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_rx_ring_paddr)
1425a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_rx_ring_tag,
1426a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_rx_ring_map);
1427068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_rx_ring)
1428a5ebadc6SPyun YongHyeon 			bus_dmamem_free(sc->jme_cdata.jme_rx_ring_tag,
1429a5ebadc6SPyun YongHyeon 			    sc->jme_rdata.jme_rx_ring,
1430a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_rx_ring_map);
1431a5ebadc6SPyun YongHyeon 		sc->jme_rdata.jme_rx_ring = NULL;
1432068d8643SJohn Baldwin 		sc->jme_rdata.jme_rx_ring_paddr = 0;
1433a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_rx_ring_tag);
1434a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_rx_ring_tag = NULL;
1435a5ebadc6SPyun YongHyeon 	}
1436a5ebadc6SPyun YongHyeon 	/* Tx buffers */
1437a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_tag != NULL) {
1438a5ebadc6SPyun YongHyeon 		for (i = 0; i < JME_TX_RING_CNT; i++) {
1439a5ebadc6SPyun YongHyeon 			txd = &sc->jme_cdata.jme_txdesc[i];
1440a5ebadc6SPyun YongHyeon 			if (txd->tx_dmamap != NULL) {
1441a5ebadc6SPyun YongHyeon 				bus_dmamap_destroy(sc->jme_cdata.jme_tx_tag,
1442a5ebadc6SPyun YongHyeon 				    txd->tx_dmamap);
1443a5ebadc6SPyun YongHyeon 				txd->tx_dmamap = NULL;
1444a5ebadc6SPyun YongHyeon 			}
1445a5ebadc6SPyun YongHyeon 		}
1446a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_tx_tag);
1447a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_tx_tag = NULL;
1448a5ebadc6SPyun YongHyeon 	}
1449a5ebadc6SPyun YongHyeon 	/* Rx buffers */
1450a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_rx_tag != NULL) {
1451a5ebadc6SPyun YongHyeon 		for (i = 0; i < JME_RX_RING_CNT; i++) {
1452a5ebadc6SPyun YongHyeon 			rxd = &sc->jme_cdata.jme_rxdesc[i];
1453a5ebadc6SPyun YongHyeon 			if (rxd->rx_dmamap != NULL) {
1454a5ebadc6SPyun YongHyeon 				bus_dmamap_destroy(sc->jme_cdata.jme_rx_tag,
1455a5ebadc6SPyun YongHyeon 				    rxd->rx_dmamap);
1456a5ebadc6SPyun YongHyeon 				rxd->rx_dmamap = NULL;
1457a5ebadc6SPyun YongHyeon 			}
1458a5ebadc6SPyun YongHyeon 		}
1459a5ebadc6SPyun YongHyeon 		if (sc->jme_cdata.jme_rx_sparemap != NULL) {
1460a5ebadc6SPyun YongHyeon 			bus_dmamap_destroy(sc->jme_cdata.jme_rx_tag,
1461a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_rx_sparemap);
1462a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rx_sparemap = NULL;
1463a5ebadc6SPyun YongHyeon 		}
1464a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_rx_tag);
1465a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_rx_tag = NULL;
1466a5ebadc6SPyun YongHyeon 	}
1467a5ebadc6SPyun YongHyeon 
1468a5ebadc6SPyun YongHyeon 	/* Shared status block. */
1469a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_ssb_tag != NULL) {
1470068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_ssb_block_paddr)
1471a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_ssb_tag,
1472a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_ssb_map);
1473068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_ssb_block)
1474a5ebadc6SPyun YongHyeon 			bus_dmamem_free(sc->jme_cdata.jme_ssb_tag,
1475a5ebadc6SPyun YongHyeon 			    sc->jme_rdata.jme_ssb_block,
1476a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_ssb_map);
1477a5ebadc6SPyun YongHyeon 		sc->jme_rdata.jme_ssb_block = NULL;
1478068d8643SJohn Baldwin 		sc->jme_rdata.jme_ssb_block_paddr = 0;
1479a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_ssb_tag);
1480a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_ssb_tag = NULL;
1481a5ebadc6SPyun YongHyeon 	}
1482a5ebadc6SPyun YongHyeon 
1483a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_buffer_tag != NULL) {
1484a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_buffer_tag);
1485a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_buffer_tag = NULL;
1486a5ebadc6SPyun YongHyeon 	}
1487a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_ring_tag != NULL) {
1488a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_ring_tag);
1489a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_ring_tag = NULL;
1490a5ebadc6SPyun YongHyeon 	}
1491a5ebadc6SPyun YongHyeon }
1492a5ebadc6SPyun YongHyeon 
1493a5ebadc6SPyun YongHyeon /*
1494a5ebadc6SPyun YongHyeon  *	Make sure the interface is stopped at reboot time.
1495a5ebadc6SPyun YongHyeon  */
1496a5ebadc6SPyun YongHyeon static int
1497a5ebadc6SPyun YongHyeon jme_shutdown(device_t dev)
1498a5ebadc6SPyun YongHyeon {
1499a5ebadc6SPyun YongHyeon 
1500a5ebadc6SPyun YongHyeon 	return (jme_suspend(dev));
1501a5ebadc6SPyun YongHyeon }
1502a5ebadc6SPyun YongHyeon 
1503a5ebadc6SPyun YongHyeon /*
1504a5ebadc6SPyun YongHyeon  * Unlike other ethernet controllers, JMC250 requires
1505a5ebadc6SPyun YongHyeon  * explicit resetting link speed to 10/100Mbps as gigabit
1506a5ebadc6SPyun YongHyeon  * link will cunsume more power than 375mA.
1507a5ebadc6SPyun YongHyeon  * Note, we reset the link speed to 10/100Mbps with
1508a5ebadc6SPyun YongHyeon  * auto-negotiation but we don't know whether that operation
1509a5ebadc6SPyun YongHyeon  * would succeed or not as we have no control after powering
1510a5ebadc6SPyun YongHyeon  * off. If the renegotiation fail WOL may not work. Running
1511a5ebadc6SPyun YongHyeon  * at 1Gbps draws more power than 375mA at 3.3V which is
1512a5ebadc6SPyun YongHyeon  * specified in PCI specification and that would result in
1513a5ebadc6SPyun YongHyeon  * complete shutdowning power to ethernet controller.
1514a5ebadc6SPyun YongHyeon  *
1515a5ebadc6SPyun YongHyeon  * TODO
1516a5ebadc6SPyun YongHyeon  *  Save current negotiated media speed/duplex/flow-control
1517a5ebadc6SPyun YongHyeon  *  to softc and restore the same link again after resuming.
1518a5ebadc6SPyun YongHyeon  *  PHY handling such as power down/resetting to 100Mbps
1519a5ebadc6SPyun YongHyeon  *  may be better handled in suspend method in phy driver.
1520a5ebadc6SPyun YongHyeon  */
1521a5ebadc6SPyun YongHyeon static void
1522a5ebadc6SPyun YongHyeon jme_setlinkspeed(struct jme_softc *sc)
1523a5ebadc6SPyun YongHyeon {
1524a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
1525a5ebadc6SPyun YongHyeon 	int aneg, i;
1526a5ebadc6SPyun YongHyeon 
1527a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
1528a5ebadc6SPyun YongHyeon 
1529a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
1530a5ebadc6SPyun YongHyeon 	mii_pollstat(mii);
1531a5ebadc6SPyun YongHyeon 	aneg = 0;
1532a5ebadc6SPyun YongHyeon 	if ((mii->mii_media_status & IFM_AVALID) != 0) {
1533a5ebadc6SPyun YongHyeon 		switch IFM_SUBTYPE(mii->mii_media_active) {
1534a5ebadc6SPyun YongHyeon 		case IFM_10_T:
1535a5ebadc6SPyun YongHyeon 		case IFM_100_TX:
1536a5ebadc6SPyun YongHyeon 			return;
1537a5ebadc6SPyun YongHyeon 		case IFM_1000_T:
1538a5ebadc6SPyun YongHyeon 			aneg++;
1539a5ebadc6SPyun YongHyeon 		default:
1540a5ebadc6SPyun YongHyeon 			break;
1541a5ebadc6SPyun YongHyeon 		}
1542a5ebadc6SPyun YongHyeon 	}
1543a5ebadc6SPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_100T2CR, 0);
1544a5ebadc6SPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_ANAR,
1545a5ebadc6SPyun YongHyeon 	    ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
1546a5ebadc6SPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR,
1547a5ebadc6SPyun YongHyeon 	    BMCR_AUTOEN | BMCR_STARTNEG);
1548a5ebadc6SPyun YongHyeon 	DELAY(1000);
1549a5ebadc6SPyun YongHyeon 	if (aneg != 0) {
1550a5ebadc6SPyun YongHyeon 		/* Poll link state until jme(4) get a 10/100 link. */
1551a5ebadc6SPyun YongHyeon 		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
1552a5ebadc6SPyun YongHyeon 			mii_pollstat(mii);
1553a5ebadc6SPyun YongHyeon 			if ((mii->mii_media_status & IFM_AVALID) != 0) {
1554a5ebadc6SPyun YongHyeon 				switch (IFM_SUBTYPE(mii->mii_media_active)) {
1555a5ebadc6SPyun YongHyeon 				case IFM_10_T:
1556a5ebadc6SPyun YongHyeon 				case IFM_100_TX:
1557a5ebadc6SPyun YongHyeon 					jme_mac_config(sc);
1558a5ebadc6SPyun YongHyeon 					return;
1559a5ebadc6SPyun YongHyeon 				default:
1560a5ebadc6SPyun YongHyeon 					break;
1561a5ebadc6SPyun YongHyeon 				}
1562a5ebadc6SPyun YongHyeon 			}
1563a5ebadc6SPyun YongHyeon 			JME_UNLOCK(sc);
1564a5ebadc6SPyun YongHyeon 			pause("jmelnk", hz);
1565a5ebadc6SPyun YongHyeon 			JME_LOCK(sc);
1566a5ebadc6SPyun YongHyeon 		}
1567a5ebadc6SPyun YongHyeon 		if (i == MII_ANEGTICKS_GIGE)
1568a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev, "establishing link failed, "
1569a5ebadc6SPyun YongHyeon 			    "WOL may not work!");
1570a5ebadc6SPyun YongHyeon 	}
1571a5ebadc6SPyun YongHyeon 	/*
1572a5ebadc6SPyun YongHyeon 	 * No link, force MAC to have 100Mbps, full-duplex link.
1573a5ebadc6SPyun YongHyeon 	 * This is the last resort and may/may not work.
1574a5ebadc6SPyun YongHyeon 	 */
1575a5ebadc6SPyun YongHyeon 	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
1576a5ebadc6SPyun YongHyeon 	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
1577a5ebadc6SPyun YongHyeon 	jme_mac_config(sc);
1578a5ebadc6SPyun YongHyeon }
1579a5ebadc6SPyun YongHyeon 
1580a5ebadc6SPyun YongHyeon static void
1581a5ebadc6SPyun YongHyeon jme_setwol(struct jme_softc *sc)
1582a5ebadc6SPyun YongHyeon {
1583a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
1584a5ebadc6SPyun YongHyeon 	uint32_t gpr, pmcs;
1585a5ebadc6SPyun YongHyeon 	uint16_t pmstat;
1586a5ebadc6SPyun YongHyeon 	int pmc;
1587a5ebadc6SPyun YongHyeon 
1588a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
1589a5ebadc6SPyun YongHyeon 
15903b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->jme_dev, PCIY_PMG, &pmc) != 0) {
1591f37739d7SPyun YongHyeon 		/* Remove Tx MAC/offload clock to save more power. */
1592f37739d7SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_TXCLK) != 0)
1593f37739d7SPyun YongHyeon 			CSR_WRITE_4(sc, JME_GHC, CSR_READ_4(sc, JME_GHC) &
1594f37739d7SPyun YongHyeon 			    ~(GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100 |
1595f37739d7SPyun YongHyeon 			    GHC_TX_OFFLD_CLK_1000 | GHC_TX_MAC_CLK_1000));
15964f1ff93aSPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_RXCLK) != 0)
15974f1ff93aSPyun YongHyeon 			CSR_WRITE_4(sc, JME_GPREG1,
15984f1ff93aSPyun YongHyeon 			    CSR_READ_4(sc, JME_GPREG1) | GPREG1_RX_MAC_CLK_DIS);
1599a5ebadc6SPyun YongHyeon 		/* No PME capability, PHY power down. */
16004f1ff93aSPyun YongHyeon 		jme_phy_down(sc);
1601a5ebadc6SPyun YongHyeon 		return;
1602a5ebadc6SPyun YongHyeon 	}
1603a5ebadc6SPyun YongHyeon 
1604a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
1605a5ebadc6SPyun YongHyeon 	gpr = CSR_READ_4(sc, JME_GPREG0) & ~GPREG0_PME_ENB;
1606a5ebadc6SPyun YongHyeon 	pmcs = CSR_READ_4(sc, JME_PMCS);
1607a5ebadc6SPyun YongHyeon 	pmcs &= ~PMCS_WOL_ENB_MASK;
1608a5ebadc6SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) {
1609a5ebadc6SPyun YongHyeon 		pmcs |= PMCS_MAGIC_FRAME | PMCS_MAGIC_FRAME_ENB;
1610a5ebadc6SPyun YongHyeon 		/* Enable PME message. */
1611a5ebadc6SPyun YongHyeon 		gpr |= GPREG0_PME_ENB;
1612a5ebadc6SPyun YongHyeon 		/* For gigabit controllers, reset link speed to 10/100. */
1613a5ebadc6SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_FASTETH) == 0)
1614a5ebadc6SPyun YongHyeon 			jme_setlinkspeed(sc);
1615a5ebadc6SPyun YongHyeon 	}
1616a5ebadc6SPyun YongHyeon 
1617a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_PMCS, pmcs);
1618a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GPREG0, gpr);
1619f37739d7SPyun YongHyeon 	/* Remove Tx MAC/offload clock to save more power. */
1620f37739d7SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_TXCLK) != 0)
1621f37739d7SPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, CSR_READ_4(sc, JME_GHC) &
1622f37739d7SPyun YongHyeon 		    ~(GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100 |
1623f37739d7SPyun YongHyeon 		    GHC_TX_OFFLD_CLK_1000 | GHC_TX_MAC_CLK_1000));
1624a5ebadc6SPyun YongHyeon 	/* Request PME. */
1625a5ebadc6SPyun YongHyeon 	pmstat = pci_read_config(sc->jme_dev, pmc + PCIR_POWER_STATUS, 2);
1626a5ebadc6SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
1627a5ebadc6SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
1628a5ebadc6SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
1629a5ebadc6SPyun YongHyeon 	pci_write_config(sc->jme_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
1630a5ebadc6SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) == 0) {
1631a5ebadc6SPyun YongHyeon 		/* No WOL, PHY power down. */
16324f1ff93aSPyun YongHyeon 		jme_phy_down(sc);
1633a5ebadc6SPyun YongHyeon 	}
1634a5ebadc6SPyun YongHyeon }
1635a5ebadc6SPyun YongHyeon 
1636a5ebadc6SPyun YongHyeon static int
1637a5ebadc6SPyun YongHyeon jme_suspend(device_t dev)
1638a5ebadc6SPyun YongHyeon {
1639a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
1640a5ebadc6SPyun YongHyeon 
1641a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
1642a5ebadc6SPyun YongHyeon 
1643a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
1644a5ebadc6SPyun YongHyeon 	jme_stop(sc);
1645a5ebadc6SPyun YongHyeon 	jme_setwol(sc);
1646a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
1647a5ebadc6SPyun YongHyeon 
1648a5ebadc6SPyun YongHyeon 	return (0);
1649a5ebadc6SPyun YongHyeon }
1650a5ebadc6SPyun YongHyeon 
1651a5ebadc6SPyun YongHyeon static int
1652a5ebadc6SPyun YongHyeon jme_resume(device_t dev)
1653a5ebadc6SPyun YongHyeon {
1654a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
1655a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
1656a5ebadc6SPyun YongHyeon 	uint16_t pmstat;
1657a5ebadc6SPyun YongHyeon 	int pmc;
1658a5ebadc6SPyun YongHyeon 
1659a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
1660a5ebadc6SPyun YongHyeon 
1661a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
1662144a0724SKevin Lo 	if (pci_find_cap(sc->jme_dev, PCIY_PMG, &pmc) == 0) {
1663a5ebadc6SPyun YongHyeon 		pmstat = pci_read_config(sc->jme_dev,
1664a5ebadc6SPyun YongHyeon 		    pmc + PCIR_POWER_STATUS, 2);
1665a5ebadc6SPyun YongHyeon 		/* Disable PME clear PME status. */
1666a5ebadc6SPyun YongHyeon 		pmstat &= ~PCIM_PSTAT_PMEENABLE;
1667a5ebadc6SPyun YongHyeon 		pci_write_config(sc->jme_dev,
1668a5ebadc6SPyun YongHyeon 		    pmc + PCIR_POWER_STATUS, pmstat, 2);
1669a5ebadc6SPyun YongHyeon 	}
16704f1ff93aSPyun YongHyeon 	/* Wakeup PHY. */
16714f1ff93aSPyun YongHyeon 	jme_phy_up(sc);
1672a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
167332f8942aSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0) {
167432f8942aSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1675a5ebadc6SPyun YongHyeon 		jme_init_locked(sc);
167632f8942aSPyun YongHyeon 	}
1677a5ebadc6SPyun YongHyeon 
1678a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
1679a5ebadc6SPyun YongHyeon 
1680a5ebadc6SPyun YongHyeon 	return (0);
1681a5ebadc6SPyun YongHyeon }
1682a5ebadc6SPyun YongHyeon 
1683a5ebadc6SPyun YongHyeon static int
1684a5ebadc6SPyun YongHyeon jme_encap(struct jme_softc *sc, struct mbuf **m_head)
1685a5ebadc6SPyun YongHyeon {
1686a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
1687a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
1688a5ebadc6SPyun YongHyeon 	struct mbuf *m;
1689a5ebadc6SPyun YongHyeon 	bus_dma_segment_t txsegs[JME_MAXTXSEGS];
1690a5ebadc6SPyun YongHyeon 	int error, i, nsegs, prod;
1691edd26b66SAndre Oppermann 	uint32_t cflags, tsosegsz;
1692a5ebadc6SPyun YongHyeon 
1693a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
1694a5ebadc6SPyun YongHyeon 
1695a5ebadc6SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
1696a5ebadc6SPyun YongHyeon 
1697a5ebadc6SPyun YongHyeon 	if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
1698a5ebadc6SPyun YongHyeon 		/*
1699a5ebadc6SPyun YongHyeon 		 * Due to the adherence to NDIS specification JMC250
1700a5ebadc6SPyun YongHyeon 		 * assumes upper stack computed TCP pseudo checksum
1701a5ebadc6SPyun YongHyeon 		 * without including payload length. This breaks
1702a5ebadc6SPyun YongHyeon 		 * checksum offload for TSO case so recompute TCP
1703a5ebadc6SPyun YongHyeon 		 * pseudo checksum for JMC250. Hopefully this wouldn't
1704a5ebadc6SPyun YongHyeon 		 * be much burden on modern CPUs.
1705a5ebadc6SPyun YongHyeon 		 */
1706a5ebadc6SPyun YongHyeon 		struct ether_header *eh;
1707a5ebadc6SPyun YongHyeon 		struct ip *ip;
1708a5ebadc6SPyun YongHyeon 		struct tcphdr *tcp;
1709a5ebadc6SPyun YongHyeon 		uint32_t ip_off, poff;
1710a5ebadc6SPyun YongHyeon 
1711a5ebadc6SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
1712a5ebadc6SPyun YongHyeon 			/* Get a writable copy. */
1713c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
1714a5ebadc6SPyun YongHyeon 			m_freem(*m_head);
1715a5ebadc6SPyun YongHyeon 			if (m == NULL) {
1716a5ebadc6SPyun YongHyeon 				*m_head = NULL;
1717a5ebadc6SPyun YongHyeon 				return (ENOBUFS);
1718a5ebadc6SPyun YongHyeon 			}
1719a5ebadc6SPyun YongHyeon 			*m_head = m;
1720a5ebadc6SPyun YongHyeon 		}
1721a5ebadc6SPyun YongHyeon 		ip_off = sizeof(struct ether_header);
1722a5ebadc6SPyun YongHyeon 		m = m_pullup(*m_head, ip_off);
1723a5ebadc6SPyun YongHyeon 		if (m == NULL) {
1724a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1725a5ebadc6SPyun YongHyeon 			return (ENOBUFS);
1726a5ebadc6SPyun YongHyeon 		}
1727a5ebadc6SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
1728a5ebadc6SPyun YongHyeon 		/* Check the existence of VLAN tag. */
1729a5ebadc6SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
1730a5ebadc6SPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
1731a5ebadc6SPyun YongHyeon 			m = m_pullup(m, ip_off);
1732a5ebadc6SPyun YongHyeon 			if (m == NULL) {
1733a5ebadc6SPyun YongHyeon 				*m_head = NULL;
1734a5ebadc6SPyun YongHyeon 				return (ENOBUFS);
1735a5ebadc6SPyun YongHyeon 			}
1736a5ebadc6SPyun YongHyeon 		}
1737a5ebadc6SPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
1738a5ebadc6SPyun YongHyeon 		if (m == NULL) {
1739a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1740a5ebadc6SPyun YongHyeon 			return (ENOBUFS);
1741a5ebadc6SPyun YongHyeon 		}
1742a5ebadc6SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
1743a5ebadc6SPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
1744a5ebadc6SPyun YongHyeon 		m = m_pullup(m, poff + sizeof(struct tcphdr));
1745a5ebadc6SPyun YongHyeon 		if (m == NULL) {
1746a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1747a5ebadc6SPyun YongHyeon 			return (ENOBUFS);
1748a5ebadc6SPyun YongHyeon 		}
1749a5ebadc6SPyun YongHyeon 		/*
1750a5ebadc6SPyun YongHyeon 		 * Reset IP checksum and recompute TCP pseudo
1751a5ebadc6SPyun YongHyeon 		 * checksum that NDIS specification requires.
1752a5ebadc6SPyun YongHyeon 		 */
175396486faaSPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
175496486faaSPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1755a5ebadc6SPyun YongHyeon 		ip->ip_sum = 0;
1756a5ebadc6SPyun YongHyeon 		if (poff + (tcp->th_off << 2) == m->m_pkthdr.len) {
1757a5ebadc6SPyun YongHyeon 			tcp->th_sum = in_pseudo(ip->ip_src.s_addr,
1758a5ebadc6SPyun YongHyeon 			    ip->ip_dst.s_addr,
1759a5ebadc6SPyun YongHyeon 			    htons((tcp->th_off << 2) + IPPROTO_TCP));
1760a5ebadc6SPyun YongHyeon 			/* No need to TSO, force IP checksum offload. */
1761a5ebadc6SPyun YongHyeon 			(*m_head)->m_pkthdr.csum_flags &= ~CSUM_TSO;
1762a5ebadc6SPyun YongHyeon 			(*m_head)->m_pkthdr.csum_flags |= CSUM_IP;
1763a5ebadc6SPyun YongHyeon 		} else
1764a5ebadc6SPyun YongHyeon 			tcp->th_sum = in_pseudo(ip->ip_src.s_addr,
1765a5ebadc6SPyun YongHyeon 			    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
1766a5ebadc6SPyun YongHyeon 		*m_head = m;
1767a5ebadc6SPyun YongHyeon 	}
1768a5ebadc6SPyun YongHyeon 
1769a5ebadc6SPyun YongHyeon 	prod = sc->jme_cdata.jme_tx_prod;
1770a5ebadc6SPyun YongHyeon 	txd = &sc->jme_cdata.jme_txdesc[prod];
1771a5ebadc6SPyun YongHyeon 
1772a5ebadc6SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->jme_cdata.jme_tx_tag,
1773a5ebadc6SPyun YongHyeon 	    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1774a5ebadc6SPyun YongHyeon 	if (error == EFBIG) {
1775c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, JME_MAXTXSEGS);
1776a5ebadc6SPyun YongHyeon 		if (m == NULL) {
1777a5ebadc6SPyun YongHyeon 			m_freem(*m_head);
1778a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1779a5ebadc6SPyun YongHyeon 			return (ENOMEM);
1780a5ebadc6SPyun YongHyeon 		}
1781a5ebadc6SPyun YongHyeon 		*m_head = m;
1782a5ebadc6SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->jme_cdata.jme_tx_tag,
1783a5ebadc6SPyun YongHyeon 		    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1784a5ebadc6SPyun YongHyeon 		if (error != 0) {
1785a5ebadc6SPyun YongHyeon 			m_freem(*m_head);
1786a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1787a5ebadc6SPyun YongHyeon 			return (error);
1788a5ebadc6SPyun YongHyeon 		}
1789a5ebadc6SPyun YongHyeon 	} else if (error != 0)
1790a5ebadc6SPyun YongHyeon 		return (error);
1791a5ebadc6SPyun YongHyeon 	if (nsegs == 0) {
1792a5ebadc6SPyun YongHyeon 		m_freem(*m_head);
1793a5ebadc6SPyun YongHyeon 		*m_head = NULL;
1794a5ebadc6SPyun YongHyeon 		return (EIO);
1795a5ebadc6SPyun YongHyeon 	}
1796a5ebadc6SPyun YongHyeon 
1797a5ebadc6SPyun YongHyeon 	/*
1798a5ebadc6SPyun YongHyeon 	 * Check descriptor overrun. Leave one free descriptor.
1799a5ebadc6SPyun YongHyeon 	 * Since we always use 64bit address mode for transmitting,
1800a5ebadc6SPyun YongHyeon 	 * each Tx request requires one more dummy descriptor.
1801a5ebadc6SPyun YongHyeon 	 */
1802a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt + nsegs + 1 > JME_TX_RING_CNT - 1) {
1803a5ebadc6SPyun YongHyeon 		bus_dmamap_unload(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap);
1804a5ebadc6SPyun YongHyeon 		return (ENOBUFS);
1805a5ebadc6SPyun YongHyeon 	}
1806a5ebadc6SPyun YongHyeon 
1807a5ebadc6SPyun YongHyeon 	m = *m_head;
1808a5ebadc6SPyun YongHyeon 	cflags = 0;
1809edd26b66SAndre Oppermann 	tsosegsz = 0;
1810a5ebadc6SPyun YongHyeon 	/* Configure checksum offload and TSO. */
1811a5ebadc6SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
1812edd26b66SAndre Oppermann 		tsosegsz = (uint32_t)m->m_pkthdr.tso_segsz <<
1813a5ebadc6SPyun YongHyeon 		    JME_TD_MSS_SHIFT;
1814a5ebadc6SPyun YongHyeon 		cflags |= JME_TD_TSO;
1815a5ebadc6SPyun YongHyeon 	} else {
1816a5ebadc6SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0)
1817a5ebadc6SPyun YongHyeon 			cflags |= JME_TD_IPCSUM;
1818a5ebadc6SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
1819a5ebadc6SPyun YongHyeon 			cflags |= JME_TD_TCPCSUM;
1820a5ebadc6SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
1821a5ebadc6SPyun YongHyeon 			cflags |= JME_TD_UDPCSUM;
1822a5ebadc6SPyun YongHyeon 	}
1823a5ebadc6SPyun YongHyeon 	/* Configure VLAN. */
1824a5ebadc6SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
1825a5ebadc6SPyun YongHyeon 		cflags |= (m->m_pkthdr.ether_vtag & JME_TD_VLAN_MASK);
1826a5ebadc6SPyun YongHyeon 		cflags |= JME_TD_VLAN_TAG;
1827a5ebadc6SPyun YongHyeon 	}
1828a5ebadc6SPyun YongHyeon 
1829a5ebadc6SPyun YongHyeon 	desc = &sc->jme_rdata.jme_tx_ring[prod];
1830a5ebadc6SPyun YongHyeon 	desc->flags = htole32(cflags);
1831edd26b66SAndre Oppermann 	desc->buflen = htole32(tsosegsz);
1832a5ebadc6SPyun YongHyeon 	desc->addr_hi = htole32(m->m_pkthdr.len);
1833a5ebadc6SPyun YongHyeon 	desc->addr_lo = 0;
1834a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_cnt++;
1835a5ebadc6SPyun YongHyeon 	JME_DESC_INC(prod, JME_TX_RING_CNT);
1836a5ebadc6SPyun YongHyeon 	for (i = 0; i < nsegs; i++) {
1837a5ebadc6SPyun YongHyeon 		desc = &sc->jme_rdata.jme_tx_ring[prod];
1838a5ebadc6SPyun YongHyeon 		desc->flags = htole32(JME_TD_OWN | JME_TD_64BIT);
1839a5ebadc6SPyun YongHyeon 		desc->buflen = htole32(txsegs[i].ds_len);
1840a5ebadc6SPyun YongHyeon 		desc->addr_hi = htole32(JME_ADDR_HI(txsegs[i].ds_addr));
1841a5ebadc6SPyun YongHyeon 		desc->addr_lo = htole32(JME_ADDR_LO(txsegs[i].ds_addr));
1842a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_tx_cnt++;
1843a5ebadc6SPyun YongHyeon 		JME_DESC_INC(prod, JME_TX_RING_CNT);
1844a5ebadc6SPyun YongHyeon 	}
1845a5ebadc6SPyun YongHyeon 
1846a5ebadc6SPyun YongHyeon 	/* Update producer index. */
1847a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_prod = prod;
1848a5ebadc6SPyun YongHyeon 	/*
1849a5ebadc6SPyun YongHyeon 	 * Finally request interrupt and give the first descriptor
1850a5ebadc6SPyun YongHyeon 	 * owenership to hardware.
1851a5ebadc6SPyun YongHyeon 	 */
1852a5ebadc6SPyun YongHyeon 	desc = txd->tx_desc;
1853a5ebadc6SPyun YongHyeon 	desc->flags |= htole32(JME_TD_OWN | JME_TD_INTR);
1854a5ebadc6SPyun YongHyeon 
1855a5ebadc6SPyun YongHyeon 	txd->tx_m = m;
1856a5ebadc6SPyun YongHyeon 	txd->tx_ndesc = nsegs + 1;
1857a5ebadc6SPyun YongHyeon 
1858a5ebadc6SPyun YongHyeon 	/* Sync descriptors. */
1859a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap,
1860a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
1861a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag,
1862a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map,
1863a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1864a5ebadc6SPyun YongHyeon 
1865a5ebadc6SPyun YongHyeon 	return (0);
1866a5ebadc6SPyun YongHyeon }
1867a5ebadc6SPyun YongHyeon 
1868a5ebadc6SPyun YongHyeon static void
1869932b56d2SJohn Baldwin jme_start(struct ifnet *ifp)
1870a5ebadc6SPyun YongHyeon {
1871932b56d2SJohn Baldwin         struct jme_softc *sc;
1872a5ebadc6SPyun YongHyeon 
1873932b56d2SJohn Baldwin 	sc = ifp->if_softc;
1874932b56d2SJohn Baldwin 	JME_LOCK(sc);
1875932b56d2SJohn Baldwin 	jme_start_locked(ifp);
1876932b56d2SJohn Baldwin 	JME_UNLOCK(sc);
1877a5ebadc6SPyun YongHyeon }
1878a5ebadc6SPyun YongHyeon 
1879a5ebadc6SPyun YongHyeon static void
1880932b56d2SJohn Baldwin jme_start_locked(struct ifnet *ifp)
1881a5ebadc6SPyun YongHyeon {
1882a5ebadc6SPyun YongHyeon         struct jme_softc *sc;
1883a5ebadc6SPyun YongHyeon         struct mbuf *m_head;
1884a5ebadc6SPyun YongHyeon 	int enq;
1885a5ebadc6SPyun YongHyeon 
1886a5ebadc6SPyun YongHyeon 	sc = ifp->if_softc;
1887a5ebadc6SPyun YongHyeon 
1888932b56d2SJohn Baldwin 	JME_LOCK_ASSERT(sc);
1889a5ebadc6SPyun YongHyeon 
1890a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt >= JME_TX_DESC_HIWAT)
1891a5ebadc6SPyun YongHyeon 		jme_txeof(sc);
1892a5ebadc6SPyun YongHyeon 
1893a5ebadc6SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1894932b56d2SJohn Baldwin 	    IFF_DRV_RUNNING || (sc->jme_flags & JME_FLAG_LINK) == 0)
1895a5ebadc6SPyun YongHyeon 		return;
1896a5ebadc6SPyun YongHyeon 
1897a5ebadc6SPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) {
1898a5ebadc6SPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
1899a5ebadc6SPyun YongHyeon 		if (m_head == NULL)
1900a5ebadc6SPyun YongHyeon 			break;
1901a5ebadc6SPyun YongHyeon 		/*
1902a5ebadc6SPyun YongHyeon 		 * Pack the data into the transmit ring. If we
1903a5ebadc6SPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
1904a5ebadc6SPyun YongHyeon 		 * for the NIC to drain the ring.
1905a5ebadc6SPyun YongHyeon 		 */
1906a5ebadc6SPyun YongHyeon 		if (jme_encap(sc, &m_head)) {
1907a5ebadc6SPyun YongHyeon 			if (m_head == NULL)
1908a5ebadc6SPyun YongHyeon 				break;
1909a5ebadc6SPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
1910a5ebadc6SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1911a5ebadc6SPyun YongHyeon 			break;
1912a5ebadc6SPyun YongHyeon 		}
1913a5ebadc6SPyun YongHyeon 
1914a5ebadc6SPyun YongHyeon 		enq++;
1915a5ebadc6SPyun YongHyeon 		/*
1916a5ebadc6SPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
1917a5ebadc6SPyun YongHyeon 		 * to him.
1918a5ebadc6SPyun YongHyeon 		 */
1919a5ebadc6SPyun YongHyeon 		ETHER_BPF_MTAP(ifp, m_head);
1920a5ebadc6SPyun YongHyeon 	}
1921a5ebadc6SPyun YongHyeon 
1922a5ebadc6SPyun YongHyeon 	if (enq > 0) {
1923a5ebadc6SPyun YongHyeon 		/*
1924a5ebadc6SPyun YongHyeon 		 * Reading TXCSR takes very long time under heavy load
1925a5ebadc6SPyun YongHyeon 		 * so cache TXCSR value and writes the ORed value with
1926a5ebadc6SPyun YongHyeon 		 * the kick command to the TXCSR. This saves one register
1927a5ebadc6SPyun YongHyeon 		 * access cycle.
1928a5ebadc6SPyun YongHyeon 		 */
1929a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr | TXCSR_TX_ENB |
1930a5ebadc6SPyun YongHyeon 		    TXCSR_TXQ_N_START(TXCSR_TXQ0));
1931a5ebadc6SPyun YongHyeon 		/* Set a timeout in case the chip goes out to lunch. */
1932a5ebadc6SPyun YongHyeon 		sc->jme_watchdog_timer = JME_TX_TIMEOUT;
1933a5ebadc6SPyun YongHyeon 	}
1934a5ebadc6SPyun YongHyeon }
1935a5ebadc6SPyun YongHyeon 
1936a5ebadc6SPyun YongHyeon static void
1937a5ebadc6SPyun YongHyeon jme_watchdog(struct jme_softc *sc)
1938a5ebadc6SPyun YongHyeon {
1939a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
1940a5ebadc6SPyun YongHyeon 
1941a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
1942a5ebadc6SPyun YongHyeon 
1943a5ebadc6SPyun YongHyeon 	if (sc->jme_watchdog_timer == 0 || --sc->jme_watchdog_timer)
1944a5ebadc6SPyun YongHyeon 		return;
1945a5ebadc6SPyun YongHyeon 
1946a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
1947a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_LINK) == 0) {
1948a5ebadc6SPyun YongHyeon 		if_printf(sc->jme_ifp, "watchdog timeout (missed link)\n");
1949a9af3b70SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
195032f8942aSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1951a5ebadc6SPyun YongHyeon 		jme_init_locked(sc);
1952a5ebadc6SPyun YongHyeon 		return;
1953a5ebadc6SPyun YongHyeon 	}
1954a5ebadc6SPyun YongHyeon 	jme_txeof(sc);
1955a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt == 0) {
1956a5ebadc6SPyun YongHyeon 		if_printf(sc->jme_ifp,
1957a5ebadc6SPyun YongHyeon 		    "watchdog timeout (missed Tx interrupts) -- recovering\n");
1958a5ebadc6SPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1959932b56d2SJohn Baldwin 			jme_start_locked(ifp);
1960a5ebadc6SPyun YongHyeon 		return;
1961a5ebadc6SPyun YongHyeon 	}
1962a5ebadc6SPyun YongHyeon 
1963a5ebadc6SPyun YongHyeon 	if_printf(sc->jme_ifp, "watchdog timeout\n");
1964a9af3b70SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
196532f8942aSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1966a5ebadc6SPyun YongHyeon 	jme_init_locked(sc);
1967a5ebadc6SPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1968932b56d2SJohn Baldwin 		jme_start_locked(ifp);
1969a5ebadc6SPyun YongHyeon }
1970a5ebadc6SPyun YongHyeon 
1971a5ebadc6SPyun YongHyeon static int
1972a5ebadc6SPyun YongHyeon jme_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
1973a5ebadc6SPyun YongHyeon {
1974a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
1975a5ebadc6SPyun YongHyeon 	struct ifreq *ifr;
1976a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
1977a5ebadc6SPyun YongHyeon 	uint32_t reg;
1978a5ebadc6SPyun YongHyeon 	int error, mask;
1979a5ebadc6SPyun YongHyeon 
1980a5ebadc6SPyun YongHyeon 	sc = ifp->if_softc;
1981a5ebadc6SPyun YongHyeon 	ifr = (struct ifreq *)data;
1982a5ebadc6SPyun YongHyeon 	error = 0;
1983a5ebadc6SPyun YongHyeon 	switch (cmd) {
1984a5ebadc6SPyun YongHyeon 	case SIOCSIFMTU:
1985a5ebadc6SPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > JME_JUMBO_MTU ||
1986a5ebadc6SPyun YongHyeon 		    ((sc->jme_flags & JME_FLAG_NOJUMBO) != 0 &&
1987a5ebadc6SPyun YongHyeon 		    ifr->ifr_mtu > JME_MAX_MTU)) {
1988a5ebadc6SPyun YongHyeon 			error = EINVAL;
1989a5ebadc6SPyun YongHyeon 			break;
1990a5ebadc6SPyun YongHyeon 		}
1991a5ebadc6SPyun YongHyeon 
1992a5ebadc6SPyun YongHyeon 		if (ifp->if_mtu != ifr->ifr_mtu) {
1993a5ebadc6SPyun YongHyeon 			/*
1994a5ebadc6SPyun YongHyeon 			 * No special configuration is required when interface
1995a5ebadc6SPyun YongHyeon 			 * MTU is changed but availability of TSO/Tx checksum
1996a5ebadc6SPyun YongHyeon 			 * offload should be chcked against new MTU size as
1997a5ebadc6SPyun YongHyeon 			 * FIFO size is just 2K.
1998a5ebadc6SPyun YongHyeon 			 */
1999a5ebadc6SPyun YongHyeon 			JME_LOCK(sc);
2000a5ebadc6SPyun YongHyeon 			if (ifr->ifr_mtu >= JME_TX_FIFO_SIZE) {
2001a5ebadc6SPyun YongHyeon 				ifp->if_capenable &=
2002a5ebadc6SPyun YongHyeon 				    ~(IFCAP_TXCSUM | IFCAP_TSO4);
2003a5ebadc6SPyun YongHyeon 				ifp->if_hwassist &=
2004a5ebadc6SPyun YongHyeon 				    ~(JME_CSUM_FEATURES | CSUM_TSO);
2005a5ebadc6SPyun YongHyeon 				VLAN_CAPABILITIES(ifp);
2006a5ebadc6SPyun YongHyeon 			}
2007a5ebadc6SPyun YongHyeon 			ifp->if_mtu = ifr->ifr_mtu;
200832f8942aSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
200932f8942aSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2010a5ebadc6SPyun YongHyeon 				jme_init_locked(sc);
201132f8942aSPyun YongHyeon 			}
2012a5ebadc6SPyun YongHyeon 			JME_UNLOCK(sc);
2013a5ebadc6SPyun YongHyeon 		}
2014a5ebadc6SPyun YongHyeon 		break;
2015a5ebadc6SPyun YongHyeon 	case SIOCSIFFLAGS:
2016a5ebadc6SPyun YongHyeon 		JME_LOCK(sc);
2017a5ebadc6SPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
2018a5ebadc6SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2019a5ebadc6SPyun YongHyeon 				if (((ifp->if_flags ^ sc->jme_if_flags)
2020a5ebadc6SPyun YongHyeon 				    & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2021a5ebadc6SPyun YongHyeon 					jme_set_filter(sc);
2022a5ebadc6SPyun YongHyeon 			} else {
2023a5ebadc6SPyun YongHyeon 				if ((sc->jme_flags & JME_FLAG_DETACH) == 0)
2024a5ebadc6SPyun YongHyeon 					jme_init_locked(sc);
2025a5ebadc6SPyun YongHyeon 			}
2026a5ebadc6SPyun YongHyeon 		} else {
2027a5ebadc6SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2028a5ebadc6SPyun YongHyeon 				jme_stop(sc);
2029a5ebadc6SPyun YongHyeon 		}
2030a5ebadc6SPyun YongHyeon 		sc->jme_if_flags = ifp->if_flags;
2031a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
2032a5ebadc6SPyun YongHyeon 		break;
2033a5ebadc6SPyun YongHyeon 	case SIOCADDMULTI:
2034a5ebadc6SPyun YongHyeon 	case SIOCDELMULTI:
2035a5ebadc6SPyun YongHyeon 		JME_LOCK(sc);
2036a5ebadc6SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2037a5ebadc6SPyun YongHyeon 			jme_set_filter(sc);
2038a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
2039a5ebadc6SPyun YongHyeon 		break;
2040a5ebadc6SPyun YongHyeon 	case SIOCSIFMEDIA:
2041a5ebadc6SPyun YongHyeon 	case SIOCGIFMEDIA:
2042a5ebadc6SPyun YongHyeon 		mii = device_get_softc(sc->jme_miibus);
2043a5ebadc6SPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd);
2044a5ebadc6SPyun YongHyeon 		break;
2045a5ebadc6SPyun YongHyeon 	case SIOCSIFCAP:
2046a5ebadc6SPyun YongHyeon 		JME_LOCK(sc);
2047a5ebadc6SPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
2048a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
2049a5ebadc6SPyun YongHyeon 		    ifp->if_mtu < JME_TX_FIFO_SIZE) {
2050a5ebadc6SPyun YongHyeon 			if ((IFCAP_TXCSUM & ifp->if_capabilities) != 0) {
2051a5ebadc6SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_TXCSUM;
2052a5ebadc6SPyun YongHyeon 				if ((IFCAP_TXCSUM & ifp->if_capenable) != 0)
2053a5ebadc6SPyun YongHyeon 					ifp->if_hwassist |= JME_CSUM_FEATURES;
2054a5ebadc6SPyun YongHyeon 				else
2055a5ebadc6SPyun YongHyeon 					ifp->if_hwassist &= ~JME_CSUM_FEATURES;
2056a5ebadc6SPyun YongHyeon 			}
2057a5ebadc6SPyun YongHyeon 		}
2058a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
2059a5ebadc6SPyun YongHyeon 		    (IFCAP_RXCSUM & ifp->if_capabilities) != 0) {
2060a5ebadc6SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
2061a5ebadc6SPyun YongHyeon 			reg = CSR_READ_4(sc, JME_RXMAC);
2062a5ebadc6SPyun YongHyeon 			reg &= ~RXMAC_CSUM_ENB;
2063a5ebadc6SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
2064a5ebadc6SPyun YongHyeon 				reg |= RXMAC_CSUM_ENB;
2065a5ebadc6SPyun YongHyeon 			CSR_WRITE_4(sc, JME_RXMAC, reg);
2066a5ebadc6SPyun YongHyeon 		}
2067a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
2068a5ebadc6SPyun YongHyeon 		    ifp->if_mtu < JME_TX_FIFO_SIZE) {
2069a5ebadc6SPyun YongHyeon 			if ((IFCAP_TSO4 & ifp->if_capabilities) != 0) {
2070a5ebadc6SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_TSO4;
2071a5ebadc6SPyun YongHyeon 				if ((IFCAP_TSO4 & ifp->if_capenable) != 0)
2072a5ebadc6SPyun YongHyeon 					ifp->if_hwassist |= CSUM_TSO;
2073a5ebadc6SPyun YongHyeon 				else
2074a5ebadc6SPyun YongHyeon 					ifp->if_hwassist &= ~CSUM_TSO;
2075a5ebadc6SPyun YongHyeon 			}
2076a5ebadc6SPyun YongHyeon 		}
2077a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
2078a5ebadc6SPyun YongHyeon 		    (IFCAP_WOL_MAGIC & ifp->if_capabilities) != 0)
2079a5ebadc6SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
2080a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
2081a5ebadc6SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
2082a5ebadc6SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
20837bd35300SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
20847bd35300SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
20857bd35300SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
2086a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
2087a5ebadc6SPyun YongHyeon 		    (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) {
2088a5ebadc6SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
2089a5ebadc6SPyun YongHyeon 			jme_set_vlan(sc);
2090a5ebadc6SPyun YongHyeon 		}
2091a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
2092a5ebadc6SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
2093a5ebadc6SPyun YongHyeon 		break;
2094a5ebadc6SPyun YongHyeon 	default:
2095a5ebadc6SPyun YongHyeon 		error = ether_ioctl(ifp, cmd, data);
2096a5ebadc6SPyun YongHyeon 		break;
2097a5ebadc6SPyun YongHyeon 	}
2098a5ebadc6SPyun YongHyeon 
2099a5ebadc6SPyun YongHyeon 	return (error);
2100a5ebadc6SPyun YongHyeon }
2101a5ebadc6SPyun YongHyeon 
2102a5ebadc6SPyun YongHyeon static void
2103a5ebadc6SPyun YongHyeon jme_mac_config(struct jme_softc *sc)
2104a5ebadc6SPyun YongHyeon {
2105a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
2106cf8f254fSPyun YongHyeon 	uint32_t ghc, gpreg, rxmac, txmac, txpause;
2107f37739d7SPyun YongHyeon 	uint32_t txclk;
2108a5ebadc6SPyun YongHyeon 
2109a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
2110a5ebadc6SPyun YongHyeon 
2111a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
2112a5ebadc6SPyun YongHyeon 
2113a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GHC, GHC_RESET);
2114a5ebadc6SPyun YongHyeon 	DELAY(10);
2115a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GHC, 0);
2116a5ebadc6SPyun YongHyeon 	ghc = 0;
2117f37739d7SPyun YongHyeon 	txclk = 0;
2118a5ebadc6SPyun YongHyeon 	rxmac = CSR_READ_4(sc, JME_RXMAC);
2119a5ebadc6SPyun YongHyeon 	rxmac &= ~RXMAC_FC_ENB;
2120a5ebadc6SPyun YongHyeon 	txmac = CSR_READ_4(sc, JME_TXMAC);
2121a5ebadc6SPyun YongHyeon 	txmac &= ~(TXMAC_CARRIER_EXT | TXMAC_FRAME_BURST);
2122a5ebadc6SPyun YongHyeon 	txpause = CSR_READ_4(sc, JME_TXPFC);
2123a5ebadc6SPyun YongHyeon 	txpause &= ~TXPFC_PAUSE_ENB;
2124a5ebadc6SPyun YongHyeon 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
2125a5ebadc6SPyun YongHyeon 		ghc |= GHC_FULL_DUPLEX;
2126a5ebadc6SPyun YongHyeon 		rxmac &= ~RXMAC_COLL_DET_ENB;
2127a5ebadc6SPyun YongHyeon 		txmac &= ~(TXMAC_COLL_ENB | TXMAC_CARRIER_SENSE |
2128a5ebadc6SPyun YongHyeon 		    TXMAC_BACKOFF | TXMAC_CARRIER_EXT |
2129a5ebadc6SPyun YongHyeon 		    TXMAC_FRAME_BURST);
2130a5ebadc6SPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0)
2131a5ebadc6SPyun YongHyeon 			txpause |= TXPFC_PAUSE_ENB;
2132a5ebadc6SPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0)
2133a5ebadc6SPyun YongHyeon 			rxmac |= RXMAC_FC_ENB;
2134a5ebadc6SPyun YongHyeon 		/* Disable retry transmit timer/retry limit. */
2135a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXTRHD, CSR_READ_4(sc, JME_TXTRHD) &
2136a5ebadc6SPyun YongHyeon 		    ~(TXTRHD_RT_PERIOD_ENB | TXTRHD_RT_LIMIT_ENB));
2137a5ebadc6SPyun YongHyeon 	} else {
2138a5ebadc6SPyun YongHyeon 		rxmac |= RXMAC_COLL_DET_ENB;
2139a5ebadc6SPyun YongHyeon 		txmac |= TXMAC_COLL_ENB | TXMAC_CARRIER_SENSE | TXMAC_BACKOFF;
2140a5ebadc6SPyun YongHyeon 		/* Enable retry transmit timer/retry limit. */
2141a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXTRHD, CSR_READ_4(sc, JME_TXTRHD) |
2142a5ebadc6SPyun YongHyeon 		    TXTRHD_RT_PERIOD_ENB | TXTRHD_RT_LIMIT_ENB);
2143a5ebadc6SPyun YongHyeon 	}
2144a5ebadc6SPyun YongHyeon 		/* Reprogram Tx/Rx MACs with resolved speed/duplex. */
2145a5ebadc6SPyun YongHyeon 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
2146a5ebadc6SPyun YongHyeon 	case IFM_10_T:
2147a5ebadc6SPyun YongHyeon 		ghc |= GHC_SPEED_10;
2148f37739d7SPyun YongHyeon 		txclk |= GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100;
2149a5ebadc6SPyun YongHyeon 		break;
2150a5ebadc6SPyun YongHyeon 	case IFM_100_TX:
2151a5ebadc6SPyun YongHyeon 		ghc |= GHC_SPEED_100;
2152f37739d7SPyun YongHyeon 		txclk |= GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100;
2153a5ebadc6SPyun YongHyeon 		break;
2154a5ebadc6SPyun YongHyeon 	case IFM_1000_T:
2155a5ebadc6SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_FASTETH) != 0)
2156a5ebadc6SPyun YongHyeon 			break;
2157a5ebadc6SPyun YongHyeon 		ghc |= GHC_SPEED_1000;
2158f37739d7SPyun YongHyeon 		txclk |= GHC_TX_OFFLD_CLK_1000 | GHC_TX_MAC_CLK_1000;
2159a5ebadc6SPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) == 0)
2160a5ebadc6SPyun YongHyeon 			txmac |= TXMAC_CARRIER_EXT | TXMAC_FRAME_BURST;
2161a5ebadc6SPyun YongHyeon 		break;
2162a5ebadc6SPyun YongHyeon 	default:
2163a5ebadc6SPyun YongHyeon 		break;
2164a5ebadc6SPyun YongHyeon 	}
21658de8f265SPyun YongHyeon 	if (sc->jme_rev == DEVICEID_JMC250 &&
21668de8f265SPyun YongHyeon 	    sc->jme_chip_rev == DEVICEREVID_JMC250_A2) {
2167cf8f254fSPyun YongHyeon 		/*
2168cf8f254fSPyun YongHyeon 		 * Workaround occasional packet loss issue of JMC250 A2
2169cf8f254fSPyun YongHyeon 		 * when it runs on half-duplex media.
2170cf8f254fSPyun YongHyeon 		 */
2171cf8f254fSPyun YongHyeon 		gpreg = CSR_READ_4(sc, JME_GPREG1);
2172cf8f254fSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0)
2173cf8f254fSPyun YongHyeon 			gpreg &= ~GPREG1_HDPX_FIX;
2174cf8f254fSPyun YongHyeon 		else
2175cf8f254fSPyun YongHyeon 			gpreg |= GPREG1_HDPX_FIX;
2176cf8f254fSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GPREG1, gpreg);
2177cf8f254fSPyun YongHyeon 		/* Workaround CRC errors at 100Mbps on JMC250 A2. */
21788de8f265SPyun YongHyeon 		if (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX) {
21798de8f265SPyun YongHyeon 			/* Extend interface FIFO depth. */
21808de8f265SPyun YongHyeon 			jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr,
21818de8f265SPyun YongHyeon 			    0x1B, 0x0000);
21828de8f265SPyun YongHyeon 		} else {
21838de8f265SPyun YongHyeon 			/* Select default interface FIFO depth. */
21848de8f265SPyun YongHyeon 			jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr,
21858de8f265SPyun YongHyeon 			    0x1B, 0x0004);
21868de8f265SPyun YongHyeon 		}
21878de8f265SPyun YongHyeon 	}
2188f37739d7SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_TXCLK) != 0)
2189f37739d7SPyun YongHyeon 		ghc |= txclk;
2190a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GHC, ghc);
2191a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, rxmac);
2192a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXMAC, txmac);
2193a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXPFC, txpause);
2194a5ebadc6SPyun YongHyeon }
2195a5ebadc6SPyun YongHyeon 
2196a5ebadc6SPyun YongHyeon static void
2197a5ebadc6SPyun YongHyeon jme_link_task(void *arg, int pending)
2198a5ebadc6SPyun YongHyeon {
2199a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
2200a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
2201a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
2202a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
2203a5ebadc6SPyun YongHyeon 	bus_addr_t paddr;
2204a5ebadc6SPyun YongHyeon 	int i;
2205a5ebadc6SPyun YongHyeon 
2206a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)arg;
2207a5ebadc6SPyun YongHyeon 
2208a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
2209a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
2210a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2211a5ebadc6SPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
2212a5ebadc6SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2213a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
2214a5ebadc6SPyun YongHyeon 		return;
2215a5ebadc6SPyun YongHyeon 	}
2216a5ebadc6SPyun YongHyeon 
2217a5ebadc6SPyun YongHyeon 	sc->jme_flags &= ~JME_FLAG_LINK;
2218a5ebadc6SPyun YongHyeon 	if ((mii->mii_media_status & IFM_AVALID) != 0) {
2219a5ebadc6SPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
2220a5ebadc6SPyun YongHyeon 		case IFM_10_T:
2221a5ebadc6SPyun YongHyeon 		case IFM_100_TX:
2222a5ebadc6SPyun YongHyeon 			sc->jme_flags |= JME_FLAG_LINK;
2223a5ebadc6SPyun YongHyeon 			break;
2224a5ebadc6SPyun YongHyeon 		case IFM_1000_T:
22257a4e8171SPyun YongHyeon 			if ((sc->jme_flags & JME_FLAG_FASTETH) != 0)
2226a5ebadc6SPyun YongHyeon 				break;
2227a5ebadc6SPyun YongHyeon 			sc->jme_flags |= JME_FLAG_LINK;
2228a5ebadc6SPyun YongHyeon 			break;
2229a5ebadc6SPyun YongHyeon 		default:
2230a5ebadc6SPyun YongHyeon 			break;
2231a5ebadc6SPyun YongHyeon 		}
2232a5ebadc6SPyun YongHyeon 	}
2233a5ebadc6SPyun YongHyeon 
2234a5ebadc6SPyun YongHyeon 	/*
2235a5ebadc6SPyun YongHyeon 	 * Disabling Rx/Tx MACs have a side-effect of resetting
2236a5ebadc6SPyun YongHyeon 	 * JME_TXNDA/JME_RXNDA register to the first address of
2237a5ebadc6SPyun YongHyeon 	 * Tx/Rx descriptor address. So driver should reset its
2238a5ebadc6SPyun YongHyeon 	 * internal procucer/consumer pointer and reclaim any
2239a5ebadc6SPyun YongHyeon 	 * allocated resources. Note, just saving the value of
2240a5ebadc6SPyun YongHyeon 	 * JME_TXNDA and JME_RXNDA registers before stopping MAC
2241a5ebadc6SPyun YongHyeon 	 * and restoring JME_TXNDA/JME_RXNDA register is not
2242a5ebadc6SPyun YongHyeon 	 * sufficient to make sure correct MAC state because
2243a5ebadc6SPyun YongHyeon 	 * stopping MAC operation can take a while and hardware
2244a5ebadc6SPyun YongHyeon 	 * might have updated JME_TXNDA/JME_RXNDA registers
2245a5ebadc6SPyun YongHyeon 	 * during the stop operation.
2246a5ebadc6SPyun YongHyeon 	 */
2247a5ebadc6SPyun YongHyeon 	/* Block execution of task. */
2248a5ebadc6SPyun YongHyeon 	taskqueue_block(sc->jme_tq);
2249a5ebadc6SPyun YongHyeon 	/* Disable interrupts and stop driver. */
2250a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_CLR, JME_INTRS);
2251a5ebadc6SPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
2252a5ebadc6SPyun YongHyeon 	callout_stop(&sc->jme_tick_ch);
2253a5ebadc6SPyun YongHyeon 	sc->jme_watchdog_timer = 0;
2254a5ebadc6SPyun YongHyeon 
2255a5ebadc6SPyun YongHyeon 	/* Stop receiver/transmitter. */
2256a5ebadc6SPyun YongHyeon 	jme_stop_rx(sc);
2257a5ebadc6SPyun YongHyeon 	jme_stop_tx(sc);
2258a5ebadc6SPyun YongHyeon 
2259a5ebadc6SPyun YongHyeon 	/* XXX Drain all queued tasks. */
2260a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
2261a5ebadc6SPyun YongHyeon 	taskqueue_drain(sc->jme_tq, &sc->jme_int_task);
2262a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
2263a5ebadc6SPyun YongHyeon 
2264a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_rxhead != NULL)
2265a5ebadc6SPyun YongHyeon 		m_freem(sc->jme_cdata.jme_rxhead);
2266a5ebadc6SPyun YongHyeon 	JME_RXCHAIN_RESET(sc);
2267a5ebadc6SPyun YongHyeon 	jme_txeof(sc);
2268a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt != 0) {
2269a5ebadc6SPyun YongHyeon 		/* Remove queued packets for transmit. */
2270a5ebadc6SPyun YongHyeon 		for (i = 0; i < JME_TX_RING_CNT; i++) {
2271a5ebadc6SPyun YongHyeon 			txd = &sc->jme_cdata.jme_txdesc[i];
2272a5ebadc6SPyun YongHyeon 			if (txd->tx_m != NULL) {
2273a5ebadc6SPyun YongHyeon 				bus_dmamap_sync(
2274a5ebadc6SPyun YongHyeon 				    sc->jme_cdata.jme_tx_tag,
2275a5ebadc6SPyun YongHyeon 				    txd->tx_dmamap,
2276a5ebadc6SPyun YongHyeon 				    BUS_DMASYNC_POSTWRITE);
2277a5ebadc6SPyun YongHyeon 				bus_dmamap_unload(
2278a5ebadc6SPyun YongHyeon 				    sc->jme_cdata.jme_tx_tag,
2279a5ebadc6SPyun YongHyeon 				    txd->tx_dmamap);
2280a5ebadc6SPyun YongHyeon 				m_freem(txd->tx_m);
2281a5ebadc6SPyun YongHyeon 				txd->tx_m = NULL;
2282a5ebadc6SPyun YongHyeon 				txd->tx_ndesc = 0;
2283a9af3b70SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2284a5ebadc6SPyun YongHyeon 			}
2285a5ebadc6SPyun YongHyeon 		}
2286a5ebadc6SPyun YongHyeon 	}
2287a5ebadc6SPyun YongHyeon 
2288a5ebadc6SPyun YongHyeon 	/*
2289a5ebadc6SPyun YongHyeon 	 * Reuse configured Rx descriptors and reset
2290932b56d2SJohn Baldwin 	 * producer/consumer index.
2291a5ebadc6SPyun YongHyeon 	 */
2292a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_cons = 0;
22937e86a37eSPyun YongHyeon 	sc->jme_morework = 0;
2294a5ebadc6SPyun YongHyeon 	jme_init_tx_ring(sc);
2295a5ebadc6SPyun YongHyeon 	/* Initialize shadow status block. */
2296a5ebadc6SPyun YongHyeon 	jme_init_ssb(sc);
2297a5ebadc6SPyun YongHyeon 
2298a5ebadc6SPyun YongHyeon 	/* Program MAC with resolved speed/duplex/flow-control. */
2299a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_LINK) != 0) {
2300a5ebadc6SPyun YongHyeon 		jme_mac_config(sc);
2301450ab472SPyun YongHyeon 		jme_stats_clear(sc);
2302a5ebadc6SPyun YongHyeon 
2303a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr);
2304a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr);
2305a5ebadc6SPyun YongHyeon 
2306a5ebadc6SPyun YongHyeon 		/* Set Tx ring address to the hardware. */
2307a5ebadc6SPyun YongHyeon 		paddr = JME_TX_RING_ADDR(sc, 0);
2308a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXDBA_HI, JME_ADDR_HI(paddr));
2309a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXDBA_LO, JME_ADDR_LO(paddr));
2310a5ebadc6SPyun YongHyeon 
2311a5ebadc6SPyun YongHyeon 		/* Set Rx ring address to the hardware. */
2312a5ebadc6SPyun YongHyeon 		paddr = JME_RX_RING_ADDR(sc, 0);
2313a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXDBA_HI, JME_ADDR_HI(paddr));
2314a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXDBA_LO, JME_ADDR_LO(paddr));
2315a5ebadc6SPyun YongHyeon 
2316a5ebadc6SPyun YongHyeon 		/* Restart receiver/transmitter. */
2317a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr | RXCSR_RX_ENB |
2318a5ebadc6SPyun YongHyeon 		    RXCSR_RXQ_START);
2319a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr | TXCSR_TX_ENB);
23204f1ff93aSPyun YongHyeon 		/* Lastly enable TX/RX clock. */
23214f1ff93aSPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_TXCLK) != 0)
23224f1ff93aSPyun YongHyeon 			CSR_WRITE_4(sc, JME_GHC,
23234f1ff93aSPyun YongHyeon 			    CSR_READ_4(sc, JME_GHC) & ~GHC_TX_MAC_CLK_DIS);
23244f1ff93aSPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_RXCLK) != 0)
23254f1ff93aSPyun YongHyeon 			CSR_WRITE_4(sc, JME_GPREG1,
23264f1ff93aSPyun YongHyeon 			    CSR_READ_4(sc, JME_GPREG1) & ~GPREG1_RX_MAC_CLK_DIS);
2327a5ebadc6SPyun YongHyeon 	}
2328a5ebadc6SPyun YongHyeon 
2329a5ebadc6SPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
2330a5ebadc6SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2331a5ebadc6SPyun YongHyeon 	callout_reset(&sc->jme_tick_ch, hz, jme_tick, sc);
2332a5ebadc6SPyun YongHyeon 	/* Unblock execution of task. */
2333a5ebadc6SPyun YongHyeon 	taskqueue_unblock(sc->jme_tq);
2334a5ebadc6SPyun YongHyeon 	/* Reenable interrupts. */
2335a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_SET, JME_INTRS);
2336a5ebadc6SPyun YongHyeon 
2337a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
2338a5ebadc6SPyun YongHyeon }
2339a5ebadc6SPyun YongHyeon 
2340a5ebadc6SPyun YongHyeon static int
2341a5ebadc6SPyun YongHyeon jme_intr(void *arg)
2342a5ebadc6SPyun YongHyeon {
2343a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
2344a5ebadc6SPyun YongHyeon 	uint32_t status;
2345a5ebadc6SPyun YongHyeon 
2346a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)arg;
2347a5ebadc6SPyun YongHyeon 
2348a5ebadc6SPyun YongHyeon 	status = CSR_READ_4(sc, JME_INTR_REQ_STATUS);
2349a5ebadc6SPyun YongHyeon 	if (status == 0 || status == 0xFFFFFFFF)
2350a5ebadc6SPyun YongHyeon 		return (FILTER_STRAY);
2351a5ebadc6SPyun YongHyeon 	/* Disable interrupts. */
2352a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_CLR, JME_INTRS);
2353a5ebadc6SPyun YongHyeon 	taskqueue_enqueue(sc->jme_tq, &sc->jme_int_task);
2354a5ebadc6SPyun YongHyeon 
2355a5ebadc6SPyun YongHyeon 	return (FILTER_HANDLED);
2356a5ebadc6SPyun YongHyeon }
2357a5ebadc6SPyun YongHyeon 
2358a5ebadc6SPyun YongHyeon static void
2359a5ebadc6SPyun YongHyeon jme_int_task(void *arg, int pending)
2360a5ebadc6SPyun YongHyeon {
2361a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
2362a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
2363a5ebadc6SPyun YongHyeon 	uint32_t status;
2364a5ebadc6SPyun YongHyeon 	int more;
2365a5ebadc6SPyun YongHyeon 
2366a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)arg;
2367a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2368a5ebadc6SPyun YongHyeon 
2369932b56d2SJohn Baldwin 	JME_LOCK(sc);
2370a5ebadc6SPyun YongHyeon 	status = CSR_READ_4(sc, JME_INTR_STATUS);
23717e86a37eSPyun YongHyeon 	if (sc->jme_morework != 0) {
23727e86a37eSPyun YongHyeon 		sc->jme_morework = 0;
2373a5ebadc6SPyun YongHyeon 		status |= INTR_RXQ_COAL | INTR_RXQ_COAL_TO;
2374a5ebadc6SPyun YongHyeon 	}
2375a5ebadc6SPyun YongHyeon 	if ((status & JME_INTRS) == 0 || status == 0xFFFFFFFF)
2376a5ebadc6SPyun YongHyeon 		goto done;
2377a5ebadc6SPyun YongHyeon 	/* Reset PCC counter/timer and Ack interrupts. */
2378a5ebadc6SPyun YongHyeon 	status &= ~(INTR_TXQ_COMP | INTR_RXQ_COMP);
2379a5ebadc6SPyun YongHyeon 	if ((status & (INTR_TXQ_COAL | INTR_TXQ_COAL_TO)) != 0)
2380a5ebadc6SPyun YongHyeon 		status |= INTR_TXQ_COAL | INTR_TXQ_COAL_TO | INTR_TXQ_COMP;
2381a5ebadc6SPyun YongHyeon 	if ((status & (INTR_RXQ_COAL | INTR_RXQ_COAL_TO)) != 0)
2382a5ebadc6SPyun YongHyeon 		status |= INTR_RXQ_COAL | INTR_RXQ_COAL_TO | INTR_RXQ_COMP;
2383a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_STATUS, status);
2384a5ebadc6SPyun YongHyeon 	more = 0;
2385a5ebadc6SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2386a5ebadc6SPyun YongHyeon 		if ((status & (INTR_RXQ_COAL | INTR_RXQ_COAL_TO)) != 0) {
2387a5ebadc6SPyun YongHyeon 			more = jme_rxintr(sc, sc->jme_process_limit);
2388a5ebadc6SPyun YongHyeon 			if (more != 0)
23897e86a37eSPyun YongHyeon 				sc->jme_morework = 1;
2390a5ebadc6SPyun YongHyeon 		}
2391a5ebadc6SPyun YongHyeon 		if ((status & INTR_RXQ_DESC_EMPTY) != 0) {
2392a5ebadc6SPyun YongHyeon 			/*
2393a5ebadc6SPyun YongHyeon 			 * Notify hardware availability of new Rx
2394a5ebadc6SPyun YongHyeon 			 * buffers.
2395a5ebadc6SPyun YongHyeon 			 * Reading RXCSR takes very long time under
2396a5ebadc6SPyun YongHyeon 			 * heavy load so cache RXCSR value and writes
2397a5ebadc6SPyun YongHyeon 			 * the ORed value with the kick command to
2398a5ebadc6SPyun YongHyeon 			 * the RXCSR. This saves one register access
2399a5ebadc6SPyun YongHyeon 			 * cycle.
2400a5ebadc6SPyun YongHyeon 			 */
2401a5ebadc6SPyun YongHyeon 			CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr |
2402a5ebadc6SPyun YongHyeon 			    RXCSR_RX_ENB | RXCSR_RXQ_START);
2403a5ebadc6SPyun YongHyeon 		}
2404a5ebadc6SPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2405932b56d2SJohn Baldwin 			jme_start_locked(ifp);
2406a5ebadc6SPyun YongHyeon 	}
2407a5ebadc6SPyun YongHyeon 
2408a5ebadc6SPyun YongHyeon 	if (more != 0 || (CSR_READ_4(sc, JME_INTR_STATUS) & JME_INTRS) != 0) {
2409a5ebadc6SPyun YongHyeon 		taskqueue_enqueue(sc->jme_tq, &sc->jme_int_task);
2410932b56d2SJohn Baldwin 		JME_UNLOCK(sc);
2411a5ebadc6SPyun YongHyeon 		return;
2412a5ebadc6SPyun YongHyeon 	}
2413a5ebadc6SPyun YongHyeon done:
2414932b56d2SJohn Baldwin 	JME_UNLOCK(sc);
2415932b56d2SJohn Baldwin 
2416a5ebadc6SPyun YongHyeon 	/* Reenable interrupts. */
2417a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_SET, JME_INTRS);
2418a5ebadc6SPyun YongHyeon }
2419a5ebadc6SPyun YongHyeon 
2420a5ebadc6SPyun YongHyeon static void
2421a5ebadc6SPyun YongHyeon jme_txeof(struct jme_softc *sc)
2422a5ebadc6SPyun YongHyeon {
2423a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
2424a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
2425a5ebadc6SPyun YongHyeon 	uint32_t status;
2426a5ebadc6SPyun YongHyeon 	int cons, nsegs;
2427a5ebadc6SPyun YongHyeon 
2428a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
2429a5ebadc6SPyun YongHyeon 
2430a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2431a5ebadc6SPyun YongHyeon 
2432a5ebadc6SPyun YongHyeon 	cons = sc->jme_cdata.jme_tx_cons;
2433a5ebadc6SPyun YongHyeon 	if (cons == sc->jme_cdata.jme_tx_prod)
2434a5ebadc6SPyun YongHyeon 		return;
2435a5ebadc6SPyun YongHyeon 
2436a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag,
2437a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map,
2438a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2439a5ebadc6SPyun YongHyeon 
2440a5ebadc6SPyun YongHyeon 	/*
2441a5ebadc6SPyun YongHyeon 	 * Go through our Tx list and free mbufs for those
2442a5ebadc6SPyun YongHyeon 	 * frames which have been transmitted.
2443a5ebadc6SPyun YongHyeon 	 */
2444a5ebadc6SPyun YongHyeon 	for (; cons != sc->jme_cdata.jme_tx_prod;) {
2445a5ebadc6SPyun YongHyeon 		txd = &sc->jme_cdata.jme_txdesc[cons];
2446a5ebadc6SPyun YongHyeon 		status = le32toh(txd->tx_desc->flags);
2447a5ebadc6SPyun YongHyeon 		if ((status & JME_TD_OWN) == JME_TD_OWN)
2448a5ebadc6SPyun YongHyeon 			break;
2449a5ebadc6SPyun YongHyeon 
2450a5ebadc6SPyun YongHyeon 		if ((status & (JME_TD_TMOUT | JME_TD_RETRY_EXP)) != 0)
2451a9af3b70SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2452a5ebadc6SPyun YongHyeon 		else {
2453a9af3b70SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1);
2454a5ebadc6SPyun YongHyeon 			if ((status & JME_TD_COLLISION) != 0)
2455a9af3b70SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_COLLISIONS,
2456a5ebadc6SPyun YongHyeon 				    le32toh(txd->tx_desc->buflen) &
2457a9af3b70SGleb Smirnoff 				    JME_TD_BUF_LEN_MASK);
2458a5ebadc6SPyun YongHyeon 		}
2459a5ebadc6SPyun YongHyeon 		/*
2460a5ebadc6SPyun YongHyeon 		 * Only the first descriptor of multi-descriptor
2461a5ebadc6SPyun YongHyeon 		 * transmission is updated so driver have to skip entire
2462a5ebadc6SPyun YongHyeon 		 * chained buffers for the transmiited frame. In other
2463a5ebadc6SPyun YongHyeon 		 * words, JME_TD_OWN bit is valid only at the first
2464a5ebadc6SPyun YongHyeon 		 * descriptor of a multi-descriptor transmission.
2465a5ebadc6SPyun YongHyeon 		 */
2466a5ebadc6SPyun YongHyeon 		for (nsegs = 0; nsegs < txd->tx_ndesc; nsegs++) {
2467a5ebadc6SPyun YongHyeon 			sc->jme_rdata.jme_tx_ring[cons].flags = 0;
2468a5ebadc6SPyun YongHyeon 			JME_DESC_INC(cons, JME_TX_RING_CNT);
2469a5ebadc6SPyun YongHyeon 		}
2470a5ebadc6SPyun YongHyeon 
2471a5ebadc6SPyun YongHyeon 		/* Reclaim transferred mbufs. */
2472a5ebadc6SPyun YongHyeon 		bus_dmamap_sync(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap,
2473a5ebadc6SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
2474a5ebadc6SPyun YongHyeon 		bus_dmamap_unload(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap);
2475a5ebadc6SPyun YongHyeon 
2476a5ebadc6SPyun YongHyeon 		KASSERT(txd->tx_m != NULL,
2477a5ebadc6SPyun YongHyeon 		    ("%s: freeing NULL mbuf!\n", __func__));
2478a5ebadc6SPyun YongHyeon 		m_freem(txd->tx_m);
2479a5ebadc6SPyun YongHyeon 		txd->tx_m = NULL;
2480a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_tx_cnt -= txd->tx_ndesc;
2481a5ebadc6SPyun YongHyeon 		KASSERT(sc->jme_cdata.jme_tx_cnt >= 0,
2482a5ebadc6SPyun YongHyeon 		    ("%s: Active Tx desc counter was garbled\n", __func__));
2483a5ebadc6SPyun YongHyeon 		txd->tx_ndesc = 0;
2484a5ebadc6SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2485a5ebadc6SPyun YongHyeon 	}
2486a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_cons = cons;
2487a5ebadc6SPyun YongHyeon 	/* Unarm watchog timer when there is no pending descriptors in queue. */
2488a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt == 0)
2489a5ebadc6SPyun YongHyeon 		sc->jme_watchdog_timer = 0;
2490a5ebadc6SPyun YongHyeon 
2491a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag,
2492a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map,
2493a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2494a5ebadc6SPyun YongHyeon }
2495a5ebadc6SPyun YongHyeon 
2496a5ebadc6SPyun YongHyeon static __inline void
2497a5ebadc6SPyun YongHyeon jme_discard_rxbuf(struct jme_softc *sc, int cons)
2498a5ebadc6SPyun YongHyeon {
2499a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
2500a5ebadc6SPyun YongHyeon 
2501a5ebadc6SPyun YongHyeon 	desc = &sc->jme_rdata.jme_rx_ring[cons];
2502a5ebadc6SPyun YongHyeon 	desc->flags = htole32(JME_RD_OWN | JME_RD_INTR | JME_RD_64BIT);
2503a5ebadc6SPyun YongHyeon 	desc->buflen = htole32(MCLBYTES);
2504a5ebadc6SPyun YongHyeon }
2505a5ebadc6SPyun YongHyeon 
2506a5ebadc6SPyun YongHyeon /* Receive a frame. */
2507a5ebadc6SPyun YongHyeon static void
2508a5ebadc6SPyun YongHyeon jme_rxeof(struct jme_softc *sc)
2509a5ebadc6SPyun YongHyeon {
2510a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
2511a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
2512a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
2513a5ebadc6SPyun YongHyeon 	struct mbuf *mp, *m;
2514a5ebadc6SPyun YongHyeon 	uint32_t flags, status;
2515a5ebadc6SPyun YongHyeon 	int cons, count, nsegs;
2516a5ebadc6SPyun YongHyeon 
2517932b56d2SJohn Baldwin 	JME_LOCK_ASSERT(sc);
2518932b56d2SJohn Baldwin 
2519a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2520a5ebadc6SPyun YongHyeon 
2521a5ebadc6SPyun YongHyeon 	cons = sc->jme_cdata.jme_rx_cons;
2522a5ebadc6SPyun YongHyeon 	desc = &sc->jme_rdata.jme_rx_ring[cons];
2523a5ebadc6SPyun YongHyeon 	flags = le32toh(desc->flags);
2524a5ebadc6SPyun YongHyeon 	status = le32toh(desc->buflen);
2525a5ebadc6SPyun YongHyeon 	nsegs = JME_RX_NSEGS(status);
2526a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rxlen = JME_RX_BYTES(status) - JME_RX_PAD_BYTES;
2527a5ebadc6SPyun YongHyeon 	if ((status & JME_RX_ERR_STAT) != 0) {
2528a9af3b70SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_IERRORS, 1);
2529a5ebadc6SPyun YongHyeon 		jme_discard_rxbuf(sc, sc->jme_cdata.jme_rx_cons);
2530a5ebadc6SPyun YongHyeon #ifdef JME_SHOW_ERRORS
2531a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "%s : receive error = 0x%b\n",
2532a5ebadc6SPyun YongHyeon 		    __func__, JME_RX_ERR(status), JME_RX_ERR_BITS);
2533a5ebadc6SPyun YongHyeon #endif
2534a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_rx_cons += nsegs;
2535a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_rx_cons %= JME_RX_RING_CNT;
2536a5ebadc6SPyun YongHyeon 		return;
2537a5ebadc6SPyun YongHyeon 	}
2538a5ebadc6SPyun YongHyeon 
2539a5ebadc6SPyun YongHyeon 	for (count = 0; count < nsegs; count++,
2540a5ebadc6SPyun YongHyeon 	    JME_DESC_INC(cons, JME_RX_RING_CNT)) {
2541a5ebadc6SPyun YongHyeon 		rxd = &sc->jme_cdata.jme_rxdesc[cons];
2542a5ebadc6SPyun YongHyeon 		mp = rxd->rx_m;
2543a5ebadc6SPyun YongHyeon 		/* Add a new receive buffer to the ring. */
2544a5ebadc6SPyun YongHyeon 		if (jme_newbuf(sc, rxd) != 0) {
2545a9af3b70SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
2546a5ebadc6SPyun YongHyeon 			/* Reuse buffer. */
254743742818SPyun YongHyeon 			for (; count < nsegs; count++) {
254843742818SPyun YongHyeon 				jme_discard_rxbuf(sc, cons);
254943742818SPyun YongHyeon 				JME_DESC_INC(cons, JME_RX_RING_CNT);
255043742818SPyun YongHyeon 			}
2551a5ebadc6SPyun YongHyeon 			if (sc->jme_cdata.jme_rxhead != NULL) {
2552a5ebadc6SPyun YongHyeon 				m_freem(sc->jme_cdata.jme_rxhead);
2553a5ebadc6SPyun YongHyeon 				JME_RXCHAIN_RESET(sc);
2554a5ebadc6SPyun YongHyeon 			}
2555a5ebadc6SPyun YongHyeon 			break;
2556a5ebadc6SPyun YongHyeon 		}
2557a5ebadc6SPyun YongHyeon 
2558a5ebadc6SPyun YongHyeon 		/*
2559a5ebadc6SPyun YongHyeon 		 * Assume we've received a full sized frame.
2560a5ebadc6SPyun YongHyeon 		 * Actual size is fixed when we encounter the end of
2561a5ebadc6SPyun YongHyeon 		 * multi-segmented frame.
2562a5ebadc6SPyun YongHyeon 		 */
2563a5ebadc6SPyun YongHyeon 		mp->m_len = MCLBYTES;
2564a5ebadc6SPyun YongHyeon 
2565a5ebadc6SPyun YongHyeon 		/* Chain received mbufs. */
2566a5ebadc6SPyun YongHyeon 		if (sc->jme_cdata.jme_rxhead == NULL) {
2567a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rxhead = mp;
2568a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rxtail = mp;
2569a5ebadc6SPyun YongHyeon 		} else {
2570a5ebadc6SPyun YongHyeon 			/*
2571a5ebadc6SPyun YongHyeon 			 * Receive processor can receive a maximum frame
2572a5ebadc6SPyun YongHyeon 			 * size of 65535 bytes.
2573a5ebadc6SPyun YongHyeon 			 */
2574a5ebadc6SPyun YongHyeon 			mp->m_flags &= ~M_PKTHDR;
2575a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rxtail->m_next = mp;
2576a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rxtail = mp;
2577a5ebadc6SPyun YongHyeon 		}
2578a5ebadc6SPyun YongHyeon 
2579a5ebadc6SPyun YongHyeon 		if (count == nsegs - 1) {
2580a5ebadc6SPyun YongHyeon 			/* Last desc. for this frame. */
2581a5ebadc6SPyun YongHyeon 			m = sc->jme_cdata.jme_rxhead;
2582a5ebadc6SPyun YongHyeon 			m->m_flags |= M_PKTHDR;
2583a5ebadc6SPyun YongHyeon 			m->m_pkthdr.len = sc->jme_cdata.jme_rxlen;
2584a5ebadc6SPyun YongHyeon 			if (nsegs > 1) {
2585a5ebadc6SPyun YongHyeon 				/* Set first mbuf size. */
2586a5ebadc6SPyun YongHyeon 				m->m_len = MCLBYTES - JME_RX_PAD_BYTES;
2587a5ebadc6SPyun YongHyeon 				/* Set last mbuf size. */
2588a5ebadc6SPyun YongHyeon 				mp->m_len = sc->jme_cdata.jme_rxlen -
2589a5ebadc6SPyun YongHyeon 				    ((MCLBYTES - JME_RX_PAD_BYTES) +
2590a5ebadc6SPyun YongHyeon 				    (MCLBYTES * (nsegs - 2)));
2591a5ebadc6SPyun YongHyeon 			} else
2592a5ebadc6SPyun YongHyeon 				m->m_len = sc->jme_cdata.jme_rxlen;
2593a5ebadc6SPyun YongHyeon 			m->m_pkthdr.rcvif = ifp;
2594a5ebadc6SPyun YongHyeon 
2595a5ebadc6SPyun YongHyeon 			/*
2596a5ebadc6SPyun YongHyeon 			 * Account for 10bytes auto padding which is used
2597a5ebadc6SPyun YongHyeon 			 * to align IP header on 32bit boundary. Also note,
2598a5ebadc6SPyun YongHyeon 			 * CRC bytes is automatically removed by the
2599a5ebadc6SPyun YongHyeon 			 * hardware.
2600a5ebadc6SPyun YongHyeon 			 */
2601a5ebadc6SPyun YongHyeon 			m->m_data += JME_RX_PAD_BYTES;
2602a5ebadc6SPyun YongHyeon 
2603a5ebadc6SPyun YongHyeon 			/* Set checksum information. */
2604a5ebadc6SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 &&
2605a5ebadc6SPyun YongHyeon 			    (flags & JME_RD_IPV4) != 0) {
2606a5ebadc6SPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
2607a5ebadc6SPyun YongHyeon 				if ((flags & JME_RD_IPCSUM) != 0)
2608a5ebadc6SPyun YongHyeon 					m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
2609a5ebadc6SPyun YongHyeon 				if (((flags & JME_RD_MORE_FRAG) == 0) &&
2610a5ebadc6SPyun YongHyeon 				    ((flags & (JME_RD_TCP | JME_RD_TCPCSUM)) ==
2611a5ebadc6SPyun YongHyeon 				    (JME_RD_TCP | JME_RD_TCPCSUM) ||
2612a5ebadc6SPyun YongHyeon 				    (flags & (JME_RD_UDP | JME_RD_UDPCSUM)) ==
2613a5ebadc6SPyun YongHyeon 				    (JME_RD_UDP | JME_RD_UDPCSUM))) {
2614a5ebadc6SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2615a5ebadc6SPyun YongHyeon 					    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
2616a5ebadc6SPyun YongHyeon 					m->m_pkthdr.csum_data = 0xffff;
2617a5ebadc6SPyun YongHyeon 				}
2618a5ebadc6SPyun YongHyeon 			}
2619a5ebadc6SPyun YongHyeon 
2620a5ebadc6SPyun YongHyeon 			/* Check for VLAN tagged packets. */
2621a5ebadc6SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 &&
2622a5ebadc6SPyun YongHyeon 			    (flags & JME_RD_VLAN_TAG) != 0) {
2623a5ebadc6SPyun YongHyeon 				m->m_pkthdr.ether_vtag =
2624a5ebadc6SPyun YongHyeon 				    flags & JME_RD_VLAN_MASK;
2625a5ebadc6SPyun YongHyeon 				m->m_flags |= M_VLANTAG;
2626a5ebadc6SPyun YongHyeon 			}
2627a5ebadc6SPyun YongHyeon 
2628a9af3b70SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IPACKETS, 1);
2629a5ebadc6SPyun YongHyeon 			/* Pass it on. */
2630932b56d2SJohn Baldwin 			JME_UNLOCK(sc);
2631a5ebadc6SPyun YongHyeon 			(*ifp->if_input)(ifp, m);
2632932b56d2SJohn Baldwin 			JME_LOCK(sc);
2633a5ebadc6SPyun YongHyeon 
2634a5ebadc6SPyun YongHyeon 			/* Reset mbuf chains. */
2635a5ebadc6SPyun YongHyeon 			JME_RXCHAIN_RESET(sc);
2636a5ebadc6SPyun YongHyeon 		}
2637a5ebadc6SPyun YongHyeon 	}
2638a5ebadc6SPyun YongHyeon 
2639a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_cons += nsegs;
2640a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_cons %= JME_RX_RING_CNT;
2641a5ebadc6SPyun YongHyeon }
2642a5ebadc6SPyun YongHyeon 
2643a5ebadc6SPyun YongHyeon static int
2644a5ebadc6SPyun YongHyeon jme_rxintr(struct jme_softc *sc, int count)
2645a5ebadc6SPyun YongHyeon {
2646a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
2647a5ebadc6SPyun YongHyeon 	int nsegs, prog, pktlen;
2648a5ebadc6SPyun YongHyeon 
2649a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_rx_ring_tag,
2650a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_rx_ring_map,
2651a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2652a5ebadc6SPyun YongHyeon 
2653a5ebadc6SPyun YongHyeon 	for (prog = 0; count > 0; prog++) {
2654a5ebadc6SPyun YongHyeon 		desc = &sc->jme_rdata.jme_rx_ring[sc->jme_cdata.jme_rx_cons];
2655a5ebadc6SPyun YongHyeon 		if ((le32toh(desc->flags) & JME_RD_OWN) == JME_RD_OWN)
2656a5ebadc6SPyun YongHyeon 			break;
2657a5ebadc6SPyun YongHyeon 		if ((le32toh(desc->buflen) & JME_RD_VALID) == 0)
2658a5ebadc6SPyun YongHyeon 			break;
2659a5ebadc6SPyun YongHyeon 		nsegs = JME_RX_NSEGS(le32toh(desc->buflen));
2660a5ebadc6SPyun YongHyeon 		/*
2661a5ebadc6SPyun YongHyeon 		 * Check number of segments against received bytes.
2662a5ebadc6SPyun YongHyeon 		 * Non-matching value would indicate that hardware
2663a5ebadc6SPyun YongHyeon 		 * is still trying to update Rx descriptors. I'm not
2664a5ebadc6SPyun YongHyeon 		 * sure whether this check is needed.
2665a5ebadc6SPyun YongHyeon 		 */
2666a5ebadc6SPyun YongHyeon 		pktlen = JME_RX_BYTES(le32toh(desc->buflen));
2667a5ebadc6SPyun YongHyeon 		if (nsegs != ((pktlen + (MCLBYTES - 1)) / MCLBYTES))
2668a5ebadc6SPyun YongHyeon 			break;
2669a5ebadc6SPyun YongHyeon 		prog++;
2670a5ebadc6SPyun YongHyeon 		/* Received a frame. */
2671a5ebadc6SPyun YongHyeon 		jme_rxeof(sc);
2672a5ebadc6SPyun YongHyeon 		count -= nsegs;
2673a5ebadc6SPyun YongHyeon 	}
2674a5ebadc6SPyun YongHyeon 
2675a5ebadc6SPyun YongHyeon 	if (prog > 0)
2676a5ebadc6SPyun YongHyeon 		bus_dmamap_sync(sc->jme_cdata.jme_rx_ring_tag,
2677a5ebadc6SPyun YongHyeon 		    sc->jme_cdata.jme_rx_ring_map,
2678a5ebadc6SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2679a5ebadc6SPyun YongHyeon 
2680a5ebadc6SPyun YongHyeon 	return (count > 0 ? 0 : EAGAIN);
2681a5ebadc6SPyun YongHyeon }
2682a5ebadc6SPyun YongHyeon 
2683a5ebadc6SPyun YongHyeon static void
2684a5ebadc6SPyun YongHyeon jme_tick(void *arg)
2685a5ebadc6SPyun YongHyeon {
2686a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
2687a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
2688a5ebadc6SPyun YongHyeon 
2689a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)arg;
2690a5ebadc6SPyun YongHyeon 
2691a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
2692a5ebadc6SPyun YongHyeon 
2693a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
2694a5ebadc6SPyun YongHyeon 	mii_tick(mii);
2695a5ebadc6SPyun YongHyeon 	/*
2696a5ebadc6SPyun YongHyeon 	 * Reclaim Tx buffers that have been completed. It's not
2697a5ebadc6SPyun YongHyeon 	 * needed here but it would release allocated mbuf chains
2698a5ebadc6SPyun YongHyeon 	 * faster and limit the maximum delay to a hz.
2699a5ebadc6SPyun YongHyeon 	 */
2700a5ebadc6SPyun YongHyeon 	jme_txeof(sc);
2701450ab472SPyun YongHyeon 	jme_stats_update(sc);
2702a5ebadc6SPyun YongHyeon 	jme_watchdog(sc);
2703a5ebadc6SPyun YongHyeon 	callout_reset(&sc->jme_tick_ch, hz, jme_tick, sc);
2704a5ebadc6SPyun YongHyeon }
2705a5ebadc6SPyun YongHyeon 
2706a5ebadc6SPyun YongHyeon static void
2707a5ebadc6SPyun YongHyeon jme_reset(struct jme_softc *sc)
2708a5ebadc6SPyun YongHyeon {
27094f1ff93aSPyun YongHyeon 	uint32_t ghc, gpreg;
2710a5ebadc6SPyun YongHyeon 
2711a5ebadc6SPyun YongHyeon 	/* Stop receiver, transmitter. */
2712a5ebadc6SPyun YongHyeon 	jme_stop_rx(sc);
2713a5ebadc6SPyun YongHyeon 	jme_stop_tx(sc);
27144f1ff93aSPyun YongHyeon 
27154f1ff93aSPyun YongHyeon 	/* Reset controller. */
2716a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GHC, GHC_RESET);
27174f1ff93aSPyun YongHyeon 	CSR_READ_4(sc, JME_GHC);
2718a5ebadc6SPyun YongHyeon 	DELAY(10);
27194f1ff93aSPyun YongHyeon 	/*
27204f1ff93aSPyun YongHyeon 	 * Workaround Rx FIFO overruns seen under certain conditions.
27214f1ff93aSPyun YongHyeon 	 * Explicitly synchorize TX/RX clock.  TX/RX clock should be
27224f1ff93aSPyun YongHyeon 	 * enabled only after enabling TX/RX MACs.
27234f1ff93aSPyun YongHyeon 	 */
27244f1ff93aSPyun YongHyeon 	if ((sc->jme_flags & (JME_FLAG_TXCLK | JME_FLAG_RXCLK)) != 0) {
27254f1ff93aSPyun YongHyeon 		/* Disable TX clock. */
27264f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, GHC_RESET | GHC_TX_MAC_CLK_DIS);
27274f1ff93aSPyun YongHyeon 		/* Disable RX clock. */
27284f1ff93aSPyun YongHyeon 		gpreg = CSR_READ_4(sc, JME_GPREG1);
27294f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GPREG1, gpreg | GPREG1_RX_MAC_CLK_DIS);
27304f1ff93aSPyun YongHyeon 		gpreg = CSR_READ_4(sc, JME_GPREG1);
27314f1ff93aSPyun YongHyeon 		/* De-assert RESET but still disable TX clock. */
27324f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, GHC_TX_MAC_CLK_DIS);
27334f1ff93aSPyun YongHyeon 		ghc = CSR_READ_4(sc, JME_GHC);
27344f1ff93aSPyun YongHyeon 
27354f1ff93aSPyun YongHyeon 		/* Enable TX clock. */
27364f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, ghc & ~GHC_TX_MAC_CLK_DIS);
27374f1ff93aSPyun YongHyeon 		/* Enable RX clock. */
27384f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GPREG1, gpreg & ~GPREG1_RX_MAC_CLK_DIS);
27394f1ff93aSPyun YongHyeon 		CSR_READ_4(sc, JME_GPREG1);
27404f1ff93aSPyun YongHyeon 
27414f1ff93aSPyun YongHyeon 		/* Disable TX/RX clock again. */
27424f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, GHC_TX_MAC_CLK_DIS);
27434f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GPREG1, gpreg | GPREG1_RX_MAC_CLK_DIS);
27444f1ff93aSPyun YongHyeon 	} else
2745a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, 0);
27464f1ff93aSPyun YongHyeon 	CSR_READ_4(sc, JME_GHC);
27474f1ff93aSPyun YongHyeon 	DELAY(10);
2748a5ebadc6SPyun YongHyeon }
2749a5ebadc6SPyun YongHyeon 
2750a5ebadc6SPyun YongHyeon static void
2751a5ebadc6SPyun YongHyeon jme_init(void *xsc)
2752a5ebadc6SPyun YongHyeon {
2753a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
2754a5ebadc6SPyun YongHyeon 
2755a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)xsc;
2756a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
2757a5ebadc6SPyun YongHyeon 	jme_init_locked(sc);
2758a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
2759a5ebadc6SPyun YongHyeon }
2760a5ebadc6SPyun YongHyeon 
2761a5ebadc6SPyun YongHyeon static void
2762a5ebadc6SPyun YongHyeon jme_init_locked(struct jme_softc *sc)
2763a5ebadc6SPyun YongHyeon {
2764a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
2765a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
2766a5ebadc6SPyun YongHyeon 	bus_addr_t paddr;
2767a5ebadc6SPyun YongHyeon 	uint32_t reg;
2768a5ebadc6SPyun YongHyeon 	int error;
2769a5ebadc6SPyun YongHyeon 
2770a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
2771a5ebadc6SPyun YongHyeon 
2772a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2773a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
2774a5ebadc6SPyun YongHyeon 
277532f8942aSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
277632f8942aSPyun YongHyeon 		return;
2777a5ebadc6SPyun YongHyeon 	/*
2778a5ebadc6SPyun YongHyeon 	 * Cancel any pending I/O.
2779a5ebadc6SPyun YongHyeon 	 */
2780a5ebadc6SPyun YongHyeon 	jme_stop(sc);
2781a5ebadc6SPyun YongHyeon 
2782a5ebadc6SPyun YongHyeon 	/*
2783a5ebadc6SPyun YongHyeon 	 * Reset the chip to a known state.
2784a5ebadc6SPyun YongHyeon 	 */
2785a5ebadc6SPyun YongHyeon 	jme_reset(sc);
2786a5ebadc6SPyun YongHyeon 
2787a5ebadc6SPyun YongHyeon 	/* Init descriptors. */
2788a5ebadc6SPyun YongHyeon 	error = jme_init_rx_ring(sc);
2789a5ebadc6SPyun YongHyeon         if (error != 0) {
2790a5ebadc6SPyun YongHyeon                 device_printf(sc->jme_dev,
2791a5ebadc6SPyun YongHyeon                     "%s: initialization failed: no memory for Rx buffers.\n",
2792a5ebadc6SPyun YongHyeon 		    __func__);
2793a5ebadc6SPyun YongHyeon                 jme_stop(sc);
2794a5ebadc6SPyun YongHyeon 		return;
2795a5ebadc6SPyun YongHyeon         }
2796a5ebadc6SPyun YongHyeon 	jme_init_tx_ring(sc);
2797a5ebadc6SPyun YongHyeon 	/* Initialize shadow status block. */
2798a5ebadc6SPyun YongHyeon 	jme_init_ssb(sc);
2799a5ebadc6SPyun YongHyeon 
2800a5ebadc6SPyun YongHyeon 	/* Reprogram the station address. */
28014f1ff93aSPyun YongHyeon 	jme_set_macaddr(sc, IF_LLADDR(sc->jme_ifp));
2802a5ebadc6SPyun YongHyeon 
2803a5ebadc6SPyun YongHyeon 	/*
2804a5ebadc6SPyun YongHyeon 	 * Configure Tx queue.
2805a5ebadc6SPyun YongHyeon 	 *  Tx priority queue weight value : 0
2806a5ebadc6SPyun YongHyeon 	 *  Tx FIFO threshold for processing next packet : 16QW
2807a5ebadc6SPyun YongHyeon 	 *  Maximum Tx DMA length : 512
2808a5ebadc6SPyun YongHyeon 	 *  Allow Tx DMA burst.
2809a5ebadc6SPyun YongHyeon 	 */
2810a5ebadc6SPyun YongHyeon 	sc->jme_txcsr = TXCSR_TXQ_N_SEL(TXCSR_TXQ0);
2811a5ebadc6SPyun YongHyeon 	sc->jme_txcsr |= TXCSR_TXQ_WEIGHT(TXCSR_TXQ_WEIGHT_MIN);
2812a5ebadc6SPyun YongHyeon 	sc->jme_txcsr |= TXCSR_FIFO_THRESH_16QW;
2813a5ebadc6SPyun YongHyeon 	sc->jme_txcsr |= sc->jme_tx_dma_size;
2814a5ebadc6SPyun YongHyeon 	sc->jme_txcsr |= TXCSR_DMA_BURST;
2815a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr);
2816a5ebadc6SPyun YongHyeon 
2817a5ebadc6SPyun YongHyeon 	/* Set Tx descriptor counter. */
2818a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXQDC, JME_TX_RING_CNT);
2819a5ebadc6SPyun YongHyeon 
2820a5ebadc6SPyun YongHyeon 	/* Set Tx ring address to the hardware. */
2821a5ebadc6SPyun YongHyeon 	paddr = JME_TX_RING_ADDR(sc, 0);
2822a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXDBA_HI, JME_ADDR_HI(paddr));
2823a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXDBA_LO, JME_ADDR_LO(paddr));
2824a5ebadc6SPyun YongHyeon 
2825a5ebadc6SPyun YongHyeon 	/* Configure TxMAC parameters. */
2826a5ebadc6SPyun YongHyeon 	reg = TXMAC_IFG1_DEFAULT | TXMAC_IFG2_DEFAULT | TXMAC_IFG_ENB;
2827a5ebadc6SPyun YongHyeon 	reg |= TXMAC_THRESH_1_PKT;
2828a5ebadc6SPyun YongHyeon 	reg |= TXMAC_CRC_ENB | TXMAC_PAD_ENB;
2829a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXMAC, reg);
2830a5ebadc6SPyun YongHyeon 
2831a5ebadc6SPyun YongHyeon 	/*
2832a5ebadc6SPyun YongHyeon 	 * Configure Rx queue.
2833a5ebadc6SPyun YongHyeon 	 *  FIFO full threshold for transmitting Tx pause packet : 128T
2834a5ebadc6SPyun YongHyeon 	 *  FIFO threshold for processing next packet : 128QW
2835a5ebadc6SPyun YongHyeon 	 *  Rx queue 0 select
2836a5ebadc6SPyun YongHyeon 	 *  Max Rx DMA length : 128
2837a5ebadc6SPyun YongHyeon 	 *  Rx descriptor retry : 32
2838a5ebadc6SPyun YongHyeon 	 *  Rx descriptor retry time gap : 256ns
2839a5ebadc6SPyun YongHyeon 	 *  Don't receive runt/bad frame.
2840a5ebadc6SPyun YongHyeon 	 */
2841a5ebadc6SPyun YongHyeon 	sc->jme_rxcsr = RXCSR_FIFO_FTHRESH_128T;
2842a5ebadc6SPyun YongHyeon 	/*
2843a5ebadc6SPyun YongHyeon 	 * Since Rx FIFO size is 4K bytes, receiving frames larger
2844a5ebadc6SPyun YongHyeon 	 * than 4K bytes will suffer from Rx FIFO overruns. So
2845a5ebadc6SPyun YongHyeon 	 * decrease FIFO threshold to reduce the FIFO overruns for
2846a5ebadc6SPyun YongHyeon 	 * frames larger than 4000 bytes.
2847a5ebadc6SPyun YongHyeon 	 * For best performance of standard MTU sized frames use
2848f37739d7SPyun YongHyeon 	 * maximum allowable FIFO threshold, 128QW. Note these do
2849f37739d7SPyun YongHyeon 	 * not hold on chip full mask verion >=2. For these
2850f37739d7SPyun YongHyeon 	 * controllers 64QW and 128QW are not valid value.
2851a5ebadc6SPyun YongHyeon 	 */
2852f37739d7SPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 2)
2853f37739d7SPyun YongHyeon 		sc->jme_rxcsr |= RXCSR_FIFO_THRESH_16QW;
2854f37739d7SPyun YongHyeon 	else {
2855a5ebadc6SPyun YongHyeon 		if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN +
2856a5ebadc6SPyun YongHyeon 		    ETHER_CRC_LEN) > JME_RX_FIFO_SIZE)
2857a5ebadc6SPyun YongHyeon 			sc->jme_rxcsr |= RXCSR_FIFO_THRESH_16QW;
2858a5ebadc6SPyun YongHyeon 		else
2859a5ebadc6SPyun YongHyeon 			sc->jme_rxcsr |= RXCSR_FIFO_THRESH_128QW;
2860f37739d7SPyun YongHyeon 	}
2861a5ebadc6SPyun YongHyeon 	sc->jme_rxcsr |= sc->jme_rx_dma_size | RXCSR_RXQ_N_SEL(RXCSR_RXQ0);
2862a5ebadc6SPyun YongHyeon 	sc->jme_rxcsr |= RXCSR_DESC_RT_CNT(RXCSR_DESC_RT_CNT_DEFAULT);
2863a5ebadc6SPyun YongHyeon 	sc->jme_rxcsr |= RXCSR_DESC_RT_GAP_256 & RXCSR_DESC_RT_GAP_MASK;
2864a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr);
2865a5ebadc6SPyun YongHyeon 
2866a5ebadc6SPyun YongHyeon 	/* Set Rx descriptor counter. */
2867a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXQDC, JME_RX_RING_CNT);
2868a5ebadc6SPyun YongHyeon 
2869a5ebadc6SPyun YongHyeon 	/* Set Rx ring address to the hardware. */
2870a5ebadc6SPyun YongHyeon 	paddr = JME_RX_RING_ADDR(sc, 0);
2871a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXDBA_HI, JME_ADDR_HI(paddr));
2872a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXDBA_LO, JME_ADDR_LO(paddr));
2873a5ebadc6SPyun YongHyeon 
2874a5ebadc6SPyun YongHyeon 	/* Clear receive filter. */
2875a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, 0);
2876a5ebadc6SPyun YongHyeon 	/* Set up the receive filter. */
2877a5ebadc6SPyun YongHyeon 	jme_set_filter(sc);
2878a5ebadc6SPyun YongHyeon 	jme_set_vlan(sc);
2879a5ebadc6SPyun YongHyeon 
2880a5ebadc6SPyun YongHyeon 	/*
2881a5ebadc6SPyun YongHyeon 	 * Disable all WOL bits as WOL can interfere normal Rx
2882a5ebadc6SPyun YongHyeon 	 * operation. Also clear WOL detection status bits.
2883a5ebadc6SPyun YongHyeon 	 */
2884a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_PMCS);
2885a5ebadc6SPyun YongHyeon 	reg &= ~PMCS_WOL_ENB_MASK;
2886a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_PMCS, reg);
2887a5ebadc6SPyun YongHyeon 
2888a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_RXMAC);
2889a5ebadc6SPyun YongHyeon 	/*
2890a5ebadc6SPyun YongHyeon 	 * Pad 10bytes right before received frame. This will greatly
2891a5ebadc6SPyun YongHyeon 	 * help Rx performance on strict-alignment architectures as
2892a5ebadc6SPyun YongHyeon 	 * it does not need to copy the frame to align the payload.
2893a5ebadc6SPyun YongHyeon 	 */
2894a5ebadc6SPyun YongHyeon 	reg |= RXMAC_PAD_10BYTES;
2895a5ebadc6SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
2896a5ebadc6SPyun YongHyeon 		reg |= RXMAC_CSUM_ENB;
2897a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, reg);
2898a5ebadc6SPyun YongHyeon 
2899a5ebadc6SPyun YongHyeon 	/* Configure general purpose reg0 */
2900a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_GPREG0);
2901a5ebadc6SPyun YongHyeon 	reg &= ~GPREG0_PCC_UNIT_MASK;
2902a5ebadc6SPyun YongHyeon 	/* Set PCC timer resolution to micro-seconds unit. */
2903a5ebadc6SPyun YongHyeon 	reg |= GPREG0_PCC_UNIT_US;
2904a5ebadc6SPyun YongHyeon 	/*
2905a5ebadc6SPyun YongHyeon 	 * Disable all shadow register posting as we have to read
2906a5ebadc6SPyun YongHyeon 	 * JME_INTR_STATUS register in jme_int_task. Also it seems
2907a5ebadc6SPyun YongHyeon 	 * that it's hard to synchronize interrupt status between
2908a5ebadc6SPyun YongHyeon 	 * hardware and software with shadow posting due to
2909a5ebadc6SPyun YongHyeon 	 * requirements of bus_dmamap_sync(9).
2910a5ebadc6SPyun YongHyeon 	 */
2911a5ebadc6SPyun YongHyeon 	reg |= GPREG0_SH_POST_DW7_DIS | GPREG0_SH_POST_DW6_DIS |
2912a5ebadc6SPyun YongHyeon 	    GPREG0_SH_POST_DW5_DIS | GPREG0_SH_POST_DW4_DIS |
2913a5ebadc6SPyun YongHyeon 	    GPREG0_SH_POST_DW3_DIS | GPREG0_SH_POST_DW2_DIS |
2914a5ebadc6SPyun YongHyeon 	    GPREG0_SH_POST_DW1_DIS | GPREG0_SH_POST_DW0_DIS;
2915a5ebadc6SPyun YongHyeon 	/* Disable posting of DW0. */
2916a5ebadc6SPyun YongHyeon 	reg &= ~GPREG0_POST_DW0_ENB;
2917a5ebadc6SPyun YongHyeon 	/* Clear PME message. */
2918a5ebadc6SPyun YongHyeon 	reg &= ~GPREG0_PME_ENB;
2919a5ebadc6SPyun YongHyeon 	/* Set PHY address. */
2920a5ebadc6SPyun YongHyeon 	reg &= ~GPREG0_PHY_ADDR_MASK;
2921a5ebadc6SPyun YongHyeon 	reg |= sc->jme_phyaddr;
2922a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GPREG0, reg);
2923a5ebadc6SPyun YongHyeon 
2924a5ebadc6SPyun YongHyeon 	/* Configure Tx queue 0 packet completion coalescing. */
2925a5ebadc6SPyun YongHyeon 	reg = (sc->jme_tx_coal_to << PCCTX_COAL_TO_SHIFT) &
2926a5ebadc6SPyun YongHyeon 	    PCCTX_COAL_TO_MASK;
2927a5ebadc6SPyun YongHyeon 	reg |= (sc->jme_tx_coal_pkt << PCCTX_COAL_PKT_SHIFT) &
2928a5ebadc6SPyun YongHyeon 	    PCCTX_COAL_PKT_MASK;
2929a5ebadc6SPyun YongHyeon 	reg |= PCCTX_COAL_TXQ0;
2930a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_PCCTX, reg);
2931a5ebadc6SPyun YongHyeon 
2932a5ebadc6SPyun YongHyeon 	/* Configure Rx queue 0 packet completion coalescing. */
2933a5ebadc6SPyun YongHyeon 	reg = (sc->jme_rx_coal_to << PCCRX_COAL_TO_SHIFT) &
2934a5ebadc6SPyun YongHyeon 	    PCCRX_COAL_TO_MASK;
2935a5ebadc6SPyun YongHyeon 	reg |= (sc->jme_rx_coal_pkt << PCCRX_COAL_PKT_SHIFT) &
2936a5ebadc6SPyun YongHyeon 	    PCCRX_COAL_PKT_MASK;
2937a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_PCCRX0, reg);
2938a5ebadc6SPyun YongHyeon 
29394f1ff93aSPyun YongHyeon 	/*
29404f1ff93aSPyun YongHyeon 	 * Configure PCD(Packet Completion Deferring).  It seems PCD
29414f1ff93aSPyun YongHyeon 	 * generates an interrupt when the time interval between two
29424f1ff93aSPyun YongHyeon 	 * back-to-back incoming/outgoing packet is long enough for
29434f1ff93aSPyun YongHyeon 	 * it to reach its timer value 0. The arrival of new packets
29444f1ff93aSPyun YongHyeon 	 * after timer has started causes the PCD timer to restart.
29454f1ff93aSPyun YongHyeon 	 * Unfortunately, it's not clear how PCD is useful at this
29464f1ff93aSPyun YongHyeon 	 * moment, so just use the same of PCC parameters.
29474f1ff93aSPyun YongHyeon 	 */
29484f1ff93aSPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_PCCPCD) != 0) {
29494f1ff93aSPyun YongHyeon 		sc->jme_rx_pcd_to = sc->jme_rx_coal_to;
29504f1ff93aSPyun YongHyeon 		if (sc->jme_rx_coal_to > PCDRX_TO_MAX)
29514f1ff93aSPyun YongHyeon 			sc->jme_rx_pcd_to = PCDRX_TO_MAX;
29524f1ff93aSPyun YongHyeon 		sc->jme_tx_pcd_to = sc->jme_tx_coal_to;
29534f1ff93aSPyun YongHyeon 		if (sc->jme_tx_coal_to > PCDTX_TO_MAX)
29544f1ff93aSPyun YongHyeon 			sc->jme_tx_pcd_to = PCDTX_TO_MAX;
29554f1ff93aSPyun YongHyeon 		reg = sc->jme_rx_pcd_to << PCDRX0_TO_THROTTLE_SHIFT;
29564f1ff93aSPyun YongHyeon 		reg |= sc->jme_rx_pcd_to << PCDRX0_TO_SHIFT;
29574f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, PCDRX_REG(0), reg);
29584f1ff93aSPyun YongHyeon 		reg = sc->jme_tx_pcd_to << PCDTX_TO_THROTTLE_SHIFT;
29594f1ff93aSPyun YongHyeon 		reg |= sc->jme_tx_pcd_to << PCDTX_TO_SHIFT;
29604f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PCDTX, reg);
29614f1ff93aSPyun YongHyeon 	}
29624f1ff93aSPyun YongHyeon 
2963a5ebadc6SPyun YongHyeon 	/* Configure shadow status block but don't enable posting. */
2964a5ebadc6SPyun YongHyeon 	paddr = sc->jme_rdata.jme_ssb_block_paddr;
2965a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SHBASE_ADDR_HI, JME_ADDR_HI(paddr));
2966a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SHBASE_ADDR_LO, JME_ADDR_LO(paddr));
2967a5ebadc6SPyun YongHyeon 
2968a5ebadc6SPyun YongHyeon 	/* Disable Timer 1 and Timer 2. */
2969a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TIMER1, 0);
2970a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TIMER2, 0);
2971a5ebadc6SPyun YongHyeon 
2972a5ebadc6SPyun YongHyeon 	/* Configure retry transmit period, retry limit value. */
2973a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXTRHD,
2974a5ebadc6SPyun YongHyeon 	    ((TXTRHD_RT_PERIOD_DEFAULT << TXTRHD_RT_PERIOD_SHIFT) &
2975a5ebadc6SPyun YongHyeon 	    TXTRHD_RT_PERIOD_MASK) |
2976a5ebadc6SPyun YongHyeon 	    ((TXTRHD_RT_LIMIT_DEFAULT << TXTRHD_RT_LIMIT_SHIFT) &
2977a5ebadc6SPyun YongHyeon 	    TXTRHD_RT_LIMIT_SHIFT));
2978a5ebadc6SPyun YongHyeon 
2979a5ebadc6SPyun YongHyeon 	/* Disable RSS. */
2980a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RSSC, RSSC_DIS_RSS);
2981a5ebadc6SPyun YongHyeon 
2982a5ebadc6SPyun YongHyeon 	/* Initialize the interrupt mask. */
2983a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_SET, JME_INTRS);
2984a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_STATUS, 0xFFFFFFFF);
2985a5ebadc6SPyun YongHyeon 
2986a5ebadc6SPyun YongHyeon 	/*
2987a5ebadc6SPyun YongHyeon 	 * Enabling Tx/Rx DMA engines and Rx queue processing is
2988a5ebadc6SPyun YongHyeon 	 * done after detection of valid link in jme_link_task.
2989a5ebadc6SPyun YongHyeon 	 */
2990a5ebadc6SPyun YongHyeon 
2991a5ebadc6SPyun YongHyeon 	sc->jme_flags &= ~JME_FLAG_LINK;
2992a5ebadc6SPyun YongHyeon 	/* Set the current media. */
2993a5ebadc6SPyun YongHyeon 	mii_mediachg(mii);
2994a5ebadc6SPyun YongHyeon 
2995a5ebadc6SPyun YongHyeon 	callout_reset(&sc->jme_tick_ch, hz, jme_tick, sc);
2996a5ebadc6SPyun YongHyeon 
2997a5ebadc6SPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
2998a5ebadc6SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2999a5ebadc6SPyun YongHyeon }
3000a5ebadc6SPyun YongHyeon 
3001a5ebadc6SPyun YongHyeon static void
3002a5ebadc6SPyun YongHyeon jme_stop(struct jme_softc *sc)
3003a5ebadc6SPyun YongHyeon {
3004a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
3005a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
3006a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
3007a5ebadc6SPyun YongHyeon 	int i;
3008a5ebadc6SPyun YongHyeon 
3009a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3010a5ebadc6SPyun YongHyeon 	/*
3011a5ebadc6SPyun YongHyeon 	 * Mark the interface down and cancel the watchdog timer.
3012a5ebadc6SPyun YongHyeon 	 */
3013a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
3014a5ebadc6SPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
3015a5ebadc6SPyun YongHyeon 	sc->jme_flags &= ~JME_FLAG_LINK;
3016a5ebadc6SPyun YongHyeon 	callout_stop(&sc->jme_tick_ch);
3017a5ebadc6SPyun YongHyeon 	sc->jme_watchdog_timer = 0;
3018a5ebadc6SPyun YongHyeon 
3019a5ebadc6SPyun YongHyeon 	/*
3020a5ebadc6SPyun YongHyeon 	 * Disable interrupts.
3021a5ebadc6SPyun YongHyeon 	 */
3022a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_CLR, JME_INTRS);
3023a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_STATUS, 0xFFFFFFFF);
3024a5ebadc6SPyun YongHyeon 
3025a5ebadc6SPyun YongHyeon 	/* Disable updating shadow status block. */
3026a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SHBASE_ADDR_LO,
3027a5ebadc6SPyun YongHyeon 	    CSR_READ_4(sc, JME_SHBASE_ADDR_LO) & ~SHBASE_POST_ENB);
3028a5ebadc6SPyun YongHyeon 
3029a5ebadc6SPyun YongHyeon 	/* Stop receiver, transmitter. */
3030a5ebadc6SPyun YongHyeon 	jme_stop_rx(sc);
3031a5ebadc6SPyun YongHyeon 	jme_stop_tx(sc);
3032a5ebadc6SPyun YongHyeon 
3033a5ebadc6SPyun YongHyeon 	 /* Reclaim Rx/Tx buffers that have been completed. */
3034a5ebadc6SPyun YongHyeon 	jme_rxintr(sc, JME_RX_RING_CNT);
3035a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_rxhead != NULL)
3036a5ebadc6SPyun YongHyeon 		m_freem(sc->jme_cdata.jme_rxhead);
3037a5ebadc6SPyun YongHyeon 	JME_RXCHAIN_RESET(sc);
3038a5ebadc6SPyun YongHyeon 	jme_txeof(sc);
3039a5ebadc6SPyun YongHyeon 	/*
3040a5ebadc6SPyun YongHyeon 	 * Free RX and TX mbufs still in the queues.
3041a5ebadc6SPyun YongHyeon 	 */
3042a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_RX_RING_CNT; i++) {
3043a5ebadc6SPyun YongHyeon 		rxd = &sc->jme_cdata.jme_rxdesc[i];
3044a5ebadc6SPyun YongHyeon 		if (rxd->rx_m != NULL) {
3045a5ebadc6SPyun YongHyeon 			bus_dmamap_sync(sc->jme_cdata.jme_rx_tag,
3046a5ebadc6SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
3047a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_rx_tag,
3048a5ebadc6SPyun YongHyeon 			    rxd->rx_dmamap);
3049a5ebadc6SPyun YongHyeon 			m_freem(rxd->rx_m);
3050a5ebadc6SPyun YongHyeon 			rxd->rx_m = NULL;
3051a5ebadc6SPyun YongHyeon 		}
3052a5ebadc6SPyun YongHyeon         }
3053a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_TX_RING_CNT; i++) {
3054a5ebadc6SPyun YongHyeon 		txd = &sc->jme_cdata.jme_txdesc[i];
3055a5ebadc6SPyun YongHyeon 		if (txd->tx_m != NULL) {
3056a5ebadc6SPyun YongHyeon 			bus_dmamap_sync(sc->jme_cdata.jme_tx_tag,
3057a5ebadc6SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
3058a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_tx_tag,
3059a5ebadc6SPyun YongHyeon 			    txd->tx_dmamap);
3060a5ebadc6SPyun YongHyeon 			m_freem(txd->tx_m);
3061a5ebadc6SPyun YongHyeon 			txd->tx_m = NULL;
3062a5ebadc6SPyun YongHyeon 			txd->tx_ndesc = 0;
3063a5ebadc6SPyun YongHyeon 		}
3064a5ebadc6SPyun YongHyeon         }
3065450ab472SPyun YongHyeon 	jme_stats_update(sc);
3066450ab472SPyun YongHyeon 	jme_stats_save(sc);
3067a5ebadc6SPyun YongHyeon }
3068a5ebadc6SPyun YongHyeon 
3069a5ebadc6SPyun YongHyeon static void
3070a5ebadc6SPyun YongHyeon jme_stop_tx(struct jme_softc *sc)
3071a5ebadc6SPyun YongHyeon {
3072a5ebadc6SPyun YongHyeon 	uint32_t reg;
3073a5ebadc6SPyun YongHyeon 	int i;
3074a5ebadc6SPyun YongHyeon 
3075a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_TXCSR);
3076a5ebadc6SPyun YongHyeon 	if ((reg & TXCSR_TX_ENB) == 0)
3077a5ebadc6SPyun YongHyeon 		return;
3078a5ebadc6SPyun YongHyeon 	reg &= ~TXCSR_TX_ENB;
3079a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXCSR, reg);
3080a5ebadc6SPyun YongHyeon 	for (i = JME_TIMEOUT; i > 0; i--) {
3081a5ebadc6SPyun YongHyeon 		DELAY(1);
3082a5ebadc6SPyun YongHyeon 		if ((CSR_READ_4(sc, JME_TXCSR) & TXCSR_TX_ENB) == 0)
3083a5ebadc6SPyun YongHyeon 			break;
3084a5ebadc6SPyun YongHyeon 	}
3085a5ebadc6SPyun YongHyeon 	if (i == 0)
3086a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "stopping transmitter timeout!\n");
3087a5ebadc6SPyun YongHyeon }
3088a5ebadc6SPyun YongHyeon 
3089a5ebadc6SPyun YongHyeon static void
3090a5ebadc6SPyun YongHyeon jme_stop_rx(struct jme_softc *sc)
3091a5ebadc6SPyun YongHyeon {
3092a5ebadc6SPyun YongHyeon 	uint32_t reg;
3093a5ebadc6SPyun YongHyeon 	int i;
3094a5ebadc6SPyun YongHyeon 
3095a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_RXCSR);
3096a5ebadc6SPyun YongHyeon 	if ((reg & RXCSR_RX_ENB) == 0)
3097a5ebadc6SPyun YongHyeon 		return;
3098a5ebadc6SPyun YongHyeon 	reg &= ~RXCSR_RX_ENB;
3099a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXCSR, reg);
3100a5ebadc6SPyun YongHyeon 	for (i = JME_TIMEOUT; i > 0; i--) {
3101a5ebadc6SPyun YongHyeon 		DELAY(1);
3102a5ebadc6SPyun YongHyeon 		if ((CSR_READ_4(sc, JME_RXCSR) & RXCSR_RX_ENB) == 0)
3103a5ebadc6SPyun YongHyeon 			break;
3104a5ebadc6SPyun YongHyeon 	}
3105a5ebadc6SPyun YongHyeon 	if (i == 0)
3106a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "stopping recevier timeout!\n");
3107a5ebadc6SPyun YongHyeon }
3108a5ebadc6SPyun YongHyeon 
3109a5ebadc6SPyun YongHyeon static void
3110a5ebadc6SPyun YongHyeon jme_init_tx_ring(struct jme_softc *sc)
3111a5ebadc6SPyun YongHyeon {
3112a5ebadc6SPyun YongHyeon 	struct jme_ring_data *rd;
3113a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
3114a5ebadc6SPyun YongHyeon 	int i;
3115a5ebadc6SPyun YongHyeon 
3116a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_prod = 0;
3117a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_cons = 0;
3118a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_cnt = 0;
3119a5ebadc6SPyun YongHyeon 
3120a5ebadc6SPyun YongHyeon 	rd = &sc->jme_rdata;
3121a5ebadc6SPyun YongHyeon 	bzero(rd->jme_tx_ring, JME_TX_RING_SIZE);
3122a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_TX_RING_CNT; i++) {
3123a5ebadc6SPyun YongHyeon 		txd = &sc->jme_cdata.jme_txdesc[i];
3124a5ebadc6SPyun YongHyeon 		txd->tx_m = NULL;
3125a5ebadc6SPyun YongHyeon 		txd->tx_desc = &rd->jme_tx_ring[i];
3126a5ebadc6SPyun YongHyeon 		txd->tx_ndesc = 0;
3127a5ebadc6SPyun YongHyeon 	}
3128a5ebadc6SPyun YongHyeon 
3129a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag,
3130a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map,
3131a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3132a5ebadc6SPyun YongHyeon }
3133a5ebadc6SPyun YongHyeon 
3134a5ebadc6SPyun YongHyeon static void
3135a5ebadc6SPyun YongHyeon jme_init_ssb(struct jme_softc *sc)
3136a5ebadc6SPyun YongHyeon {
3137a5ebadc6SPyun YongHyeon 	struct jme_ring_data *rd;
3138a5ebadc6SPyun YongHyeon 
3139a5ebadc6SPyun YongHyeon 	rd = &sc->jme_rdata;
3140a5ebadc6SPyun YongHyeon 	bzero(rd->jme_ssb_block, JME_SSB_SIZE);
3141a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_ssb_tag, sc->jme_cdata.jme_ssb_map,
3142a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3143a5ebadc6SPyun YongHyeon }
3144a5ebadc6SPyun YongHyeon 
3145a5ebadc6SPyun YongHyeon static int
3146a5ebadc6SPyun YongHyeon jme_init_rx_ring(struct jme_softc *sc)
3147a5ebadc6SPyun YongHyeon {
3148a5ebadc6SPyun YongHyeon 	struct jme_ring_data *rd;
3149a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
3150a5ebadc6SPyun YongHyeon 	int i;
3151a5ebadc6SPyun YongHyeon 
3152a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_cons = 0;
3153a5ebadc6SPyun YongHyeon 	JME_RXCHAIN_RESET(sc);
31547e86a37eSPyun YongHyeon 	sc->jme_morework = 0;
3155a5ebadc6SPyun YongHyeon 
3156a5ebadc6SPyun YongHyeon 	rd = &sc->jme_rdata;
3157a5ebadc6SPyun YongHyeon 	bzero(rd->jme_rx_ring, JME_RX_RING_SIZE);
3158a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_RX_RING_CNT; i++) {
3159a5ebadc6SPyun YongHyeon 		rxd = &sc->jme_cdata.jme_rxdesc[i];
3160a5ebadc6SPyun YongHyeon 		rxd->rx_m = NULL;
3161a5ebadc6SPyun YongHyeon 		rxd->rx_desc = &rd->jme_rx_ring[i];
3162a5ebadc6SPyun YongHyeon 		if (jme_newbuf(sc, rxd) != 0)
3163a5ebadc6SPyun YongHyeon 			return (ENOBUFS);
3164a5ebadc6SPyun YongHyeon 	}
3165a5ebadc6SPyun YongHyeon 
3166a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_rx_ring_tag,
3167a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_rx_ring_map,
3168a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3169a5ebadc6SPyun YongHyeon 
3170a5ebadc6SPyun YongHyeon 	return (0);
3171a5ebadc6SPyun YongHyeon }
3172a5ebadc6SPyun YongHyeon 
3173a5ebadc6SPyun YongHyeon static int
3174a5ebadc6SPyun YongHyeon jme_newbuf(struct jme_softc *sc, struct jme_rxdesc *rxd)
3175a5ebadc6SPyun YongHyeon {
3176a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
3177a5ebadc6SPyun YongHyeon 	struct mbuf *m;
3178a5ebadc6SPyun YongHyeon 	bus_dma_segment_t segs[1];
3179a5ebadc6SPyun YongHyeon 	bus_dmamap_t map;
3180a5ebadc6SPyun YongHyeon 	int nsegs;
3181a5ebadc6SPyun YongHyeon 
3182c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
3183a5ebadc6SPyun YongHyeon 	if (m == NULL)
3184a5ebadc6SPyun YongHyeon 		return (ENOBUFS);
3185a5ebadc6SPyun YongHyeon 	/*
3186a5ebadc6SPyun YongHyeon 	 * JMC250 has 64bit boundary alignment limitation so jme(4)
3187a5ebadc6SPyun YongHyeon 	 * takes advantage of 10 bytes padding feature of hardware
3188a5ebadc6SPyun YongHyeon 	 * in order not to copy entire frame to align IP header on
3189a5ebadc6SPyun YongHyeon 	 * 32bit boundary.
3190a5ebadc6SPyun YongHyeon 	 */
3191a5ebadc6SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
3192a5ebadc6SPyun YongHyeon 
3193a5ebadc6SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->jme_cdata.jme_rx_tag,
3194a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_rx_sparemap, m, segs, &nsegs, 0) != 0) {
3195a5ebadc6SPyun YongHyeon 		m_freem(m);
3196a5ebadc6SPyun YongHyeon 		return (ENOBUFS);
3197a5ebadc6SPyun YongHyeon 	}
3198a5ebadc6SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
3199a5ebadc6SPyun YongHyeon 
3200a5ebadc6SPyun YongHyeon 	if (rxd->rx_m != NULL) {
3201a5ebadc6SPyun YongHyeon 		bus_dmamap_sync(sc->jme_cdata.jme_rx_tag, rxd->rx_dmamap,
3202a5ebadc6SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
3203a5ebadc6SPyun YongHyeon 		bus_dmamap_unload(sc->jme_cdata.jme_rx_tag, rxd->rx_dmamap);
3204a5ebadc6SPyun YongHyeon 	}
3205a5ebadc6SPyun YongHyeon 	map = rxd->rx_dmamap;
3206a5ebadc6SPyun YongHyeon 	rxd->rx_dmamap = sc->jme_cdata.jme_rx_sparemap;
3207a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_sparemap = map;
3208a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_rx_tag, rxd->rx_dmamap,
3209a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
3210a5ebadc6SPyun YongHyeon 	rxd->rx_m = m;
3211a5ebadc6SPyun YongHyeon 
3212a5ebadc6SPyun YongHyeon 	desc = rxd->rx_desc;
3213a5ebadc6SPyun YongHyeon 	desc->buflen = htole32(segs[0].ds_len);
3214a5ebadc6SPyun YongHyeon 	desc->addr_lo = htole32(JME_ADDR_LO(segs[0].ds_addr));
3215a5ebadc6SPyun YongHyeon 	desc->addr_hi = htole32(JME_ADDR_HI(segs[0].ds_addr));
3216a5ebadc6SPyun YongHyeon 	desc->flags = htole32(JME_RD_OWN | JME_RD_INTR | JME_RD_64BIT);
3217a5ebadc6SPyun YongHyeon 
3218a5ebadc6SPyun YongHyeon 	return (0);
3219a5ebadc6SPyun YongHyeon }
3220a5ebadc6SPyun YongHyeon 
3221a5ebadc6SPyun YongHyeon static void
3222a5ebadc6SPyun YongHyeon jme_set_vlan(struct jme_softc *sc)
3223a5ebadc6SPyun YongHyeon {
3224a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
3225a5ebadc6SPyun YongHyeon 	uint32_t reg;
3226a5ebadc6SPyun YongHyeon 
3227a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3228a5ebadc6SPyun YongHyeon 
3229a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
3230a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_RXMAC);
3231a5ebadc6SPyun YongHyeon 	reg &= ~RXMAC_VLAN_ENB;
3232a5ebadc6SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
3233a5ebadc6SPyun YongHyeon 		reg |= RXMAC_VLAN_ENB;
3234a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, reg);
3235a5ebadc6SPyun YongHyeon }
3236a5ebadc6SPyun YongHyeon 
3237a5ebadc6SPyun YongHyeon static void
3238a5ebadc6SPyun YongHyeon jme_set_filter(struct jme_softc *sc)
3239a5ebadc6SPyun YongHyeon {
3240a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
3241a5ebadc6SPyun YongHyeon 	struct ifmultiaddr *ifma;
3242a5ebadc6SPyun YongHyeon 	uint32_t crc;
3243a5ebadc6SPyun YongHyeon 	uint32_t mchash[2];
3244a5ebadc6SPyun YongHyeon 	uint32_t rxcfg;
3245a5ebadc6SPyun YongHyeon 
3246a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3247a5ebadc6SPyun YongHyeon 
3248a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
3249a5ebadc6SPyun YongHyeon 
3250a5ebadc6SPyun YongHyeon 	rxcfg = CSR_READ_4(sc, JME_RXMAC);
3251a5ebadc6SPyun YongHyeon 	rxcfg &= ~ (RXMAC_BROADCAST | RXMAC_PROMISC | RXMAC_MULTICAST |
3252a5ebadc6SPyun YongHyeon 	    RXMAC_ALLMULTI);
3253a5ebadc6SPyun YongHyeon 	/* Always accept frames destined to our station address. */
3254a5ebadc6SPyun YongHyeon 	rxcfg |= RXMAC_UNICAST;
3255a5ebadc6SPyun YongHyeon 	if ((ifp->if_flags & IFF_BROADCAST) != 0)
3256a5ebadc6SPyun YongHyeon 		rxcfg |= RXMAC_BROADCAST;
3257a5ebadc6SPyun YongHyeon 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
3258a5ebadc6SPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
3259a5ebadc6SPyun YongHyeon 			rxcfg |= RXMAC_PROMISC;
3260a5ebadc6SPyun YongHyeon 		if ((ifp->if_flags & IFF_ALLMULTI) != 0)
3261a5ebadc6SPyun YongHyeon 			rxcfg |= RXMAC_ALLMULTI;
3262a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_MAR0, 0xFFFFFFFF);
3263a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_MAR1, 0xFFFFFFFF);
3264a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXMAC, rxcfg);
3265a5ebadc6SPyun YongHyeon 		return;
3266a5ebadc6SPyun YongHyeon 	}
3267a5ebadc6SPyun YongHyeon 
3268a5ebadc6SPyun YongHyeon 	/*
3269a5ebadc6SPyun YongHyeon 	 * Set up the multicast address filter by passing all multicast
3270a5ebadc6SPyun YongHyeon 	 * addresses through a CRC generator, and then using the low-order
3271a5ebadc6SPyun YongHyeon 	 * 6 bits as an index into the 64 bit multicast hash table.  The
3272a5ebadc6SPyun YongHyeon 	 * high order bits select the register, while the rest of the bits
3273a5ebadc6SPyun YongHyeon 	 * select the bit within the register.
3274a5ebadc6SPyun YongHyeon 	 */
3275a5ebadc6SPyun YongHyeon 	rxcfg |= RXMAC_MULTICAST;
3276a5ebadc6SPyun YongHyeon 	bzero(mchash, sizeof(mchash));
3277a5ebadc6SPyun YongHyeon 
3278eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
3279a5ebadc6SPyun YongHyeon 	TAILQ_FOREACH(ifma, &sc->jme_ifp->if_multiaddrs, ifma_link) {
3280a5ebadc6SPyun YongHyeon 		if (ifma->ifma_addr->sa_family != AF_LINK)
3281a5ebadc6SPyun YongHyeon 			continue;
3282a5ebadc6SPyun YongHyeon 		crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
3283a5ebadc6SPyun YongHyeon 		    ifma->ifma_addr), ETHER_ADDR_LEN);
3284a5ebadc6SPyun YongHyeon 
3285a5ebadc6SPyun YongHyeon 		/* Just want the 6 least significant bits. */
3286a5ebadc6SPyun YongHyeon 		crc &= 0x3f;
3287a5ebadc6SPyun YongHyeon 
3288a5ebadc6SPyun YongHyeon 		/* Set the corresponding bit in the hash table. */
3289a5ebadc6SPyun YongHyeon 		mchash[crc >> 5] |= 1 << (crc & 0x1f);
3290a5ebadc6SPyun YongHyeon 	}
3291eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
3292a5ebadc6SPyun YongHyeon 
3293a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MAR0, mchash[0]);
3294a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MAR1, mchash[1]);
3295a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, rxcfg);
3296a5ebadc6SPyun YongHyeon }
3297a5ebadc6SPyun YongHyeon 
3298450ab472SPyun YongHyeon static void
3299450ab472SPyun YongHyeon jme_stats_clear(struct jme_softc *sc)
3300450ab472SPyun YongHyeon {
3301450ab472SPyun YongHyeon 
3302450ab472SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3303450ab472SPyun YongHyeon 
3304450ab472SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_HWMIB) == 0)
3305450ab472SPyun YongHyeon 		return;
3306450ab472SPyun YongHyeon 
3307450ab472SPyun YongHyeon 	/* Disable and clear counters. */
3308450ab472SPyun YongHyeon 	CSR_WRITE_4(sc, JME_STATCSR, 0xFFFFFFFF);
3309450ab472SPyun YongHyeon 	/* Activate hw counters. */
3310450ab472SPyun YongHyeon 	CSR_WRITE_4(sc, JME_STATCSR, 0);
3311450ab472SPyun YongHyeon 	CSR_READ_4(sc, JME_STATCSR);
3312450ab472SPyun YongHyeon 	bzero(&sc->jme_stats, sizeof(struct jme_hw_stats));
3313450ab472SPyun YongHyeon }
3314450ab472SPyun YongHyeon 
3315450ab472SPyun YongHyeon static void
3316450ab472SPyun YongHyeon jme_stats_save(struct jme_softc *sc)
3317450ab472SPyun YongHyeon {
3318450ab472SPyun YongHyeon 
3319450ab472SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3320450ab472SPyun YongHyeon 
3321450ab472SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_HWMIB) == 0)
3322450ab472SPyun YongHyeon 		return;
3323450ab472SPyun YongHyeon 	/* Save current counters. */
3324450ab472SPyun YongHyeon 	bcopy(&sc->jme_stats, &sc->jme_ostats, sizeof(struct jme_hw_stats));
3325450ab472SPyun YongHyeon 	/* Disable and clear counters. */
3326450ab472SPyun YongHyeon 	CSR_WRITE_4(sc, JME_STATCSR, 0xFFFFFFFF);
3327450ab472SPyun YongHyeon }
3328450ab472SPyun YongHyeon 
3329450ab472SPyun YongHyeon static void
3330450ab472SPyun YongHyeon jme_stats_update(struct jme_softc *sc)
3331450ab472SPyun YongHyeon {
3332450ab472SPyun YongHyeon 	struct jme_hw_stats *stat, *ostat;
3333450ab472SPyun YongHyeon 	uint32_t reg;
3334450ab472SPyun YongHyeon 
3335450ab472SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3336450ab472SPyun YongHyeon 
3337450ab472SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_HWMIB) == 0)
3338450ab472SPyun YongHyeon 		return;
3339450ab472SPyun YongHyeon 	stat = &sc->jme_stats;
3340450ab472SPyun YongHyeon 	ostat = &sc->jme_ostats;
3341450ab472SPyun YongHyeon 	stat->tx_good_frames = CSR_READ_4(sc, JME_STAT_TXGOOD);
3342450ab472SPyun YongHyeon 	stat->rx_good_frames = CSR_READ_4(sc, JME_STAT_RXGOOD);
3343450ab472SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_STAT_CRCMII);
3344450ab472SPyun YongHyeon 	stat->rx_crc_errs = (reg & STAT_RX_CRC_ERR_MASK) >>
3345450ab472SPyun YongHyeon 	    STAT_RX_CRC_ERR_SHIFT;
3346450ab472SPyun YongHyeon 	stat->rx_mii_errs = (reg & STAT_RX_MII_ERR_MASK) >>
3347450ab472SPyun YongHyeon 	    STAT_RX_MII_ERR_SHIFT;
3348450ab472SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_STAT_RXERR);
3349450ab472SPyun YongHyeon 	stat->rx_fifo_oflows = (reg & STAT_RXERR_OFLOW_MASK) >>
3350450ab472SPyun YongHyeon 	    STAT_RXERR_OFLOW_SHIFT;
3351450ab472SPyun YongHyeon 	stat->rx_desc_empty = (reg & STAT_RXERR_MPTY_MASK) >>
3352450ab472SPyun YongHyeon 	    STAT_RXERR_MPTY_SHIFT;
3353450ab472SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_STAT_FAIL);
3354450ab472SPyun YongHyeon 	stat->rx_bad_frames = (reg & STAT_FAIL_RX_MASK) >> STAT_FAIL_RX_SHIFT;
3355450ab472SPyun YongHyeon 	stat->tx_bad_frames = (reg & STAT_FAIL_TX_MASK) >> STAT_FAIL_TX_SHIFT;
3356450ab472SPyun YongHyeon 
3357450ab472SPyun YongHyeon 	/* Account for previous counters. */
3358450ab472SPyun YongHyeon 	stat->rx_good_frames += ostat->rx_good_frames;
3359450ab472SPyun YongHyeon 	stat->rx_crc_errs += ostat->rx_crc_errs;
3360450ab472SPyun YongHyeon 	stat->rx_mii_errs += ostat->rx_mii_errs;
3361450ab472SPyun YongHyeon 	stat->rx_fifo_oflows += ostat->rx_fifo_oflows;
3362450ab472SPyun YongHyeon 	stat->rx_desc_empty += ostat->rx_desc_empty;
3363450ab472SPyun YongHyeon 	stat->rx_bad_frames += ostat->rx_bad_frames;
3364450ab472SPyun YongHyeon 	stat->tx_good_frames += ostat->tx_good_frames;
3365450ab472SPyun YongHyeon 	stat->tx_bad_frames += ostat->tx_bad_frames;
3366450ab472SPyun YongHyeon }
3367450ab472SPyun YongHyeon 
33684f1ff93aSPyun YongHyeon static void
33694f1ff93aSPyun YongHyeon jme_phy_down(struct jme_softc *sc)
33704f1ff93aSPyun YongHyeon {
33714f1ff93aSPyun YongHyeon 	uint32_t reg;
33724f1ff93aSPyun YongHyeon 
33734f1ff93aSPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR, BMCR_PDOWN);
33744f1ff93aSPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5) {
33754f1ff93aSPyun YongHyeon 		reg = CSR_READ_4(sc, JME_PHYPOWDN);
33764f1ff93aSPyun YongHyeon 		reg |= 0x0000000F;
33774f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PHYPOWDN, reg);
33784f1ff93aSPyun YongHyeon 		reg = pci_read_config(sc->jme_dev, JME_PCI_PE1, 4);
33794f1ff93aSPyun YongHyeon 		reg &= ~PE1_GIGA_PDOWN_MASK;
33804f1ff93aSPyun YongHyeon 		reg |= PE1_GIGA_PDOWN_D3;
33814f1ff93aSPyun YongHyeon 		pci_write_config(sc->jme_dev, JME_PCI_PE1, reg, 4);
33824f1ff93aSPyun YongHyeon 	}
33834f1ff93aSPyun YongHyeon }
33844f1ff93aSPyun YongHyeon 
33854f1ff93aSPyun YongHyeon static void
33864f1ff93aSPyun YongHyeon jme_phy_up(struct jme_softc *sc)
33874f1ff93aSPyun YongHyeon {
33884f1ff93aSPyun YongHyeon 	uint32_t reg;
33894f1ff93aSPyun YongHyeon 	uint16_t bmcr;
33904f1ff93aSPyun YongHyeon 
33914f1ff93aSPyun YongHyeon 	bmcr = jme_miibus_readreg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR);
33924f1ff93aSPyun YongHyeon 	bmcr &= ~BMCR_PDOWN;
33934f1ff93aSPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR, bmcr);
33944f1ff93aSPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5) {
33954f1ff93aSPyun YongHyeon 		reg = CSR_READ_4(sc, JME_PHYPOWDN);
33964f1ff93aSPyun YongHyeon 		reg &= ~0x0000000F;
33974f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PHYPOWDN, reg);
33984f1ff93aSPyun YongHyeon 		reg = pci_read_config(sc->jme_dev, JME_PCI_PE1, 4);
33994f1ff93aSPyun YongHyeon 		reg &= ~PE1_GIGA_PDOWN_MASK;
34004f1ff93aSPyun YongHyeon 		reg |= PE1_GIGA_PDOWN_DIS;
34014f1ff93aSPyun YongHyeon 		pci_write_config(sc->jme_dev, JME_PCI_PE1, reg, 4);
34024f1ff93aSPyun YongHyeon 	}
34034f1ff93aSPyun YongHyeon }
34044f1ff93aSPyun YongHyeon 
3405a5ebadc6SPyun YongHyeon static int
3406a5ebadc6SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
3407a5ebadc6SPyun YongHyeon {
3408a5ebadc6SPyun YongHyeon 	int error, value;
3409a5ebadc6SPyun YongHyeon 
3410a5ebadc6SPyun YongHyeon 	if (arg1 == NULL)
3411a5ebadc6SPyun YongHyeon 		return (EINVAL);
3412a5ebadc6SPyun YongHyeon 	value = *(int *)arg1;
3413a5ebadc6SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
3414a5ebadc6SPyun YongHyeon 	if (error || req->newptr == NULL)
3415a5ebadc6SPyun YongHyeon 		return (error);
3416a5ebadc6SPyun YongHyeon 	if (value < low || value > high)
3417a5ebadc6SPyun YongHyeon 		return (EINVAL);
3418a5ebadc6SPyun YongHyeon         *(int *)arg1 = value;
3419a5ebadc6SPyun YongHyeon 
3420a5ebadc6SPyun YongHyeon         return (0);
3421a5ebadc6SPyun YongHyeon }
3422a5ebadc6SPyun YongHyeon 
3423a5ebadc6SPyun YongHyeon static int
3424a5ebadc6SPyun YongHyeon sysctl_hw_jme_tx_coal_to(SYSCTL_HANDLER_ARGS)
3425a5ebadc6SPyun YongHyeon {
3426a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3427a5ebadc6SPyun YongHyeon 	    PCCTX_COAL_TO_MIN, PCCTX_COAL_TO_MAX));
3428a5ebadc6SPyun YongHyeon }
3429a5ebadc6SPyun YongHyeon 
3430a5ebadc6SPyun YongHyeon static int
3431a5ebadc6SPyun YongHyeon sysctl_hw_jme_tx_coal_pkt(SYSCTL_HANDLER_ARGS)
3432a5ebadc6SPyun YongHyeon {
3433a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3434a5ebadc6SPyun YongHyeon 	    PCCTX_COAL_PKT_MIN, PCCTX_COAL_PKT_MAX));
3435a5ebadc6SPyun YongHyeon }
3436a5ebadc6SPyun YongHyeon 
3437a5ebadc6SPyun YongHyeon static int
3438a5ebadc6SPyun YongHyeon sysctl_hw_jme_rx_coal_to(SYSCTL_HANDLER_ARGS)
3439a5ebadc6SPyun YongHyeon {
3440a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3441a5ebadc6SPyun YongHyeon 	    PCCRX_COAL_TO_MIN, PCCRX_COAL_TO_MAX));
3442a5ebadc6SPyun YongHyeon }
3443a5ebadc6SPyun YongHyeon 
3444a5ebadc6SPyun YongHyeon static int
3445a5ebadc6SPyun YongHyeon sysctl_hw_jme_rx_coal_pkt(SYSCTL_HANDLER_ARGS)
3446a5ebadc6SPyun YongHyeon {
3447a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3448a5ebadc6SPyun YongHyeon 	    PCCRX_COAL_PKT_MIN, PCCRX_COAL_PKT_MAX));
3449a5ebadc6SPyun YongHyeon }
3450a5ebadc6SPyun YongHyeon 
3451a5ebadc6SPyun YongHyeon static int
3452a5ebadc6SPyun YongHyeon sysctl_hw_jme_proc_limit(SYSCTL_HANDLER_ARGS)
3453a5ebadc6SPyun YongHyeon {
3454a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3455a5ebadc6SPyun YongHyeon 	    JME_PROC_MIN, JME_PROC_MAX));
3456a5ebadc6SPyun YongHyeon }
3457