xref: /freebsd/sys/dev/jme/if_jme.c (revision 7029da5c36f2d3cf6bb6c81bf551229f416399e8)
1a5ebadc6SPyun YongHyeon /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3718cf2ccSPedro F. Giffuni  *
4a5ebadc6SPyun YongHyeon  * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org>
5a5ebadc6SPyun YongHyeon  * All rights reserved.
6a5ebadc6SPyun YongHyeon  *
7a5ebadc6SPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
8a5ebadc6SPyun YongHyeon  * modification, are permitted provided that the following conditions
9a5ebadc6SPyun YongHyeon  * are met:
10a5ebadc6SPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
11a5ebadc6SPyun YongHyeon  *    notice unmodified, this list of conditions, and the following
12a5ebadc6SPyun YongHyeon  *    disclaimer.
13a5ebadc6SPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
14a5ebadc6SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
15a5ebadc6SPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
16a5ebadc6SPyun YongHyeon  *
17a5ebadc6SPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18a5ebadc6SPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19a5ebadc6SPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20a5ebadc6SPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21a5ebadc6SPyun YongHyeon  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22a5ebadc6SPyun YongHyeon  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23a5ebadc6SPyun YongHyeon  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24a5ebadc6SPyun YongHyeon  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25a5ebadc6SPyun YongHyeon  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26a5ebadc6SPyun YongHyeon  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27a5ebadc6SPyun YongHyeon  * SUCH DAMAGE.
28a5ebadc6SPyun YongHyeon  */
29a5ebadc6SPyun YongHyeon 
30a5ebadc6SPyun YongHyeon #include <sys/cdefs.h>
31a5ebadc6SPyun YongHyeon __FBSDID("$FreeBSD$");
32a5ebadc6SPyun YongHyeon 
33a5ebadc6SPyun YongHyeon #include <sys/param.h>
34a5ebadc6SPyun YongHyeon #include <sys/systm.h>
35a5ebadc6SPyun YongHyeon #include <sys/bus.h>
36a5ebadc6SPyun YongHyeon #include <sys/endian.h>
37a5ebadc6SPyun YongHyeon #include <sys/kernel.h>
38a5ebadc6SPyun YongHyeon #include <sys/malloc.h>
39a5ebadc6SPyun YongHyeon #include <sys/mbuf.h>
40a5ebadc6SPyun YongHyeon #include <sys/rman.h>
41a5ebadc6SPyun YongHyeon #include <sys/module.h>
42a5ebadc6SPyun YongHyeon #include <sys/proc.h>
43a5ebadc6SPyun YongHyeon #include <sys/queue.h>
44a5ebadc6SPyun YongHyeon #include <sys/socket.h>
45a5ebadc6SPyun YongHyeon #include <sys/sockio.h>
46a5ebadc6SPyun YongHyeon #include <sys/sysctl.h>
47a5ebadc6SPyun YongHyeon #include <sys/taskqueue.h>
48a5ebadc6SPyun YongHyeon 
49a5ebadc6SPyun YongHyeon #include <net/bpf.h>
50a5ebadc6SPyun YongHyeon #include <net/if.h>
5176039bc8SGleb Smirnoff #include <net/if_var.h>
52a5ebadc6SPyun YongHyeon #include <net/if_arp.h>
53a5ebadc6SPyun YongHyeon #include <net/ethernet.h>
54a5ebadc6SPyun YongHyeon #include <net/if_dl.h>
55a5ebadc6SPyun YongHyeon #include <net/if_media.h>
56a5ebadc6SPyun YongHyeon #include <net/if_types.h>
57a5ebadc6SPyun YongHyeon #include <net/if_vlan_var.h>
58a5ebadc6SPyun YongHyeon 
59a5ebadc6SPyun YongHyeon #include <netinet/in.h>
60a5ebadc6SPyun YongHyeon #include <netinet/in_systm.h>
61a5ebadc6SPyun YongHyeon #include <netinet/ip.h>
62a5ebadc6SPyun YongHyeon #include <netinet/tcp.h>
63a5ebadc6SPyun YongHyeon 
64a5ebadc6SPyun YongHyeon #include <dev/mii/mii.h>
65a5ebadc6SPyun YongHyeon #include <dev/mii/miivar.h>
66a5ebadc6SPyun YongHyeon 
67a5ebadc6SPyun YongHyeon #include <dev/pci/pcireg.h>
68a5ebadc6SPyun YongHyeon #include <dev/pci/pcivar.h>
69a5ebadc6SPyun YongHyeon 
70a5ebadc6SPyun YongHyeon #include <machine/bus.h>
71a5ebadc6SPyun YongHyeon #include <machine/in_cksum.h>
72a5ebadc6SPyun YongHyeon 
73a5ebadc6SPyun YongHyeon #include <dev/jme/if_jmereg.h>
74a5ebadc6SPyun YongHyeon #include <dev/jme/if_jmevar.h>
75a5ebadc6SPyun YongHyeon 
76a5ebadc6SPyun YongHyeon /* "device miibus" required.  See GENERIC if you get errors here. */
77a5ebadc6SPyun YongHyeon #include "miibus_if.h"
78a5ebadc6SPyun YongHyeon 
79a5ebadc6SPyun YongHyeon /* Define the following to disable printing Rx errors. */
80a5ebadc6SPyun YongHyeon #undef	JME_SHOW_ERRORS
81a5ebadc6SPyun YongHyeon 
82a5ebadc6SPyun YongHyeon #define	JME_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
83a5ebadc6SPyun YongHyeon 
84a5ebadc6SPyun YongHyeon MODULE_DEPEND(jme, pci, 1, 1, 1);
85a5ebadc6SPyun YongHyeon MODULE_DEPEND(jme, ether, 1, 1, 1);
86a5ebadc6SPyun YongHyeon MODULE_DEPEND(jme, miibus, 1, 1, 1);
87a5ebadc6SPyun YongHyeon 
88a5ebadc6SPyun YongHyeon /* Tunables. */
89a5ebadc6SPyun YongHyeon static int msi_disable = 0;
90a5ebadc6SPyun YongHyeon static int msix_disable = 0;
91a5ebadc6SPyun YongHyeon TUNABLE_INT("hw.jme.msi_disable", &msi_disable);
92a5ebadc6SPyun YongHyeon TUNABLE_INT("hw.jme.msix_disable", &msix_disable);
93a5ebadc6SPyun YongHyeon 
94a5ebadc6SPyun YongHyeon /*
95a5ebadc6SPyun YongHyeon  * Devices supported by this driver.
96a5ebadc6SPyun YongHyeon  */
97a5ebadc6SPyun YongHyeon static struct jme_dev {
98a5ebadc6SPyun YongHyeon 	uint16_t	jme_vendorid;
99a5ebadc6SPyun YongHyeon 	uint16_t	jme_deviceid;
100a5ebadc6SPyun YongHyeon 	const char	*jme_name;
101a5ebadc6SPyun YongHyeon } jme_devs[] = {
102a5ebadc6SPyun YongHyeon 	{ VENDORID_JMICRON, DEVICEID_JMC250,
1034f1ff93aSPyun YongHyeon 	    "JMicron Inc, JMC25x Gigabit Ethernet" },
104a5ebadc6SPyun YongHyeon 	{ VENDORID_JMICRON, DEVICEID_JMC260,
1054f1ff93aSPyun YongHyeon 	    "JMicron Inc, JMC26x Fast Ethernet" },
106a5ebadc6SPyun YongHyeon };
107a5ebadc6SPyun YongHyeon 
108a5ebadc6SPyun YongHyeon static int jme_miibus_readreg(device_t, int, int);
109a5ebadc6SPyun YongHyeon static int jme_miibus_writereg(device_t, int, int, int);
110a5ebadc6SPyun YongHyeon static void jme_miibus_statchg(device_t);
111a5ebadc6SPyun YongHyeon static void jme_mediastatus(struct ifnet *, struct ifmediareq *);
112a5ebadc6SPyun YongHyeon static int jme_mediachange(struct ifnet *);
113a5ebadc6SPyun YongHyeon static int jme_probe(device_t);
114a5ebadc6SPyun YongHyeon static int jme_eeprom_read_byte(struct jme_softc *, uint8_t, uint8_t *);
115a5ebadc6SPyun YongHyeon static int jme_eeprom_macaddr(struct jme_softc *);
1164f1ff93aSPyun YongHyeon static int jme_efuse_macaddr(struct jme_softc *);
117a5ebadc6SPyun YongHyeon static void jme_reg_macaddr(struct jme_softc *);
1184f1ff93aSPyun YongHyeon static void jme_set_macaddr(struct jme_softc *, uint8_t *);
119a5ebadc6SPyun YongHyeon static void jme_map_intr_vector(struct jme_softc *);
120a5ebadc6SPyun YongHyeon static int jme_attach(device_t);
121a5ebadc6SPyun YongHyeon static int jme_detach(device_t);
122a5ebadc6SPyun YongHyeon static void jme_sysctl_node(struct jme_softc *);
123a5ebadc6SPyun YongHyeon static void jme_dmamap_cb(void *, bus_dma_segment_t *, int, int);
124a5ebadc6SPyun YongHyeon static int jme_dma_alloc(struct jme_softc *);
125a5ebadc6SPyun YongHyeon static void jme_dma_free(struct jme_softc *);
126a5ebadc6SPyun YongHyeon static int jme_shutdown(device_t);
127a5ebadc6SPyun YongHyeon static void jme_setlinkspeed(struct jme_softc *);
128a5ebadc6SPyun YongHyeon static void jme_setwol(struct jme_softc *);
129a5ebadc6SPyun YongHyeon static int jme_suspend(device_t);
130a5ebadc6SPyun YongHyeon static int jme_resume(device_t);
131a5ebadc6SPyun YongHyeon static int jme_encap(struct jme_softc *, struct mbuf **);
132a5ebadc6SPyun YongHyeon static void jme_start(struct ifnet *);
133932b56d2SJohn Baldwin static void jme_start_locked(struct ifnet *);
134a5ebadc6SPyun YongHyeon static void jme_watchdog(struct jme_softc *);
135a5ebadc6SPyun YongHyeon static int jme_ioctl(struct ifnet *, u_long, caddr_t);
136a5ebadc6SPyun YongHyeon static void jme_mac_config(struct jme_softc *);
137a5ebadc6SPyun YongHyeon static void jme_link_task(void *, int);
138a5ebadc6SPyun YongHyeon static int jme_intr(void *);
139a5ebadc6SPyun YongHyeon static void jme_int_task(void *, int);
140a5ebadc6SPyun YongHyeon static void jme_txeof(struct jme_softc *);
141a5ebadc6SPyun YongHyeon static __inline void jme_discard_rxbuf(struct jme_softc *, int);
142a5ebadc6SPyun YongHyeon static void jme_rxeof(struct jme_softc *);
143a5ebadc6SPyun YongHyeon static int jme_rxintr(struct jme_softc *, int);
144a5ebadc6SPyun YongHyeon static void jme_tick(void *);
145a5ebadc6SPyun YongHyeon static void jme_reset(struct jme_softc *);
146a5ebadc6SPyun YongHyeon static void jme_init(void *);
147a5ebadc6SPyun YongHyeon static void jme_init_locked(struct jme_softc *);
148a5ebadc6SPyun YongHyeon static void jme_stop(struct jme_softc *);
149a5ebadc6SPyun YongHyeon static void jme_stop_tx(struct jme_softc *);
150a5ebadc6SPyun YongHyeon static void jme_stop_rx(struct jme_softc *);
151a5ebadc6SPyun YongHyeon static int jme_init_rx_ring(struct jme_softc *);
152a5ebadc6SPyun YongHyeon static void jme_init_tx_ring(struct jme_softc *);
153a5ebadc6SPyun YongHyeon static void jme_init_ssb(struct jme_softc *);
154a5ebadc6SPyun YongHyeon static int jme_newbuf(struct jme_softc *, struct jme_rxdesc *);
155a5ebadc6SPyun YongHyeon static void jme_set_vlan(struct jme_softc *);
156a5ebadc6SPyun YongHyeon static void jme_set_filter(struct jme_softc *);
157450ab472SPyun YongHyeon static void jme_stats_clear(struct jme_softc *);
158450ab472SPyun YongHyeon static void jme_stats_save(struct jme_softc *);
159450ab472SPyun YongHyeon static void jme_stats_update(struct jme_softc *);
1604f1ff93aSPyun YongHyeon static void jme_phy_down(struct jme_softc *);
1614f1ff93aSPyun YongHyeon static void jme_phy_up(struct jme_softc *);
162a5ebadc6SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
163a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_tx_coal_to(SYSCTL_HANDLER_ARGS);
164a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_tx_coal_pkt(SYSCTL_HANDLER_ARGS);
165a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_rx_coal_to(SYSCTL_HANDLER_ARGS);
166a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_rx_coal_pkt(SYSCTL_HANDLER_ARGS);
167a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_proc_limit(SYSCTL_HANDLER_ARGS);
168a5ebadc6SPyun YongHyeon 
169a5ebadc6SPyun YongHyeon 
170a5ebadc6SPyun YongHyeon static device_method_t jme_methods[] = {
171a5ebadc6SPyun YongHyeon 	/* Device interface. */
172a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_probe,		jme_probe),
173a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_attach,	jme_attach),
174a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_detach,	jme_detach),
175a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_shutdown,	jme_shutdown),
176a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_suspend,	jme_suspend),
177a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_resume,	jme_resume),
178a5ebadc6SPyun YongHyeon 
179a5ebadc6SPyun YongHyeon 	/* MII interface. */
180a5ebadc6SPyun YongHyeon 	DEVMETHOD(miibus_readreg,	jme_miibus_readreg),
181a5ebadc6SPyun YongHyeon 	DEVMETHOD(miibus_writereg,	jme_miibus_writereg),
182a5ebadc6SPyun YongHyeon 	DEVMETHOD(miibus_statchg,	jme_miibus_statchg),
183a5ebadc6SPyun YongHyeon 
184a5ebadc6SPyun YongHyeon 	{ NULL, NULL }
185a5ebadc6SPyun YongHyeon };
186a5ebadc6SPyun YongHyeon 
187a5ebadc6SPyun YongHyeon static driver_t jme_driver = {
188a5ebadc6SPyun YongHyeon 	"jme",
189a5ebadc6SPyun YongHyeon 	jme_methods,
190a5ebadc6SPyun YongHyeon 	sizeof(struct jme_softc)
191a5ebadc6SPyun YongHyeon };
192a5ebadc6SPyun YongHyeon 
193a5ebadc6SPyun YongHyeon static devclass_t jme_devclass;
194a5ebadc6SPyun YongHyeon 
195a5ebadc6SPyun YongHyeon DRIVER_MODULE(jme, pci, jme_driver, jme_devclass, 0, 0);
196a5ebadc6SPyun YongHyeon DRIVER_MODULE(miibus, jme, miibus_driver, miibus_devclass, 0, 0);
197a5ebadc6SPyun YongHyeon 
198a5ebadc6SPyun YongHyeon static struct resource_spec jme_res_spec_mem[] = {
199a5ebadc6SPyun YongHyeon 	{ SYS_RES_MEMORY,	PCIR_BAR(0),	RF_ACTIVE },
200a5ebadc6SPyun YongHyeon 	{ -1,			0,		0 }
201a5ebadc6SPyun YongHyeon };
202a5ebadc6SPyun YongHyeon 
203a5ebadc6SPyun YongHyeon static struct resource_spec jme_irq_spec_legacy[] = {
204a5ebadc6SPyun YongHyeon 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
205a5ebadc6SPyun YongHyeon 	{ -1,			0,		0 }
206a5ebadc6SPyun YongHyeon };
207a5ebadc6SPyun YongHyeon 
208a5ebadc6SPyun YongHyeon static struct resource_spec jme_irq_spec_msi[] = {
209a5ebadc6SPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
210a5ebadc6SPyun YongHyeon 	{ -1,			0,		0 }
211a5ebadc6SPyun YongHyeon };
212a5ebadc6SPyun YongHyeon 
213a5ebadc6SPyun YongHyeon /*
214a5ebadc6SPyun YongHyeon  *	Read a PHY register on the MII of the JMC250.
215a5ebadc6SPyun YongHyeon  */
216a5ebadc6SPyun YongHyeon static int
217a5ebadc6SPyun YongHyeon jme_miibus_readreg(device_t dev, int phy, int reg)
218a5ebadc6SPyun YongHyeon {
219a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
220a5ebadc6SPyun YongHyeon 	uint32_t val;
221a5ebadc6SPyun YongHyeon 	int i;
222a5ebadc6SPyun YongHyeon 
223a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
224a5ebadc6SPyun YongHyeon 
225a5ebadc6SPyun YongHyeon 	/* For FPGA version, PHY address 0 should be ignored. */
2268e5d93dbSMarius Strobl 	if ((sc->jme_flags & JME_FLAG_FPGA) != 0 && phy == 0)
227a5ebadc6SPyun YongHyeon 		return (0);
228a5ebadc6SPyun YongHyeon 
229a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SMI, SMI_OP_READ | SMI_OP_EXECUTE |
230a5ebadc6SPyun YongHyeon 	    SMI_PHY_ADDR(phy) | SMI_REG_ADDR(reg));
231a5ebadc6SPyun YongHyeon 	for (i = JME_PHY_TIMEOUT; i > 0; i--) {
232a5ebadc6SPyun YongHyeon 		DELAY(1);
233a5ebadc6SPyun YongHyeon 		if (((val = CSR_READ_4(sc, JME_SMI)) & SMI_OP_EXECUTE) == 0)
234a5ebadc6SPyun YongHyeon 			break;
235a5ebadc6SPyun YongHyeon 	}
236a5ebadc6SPyun YongHyeon 
237a5ebadc6SPyun YongHyeon 	if (i == 0) {
238a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "phy read timeout : %d\n", reg);
239a5ebadc6SPyun YongHyeon 		return (0);
240a5ebadc6SPyun YongHyeon 	}
241a5ebadc6SPyun YongHyeon 
242a5ebadc6SPyun YongHyeon 	return ((val & SMI_DATA_MASK) >> SMI_DATA_SHIFT);
243a5ebadc6SPyun YongHyeon }
244a5ebadc6SPyun YongHyeon 
245a5ebadc6SPyun YongHyeon /*
246a5ebadc6SPyun YongHyeon  *	Write a PHY register on the MII of the JMC250.
247a5ebadc6SPyun YongHyeon  */
248a5ebadc6SPyun YongHyeon static int
249a5ebadc6SPyun YongHyeon jme_miibus_writereg(device_t dev, int phy, int reg, int val)
250a5ebadc6SPyun YongHyeon {
251a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
252a5ebadc6SPyun YongHyeon 	int i;
253a5ebadc6SPyun YongHyeon 
254a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
255a5ebadc6SPyun YongHyeon 
256a5ebadc6SPyun YongHyeon 	/* For FPGA version, PHY address 0 should be ignored. */
2578e5d93dbSMarius Strobl 	if ((sc->jme_flags & JME_FLAG_FPGA) != 0 && phy == 0)
258a5ebadc6SPyun YongHyeon 		return (0);
259a5ebadc6SPyun YongHyeon 
260a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SMI, SMI_OP_WRITE | SMI_OP_EXECUTE |
261a5ebadc6SPyun YongHyeon 	    ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
262a5ebadc6SPyun YongHyeon 	    SMI_PHY_ADDR(phy) | SMI_REG_ADDR(reg));
263a5ebadc6SPyun YongHyeon 	for (i = JME_PHY_TIMEOUT; i > 0; i--) {
264a5ebadc6SPyun YongHyeon 		DELAY(1);
265a5ebadc6SPyun YongHyeon 		if (((val = CSR_READ_4(sc, JME_SMI)) & SMI_OP_EXECUTE) == 0)
266a5ebadc6SPyun YongHyeon 			break;
267a5ebadc6SPyun YongHyeon 	}
268a5ebadc6SPyun YongHyeon 
269a5ebadc6SPyun YongHyeon 	if (i == 0)
270a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "phy write timeout : %d\n", reg);
271a5ebadc6SPyun YongHyeon 
272a5ebadc6SPyun YongHyeon 	return (0);
273a5ebadc6SPyun YongHyeon }
274a5ebadc6SPyun YongHyeon 
275a5ebadc6SPyun YongHyeon /*
276a5ebadc6SPyun YongHyeon  *	Callback from MII layer when media changes.
277a5ebadc6SPyun YongHyeon  */
278a5ebadc6SPyun YongHyeon static void
279a5ebadc6SPyun YongHyeon jme_miibus_statchg(device_t dev)
280a5ebadc6SPyun YongHyeon {
281a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
282a5ebadc6SPyun YongHyeon 
283a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
284a5ebadc6SPyun YongHyeon 	taskqueue_enqueue(taskqueue_swi, &sc->jme_link_task);
285a5ebadc6SPyun YongHyeon }
286a5ebadc6SPyun YongHyeon 
287a5ebadc6SPyun YongHyeon /*
288a5ebadc6SPyun YongHyeon  *	Get the current interface media status.
289a5ebadc6SPyun YongHyeon  */
290a5ebadc6SPyun YongHyeon static void
291a5ebadc6SPyun YongHyeon jme_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
292a5ebadc6SPyun YongHyeon {
293a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
294a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
295a5ebadc6SPyun YongHyeon 
296a5ebadc6SPyun YongHyeon 	sc = ifp->if_softc;
297a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
29832f8942aSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
29932f8942aSPyun YongHyeon 		JME_UNLOCK(sc);
30032f8942aSPyun YongHyeon 		return;
30132f8942aSPyun YongHyeon 	}
302a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
303a5ebadc6SPyun YongHyeon 
304a5ebadc6SPyun YongHyeon 	mii_pollstat(mii);
305a5ebadc6SPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
306a5ebadc6SPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
307a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
308a5ebadc6SPyun YongHyeon }
309a5ebadc6SPyun YongHyeon 
310a5ebadc6SPyun YongHyeon /*
311a5ebadc6SPyun YongHyeon  *	Set hardware to newly-selected media.
312a5ebadc6SPyun YongHyeon  */
313a5ebadc6SPyun YongHyeon static int
314a5ebadc6SPyun YongHyeon jme_mediachange(struct ifnet *ifp)
315a5ebadc6SPyun YongHyeon {
316a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
317a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
318a5ebadc6SPyun YongHyeon 	struct mii_softc *miisc;
319a5ebadc6SPyun YongHyeon 	int error;
320a5ebadc6SPyun YongHyeon 
321a5ebadc6SPyun YongHyeon 	sc = ifp->if_softc;
322a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
323a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
324a5ebadc6SPyun YongHyeon 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
3253fcb7a53SMarius Strobl 		PHY_RESET(miisc);
326a5ebadc6SPyun YongHyeon 	error = mii_mediachg(mii);
327a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
328a5ebadc6SPyun YongHyeon 
329a5ebadc6SPyun YongHyeon 	return (error);
330a5ebadc6SPyun YongHyeon }
331a5ebadc6SPyun YongHyeon 
332a5ebadc6SPyun YongHyeon static int
333a5ebadc6SPyun YongHyeon jme_probe(device_t dev)
334a5ebadc6SPyun YongHyeon {
335a5ebadc6SPyun YongHyeon 	struct jme_dev *sp;
336a5ebadc6SPyun YongHyeon 	int i;
337a5ebadc6SPyun YongHyeon 	uint16_t vendor, devid;
338a5ebadc6SPyun YongHyeon 
339a5ebadc6SPyun YongHyeon 	vendor = pci_get_vendor(dev);
340a5ebadc6SPyun YongHyeon 	devid = pci_get_device(dev);
341a5ebadc6SPyun YongHyeon 	sp = jme_devs;
34273a1170aSPedro F. Giffuni 	for (i = 0; i < nitems(jme_devs); i++, sp++) {
343a5ebadc6SPyun YongHyeon 		if (vendor == sp->jme_vendorid &&
344a5ebadc6SPyun YongHyeon 		    devid == sp->jme_deviceid) {
345a5ebadc6SPyun YongHyeon 			device_set_desc(dev, sp->jme_name);
346a5ebadc6SPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
347a5ebadc6SPyun YongHyeon 		}
348a5ebadc6SPyun YongHyeon 	}
349a5ebadc6SPyun YongHyeon 
350a5ebadc6SPyun YongHyeon 	return (ENXIO);
351a5ebadc6SPyun YongHyeon }
352a5ebadc6SPyun YongHyeon 
353a5ebadc6SPyun YongHyeon static int
354a5ebadc6SPyun YongHyeon jme_eeprom_read_byte(struct jme_softc *sc, uint8_t addr, uint8_t *val)
355a5ebadc6SPyun YongHyeon {
356a5ebadc6SPyun YongHyeon 	uint32_t reg;
357a5ebadc6SPyun YongHyeon 	int i;
358a5ebadc6SPyun YongHyeon 
359a5ebadc6SPyun YongHyeon 	*val = 0;
360a5ebadc6SPyun YongHyeon 	for (i = JME_TIMEOUT; i > 0; i--) {
361a5ebadc6SPyun YongHyeon 		reg = CSR_READ_4(sc, JME_SMBCSR);
362a5ebadc6SPyun YongHyeon 		if ((reg & SMBCSR_HW_BUSY_MASK) == SMBCSR_HW_IDLE)
363a5ebadc6SPyun YongHyeon 			break;
364a5ebadc6SPyun YongHyeon 		DELAY(1);
365a5ebadc6SPyun YongHyeon 	}
366a5ebadc6SPyun YongHyeon 
367a5ebadc6SPyun YongHyeon 	if (i == 0) {
368a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "EEPROM idle timeout!\n");
369a5ebadc6SPyun YongHyeon 		return (ETIMEDOUT);
370a5ebadc6SPyun YongHyeon 	}
371a5ebadc6SPyun YongHyeon 
372a5ebadc6SPyun YongHyeon 	reg = ((uint32_t)addr << SMBINTF_ADDR_SHIFT) & SMBINTF_ADDR_MASK;
373a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SMBINTF, reg | SMBINTF_RD | SMBINTF_CMD_TRIGGER);
374a5ebadc6SPyun YongHyeon 	for (i = JME_TIMEOUT; i > 0; i--) {
375a5ebadc6SPyun YongHyeon 		DELAY(1);
376a5ebadc6SPyun YongHyeon 		reg = CSR_READ_4(sc, JME_SMBINTF);
377a5ebadc6SPyun YongHyeon 		if ((reg & SMBINTF_CMD_TRIGGER) == 0)
378a5ebadc6SPyun YongHyeon 			break;
379a5ebadc6SPyun YongHyeon 	}
380a5ebadc6SPyun YongHyeon 
381a5ebadc6SPyun YongHyeon 	if (i == 0) {
382a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "EEPROM read timeout!\n");
383a5ebadc6SPyun YongHyeon 		return (ETIMEDOUT);
384a5ebadc6SPyun YongHyeon 	}
385a5ebadc6SPyun YongHyeon 
386a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_SMBINTF);
387a5ebadc6SPyun YongHyeon 	*val = (reg & SMBINTF_RD_DATA_MASK) >> SMBINTF_RD_DATA_SHIFT;
388a5ebadc6SPyun YongHyeon 
389a5ebadc6SPyun YongHyeon 	return (0);
390a5ebadc6SPyun YongHyeon }
391a5ebadc6SPyun YongHyeon 
392a5ebadc6SPyun YongHyeon static int
393a5ebadc6SPyun YongHyeon jme_eeprom_macaddr(struct jme_softc *sc)
394a5ebadc6SPyun YongHyeon {
395a5ebadc6SPyun YongHyeon 	uint8_t eaddr[ETHER_ADDR_LEN];
396a5ebadc6SPyun YongHyeon 	uint8_t fup, reg, val;
397a5ebadc6SPyun YongHyeon 	uint32_t offset;
398a5ebadc6SPyun YongHyeon 	int match;
399a5ebadc6SPyun YongHyeon 
400a5ebadc6SPyun YongHyeon 	offset = 0;
401a5ebadc6SPyun YongHyeon 	if (jme_eeprom_read_byte(sc, offset++, &fup) != 0 ||
402a5ebadc6SPyun YongHyeon 	    fup != JME_EEPROM_SIG0)
403a5ebadc6SPyun YongHyeon 		return (ENOENT);
404a5ebadc6SPyun YongHyeon 	if (jme_eeprom_read_byte(sc, offset++, &fup) != 0 ||
405a5ebadc6SPyun YongHyeon 	    fup != JME_EEPROM_SIG1)
406a5ebadc6SPyun YongHyeon 		return (ENOENT);
407a5ebadc6SPyun YongHyeon 	match = 0;
408a5ebadc6SPyun YongHyeon 	do {
409a5ebadc6SPyun YongHyeon 		if (jme_eeprom_read_byte(sc, offset, &fup) != 0)
410a5ebadc6SPyun YongHyeon 			break;
41108c23fcaSPyun YongHyeon 		if (JME_EEPROM_MKDESC(JME_EEPROM_FUNC0, JME_EEPROM_PAGE_BAR1) ==
41208c23fcaSPyun YongHyeon 		    (fup & (JME_EEPROM_FUNC_MASK | JME_EEPROM_PAGE_MASK))) {
413a5ebadc6SPyun YongHyeon 			if (jme_eeprom_read_byte(sc, offset + 1, &reg) != 0)
414a5ebadc6SPyun YongHyeon 				break;
415a5ebadc6SPyun YongHyeon 			if (reg >= JME_PAR0 &&
416a5ebadc6SPyun YongHyeon 			    reg < JME_PAR0 + ETHER_ADDR_LEN) {
417a5ebadc6SPyun YongHyeon 				if (jme_eeprom_read_byte(sc, offset + 2,
418a5ebadc6SPyun YongHyeon 				    &val) != 0)
419a5ebadc6SPyun YongHyeon 					break;
420a5ebadc6SPyun YongHyeon 				eaddr[reg - JME_PAR0] = val;
421a5ebadc6SPyun YongHyeon 				match++;
422a5ebadc6SPyun YongHyeon 			}
423a5ebadc6SPyun YongHyeon 		}
42408c23fcaSPyun YongHyeon 		/* Check for the end of EEPROM descriptor. */
42508c23fcaSPyun YongHyeon 		if ((fup & JME_EEPROM_DESC_END) == JME_EEPROM_DESC_END)
42608c23fcaSPyun YongHyeon 			break;
427a5ebadc6SPyun YongHyeon 		/* Try next eeprom descriptor. */
428a5ebadc6SPyun YongHyeon 		offset += JME_EEPROM_DESC_BYTES;
429a5ebadc6SPyun YongHyeon 	} while (match != ETHER_ADDR_LEN && offset < JME_EEPROM_END);
430a5ebadc6SPyun YongHyeon 
431a5ebadc6SPyun YongHyeon 	if (match == ETHER_ADDR_LEN) {
432a5ebadc6SPyun YongHyeon 		bcopy(eaddr, sc->jme_eaddr, ETHER_ADDR_LEN);
433a5ebadc6SPyun YongHyeon 		return (0);
434a5ebadc6SPyun YongHyeon 	}
435a5ebadc6SPyun YongHyeon 
436a5ebadc6SPyun YongHyeon 	return (ENOENT);
437a5ebadc6SPyun YongHyeon }
438a5ebadc6SPyun YongHyeon 
4394f1ff93aSPyun YongHyeon static int
4404f1ff93aSPyun YongHyeon jme_efuse_macaddr(struct jme_softc *sc)
4414f1ff93aSPyun YongHyeon {
4424f1ff93aSPyun YongHyeon 	uint32_t reg;
4434f1ff93aSPyun YongHyeon 	int i;
4444f1ff93aSPyun YongHyeon 
4454f1ff93aSPyun YongHyeon 	reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL1, 4);
4464f1ff93aSPyun YongHyeon 	if ((reg & (EFUSE_CTL1_AUTOLOAD_ERR | EFUSE_CTL1_AUTOLAOD_DONE)) !=
4474f1ff93aSPyun YongHyeon 	    EFUSE_CTL1_AUTOLAOD_DONE)
4484f1ff93aSPyun YongHyeon 		return (ENOENT);
4494f1ff93aSPyun YongHyeon 	/* Reset eFuse controller. */
4504f1ff93aSPyun YongHyeon 	reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL2, 4);
4514f1ff93aSPyun YongHyeon 	reg |= EFUSE_CTL2_RESET;
4524f1ff93aSPyun YongHyeon 	pci_write_config(sc->jme_dev, JME_EFUSE_CTL2, reg, 4);
4534f1ff93aSPyun YongHyeon 	reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL2, 4);
4544f1ff93aSPyun YongHyeon 	reg &= ~EFUSE_CTL2_RESET;
4554f1ff93aSPyun YongHyeon 	pci_write_config(sc->jme_dev, JME_EFUSE_CTL2, reg, 4);
4564f1ff93aSPyun YongHyeon 
4574f1ff93aSPyun YongHyeon 	/* Have eFuse reload station address to MAC controller. */
4584f1ff93aSPyun YongHyeon 	reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL1, 4);
4594f1ff93aSPyun YongHyeon 	reg &= ~EFUSE_CTL1_CMD_MASK;
4604f1ff93aSPyun YongHyeon 	reg |= EFUSE_CTL1_CMD_AUTOLOAD | EFUSE_CTL1_EXECUTE;
4614f1ff93aSPyun YongHyeon 	pci_write_config(sc->jme_dev, JME_EFUSE_CTL1, reg, 4);
4624f1ff93aSPyun YongHyeon 
4634f1ff93aSPyun YongHyeon 	/*
4644f1ff93aSPyun YongHyeon 	 * Verify completion of eFuse autload command.  It should be
4654f1ff93aSPyun YongHyeon 	 * completed within 108us.
4664f1ff93aSPyun YongHyeon 	 */
4674f1ff93aSPyun YongHyeon 	DELAY(110);
4684f1ff93aSPyun YongHyeon 	for (i = 10; i > 0; i--) {
4694f1ff93aSPyun YongHyeon 		reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL1, 4);
4704f1ff93aSPyun YongHyeon 		if ((reg & (EFUSE_CTL1_AUTOLOAD_ERR |
4714f1ff93aSPyun YongHyeon 		    EFUSE_CTL1_AUTOLAOD_DONE)) != EFUSE_CTL1_AUTOLAOD_DONE) {
4724f1ff93aSPyun YongHyeon 			DELAY(20);
4734f1ff93aSPyun YongHyeon 			continue;
4744f1ff93aSPyun YongHyeon 		}
4754f1ff93aSPyun YongHyeon 		if ((reg & EFUSE_CTL1_EXECUTE) == 0)
4764f1ff93aSPyun YongHyeon 			break;
4774f1ff93aSPyun YongHyeon 		/* Station address loading is still in progress. */
4784f1ff93aSPyun YongHyeon 		DELAY(20);
4794f1ff93aSPyun YongHyeon 	}
4804f1ff93aSPyun YongHyeon 	if (i == 0) {
4814f1ff93aSPyun YongHyeon 		device_printf(sc->jme_dev, "eFuse autoload timed out.\n");
4824f1ff93aSPyun YongHyeon 		return (ETIMEDOUT);
4834f1ff93aSPyun YongHyeon 	}
4844f1ff93aSPyun YongHyeon 
4854f1ff93aSPyun YongHyeon 	return (0);
4864f1ff93aSPyun YongHyeon }
4874f1ff93aSPyun YongHyeon 
488a5ebadc6SPyun YongHyeon static void
489a5ebadc6SPyun YongHyeon jme_reg_macaddr(struct jme_softc *sc)
490a5ebadc6SPyun YongHyeon {
491a5ebadc6SPyun YongHyeon 	uint32_t par0, par1;
492a5ebadc6SPyun YongHyeon 
493a5ebadc6SPyun YongHyeon 	/* Read station address. */
494a5ebadc6SPyun YongHyeon 	par0 = CSR_READ_4(sc, JME_PAR0);
495a5ebadc6SPyun YongHyeon 	par1 = CSR_READ_4(sc, JME_PAR1);
496a5ebadc6SPyun YongHyeon 	par1 &= 0xFFFF;
497a5ebadc6SPyun YongHyeon 	if ((par0 == 0 && par1 == 0) ||
498a5ebadc6SPyun YongHyeon 	    (par0 == 0xFFFFFFFF && par1 == 0xFFFF)) {
499a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
50051d930e7SGavin Atkinson 		    "Failed to retrieve Ethernet address.\n");
501a5ebadc6SPyun YongHyeon 	} else {
5024f1ff93aSPyun YongHyeon 		/*
5034f1ff93aSPyun YongHyeon 		 * For controllers that use eFuse, the station address
5044f1ff93aSPyun YongHyeon 		 * could also be extracted from JME_PCI_PAR0 and
5054f1ff93aSPyun YongHyeon 		 * JME_PCI_PAR1 registers in PCI configuration space.
5064f1ff93aSPyun YongHyeon 		 * Each register holds exactly half of station address(24bits)
5074f1ff93aSPyun YongHyeon 		 * so use JME_PAR0, JME_PAR1 registers instead.
5084f1ff93aSPyun YongHyeon 		 */
509a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[0] = (par0 >> 0) & 0xFF;
510a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[1] = (par0 >> 8) & 0xFF;
511a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[2] = (par0 >> 16) & 0xFF;
512a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[3] = (par0 >> 24) & 0xFF;
513a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[4] = (par1 >> 0) & 0xFF;
514a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[5] = (par1 >> 8) & 0xFF;
515a5ebadc6SPyun YongHyeon 	}
516a5ebadc6SPyun YongHyeon }
517a5ebadc6SPyun YongHyeon 
518a5ebadc6SPyun YongHyeon static void
5194f1ff93aSPyun YongHyeon jme_set_macaddr(struct jme_softc *sc, uint8_t *eaddr)
5204f1ff93aSPyun YongHyeon {
5214f1ff93aSPyun YongHyeon 	uint32_t val;
5224f1ff93aSPyun YongHyeon 	int i;
5234f1ff93aSPyun YongHyeon 
5244f1ff93aSPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_EFUSE) != 0) {
5254f1ff93aSPyun YongHyeon 		/*
5264f1ff93aSPyun YongHyeon 		 * Avoid reprogramming station address if the address
5274f1ff93aSPyun YongHyeon 		 * is the same as previous one.  Note, reprogrammed
5284f1ff93aSPyun YongHyeon 		 * station address is permanent as if it was written
5294f1ff93aSPyun YongHyeon 		 * to EEPROM. So if station address was changed by
5304f1ff93aSPyun YongHyeon 		 * admistrator it's possible to lose factory configured
5314f1ff93aSPyun YongHyeon 		 * address when driver fails to restore its address.
5324f1ff93aSPyun YongHyeon 		 * (e.g. reboot or system crash)
5334f1ff93aSPyun YongHyeon 		 */
5344f1ff93aSPyun YongHyeon 		if (bcmp(eaddr, sc->jme_eaddr, ETHER_ADDR_LEN) != 0) {
5354f1ff93aSPyun YongHyeon 			for (i = 0; i < ETHER_ADDR_LEN; i++) {
5364f1ff93aSPyun YongHyeon 				val = JME_EFUSE_EEPROM_FUNC0 <<
5374f1ff93aSPyun YongHyeon 				    JME_EFUSE_EEPROM_FUNC_SHIFT;
5384f1ff93aSPyun YongHyeon 				val |= JME_EFUSE_EEPROM_PAGE_BAR1 <<
5394f1ff93aSPyun YongHyeon 				    JME_EFUSE_EEPROM_PAGE_SHIFT;
5404f1ff93aSPyun YongHyeon 				val |= (JME_PAR0 + i) <<
5414f1ff93aSPyun YongHyeon 				    JME_EFUSE_EEPROM_ADDR_SHIFT;
5424f1ff93aSPyun YongHyeon 				val |= eaddr[i] << JME_EFUSE_EEPROM_DATA_SHIFT;
5434f1ff93aSPyun YongHyeon 				pci_write_config(sc->jme_dev, JME_EFUSE_EEPROM,
5444f1ff93aSPyun YongHyeon 				    val | JME_EFUSE_EEPROM_WRITE, 4);
5454f1ff93aSPyun YongHyeon 			}
5464f1ff93aSPyun YongHyeon 		}
5474f1ff93aSPyun YongHyeon 	} else {
5484f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PAR0,
5494f1ff93aSPyun YongHyeon 		    eaddr[3] << 24 | eaddr[2] << 16 | eaddr[1] << 8 | eaddr[0]);
5504f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PAR1, eaddr[5] << 8 | eaddr[4]);
5514f1ff93aSPyun YongHyeon 	}
5524f1ff93aSPyun YongHyeon }
5534f1ff93aSPyun YongHyeon 
5544f1ff93aSPyun YongHyeon static void
555a5ebadc6SPyun YongHyeon jme_map_intr_vector(struct jme_softc *sc)
556a5ebadc6SPyun YongHyeon {
557a5ebadc6SPyun YongHyeon 	uint32_t map[MSINUM_NUM_INTR_SOURCE / JME_MSI_MESSAGES];
558a5ebadc6SPyun YongHyeon 
559a5ebadc6SPyun YongHyeon 	bzero(map, sizeof(map));
560a5ebadc6SPyun YongHyeon 
561a5ebadc6SPyun YongHyeon 	/* Map Tx interrupts source to MSI/MSIX vector 2. */
562c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_TXQ0_COMP)] =
563a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ0_COMP);
564a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ1_COMP)] |=
565a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ1_COMP);
566a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ2_COMP)] |=
567a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ2_COMP);
568a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ3_COMP)] |=
569a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ3_COMP);
570a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ4_COMP)] |=
571a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ4_COMP);
57207bf14bbSMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_TXQ5_COMP)] |=
573a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ5_COMP);
574a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ6_COMP)] |=
575a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ6_COMP);
576a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ7_COMP)] |=
577a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ7_COMP);
578a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ_COAL)] |=
579a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ_COAL);
580a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ_COAL_TO)] |=
581a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ_COAL_TO);
582a5ebadc6SPyun YongHyeon 
583a5ebadc6SPyun YongHyeon 	/* Map Rx interrupts source to MSI/MSIX vector 1. */
584c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ0_COMP)] =
585a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_COMP);
586c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ1_COMP)] =
587a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_COMP);
588c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ2_COMP)] =
589a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_COMP);
590c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ3_COMP)] =
591a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_COMP);
592c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ0_DESC_EMPTY)] =
593a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_DESC_EMPTY);
594c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ1_DESC_EMPTY)] =
595a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_DESC_EMPTY);
596c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ2_DESC_EMPTY)] =
597a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_DESC_EMPTY);
598c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ3_DESC_EMPTY)] =
599a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_DESC_EMPTY);
600c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ0_COAL)] =
601a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_COAL);
602c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ1_COAL)] =
603a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_COAL);
604c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ2_COAL)] =
605a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_COAL);
606c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ3_COAL)] =
607a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_COAL);
608c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ0_COAL_TO)] =
609a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_COAL_TO);
610c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ1_COAL_TO)] =
611a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_COAL_TO);
612c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ2_COAL_TO)] =
613a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_COAL_TO);
614c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ3_COAL_TO)] =
615a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_COAL_TO);
616a5ebadc6SPyun YongHyeon 
617a5ebadc6SPyun YongHyeon 	/* Map all other interrupts source to MSI/MSIX vector 0. */
618a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 0, map[0]);
619a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 1, map[1]);
620a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 2, map[2]);
621a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 3, map[3]);
622a5ebadc6SPyun YongHyeon }
623a5ebadc6SPyun YongHyeon 
624a5ebadc6SPyun YongHyeon static int
625a5ebadc6SPyun YongHyeon jme_attach(device_t dev)
626a5ebadc6SPyun YongHyeon {
627a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
628a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
629a5ebadc6SPyun YongHyeon 	struct mii_softc *miisc;
630a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
631a5ebadc6SPyun YongHyeon 	uint32_t reg;
632a5ebadc6SPyun YongHyeon 	uint16_t burst;
6334f1ff93aSPyun YongHyeon 	int error, i, mii_flags, msic, msixc, pmc;
634a5ebadc6SPyun YongHyeon 
635a5ebadc6SPyun YongHyeon 	error = 0;
636a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
637a5ebadc6SPyun YongHyeon 	sc->jme_dev = dev;
638a5ebadc6SPyun YongHyeon 
639a5ebadc6SPyun YongHyeon 	mtx_init(&sc->jme_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
640a5ebadc6SPyun YongHyeon 	    MTX_DEF);
641a5ebadc6SPyun YongHyeon 	callout_init_mtx(&sc->jme_tick_ch, &sc->jme_mtx, 0);
642a5ebadc6SPyun YongHyeon 	TASK_INIT(&sc->jme_int_task, 0, jme_int_task, sc);
643a5ebadc6SPyun YongHyeon 	TASK_INIT(&sc->jme_link_task, 0, jme_link_task, sc);
644a5ebadc6SPyun YongHyeon 
645a5ebadc6SPyun YongHyeon 	/*
646a5ebadc6SPyun YongHyeon 	 * Map the device. JMC250 supports both memory mapped and I/O
647a5ebadc6SPyun YongHyeon 	 * register space access. Because I/O register access should
648a5ebadc6SPyun YongHyeon 	 * use different BARs to access registers it's waste of time
649a5ebadc6SPyun YongHyeon 	 * to use I/O register spce access. JMC250 uses 16K to map
650a5ebadc6SPyun YongHyeon 	 * entire memory space.
651a5ebadc6SPyun YongHyeon 	 */
652a5ebadc6SPyun YongHyeon 	pci_enable_busmaster(dev);
653a5ebadc6SPyun YongHyeon 	sc->jme_res_spec = jme_res_spec_mem;
654a5ebadc6SPyun YongHyeon 	sc->jme_irq_spec = jme_irq_spec_legacy;
655a5ebadc6SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->jme_res_spec, sc->jme_res);
656a5ebadc6SPyun YongHyeon 	if (error != 0) {
657a5ebadc6SPyun YongHyeon 		device_printf(dev, "cannot allocate memory resources.\n");
658a5ebadc6SPyun YongHyeon 		goto fail;
659a5ebadc6SPyun YongHyeon 	}
660a5ebadc6SPyun YongHyeon 
661a5ebadc6SPyun YongHyeon 	/* Allocate IRQ resources. */
662a5ebadc6SPyun YongHyeon 	msixc = pci_msix_count(dev);
663a5ebadc6SPyun YongHyeon 	msic = pci_msi_count(dev);
664a5ebadc6SPyun YongHyeon 	if (bootverbose) {
665a5ebadc6SPyun YongHyeon 		device_printf(dev, "MSIX count : %d\n", msixc);
666a5ebadc6SPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
667a5ebadc6SPyun YongHyeon 	}
668a5ebadc6SPyun YongHyeon 
6697bcbe6cbSPyun YongHyeon 	/* Use 1 MSI/MSI-X. */
6707bcbe6cbSPyun YongHyeon 	if (msixc > 1)
6717bcbe6cbSPyun YongHyeon 		msixc = 1;
6727bcbe6cbSPyun YongHyeon 	if (msic > 1)
6737bcbe6cbSPyun YongHyeon 		msic = 1;
674a5ebadc6SPyun YongHyeon 	/* Prefer MSIX over MSI. */
675a5ebadc6SPyun YongHyeon 	if (msix_disable == 0 || msi_disable == 0) {
6767bcbe6cbSPyun YongHyeon 		if (msix_disable == 0 && msixc > 0 &&
677a5ebadc6SPyun YongHyeon 		    pci_alloc_msix(dev, &msixc) == 0) {
6787bcbe6cbSPyun YongHyeon 			if (msixc == 1) {
679a5ebadc6SPyun YongHyeon 				device_printf(dev, "Using %d MSIX messages.\n",
680a5ebadc6SPyun YongHyeon 				    msixc);
681a5ebadc6SPyun YongHyeon 				sc->jme_flags |= JME_FLAG_MSIX;
682a5ebadc6SPyun YongHyeon 				sc->jme_irq_spec = jme_irq_spec_msi;
683a5ebadc6SPyun YongHyeon 			} else
684a5ebadc6SPyun YongHyeon 				pci_release_msi(dev);
685a5ebadc6SPyun YongHyeon 		}
686a5ebadc6SPyun YongHyeon 		if (msi_disable == 0 && (sc->jme_flags & JME_FLAG_MSIX) == 0 &&
6877bcbe6cbSPyun YongHyeon 		    msic > 0 && pci_alloc_msi(dev, &msic) == 0) {
6887bcbe6cbSPyun YongHyeon 			if (msic == 1) {
689a5ebadc6SPyun YongHyeon 				device_printf(dev, "Using %d MSI messages.\n",
690a5ebadc6SPyun YongHyeon 				    msic);
691a5ebadc6SPyun YongHyeon 				sc->jme_flags |= JME_FLAG_MSI;
692a5ebadc6SPyun YongHyeon 				sc->jme_irq_spec = jme_irq_spec_msi;
693a5ebadc6SPyun YongHyeon 			} else
694a5ebadc6SPyun YongHyeon 				pci_release_msi(dev);
695a5ebadc6SPyun YongHyeon 		}
696a5ebadc6SPyun YongHyeon 		/* Map interrupt vector 0, 1 and 2. */
697a5ebadc6SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_MSI) != 0 ||
698a5ebadc6SPyun YongHyeon 		    (sc->jme_flags & JME_FLAG_MSIX) != 0)
699a5ebadc6SPyun YongHyeon 			jme_map_intr_vector(sc);
700a5ebadc6SPyun YongHyeon 	}
701a5ebadc6SPyun YongHyeon 
702a5ebadc6SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->jme_irq_spec, sc->jme_irq);
703a5ebadc6SPyun YongHyeon 	if (error != 0) {
704a5ebadc6SPyun YongHyeon 		device_printf(dev, "cannot allocate IRQ resources.\n");
705a5ebadc6SPyun YongHyeon 		goto fail;
706a5ebadc6SPyun YongHyeon 	}
707a5ebadc6SPyun YongHyeon 
708a8061cb7SPyun YongHyeon 	sc->jme_rev = pci_get_device(dev);
709a8061cb7SPyun YongHyeon 	if ((sc->jme_rev & DEVICEID_JMC2XX_MASK) == DEVICEID_JMC260) {
710a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_FASTETH;
711a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_NOJUMBO;
712a5ebadc6SPyun YongHyeon 	}
713a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_CHIPMODE);
714a5ebadc6SPyun YongHyeon 	sc->jme_chip_rev = (reg & CHIPMODE_REV_MASK) >> CHIPMODE_REV_SHIFT;
715a5ebadc6SPyun YongHyeon 	if (((reg & CHIPMODE_FPGA_REV_MASK) >> CHIPMODE_FPGA_REV_SHIFT) !=
716a5ebadc6SPyun YongHyeon 	    CHIPMODE_NOT_FPGA)
717a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_FPGA;
718a5ebadc6SPyun YongHyeon 	if (bootverbose) {
719a5ebadc6SPyun YongHyeon 		device_printf(dev, "PCI device revision : 0x%04x\n",
720a5ebadc6SPyun YongHyeon 		    sc->jme_rev);
721a5ebadc6SPyun YongHyeon 		device_printf(dev, "Chip revision : 0x%02x\n",
722a5ebadc6SPyun YongHyeon 		    sc->jme_chip_rev);
723a5ebadc6SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_FPGA) != 0)
724a5ebadc6SPyun YongHyeon 			device_printf(dev, "FPGA revision : 0x%04x\n",
725a5ebadc6SPyun YongHyeon 			    (reg & CHIPMODE_FPGA_REV_MASK) >>
726a5ebadc6SPyun YongHyeon 			    CHIPMODE_FPGA_REV_SHIFT);
727a5ebadc6SPyun YongHyeon 	}
728a5ebadc6SPyun YongHyeon 	if (sc->jme_chip_rev == 0xFF) {
729a5ebadc6SPyun YongHyeon 		device_printf(dev, "Unknown chip revision : 0x%02x\n",
730a5ebadc6SPyun YongHyeon 		    sc->jme_rev);
731a5ebadc6SPyun YongHyeon 		error = ENXIO;
732a5ebadc6SPyun YongHyeon 		goto fail;
733a5ebadc6SPyun YongHyeon 	}
734a5ebadc6SPyun YongHyeon 
7354f1ff93aSPyun YongHyeon 	/* Identify controller features and bugs. */
736f37739d7SPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 2) {
737f37739d7SPyun YongHyeon 		if ((sc->jme_rev & DEVICEID_JMC2XX_MASK) == DEVICEID_JMC260 &&
738f37739d7SPyun YongHyeon 		    CHIPMODE_REVFM(sc->jme_chip_rev) == 2)
739f37739d7SPyun YongHyeon 			sc->jme_flags |= JME_FLAG_DMA32BIT;
7404f1ff93aSPyun YongHyeon 		if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5)
7414f1ff93aSPyun YongHyeon 			sc->jme_flags |= JME_FLAG_EFUSE | JME_FLAG_PCCPCD;
7424f1ff93aSPyun YongHyeon 		sc->jme_flags |= JME_FLAG_TXCLK | JME_FLAG_RXCLK;
743450ab472SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_HWMIB;
744f37739d7SPyun YongHyeon 	}
745f37739d7SPyun YongHyeon 
746a5ebadc6SPyun YongHyeon 	/* Reset the ethernet controller. */
747a5ebadc6SPyun YongHyeon 	jme_reset(sc);
748a5ebadc6SPyun YongHyeon 
749a5ebadc6SPyun YongHyeon 	/* Get station address. */
7504f1ff93aSPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_EFUSE) != 0) {
7514f1ff93aSPyun YongHyeon 		error = jme_efuse_macaddr(sc);
7524f1ff93aSPyun YongHyeon 		if (error == 0)
7534f1ff93aSPyun YongHyeon 			jme_reg_macaddr(sc);
7544f1ff93aSPyun YongHyeon 	} else {
7554f1ff93aSPyun YongHyeon 		error = ENOENT;
756a5ebadc6SPyun YongHyeon 		reg = CSR_READ_4(sc, JME_SMBCSR);
757a5ebadc6SPyun YongHyeon 		if ((reg & SMBCSR_EEPROM_PRESENT) != 0)
758a5ebadc6SPyun YongHyeon 			error = jme_eeprom_macaddr(sc);
7594f1ff93aSPyun YongHyeon 		if (error != 0 && bootverbose)
760a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
761a5ebadc6SPyun YongHyeon 			    "ethernet hardware address not found in EEPROM.\n");
7624f1ff93aSPyun YongHyeon 		if (error != 0)
763a5ebadc6SPyun YongHyeon 			jme_reg_macaddr(sc);
764a5ebadc6SPyun YongHyeon 	}
765a5ebadc6SPyun YongHyeon 
766a5ebadc6SPyun YongHyeon 	/*
767a5ebadc6SPyun YongHyeon 	 * Save PHY address.
768a5ebadc6SPyun YongHyeon 	 * Integrated JR0211 has fixed PHY address whereas FPGA version
769a5ebadc6SPyun YongHyeon 	 * requires PHY probing to get correct PHY address.
770a5ebadc6SPyun YongHyeon 	 */
771a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_FPGA) == 0) {
772a5ebadc6SPyun YongHyeon 		sc->jme_phyaddr = CSR_READ_4(sc, JME_GPREG0) &
773a5ebadc6SPyun YongHyeon 		    GPREG0_PHY_ADDR_MASK;
774a5ebadc6SPyun YongHyeon 		if (bootverbose)
775a5ebadc6SPyun YongHyeon 			device_printf(dev, "PHY is at address %d.\n",
776a5ebadc6SPyun YongHyeon 			    sc->jme_phyaddr);
777a5ebadc6SPyun YongHyeon 	} else
778a5ebadc6SPyun YongHyeon 		sc->jme_phyaddr = 0;
779a5ebadc6SPyun YongHyeon 
780a5ebadc6SPyun YongHyeon 	/* Set max allowable DMA size. */
7813b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &i) == 0) {
782a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_PCIE;
783389c8bd5SGavin Atkinson 		burst = pci_read_config(dev, i + PCIER_DEVICE_CTL, 2);
784a5ebadc6SPyun YongHyeon 		if (bootverbose) {
785a5ebadc6SPyun YongHyeon 			device_printf(dev, "Read request size : %d bytes.\n",
786a5ebadc6SPyun YongHyeon 			    128 << ((burst >> 12) & 0x07));
787a5ebadc6SPyun YongHyeon 			device_printf(dev, "TLP payload size : %d bytes.\n",
788a5ebadc6SPyun YongHyeon 			    128 << ((burst >> 5) & 0x07));
789a5ebadc6SPyun YongHyeon 		}
790a5ebadc6SPyun YongHyeon 		switch ((burst >> 12) & 0x07) {
791a5ebadc6SPyun YongHyeon 		case 0:
792a5ebadc6SPyun YongHyeon 			sc->jme_tx_dma_size = TXCSR_DMA_SIZE_128;
793a5ebadc6SPyun YongHyeon 			break;
794a5ebadc6SPyun YongHyeon 		case 1:
795a5ebadc6SPyun YongHyeon 			sc->jme_tx_dma_size = TXCSR_DMA_SIZE_256;
796a5ebadc6SPyun YongHyeon 			break;
797a5ebadc6SPyun YongHyeon 		default:
798a5ebadc6SPyun YongHyeon 			sc->jme_tx_dma_size = TXCSR_DMA_SIZE_512;
799a5ebadc6SPyun YongHyeon 			break;
800a5ebadc6SPyun YongHyeon 		}
801a5ebadc6SPyun YongHyeon 		sc->jme_rx_dma_size = RXCSR_DMA_SIZE_128;
802a5ebadc6SPyun YongHyeon 	} else {
803a5ebadc6SPyun YongHyeon 		sc->jme_tx_dma_size = TXCSR_DMA_SIZE_512;
804a5ebadc6SPyun YongHyeon 		sc->jme_rx_dma_size = RXCSR_DMA_SIZE_128;
805a5ebadc6SPyun YongHyeon 	}
806a5ebadc6SPyun YongHyeon 	/* Create coalescing sysctl node. */
807a5ebadc6SPyun YongHyeon 	jme_sysctl_node(sc);
8089dda5c8fSPyun YongHyeon 	if ((error = jme_dma_alloc(sc)) != 0)
809a5ebadc6SPyun YongHyeon 		goto fail;
810a5ebadc6SPyun YongHyeon 
811a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp = if_alloc(IFT_ETHER);
812a5ebadc6SPyun YongHyeon 	if (ifp == NULL) {
813a5ebadc6SPyun YongHyeon 		device_printf(dev, "cannot allocate ifnet structure.\n");
814a5ebadc6SPyun YongHyeon 		error = ENXIO;
815a5ebadc6SPyun YongHyeon 		goto fail;
816a5ebadc6SPyun YongHyeon 	}
817a5ebadc6SPyun YongHyeon 
818a5ebadc6SPyun YongHyeon 	ifp->if_softc = sc;
819a5ebadc6SPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
820a5ebadc6SPyun YongHyeon 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
821a5ebadc6SPyun YongHyeon 	ifp->if_ioctl = jme_ioctl;
822a5ebadc6SPyun YongHyeon 	ifp->if_start = jme_start;
823a5ebadc6SPyun YongHyeon 	ifp->if_init = jme_init;
824a5ebadc6SPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = JME_TX_RING_CNT - 1;
825a5ebadc6SPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
826a5ebadc6SPyun YongHyeon 	IFQ_SET_READY(&ifp->if_snd);
827a5ebadc6SPyun YongHyeon 	/* JMC250 supports Tx/Rx checksum offload as well as TSO. */
828a5ebadc6SPyun YongHyeon 	ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4;
829a5ebadc6SPyun YongHyeon 	ifp->if_hwassist = JME_CSUM_FEATURES | CSUM_TSO;
8303b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_PMG, &pmc) == 0) {
831a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_PMCAP;
832a5ebadc6SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL_MAGIC;
833a5ebadc6SPyun YongHyeon 	}
834a5ebadc6SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
835a5ebadc6SPyun YongHyeon 
8364f1ff93aSPyun YongHyeon 	/* Wakeup PHY. */
8374f1ff93aSPyun YongHyeon 	jme_phy_up(sc);
8384f1ff93aSPyun YongHyeon 	mii_flags = MIIF_DOPAUSE;
8394f1ff93aSPyun YongHyeon 	/* Ask PHY calibration to PHY driver. */
8404f1ff93aSPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5)
8414f1ff93aSPyun YongHyeon 		mii_flags |= MIIF_MACPRIV0;
842a5ebadc6SPyun YongHyeon 	/* Set up MII bus. */
8438e5d93dbSMarius Strobl 	error = mii_attach(dev, &sc->jme_miibus, ifp, jme_mediachange,
844f25c5972SPyun YongHyeon 	    jme_mediastatus, BMSR_DEFCAPMASK,
845f25c5972SPyun YongHyeon 	    sc->jme_flags & JME_FLAG_FPGA ? MII_PHY_ANY : sc->jme_phyaddr,
8464f1ff93aSPyun YongHyeon 	    MII_OFFSET_ANY, mii_flags);
8478e5d93dbSMarius Strobl 	if (error != 0) {
8488e5d93dbSMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
849a5ebadc6SPyun YongHyeon 		goto fail;
850a5ebadc6SPyun YongHyeon 	}
851a5ebadc6SPyun YongHyeon 
852a5ebadc6SPyun YongHyeon 	/*
853a5ebadc6SPyun YongHyeon 	 * Force PHY to FPGA mode.
854a5ebadc6SPyun YongHyeon 	 */
855a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_FPGA) != 0) {
856a5ebadc6SPyun YongHyeon 		mii = device_get_softc(sc->jme_miibus);
857a5ebadc6SPyun YongHyeon 		if (mii->mii_instance != 0) {
858a5ebadc6SPyun YongHyeon 			LIST_FOREACH(miisc, &mii->mii_phys, mii_list) {
859a5ebadc6SPyun YongHyeon 				if (miisc->mii_phy != 0) {
860a5ebadc6SPyun YongHyeon 					sc->jme_phyaddr = miisc->mii_phy;
861a5ebadc6SPyun YongHyeon 					break;
862a5ebadc6SPyun YongHyeon 				}
863a5ebadc6SPyun YongHyeon 			}
864a5ebadc6SPyun YongHyeon 			if (sc->jme_phyaddr != 0) {
865a5ebadc6SPyun YongHyeon 				device_printf(sc->jme_dev,
866a5ebadc6SPyun YongHyeon 				    "FPGA PHY is at %d\n", sc->jme_phyaddr);
867a5ebadc6SPyun YongHyeon 				/* vendor magic. */
868a5ebadc6SPyun YongHyeon 				jme_miibus_writereg(dev, sc->jme_phyaddr, 27,
869a5ebadc6SPyun YongHyeon 				    0x0004);
870a5ebadc6SPyun YongHyeon 			}
871a5ebadc6SPyun YongHyeon 		}
872a5ebadc6SPyun YongHyeon 	}
873a5ebadc6SPyun YongHyeon 
874a5ebadc6SPyun YongHyeon 	ether_ifattach(ifp, sc->jme_eaddr);
875a5ebadc6SPyun YongHyeon 
876a5ebadc6SPyun YongHyeon 	/* VLAN capability setup */
877a5ebadc6SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING |
8787bd35300SPyun YongHyeon 	    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO;
879a5ebadc6SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
880a5ebadc6SPyun YongHyeon 
881a5ebadc6SPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
8821bffa951SGleb Smirnoff 	ifp->if_hdrlen = sizeof(struct ether_vlan_header);
883a5ebadc6SPyun YongHyeon 
884a5ebadc6SPyun YongHyeon 	/* Create local taskq. */
885a5ebadc6SPyun YongHyeon 	sc->jme_tq = taskqueue_create_fast("jme_taskq", M_WAITOK,
886a5ebadc6SPyun YongHyeon 	    taskqueue_thread_enqueue, &sc->jme_tq);
887a5ebadc6SPyun YongHyeon 	if (sc->jme_tq == NULL) {
888a5ebadc6SPyun YongHyeon 		device_printf(dev, "could not create taskqueue.\n");
889a5ebadc6SPyun YongHyeon 		ether_ifdetach(ifp);
890a5ebadc6SPyun YongHyeon 		error = ENXIO;
891a5ebadc6SPyun YongHyeon 		goto fail;
892a5ebadc6SPyun YongHyeon 	}
893a5ebadc6SPyun YongHyeon 	taskqueue_start_threads(&sc->jme_tq, 1, PI_NET, "%s taskq",
894a5ebadc6SPyun YongHyeon 	    device_get_nameunit(sc->jme_dev));
895a5ebadc6SPyun YongHyeon 
8967bcbe6cbSPyun YongHyeon 	for (i = 0; i < 1; i++) {
897a5ebadc6SPyun YongHyeon 		error = bus_setup_intr(dev, sc->jme_irq[i],
898a5ebadc6SPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, jme_intr, NULL, sc,
899a5ebadc6SPyun YongHyeon 		    &sc->jme_intrhand[i]);
900a5ebadc6SPyun YongHyeon 		if (error != 0)
901a5ebadc6SPyun YongHyeon 			break;
902a5ebadc6SPyun YongHyeon 	}
903a5ebadc6SPyun YongHyeon 
904a5ebadc6SPyun YongHyeon 	if (error != 0) {
905a5ebadc6SPyun YongHyeon 		device_printf(dev, "could not set up interrupt handler.\n");
906a5ebadc6SPyun YongHyeon 		taskqueue_free(sc->jme_tq);
907a5ebadc6SPyun YongHyeon 		sc->jme_tq = NULL;
908a5ebadc6SPyun YongHyeon 		ether_ifdetach(ifp);
909a5ebadc6SPyun YongHyeon 		goto fail;
910a5ebadc6SPyun YongHyeon 	}
911a5ebadc6SPyun YongHyeon 
912a5ebadc6SPyun YongHyeon fail:
913a5ebadc6SPyun YongHyeon 	if (error != 0)
914a5ebadc6SPyun YongHyeon 		jme_detach(dev);
915a5ebadc6SPyun YongHyeon 
916a5ebadc6SPyun YongHyeon 	return (error);
917a5ebadc6SPyun YongHyeon }
918a5ebadc6SPyun YongHyeon 
919a5ebadc6SPyun YongHyeon static int
920a5ebadc6SPyun YongHyeon jme_detach(device_t dev)
921a5ebadc6SPyun YongHyeon {
922a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
923a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
9247bcbe6cbSPyun YongHyeon 	int i;
925a5ebadc6SPyun YongHyeon 
926a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
927a5ebadc6SPyun YongHyeon 
928a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
929a5ebadc6SPyun YongHyeon 	if (device_is_attached(dev)) {
930a5ebadc6SPyun YongHyeon 		JME_LOCK(sc);
931a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_DETACH;
932a5ebadc6SPyun YongHyeon 		jme_stop(sc);
933a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
934a5ebadc6SPyun YongHyeon 		callout_drain(&sc->jme_tick_ch);
935a5ebadc6SPyun YongHyeon 		taskqueue_drain(sc->jme_tq, &sc->jme_int_task);
936a5ebadc6SPyun YongHyeon 		taskqueue_drain(taskqueue_swi, &sc->jme_link_task);
9374f1ff93aSPyun YongHyeon 		/* Restore possibly modified station address. */
9384f1ff93aSPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_EFUSE) != 0)
9394f1ff93aSPyun YongHyeon 			jme_set_macaddr(sc, sc->jme_eaddr);
940a5ebadc6SPyun YongHyeon 		ether_ifdetach(ifp);
941a5ebadc6SPyun YongHyeon 	}
942a5ebadc6SPyun YongHyeon 
943a5ebadc6SPyun YongHyeon 	if (sc->jme_tq != NULL) {
944a5ebadc6SPyun YongHyeon 		taskqueue_drain(sc->jme_tq, &sc->jme_int_task);
945a5ebadc6SPyun YongHyeon 		taskqueue_free(sc->jme_tq);
946a5ebadc6SPyun YongHyeon 		sc->jme_tq = NULL;
947a5ebadc6SPyun YongHyeon 	}
948a5ebadc6SPyun YongHyeon 
949a5ebadc6SPyun YongHyeon 	if (sc->jme_miibus != NULL) {
950a5ebadc6SPyun YongHyeon 		device_delete_child(dev, sc->jme_miibus);
951a5ebadc6SPyun YongHyeon 		sc->jme_miibus = NULL;
952a5ebadc6SPyun YongHyeon 	}
953a5ebadc6SPyun YongHyeon 	bus_generic_detach(dev);
954a5ebadc6SPyun YongHyeon 	jme_dma_free(sc);
955a5ebadc6SPyun YongHyeon 
956a5ebadc6SPyun YongHyeon 	if (ifp != NULL) {
957a5ebadc6SPyun YongHyeon 		if_free(ifp);
958a5ebadc6SPyun YongHyeon 		sc->jme_ifp = NULL;
959a5ebadc6SPyun YongHyeon 	}
960a5ebadc6SPyun YongHyeon 
9617bcbe6cbSPyun YongHyeon 	for (i = 0; i < 1; i++) {
962a5ebadc6SPyun YongHyeon 		if (sc->jme_intrhand[i] != NULL) {
963a5ebadc6SPyun YongHyeon 			bus_teardown_intr(dev, sc->jme_irq[i],
964a5ebadc6SPyun YongHyeon 			    sc->jme_intrhand[i]);
965a5ebadc6SPyun YongHyeon 			sc->jme_intrhand[i] = NULL;
966a5ebadc6SPyun YongHyeon 		}
967a5ebadc6SPyun YongHyeon 	}
968a5ebadc6SPyun YongHyeon 
969cd33cef7SPyun YongHyeon 	if (sc->jme_irq[0] != NULL)
970a5ebadc6SPyun YongHyeon 		bus_release_resources(dev, sc->jme_irq_spec, sc->jme_irq);
971a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & (JME_FLAG_MSIX | JME_FLAG_MSI)) != 0)
972a5ebadc6SPyun YongHyeon 		pci_release_msi(dev);
973cd33cef7SPyun YongHyeon 	if (sc->jme_res[0] != NULL)
974a5ebadc6SPyun YongHyeon 		bus_release_resources(dev, sc->jme_res_spec, sc->jme_res);
975a5ebadc6SPyun YongHyeon 	mtx_destroy(&sc->jme_mtx);
976a5ebadc6SPyun YongHyeon 
977a5ebadc6SPyun YongHyeon 	return (0);
978a5ebadc6SPyun YongHyeon }
979a5ebadc6SPyun YongHyeon 
980450ab472SPyun YongHyeon #define	JME_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
981450ab472SPyun YongHyeon 	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
982450ab472SPyun YongHyeon 
983a5ebadc6SPyun YongHyeon static void
984a5ebadc6SPyun YongHyeon jme_sysctl_node(struct jme_softc *sc)
985a5ebadc6SPyun YongHyeon {
986450ab472SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
987450ab472SPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
988450ab472SPyun YongHyeon 	struct sysctl_oid *tree;
989450ab472SPyun YongHyeon 	struct jme_hw_stats *stats;
990a5ebadc6SPyun YongHyeon 	int error;
991a5ebadc6SPyun YongHyeon 
992450ab472SPyun YongHyeon 	stats = &sc->jme_stats;
993450ab472SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->jme_dev);
994450ab472SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->jme_dev));
995a5ebadc6SPyun YongHyeon 
996450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "tx_coal_to",
997*7029da5cSPawel Biernacki 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, &sc->jme_tx_coal_to,
998*7029da5cSPawel Biernacki 	    0, sysctl_hw_jme_tx_coal_to, "I", "jme tx coalescing timeout");
999a5ebadc6SPyun YongHyeon 
1000450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "tx_coal_pkt",
1001*7029da5cSPawel Biernacki 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, &sc->jme_tx_coal_pkt,
1002*7029da5cSPawel Biernacki 	    0, sysctl_hw_jme_tx_coal_pkt, "I", "jme tx coalescing packet");
1003a5ebadc6SPyun YongHyeon 
1004450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "rx_coal_to",
1005*7029da5cSPawel Biernacki 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, &sc->jme_rx_coal_to,
1006*7029da5cSPawel Biernacki 	    0, sysctl_hw_jme_rx_coal_to, "I", "jme rx coalescing timeout");
1007a5ebadc6SPyun YongHyeon 
1008450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "rx_coal_pkt",
1009*7029da5cSPawel Biernacki 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, &sc->jme_rx_coal_pkt,
1010*7029da5cSPawel Biernacki 	    0, sysctl_hw_jme_rx_coal_pkt, "I", "jme rx coalescing packet");
1011450ab472SPyun YongHyeon 
1012450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "process_limit",
1013*7029da5cSPawel Biernacki 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT,
1014*7029da5cSPawel Biernacki 	    &sc->jme_process_limit, 0, sysctl_hw_jme_proc_limit, "I",
1015a5ebadc6SPyun YongHyeon 	    "max number of Rx events to process");
1016a5ebadc6SPyun YongHyeon 
1017a5ebadc6SPyun YongHyeon 	/* Pull in device tunables. */
1018a5ebadc6SPyun YongHyeon 	sc->jme_process_limit = JME_PROC_DEFAULT;
1019a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
1020a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "process_limit",
1021a5ebadc6SPyun YongHyeon 	    &sc->jme_process_limit);
1022a5ebadc6SPyun YongHyeon 	if (error == 0) {
1023a5ebadc6SPyun YongHyeon 		if (sc->jme_process_limit < JME_PROC_MIN ||
1024a5ebadc6SPyun YongHyeon 		    sc->jme_process_limit > JME_PROC_MAX) {
1025a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1026a5ebadc6SPyun YongHyeon 			    "process_limit value out of range; "
1027a5ebadc6SPyun YongHyeon 			    "using default: %d\n", JME_PROC_DEFAULT);
1028a5ebadc6SPyun YongHyeon 			sc->jme_process_limit = JME_PROC_DEFAULT;
1029a5ebadc6SPyun YongHyeon 		}
1030a5ebadc6SPyun YongHyeon 	}
1031a5ebadc6SPyun YongHyeon 
1032a5ebadc6SPyun YongHyeon 	sc->jme_tx_coal_to = PCCTX_COAL_TO_DEFAULT;
1033a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
1034a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "tx_coal_to", &sc->jme_tx_coal_to);
1035a5ebadc6SPyun YongHyeon 	if (error == 0) {
1036a5ebadc6SPyun YongHyeon 		if (sc->jme_tx_coal_to < PCCTX_COAL_TO_MIN ||
1037a5ebadc6SPyun YongHyeon 		    sc->jme_tx_coal_to > PCCTX_COAL_TO_MAX) {
1038a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1039a5ebadc6SPyun YongHyeon 			    "tx_coal_to value out of range; "
1040a5ebadc6SPyun YongHyeon 			    "using default: %d\n", PCCTX_COAL_TO_DEFAULT);
1041a5ebadc6SPyun YongHyeon 			sc->jme_tx_coal_to = PCCTX_COAL_TO_DEFAULT;
1042a5ebadc6SPyun YongHyeon 		}
1043a5ebadc6SPyun YongHyeon 	}
1044a5ebadc6SPyun YongHyeon 
1045a5ebadc6SPyun YongHyeon 	sc->jme_tx_coal_pkt = PCCTX_COAL_PKT_DEFAULT;
1046a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
1047a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "tx_coal_pkt", &sc->jme_tx_coal_to);
1048a5ebadc6SPyun YongHyeon 	if (error == 0) {
1049a5ebadc6SPyun YongHyeon 		if (sc->jme_tx_coal_pkt < PCCTX_COAL_PKT_MIN ||
1050a5ebadc6SPyun YongHyeon 		    sc->jme_tx_coal_pkt > PCCTX_COAL_PKT_MAX) {
1051a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1052a5ebadc6SPyun YongHyeon 			    "tx_coal_pkt value out of range; "
1053a5ebadc6SPyun YongHyeon 			    "using default: %d\n", PCCTX_COAL_PKT_DEFAULT);
1054a5ebadc6SPyun YongHyeon 			sc->jme_tx_coal_pkt = PCCTX_COAL_PKT_DEFAULT;
1055a5ebadc6SPyun YongHyeon 		}
1056a5ebadc6SPyun YongHyeon 	}
1057a5ebadc6SPyun YongHyeon 
1058a5ebadc6SPyun YongHyeon 	sc->jme_rx_coal_to = PCCRX_COAL_TO_DEFAULT;
1059a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
1060a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "rx_coal_to", &sc->jme_rx_coal_to);
1061a5ebadc6SPyun YongHyeon 	if (error == 0) {
1062a5ebadc6SPyun YongHyeon 		if (sc->jme_rx_coal_to < PCCRX_COAL_TO_MIN ||
1063a5ebadc6SPyun YongHyeon 		    sc->jme_rx_coal_to > PCCRX_COAL_TO_MAX) {
1064a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1065a5ebadc6SPyun YongHyeon 			    "rx_coal_to value out of range; "
1066a5ebadc6SPyun YongHyeon 			    "using default: %d\n", PCCRX_COAL_TO_DEFAULT);
1067a5ebadc6SPyun YongHyeon 			sc->jme_rx_coal_to = PCCRX_COAL_TO_DEFAULT;
1068a5ebadc6SPyun YongHyeon 		}
1069a5ebadc6SPyun YongHyeon 	}
1070a5ebadc6SPyun YongHyeon 
1071a5ebadc6SPyun YongHyeon 	sc->jme_rx_coal_pkt = PCCRX_COAL_PKT_DEFAULT;
1072a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
1073a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "rx_coal_pkt", &sc->jme_rx_coal_to);
1074a5ebadc6SPyun YongHyeon 	if (error == 0) {
1075a5ebadc6SPyun YongHyeon 		if (sc->jme_rx_coal_pkt < PCCRX_COAL_PKT_MIN ||
1076a5ebadc6SPyun YongHyeon 		    sc->jme_rx_coal_pkt > PCCRX_COAL_PKT_MAX) {
1077a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1078a5ebadc6SPyun YongHyeon 			    "tx_coal_pkt value out of range; "
1079a5ebadc6SPyun YongHyeon 			    "using default: %d\n", PCCRX_COAL_PKT_DEFAULT);
1080a5ebadc6SPyun YongHyeon 			sc->jme_rx_coal_pkt = PCCRX_COAL_PKT_DEFAULT;
1081a5ebadc6SPyun YongHyeon 		}
1082a5ebadc6SPyun YongHyeon 	}
1083450ab472SPyun YongHyeon 
1084450ab472SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_HWMIB) == 0)
1085450ab472SPyun YongHyeon 		return;
1086450ab472SPyun YongHyeon 
1087*7029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats",
1088*7029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "JME statistics");
1089450ab472SPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
1090450ab472SPyun YongHyeon 
1091450ab472SPyun YongHyeon 	/* Rx statistics. */
1092*7029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx",
1093*7029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "Rx MAC statistics");
1094450ab472SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
1095450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
1096450ab472SPyun YongHyeon 	    &stats->rx_good_frames, "Good frames");
1097450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "crc_errs",
1098450ab472SPyun YongHyeon 	    &stats->rx_crc_errs, "CRC errors");
1099450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "mii_errs",
1100450ab472SPyun YongHyeon 	    &stats->rx_mii_errs, "MII errors");
1101450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows",
1102450ab472SPyun YongHyeon 	    &stats->rx_fifo_oflows, "FIFO overflows");
1103450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "desc_empty",
1104450ab472SPyun YongHyeon 	    &stats->rx_desc_empty, "Descriptor empty");
1105450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "bad_frames",
1106450ab472SPyun YongHyeon 	    &stats->rx_bad_frames, "Bad frames");
1107450ab472SPyun YongHyeon 
1108450ab472SPyun YongHyeon 	/* Tx statistics. */
1109*7029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx",
1110*7029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "Tx MAC statistics");
1111450ab472SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
1112450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
1113450ab472SPyun YongHyeon 	    &stats->tx_good_frames, "Good frames");
1114450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "bad_frames",
1115450ab472SPyun YongHyeon 	    &stats->tx_bad_frames, "Bad frames");
1116a5ebadc6SPyun YongHyeon }
1117a5ebadc6SPyun YongHyeon 
1118450ab472SPyun YongHyeon #undef	JME_SYSCTL_STAT_ADD32
1119450ab472SPyun YongHyeon 
1120a5ebadc6SPyun YongHyeon struct jme_dmamap_arg {
1121a5ebadc6SPyun YongHyeon 	bus_addr_t	jme_busaddr;
1122a5ebadc6SPyun YongHyeon };
1123a5ebadc6SPyun YongHyeon 
1124a5ebadc6SPyun YongHyeon static void
1125a5ebadc6SPyun YongHyeon jme_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
1126a5ebadc6SPyun YongHyeon {
1127a5ebadc6SPyun YongHyeon 	struct jme_dmamap_arg *ctx;
1128a5ebadc6SPyun YongHyeon 
1129a5ebadc6SPyun YongHyeon 	if (error != 0)
1130a5ebadc6SPyun YongHyeon 		return;
1131a5ebadc6SPyun YongHyeon 
1132a5ebadc6SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1133a5ebadc6SPyun YongHyeon 
1134a5ebadc6SPyun YongHyeon 	ctx = (struct jme_dmamap_arg *)arg;
1135a5ebadc6SPyun YongHyeon 	ctx->jme_busaddr = segs[0].ds_addr;
1136a5ebadc6SPyun YongHyeon }
1137a5ebadc6SPyun YongHyeon 
1138a5ebadc6SPyun YongHyeon static int
1139a5ebadc6SPyun YongHyeon jme_dma_alloc(struct jme_softc *sc)
1140a5ebadc6SPyun YongHyeon {
1141a5ebadc6SPyun YongHyeon 	struct jme_dmamap_arg ctx;
1142a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
1143a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
1144a5ebadc6SPyun YongHyeon 	bus_addr_t lowaddr, rx_ring_end, tx_ring_end;
1145a5ebadc6SPyun YongHyeon 	int error, i;
1146a5ebadc6SPyun YongHyeon 
1147a5ebadc6SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
1148f37739d7SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_DMA32BIT) != 0)
1149f37739d7SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
1150a5ebadc6SPyun YongHyeon 
1151a5ebadc6SPyun YongHyeon again:
1152a5ebadc6SPyun YongHyeon 	/* Create parent ring tag. */
1153a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->jme_dev),/* parent */
1154a5ebadc6SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
1155a5ebadc6SPyun YongHyeon 	    lowaddr,			/* lowaddr */
1156a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1157a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1158a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1159a5ebadc6SPyun YongHyeon 	    0,				/* nsegments */
1160a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1161a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1162a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1163a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_ring_tag);
1164a5ebadc6SPyun YongHyeon 	if (error != 0) {
1165a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1166a5ebadc6SPyun YongHyeon 		    "could not create parent ring DMA tag.\n");
1167a5ebadc6SPyun YongHyeon 		goto fail;
1168a5ebadc6SPyun YongHyeon 	}
1169a5ebadc6SPyun YongHyeon 	/* Create tag for Tx ring. */
1170a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_ring_tag,/* parent */
1171a5ebadc6SPyun YongHyeon 	    JME_TX_RING_ALIGN, 0,	/* algnmnt, boundary */
1172a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1173a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1174a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1175a5ebadc6SPyun YongHyeon 	    JME_TX_RING_SIZE,		/* maxsize */
1176a5ebadc6SPyun YongHyeon 	    1,				/* nsegments */
1177a5ebadc6SPyun YongHyeon 	    JME_TX_RING_SIZE,		/* maxsegsize */
1178a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1179a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1180a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_tx_ring_tag);
1181a5ebadc6SPyun YongHyeon 	if (error != 0) {
1182a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1183a5ebadc6SPyun YongHyeon 		    "could not allocate Tx ring DMA tag.\n");
1184a5ebadc6SPyun YongHyeon 		goto fail;
1185a5ebadc6SPyun YongHyeon 	}
1186a5ebadc6SPyun YongHyeon 
1187a5ebadc6SPyun YongHyeon 	/* Create tag for Rx ring. */
1188a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_ring_tag,/* parent */
1189a5ebadc6SPyun YongHyeon 	    JME_RX_RING_ALIGN, 0,	/* algnmnt, boundary */
1190a5ebadc6SPyun YongHyeon 	    lowaddr,			/* lowaddr */
1191a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1192a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1193a5ebadc6SPyun YongHyeon 	    JME_RX_RING_SIZE,		/* maxsize */
1194a5ebadc6SPyun YongHyeon 	    1,				/* nsegments */
1195a5ebadc6SPyun YongHyeon 	    JME_RX_RING_SIZE,		/* maxsegsize */
1196a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1197a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1198a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_rx_ring_tag);
1199a5ebadc6SPyun YongHyeon 	if (error != 0) {
1200a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1201a5ebadc6SPyun YongHyeon 		    "could not allocate Rx ring DMA tag.\n");
1202a5ebadc6SPyun YongHyeon 		goto fail;
1203a5ebadc6SPyun YongHyeon 	}
1204a5ebadc6SPyun YongHyeon 
1205a5ebadc6SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
1206a5ebadc6SPyun YongHyeon 	error = bus_dmamem_alloc(sc->jme_cdata.jme_tx_ring_tag,
1207a5ebadc6SPyun YongHyeon 	    (void **)&sc->jme_rdata.jme_tx_ring,
1208a5ebadc6SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1209a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_tx_ring_map);
1210a5ebadc6SPyun YongHyeon 	if (error != 0) {
1211a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1212a5ebadc6SPyun YongHyeon 		    "could not allocate DMA'able memory for Tx ring.\n");
1213a5ebadc6SPyun YongHyeon 		goto fail;
1214a5ebadc6SPyun YongHyeon 	}
1215a5ebadc6SPyun YongHyeon 
1216a5ebadc6SPyun YongHyeon 	ctx.jme_busaddr = 0;
1217a5ebadc6SPyun YongHyeon 	error = bus_dmamap_load(sc->jme_cdata.jme_tx_ring_tag,
1218a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map, sc->jme_rdata.jme_tx_ring,
1219a5ebadc6SPyun YongHyeon 	    JME_TX_RING_SIZE, jme_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
1220a5ebadc6SPyun YongHyeon 	if (error != 0 || ctx.jme_busaddr == 0) {
1221a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1222a5ebadc6SPyun YongHyeon 		    "could not load DMA'able memory for Tx ring.\n");
1223a5ebadc6SPyun YongHyeon 		goto fail;
1224a5ebadc6SPyun YongHyeon 	}
1225a5ebadc6SPyun YongHyeon 	sc->jme_rdata.jme_tx_ring_paddr = ctx.jme_busaddr;
1226a5ebadc6SPyun YongHyeon 
1227a5ebadc6SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx ring. */
1228a5ebadc6SPyun YongHyeon 	error = bus_dmamem_alloc(sc->jme_cdata.jme_rx_ring_tag,
1229a5ebadc6SPyun YongHyeon 	    (void **)&sc->jme_rdata.jme_rx_ring,
1230a5ebadc6SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1231a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_rx_ring_map);
1232a5ebadc6SPyun YongHyeon 	if (error != 0) {
1233a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1234a5ebadc6SPyun YongHyeon 		    "could not allocate DMA'able memory for Rx ring.\n");
1235a5ebadc6SPyun YongHyeon 		goto fail;
1236a5ebadc6SPyun YongHyeon 	}
1237a5ebadc6SPyun YongHyeon 
1238a5ebadc6SPyun YongHyeon 	ctx.jme_busaddr = 0;
1239a5ebadc6SPyun YongHyeon 	error = bus_dmamap_load(sc->jme_cdata.jme_rx_ring_tag,
1240a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_rx_ring_map, sc->jme_rdata.jme_rx_ring,
1241a5ebadc6SPyun YongHyeon 	    JME_RX_RING_SIZE, jme_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
1242a5ebadc6SPyun YongHyeon 	if (error != 0 || ctx.jme_busaddr == 0) {
1243a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1244a5ebadc6SPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
1245a5ebadc6SPyun YongHyeon 		goto fail;
1246a5ebadc6SPyun YongHyeon 	}
1247a5ebadc6SPyun YongHyeon 	sc->jme_rdata.jme_rx_ring_paddr = ctx.jme_busaddr;
1248a5ebadc6SPyun YongHyeon 
1249f37739d7SPyun YongHyeon 	if (lowaddr != BUS_SPACE_MAXADDR_32BIT) {
1250a5ebadc6SPyun YongHyeon 		/* Tx/Rx descriptor queue should reside within 4GB boundary. */
1251f37739d7SPyun YongHyeon 		tx_ring_end = sc->jme_rdata.jme_tx_ring_paddr +
1252f37739d7SPyun YongHyeon 		    JME_TX_RING_SIZE;
1253f37739d7SPyun YongHyeon 		rx_ring_end = sc->jme_rdata.jme_rx_ring_paddr +
1254f37739d7SPyun YongHyeon 		    JME_RX_RING_SIZE;
1255a5ebadc6SPyun YongHyeon 		if ((JME_ADDR_HI(tx_ring_end) !=
1256a5ebadc6SPyun YongHyeon 		    JME_ADDR_HI(sc->jme_rdata.jme_tx_ring_paddr)) ||
1257a5ebadc6SPyun YongHyeon 		    (JME_ADDR_HI(rx_ring_end) !=
1258a5ebadc6SPyun YongHyeon 		     JME_ADDR_HI(sc->jme_rdata.jme_rx_ring_paddr))) {
1259a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev, "4GB boundary crossed, "
1260a5ebadc6SPyun YongHyeon 			    "switching to 32bit DMA address mode.\n");
1261a5ebadc6SPyun YongHyeon 			jme_dma_free(sc);
1262a5ebadc6SPyun YongHyeon 			/* Limit DMA address space to 32bit and try again. */
1263a5ebadc6SPyun YongHyeon 			lowaddr = BUS_SPACE_MAXADDR_32BIT;
1264a5ebadc6SPyun YongHyeon 			goto again;
1265a5ebadc6SPyun YongHyeon 		}
1266f37739d7SPyun YongHyeon 	}
1267a5ebadc6SPyun YongHyeon 
1268f37739d7SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
1269f37739d7SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_DMA32BIT) != 0)
1270f37739d7SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
1271a5ebadc6SPyun YongHyeon 	/* Create parent buffer tag. */
1272a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->jme_dev),/* parent */
1273a5ebadc6SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
1274f37739d7SPyun YongHyeon 	    lowaddr,			/* lowaddr */
1275a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1276a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1277a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1278a5ebadc6SPyun YongHyeon 	    0,				/* nsegments */
1279a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1280a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1281a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1282a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_buffer_tag);
1283a5ebadc6SPyun YongHyeon 	if (error != 0) {
1284a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1285a5ebadc6SPyun YongHyeon 		    "could not create parent buffer DMA tag.\n");
1286a5ebadc6SPyun YongHyeon 		goto fail;
1287a5ebadc6SPyun YongHyeon 	}
1288a5ebadc6SPyun YongHyeon 
1289a5ebadc6SPyun YongHyeon 	/* Create shadow status block tag. */
1290a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_buffer_tag,/* parent */
1291a5ebadc6SPyun YongHyeon 	    JME_SSB_ALIGN, 0,		/* algnmnt, boundary */
1292a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1293a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1294a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1295a5ebadc6SPyun YongHyeon 	    JME_SSB_SIZE,		/* maxsize */
1296a5ebadc6SPyun YongHyeon 	    1,				/* nsegments */
1297a5ebadc6SPyun YongHyeon 	    JME_SSB_SIZE,		/* maxsegsize */
1298a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1299a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1300a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_ssb_tag);
1301a5ebadc6SPyun YongHyeon 	if (error != 0) {
1302a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1303a5ebadc6SPyun YongHyeon 		    "could not create shared status block DMA tag.\n");
1304a5ebadc6SPyun YongHyeon 		goto fail;
1305a5ebadc6SPyun YongHyeon 	}
1306a5ebadc6SPyun YongHyeon 
1307a5ebadc6SPyun YongHyeon 	/* Create tag for Tx buffers. */
1308a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_buffer_tag,/* parent */
1309a5ebadc6SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
1310a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1311a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1312a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1313a5ebadc6SPyun YongHyeon 	    JME_TSO_MAXSIZE,		/* maxsize */
1314a5ebadc6SPyun YongHyeon 	    JME_MAXTXSEGS,		/* nsegments */
1315a5ebadc6SPyun YongHyeon 	    JME_TSO_MAXSEGSIZE,		/* maxsegsize */
1316a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1317a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1318a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_tx_tag);
1319a5ebadc6SPyun YongHyeon 	if (error != 0) {
1320a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "could not create Tx DMA tag.\n");
1321a5ebadc6SPyun YongHyeon 		goto fail;
1322a5ebadc6SPyun YongHyeon 	}
1323a5ebadc6SPyun YongHyeon 
1324a5ebadc6SPyun YongHyeon 	/* Create tag for Rx buffers. */
1325a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_buffer_tag,/* parent */
1326a5ebadc6SPyun YongHyeon 	    JME_RX_BUF_ALIGN, 0,	/* algnmnt, boundary */
1327a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1328a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1329a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1330a5ebadc6SPyun YongHyeon 	    MCLBYTES,			/* maxsize */
1331a5ebadc6SPyun YongHyeon 	    1,				/* nsegments */
1332a5ebadc6SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
1333a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1334a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1335a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_rx_tag);
1336a5ebadc6SPyun YongHyeon 	if (error != 0) {
1337a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "could not create Rx DMA tag.\n");
1338a5ebadc6SPyun YongHyeon 		goto fail;
1339a5ebadc6SPyun YongHyeon 	}
1340a5ebadc6SPyun YongHyeon 
1341a5ebadc6SPyun YongHyeon 	/*
1342a5ebadc6SPyun YongHyeon 	 * Allocate DMA'able memory and load the DMA map for shared
1343a5ebadc6SPyun YongHyeon 	 * status block.
1344a5ebadc6SPyun YongHyeon 	 */
1345a5ebadc6SPyun YongHyeon 	error = bus_dmamem_alloc(sc->jme_cdata.jme_ssb_tag,
1346a5ebadc6SPyun YongHyeon 	    (void **)&sc->jme_rdata.jme_ssb_block,
1347a5ebadc6SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1348a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_ssb_map);
1349a5ebadc6SPyun YongHyeon 	if (error != 0) {
1350a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "could not allocate DMA'able "
1351a5ebadc6SPyun YongHyeon 		    "memory for shared status block.\n");
1352a5ebadc6SPyun YongHyeon 		goto fail;
1353a5ebadc6SPyun YongHyeon 	}
1354a5ebadc6SPyun YongHyeon 
1355a5ebadc6SPyun YongHyeon 	ctx.jme_busaddr = 0;
1356a5ebadc6SPyun YongHyeon 	error = bus_dmamap_load(sc->jme_cdata.jme_ssb_tag,
1357a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_ssb_map, sc->jme_rdata.jme_ssb_block,
1358a5ebadc6SPyun YongHyeon 	    JME_SSB_SIZE, jme_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
1359a5ebadc6SPyun YongHyeon 	if (error != 0 || ctx.jme_busaddr == 0) {
1360a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "could not load DMA'able memory "
1361a5ebadc6SPyun YongHyeon 		    "for shared status block.\n");
1362a5ebadc6SPyun YongHyeon 		goto fail;
1363a5ebadc6SPyun YongHyeon 	}
1364a5ebadc6SPyun YongHyeon 	sc->jme_rdata.jme_ssb_block_paddr = ctx.jme_busaddr;
1365a5ebadc6SPyun YongHyeon 
1366a5ebadc6SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
1367a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_TX_RING_CNT; i++) {
1368a5ebadc6SPyun YongHyeon 		txd = &sc->jme_cdata.jme_txdesc[i];
1369a5ebadc6SPyun YongHyeon 		txd->tx_m = NULL;
1370a5ebadc6SPyun YongHyeon 		txd->tx_dmamap = NULL;
1371a5ebadc6SPyun YongHyeon 		error = bus_dmamap_create(sc->jme_cdata.jme_tx_tag, 0,
1372a5ebadc6SPyun YongHyeon 		    &txd->tx_dmamap);
1373a5ebadc6SPyun YongHyeon 		if (error != 0) {
1374a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1375a5ebadc6SPyun YongHyeon 			    "could not create Tx dmamap.\n");
1376a5ebadc6SPyun YongHyeon 			goto fail;
1377a5ebadc6SPyun YongHyeon 		}
1378a5ebadc6SPyun YongHyeon 	}
1379a5ebadc6SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
1380a5ebadc6SPyun YongHyeon 	if ((error = bus_dmamap_create(sc->jme_cdata.jme_rx_tag, 0,
1381a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_rx_sparemap)) != 0) {
1382a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1383a5ebadc6SPyun YongHyeon 		    "could not create spare Rx dmamap.\n");
1384a5ebadc6SPyun YongHyeon 		goto fail;
1385a5ebadc6SPyun YongHyeon 	}
1386a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_RX_RING_CNT; i++) {
1387a5ebadc6SPyun YongHyeon 		rxd = &sc->jme_cdata.jme_rxdesc[i];
1388a5ebadc6SPyun YongHyeon 		rxd->rx_m = NULL;
1389a5ebadc6SPyun YongHyeon 		rxd->rx_dmamap = NULL;
1390a5ebadc6SPyun YongHyeon 		error = bus_dmamap_create(sc->jme_cdata.jme_rx_tag, 0,
1391a5ebadc6SPyun YongHyeon 		    &rxd->rx_dmamap);
1392a5ebadc6SPyun YongHyeon 		if (error != 0) {
1393a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1394a5ebadc6SPyun YongHyeon 			    "could not create Rx dmamap.\n");
1395a5ebadc6SPyun YongHyeon 			goto fail;
1396a5ebadc6SPyun YongHyeon 		}
1397a5ebadc6SPyun YongHyeon 	}
1398a5ebadc6SPyun YongHyeon 
1399a5ebadc6SPyun YongHyeon fail:
1400a5ebadc6SPyun YongHyeon 	return (error);
1401a5ebadc6SPyun YongHyeon }
1402a5ebadc6SPyun YongHyeon 
1403a5ebadc6SPyun YongHyeon static void
1404a5ebadc6SPyun YongHyeon jme_dma_free(struct jme_softc *sc)
1405a5ebadc6SPyun YongHyeon {
1406a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
1407a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
1408a5ebadc6SPyun YongHyeon 	int i;
1409a5ebadc6SPyun YongHyeon 
1410a5ebadc6SPyun YongHyeon 	/* Tx ring */
1411a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_ring_tag != NULL) {
1412068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_tx_ring_paddr)
1413a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_tx_ring_tag,
1414a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_tx_ring_map);
1415068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_tx_ring)
1416a5ebadc6SPyun YongHyeon 			bus_dmamem_free(sc->jme_cdata.jme_tx_ring_tag,
1417a5ebadc6SPyun YongHyeon 			    sc->jme_rdata.jme_tx_ring,
1418a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_tx_ring_map);
1419a5ebadc6SPyun YongHyeon 		sc->jme_rdata.jme_tx_ring = NULL;
1420068d8643SJohn Baldwin 		sc->jme_rdata.jme_tx_ring_paddr = 0;
1421a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_tx_ring_tag);
1422a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_tx_ring_tag = NULL;
1423a5ebadc6SPyun YongHyeon 	}
1424a5ebadc6SPyun YongHyeon 	/* Rx ring */
1425a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_rx_ring_tag != NULL) {
1426068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_rx_ring_paddr)
1427a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_rx_ring_tag,
1428a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_rx_ring_map);
1429068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_rx_ring)
1430a5ebadc6SPyun YongHyeon 			bus_dmamem_free(sc->jme_cdata.jme_rx_ring_tag,
1431a5ebadc6SPyun YongHyeon 			    sc->jme_rdata.jme_rx_ring,
1432a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_rx_ring_map);
1433a5ebadc6SPyun YongHyeon 		sc->jme_rdata.jme_rx_ring = NULL;
1434068d8643SJohn Baldwin 		sc->jme_rdata.jme_rx_ring_paddr = 0;
1435a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_rx_ring_tag);
1436a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_rx_ring_tag = NULL;
1437a5ebadc6SPyun YongHyeon 	}
1438a5ebadc6SPyun YongHyeon 	/* Tx buffers */
1439a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_tag != NULL) {
1440a5ebadc6SPyun YongHyeon 		for (i = 0; i < JME_TX_RING_CNT; i++) {
1441a5ebadc6SPyun YongHyeon 			txd = &sc->jme_cdata.jme_txdesc[i];
1442a5ebadc6SPyun YongHyeon 			if (txd->tx_dmamap != NULL) {
1443a5ebadc6SPyun YongHyeon 				bus_dmamap_destroy(sc->jme_cdata.jme_tx_tag,
1444a5ebadc6SPyun YongHyeon 				    txd->tx_dmamap);
1445a5ebadc6SPyun YongHyeon 				txd->tx_dmamap = NULL;
1446a5ebadc6SPyun YongHyeon 			}
1447a5ebadc6SPyun YongHyeon 		}
1448a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_tx_tag);
1449a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_tx_tag = NULL;
1450a5ebadc6SPyun YongHyeon 	}
1451a5ebadc6SPyun YongHyeon 	/* Rx buffers */
1452a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_rx_tag != NULL) {
1453a5ebadc6SPyun YongHyeon 		for (i = 0; i < JME_RX_RING_CNT; i++) {
1454a5ebadc6SPyun YongHyeon 			rxd = &sc->jme_cdata.jme_rxdesc[i];
1455a5ebadc6SPyun YongHyeon 			if (rxd->rx_dmamap != NULL) {
1456a5ebadc6SPyun YongHyeon 				bus_dmamap_destroy(sc->jme_cdata.jme_rx_tag,
1457a5ebadc6SPyun YongHyeon 				    rxd->rx_dmamap);
1458a5ebadc6SPyun YongHyeon 				rxd->rx_dmamap = NULL;
1459a5ebadc6SPyun YongHyeon 			}
1460a5ebadc6SPyun YongHyeon 		}
1461a5ebadc6SPyun YongHyeon 		if (sc->jme_cdata.jme_rx_sparemap != NULL) {
1462a5ebadc6SPyun YongHyeon 			bus_dmamap_destroy(sc->jme_cdata.jme_rx_tag,
1463a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_rx_sparemap);
1464a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rx_sparemap = NULL;
1465a5ebadc6SPyun YongHyeon 		}
1466a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_rx_tag);
1467a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_rx_tag = NULL;
1468a5ebadc6SPyun YongHyeon 	}
1469a5ebadc6SPyun YongHyeon 
1470a5ebadc6SPyun YongHyeon 	/* Shared status block. */
1471a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_ssb_tag != NULL) {
1472068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_ssb_block_paddr)
1473a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_ssb_tag,
1474a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_ssb_map);
1475068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_ssb_block)
1476a5ebadc6SPyun YongHyeon 			bus_dmamem_free(sc->jme_cdata.jme_ssb_tag,
1477a5ebadc6SPyun YongHyeon 			    sc->jme_rdata.jme_ssb_block,
1478a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_ssb_map);
1479a5ebadc6SPyun YongHyeon 		sc->jme_rdata.jme_ssb_block = NULL;
1480068d8643SJohn Baldwin 		sc->jme_rdata.jme_ssb_block_paddr = 0;
1481a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_ssb_tag);
1482a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_ssb_tag = NULL;
1483a5ebadc6SPyun YongHyeon 	}
1484a5ebadc6SPyun YongHyeon 
1485a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_buffer_tag != NULL) {
1486a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_buffer_tag);
1487a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_buffer_tag = NULL;
1488a5ebadc6SPyun YongHyeon 	}
1489a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_ring_tag != NULL) {
1490a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_ring_tag);
1491a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_ring_tag = NULL;
1492a5ebadc6SPyun YongHyeon 	}
1493a5ebadc6SPyun YongHyeon }
1494a5ebadc6SPyun YongHyeon 
1495a5ebadc6SPyun YongHyeon /*
1496a5ebadc6SPyun YongHyeon  *	Make sure the interface is stopped at reboot time.
1497a5ebadc6SPyun YongHyeon  */
1498a5ebadc6SPyun YongHyeon static int
1499a5ebadc6SPyun YongHyeon jme_shutdown(device_t dev)
1500a5ebadc6SPyun YongHyeon {
1501a5ebadc6SPyun YongHyeon 
1502a5ebadc6SPyun YongHyeon 	return (jme_suspend(dev));
1503a5ebadc6SPyun YongHyeon }
1504a5ebadc6SPyun YongHyeon 
1505a5ebadc6SPyun YongHyeon /*
1506a5ebadc6SPyun YongHyeon  * Unlike other ethernet controllers, JMC250 requires
1507a5ebadc6SPyun YongHyeon  * explicit resetting link speed to 10/100Mbps as gigabit
1508a5ebadc6SPyun YongHyeon  * link will cunsume more power than 375mA.
1509a5ebadc6SPyun YongHyeon  * Note, we reset the link speed to 10/100Mbps with
1510a5ebadc6SPyun YongHyeon  * auto-negotiation but we don't know whether that operation
1511a5ebadc6SPyun YongHyeon  * would succeed or not as we have no control after powering
1512a5ebadc6SPyun YongHyeon  * off. If the renegotiation fail WOL may not work. Running
1513a5ebadc6SPyun YongHyeon  * at 1Gbps draws more power than 375mA at 3.3V which is
1514a5ebadc6SPyun YongHyeon  * specified in PCI specification and that would result in
1515a5ebadc6SPyun YongHyeon  * complete shutdowning power to ethernet controller.
1516a5ebadc6SPyun YongHyeon  *
1517a5ebadc6SPyun YongHyeon  * TODO
1518a5ebadc6SPyun YongHyeon  *  Save current negotiated media speed/duplex/flow-control
1519a5ebadc6SPyun YongHyeon  *  to softc and restore the same link again after resuming.
1520a5ebadc6SPyun YongHyeon  *  PHY handling such as power down/resetting to 100Mbps
1521a5ebadc6SPyun YongHyeon  *  may be better handled in suspend method in phy driver.
1522a5ebadc6SPyun YongHyeon  */
1523a5ebadc6SPyun YongHyeon static void
1524a5ebadc6SPyun YongHyeon jme_setlinkspeed(struct jme_softc *sc)
1525a5ebadc6SPyun YongHyeon {
1526a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
1527a5ebadc6SPyun YongHyeon 	int aneg, i;
1528a5ebadc6SPyun YongHyeon 
1529a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
1530a5ebadc6SPyun YongHyeon 
1531a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
1532a5ebadc6SPyun YongHyeon 	mii_pollstat(mii);
1533a5ebadc6SPyun YongHyeon 	aneg = 0;
1534a5ebadc6SPyun YongHyeon 	if ((mii->mii_media_status & IFM_AVALID) != 0) {
1535a5ebadc6SPyun YongHyeon 		switch IFM_SUBTYPE(mii->mii_media_active) {
1536a5ebadc6SPyun YongHyeon 		case IFM_10_T:
1537a5ebadc6SPyun YongHyeon 		case IFM_100_TX:
1538a5ebadc6SPyun YongHyeon 			return;
1539a5ebadc6SPyun YongHyeon 		case IFM_1000_T:
1540a5ebadc6SPyun YongHyeon 			aneg++;
1541a5ebadc6SPyun YongHyeon 		default:
1542a5ebadc6SPyun YongHyeon 			break;
1543a5ebadc6SPyun YongHyeon 		}
1544a5ebadc6SPyun YongHyeon 	}
1545a5ebadc6SPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_100T2CR, 0);
1546a5ebadc6SPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_ANAR,
1547a5ebadc6SPyun YongHyeon 	    ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
1548a5ebadc6SPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR,
1549a5ebadc6SPyun YongHyeon 	    BMCR_AUTOEN | BMCR_STARTNEG);
1550a5ebadc6SPyun YongHyeon 	DELAY(1000);
1551a5ebadc6SPyun YongHyeon 	if (aneg != 0) {
1552a5ebadc6SPyun YongHyeon 		/* Poll link state until jme(4) get a 10/100 link. */
1553a5ebadc6SPyun YongHyeon 		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
1554a5ebadc6SPyun YongHyeon 			mii_pollstat(mii);
1555a5ebadc6SPyun YongHyeon 			if ((mii->mii_media_status & IFM_AVALID) != 0) {
1556a5ebadc6SPyun YongHyeon 				switch (IFM_SUBTYPE(mii->mii_media_active)) {
1557a5ebadc6SPyun YongHyeon 				case IFM_10_T:
1558a5ebadc6SPyun YongHyeon 				case IFM_100_TX:
1559a5ebadc6SPyun YongHyeon 					jme_mac_config(sc);
1560a5ebadc6SPyun YongHyeon 					return;
1561a5ebadc6SPyun YongHyeon 				default:
1562a5ebadc6SPyun YongHyeon 					break;
1563a5ebadc6SPyun YongHyeon 				}
1564a5ebadc6SPyun YongHyeon 			}
1565a5ebadc6SPyun YongHyeon 			JME_UNLOCK(sc);
1566a5ebadc6SPyun YongHyeon 			pause("jmelnk", hz);
1567a5ebadc6SPyun YongHyeon 			JME_LOCK(sc);
1568a5ebadc6SPyun YongHyeon 		}
1569a5ebadc6SPyun YongHyeon 		if (i == MII_ANEGTICKS_GIGE)
1570a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev, "establishing link failed, "
1571a5ebadc6SPyun YongHyeon 			    "WOL may not work!");
1572a5ebadc6SPyun YongHyeon 	}
1573a5ebadc6SPyun YongHyeon 	/*
1574a5ebadc6SPyun YongHyeon 	 * No link, force MAC to have 100Mbps, full-duplex link.
1575a5ebadc6SPyun YongHyeon 	 * This is the last resort and may/may not work.
1576a5ebadc6SPyun YongHyeon 	 */
1577a5ebadc6SPyun YongHyeon 	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
1578a5ebadc6SPyun YongHyeon 	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
1579a5ebadc6SPyun YongHyeon 	jme_mac_config(sc);
1580a5ebadc6SPyun YongHyeon }
1581a5ebadc6SPyun YongHyeon 
1582a5ebadc6SPyun YongHyeon static void
1583a5ebadc6SPyun YongHyeon jme_setwol(struct jme_softc *sc)
1584a5ebadc6SPyun YongHyeon {
1585a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
1586a5ebadc6SPyun YongHyeon 	uint32_t gpr, pmcs;
1587a5ebadc6SPyun YongHyeon 	uint16_t pmstat;
1588a5ebadc6SPyun YongHyeon 	int pmc;
1589a5ebadc6SPyun YongHyeon 
1590a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
1591a5ebadc6SPyun YongHyeon 
15923b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->jme_dev, PCIY_PMG, &pmc) != 0) {
1593f37739d7SPyun YongHyeon 		/* Remove Tx MAC/offload clock to save more power. */
1594f37739d7SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_TXCLK) != 0)
1595f37739d7SPyun YongHyeon 			CSR_WRITE_4(sc, JME_GHC, CSR_READ_4(sc, JME_GHC) &
1596f37739d7SPyun YongHyeon 			    ~(GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100 |
1597f37739d7SPyun YongHyeon 			    GHC_TX_OFFLD_CLK_1000 | GHC_TX_MAC_CLK_1000));
15984f1ff93aSPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_RXCLK) != 0)
15994f1ff93aSPyun YongHyeon 			CSR_WRITE_4(sc, JME_GPREG1,
16004f1ff93aSPyun YongHyeon 			    CSR_READ_4(sc, JME_GPREG1) | GPREG1_RX_MAC_CLK_DIS);
1601a5ebadc6SPyun YongHyeon 		/* No PME capability, PHY power down. */
16024f1ff93aSPyun YongHyeon 		jme_phy_down(sc);
1603a5ebadc6SPyun YongHyeon 		return;
1604a5ebadc6SPyun YongHyeon 	}
1605a5ebadc6SPyun YongHyeon 
1606a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
1607a5ebadc6SPyun YongHyeon 	gpr = CSR_READ_4(sc, JME_GPREG0) & ~GPREG0_PME_ENB;
1608a5ebadc6SPyun YongHyeon 	pmcs = CSR_READ_4(sc, JME_PMCS);
1609a5ebadc6SPyun YongHyeon 	pmcs &= ~PMCS_WOL_ENB_MASK;
1610a5ebadc6SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) {
1611a5ebadc6SPyun YongHyeon 		pmcs |= PMCS_MAGIC_FRAME | PMCS_MAGIC_FRAME_ENB;
1612a5ebadc6SPyun YongHyeon 		/* Enable PME message. */
1613a5ebadc6SPyun YongHyeon 		gpr |= GPREG0_PME_ENB;
1614a5ebadc6SPyun YongHyeon 		/* For gigabit controllers, reset link speed to 10/100. */
1615a5ebadc6SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_FASTETH) == 0)
1616a5ebadc6SPyun YongHyeon 			jme_setlinkspeed(sc);
1617a5ebadc6SPyun YongHyeon 	}
1618a5ebadc6SPyun YongHyeon 
1619a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_PMCS, pmcs);
1620a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GPREG0, gpr);
1621f37739d7SPyun YongHyeon 	/* Remove Tx MAC/offload clock to save more power. */
1622f37739d7SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_TXCLK) != 0)
1623f37739d7SPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, CSR_READ_4(sc, JME_GHC) &
1624f37739d7SPyun YongHyeon 		    ~(GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100 |
1625f37739d7SPyun YongHyeon 		    GHC_TX_OFFLD_CLK_1000 | GHC_TX_MAC_CLK_1000));
1626a5ebadc6SPyun YongHyeon 	/* Request PME. */
1627a5ebadc6SPyun YongHyeon 	pmstat = pci_read_config(sc->jme_dev, pmc + PCIR_POWER_STATUS, 2);
1628a5ebadc6SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
1629a5ebadc6SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
1630a5ebadc6SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
1631a5ebadc6SPyun YongHyeon 	pci_write_config(sc->jme_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
1632a5ebadc6SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) == 0) {
1633a5ebadc6SPyun YongHyeon 		/* No WOL, PHY power down. */
16344f1ff93aSPyun YongHyeon 		jme_phy_down(sc);
1635a5ebadc6SPyun YongHyeon 	}
1636a5ebadc6SPyun YongHyeon }
1637a5ebadc6SPyun YongHyeon 
1638a5ebadc6SPyun YongHyeon static int
1639a5ebadc6SPyun YongHyeon jme_suspend(device_t dev)
1640a5ebadc6SPyun YongHyeon {
1641a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
1642a5ebadc6SPyun YongHyeon 
1643a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
1644a5ebadc6SPyun YongHyeon 
1645a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
1646a5ebadc6SPyun YongHyeon 	jme_stop(sc);
1647a5ebadc6SPyun YongHyeon 	jme_setwol(sc);
1648a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
1649a5ebadc6SPyun YongHyeon 
1650a5ebadc6SPyun YongHyeon 	return (0);
1651a5ebadc6SPyun YongHyeon }
1652a5ebadc6SPyun YongHyeon 
1653a5ebadc6SPyun YongHyeon static int
1654a5ebadc6SPyun YongHyeon jme_resume(device_t dev)
1655a5ebadc6SPyun YongHyeon {
1656a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
1657a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
1658a5ebadc6SPyun YongHyeon 	uint16_t pmstat;
1659a5ebadc6SPyun YongHyeon 	int pmc;
1660a5ebadc6SPyun YongHyeon 
1661a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
1662a5ebadc6SPyun YongHyeon 
1663a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
1664144a0724SKevin Lo 	if (pci_find_cap(sc->jme_dev, PCIY_PMG, &pmc) == 0) {
1665a5ebadc6SPyun YongHyeon 		pmstat = pci_read_config(sc->jme_dev,
1666a5ebadc6SPyun YongHyeon 		    pmc + PCIR_POWER_STATUS, 2);
1667a5ebadc6SPyun YongHyeon 		/* Disable PME clear PME status. */
1668a5ebadc6SPyun YongHyeon 		pmstat &= ~PCIM_PSTAT_PMEENABLE;
1669a5ebadc6SPyun YongHyeon 		pci_write_config(sc->jme_dev,
1670a5ebadc6SPyun YongHyeon 		    pmc + PCIR_POWER_STATUS, pmstat, 2);
1671a5ebadc6SPyun YongHyeon 	}
16724f1ff93aSPyun YongHyeon 	/* Wakeup PHY. */
16734f1ff93aSPyun YongHyeon 	jme_phy_up(sc);
1674a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
167532f8942aSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0) {
167632f8942aSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1677a5ebadc6SPyun YongHyeon 		jme_init_locked(sc);
167832f8942aSPyun YongHyeon 	}
1679a5ebadc6SPyun YongHyeon 
1680a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
1681a5ebadc6SPyun YongHyeon 
1682a5ebadc6SPyun YongHyeon 	return (0);
1683a5ebadc6SPyun YongHyeon }
1684a5ebadc6SPyun YongHyeon 
1685a5ebadc6SPyun YongHyeon static int
1686a5ebadc6SPyun YongHyeon jme_encap(struct jme_softc *sc, struct mbuf **m_head)
1687a5ebadc6SPyun YongHyeon {
1688a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
1689a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
1690a5ebadc6SPyun YongHyeon 	struct mbuf *m;
1691a5ebadc6SPyun YongHyeon 	bus_dma_segment_t txsegs[JME_MAXTXSEGS];
1692a5ebadc6SPyun YongHyeon 	int error, i, nsegs, prod;
1693edd26b66SAndre Oppermann 	uint32_t cflags, tsosegsz;
1694a5ebadc6SPyun YongHyeon 
1695a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
1696a5ebadc6SPyun YongHyeon 
1697a5ebadc6SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
1698a5ebadc6SPyun YongHyeon 
1699a5ebadc6SPyun YongHyeon 	if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
1700a5ebadc6SPyun YongHyeon 		/*
1701a5ebadc6SPyun YongHyeon 		 * Due to the adherence to NDIS specification JMC250
1702a5ebadc6SPyun YongHyeon 		 * assumes upper stack computed TCP pseudo checksum
1703a5ebadc6SPyun YongHyeon 		 * without including payload length. This breaks
1704a5ebadc6SPyun YongHyeon 		 * checksum offload for TSO case so recompute TCP
1705a5ebadc6SPyun YongHyeon 		 * pseudo checksum for JMC250. Hopefully this wouldn't
1706a5ebadc6SPyun YongHyeon 		 * be much burden on modern CPUs.
1707a5ebadc6SPyun YongHyeon 		 */
1708a5ebadc6SPyun YongHyeon 		struct ether_header *eh;
1709a5ebadc6SPyun YongHyeon 		struct ip *ip;
1710a5ebadc6SPyun YongHyeon 		struct tcphdr *tcp;
1711a5ebadc6SPyun YongHyeon 		uint32_t ip_off, poff;
1712a5ebadc6SPyun YongHyeon 
1713a5ebadc6SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
1714a5ebadc6SPyun YongHyeon 			/* Get a writable copy. */
1715c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
1716a5ebadc6SPyun YongHyeon 			m_freem(*m_head);
1717a5ebadc6SPyun YongHyeon 			if (m == NULL) {
1718a5ebadc6SPyun YongHyeon 				*m_head = NULL;
1719a5ebadc6SPyun YongHyeon 				return (ENOBUFS);
1720a5ebadc6SPyun YongHyeon 			}
1721a5ebadc6SPyun YongHyeon 			*m_head = m;
1722a5ebadc6SPyun YongHyeon 		}
1723a5ebadc6SPyun YongHyeon 		ip_off = sizeof(struct ether_header);
1724a5ebadc6SPyun YongHyeon 		m = m_pullup(*m_head, ip_off);
1725a5ebadc6SPyun YongHyeon 		if (m == NULL) {
1726a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1727a5ebadc6SPyun YongHyeon 			return (ENOBUFS);
1728a5ebadc6SPyun YongHyeon 		}
1729a5ebadc6SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
1730a5ebadc6SPyun YongHyeon 		/* Check the existence of VLAN tag. */
1731a5ebadc6SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
1732a5ebadc6SPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
1733a5ebadc6SPyun YongHyeon 			m = m_pullup(m, ip_off);
1734a5ebadc6SPyun YongHyeon 			if (m == NULL) {
1735a5ebadc6SPyun YongHyeon 				*m_head = NULL;
1736a5ebadc6SPyun YongHyeon 				return (ENOBUFS);
1737a5ebadc6SPyun YongHyeon 			}
1738a5ebadc6SPyun YongHyeon 		}
1739a5ebadc6SPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
1740a5ebadc6SPyun YongHyeon 		if (m == NULL) {
1741a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1742a5ebadc6SPyun YongHyeon 			return (ENOBUFS);
1743a5ebadc6SPyun YongHyeon 		}
1744a5ebadc6SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
1745a5ebadc6SPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
1746a5ebadc6SPyun YongHyeon 		m = m_pullup(m, poff + sizeof(struct tcphdr));
1747a5ebadc6SPyun YongHyeon 		if (m == NULL) {
1748a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1749a5ebadc6SPyun YongHyeon 			return (ENOBUFS);
1750a5ebadc6SPyun YongHyeon 		}
1751a5ebadc6SPyun YongHyeon 		/*
1752a5ebadc6SPyun YongHyeon 		 * Reset IP checksum and recompute TCP pseudo
1753a5ebadc6SPyun YongHyeon 		 * checksum that NDIS specification requires.
1754a5ebadc6SPyun YongHyeon 		 */
175596486faaSPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
175696486faaSPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1757a5ebadc6SPyun YongHyeon 		ip->ip_sum = 0;
1758a5ebadc6SPyun YongHyeon 		if (poff + (tcp->th_off << 2) == m->m_pkthdr.len) {
1759a5ebadc6SPyun YongHyeon 			tcp->th_sum = in_pseudo(ip->ip_src.s_addr,
1760a5ebadc6SPyun YongHyeon 			    ip->ip_dst.s_addr,
1761a5ebadc6SPyun YongHyeon 			    htons((tcp->th_off << 2) + IPPROTO_TCP));
1762a5ebadc6SPyun YongHyeon 			/* No need to TSO, force IP checksum offload. */
1763a5ebadc6SPyun YongHyeon 			(*m_head)->m_pkthdr.csum_flags &= ~CSUM_TSO;
1764a5ebadc6SPyun YongHyeon 			(*m_head)->m_pkthdr.csum_flags |= CSUM_IP;
1765a5ebadc6SPyun YongHyeon 		} else
1766a5ebadc6SPyun YongHyeon 			tcp->th_sum = in_pseudo(ip->ip_src.s_addr,
1767a5ebadc6SPyun YongHyeon 			    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
1768a5ebadc6SPyun YongHyeon 		*m_head = m;
1769a5ebadc6SPyun YongHyeon 	}
1770a5ebadc6SPyun YongHyeon 
1771a5ebadc6SPyun YongHyeon 	prod = sc->jme_cdata.jme_tx_prod;
1772a5ebadc6SPyun YongHyeon 	txd = &sc->jme_cdata.jme_txdesc[prod];
1773a5ebadc6SPyun YongHyeon 
1774a5ebadc6SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->jme_cdata.jme_tx_tag,
1775a5ebadc6SPyun YongHyeon 	    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1776a5ebadc6SPyun YongHyeon 	if (error == EFBIG) {
1777c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, JME_MAXTXSEGS);
1778a5ebadc6SPyun YongHyeon 		if (m == NULL) {
1779a5ebadc6SPyun YongHyeon 			m_freem(*m_head);
1780a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1781a5ebadc6SPyun YongHyeon 			return (ENOMEM);
1782a5ebadc6SPyun YongHyeon 		}
1783a5ebadc6SPyun YongHyeon 		*m_head = m;
1784a5ebadc6SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->jme_cdata.jme_tx_tag,
1785a5ebadc6SPyun YongHyeon 		    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1786a5ebadc6SPyun YongHyeon 		if (error != 0) {
1787a5ebadc6SPyun YongHyeon 			m_freem(*m_head);
1788a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1789a5ebadc6SPyun YongHyeon 			return (error);
1790a5ebadc6SPyun YongHyeon 		}
1791a5ebadc6SPyun YongHyeon 	} else if (error != 0)
1792a5ebadc6SPyun YongHyeon 		return (error);
1793a5ebadc6SPyun YongHyeon 	if (nsegs == 0) {
1794a5ebadc6SPyun YongHyeon 		m_freem(*m_head);
1795a5ebadc6SPyun YongHyeon 		*m_head = NULL;
1796a5ebadc6SPyun YongHyeon 		return (EIO);
1797a5ebadc6SPyun YongHyeon 	}
1798a5ebadc6SPyun YongHyeon 
1799a5ebadc6SPyun YongHyeon 	/*
1800a5ebadc6SPyun YongHyeon 	 * Check descriptor overrun. Leave one free descriptor.
1801a5ebadc6SPyun YongHyeon 	 * Since we always use 64bit address mode for transmitting,
1802a5ebadc6SPyun YongHyeon 	 * each Tx request requires one more dummy descriptor.
1803a5ebadc6SPyun YongHyeon 	 */
1804a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt + nsegs + 1 > JME_TX_RING_CNT - 1) {
1805a5ebadc6SPyun YongHyeon 		bus_dmamap_unload(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap);
1806a5ebadc6SPyun YongHyeon 		return (ENOBUFS);
1807a5ebadc6SPyun YongHyeon 	}
1808a5ebadc6SPyun YongHyeon 
1809a5ebadc6SPyun YongHyeon 	m = *m_head;
1810a5ebadc6SPyun YongHyeon 	cflags = 0;
1811edd26b66SAndre Oppermann 	tsosegsz = 0;
1812a5ebadc6SPyun YongHyeon 	/* Configure checksum offload and TSO. */
1813a5ebadc6SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
1814edd26b66SAndre Oppermann 		tsosegsz = (uint32_t)m->m_pkthdr.tso_segsz <<
1815a5ebadc6SPyun YongHyeon 		    JME_TD_MSS_SHIFT;
1816a5ebadc6SPyun YongHyeon 		cflags |= JME_TD_TSO;
1817a5ebadc6SPyun YongHyeon 	} else {
1818a5ebadc6SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0)
1819a5ebadc6SPyun YongHyeon 			cflags |= JME_TD_IPCSUM;
1820a5ebadc6SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
1821a5ebadc6SPyun YongHyeon 			cflags |= JME_TD_TCPCSUM;
1822a5ebadc6SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
1823a5ebadc6SPyun YongHyeon 			cflags |= JME_TD_UDPCSUM;
1824a5ebadc6SPyun YongHyeon 	}
1825a5ebadc6SPyun YongHyeon 	/* Configure VLAN. */
1826a5ebadc6SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
1827a5ebadc6SPyun YongHyeon 		cflags |= (m->m_pkthdr.ether_vtag & JME_TD_VLAN_MASK);
1828a5ebadc6SPyun YongHyeon 		cflags |= JME_TD_VLAN_TAG;
1829a5ebadc6SPyun YongHyeon 	}
1830a5ebadc6SPyun YongHyeon 
1831a5ebadc6SPyun YongHyeon 	desc = &sc->jme_rdata.jme_tx_ring[prod];
1832a5ebadc6SPyun YongHyeon 	desc->flags = htole32(cflags);
1833edd26b66SAndre Oppermann 	desc->buflen = htole32(tsosegsz);
1834a5ebadc6SPyun YongHyeon 	desc->addr_hi = htole32(m->m_pkthdr.len);
1835a5ebadc6SPyun YongHyeon 	desc->addr_lo = 0;
1836a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_cnt++;
1837a5ebadc6SPyun YongHyeon 	JME_DESC_INC(prod, JME_TX_RING_CNT);
1838a5ebadc6SPyun YongHyeon 	for (i = 0; i < nsegs; i++) {
1839a5ebadc6SPyun YongHyeon 		desc = &sc->jme_rdata.jme_tx_ring[prod];
1840a5ebadc6SPyun YongHyeon 		desc->flags = htole32(JME_TD_OWN | JME_TD_64BIT);
1841a5ebadc6SPyun YongHyeon 		desc->buflen = htole32(txsegs[i].ds_len);
1842a5ebadc6SPyun YongHyeon 		desc->addr_hi = htole32(JME_ADDR_HI(txsegs[i].ds_addr));
1843a5ebadc6SPyun YongHyeon 		desc->addr_lo = htole32(JME_ADDR_LO(txsegs[i].ds_addr));
1844a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_tx_cnt++;
1845a5ebadc6SPyun YongHyeon 		JME_DESC_INC(prod, JME_TX_RING_CNT);
1846a5ebadc6SPyun YongHyeon 	}
1847a5ebadc6SPyun YongHyeon 
1848a5ebadc6SPyun YongHyeon 	/* Update producer index. */
1849a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_prod = prod;
1850a5ebadc6SPyun YongHyeon 	/*
1851a5ebadc6SPyun YongHyeon 	 * Finally request interrupt and give the first descriptor
1852a5ebadc6SPyun YongHyeon 	 * owenership to hardware.
1853a5ebadc6SPyun YongHyeon 	 */
1854a5ebadc6SPyun YongHyeon 	desc = txd->tx_desc;
1855a5ebadc6SPyun YongHyeon 	desc->flags |= htole32(JME_TD_OWN | JME_TD_INTR);
1856a5ebadc6SPyun YongHyeon 
1857a5ebadc6SPyun YongHyeon 	txd->tx_m = m;
1858a5ebadc6SPyun YongHyeon 	txd->tx_ndesc = nsegs + 1;
1859a5ebadc6SPyun YongHyeon 
1860a5ebadc6SPyun YongHyeon 	/* Sync descriptors. */
1861a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap,
1862a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
1863a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag,
1864a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map,
1865a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1866a5ebadc6SPyun YongHyeon 
1867a5ebadc6SPyun YongHyeon 	return (0);
1868a5ebadc6SPyun YongHyeon }
1869a5ebadc6SPyun YongHyeon 
1870a5ebadc6SPyun YongHyeon static void
1871932b56d2SJohn Baldwin jme_start(struct ifnet *ifp)
1872a5ebadc6SPyun YongHyeon {
1873932b56d2SJohn Baldwin         struct jme_softc *sc;
1874a5ebadc6SPyun YongHyeon 
1875932b56d2SJohn Baldwin 	sc = ifp->if_softc;
1876932b56d2SJohn Baldwin 	JME_LOCK(sc);
1877932b56d2SJohn Baldwin 	jme_start_locked(ifp);
1878932b56d2SJohn Baldwin 	JME_UNLOCK(sc);
1879a5ebadc6SPyun YongHyeon }
1880a5ebadc6SPyun YongHyeon 
1881a5ebadc6SPyun YongHyeon static void
1882932b56d2SJohn Baldwin jme_start_locked(struct ifnet *ifp)
1883a5ebadc6SPyun YongHyeon {
1884a5ebadc6SPyun YongHyeon         struct jme_softc *sc;
1885a5ebadc6SPyun YongHyeon         struct mbuf *m_head;
1886a5ebadc6SPyun YongHyeon 	int enq;
1887a5ebadc6SPyun YongHyeon 
1888a5ebadc6SPyun YongHyeon 	sc = ifp->if_softc;
1889a5ebadc6SPyun YongHyeon 
1890932b56d2SJohn Baldwin 	JME_LOCK_ASSERT(sc);
1891a5ebadc6SPyun YongHyeon 
1892a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt >= JME_TX_DESC_HIWAT)
1893a5ebadc6SPyun YongHyeon 		jme_txeof(sc);
1894a5ebadc6SPyun YongHyeon 
1895a5ebadc6SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1896932b56d2SJohn Baldwin 	    IFF_DRV_RUNNING || (sc->jme_flags & JME_FLAG_LINK) == 0)
1897a5ebadc6SPyun YongHyeon 		return;
1898a5ebadc6SPyun YongHyeon 
1899a5ebadc6SPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) {
1900a5ebadc6SPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
1901a5ebadc6SPyun YongHyeon 		if (m_head == NULL)
1902a5ebadc6SPyun YongHyeon 			break;
1903a5ebadc6SPyun YongHyeon 		/*
1904a5ebadc6SPyun YongHyeon 		 * Pack the data into the transmit ring. If we
1905a5ebadc6SPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
1906a5ebadc6SPyun YongHyeon 		 * for the NIC to drain the ring.
1907a5ebadc6SPyun YongHyeon 		 */
1908a5ebadc6SPyun YongHyeon 		if (jme_encap(sc, &m_head)) {
1909a5ebadc6SPyun YongHyeon 			if (m_head == NULL)
1910a5ebadc6SPyun YongHyeon 				break;
1911a5ebadc6SPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
1912a5ebadc6SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1913a5ebadc6SPyun YongHyeon 			break;
1914a5ebadc6SPyun YongHyeon 		}
1915a5ebadc6SPyun YongHyeon 
1916a5ebadc6SPyun YongHyeon 		enq++;
1917a5ebadc6SPyun YongHyeon 		/*
1918a5ebadc6SPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
1919a5ebadc6SPyun YongHyeon 		 * to him.
1920a5ebadc6SPyun YongHyeon 		 */
1921a5ebadc6SPyun YongHyeon 		ETHER_BPF_MTAP(ifp, m_head);
1922a5ebadc6SPyun YongHyeon 	}
1923a5ebadc6SPyun YongHyeon 
1924a5ebadc6SPyun YongHyeon 	if (enq > 0) {
1925a5ebadc6SPyun YongHyeon 		/*
1926a5ebadc6SPyun YongHyeon 		 * Reading TXCSR takes very long time under heavy load
1927a5ebadc6SPyun YongHyeon 		 * so cache TXCSR value and writes the ORed value with
1928a5ebadc6SPyun YongHyeon 		 * the kick command to the TXCSR. This saves one register
1929a5ebadc6SPyun YongHyeon 		 * access cycle.
1930a5ebadc6SPyun YongHyeon 		 */
1931a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr | TXCSR_TX_ENB |
1932a5ebadc6SPyun YongHyeon 		    TXCSR_TXQ_N_START(TXCSR_TXQ0));
1933a5ebadc6SPyun YongHyeon 		/* Set a timeout in case the chip goes out to lunch. */
1934a5ebadc6SPyun YongHyeon 		sc->jme_watchdog_timer = JME_TX_TIMEOUT;
1935a5ebadc6SPyun YongHyeon 	}
1936a5ebadc6SPyun YongHyeon }
1937a5ebadc6SPyun YongHyeon 
1938a5ebadc6SPyun YongHyeon static void
1939a5ebadc6SPyun YongHyeon jme_watchdog(struct jme_softc *sc)
1940a5ebadc6SPyun YongHyeon {
1941a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
1942a5ebadc6SPyun YongHyeon 
1943a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
1944a5ebadc6SPyun YongHyeon 
1945a5ebadc6SPyun YongHyeon 	if (sc->jme_watchdog_timer == 0 || --sc->jme_watchdog_timer)
1946a5ebadc6SPyun YongHyeon 		return;
1947a5ebadc6SPyun YongHyeon 
1948a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
1949a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_LINK) == 0) {
1950a5ebadc6SPyun YongHyeon 		if_printf(sc->jme_ifp, "watchdog timeout (missed link)\n");
1951a9af3b70SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
195232f8942aSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1953a5ebadc6SPyun YongHyeon 		jme_init_locked(sc);
1954a5ebadc6SPyun YongHyeon 		return;
1955a5ebadc6SPyun YongHyeon 	}
1956a5ebadc6SPyun YongHyeon 	jme_txeof(sc);
1957a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt == 0) {
1958a5ebadc6SPyun YongHyeon 		if_printf(sc->jme_ifp,
1959a5ebadc6SPyun YongHyeon 		    "watchdog timeout (missed Tx interrupts) -- recovering\n");
1960a5ebadc6SPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1961932b56d2SJohn Baldwin 			jme_start_locked(ifp);
1962a5ebadc6SPyun YongHyeon 		return;
1963a5ebadc6SPyun YongHyeon 	}
1964a5ebadc6SPyun YongHyeon 
1965a5ebadc6SPyun YongHyeon 	if_printf(sc->jme_ifp, "watchdog timeout\n");
1966a9af3b70SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
196732f8942aSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1968a5ebadc6SPyun YongHyeon 	jme_init_locked(sc);
1969a5ebadc6SPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1970932b56d2SJohn Baldwin 		jme_start_locked(ifp);
1971a5ebadc6SPyun YongHyeon }
1972a5ebadc6SPyun YongHyeon 
1973a5ebadc6SPyun YongHyeon static int
1974a5ebadc6SPyun YongHyeon jme_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
1975a5ebadc6SPyun YongHyeon {
1976a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
1977a5ebadc6SPyun YongHyeon 	struct ifreq *ifr;
1978a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
1979a5ebadc6SPyun YongHyeon 	uint32_t reg;
1980a5ebadc6SPyun YongHyeon 	int error, mask;
1981a5ebadc6SPyun YongHyeon 
1982a5ebadc6SPyun YongHyeon 	sc = ifp->if_softc;
1983a5ebadc6SPyun YongHyeon 	ifr = (struct ifreq *)data;
1984a5ebadc6SPyun YongHyeon 	error = 0;
1985a5ebadc6SPyun YongHyeon 	switch (cmd) {
1986a5ebadc6SPyun YongHyeon 	case SIOCSIFMTU:
1987a5ebadc6SPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > JME_JUMBO_MTU ||
1988a5ebadc6SPyun YongHyeon 		    ((sc->jme_flags & JME_FLAG_NOJUMBO) != 0 &&
1989a5ebadc6SPyun YongHyeon 		    ifr->ifr_mtu > JME_MAX_MTU)) {
1990a5ebadc6SPyun YongHyeon 			error = EINVAL;
1991a5ebadc6SPyun YongHyeon 			break;
1992a5ebadc6SPyun YongHyeon 		}
1993a5ebadc6SPyun YongHyeon 
1994a5ebadc6SPyun YongHyeon 		if (ifp->if_mtu != ifr->ifr_mtu) {
1995a5ebadc6SPyun YongHyeon 			/*
1996a5ebadc6SPyun YongHyeon 			 * No special configuration is required when interface
1997a5ebadc6SPyun YongHyeon 			 * MTU is changed but availability of TSO/Tx checksum
1998a5ebadc6SPyun YongHyeon 			 * offload should be chcked against new MTU size as
1999a5ebadc6SPyun YongHyeon 			 * FIFO size is just 2K.
2000a5ebadc6SPyun YongHyeon 			 */
2001a5ebadc6SPyun YongHyeon 			JME_LOCK(sc);
2002a5ebadc6SPyun YongHyeon 			if (ifr->ifr_mtu >= JME_TX_FIFO_SIZE) {
2003a5ebadc6SPyun YongHyeon 				ifp->if_capenable &=
2004a5ebadc6SPyun YongHyeon 				    ~(IFCAP_TXCSUM | IFCAP_TSO4);
2005a5ebadc6SPyun YongHyeon 				ifp->if_hwassist &=
2006a5ebadc6SPyun YongHyeon 				    ~(JME_CSUM_FEATURES | CSUM_TSO);
2007a5ebadc6SPyun YongHyeon 				VLAN_CAPABILITIES(ifp);
2008a5ebadc6SPyun YongHyeon 			}
2009a5ebadc6SPyun YongHyeon 			ifp->if_mtu = ifr->ifr_mtu;
201032f8942aSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
201132f8942aSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2012a5ebadc6SPyun YongHyeon 				jme_init_locked(sc);
201332f8942aSPyun YongHyeon 			}
2014a5ebadc6SPyun YongHyeon 			JME_UNLOCK(sc);
2015a5ebadc6SPyun YongHyeon 		}
2016a5ebadc6SPyun YongHyeon 		break;
2017a5ebadc6SPyun YongHyeon 	case SIOCSIFFLAGS:
2018a5ebadc6SPyun YongHyeon 		JME_LOCK(sc);
2019a5ebadc6SPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
2020a5ebadc6SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2021a5ebadc6SPyun YongHyeon 				if (((ifp->if_flags ^ sc->jme_if_flags)
2022a5ebadc6SPyun YongHyeon 				    & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2023a5ebadc6SPyun YongHyeon 					jme_set_filter(sc);
2024a5ebadc6SPyun YongHyeon 			} else {
2025a5ebadc6SPyun YongHyeon 				if ((sc->jme_flags & JME_FLAG_DETACH) == 0)
2026a5ebadc6SPyun YongHyeon 					jme_init_locked(sc);
2027a5ebadc6SPyun YongHyeon 			}
2028a5ebadc6SPyun YongHyeon 		} else {
2029a5ebadc6SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2030a5ebadc6SPyun YongHyeon 				jme_stop(sc);
2031a5ebadc6SPyun YongHyeon 		}
2032a5ebadc6SPyun YongHyeon 		sc->jme_if_flags = ifp->if_flags;
2033a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
2034a5ebadc6SPyun YongHyeon 		break;
2035a5ebadc6SPyun YongHyeon 	case SIOCADDMULTI:
2036a5ebadc6SPyun YongHyeon 	case SIOCDELMULTI:
2037a5ebadc6SPyun YongHyeon 		JME_LOCK(sc);
2038a5ebadc6SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2039a5ebadc6SPyun YongHyeon 			jme_set_filter(sc);
2040a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
2041a5ebadc6SPyun YongHyeon 		break;
2042a5ebadc6SPyun YongHyeon 	case SIOCSIFMEDIA:
2043a5ebadc6SPyun YongHyeon 	case SIOCGIFMEDIA:
2044a5ebadc6SPyun YongHyeon 		mii = device_get_softc(sc->jme_miibus);
2045a5ebadc6SPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd);
2046a5ebadc6SPyun YongHyeon 		break;
2047a5ebadc6SPyun YongHyeon 	case SIOCSIFCAP:
2048a5ebadc6SPyun YongHyeon 		JME_LOCK(sc);
2049a5ebadc6SPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
2050a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
2051a5ebadc6SPyun YongHyeon 		    ifp->if_mtu < JME_TX_FIFO_SIZE) {
2052a5ebadc6SPyun YongHyeon 			if ((IFCAP_TXCSUM & ifp->if_capabilities) != 0) {
2053a5ebadc6SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_TXCSUM;
2054a5ebadc6SPyun YongHyeon 				if ((IFCAP_TXCSUM & ifp->if_capenable) != 0)
2055a5ebadc6SPyun YongHyeon 					ifp->if_hwassist |= JME_CSUM_FEATURES;
2056a5ebadc6SPyun YongHyeon 				else
2057a5ebadc6SPyun YongHyeon 					ifp->if_hwassist &= ~JME_CSUM_FEATURES;
2058a5ebadc6SPyun YongHyeon 			}
2059a5ebadc6SPyun YongHyeon 		}
2060a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
2061a5ebadc6SPyun YongHyeon 		    (IFCAP_RXCSUM & ifp->if_capabilities) != 0) {
2062a5ebadc6SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
2063a5ebadc6SPyun YongHyeon 			reg = CSR_READ_4(sc, JME_RXMAC);
2064a5ebadc6SPyun YongHyeon 			reg &= ~RXMAC_CSUM_ENB;
2065a5ebadc6SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
2066a5ebadc6SPyun YongHyeon 				reg |= RXMAC_CSUM_ENB;
2067a5ebadc6SPyun YongHyeon 			CSR_WRITE_4(sc, JME_RXMAC, reg);
2068a5ebadc6SPyun YongHyeon 		}
2069a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
2070a5ebadc6SPyun YongHyeon 		    ifp->if_mtu < JME_TX_FIFO_SIZE) {
2071a5ebadc6SPyun YongHyeon 			if ((IFCAP_TSO4 & ifp->if_capabilities) != 0) {
2072a5ebadc6SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_TSO4;
2073a5ebadc6SPyun YongHyeon 				if ((IFCAP_TSO4 & ifp->if_capenable) != 0)
2074a5ebadc6SPyun YongHyeon 					ifp->if_hwassist |= CSUM_TSO;
2075a5ebadc6SPyun YongHyeon 				else
2076a5ebadc6SPyun YongHyeon 					ifp->if_hwassist &= ~CSUM_TSO;
2077a5ebadc6SPyun YongHyeon 			}
2078a5ebadc6SPyun YongHyeon 		}
2079a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
2080a5ebadc6SPyun YongHyeon 		    (IFCAP_WOL_MAGIC & ifp->if_capabilities) != 0)
2081a5ebadc6SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
2082a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
2083a5ebadc6SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
2084a5ebadc6SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
20857bd35300SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
20867bd35300SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
20877bd35300SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
2088a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
2089a5ebadc6SPyun YongHyeon 		    (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) {
2090a5ebadc6SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
2091a5ebadc6SPyun YongHyeon 			jme_set_vlan(sc);
2092a5ebadc6SPyun YongHyeon 		}
2093a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
2094a5ebadc6SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
2095a5ebadc6SPyun YongHyeon 		break;
2096a5ebadc6SPyun YongHyeon 	default:
2097a5ebadc6SPyun YongHyeon 		error = ether_ioctl(ifp, cmd, data);
2098a5ebadc6SPyun YongHyeon 		break;
2099a5ebadc6SPyun YongHyeon 	}
2100a5ebadc6SPyun YongHyeon 
2101a5ebadc6SPyun YongHyeon 	return (error);
2102a5ebadc6SPyun YongHyeon }
2103a5ebadc6SPyun YongHyeon 
2104a5ebadc6SPyun YongHyeon static void
2105a5ebadc6SPyun YongHyeon jme_mac_config(struct jme_softc *sc)
2106a5ebadc6SPyun YongHyeon {
2107a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
2108cf8f254fSPyun YongHyeon 	uint32_t ghc, gpreg, rxmac, txmac, txpause;
2109f37739d7SPyun YongHyeon 	uint32_t txclk;
2110a5ebadc6SPyun YongHyeon 
2111a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
2112a5ebadc6SPyun YongHyeon 
2113a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
2114a5ebadc6SPyun YongHyeon 
2115a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GHC, GHC_RESET);
2116a5ebadc6SPyun YongHyeon 	DELAY(10);
2117a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GHC, 0);
2118a5ebadc6SPyun YongHyeon 	ghc = 0;
2119f37739d7SPyun YongHyeon 	txclk = 0;
2120a5ebadc6SPyun YongHyeon 	rxmac = CSR_READ_4(sc, JME_RXMAC);
2121a5ebadc6SPyun YongHyeon 	rxmac &= ~RXMAC_FC_ENB;
2122a5ebadc6SPyun YongHyeon 	txmac = CSR_READ_4(sc, JME_TXMAC);
2123a5ebadc6SPyun YongHyeon 	txmac &= ~(TXMAC_CARRIER_EXT | TXMAC_FRAME_BURST);
2124a5ebadc6SPyun YongHyeon 	txpause = CSR_READ_4(sc, JME_TXPFC);
2125a5ebadc6SPyun YongHyeon 	txpause &= ~TXPFC_PAUSE_ENB;
2126a5ebadc6SPyun YongHyeon 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
2127a5ebadc6SPyun YongHyeon 		ghc |= GHC_FULL_DUPLEX;
2128a5ebadc6SPyun YongHyeon 		rxmac &= ~RXMAC_COLL_DET_ENB;
2129a5ebadc6SPyun YongHyeon 		txmac &= ~(TXMAC_COLL_ENB | TXMAC_CARRIER_SENSE |
2130a5ebadc6SPyun YongHyeon 		    TXMAC_BACKOFF | TXMAC_CARRIER_EXT |
2131a5ebadc6SPyun YongHyeon 		    TXMAC_FRAME_BURST);
2132a5ebadc6SPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0)
2133a5ebadc6SPyun YongHyeon 			txpause |= TXPFC_PAUSE_ENB;
2134a5ebadc6SPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0)
2135a5ebadc6SPyun YongHyeon 			rxmac |= RXMAC_FC_ENB;
2136a5ebadc6SPyun YongHyeon 		/* Disable retry transmit timer/retry limit. */
2137a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXTRHD, CSR_READ_4(sc, JME_TXTRHD) &
2138a5ebadc6SPyun YongHyeon 		    ~(TXTRHD_RT_PERIOD_ENB | TXTRHD_RT_LIMIT_ENB));
2139a5ebadc6SPyun YongHyeon 	} else {
2140a5ebadc6SPyun YongHyeon 		rxmac |= RXMAC_COLL_DET_ENB;
2141a5ebadc6SPyun YongHyeon 		txmac |= TXMAC_COLL_ENB | TXMAC_CARRIER_SENSE | TXMAC_BACKOFF;
2142a5ebadc6SPyun YongHyeon 		/* Enable retry transmit timer/retry limit. */
2143a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXTRHD, CSR_READ_4(sc, JME_TXTRHD) |
2144a5ebadc6SPyun YongHyeon 		    TXTRHD_RT_PERIOD_ENB | TXTRHD_RT_LIMIT_ENB);
2145a5ebadc6SPyun YongHyeon 	}
2146a5ebadc6SPyun YongHyeon 		/* Reprogram Tx/Rx MACs with resolved speed/duplex. */
2147a5ebadc6SPyun YongHyeon 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
2148a5ebadc6SPyun YongHyeon 	case IFM_10_T:
2149a5ebadc6SPyun YongHyeon 		ghc |= GHC_SPEED_10;
2150f37739d7SPyun YongHyeon 		txclk |= GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100;
2151a5ebadc6SPyun YongHyeon 		break;
2152a5ebadc6SPyun YongHyeon 	case IFM_100_TX:
2153a5ebadc6SPyun YongHyeon 		ghc |= GHC_SPEED_100;
2154f37739d7SPyun YongHyeon 		txclk |= GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100;
2155a5ebadc6SPyun YongHyeon 		break;
2156a5ebadc6SPyun YongHyeon 	case IFM_1000_T:
2157a5ebadc6SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_FASTETH) != 0)
2158a5ebadc6SPyun YongHyeon 			break;
2159a5ebadc6SPyun YongHyeon 		ghc |= GHC_SPEED_1000;
2160f37739d7SPyun YongHyeon 		txclk |= GHC_TX_OFFLD_CLK_1000 | GHC_TX_MAC_CLK_1000;
2161a5ebadc6SPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) == 0)
2162a5ebadc6SPyun YongHyeon 			txmac |= TXMAC_CARRIER_EXT | TXMAC_FRAME_BURST;
2163a5ebadc6SPyun YongHyeon 		break;
2164a5ebadc6SPyun YongHyeon 	default:
2165a5ebadc6SPyun YongHyeon 		break;
2166a5ebadc6SPyun YongHyeon 	}
21678de8f265SPyun YongHyeon 	if (sc->jme_rev == DEVICEID_JMC250 &&
21688de8f265SPyun YongHyeon 	    sc->jme_chip_rev == DEVICEREVID_JMC250_A2) {
2169cf8f254fSPyun YongHyeon 		/*
2170cf8f254fSPyun YongHyeon 		 * Workaround occasional packet loss issue of JMC250 A2
2171cf8f254fSPyun YongHyeon 		 * when it runs on half-duplex media.
2172cf8f254fSPyun YongHyeon 		 */
2173cf8f254fSPyun YongHyeon 		gpreg = CSR_READ_4(sc, JME_GPREG1);
2174cf8f254fSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0)
2175cf8f254fSPyun YongHyeon 			gpreg &= ~GPREG1_HDPX_FIX;
2176cf8f254fSPyun YongHyeon 		else
2177cf8f254fSPyun YongHyeon 			gpreg |= GPREG1_HDPX_FIX;
2178cf8f254fSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GPREG1, gpreg);
2179cf8f254fSPyun YongHyeon 		/* Workaround CRC errors at 100Mbps on JMC250 A2. */
21808de8f265SPyun YongHyeon 		if (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX) {
21818de8f265SPyun YongHyeon 			/* Extend interface FIFO depth. */
21828de8f265SPyun YongHyeon 			jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr,
21838de8f265SPyun YongHyeon 			    0x1B, 0x0000);
21848de8f265SPyun YongHyeon 		} else {
21858de8f265SPyun YongHyeon 			/* Select default interface FIFO depth. */
21868de8f265SPyun YongHyeon 			jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr,
21878de8f265SPyun YongHyeon 			    0x1B, 0x0004);
21888de8f265SPyun YongHyeon 		}
21898de8f265SPyun YongHyeon 	}
2190f37739d7SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_TXCLK) != 0)
2191f37739d7SPyun YongHyeon 		ghc |= txclk;
2192a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GHC, ghc);
2193a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, rxmac);
2194a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXMAC, txmac);
2195a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXPFC, txpause);
2196a5ebadc6SPyun YongHyeon }
2197a5ebadc6SPyun YongHyeon 
2198a5ebadc6SPyun YongHyeon static void
2199a5ebadc6SPyun YongHyeon jme_link_task(void *arg, int pending)
2200a5ebadc6SPyun YongHyeon {
2201a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
2202a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
2203a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
2204a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
2205a5ebadc6SPyun YongHyeon 	bus_addr_t paddr;
2206a5ebadc6SPyun YongHyeon 	int i;
2207a5ebadc6SPyun YongHyeon 
2208a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)arg;
2209a5ebadc6SPyun YongHyeon 
2210a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
2211a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
2212a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2213a5ebadc6SPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
2214a5ebadc6SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2215a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
2216a5ebadc6SPyun YongHyeon 		return;
2217a5ebadc6SPyun YongHyeon 	}
2218a5ebadc6SPyun YongHyeon 
2219a5ebadc6SPyun YongHyeon 	sc->jme_flags &= ~JME_FLAG_LINK;
2220a5ebadc6SPyun YongHyeon 	if ((mii->mii_media_status & IFM_AVALID) != 0) {
2221a5ebadc6SPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
2222a5ebadc6SPyun YongHyeon 		case IFM_10_T:
2223a5ebadc6SPyun YongHyeon 		case IFM_100_TX:
2224a5ebadc6SPyun YongHyeon 			sc->jme_flags |= JME_FLAG_LINK;
2225a5ebadc6SPyun YongHyeon 			break;
2226a5ebadc6SPyun YongHyeon 		case IFM_1000_T:
22277a4e8171SPyun YongHyeon 			if ((sc->jme_flags & JME_FLAG_FASTETH) != 0)
2228a5ebadc6SPyun YongHyeon 				break;
2229a5ebadc6SPyun YongHyeon 			sc->jme_flags |= JME_FLAG_LINK;
2230a5ebadc6SPyun YongHyeon 			break;
2231a5ebadc6SPyun YongHyeon 		default:
2232a5ebadc6SPyun YongHyeon 			break;
2233a5ebadc6SPyun YongHyeon 		}
2234a5ebadc6SPyun YongHyeon 	}
2235a5ebadc6SPyun YongHyeon 
2236a5ebadc6SPyun YongHyeon 	/*
2237a5ebadc6SPyun YongHyeon 	 * Disabling Rx/Tx MACs have a side-effect of resetting
2238a5ebadc6SPyun YongHyeon 	 * JME_TXNDA/JME_RXNDA register to the first address of
2239a5ebadc6SPyun YongHyeon 	 * Tx/Rx descriptor address. So driver should reset its
2240a5ebadc6SPyun YongHyeon 	 * internal procucer/consumer pointer and reclaim any
2241a5ebadc6SPyun YongHyeon 	 * allocated resources. Note, just saving the value of
2242a5ebadc6SPyun YongHyeon 	 * JME_TXNDA and JME_RXNDA registers before stopping MAC
2243a5ebadc6SPyun YongHyeon 	 * and restoring JME_TXNDA/JME_RXNDA register is not
2244a5ebadc6SPyun YongHyeon 	 * sufficient to make sure correct MAC state because
2245a5ebadc6SPyun YongHyeon 	 * stopping MAC operation can take a while and hardware
2246a5ebadc6SPyun YongHyeon 	 * might have updated JME_TXNDA/JME_RXNDA registers
2247a5ebadc6SPyun YongHyeon 	 * during the stop operation.
2248a5ebadc6SPyun YongHyeon 	 */
2249a5ebadc6SPyun YongHyeon 	/* Block execution of task. */
2250a5ebadc6SPyun YongHyeon 	taskqueue_block(sc->jme_tq);
2251a5ebadc6SPyun YongHyeon 	/* Disable interrupts and stop driver. */
2252a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_CLR, JME_INTRS);
2253a5ebadc6SPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
2254a5ebadc6SPyun YongHyeon 	callout_stop(&sc->jme_tick_ch);
2255a5ebadc6SPyun YongHyeon 	sc->jme_watchdog_timer = 0;
2256a5ebadc6SPyun YongHyeon 
2257a5ebadc6SPyun YongHyeon 	/* Stop receiver/transmitter. */
2258a5ebadc6SPyun YongHyeon 	jme_stop_rx(sc);
2259a5ebadc6SPyun YongHyeon 	jme_stop_tx(sc);
2260a5ebadc6SPyun YongHyeon 
2261a5ebadc6SPyun YongHyeon 	/* XXX Drain all queued tasks. */
2262a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
2263a5ebadc6SPyun YongHyeon 	taskqueue_drain(sc->jme_tq, &sc->jme_int_task);
2264a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
2265a5ebadc6SPyun YongHyeon 
2266a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_rxhead != NULL)
2267a5ebadc6SPyun YongHyeon 		m_freem(sc->jme_cdata.jme_rxhead);
2268a5ebadc6SPyun YongHyeon 	JME_RXCHAIN_RESET(sc);
2269a5ebadc6SPyun YongHyeon 	jme_txeof(sc);
2270a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt != 0) {
2271a5ebadc6SPyun YongHyeon 		/* Remove queued packets for transmit. */
2272a5ebadc6SPyun YongHyeon 		for (i = 0; i < JME_TX_RING_CNT; i++) {
2273a5ebadc6SPyun YongHyeon 			txd = &sc->jme_cdata.jme_txdesc[i];
2274a5ebadc6SPyun YongHyeon 			if (txd->tx_m != NULL) {
2275a5ebadc6SPyun YongHyeon 				bus_dmamap_sync(
2276a5ebadc6SPyun YongHyeon 				    sc->jme_cdata.jme_tx_tag,
2277a5ebadc6SPyun YongHyeon 				    txd->tx_dmamap,
2278a5ebadc6SPyun YongHyeon 				    BUS_DMASYNC_POSTWRITE);
2279a5ebadc6SPyun YongHyeon 				bus_dmamap_unload(
2280a5ebadc6SPyun YongHyeon 				    sc->jme_cdata.jme_tx_tag,
2281a5ebadc6SPyun YongHyeon 				    txd->tx_dmamap);
2282a5ebadc6SPyun YongHyeon 				m_freem(txd->tx_m);
2283a5ebadc6SPyun YongHyeon 				txd->tx_m = NULL;
2284a5ebadc6SPyun YongHyeon 				txd->tx_ndesc = 0;
2285a9af3b70SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2286a5ebadc6SPyun YongHyeon 			}
2287a5ebadc6SPyun YongHyeon 		}
2288a5ebadc6SPyun YongHyeon 	}
2289a5ebadc6SPyun YongHyeon 
2290a5ebadc6SPyun YongHyeon 	/*
2291a5ebadc6SPyun YongHyeon 	 * Reuse configured Rx descriptors and reset
2292932b56d2SJohn Baldwin 	 * producer/consumer index.
2293a5ebadc6SPyun YongHyeon 	 */
2294a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_cons = 0;
22957e86a37eSPyun YongHyeon 	sc->jme_morework = 0;
2296a5ebadc6SPyun YongHyeon 	jme_init_tx_ring(sc);
2297a5ebadc6SPyun YongHyeon 	/* Initialize shadow status block. */
2298a5ebadc6SPyun YongHyeon 	jme_init_ssb(sc);
2299a5ebadc6SPyun YongHyeon 
2300a5ebadc6SPyun YongHyeon 	/* Program MAC with resolved speed/duplex/flow-control. */
2301a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_LINK) != 0) {
2302a5ebadc6SPyun YongHyeon 		jme_mac_config(sc);
2303450ab472SPyun YongHyeon 		jme_stats_clear(sc);
2304a5ebadc6SPyun YongHyeon 
2305a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr);
2306a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr);
2307a5ebadc6SPyun YongHyeon 
2308a5ebadc6SPyun YongHyeon 		/* Set Tx ring address to the hardware. */
2309a5ebadc6SPyun YongHyeon 		paddr = JME_TX_RING_ADDR(sc, 0);
2310a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXDBA_HI, JME_ADDR_HI(paddr));
2311a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXDBA_LO, JME_ADDR_LO(paddr));
2312a5ebadc6SPyun YongHyeon 
2313a5ebadc6SPyun YongHyeon 		/* Set Rx ring address to the hardware. */
2314a5ebadc6SPyun YongHyeon 		paddr = JME_RX_RING_ADDR(sc, 0);
2315a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXDBA_HI, JME_ADDR_HI(paddr));
2316a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXDBA_LO, JME_ADDR_LO(paddr));
2317a5ebadc6SPyun YongHyeon 
2318a5ebadc6SPyun YongHyeon 		/* Restart receiver/transmitter. */
2319a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr | RXCSR_RX_ENB |
2320a5ebadc6SPyun YongHyeon 		    RXCSR_RXQ_START);
2321a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr | TXCSR_TX_ENB);
23224f1ff93aSPyun YongHyeon 		/* Lastly enable TX/RX clock. */
23234f1ff93aSPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_TXCLK) != 0)
23244f1ff93aSPyun YongHyeon 			CSR_WRITE_4(sc, JME_GHC,
23254f1ff93aSPyun YongHyeon 			    CSR_READ_4(sc, JME_GHC) & ~GHC_TX_MAC_CLK_DIS);
23264f1ff93aSPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_RXCLK) != 0)
23274f1ff93aSPyun YongHyeon 			CSR_WRITE_4(sc, JME_GPREG1,
23284f1ff93aSPyun YongHyeon 			    CSR_READ_4(sc, JME_GPREG1) & ~GPREG1_RX_MAC_CLK_DIS);
2329a5ebadc6SPyun YongHyeon 	}
2330a5ebadc6SPyun YongHyeon 
2331a5ebadc6SPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
2332a5ebadc6SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2333a5ebadc6SPyun YongHyeon 	callout_reset(&sc->jme_tick_ch, hz, jme_tick, sc);
2334a5ebadc6SPyun YongHyeon 	/* Unblock execution of task. */
2335a5ebadc6SPyun YongHyeon 	taskqueue_unblock(sc->jme_tq);
2336a5ebadc6SPyun YongHyeon 	/* Reenable interrupts. */
2337a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_SET, JME_INTRS);
2338a5ebadc6SPyun YongHyeon 
2339a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
2340a5ebadc6SPyun YongHyeon }
2341a5ebadc6SPyun YongHyeon 
2342a5ebadc6SPyun YongHyeon static int
2343a5ebadc6SPyun YongHyeon jme_intr(void *arg)
2344a5ebadc6SPyun YongHyeon {
2345a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
2346a5ebadc6SPyun YongHyeon 	uint32_t status;
2347a5ebadc6SPyun YongHyeon 
2348a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)arg;
2349a5ebadc6SPyun YongHyeon 
2350a5ebadc6SPyun YongHyeon 	status = CSR_READ_4(sc, JME_INTR_REQ_STATUS);
2351a5ebadc6SPyun YongHyeon 	if (status == 0 || status == 0xFFFFFFFF)
2352a5ebadc6SPyun YongHyeon 		return (FILTER_STRAY);
2353a5ebadc6SPyun YongHyeon 	/* Disable interrupts. */
2354a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_CLR, JME_INTRS);
2355a5ebadc6SPyun YongHyeon 	taskqueue_enqueue(sc->jme_tq, &sc->jme_int_task);
2356a5ebadc6SPyun YongHyeon 
2357a5ebadc6SPyun YongHyeon 	return (FILTER_HANDLED);
2358a5ebadc6SPyun YongHyeon }
2359a5ebadc6SPyun YongHyeon 
2360a5ebadc6SPyun YongHyeon static void
2361a5ebadc6SPyun YongHyeon jme_int_task(void *arg, int pending)
2362a5ebadc6SPyun YongHyeon {
2363a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
2364a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
2365a5ebadc6SPyun YongHyeon 	uint32_t status;
2366a5ebadc6SPyun YongHyeon 	int more;
2367a5ebadc6SPyun YongHyeon 
2368a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)arg;
2369a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2370a5ebadc6SPyun YongHyeon 
2371932b56d2SJohn Baldwin 	JME_LOCK(sc);
2372a5ebadc6SPyun YongHyeon 	status = CSR_READ_4(sc, JME_INTR_STATUS);
23737e86a37eSPyun YongHyeon 	if (sc->jme_morework != 0) {
23747e86a37eSPyun YongHyeon 		sc->jme_morework = 0;
2375a5ebadc6SPyun YongHyeon 		status |= INTR_RXQ_COAL | INTR_RXQ_COAL_TO;
2376a5ebadc6SPyun YongHyeon 	}
2377a5ebadc6SPyun YongHyeon 	if ((status & JME_INTRS) == 0 || status == 0xFFFFFFFF)
2378a5ebadc6SPyun YongHyeon 		goto done;
2379a5ebadc6SPyun YongHyeon 	/* Reset PCC counter/timer and Ack interrupts. */
2380a5ebadc6SPyun YongHyeon 	status &= ~(INTR_TXQ_COMP | INTR_RXQ_COMP);
2381a5ebadc6SPyun YongHyeon 	if ((status & (INTR_TXQ_COAL | INTR_TXQ_COAL_TO)) != 0)
2382a5ebadc6SPyun YongHyeon 		status |= INTR_TXQ_COAL | INTR_TXQ_COAL_TO | INTR_TXQ_COMP;
2383a5ebadc6SPyun YongHyeon 	if ((status & (INTR_RXQ_COAL | INTR_RXQ_COAL_TO)) != 0)
2384a5ebadc6SPyun YongHyeon 		status |= INTR_RXQ_COAL | INTR_RXQ_COAL_TO | INTR_RXQ_COMP;
2385a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_STATUS, status);
2386a5ebadc6SPyun YongHyeon 	more = 0;
2387a5ebadc6SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2388a5ebadc6SPyun YongHyeon 		if ((status & (INTR_RXQ_COAL | INTR_RXQ_COAL_TO)) != 0) {
2389a5ebadc6SPyun YongHyeon 			more = jme_rxintr(sc, sc->jme_process_limit);
2390a5ebadc6SPyun YongHyeon 			if (more != 0)
23917e86a37eSPyun YongHyeon 				sc->jme_morework = 1;
2392a5ebadc6SPyun YongHyeon 		}
2393a5ebadc6SPyun YongHyeon 		if ((status & INTR_RXQ_DESC_EMPTY) != 0) {
2394a5ebadc6SPyun YongHyeon 			/*
2395a5ebadc6SPyun YongHyeon 			 * Notify hardware availability of new Rx
2396a5ebadc6SPyun YongHyeon 			 * buffers.
2397a5ebadc6SPyun YongHyeon 			 * Reading RXCSR takes very long time under
2398a5ebadc6SPyun YongHyeon 			 * heavy load so cache RXCSR value and writes
2399a5ebadc6SPyun YongHyeon 			 * the ORed value with the kick command to
2400a5ebadc6SPyun YongHyeon 			 * the RXCSR. This saves one register access
2401a5ebadc6SPyun YongHyeon 			 * cycle.
2402a5ebadc6SPyun YongHyeon 			 */
2403a5ebadc6SPyun YongHyeon 			CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr |
2404a5ebadc6SPyun YongHyeon 			    RXCSR_RX_ENB | RXCSR_RXQ_START);
2405a5ebadc6SPyun YongHyeon 		}
2406a5ebadc6SPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2407932b56d2SJohn Baldwin 			jme_start_locked(ifp);
2408a5ebadc6SPyun YongHyeon 	}
2409a5ebadc6SPyun YongHyeon 
2410a5ebadc6SPyun YongHyeon 	if (more != 0 || (CSR_READ_4(sc, JME_INTR_STATUS) & JME_INTRS) != 0) {
2411a5ebadc6SPyun YongHyeon 		taskqueue_enqueue(sc->jme_tq, &sc->jme_int_task);
2412932b56d2SJohn Baldwin 		JME_UNLOCK(sc);
2413a5ebadc6SPyun YongHyeon 		return;
2414a5ebadc6SPyun YongHyeon 	}
2415a5ebadc6SPyun YongHyeon done:
2416932b56d2SJohn Baldwin 	JME_UNLOCK(sc);
2417932b56d2SJohn Baldwin 
2418a5ebadc6SPyun YongHyeon 	/* Reenable interrupts. */
2419a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_SET, JME_INTRS);
2420a5ebadc6SPyun YongHyeon }
2421a5ebadc6SPyun YongHyeon 
2422a5ebadc6SPyun YongHyeon static void
2423a5ebadc6SPyun YongHyeon jme_txeof(struct jme_softc *sc)
2424a5ebadc6SPyun YongHyeon {
2425a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
2426a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
2427a5ebadc6SPyun YongHyeon 	uint32_t status;
2428a5ebadc6SPyun YongHyeon 	int cons, nsegs;
2429a5ebadc6SPyun YongHyeon 
2430a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
2431a5ebadc6SPyun YongHyeon 
2432a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2433a5ebadc6SPyun YongHyeon 
2434a5ebadc6SPyun YongHyeon 	cons = sc->jme_cdata.jme_tx_cons;
2435a5ebadc6SPyun YongHyeon 	if (cons == sc->jme_cdata.jme_tx_prod)
2436a5ebadc6SPyun YongHyeon 		return;
2437a5ebadc6SPyun YongHyeon 
2438a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag,
2439a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map,
2440a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2441a5ebadc6SPyun YongHyeon 
2442a5ebadc6SPyun YongHyeon 	/*
2443a5ebadc6SPyun YongHyeon 	 * Go through our Tx list and free mbufs for those
2444a5ebadc6SPyun YongHyeon 	 * frames which have been transmitted.
2445a5ebadc6SPyun YongHyeon 	 */
2446a5ebadc6SPyun YongHyeon 	for (; cons != sc->jme_cdata.jme_tx_prod;) {
2447a5ebadc6SPyun YongHyeon 		txd = &sc->jme_cdata.jme_txdesc[cons];
2448a5ebadc6SPyun YongHyeon 		status = le32toh(txd->tx_desc->flags);
2449a5ebadc6SPyun YongHyeon 		if ((status & JME_TD_OWN) == JME_TD_OWN)
2450a5ebadc6SPyun YongHyeon 			break;
2451a5ebadc6SPyun YongHyeon 
2452a5ebadc6SPyun YongHyeon 		if ((status & (JME_TD_TMOUT | JME_TD_RETRY_EXP)) != 0)
2453a9af3b70SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2454a5ebadc6SPyun YongHyeon 		else {
2455a9af3b70SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1);
2456a5ebadc6SPyun YongHyeon 			if ((status & JME_TD_COLLISION) != 0)
2457a9af3b70SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_COLLISIONS,
2458a5ebadc6SPyun YongHyeon 				    le32toh(txd->tx_desc->buflen) &
2459a9af3b70SGleb Smirnoff 				    JME_TD_BUF_LEN_MASK);
2460a5ebadc6SPyun YongHyeon 		}
2461a5ebadc6SPyun YongHyeon 		/*
2462a5ebadc6SPyun YongHyeon 		 * Only the first descriptor of multi-descriptor
2463a5ebadc6SPyun YongHyeon 		 * transmission is updated so driver have to skip entire
2464a5ebadc6SPyun YongHyeon 		 * chained buffers for the transmiited frame. In other
2465a5ebadc6SPyun YongHyeon 		 * words, JME_TD_OWN bit is valid only at the first
2466a5ebadc6SPyun YongHyeon 		 * descriptor of a multi-descriptor transmission.
2467a5ebadc6SPyun YongHyeon 		 */
2468a5ebadc6SPyun YongHyeon 		for (nsegs = 0; nsegs < txd->tx_ndesc; nsegs++) {
2469a5ebadc6SPyun YongHyeon 			sc->jme_rdata.jme_tx_ring[cons].flags = 0;
2470a5ebadc6SPyun YongHyeon 			JME_DESC_INC(cons, JME_TX_RING_CNT);
2471a5ebadc6SPyun YongHyeon 		}
2472a5ebadc6SPyun YongHyeon 
2473a5ebadc6SPyun YongHyeon 		/* Reclaim transferred mbufs. */
2474a5ebadc6SPyun YongHyeon 		bus_dmamap_sync(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap,
2475a5ebadc6SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
2476a5ebadc6SPyun YongHyeon 		bus_dmamap_unload(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap);
2477a5ebadc6SPyun YongHyeon 
2478a5ebadc6SPyun YongHyeon 		KASSERT(txd->tx_m != NULL,
2479a5ebadc6SPyun YongHyeon 		    ("%s: freeing NULL mbuf!\n", __func__));
2480a5ebadc6SPyun YongHyeon 		m_freem(txd->tx_m);
2481a5ebadc6SPyun YongHyeon 		txd->tx_m = NULL;
2482a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_tx_cnt -= txd->tx_ndesc;
2483a5ebadc6SPyun YongHyeon 		KASSERT(sc->jme_cdata.jme_tx_cnt >= 0,
2484a5ebadc6SPyun YongHyeon 		    ("%s: Active Tx desc counter was garbled\n", __func__));
2485a5ebadc6SPyun YongHyeon 		txd->tx_ndesc = 0;
2486a5ebadc6SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2487a5ebadc6SPyun YongHyeon 	}
2488a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_cons = cons;
2489a5ebadc6SPyun YongHyeon 	/* Unarm watchog timer when there is no pending descriptors in queue. */
2490a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt == 0)
2491a5ebadc6SPyun YongHyeon 		sc->jme_watchdog_timer = 0;
2492a5ebadc6SPyun YongHyeon 
2493a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag,
2494a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map,
2495a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2496a5ebadc6SPyun YongHyeon }
2497a5ebadc6SPyun YongHyeon 
2498a5ebadc6SPyun YongHyeon static __inline void
2499a5ebadc6SPyun YongHyeon jme_discard_rxbuf(struct jme_softc *sc, int cons)
2500a5ebadc6SPyun YongHyeon {
2501a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
2502a5ebadc6SPyun YongHyeon 
2503a5ebadc6SPyun YongHyeon 	desc = &sc->jme_rdata.jme_rx_ring[cons];
2504a5ebadc6SPyun YongHyeon 	desc->flags = htole32(JME_RD_OWN | JME_RD_INTR | JME_RD_64BIT);
2505a5ebadc6SPyun YongHyeon 	desc->buflen = htole32(MCLBYTES);
2506a5ebadc6SPyun YongHyeon }
2507a5ebadc6SPyun YongHyeon 
2508a5ebadc6SPyun YongHyeon /* Receive a frame. */
2509a5ebadc6SPyun YongHyeon static void
2510a5ebadc6SPyun YongHyeon jme_rxeof(struct jme_softc *sc)
2511a5ebadc6SPyun YongHyeon {
2512a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
2513a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
2514a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
2515a5ebadc6SPyun YongHyeon 	struct mbuf *mp, *m;
2516a5ebadc6SPyun YongHyeon 	uint32_t flags, status;
2517a5ebadc6SPyun YongHyeon 	int cons, count, nsegs;
2518a5ebadc6SPyun YongHyeon 
2519932b56d2SJohn Baldwin 	JME_LOCK_ASSERT(sc);
2520932b56d2SJohn Baldwin 
2521a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2522a5ebadc6SPyun YongHyeon 
2523a5ebadc6SPyun YongHyeon 	cons = sc->jme_cdata.jme_rx_cons;
2524a5ebadc6SPyun YongHyeon 	desc = &sc->jme_rdata.jme_rx_ring[cons];
2525a5ebadc6SPyun YongHyeon 	flags = le32toh(desc->flags);
2526a5ebadc6SPyun YongHyeon 	status = le32toh(desc->buflen);
2527a5ebadc6SPyun YongHyeon 	nsegs = JME_RX_NSEGS(status);
2528a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rxlen = JME_RX_BYTES(status) - JME_RX_PAD_BYTES;
2529a5ebadc6SPyun YongHyeon 	if ((status & JME_RX_ERR_STAT) != 0) {
2530a9af3b70SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_IERRORS, 1);
2531a5ebadc6SPyun YongHyeon 		jme_discard_rxbuf(sc, sc->jme_cdata.jme_rx_cons);
2532a5ebadc6SPyun YongHyeon #ifdef JME_SHOW_ERRORS
2533a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "%s : receive error = 0x%b\n",
2534a5ebadc6SPyun YongHyeon 		    __func__, JME_RX_ERR(status), JME_RX_ERR_BITS);
2535a5ebadc6SPyun YongHyeon #endif
2536a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_rx_cons += nsegs;
2537a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_rx_cons %= JME_RX_RING_CNT;
2538a5ebadc6SPyun YongHyeon 		return;
2539a5ebadc6SPyun YongHyeon 	}
2540a5ebadc6SPyun YongHyeon 
2541a5ebadc6SPyun YongHyeon 	for (count = 0; count < nsegs; count++,
2542a5ebadc6SPyun YongHyeon 	    JME_DESC_INC(cons, JME_RX_RING_CNT)) {
2543a5ebadc6SPyun YongHyeon 		rxd = &sc->jme_cdata.jme_rxdesc[cons];
2544a5ebadc6SPyun YongHyeon 		mp = rxd->rx_m;
2545a5ebadc6SPyun YongHyeon 		/* Add a new receive buffer to the ring. */
2546a5ebadc6SPyun YongHyeon 		if (jme_newbuf(sc, rxd) != 0) {
2547a9af3b70SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
2548a5ebadc6SPyun YongHyeon 			/* Reuse buffer. */
254943742818SPyun YongHyeon 			for (; count < nsegs; count++) {
255043742818SPyun YongHyeon 				jme_discard_rxbuf(sc, cons);
255143742818SPyun YongHyeon 				JME_DESC_INC(cons, JME_RX_RING_CNT);
255243742818SPyun YongHyeon 			}
2553a5ebadc6SPyun YongHyeon 			if (sc->jme_cdata.jme_rxhead != NULL) {
2554a5ebadc6SPyun YongHyeon 				m_freem(sc->jme_cdata.jme_rxhead);
2555a5ebadc6SPyun YongHyeon 				JME_RXCHAIN_RESET(sc);
2556a5ebadc6SPyun YongHyeon 			}
2557a5ebadc6SPyun YongHyeon 			break;
2558a5ebadc6SPyun YongHyeon 		}
2559a5ebadc6SPyun YongHyeon 
2560a5ebadc6SPyun YongHyeon 		/*
2561a5ebadc6SPyun YongHyeon 		 * Assume we've received a full sized frame.
2562a5ebadc6SPyun YongHyeon 		 * Actual size is fixed when we encounter the end of
2563a5ebadc6SPyun YongHyeon 		 * multi-segmented frame.
2564a5ebadc6SPyun YongHyeon 		 */
2565a5ebadc6SPyun YongHyeon 		mp->m_len = MCLBYTES;
2566a5ebadc6SPyun YongHyeon 
2567a5ebadc6SPyun YongHyeon 		/* Chain received mbufs. */
2568a5ebadc6SPyun YongHyeon 		if (sc->jme_cdata.jme_rxhead == NULL) {
2569a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rxhead = mp;
2570a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rxtail = mp;
2571a5ebadc6SPyun YongHyeon 		} else {
2572a5ebadc6SPyun YongHyeon 			/*
2573a5ebadc6SPyun YongHyeon 			 * Receive processor can receive a maximum frame
2574a5ebadc6SPyun YongHyeon 			 * size of 65535 bytes.
2575a5ebadc6SPyun YongHyeon 			 */
2576a5ebadc6SPyun YongHyeon 			mp->m_flags &= ~M_PKTHDR;
2577a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rxtail->m_next = mp;
2578a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rxtail = mp;
2579a5ebadc6SPyun YongHyeon 		}
2580a5ebadc6SPyun YongHyeon 
2581a5ebadc6SPyun YongHyeon 		if (count == nsegs - 1) {
2582a5ebadc6SPyun YongHyeon 			/* Last desc. for this frame. */
2583a5ebadc6SPyun YongHyeon 			m = sc->jme_cdata.jme_rxhead;
2584a5ebadc6SPyun YongHyeon 			m->m_flags |= M_PKTHDR;
2585a5ebadc6SPyun YongHyeon 			m->m_pkthdr.len = sc->jme_cdata.jme_rxlen;
2586a5ebadc6SPyun YongHyeon 			if (nsegs > 1) {
2587a5ebadc6SPyun YongHyeon 				/* Set first mbuf size. */
2588a5ebadc6SPyun YongHyeon 				m->m_len = MCLBYTES - JME_RX_PAD_BYTES;
2589a5ebadc6SPyun YongHyeon 				/* Set last mbuf size. */
2590a5ebadc6SPyun YongHyeon 				mp->m_len = sc->jme_cdata.jme_rxlen -
2591a5ebadc6SPyun YongHyeon 				    ((MCLBYTES - JME_RX_PAD_BYTES) +
2592a5ebadc6SPyun YongHyeon 				    (MCLBYTES * (nsegs - 2)));
2593a5ebadc6SPyun YongHyeon 			} else
2594a5ebadc6SPyun YongHyeon 				m->m_len = sc->jme_cdata.jme_rxlen;
2595a5ebadc6SPyun YongHyeon 			m->m_pkthdr.rcvif = ifp;
2596a5ebadc6SPyun YongHyeon 
2597a5ebadc6SPyun YongHyeon 			/*
2598a5ebadc6SPyun YongHyeon 			 * Account for 10bytes auto padding which is used
2599a5ebadc6SPyun YongHyeon 			 * to align IP header on 32bit boundary. Also note,
2600a5ebadc6SPyun YongHyeon 			 * CRC bytes is automatically removed by the
2601a5ebadc6SPyun YongHyeon 			 * hardware.
2602a5ebadc6SPyun YongHyeon 			 */
2603a5ebadc6SPyun YongHyeon 			m->m_data += JME_RX_PAD_BYTES;
2604a5ebadc6SPyun YongHyeon 
2605a5ebadc6SPyun YongHyeon 			/* Set checksum information. */
2606a5ebadc6SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 &&
2607a5ebadc6SPyun YongHyeon 			    (flags & JME_RD_IPV4) != 0) {
2608a5ebadc6SPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
2609a5ebadc6SPyun YongHyeon 				if ((flags & JME_RD_IPCSUM) != 0)
2610a5ebadc6SPyun YongHyeon 					m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
2611a5ebadc6SPyun YongHyeon 				if (((flags & JME_RD_MORE_FRAG) == 0) &&
2612a5ebadc6SPyun YongHyeon 				    ((flags & (JME_RD_TCP | JME_RD_TCPCSUM)) ==
2613a5ebadc6SPyun YongHyeon 				    (JME_RD_TCP | JME_RD_TCPCSUM) ||
2614a5ebadc6SPyun YongHyeon 				    (flags & (JME_RD_UDP | JME_RD_UDPCSUM)) ==
2615a5ebadc6SPyun YongHyeon 				    (JME_RD_UDP | JME_RD_UDPCSUM))) {
2616a5ebadc6SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2617a5ebadc6SPyun YongHyeon 					    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
2618a5ebadc6SPyun YongHyeon 					m->m_pkthdr.csum_data = 0xffff;
2619a5ebadc6SPyun YongHyeon 				}
2620a5ebadc6SPyun YongHyeon 			}
2621a5ebadc6SPyun YongHyeon 
2622a5ebadc6SPyun YongHyeon 			/* Check for VLAN tagged packets. */
2623a5ebadc6SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 &&
2624a5ebadc6SPyun YongHyeon 			    (flags & JME_RD_VLAN_TAG) != 0) {
2625a5ebadc6SPyun YongHyeon 				m->m_pkthdr.ether_vtag =
2626a5ebadc6SPyun YongHyeon 				    flags & JME_RD_VLAN_MASK;
2627a5ebadc6SPyun YongHyeon 				m->m_flags |= M_VLANTAG;
2628a5ebadc6SPyun YongHyeon 			}
2629a5ebadc6SPyun YongHyeon 
2630a9af3b70SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IPACKETS, 1);
2631a5ebadc6SPyun YongHyeon 			/* Pass it on. */
2632932b56d2SJohn Baldwin 			JME_UNLOCK(sc);
2633a5ebadc6SPyun YongHyeon 			(*ifp->if_input)(ifp, m);
2634932b56d2SJohn Baldwin 			JME_LOCK(sc);
2635a5ebadc6SPyun YongHyeon 
2636a5ebadc6SPyun YongHyeon 			/* Reset mbuf chains. */
2637a5ebadc6SPyun YongHyeon 			JME_RXCHAIN_RESET(sc);
2638a5ebadc6SPyun YongHyeon 		}
2639a5ebadc6SPyun YongHyeon 	}
2640a5ebadc6SPyun YongHyeon 
2641a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_cons += nsegs;
2642a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_cons %= JME_RX_RING_CNT;
2643a5ebadc6SPyun YongHyeon }
2644a5ebadc6SPyun YongHyeon 
2645a5ebadc6SPyun YongHyeon static int
2646a5ebadc6SPyun YongHyeon jme_rxintr(struct jme_softc *sc, int count)
2647a5ebadc6SPyun YongHyeon {
2648a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
2649a5ebadc6SPyun YongHyeon 	int nsegs, prog, pktlen;
2650a5ebadc6SPyun YongHyeon 
2651a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_rx_ring_tag,
2652a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_rx_ring_map,
2653a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2654a5ebadc6SPyun YongHyeon 
2655a5ebadc6SPyun YongHyeon 	for (prog = 0; count > 0; prog++) {
2656a5ebadc6SPyun YongHyeon 		desc = &sc->jme_rdata.jme_rx_ring[sc->jme_cdata.jme_rx_cons];
2657a5ebadc6SPyun YongHyeon 		if ((le32toh(desc->flags) & JME_RD_OWN) == JME_RD_OWN)
2658a5ebadc6SPyun YongHyeon 			break;
2659a5ebadc6SPyun YongHyeon 		if ((le32toh(desc->buflen) & JME_RD_VALID) == 0)
2660a5ebadc6SPyun YongHyeon 			break;
2661a5ebadc6SPyun YongHyeon 		nsegs = JME_RX_NSEGS(le32toh(desc->buflen));
2662a5ebadc6SPyun YongHyeon 		/*
2663a5ebadc6SPyun YongHyeon 		 * Check number of segments against received bytes.
2664a5ebadc6SPyun YongHyeon 		 * Non-matching value would indicate that hardware
2665a5ebadc6SPyun YongHyeon 		 * is still trying to update Rx descriptors. I'm not
2666a5ebadc6SPyun YongHyeon 		 * sure whether this check is needed.
2667a5ebadc6SPyun YongHyeon 		 */
2668a5ebadc6SPyun YongHyeon 		pktlen = JME_RX_BYTES(le32toh(desc->buflen));
2669057b4402SPedro F. Giffuni 		if (nsegs != howmany(pktlen, MCLBYTES))
2670a5ebadc6SPyun YongHyeon 			break;
2671a5ebadc6SPyun YongHyeon 		prog++;
2672a5ebadc6SPyun YongHyeon 		/* Received a frame. */
2673a5ebadc6SPyun YongHyeon 		jme_rxeof(sc);
2674a5ebadc6SPyun YongHyeon 		count -= nsegs;
2675a5ebadc6SPyun YongHyeon 	}
2676a5ebadc6SPyun YongHyeon 
2677a5ebadc6SPyun YongHyeon 	if (prog > 0)
2678a5ebadc6SPyun YongHyeon 		bus_dmamap_sync(sc->jme_cdata.jme_rx_ring_tag,
2679a5ebadc6SPyun YongHyeon 		    sc->jme_cdata.jme_rx_ring_map,
2680a5ebadc6SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2681a5ebadc6SPyun YongHyeon 
2682a5ebadc6SPyun YongHyeon 	return (count > 0 ? 0 : EAGAIN);
2683a5ebadc6SPyun YongHyeon }
2684a5ebadc6SPyun YongHyeon 
2685a5ebadc6SPyun YongHyeon static void
2686a5ebadc6SPyun YongHyeon jme_tick(void *arg)
2687a5ebadc6SPyun YongHyeon {
2688a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
2689a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
2690a5ebadc6SPyun YongHyeon 
2691a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)arg;
2692a5ebadc6SPyun YongHyeon 
2693a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
2694a5ebadc6SPyun YongHyeon 
2695a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
2696a5ebadc6SPyun YongHyeon 	mii_tick(mii);
2697a5ebadc6SPyun YongHyeon 	/*
2698a5ebadc6SPyun YongHyeon 	 * Reclaim Tx buffers that have been completed. It's not
2699a5ebadc6SPyun YongHyeon 	 * needed here but it would release allocated mbuf chains
2700a5ebadc6SPyun YongHyeon 	 * faster and limit the maximum delay to a hz.
2701a5ebadc6SPyun YongHyeon 	 */
2702a5ebadc6SPyun YongHyeon 	jme_txeof(sc);
2703450ab472SPyun YongHyeon 	jme_stats_update(sc);
2704a5ebadc6SPyun YongHyeon 	jme_watchdog(sc);
2705a5ebadc6SPyun YongHyeon 	callout_reset(&sc->jme_tick_ch, hz, jme_tick, sc);
2706a5ebadc6SPyun YongHyeon }
2707a5ebadc6SPyun YongHyeon 
2708a5ebadc6SPyun YongHyeon static void
2709a5ebadc6SPyun YongHyeon jme_reset(struct jme_softc *sc)
2710a5ebadc6SPyun YongHyeon {
27114f1ff93aSPyun YongHyeon 	uint32_t ghc, gpreg;
2712a5ebadc6SPyun YongHyeon 
2713a5ebadc6SPyun YongHyeon 	/* Stop receiver, transmitter. */
2714a5ebadc6SPyun YongHyeon 	jme_stop_rx(sc);
2715a5ebadc6SPyun YongHyeon 	jme_stop_tx(sc);
27164f1ff93aSPyun YongHyeon 
27174f1ff93aSPyun YongHyeon 	/* Reset controller. */
2718a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GHC, GHC_RESET);
27194f1ff93aSPyun YongHyeon 	CSR_READ_4(sc, JME_GHC);
2720a5ebadc6SPyun YongHyeon 	DELAY(10);
27214f1ff93aSPyun YongHyeon 	/*
27224f1ff93aSPyun YongHyeon 	 * Workaround Rx FIFO overruns seen under certain conditions.
27234f1ff93aSPyun YongHyeon 	 * Explicitly synchorize TX/RX clock.  TX/RX clock should be
27244f1ff93aSPyun YongHyeon 	 * enabled only after enabling TX/RX MACs.
27254f1ff93aSPyun YongHyeon 	 */
27264f1ff93aSPyun YongHyeon 	if ((sc->jme_flags & (JME_FLAG_TXCLK | JME_FLAG_RXCLK)) != 0) {
27274f1ff93aSPyun YongHyeon 		/* Disable TX clock. */
27284f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, GHC_RESET | GHC_TX_MAC_CLK_DIS);
27294f1ff93aSPyun YongHyeon 		/* Disable RX clock. */
27304f1ff93aSPyun YongHyeon 		gpreg = CSR_READ_4(sc, JME_GPREG1);
27314f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GPREG1, gpreg | GPREG1_RX_MAC_CLK_DIS);
27324f1ff93aSPyun YongHyeon 		gpreg = CSR_READ_4(sc, JME_GPREG1);
27334f1ff93aSPyun YongHyeon 		/* De-assert RESET but still disable TX clock. */
27344f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, GHC_TX_MAC_CLK_DIS);
27354f1ff93aSPyun YongHyeon 		ghc = CSR_READ_4(sc, JME_GHC);
27364f1ff93aSPyun YongHyeon 
27374f1ff93aSPyun YongHyeon 		/* Enable TX clock. */
27384f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, ghc & ~GHC_TX_MAC_CLK_DIS);
27394f1ff93aSPyun YongHyeon 		/* Enable RX clock. */
27404f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GPREG1, gpreg & ~GPREG1_RX_MAC_CLK_DIS);
27414f1ff93aSPyun YongHyeon 		CSR_READ_4(sc, JME_GPREG1);
27424f1ff93aSPyun YongHyeon 
27434f1ff93aSPyun YongHyeon 		/* Disable TX/RX clock again. */
27444f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, GHC_TX_MAC_CLK_DIS);
27454f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GPREG1, gpreg | GPREG1_RX_MAC_CLK_DIS);
27464f1ff93aSPyun YongHyeon 	} else
2747a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, 0);
27484f1ff93aSPyun YongHyeon 	CSR_READ_4(sc, JME_GHC);
27494f1ff93aSPyun YongHyeon 	DELAY(10);
2750a5ebadc6SPyun YongHyeon }
2751a5ebadc6SPyun YongHyeon 
2752a5ebadc6SPyun YongHyeon static void
2753a5ebadc6SPyun YongHyeon jme_init(void *xsc)
2754a5ebadc6SPyun YongHyeon {
2755a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
2756a5ebadc6SPyun YongHyeon 
2757a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)xsc;
2758a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
2759a5ebadc6SPyun YongHyeon 	jme_init_locked(sc);
2760a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
2761a5ebadc6SPyun YongHyeon }
2762a5ebadc6SPyun YongHyeon 
2763a5ebadc6SPyun YongHyeon static void
2764a5ebadc6SPyun YongHyeon jme_init_locked(struct jme_softc *sc)
2765a5ebadc6SPyun YongHyeon {
2766a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
2767a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
2768a5ebadc6SPyun YongHyeon 	bus_addr_t paddr;
2769a5ebadc6SPyun YongHyeon 	uint32_t reg;
2770a5ebadc6SPyun YongHyeon 	int error;
2771a5ebadc6SPyun YongHyeon 
2772a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
2773a5ebadc6SPyun YongHyeon 
2774a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2775a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
2776a5ebadc6SPyun YongHyeon 
277732f8942aSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
277832f8942aSPyun YongHyeon 		return;
2779a5ebadc6SPyun YongHyeon 	/*
2780a5ebadc6SPyun YongHyeon 	 * Cancel any pending I/O.
2781a5ebadc6SPyun YongHyeon 	 */
2782a5ebadc6SPyun YongHyeon 	jme_stop(sc);
2783a5ebadc6SPyun YongHyeon 
2784a5ebadc6SPyun YongHyeon 	/*
2785a5ebadc6SPyun YongHyeon 	 * Reset the chip to a known state.
2786a5ebadc6SPyun YongHyeon 	 */
2787a5ebadc6SPyun YongHyeon 	jme_reset(sc);
2788a5ebadc6SPyun YongHyeon 
2789a5ebadc6SPyun YongHyeon 	/* Init descriptors. */
2790a5ebadc6SPyun YongHyeon 	error = jme_init_rx_ring(sc);
2791a5ebadc6SPyun YongHyeon         if (error != 0) {
2792a5ebadc6SPyun YongHyeon                 device_printf(sc->jme_dev,
2793a5ebadc6SPyun YongHyeon                     "%s: initialization failed: no memory for Rx buffers.\n",
2794a5ebadc6SPyun YongHyeon 		    __func__);
2795a5ebadc6SPyun YongHyeon                 jme_stop(sc);
2796a5ebadc6SPyun YongHyeon 		return;
2797a5ebadc6SPyun YongHyeon         }
2798a5ebadc6SPyun YongHyeon 	jme_init_tx_ring(sc);
2799a5ebadc6SPyun YongHyeon 	/* Initialize shadow status block. */
2800a5ebadc6SPyun YongHyeon 	jme_init_ssb(sc);
2801a5ebadc6SPyun YongHyeon 
2802a5ebadc6SPyun YongHyeon 	/* Reprogram the station address. */
28034f1ff93aSPyun YongHyeon 	jme_set_macaddr(sc, IF_LLADDR(sc->jme_ifp));
2804a5ebadc6SPyun YongHyeon 
2805a5ebadc6SPyun YongHyeon 	/*
2806a5ebadc6SPyun YongHyeon 	 * Configure Tx queue.
2807a5ebadc6SPyun YongHyeon 	 *  Tx priority queue weight value : 0
2808a5ebadc6SPyun YongHyeon 	 *  Tx FIFO threshold for processing next packet : 16QW
2809a5ebadc6SPyun YongHyeon 	 *  Maximum Tx DMA length : 512
2810a5ebadc6SPyun YongHyeon 	 *  Allow Tx DMA burst.
2811a5ebadc6SPyun YongHyeon 	 */
2812a5ebadc6SPyun YongHyeon 	sc->jme_txcsr = TXCSR_TXQ_N_SEL(TXCSR_TXQ0);
2813a5ebadc6SPyun YongHyeon 	sc->jme_txcsr |= TXCSR_TXQ_WEIGHT(TXCSR_TXQ_WEIGHT_MIN);
2814a5ebadc6SPyun YongHyeon 	sc->jme_txcsr |= TXCSR_FIFO_THRESH_16QW;
2815a5ebadc6SPyun YongHyeon 	sc->jme_txcsr |= sc->jme_tx_dma_size;
2816a5ebadc6SPyun YongHyeon 	sc->jme_txcsr |= TXCSR_DMA_BURST;
2817a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr);
2818a5ebadc6SPyun YongHyeon 
2819a5ebadc6SPyun YongHyeon 	/* Set Tx descriptor counter. */
2820a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXQDC, JME_TX_RING_CNT);
2821a5ebadc6SPyun YongHyeon 
2822a5ebadc6SPyun YongHyeon 	/* Set Tx ring address to the hardware. */
2823a5ebadc6SPyun YongHyeon 	paddr = JME_TX_RING_ADDR(sc, 0);
2824a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXDBA_HI, JME_ADDR_HI(paddr));
2825a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXDBA_LO, JME_ADDR_LO(paddr));
2826a5ebadc6SPyun YongHyeon 
2827a5ebadc6SPyun YongHyeon 	/* Configure TxMAC parameters. */
2828a5ebadc6SPyun YongHyeon 	reg = TXMAC_IFG1_DEFAULT | TXMAC_IFG2_DEFAULT | TXMAC_IFG_ENB;
2829a5ebadc6SPyun YongHyeon 	reg |= TXMAC_THRESH_1_PKT;
2830a5ebadc6SPyun YongHyeon 	reg |= TXMAC_CRC_ENB | TXMAC_PAD_ENB;
2831a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXMAC, reg);
2832a5ebadc6SPyun YongHyeon 
2833a5ebadc6SPyun YongHyeon 	/*
2834a5ebadc6SPyun YongHyeon 	 * Configure Rx queue.
2835a5ebadc6SPyun YongHyeon 	 *  FIFO full threshold for transmitting Tx pause packet : 128T
2836a5ebadc6SPyun YongHyeon 	 *  FIFO threshold for processing next packet : 128QW
2837a5ebadc6SPyun YongHyeon 	 *  Rx queue 0 select
2838a5ebadc6SPyun YongHyeon 	 *  Max Rx DMA length : 128
2839a5ebadc6SPyun YongHyeon 	 *  Rx descriptor retry : 32
2840a5ebadc6SPyun YongHyeon 	 *  Rx descriptor retry time gap : 256ns
2841a5ebadc6SPyun YongHyeon 	 *  Don't receive runt/bad frame.
2842a5ebadc6SPyun YongHyeon 	 */
2843a5ebadc6SPyun YongHyeon 	sc->jme_rxcsr = RXCSR_FIFO_FTHRESH_128T;
2844a5ebadc6SPyun YongHyeon 	/*
2845a5ebadc6SPyun YongHyeon 	 * Since Rx FIFO size is 4K bytes, receiving frames larger
2846a5ebadc6SPyun YongHyeon 	 * than 4K bytes will suffer from Rx FIFO overruns. So
2847a5ebadc6SPyun YongHyeon 	 * decrease FIFO threshold to reduce the FIFO overruns for
2848a5ebadc6SPyun YongHyeon 	 * frames larger than 4000 bytes.
2849a5ebadc6SPyun YongHyeon 	 * For best performance of standard MTU sized frames use
2850f37739d7SPyun YongHyeon 	 * maximum allowable FIFO threshold, 128QW. Note these do
2851f37739d7SPyun YongHyeon 	 * not hold on chip full mask verion >=2. For these
2852f37739d7SPyun YongHyeon 	 * controllers 64QW and 128QW are not valid value.
2853a5ebadc6SPyun YongHyeon 	 */
2854f37739d7SPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 2)
2855f37739d7SPyun YongHyeon 		sc->jme_rxcsr |= RXCSR_FIFO_THRESH_16QW;
2856f37739d7SPyun YongHyeon 	else {
2857a5ebadc6SPyun YongHyeon 		if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN +
2858a5ebadc6SPyun YongHyeon 		    ETHER_CRC_LEN) > JME_RX_FIFO_SIZE)
2859a5ebadc6SPyun YongHyeon 			sc->jme_rxcsr |= RXCSR_FIFO_THRESH_16QW;
2860a5ebadc6SPyun YongHyeon 		else
2861a5ebadc6SPyun YongHyeon 			sc->jme_rxcsr |= RXCSR_FIFO_THRESH_128QW;
2862f37739d7SPyun YongHyeon 	}
2863a5ebadc6SPyun YongHyeon 	sc->jme_rxcsr |= sc->jme_rx_dma_size | RXCSR_RXQ_N_SEL(RXCSR_RXQ0);
2864a5ebadc6SPyun YongHyeon 	sc->jme_rxcsr |= RXCSR_DESC_RT_CNT(RXCSR_DESC_RT_CNT_DEFAULT);
2865a5ebadc6SPyun YongHyeon 	sc->jme_rxcsr |= RXCSR_DESC_RT_GAP_256 & RXCSR_DESC_RT_GAP_MASK;
2866a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr);
2867a5ebadc6SPyun YongHyeon 
2868a5ebadc6SPyun YongHyeon 	/* Set Rx descriptor counter. */
2869a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXQDC, JME_RX_RING_CNT);
2870a5ebadc6SPyun YongHyeon 
2871a5ebadc6SPyun YongHyeon 	/* Set Rx ring address to the hardware. */
2872a5ebadc6SPyun YongHyeon 	paddr = JME_RX_RING_ADDR(sc, 0);
2873a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXDBA_HI, JME_ADDR_HI(paddr));
2874a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXDBA_LO, JME_ADDR_LO(paddr));
2875a5ebadc6SPyun YongHyeon 
2876a5ebadc6SPyun YongHyeon 	/* Clear receive filter. */
2877a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, 0);
2878a5ebadc6SPyun YongHyeon 	/* Set up the receive filter. */
2879a5ebadc6SPyun YongHyeon 	jme_set_filter(sc);
2880a5ebadc6SPyun YongHyeon 	jme_set_vlan(sc);
2881a5ebadc6SPyun YongHyeon 
2882a5ebadc6SPyun YongHyeon 	/*
2883a5ebadc6SPyun YongHyeon 	 * Disable all WOL bits as WOL can interfere normal Rx
2884a5ebadc6SPyun YongHyeon 	 * operation. Also clear WOL detection status bits.
2885a5ebadc6SPyun YongHyeon 	 */
2886a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_PMCS);
2887a5ebadc6SPyun YongHyeon 	reg &= ~PMCS_WOL_ENB_MASK;
2888a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_PMCS, reg);
2889a5ebadc6SPyun YongHyeon 
2890a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_RXMAC);
2891a5ebadc6SPyun YongHyeon 	/*
2892a5ebadc6SPyun YongHyeon 	 * Pad 10bytes right before received frame. This will greatly
2893a5ebadc6SPyun YongHyeon 	 * help Rx performance on strict-alignment architectures as
2894a5ebadc6SPyun YongHyeon 	 * it does not need to copy the frame to align the payload.
2895a5ebadc6SPyun YongHyeon 	 */
2896a5ebadc6SPyun YongHyeon 	reg |= RXMAC_PAD_10BYTES;
2897a5ebadc6SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
2898a5ebadc6SPyun YongHyeon 		reg |= RXMAC_CSUM_ENB;
2899a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, reg);
2900a5ebadc6SPyun YongHyeon 
2901a5ebadc6SPyun YongHyeon 	/* Configure general purpose reg0 */
2902a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_GPREG0);
2903a5ebadc6SPyun YongHyeon 	reg &= ~GPREG0_PCC_UNIT_MASK;
2904a5ebadc6SPyun YongHyeon 	/* Set PCC timer resolution to micro-seconds unit. */
2905a5ebadc6SPyun YongHyeon 	reg |= GPREG0_PCC_UNIT_US;
2906a5ebadc6SPyun YongHyeon 	/*
2907a5ebadc6SPyun YongHyeon 	 * Disable all shadow register posting as we have to read
2908a5ebadc6SPyun YongHyeon 	 * JME_INTR_STATUS register in jme_int_task. Also it seems
2909a5ebadc6SPyun YongHyeon 	 * that it's hard to synchronize interrupt status between
2910a5ebadc6SPyun YongHyeon 	 * hardware and software with shadow posting due to
2911a5ebadc6SPyun YongHyeon 	 * requirements of bus_dmamap_sync(9).
2912a5ebadc6SPyun YongHyeon 	 */
2913a5ebadc6SPyun YongHyeon 	reg |= GPREG0_SH_POST_DW7_DIS | GPREG0_SH_POST_DW6_DIS |
2914a5ebadc6SPyun YongHyeon 	    GPREG0_SH_POST_DW5_DIS | GPREG0_SH_POST_DW4_DIS |
2915a5ebadc6SPyun YongHyeon 	    GPREG0_SH_POST_DW3_DIS | GPREG0_SH_POST_DW2_DIS |
2916a5ebadc6SPyun YongHyeon 	    GPREG0_SH_POST_DW1_DIS | GPREG0_SH_POST_DW0_DIS;
2917a5ebadc6SPyun YongHyeon 	/* Disable posting of DW0. */
2918a5ebadc6SPyun YongHyeon 	reg &= ~GPREG0_POST_DW0_ENB;
2919a5ebadc6SPyun YongHyeon 	/* Clear PME message. */
2920a5ebadc6SPyun YongHyeon 	reg &= ~GPREG0_PME_ENB;
2921a5ebadc6SPyun YongHyeon 	/* Set PHY address. */
2922a5ebadc6SPyun YongHyeon 	reg &= ~GPREG0_PHY_ADDR_MASK;
2923a5ebadc6SPyun YongHyeon 	reg |= sc->jme_phyaddr;
2924a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GPREG0, reg);
2925a5ebadc6SPyun YongHyeon 
2926a5ebadc6SPyun YongHyeon 	/* Configure Tx queue 0 packet completion coalescing. */
2927a5ebadc6SPyun YongHyeon 	reg = (sc->jme_tx_coal_to << PCCTX_COAL_TO_SHIFT) &
2928a5ebadc6SPyun YongHyeon 	    PCCTX_COAL_TO_MASK;
2929a5ebadc6SPyun YongHyeon 	reg |= (sc->jme_tx_coal_pkt << PCCTX_COAL_PKT_SHIFT) &
2930a5ebadc6SPyun YongHyeon 	    PCCTX_COAL_PKT_MASK;
2931a5ebadc6SPyun YongHyeon 	reg |= PCCTX_COAL_TXQ0;
2932a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_PCCTX, reg);
2933a5ebadc6SPyun YongHyeon 
2934a5ebadc6SPyun YongHyeon 	/* Configure Rx queue 0 packet completion coalescing. */
2935a5ebadc6SPyun YongHyeon 	reg = (sc->jme_rx_coal_to << PCCRX_COAL_TO_SHIFT) &
2936a5ebadc6SPyun YongHyeon 	    PCCRX_COAL_TO_MASK;
2937a5ebadc6SPyun YongHyeon 	reg |= (sc->jme_rx_coal_pkt << PCCRX_COAL_PKT_SHIFT) &
2938a5ebadc6SPyun YongHyeon 	    PCCRX_COAL_PKT_MASK;
2939a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_PCCRX0, reg);
2940a5ebadc6SPyun YongHyeon 
29414f1ff93aSPyun YongHyeon 	/*
29424f1ff93aSPyun YongHyeon 	 * Configure PCD(Packet Completion Deferring).  It seems PCD
29434f1ff93aSPyun YongHyeon 	 * generates an interrupt when the time interval between two
29444f1ff93aSPyun YongHyeon 	 * back-to-back incoming/outgoing packet is long enough for
29454f1ff93aSPyun YongHyeon 	 * it to reach its timer value 0. The arrival of new packets
29464f1ff93aSPyun YongHyeon 	 * after timer has started causes the PCD timer to restart.
29474f1ff93aSPyun YongHyeon 	 * Unfortunately, it's not clear how PCD is useful at this
29484f1ff93aSPyun YongHyeon 	 * moment, so just use the same of PCC parameters.
29494f1ff93aSPyun YongHyeon 	 */
29504f1ff93aSPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_PCCPCD) != 0) {
29514f1ff93aSPyun YongHyeon 		sc->jme_rx_pcd_to = sc->jme_rx_coal_to;
29524f1ff93aSPyun YongHyeon 		if (sc->jme_rx_coal_to > PCDRX_TO_MAX)
29534f1ff93aSPyun YongHyeon 			sc->jme_rx_pcd_to = PCDRX_TO_MAX;
29544f1ff93aSPyun YongHyeon 		sc->jme_tx_pcd_to = sc->jme_tx_coal_to;
29554f1ff93aSPyun YongHyeon 		if (sc->jme_tx_coal_to > PCDTX_TO_MAX)
29564f1ff93aSPyun YongHyeon 			sc->jme_tx_pcd_to = PCDTX_TO_MAX;
29574f1ff93aSPyun YongHyeon 		reg = sc->jme_rx_pcd_to << PCDRX0_TO_THROTTLE_SHIFT;
29584f1ff93aSPyun YongHyeon 		reg |= sc->jme_rx_pcd_to << PCDRX0_TO_SHIFT;
29594f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, PCDRX_REG(0), reg);
29604f1ff93aSPyun YongHyeon 		reg = sc->jme_tx_pcd_to << PCDTX_TO_THROTTLE_SHIFT;
29614f1ff93aSPyun YongHyeon 		reg |= sc->jme_tx_pcd_to << PCDTX_TO_SHIFT;
29624f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PCDTX, reg);
29634f1ff93aSPyun YongHyeon 	}
29644f1ff93aSPyun YongHyeon 
2965a5ebadc6SPyun YongHyeon 	/* Configure shadow status block but don't enable posting. */
2966a5ebadc6SPyun YongHyeon 	paddr = sc->jme_rdata.jme_ssb_block_paddr;
2967a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SHBASE_ADDR_HI, JME_ADDR_HI(paddr));
2968a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SHBASE_ADDR_LO, JME_ADDR_LO(paddr));
2969a5ebadc6SPyun YongHyeon 
2970a5ebadc6SPyun YongHyeon 	/* Disable Timer 1 and Timer 2. */
2971a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TIMER1, 0);
2972a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TIMER2, 0);
2973a5ebadc6SPyun YongHyeon 
2974a5ebadc6SPyun YongHyeon 	/* Configure retry transmit period, retry limit value. */
2975a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXTRHD,
2976a5ebadc6SPyun YongHyeon 	    ((TXTRHD_RT_PERIOD_DEFAULT << TXTRHD_RT_PERIOD_SHIFT) &
2977a5ebadc6SPyun YongHyeon 	    TXTRHD_RT_PERIOD_MASK) |
2978a5ebadc6SPyun YongHyeon 	    ((TXTRHD_RT_LIMIT_DEFAULT << TXTRHD_RT_LIMIT_SHIFT) &
2979a5ebadc6SPyun YongHyeon 	    TXTRHD_RT_LIMIT_SHIFT));
2980a5ebadc6SPyun YongHyeon 
2981a5ebadc6SPyun YongHyeon 	/* Disable RSS. */
2982a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RSSC, RSSC_DIS_RSS);
2983a5ebadc6SPyun YongHyeon 
2984a5ebadc6SPyun YongHyeon 	/* Initialize the interrupt mask. */
2985a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_SET, JME_INTRS);
2986a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_STATUS, 0xFFFFFFFF);
2987a5ebadc6SPyun YongHyeon 
2988a5ebadc6SPyun YongHyeon 	/*
2989a5ebadc6SPyun YongHyeon 	 * Enabling Tx/Rx DMA engines and Rx queue processing is
2990a5ebadc6SPyun YongHyeon 	 * done after detection of valid link in jme_link_task.
2991a5ebadc6SPyun YongHyeon 	 */
2992a5ebadc6SPyun YongHyeon 
2993a5ebadc6SPyun YongHyeon 	sc->jme_flags &= ~JME_FLAG_LINK;
2994a5ebadc6SPyun YongHyeon 	/* Set the current media. */
2995a5ebadc6SPyun YongHyeon 	mii_mediachg(mii);
2996a5ebadc6SPyun YongHyeon 
2997a5ebadc6SPyun YongHyeon 	callout_reset(&sc->jme_tick_ch, hz, jme_tick, sc);
2998a5ebadc6SPyun YongHyeon 
2999a5ebadc6SPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
3000a5ebadc6SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
3001a5ebadc6SPyun YongHyeon }
3002a5ebadc6SPyun YongHyeon 
3003a5ebadc6SPyun YongHyeon static void
3004a5ebadc6SPyun YongHyeon jme_stop(struct jme_softc *sc)
3005a5ebadc6SPyun YongHyeon {
3006a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
3007a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
3008a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
3009a5ebadc6SPyun YongHyeon 	int i;
3010a5ebadc6SPyun YongHyeon 
3011a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3012a5ebadc6SPyun YongHyeon 	/*
3013a5ebadc6SPyun YongHyeon 	 * Mark the interface down and cancel the watchdog timer.
3014a5ebadc6SPyun YongHyeon 	 */
3015a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
3016a5ebadc6SPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
3017a5ebadc6SPyun YongHyeon 	sc->jme_flags &= ~JME_FLAG_LINK;
3018a5ebadc6SPyun YongHyeon 	callout_stop(&sc->jme_tick_ch);
3019a5ebadc6SPyun YongHyeon 	sc->jme_watchdog_timer = 0;
3020a5ebadc6SPyun YongHyeon 
3021a5ebadc6SPyun YongHyeon 	/*
3022a5ebadc6SPyun YongHyeon 	 * Disable interrupts.
3023a5ebadc6SPyun YongHyeon 	 */
3024a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_CLR, JME_INTRS);
3025a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_STATUS, 0xFFFFFFFF);
3026a5ebadc6SPyun YongHyeon 
3027a5ebadc6SPyun YongHyeon 	/* Disable updating shadow status block. */
3028a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SHBASE_ADDR_LO,
3029a5ebadc6SPyun YongHyeon 	    CSR_READ_4(sc, JME_SHBASE_ADDR_LO) & ~SHBASE_POST_ENB);
3030a5ebadc6SPyun YongHyeon 
3031a5ebadc6SPyun YongHyeon 	/* Stop receiver, transmitter. */
3032a5ebadc6SPyun YongHyeon 	jme_stop_rx(sc);
3033a5ebadc6SPyun YongHyeon 	jme_stop_tx(sc);
3034a5ebadc6SPyun YongHyeon 
3035a5ebadc6SPyun YongHyeon 	 /* Reclaim Rx/Tx buffers that have been completed. */
3036a5ebadc6SPyun YongHyeon 	jme_rxintr(sc, JME_RX_RING_CNT);
3037a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_rxhead != NULL)
3038a5ebadc6SPyun YongHyeon 		m_freem(sc->jme_cdata.jme_rxhead);
3039a5ebadc6SPyun YongHyeon 	JME_RXCHAIN_RESET(sc);
3040a5ebadc6SPyun YongHyeon 	jme_txeof(sc);
3041a5ebadc6SPyun YongHyeon 	/*
3042a5ebadc6SPyun YongHyeon 	 * Free RX and TX mbufs still in the queues.
3043a5ebadc6SPyun YongHyeon 	 */
3044a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_RX_RING_CNT; i++) {
3045a5ebadc6SPyun YongHyeon 		rxd = &sc->jme_cdata.jme_rxdesc[i];
3046a5ebadc6SPyun YongHyeon 		if (rxd->rx_m != NULL) {
3047a5ebadc6SPyun YongHyeon 			bus_dmamap_sync(sc->jme_cdata.jme_rx_tag,
3048a5ebadc6SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
3049a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_rx_tag,
3050a5ebadc6SPyun YongHyeon 			    rxd->rx_dmamap);
3051a5ebadc6SPyun YongHyeon 			m_freem(rxd->rx_m);
3052a5ebadc6SPyun YongHyeon 			rxd->rx_m = NULL;
3053a5ebadc6SPyun YongHyeon 		}
3054a5ebadc6SPyun YongHyeon         }
3055a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_TX_RING_CNT; i++) {
3056a5ebadc6SPyun YongHyeon 		txd = &sc->jme_cdata.jme_txdesc[i];
3057a5ebadc6SPyun YongHyeon 		if (txd->tx_m != NULL) {
3058a5ebadc6SPyun YongHyeon 			bus_dmamap_sync(sc->jme_cdata.jme_tx_tag,
3059a5ebadc6SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
3060a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_tx_tag,
3061a5ebadc6SPyun YongHyeon 			    txd->tx_dmamap);
3062a5ebadc6SPyun YongHyeon 			m_freem(txd->tx_m);
3063a5ebadc6SPyun YongHyeon 			txd->tx_m = NULL;
3064a5ebadc6SPyun YongHyeon 			txd->tx_ndesc = 0;
3065a5ebadc6SPyun YongHyeon 		}
3066a5ebadc6SPyun YongHyeon         }
3067450ab472SPyun YongHyeon 	jme_stats_update(sc);
3068450ab472SPyun YongHyeon 	jme_stats_save(sc);
3069a5ebadc6SPyun YongHyeon }
3070a5ebadc6SPyun YongHyeon 
3071a5ebadc6SPyun YongHyeon static void
3072a5ebadc6SPyun YongHyeon jme_stop_tx(struct jme_softc *sc)
3073a5ebadc6SPyun YongHyeon {
3074a5ebadc6SPyun YongHyeon 	uint32_t reg;
3075a5ebadc6SPyun YongHyeon 	int i;
3076a5ebadc6SPyun YongHyeon 
3077a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_TXCSR);
3078a5ebadc6SPyun YongHyeon 	if ((reg & TXCSR_TX_ENB) == 0)
3079a5ebadc6SPyun YongHyeon 		return;
3080a5ebadc6SPyun YongHyeon 	reg &= ~TXCSR_TX_ENB;
3081a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXCSR, reg);
3082a5ebadc6SPyun YongHyeon 	for (i = JME_TIMEOUT; i > 0; i--) {
3083a5ebadc6SPyun YongHyeon 		DELAY(1);
3084a5ebadc6SPyun YongHyeon 		if ((CSR_READ_4(sc, JME_TXCSR) & TXCSR_TX_ENB) == 0)
3085a5ebadc6SPyun YongHyeon 			break;
3086a5ebadc6SPyun YongHyeon 	}
3087a5ebadc6SPyun YongHyeon 	if (i == 0)
3088a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "stopping transmitter timeout!\n");
3089a5ebadc6SPyun YongHyeon }
3090a5ebadc6SPyun YongHyeon 
3091a5ebadc6SPyun YongHyeon static void
3092a5ebadc6SPyun YongHyeon jme_stop_rx(struct jme_softc *sc)
3093a5ebadc6SPyun YongHyeon {
3094a5ebadc6SPyun YongHyeon 	uint32_t reg;
3095a5ebadc6SPyun YongHyeon 	int i;
3096a5ebadc6SPyun YongHyeon 
3097a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_RXCSR);
3098a5ebadc6SPyun YongHyeon 	if ((reg & RXCSR_RX_ENB) == 0)
3099a5ebadc6SPyun YongHyeon 		return;
3100a5ebadc6SPyun YongHyeon 	reg &= ~RXCSR_RX_ENB;
3101a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXCSR, reg);
3102a5ebadc6SPyun YongHyeon 	for (i = JME_TIMEOUT; i > 0; i--) {
3103a5ebadc6SPyun YongHyeon 		DELAY(1);
3104a5ebadc6SPyun YongHyeon 		if ((CSR_READ_4(sc, JME_RXCSR) & RXCSR_RX_ENB) == 0)
3105a5ebadc6SPyun YongHyeon 			break;
3106a5ebadc6SPyun YongHyeon 	}
3107a5ebadc6SPyun YongHyeon 	if (i == 0)
3108a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "stopping recevier timeout!\n");
3109a5ebadc6SPyun YongHyeon }
3110a5ebadc6SPyun YongHyeon 
3111a5ebadc6SPyun YongHyeon static void
3112a5ebadc6SPyun YongHyeon jme_init_tx_ring(struct jme_softc *sc)
3113a5ebadc6SPyun YongHyeon {
3114a5ebadc6SPyun YongHyeon 	struct jme_ring_data *rd;
3115a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
3116a5ebadc6SPyun YongHyeon 	int i;
3117a5ebadc6SPyun YongHyeon 
3118a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_prod = 0;
3119a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_cons = 0;
3120a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_cnt = 0;
3121a5ebadc6SPyun YongHyeon 
3122a5ebadc6SPyun YongHyeon 	rd = &sc->jme_rdata;
3123a5ebadc6SPyun YongHyeon 	bzero(rd->jme_tx_ring, JME_TX_RING_SIZE);
3124a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_TX_RING_CNT; i++) {
3125a5ebadc6SPyun YongHyeon 		txd = &sc->jme_cdata.jme_txdesc[i];
3126a5ebadc6SPyun YongHyeon 		txd->tx_m = NULL;
3127a5ebadc6SPyun YongHyeon 		txd->tx_desc = &rd->jme_tx_ring[i];
3128a5ebadc6SPyun YongHyeon 		txd->tx_ndesc = 0;
3129a5ebadc6SPyun YongHyeon 	}
3130a5ebadc6SPyun YongHyeon 
3131a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag,
3132a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map,
3133a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3134a5ebadc6SPyun YongHyeon }
3135a5ebadc6SPyun YongHyeon 
3136a5ebadc6SPyun YongHyeon static void
3137a5ebadc6SPyun YongHyeon jme_init_ssb(struct jme_softc *sc)
3138a5ebadc6SPyun YongHyeon {
3139a5ebadc6SPyun YongHyeon 	struct jme_ring_data *rd;
3140a5ebadc6SPyun YongHyeon 
3141a5ebadc6SPyun YongHyeon 	rd = &sc->jme_rdata;
3142a5ebadc6SPyun YongHyeon 	bzero(rd->jme_ssb_block, JME_SSB_SIZE);
3143a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_ssb_tag, sc->jme_cdata.jme_ssb_map,
3144a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3145a5ebadc6SPyun YongHyeon }
3146a5ebadc6SPyun YongHyeon 
3147a5ebadc6SPyun YongHyeon static int
3148a5ebadc6SPyun YongHyeon jme_init_rx_ring(struct jme_softc *sc)
3149a5ebadc6SPyun YongHyeon {
3150a5ebadc6SPyun YongHyeon 	struct jme_ring_data *rd;
3151a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
3152a5ebadc6SPyun YongHyeon 	int i;
3153a5ebadc6SPyun YongHyeon 
3154a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_cons = 0;
3155a5ebadc6SPyun YongHyeon 	JME_RXCHAIN_RESET(sc);
31567e86a37eSPyun YongHyeon 	sc->jme_morework = 0;
3157a5ebadc6SPyun YongHyeon 
3158a5ebadc6SPyun YongHyeon 	rd = &sc->jme_rdata;
3159a5ebadc6SPyun YongHyeon 	bzero(rd->jme_rx_ring, JME_RX_RING_SIZE);
3160a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_RX_RING_CNT; i++) {
3161a5ebadc6SPyun YongHyeon 		rxd = &sc->jme_cdata.jme_rxdesc[i];
3162a5ebadc6SPyun YongHyeon 		rxd->rx_m = NULL;
3163a5ebadc6SPyun YongHyeon 		rxd->rx_desc = &rd->jme_rx_ring[i];
3164a5ebadc6SPyun YongHyeon 		if (jme_newbuf(sc, rxd) != 0)
3165a5ebadc6SPyun YongHyeon 			return (ENOBUFS);
3166a5ebadc6SPyun YongHyeon 	}
3167a5ebadc6SPyun YongHyeon 
3168a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_rx_ring_tag,
3169a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_rx_ring_map,
3170a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3171a5ebadc6SPyun YongHyeon 
3172a5ebadc6SPyun YongHyeon 	return (0);
3173a5ebadc6SPyun YongHyeon }
3174a5ebadc6SPyun YongHyeon 
3175a5ebadc6SPyun YongHyeon static int
3176a5ebadc6SPyun YongHyeon jme_newbuf(struct jme_softc *sc, struct jme_rxdesc *rxd)
3177a5ebadc6SPyun YongHyeon {
3178a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
3179a5ebadc6SPyun YongHyeon 	struct mbuf *m;
3180a5ebadc6SPyun YongHyeon 	bus_dma_segment_t segs[1];
3181a5ebadc6SPyun YongHyeon 	bus_dmamap_t map;
3182a5ebadc6SPyun YongHyeon 	int nsegs;
3183a5ebadc6SPyun YongHyeon 
3184c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
3185a5ebadc6SPyun YongHyeon 	if (m == NULL)
3186a5ebadc6SPyun YongHyeon 		return (ENOBUFS);
3187a5ebadc6SPyun YongHyeon 	/*
3188a5ebadc6SPyun YongHyeon 	 * JMC250 has 64bit boundary alignment limitation so jme(4)
3189a5ebadc6SPyun YongHyeon 	 * takes advantage of 10 bytes padding feature of hardware
3190a5ebadc6SPyun YongHyeon 	 * in order not to copy entire frame to align IP header on
3191a5ebadc6SPyun YongHyeon 	 * 32bit boundary.
3192a5ebadc6SPyun YongHyeon 	 */
3193a5ebadc6SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
3194a5ebadc6SPyun YongHyeon 
3195a5ebadc6SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->jme_cdata.jme_rx_tag,
3196a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_rx_sparemap, m, segs, &nsegs, 0) != 0) {
3197a5ebadc6SPyun YongHyeon 		m_freem(m);
3198a5ebadc6SPyun YongHyeon 		return (ENOBUFS);
3199a5ebadc6SPyun YongHyeon 	}
3200a5ebadc6SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
3201a5ebadc6SPyun YongHyeon 
3202a5ebadc6SPyun YongHyeon 	if (rxd->rx_m != NULL) {
3203a5ebadc6SPyun YongHyeon 		bus_dmamap_sync(sc->jme_cdata.jme_rx_tag, rxd->rx_dmamap,
3204a5ebadc6SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
3205a5ebadc6SPyun YongHyeon 		bus_dmamap_unload(sc->jme_cdata.jme_rx_tag, rxd->rx_dmamap);
3206a5ebadc6SPyun YongHyeon 	}
3207a5ebadc6SPyun YongHyeon 	map = rxd->rx_dmamap;
3208a5ebadc6SPyun YongHyeon 	rxd->rx_dmamap = sc->jme_cdata.jme_rx_sparemap;
3209a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_sparemap = map;
3210a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_rx_tag, rxd->rx_dmamap,
3211a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
3212a5ebadc6SPyun YongHyeon 	rxd->rx_m = m;
3213a5ebadc6SPyun YongHyeon 
3214a5ebadc6SPyun YongHyeon 	desc = rxd->rx_desc;
3215a5ebadc6SPyun YongHyeon 	desc->buflen = htole32(segs[0].ds_len);
3216a5ebadc6SPyun YongHyeon 	desc->addr_lo = htole32(JME_ADDR_LO(segs[0].ds_addr));
3217a5ebadc6SPyun YongHyeon 	desc->addr_hi = htole32(JME_ADDR_HI(segs[0].ds_addr));
3218a5ebadc6SPyun YongHyeon 	desc->flags = htole32(JME_RD_OWN | JME_RD_INTR | JME_RD_64BIT);
3219a5ebadc6SPyun YongHyeon 
3220a5ebadc6SPyun YongHyeon 	return (0);
3221a5ebadc6SPyun YongHyeon }
3222a5ebadc6SPyun YongHyeon 
3223a5ebadc6SPyun YongHyeon static void
3224a5ebadc6SPyun YongHyeon jme_set_vlan(struct jme_softc *sc)
3225a5ebadc6SPyun YongHyeon {
3226a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
3227a5ebadc6SPyun YongHyeon 	uint32_t reg;
3228a5ebadc6SPyun YongHyeon 
3229a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3230a5ebadc6SPyun YongHyeon 
3231a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
3232a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_RXMAC);
3233a5ebadc6SPyun YongHyeon 	reg &= ~RXMAC_VLAN_ENB;
3234a5ebadc6SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
3235a5ebadc6SPyun YongHyeon 		reg |= RXMAC_VLAN_ENB;
3236a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, reg);
3237a5ebadc6SPyun YongHyeon }
3238a5ebadc6SPyun YongHyeon 
3239119a6396SGleb Smirnoff static u_int
3240119a6396SGleb Smirnoff jme_hash_maddr(void *arg, struct sockaddr_dl *sdl, u_int cnt)
3241119a6396SGleb Smirnoff {
3242119a6396SGleb Smirnoff 	uint32_t crc, *mchash = arg;
3243119a6396SGleb Smirnoff 
3244119a6396SGleb Smirnoff 	crc = ether_crc32_be(LLADDR(sdl), ETHER_ADDR_LEN);
3245119a6396SGleb Smirnoff 
3246119a6396SGleb Smirnoff 	/* Just want the 6 least significant bits. */
3247119a6396SGleb Smirnoff 	crc &= 0x3f;
3248119a6396SGleb Smirnoff 
3249119a6396SGleb Smirnoff 	/* Set the corresponding bit in the hash table. */
3250119a6396SGleb Smirnoff 	mchash[crc >> 5] |= 1 << (crc & 0x1f);
3251119a6396SGleb Smirnoff 
3252119a6396SGleb Smirnoff 	return (1);
3253119a6396SGleb Smirnoff }
3254119a6396SGleb Smirnoff 
3255a5ebadc6SPyun YongHyeon static void
3256a5ebadc6SPyun YongHyeon jme_set_filter(struct jme_softc *sc)
3257a5ebadc6SPyun YongHyeon {
3258a5ebadc6SPyun YongHyeon 	struct ifnet *ifp;
3259a5ebadc6SPyun YongHyeon 	uint32_t mchash[2];
3260a5ebadc6SPyun YongHyeon 	uint32_t rxcfg;
3261a5ebadc6SPyun YongHyeon 
3262a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3263a5ebadc6SPyun YongHyeon 
3264a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
3265a5ebadc6SPyun YongHyeon 
3266a5ebadc6SPyun YongHyeon 	rxcfg = CSR_READ_4(sc, JME_RXMAC);
3267a5ebadc6SPyun YongHyeon 	rxcfg &= ~ (RXMAC_BROADCAST | RXMAC_PROMISC | RXMAC_MULTICAST |
3268a5ebadc6SPyun YongHyeon 	    RXMAC_ALLMULTI);
3269a5ebadc6SPyun YongHyeon 	/* Always accept frames destined to our station address. */
3270a5ebadc6SPyun YongHyeon 	rxcfg |= RXMAC_UNICAST;
3271a5ebadc6SPyun YongHyeon 	if ((ifp->if_flags & IFF_BROADCAST) != 0)
3272a5ebadc6SPyun YongHyeon 		rxcfg |= RXMAC_BROADCAST;
3273a5ebadc6SPyun YongHyeon 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
3274a5ebadc6SPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
3275a5ebadc6SPyun YongHyeon 			rxcfg |= RXMAC_PROMISC;
3276a5ebadc6SPyun YongHyeon 		if ((ifp->if_flags & IFF_ALLMULTI) != 0)
3277a5ebadc6SPyun YongHyeon 			rxcfg |= RXMAC_ALLMULTI;
3278a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_MAR0, 0xFFFFFFFF);
3279a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_MAR1, 0xFFFFFFFF);
3280a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXMAC, rxcfg);
3281a5ebadc6SPyun YongHyeon 		return;
3282a5ebadc6SPyun YongHyeon 	}
3283a5ebadc6SPyun YongHyeon 
3284a5ebadc6SPyun YongHyeon 	/*
3285a5ebadc6SPyun YongHyeon 	 * Set up the multicast address filter by passing all multicast
3286a5ebadc6SPyun YongHyeon 	 * addresses through a CRC generator, and then using the low-order
3287a5ebadc6SPyun YongHyeon 	 * 6 bits as an index into the 64 bit multicast hash table.  The
3288a5ebadc6SPyun YongHyeon 	 * high order bits select the register, while the rest of the bits
3289a5ebadc6SPyun YongHyeon 	 * select the bit within the register.
3290a5ebadc6SPyun YongHyeon 	 */
3291a5ebadc6SPyun YongHyeon 	rxcfg |= RXMAC_MULTICAST;
3292a5ebadc6SPyun YongHyeon 	bzero(mchash, sizeof(mchash));
3293119a6396SGleb Smirnoff 	if_foreach_llmaddr(ifp, jme_hash_maddr, &mchash);
3294a5ebadc6SPyun YongHyeon 
3295a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MAR0, mchash[0]);
3296a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MAR1, mchash[1]);
3297a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, rxcfg);
3298a5ebadc6SPyun YongHyeon }
3299a5ebadc6SPyun YongHyeon 
3300450ab472SPyun YongHyeon static void
3301450ab472SPyun YongHyeon jme_stats_clear(struct jme_softc *sc)
3302450ab472SPyun YongHyeon {
3303450ab472SPyun YongHyeon 
3304450ab472SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3305450ab472SPyun YongHyeon 
3306450ab472SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_HWMIB) == 0)
3307450ab472SPyun YongHyeon 		return;
3308450ab472SPyun YongHyeon 
3309450ab472SPyun YongHyeon 	/* Disable and clear counters. */
3310450ab472SPyun YongHyeon 	CSR_WRITE_4(sc, JME_STATCSR, 0xFFFFFFFF);
3311450ab472SPyun YongHyeon 	/* Activate hw counters. */
3312450ab472SPyun YongHyeon 	CSR_WRITE_4(sc, JME_STATCSR, 0);
3313450ab472SPyun YongHyeon 	CSR_READ_4(sc, JME_STATCSR);
3314450ab472SPyun YongHyeon 	bzero(&sc->jme_stats, sizeof(struct jme_hw_stats));
3315450ab472SPyun YongHyeon }
3316450ab472SPyun YongHyeon 
3317450ab472SPyun YongHyeon static void
3318450ab472SPyun YongHyeon jme_stats_save(struct jme_softc *sc)
3319450ab472SPyun YongHyeon {
3320450ab472SPyun YongHyeon 
3321450ab472SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3322450ab472SPyun YongHyeon 
3323450ab472SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_HWMIB) == 0)
3324450ab472SPyun YongHyeon 		return;
3325450ab472SPyun YongHyeon 	/* Save current counters. */
3326450ab472SPyun YongHyeon 	bcopy(&sc->jme_stats, &sc->jme_ostats, sizeof(struct jme_hw_stats));
3327450ab472SPyun YongHyeon 	/* Disable and clear counters. */
3328450ab472SPyun YongHyeon 	CSR_WRITE_4(sc, JME_STATCSR, 0xFFFFFFFF);
3329450ab472SPyun YongHyeon }
3330450ab472SPyun YongHyeon 
3331450ab472SPyun YongHyeon static void
3332450ab472SPyun YongHyeon jme_stats_update(struct jme_softc *sc)
3333450ab472SPyun YongHyeon {
3334450ab472SPyun YongHyeon 	struct jme_hw_stats *stat, *ostat;
3335450ab472SPyun YongHyeon 	uint32_t reg;
3336450ab472SPyun YongHyeon 
3337450ab472SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3338450ab472SPyun YongHyeon 
3339450ab472SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_HWMIB) == 0)
3340450ab472SPyun YongHyeon 		return;
3341450ab472SPyun YongHyeon 	stat = &sc->jme_stats;
3342450ab472SPyun YongHyeon 	ostat = &sc->jme_ostats;
3343450ab472SPyun YongHyeon 	stat->tx_good_frames = CSR_READ_4(sc, JME_STAT_TXGOOD);
3344450ab472SPyun YongHyeon 	stat->rx_good_frames = CSR_READ_4(sc, JME_STAT_RXGOOD);
3345450ab472SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_STAT_CRCMII);
3346450ab472SPyun YongHyeon 	stat->rx_crc_errs = (reg & STAT_RX_CRC_ERR_MASK) >>
3347450ab472SPyun YongHyeon 	    STAT_RX_CRC_ERR_SHIFT;
3348450ab472SPyun YongHyeon 	stat->rx_mii_errs = (reg & STAT_RX_MII_ERR_MASK) >>
3349450ab472SPyun YongHyeon 	    STAT_RX_MII_ERR_SHIFT;
3350450ab472SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_STAT_RXERR);
3351450ab472SPyun YongHyeon 	stat->rx_fifo_oflows = (reg & STAT_RXERR_OFLOW_MASK) >>
3352450ab472SPyun YongHyeon 	    STAT_RXERR_OFLOW_SHIFT;
3353450ab472SPyun YongHyeon 	stat->rx_desc_empty = (reg & STAT_RXERR_MPTY_MASK) >>
3354450ab472SPyun YongHyeon 	    STAT_RXERR_MPTY_SHIFT;
3355450ab472SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_STAT_FAIL);
3356450ab472SPyun YongHyeon 	stat->rx_bad_frames = (reg & STAT_FAIL_RX_MASK) >> STAT_FAIL_RX_SHIFT;
3357450ab472SPyun YongHyeon 	stat->tx_bad_frames = (reg & STAT_FAIL_TX_MASK) >> STAT_FAIL_TX_SHIFT;
3358450ab472SPyun YongHyeon 
3359450ab472SPyun YongHyeon 	/* Account for previous counters. */
3360450ab472SPyun YongHyeon 	stat->rx_good_frames += ostat->rx_good_frames;
3361450ab472SPyun YongHyeon 	stat->rx_crc_errs += ostat->rx_crc_errs;
3362450ab472SPyun YongHyeon 	stat->rx_mii_errs += ostat->rx_mii_errs;
3363450ab472SPyun YongHyeon 	stat->rx_fifo_oflows += ostat->rx_fifo_oflows;
3364450ab472SPyun YongHyeon 	stat->rx_desc_empty += ostat->rx_desc_empty;
3365450ab472SPyun YongHyeon 	stat->rx_bad_frames += ostat->rx_bad_frames;
3366450ab472SPyun YongHyeon 	stat->tx_good_frames += ostat->tx_good_frames;
3367450ab472SPyun YongHyeon 	stat->tx_bad_frames += ostat->tx_bad_frames;
3368450ab472SPyun YongHyeon }
3369450ab472SPyun YongHyeon 
33704f1ff93aSPyun YongHyeon static void
33714f1ff93aSPyun YongHyeon jme_phy_down(struct jme_softc *sc)
33724f1ff93aSPyun YongHyeon {
33734f1ff93aSPyun YongHyeon 	uint32_t reg;
33744f1ff93aSPyun YongHyeon 
33754f1ff93aSPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR, BMCR_PDOWN);
33764f1ff93aSPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5) {
33774f1ff93aSPyun YongHyeon 		reg = CSR_READ_4(sc, JME_PHYPOWDN);
33784f1ff93aSPyun YongHyeon 		reg |= 0x0000000F;
33794f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PHYPOWDN, reg);
33804f1ff93aSPyun YongHyeon 		reg = pci_read_config(sc->jme_dev, JME_PCI_PE1, 4);
33814f1ff93aSPyun YongHyeon 		reg &= ~PE1_GIGA_PDOWN_MASK;
33824f1ff93aSPyun YongHyeon 		reg |= PE1_GIGA_PDOWN_D3;
33834f1ff93aSPyun YongHyeon 		pci_write_config(sc->jme_dev, JME_PCI_PE1, reg, 4);
33844f1ff93aSPyun YongHyeon 	}
33854f1ff93aSPyun YongHyeon }
33864f1ff93aSPyun YongHyeon 
33874f1ff93aSPyun YongHyeon static void
33884f1ff93aSPyun YongHyeon jme_phy_up(struct jme_softc *sc)
33894f1ff93aSPyun YongHyeon {
33904f1ff93aSPyun YongHyeon 	uint32_t reg;
33914f1ff93aSPyun YongHyeon 	uint16_t bmcr;
33924f1ff93aSPyun YongHyeon 
33934f1ff93aSPyun YongHyeon 	bmcr = jme_miibus_readreg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR);
33944f1ff93aSPyun YongHyeon 	bmcr &= ~BMCR_PDOWN;
33954f1ff93aSPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR, bmcr);
33964f1ff93aSPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5) {
33974f1ff93aSPyun YongHyeon 		reg = CSR_READ_4(sc, JME_PHYPOWDN);
33984f1ff93aSPyun YongHyeon 		reg &= ~0x0000000F;
33994f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PHYPOWDN, reg);
34004f1ff93aSPyun YongHyeon 		reg = pci_read_config(sc->jme_dev, JME_PCI_PE1, 4);
34014f1ff93aSPyun YongHyeon 		reg &= ~PE1_GIGA_PDOWN_MASK;
34024f1ff93aSPyun YongHyeon 		reg |= PE1_GIGA_PDOWN_DIS;
34034f1ff93aSPyun YongHyeon 		pci_write_config(sc->jme_dev, JME_PCI_PE1, reg, 4);
34044f1ff93aSPyun YongHyeon 	}
34054f1ff93aSPyun YongHyeon }
34064f1ff93aSPyun YongHyeon 
3407a5ebadc6SPyun YongHyeon static int
3408a5ebadc6SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
3409a5ebadc6SPyun YongHyeon {
3410a5ebadc6SPyun YongHyeon 	int error, value;
3411a5ebadc6SPyun YongHyeon 
3412a5ebadc6SPyun YongHyeon 	if (arg1 == NULL)
3413a5ebadc6SPyun YongHyeon 		return (EINVAL);
3414a5ebadc6SPyun YongHyeon 	value = *(int *)arg1;
3415a5ebadc6SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
3416a5ebadc6SPyun YongHyeon 	if (error || req->newptr == NULL)
3417a5ebadc6SPyun YongHyeon 		return (error);
3418a5ebadc6SPyun YongHyeon 	if (value < low || value > high)
3419a5ebadc6SPyun YongHyeon 		return (EINVAL);
3420a5ebadc6SPyun YongHyeon         *(int *)arg1 = value;
3421a5ebadc6SPyun YongHyeon 
3422a5ebadc6SPyun YongHyeon         return (0);
3423a5ebadc6SPyun YongHyeon }
3424a5ebadc6SPyun YongHyeon 
3425a5ebadc6SPyun YongHyeon static int
3426a5ebadc6SPyun YongHyeon sysctl_hw_jme_tx_coal_to(SYSCTL_HANDLER_ARGS)
3427a5ebadc6SPyun YongHyeon {
3428a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3429a5ebadc6SPyun YongHyeon 	    PCCTX_COAL_TO_MIN, PCCTX_COAL_TO_MAX));
3430a5ebadc6SPyun YongHyeon }
3431a5ebadc6SPyun YongHyeon 
3432a5ebadc6SPyun YongHyeon static int
3433a5ebadc6SPyun YongHyeon sysctl_hw_jme_tx_coal_pkt(SYSCTL_HANDLER_ARGS)
3434a5ebadc6SPyun YongHyeon {
3435a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3436a5ebadc6SPyun YongHyeon 	    PCCTX_COAL_PKT_MIN, PCCTX_COAL_PKT_MAX));
3437a5ebadc6SPyun YongHyeon }
3438a5ebadc6SPyun YongHyeon 
3439a5ebadc6SPyun YongHyeon static int
3440a5ebadc6SPyun YongHyeon sysctl_hw_jme_rx_coal_to(SYSCTL_HANDLER_ARGS)
3441a5ebadc6SPyun YongHyeon {
3442a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3443a5ebadc6SPyun YongHyeon 	    PCCRX_COAL_TO_MIN, PCCRX_COAL_TO_MAX));
3444a5ebadc6SPyun YongHyeon }
3445a5ebadc6SPyun YongHyeon 
3446a5ebadc6SPyun YongHyeon static int
3447a5ebadc6SPyun YongHyeon sysctl_hw_jme_rx_coal_pkt(SYSCTL_HANDLER_ARGS)
3448a5ebadc6SPyun YongHyeon {
3449a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3450a5ebadc6SPyun YongHyeon 	    PCCRX_COAL_PKT_MIN, PCCRX_COAL_PKT_MAX));
3451a5ebadc6SPyun YongHyeon }
3452a5ebadc6SPyun YongHyeon 
3453a5ebadc6SPyun YongHyeon static int
3454a5ebadc6SPyun YongHyeon sysctl_hw_jme_proc_limit(SYSCTL_HANDLER_ARGS)
3455a5ebadc6SPyun YongHyeon {
3456a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3457a5ebadc6SPyun YongHyeon 	    JME_PROC_MIN, JME_PROC_MAX));
3458a5ebadc6SPyun YongHyeon }
3459