1a5ebadc6SPyun YongHyeon /*- 2a5ebadc6SPyun YongHyeon * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org> 3a5ebadc6SPyun YongHyeon * All rights reserved. 4a5ebadc6SPyun YongHyeon * 5a5ebadc6SPyun YongHyeon * Redistribution and use in source and binary forms, with or without 6a5ebadc6SPyun YongHyeon * modification, are permitted provided that the following conditions 7a5ebadc6SPyun YongHyeon * are met: 8a5ebadc6SPyun YongHyeon * 1. Redistributions of source code must retain the above copyright 9a5ebadc6SPyun YongHyeon * notice unmodified, this list of conditions, and the following 10a5ebadc6SPyun YongHyeon * disclaimer. 11a5ebadc6SPyun YongHyeon * 2. Redistributions in binary form must reproduce the above copyright 12a5ebadc6SPyun YongHyeon * notice, this list of conditions and the following disclaimer in the 13a5ebadc6SPyun YongHyeon * documentation and/or other materials provided with the distribution. 14a5ebadc6SPyun YongHyeon * 15a5ebadc6SPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 16a5ebadc6SPyun YongHyeon * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17a5ebadc6SPyun YongHyeon * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18a5ebadc6SPyun YongHyeon * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 19a5ebadc6SPyun YongHyeon * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 20a5ebadc6SPyun YongHyeon * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 21a5ebadc6SPyun YongHyeon * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22a5ebadc6SPyun YongHyeon * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 23a5ebadc6SPyun YongHyeon * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 24a5ebadc6SPyun YongHyeon * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 25a5ebadc6SPyun YongHyeon * SUCH DAMAGE. 26a5ebadc6SPyun YongHyeon */ 27a5ebadc6SPyun YongHyeon 28a5ebadc6SPyun YongHyeon #include <sys/cdefs.h> 29a5ebadc6SPyun YongHyeon __FBSDID("$FreeBSD$"); 30a5ebadc6SPyun YongHyeon 31a5ebadc6SPyun YongHyeon #include <sys/param.h> 32a5ebadc6SPyun YongHyeon #include <sys/systm.h> 33a5ebadc6SPyun YongHyeon #include <sys/bus.h> 34a5ebadc6SPyun YongHyeon #include <sys/endian.h> 35a5ebadc6SPyun YongHyeon #include <sys/kernel.h> 36a5ebadc6SPyun YongHyeon #include <sys/malloc.h> 37a5ebadc6SPyun YongHyeon #include <sys/mbuf.h> 38a5ebadc6SPyun YongHyeon #include <sys/rman.h> 39a5ebadc6SPyun YongHyeon #include <sys/module.h> 40a5ebadc6SPyun YongHyeon #include <sys/proc.h> 41a5ebadc6SPyun YongHyeon #include <sys/queue.h> 42a5ebadc6SPyun YongHyeon #include <sys/socket.h> 43a5ebadc6SPyun YongHyeon #include <sys/sockio.h> 44a5ebadc6SPyun YongHyeon #include <sys/sysctl.h> 45a5ebadc6SPyun YongHyeon #include <sys/taskqueue.h> 46a5ebadc6SPyun YongHyeon 47a5ebadc6SPyun YongHyeon #include <net/bpf.h> 48a5ebadc6SPyun YongHyeon #include <net/if.h> 49a5ebadc6SPyun YongHyeon #include <net/if_arp.h> 50a5ebadc6SPyun YongHyeon #include <net/ethernet.h> 51a5ebadc6SPyun YongHyeon #include <net/if_dl.h> 52a5ebadc6SPyun YongHyeon #include <net/if_media.h> 53a5ebadc6SPyun YongHyeon #include <net/if_types.h> 54a5ebadc6SPyun YongHyeon #include <net/if_vlan_var.h> 55a5ebadc6SPyun YongHyeon 56a5ebadc6SPyun YongHyeon #include <netinet/in.h> 57a5ebadc6SPyun YongHyeon #include <netinet/in_systm.h> 58a5ebadc6SPyun YongHyeon #include <netinet/ip.h> 59a5ebadc6SPyun YongHyeon #include <netinet/tcp.h> 60a5ebadc6SPyun YongHyeon 61a5ebadc6SPyun YongHyeon #include <dev/mii/mii.h> 62a5ebadc6SPyun YongHyeon #include <dev/mii/miivar.h> 63a5ebadc6SPyun YongHyeon 64a5ebadc6SPyun YongHyeon #include <dev/pci/pcireg.h> 65a5ebadc6SPyun YongHyeon #include <dev/pci/pcivar.h> 66a5ebadc6SPyun YongHyeon 67a5ebadc6SPyun YongHyeon #include <machine/bus.h> 68a5ebadc6SPyun YongHyeon #include <machine/in_cksum.h> 69a5ebadc6SPyun YongHyeon 70a5ebadc6SPyun YongHyeon #include <dev/jme/if_jmereg.h> 71a5ebadc6SPyun YongHyeon #include <dev/jme/if_jmevar.h> 72a5ebadc6SPyun YongHyeon 73a5ebadc6SPyun YongHyeon /* "device miibus" required. See GENERIC if you get errors here. */ 74a5ebadc6SPyun YongHyeon #include "miibus_if.h" 75a5ebadc6SPyun YongHyeon 76a5ebadc6SPyun YongHyeon /* Define the following to disable printing Rx errors. */ 77a5ebadc6SPyun YongHyeon #undef JME_SHOW_ERRORS 78a5ebadc6SPyun YongHyeon 79a5ebadc6SPyun YongHyeon #define JME_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 80a5ebadc6SPyun YongHyeon 81a5ebadc6SPyun YongHyeon MODULE_DEPEND(jme, pci, 1, 1, 1); 82a5ebadc6SPyun YongHyeon MODULE_DEPEND(jme, ether, 1, 1, 1); 83a5ebadc6SPyun YongHyeon MODULE_DEPEND(jme, miibus, 1, 1, 1); 84a5ebadc6SPyun YongHyeon 85a5ebadc6SPyun YongHyeon /* Tunables. */ 86a5ebadc6SPyun YongHyeon static int msi_disable = 0; 87a5ebadc6SPyun YongHyeon static int msix_disable = 0; 88a5ebadc6SPyun YongHyeon TUNABLE_INT("hw.jme.msi_disable", &msi_disable); 89a5ebadc6SPyun YongHyeon TUNABLE_INT("hw.jme.msix_disable", &msix_disable); 90a5ebadc6SPyun YongHyeon 91a5ebadc6SPyun YongHyeon /* 92a5ebadc6SPyun YongHyeon * Devices supported by this driver. 93a5ebadc6SPyun YongHyeon */ 94a5ebadc6SPyun YongHyeon static struct jme_dev { 95a5ebadc6SPyun YongHyeon uint16_t jme_vendorid; 96a5ebadc6SPyun YongHyeon uint16_t jme_deviceid; 97a5ebadc6SPyun YongHyeon const char *jme_name; 98a5ebadc6SPyun YongHyeon } jme_devs[] = { 99a5ebadc6SPyun YongHyeon { VENDORID_JMICRON, DEVICEID_JMC250, 100*4f1ff93aSPyun YongHyeon "JMicron Inc, JMC25x Gigabit Ethernet" }, 101a5ebadc6SPyun YongHyeon { VENDORID_JMICRON, DEVICEID_JMC260, 102*4f1ff93aSPyun YongHyeon "JMicron Inc, JMC26x Fast Ethernet" }, 103a5ebadc6SPyun YongHyeon }; 104a5ebadc6SPyun YongHyeon 105a5ebadc6SPyun YongHyeon static int jme_miibus_readreg(device_t, int, int); 106a5ebadc6SPyun YongHyeon static int jme_miibus_writereg(device_t, int, int, int); 107a5ebadc6SPyun YongHyeon static void jme_miibus_statchg(device_t); 108a5ebadc6SPyun YongHyeon static void jme_mediastatus(struct ifnet *, struct ifmediareq *); 109a5ebadc6SPyun YongHyeon static int jme_mediachange(struct ifnet *); 110a5ebadc6SPyun YongHyeon static int jme_probe(device_t); 111a5ebadc6SPyun YongHyeon static int jme_eeprom_read_byte(struct jme_softc *, uint8_t, uint8_t *); 112a5ebadc6SPyun YongHyeon static int jme_eeprom_macaddr(struct jme_softc *); 113*4f1ff93aSPyun YongHyeon static int jme_efuse_macaddr(struct jme_softc *); 114a5ebadc6SPyun YongHyeon static void jme_reg_macaddr(struct jme_softc *); 115*4f1ff93aSPyun YongHyeon static void jme_set_macaddr(struct jme_softc *, uint8_t *); 116a5ebadc6SPyun YongHyeon static void jme_map_intr_vector(struct jme_softc *); 117a5ebadc6SPyun YongHyeon static int jme_attach(device_t); 118a5ebadc6SPyun YongHyeon static int jme_detach(device_t); 119a5ebadc6SPyun YongHyeon static void jme_sysctl_node(struct jme_softc *); 120a5ebadc6SPyun YongHyeon static void jme_dmamap_cb(void *, bus_dma_segment_t *, int, int); 121a5ebadc6SPyun YongHyeon static int jme_dma_alloc(struct jme_softc *); 122a5ebadc6SPyun YongHyeon static void jme_dma_free(struct jme_softc *); 123a5ebadc6SPyun YongHyeon static int jme_shutdown(device_t); 124a5ebadc6SPyun YongHyeon static void jme_setlinkspeed(struct jme_softc *); 125a5ebadc6SPyun YongHyeon static void jme_setwol(struct jme_softc *); 126a5ebadc6SPyun YongHyeon static int jme_suspend(device_t); 127a5ebadc6SPyun YongHyeon static int jme_resume(device_t); 128a5ebadc6SPyun YongHyeon static int jme_encap(struct jme_softc *, struct mbuf **); 129a5ebadc6SPyun YongHyeon static void jme_tx_task(void *, int); 130a5ebadc6SPyun YongHyeon static void jme_start(struct ifnet *); 131a5ebadc6SPyun YongHyeon static void jme_watchdog(struct jme_softc *); 132a5ebadc6SPyun YongHyeon static int jme_ioctl(struct ifnet *, u_long, caddr_t); 133a5ebadc6SPyun YongHyeon static void jme_mac_config(struct jme_softc *); 134a5ebadc6SPyun YongHyeon static void jme_link_task(void *, int); 135a5ebadc6SPyun YongHyeon static int jme_intr(void *); 136a5ebadc6SPyun YongHyeon static void jme_int_task(void *, int); 137a5ebadc6SPyun YongHyeon static void jme_txeof(struct jme_softc *); 138a5ebadc6SPyun YongHyeon static __inline void jme_discard_rxbuf(struct jme_softc *, int); 139a5ebadc6SPyun YongHyeon static void jme_rxeof(struct jme_softc *); 140a5ebadc6SPyun YongHyeon static int jme_rxintr(struct jme_softc *, int); 141a5ebadc6SPyun YongHyeon static void jme_tick(void *); 142a5ebadc6SPyun YongHyeon static void jme_reset(struct jme_softc *); 143a5ebadc6SPyun YongHyeon static void jme_init(void *); 144a5ebadc6SPyun YongHyeon static void jme_init_locked(struct jme_softc *); 145a5ebadc6SPyun YongHyeon static void jme_stop(struct jme_softc *); 146a5ebadc6SPyun YongHyeon static void jme_stop_tx(struct jme_softc *); 147a5ebadc6SPyun YongHyeon static void jme_stop_rx(struct jme_softc *); 148a5ebadc6SPyun YongHyeon static int jme_init_rx_ring(struct jme_softc *); 149a5ebadc6SPyun YongHyeon static void jme_init_tx_ring(struct jme_softc *); 150a5ebadc6SPyun YongHyeon static void jme_init_ssb(struct jme_softc *); 151a5ebadc6SPyun YongHyeon static int jme_newbuf(struct jme_softc *, struct jme_rxdesc *); 152a5ebadc6SPyun YongHyeon static void jme_set_vlan(struct jme_softc *); 153a5ebadc6SPyun YongHyeon static void jme_set_filter(struct jme_softc *); 154450ab472SPyun YongHyeon static void jme_stats_clear(struct jme_softc *); 155450ab472SPyun YongHyeon static void jme_stats_save(struct jme_softc *); 156450ab472SPyun YongHyeon static void jme_stats_update(struct jme_softc *); 157*4f1ff93aSPyun YongHyeon static void jme_phy_down(struct jme_softc *); 158*4f1ff93aSPyun YongHyeon static void jme_phy_up(struct jme_softc *); 159a5ebadc6SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int); 160a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_tx_coal_to(SYSCTL_HANDLER_ARGS); 161a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_tx_coal_pkt(SYSCTL_HANDLER_ARGS); 162a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_rx_coal_to(SYSCTL_HANDLER_ARGS); 163a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_rx_coal_pkt(SYSCTL_HANDLER_ARGS); 164a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_proc_limit(SYSCTL_HANDLER_ARGS); 165a5ebadc6SPyun YongHyeon 166a5ebadc6SPyun YongHyeon 167a5ebadc6SPyun YongHyeon static device_method_t jme_methods[] = { 168a5ebadc6SPyun YongHyeon /* Device interface. */ 169a5ebadc6SPyun YongHyeon DEVMETHOD(device_probe, jme_probe), 170a5ebadc6SPyun YongHyeon DEVMETHOD(device_attach, jme_attach), 171a5ebadc6SPyun YongHyeon DEVMETHOD(device_detach, jme_detach), 172a5ebadc6SPyun YongHyeon DEVMETHOD(device_shutdown, jme_shutdown), 173a5ebadc6SPyun YongHyeon DEVMETHOD(device_suspend, jme_suspend), 174a5ebadc6SPyun YongHyeon DEVMETHOD(device_resume, jme_resume), 175a5ebadc6SPyun YongHyeon 176a5ebadc6SPyun YongHyeon /* MII interface. */ 177a5ebadc6SPyun YongHyeon DEVMETHOD(miibus_readreg, jme_miibus_readreg), 178a5ebadc6SPyun YongHyeon DEVMETHOD(miibus_writereg, jme_miibus_writereg), 179a5ebadc6SPyun YongHyeon DEVMETHOD(miibus_statchg, jme_miibus_statchg), 180a5ebadc6SPyun YongHyeon 181a5ebadc6SPyun YongHyeon { NULL, NULL } 182a5ebadc6SPyun YongHyeon }; 183a5ebadc6SPyun YongHyeon 184a5ebadc6SPyun YongHyeon static driver_t jme_driver = { 185a5ebadc6SPyun YongHyeon "jme", 186a5ebadc6SPyun YongHyeon jme_methods, 187a5ebadc6SPyun YongHyeon sizeof(struct jme_softc) 188a5ebadc6SPyun YongHyeon }; 189a5ebadc6SPyun YongHyeon 190a5ebadc6SPyun YongHyeon static devclass_t jme_devclass; 191a5ebadc6SPyun YongHyeon 192a5ebadc6SPyun YongHyeon DRIVER_MODULE(jme, pci, jme_driver, jme_devclass, 0, 0); 193a5ebadc6SPyun YongHyeon DRIVER_MODULE(miibus, jme, miibus_driver, miibus_devclass, 0, 0); 194a5ebadc6SPyun YongHyeon 195a5ebadc6SPyun YongHyeon static struct resource_spec jme_res_spec_mem[] = { 196a5ebadc6SPyun YongHyeon { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE }, 197a5ebadc6SPyun YongHyeon { -1, 0, 0 } 198a5ebadc6SPyun YongHyeon }; 199a5ebadc6SPyun YongHyeon 200a5ebadc6SPyun YongHyeon static struct resource_spec jme_irq_spec_legacy[] = { 201a5ebadc6SPyun YongHyeon { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 202a5ebadc6SPyun YongHyeon { -1, 0, 0 } 203a5ebadc6SPyun YongHyeon }; 204a5ebadc6SPyun YongHyeon 205a5ebadc6SPyun YongHyeon static struct resource_spec jme_irq_spec_msi[] = { 206a5ebadc6SPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 207a5ebadc6SPyun YongHyeon { -1, 0, 0 } 208a5ebadc6SPyun YongHyeon }; 209a5ebadc6SPyun YongHyeon 210a5ebadc6SPyun YongHyeon /* 211a5ebadc6SPyun YongHyeon * Read a PHY register on the MII of the JMC250. 212a5ebadc6SPyun YongHyeon */ 213a5ebadc6SPyun YongHyeon static int 214a5ebadc6SPyun YongHyeon jme_miibus_readreg(device_t dev, int phy, int reg) 215a5ebadc6SPyun YongHyeon { 216a5ebadc6SPyun YongHyeon struct jme_softc *sc; 217a5ebadc6SPyun YongHyeon uint32_t val; 218a5ebadc6SPyun YongHyeon int i; 219a5ebadc6SPyun YongHyeon 220a5ebadc6SPyun YongHyeon sc = device_get_softc(dev); 221a5ebadc6SPyun YongHyeon 222a5ebadc6SPyun YongHyeon /* For FPGA version, PHY address 0 should be ignored. */ 2238e5d93dbSMarius Strobl if ((sc->jme_flags & JME_FLAG_FPGA) != 0 && phy == 0) 224a5ebadc6SPyun YongHyeon return (0); 225a5ebadc6SPyun YongHyeon 226a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_SMI, SMI_OP_READ | SMI_OP_EXECUTE | 227a5ebadc6SPyun YongHyeon SMI_PHY_ADDR(phy) | SMI_REG_ADDR(reg)); 228a5ebadc6SPyun YongHyeon for (i = JME_PHY_TIMEOUT; i > 0; i--) { 229a5ebadc6SPyun YongHyeon DELAY(1); 230a5ebadc6SPyun YongHyeon if (((val = CSR_READ_4(sc, JME_SMI)) & SMI_OP_EXECUTE) == 0) 231a5ebadc6SPyun YongHyeon break; 232a5ebadc6SPyun YongHyeon } 233a5ebadc6SPyun YongHyeon 234a5ebadc6SPyun YongHyeon if (i == 0) { 235a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, "phy read timeout : %d\n", reg); 236a5ebadc6SPyun YongHyeon return (0); 237a5ebadc6SPyun YongHyeon } 238a5ebadc6SPyun YongHyeon 239a5ebadc6SPyun YongHyeon return ((val & SMI_DATA_MASK) >> SMI_DATA_SHIFT); 240a5ebadc6SPyun YongHyeon } 241a5ebadc6SPyun YongHyeon 242a5ebadc6SPyun YongHyeon /* 243a5ebadc6SPyun YongHyeon * Write a PHY register on the MII of the JMC250. 244a5ebadc6SPyun YongHyeon */ 245a5ebadc6SPyun YongHyeon static int 246a5ebadc6SPyun YongHyeon jme_miibus_writereg(device_t dev, int phy, int reg, int val) 247a5ebadc6SPyun YongHyeon { 248a5ebadc6SPyun YongHyeon struct jme_softc *sc; 249a5ebadc6SPyun YongHyeon int i; 250a5ebadc6SPyun YongHyeon 251a5ebadc6SPyun YongHyeon sc = device_get_softc(dev); 252a5ebadc6SPyun YongHyeon 253a5ebadc6SPyun YongHyeon /* For FPGA version, PHY address 0 should be ignored. */ 2548e5d93dbSMarius Strobl if ((sc->jme_flags & JME_FLAG_FPGA) != 0 && phy == 0) 255a5ebadc6SPyun YongHyeon return (0); 256a5ebadc6SPyun YongHyeon 257a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_SMI, SMI_OP_WRITE | SMI_OP_EXECUTE | 258a5ebadc6SPyun YongHyeon ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) | 259a5ebadc6SPyun YongHyeon SMI_PHY_ADDR(phy) | SMI_REG_ADDR(reg)); 260a5ebadc6SPyun YongHyeon for (i = JME_PHY_TIMEOUT; i > 0; i--) { 261a5ebadc6SPyun YongHyeon DELAY(1); 262a5ebadc6SPyun YongHyeon if (((val = CSR_READ_4(sc, JME_SMI)) & SMI_OP_EXECUTE) == 0) 263a5ebadc6SPyun YongHyeon break; 264a5ebadc6SPyun YongHyeon } 265a5ebadc6SPyun YongHyeon 266a5ebadc6SPyun YongHyeon if (i == 0) 267a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, "phy write timeout : %d\n", reg); 268a5ebadc6SPyun YongHyeon 269a5ebadc6SPyun YongHyeon return (0); 270a5ebadc6SPyun YongHyeon } 271a5ebadc6SPyun YongHyeon 272a5ebadc6SPyun YongHyeon /* 273a5ebadc6SPyun YongHyeon * Callback from MII layer when media changes. 274a5ebadc6SPyun YongHyeon */ 275a5ebadc6SPyun YongHyeon static void 276a5ebadc6SPyun YongHyeon jme_miibus_statchg(device_t dev) 277a5ebadc6SPyun YongHyeon { 278a5ebadc6SPyun YongHyeon struct jme_softc *sc; 279a5ebadc6SPyun YongHyeon 280a5ebadc6SPyun YongHyeon sc = device_get_softc(dev); 281a5ebadc6SPyun YongHyeon taskqueue_enqueue(taskqueue_swi, &sc->jme_link_task); 282a5ebadc6SPyun YongHyeon } 283a5ebadc6SPyun YongHyeon 284a5ebadc6SPyun YongHyeon /* 285a5ebadc6SPyun YongHyeon * Get the current interface media status. 286a5ebadc6SPyun YongHyeon */ 287a5ebadc6SPyun YongHyeon static void 288a5ebadc6SPyun YongHyeon jme_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr) 289a5ebadc6SPyun YongHyeon { 290a5ebadc6SPyun YongHyeon struct jme_softc *sc; 291a5ebadc6SPyun YongHyeon struct mii_data *mii; 292a5ebadc6SPyun YongHyeon 293a5ebadc6SPyun YongHyeon sc = ifp->if_softc; 294a5ebadc6SPyun YongHyeon JME_LOCK(sc); 29532f8942aSPyun YongHyeon if ((ifp->if_flags & IFF_UP) == 0) { 29632f8942aSPyun YongHyeon JME_UNLOCK(sc); 29732f8942aSPyun YongHyeon return; 29832f8942aSPyun YongHyeon } 299a5ebadc6SPyun YongHyeon mii = device_get_softc(sc->jme_miibus); 300a5ebadc6SPyun YongHyeon 301a5ebadc6SPyun YongHyeon mii_pollstat(mii); 302a5ebadc6SPyun YongHyeon ifmr->ifm_status = mii->mii_media_status; 303a5ebadc6SPyun YongHyeon ifmr->ifm_active = mii->mii_media_active; 304a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 305a5ebadc6SPyun YongHyeon } 306a5ebadc6SPyun YongHyeon 307a5ebadc6SPyun YongHyeon /* 308a5ebadc6SPyun YongHyeon * Set hardware to newly-selected media. 309a5ebadc6SPyun YongHyeon */ 310a5ebadc6SPyun YongHyeon static int 311a5ebadc6SPyun YongHyeon jme_mediachange(struct ifnet *ifp) 312a5ebadc6SPyun YongHyeon { 313a5ebadc6SPyun YongHyeon struct jme_softc *sc; 314a5ebadc6SPyun YongHyeon struct mii_data *mii; 315a5ebadc6SPyun YongHyeon struct mii_softc *miisc; 316a5ebadc6SPyun YongHyeon int error; 317a5ebadc6SPyun YongHyeon 318a5ebadc6SPyun YongHyeon sc = ifp->if_softc; 319a5ebadc6SPyun YongHyeon JME_LOCK(sc); 320a5ebadc6SPyun YongHyeon mii = device_get_softc(sc->jme_miibus); 321a5ebadc6SPyun YongHyeon if (mii->mii_instance != 0) { 322a5ebadc6SPyun YongHyeon LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 323a5ebadc6SPyun YongHyeon mii_phy_reset(miisc); 324a5ebadc6SPyun YongHyeon } 325a5ebadc6SPyun YongHyeon error = mii_mediachg(mii); 326a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 327a5ebadc6SPyun YongHyeon 328a5ebadc6SPyun YongHyeon return (error); 329a5ebadc6SPyun YongHyeon } 330a5ebadc6SPyun YongHyeon 331a5ebadc6SPyun YongHyeon static int 332a5ebadc6SPyun YongHyeon jme_probe(device_t dev) 333a5ebadc6SPyun YongHyeon { 334a5ebadc6SPyun YongHyeon struct jme_dev *sp; 335a5ebadc6SPyun YongHyeon int i; 336a5ebadc6SPyun YongHyeon uint16_t vendor, devid; 337a5ebadc6SPyun YongHyeon 338a5ebadc6SPyun YongHyeon vendor = pci_get_vendor(dev); 339a5ebadc6SPyun YongHyeon devid = pci_get_device(dev); 340a5ebadc6SPyun YongHyeon sp = jme_devs; 341a5ebadc6SPyun YongHyeon for (i = 0; i < sizeof(jme_devs) / sizeof(jme_devs[0]); 342a5ebadc6SPyun YongHyeon i++, sp++) { 343a5ebadc6SPyun YongHyeon if (vendor == sp->jme_vendorid && 344a5ebadc6SPyun YongHyeon devid == sp->jme_deviceid) { 345a5ebadc6SPyun YongHyeon device_set_desc(dev, sp->jme_name); 346a5ebadc6SPyun YongHyeon return (BUS_PROBE_DEFAULT); 347a5ebadc6SPyun YongHyeon } 348a5ebadc6SPyun YongHyeon } 349a5ebadc6SPyun YongHyeon 350a5ebadc6SPyun YongHyeon return (ENXIO); 351a5ebadc6SPyun YongHyeon } 352a5ebadc6SPyun YongHyeon 353a5ebadc6SPyun YongHyeon static int 354a5ebadc6SPyun YongHyeon jme_eeprom_read_byte(struct jme_softc *sc, uint8_t addr, uint8_t *val) 355a5ebadc6SPyun YongHyeon { 356a5ebadc6SPyun YongHyeon uint32_t reg; 357a5ebadc6SPyun YongHyeon int i; 358a5ebadc6SPyun YongHyeon 359a5ebadc6SPyun YongHyeon *val = 0; 360a5ebadc6SPyun YongHyeon for (i = JME_TIMEOUT; i > 0; i--) { 361a5ebadc6SPyun YongHyeon reg = CSR_READ_4(sc, JME_SMBCSR); 362a5ebadc6SPyun YongHyeon if ((reg & SMBCSR_HW_BUSY_MASK) == SMBCSR_HW_IDLE) 363a5ebadc6SPyun YongHyeon break; 364a5ebadc6SPyun YongHyeon DELAY(1); 365a5ebadc6SPyun YongHyeon } 366a5ebadc6SPyun YongHyeon 367a5ebadc6SPyun YongHyeon if (i == 0) { 368a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, "EEPROM idle timeout!\n"); 369a5ebadc6SPyun YongHyeon return (ETIMEDOUT); 370a5ebadc6SPyun YongHyeon } 371a5ebadc6SPyun YongHyeon 372a5ebadc6SPyun YongHyeon reg = ((uint32_t)addr << SMBINTF_ADDR_SHIFT) & SMBINTF_ADDR_MASK; 373a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_SMBINTF, reg | SMBINTF_RD | SMBINTF_CMD_TRIGGER); 374a5ebadc6SPyun YongHyeon for (i = JME_TIMEOUT; i > 0; i--) { 375a5ebadc6SPyun YongHyeon DELAY(1); 376a5ebadc6SPyun YongHyeon reg = CSR_READ_4(sc, JME_SMBINTF); 377a5ebadc6SPyun YongHyeon if ((reg & SMBINTF_CMD_TRIGGER) == 0) 378a5ebadc6SPyun YongHyeon break; 379a5ebadc6SPyun YongHyeon } 380a5ebadc6SPyun YongHyeon 381a5ebadc6SPyun YongHyeon if (i == 0) { 382a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, "EEPROM read timeout!\n"); 383a5ebadc6SPyun YongHyeon return (ETIMEDOUT); 384a5ebadc6SPyun YongHyeon } 385a5ebadc6SPyun YongHyeon 386a5ebadc6SPyun YongHyeon reg = CSR_READ_4(sc, JME_SMBINTF); 387a5ebadc6SPyun YongHyeon *val = (reg & SMBINTF_RD_DATA_MASK) >> SMBINTF_RD_DATA_SHIFT; 388a5ebadc6SPyun YongHyeon 389a5ebadc6SPyun YongHyeon return (0); 390a5ebadc6SPyun YongHyeon } 391a5ebadc6SPyun YongHyeon 392a5ebadc6SPyun YongHyeon static int 393a5ebadc6SPyun YongHyeon jme_eeprom_macaddr(struct jme_softc *sc) 394a5ebadc6SPyun YongHyeon { 395a5ebadc6SPyun YongHyeon uint8_t eaddr[ETHER_ADDR_LEN]; 396a5ebadc6SPyun YongHyeon uint8_t fup, reg, val; 397a5ebadc6SPyun YongHyeon uint32_t offset; 398a5ebadc6SPyun YongHyeon int match; 399a5ebadc6SPyun YongHyeon 400a5ebadc6SPyun YongHyeon offset = 0; 401a5ebadc6SPyun YongHyeon if (jme_eeprom_read_byte(sc, offset++, &fup) != 0 || 402a5ebadc6SPyun YongHyeon fup != JME_EEPROM_SIG0) 403a5ebadc6SPyun YongHyeon return (ENOENT); 404a5ebadc6SPyun YongHyeon if (jme_eeprom_read_byte(sc, offset++, &fup) != 0 || 405a5ebadc6SPyun YongHyeon fup != JME_EEPROM_SIG1) 406a5ebadc6SPyun YongHyeon return (ENOENT); 407a5ebadc6SPyun YongHyeon match = 0; 408a5ebadc6SPyun YongHyeon do { 409a5ebadc6SPyun YongHyeon if (jme_eeprom_read_byte(sc, offset, &fup) != 0) 410a5ebadc6SPyun YongHyeon break; 41108c23fcaSPyun YongHyeon if (JME_EEPROM_MKDESC(JME_EEPROM_FUNC0, JME_EEPROM_PAGE_BAR1) == 41208c23fcaSPyun YongHyeon (fup & (JME_EEPROM_FUNC_MASK | JME_EEPROM_PAGE_MASK))) { 413a5ebadc6SPyun YongHyeon if (jme_eeprom_read_byte(sc, offset + 1, ®) != 0) 414a5ebadc6SPyun YongHyeon break; 415a5ebadc6SPyun YongHyeon if (reg >= JME_PAR0 && 416a5ebadc6SPyun YongHyeon reg < JME_PAR0 + ETHER_ADDR_LEN) { 417a5ebadc6SPyun YongHyeon if (jme_eeprom_read_byte(sc, offset + 2, 418a5ebadc6SPyun YongHyeon &val) != 0) 419a5ebadc6SPyun YongHyeon break; 420a5ebadc6SPyun YongHyeon eaddr[reg - JME_PAR0] = val; 421a5ebadc6SPyun YongHyeon match++; 422a5ebadc6SPyun YongHyeon } 423a5ebadc6SPyun YongHyeon } 42408c23fcaSPyun YongHyeon /* Check for the end of EEPROM descriptor. */ 42508c23fcaSPyun YongHyeon if ((fup & JME_EEPROM_DESC_END) == JME_EEPROM_DESC_END) 42608c23fcaSPyun YongHyeon break; 427a5ebadc6SPyun YongHyeon /* Try next eeprom descriptor. */ 428a5ebadc6SPyun YongHyeon offset += JME_EEPROM_DESC_BYTES; 429a5ebadc6SPyun YongHyeon } while (match != ETHER_ADDR_LEN && offset < JME_EEPROM_END); 430a5ebadc6SPyun YongHyeon 431a5ebadc6SPyun YongHyeon if (match == ETHER_ADDR_LEN) { 432a5ebadc6SPyun YongHyeon bcopy(eaddr, sc->jme_eaddr, ETHER_ADDR_LEN); 433a5ebadc6SPyun YongHyeon return (0); 434a5ebadc6SPyun YongHyeon } 435a5ebadc6SPyun YongHyeon 436a5ebadc6SPyun YongHyeon return (ENOENT); 437a5ebadc6SPyun YongHyeon } 438a5ebadc6SPyun YongHyeon 439*4f1ff93aSPyun YongHyeon static int 440*4f1ff93aSPyun YongHyeon jme_efuse_macaddr(struct jme_softc *sc) 441*4f1ff93aSPyun YongHyeon { 442*4f1ff93aSPyun YongHyeon uint32_t reg; 443*4f1ff93aSPyun YongHyeon int i; 444*4f1ff93aSPyun YongHyeon 445*4f1ff93aSPyun YongHyeon reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL1, 4); 446*4f1ff93aSPyun YongHyeon if ((reg & (EFUSE_CTL1_AUTOLOAD_ERR | EFUSE_CTL1_AUTOLAOD_DONE)) != 447*4f1ff93aSPyun YongHyeon EFUSE_CTL1_AUTOLAOD_DONE) 448*4f1ff93aSPyun YongHyeon return (ENOENT); 449*4f1ff93aSPyun YongHyeon /* Reset eFuse controller. */ 450*4f1ff93aSPyun YongHyeon reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL2, 4); 451*4f1ff93aSPyun YongHyeon reg |= EFUSE_CTL2_RESET; 452*4f1ff93aSPyun YongHyeon pci_write_config(sc->jme_dev, JME_EFUSE_CTL2, reg, 4); 453*4f1ff93aSPyun YongHyeon reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL2, 4); 454*4f1ff93aSPyun YongHyeon reg &= ~EFUSE_CTL2_RESET; 455*4f1ff93aSPyun YongHyeon pci_write_config(sc->jme_dev, JME_EFUSE_CTL2, reg, 4); 456*4f1ff93aSPyun YongHyeon 457*4f1ff93aSPyun YongHyeon /* Have eFuse reload station address to MAC controller. */ 458*4f1ff93aSPyun YongHyeon reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL1, 4); 459*4f1ff93aSPyun YongHyeon reg &= ~EFUSE_CTL1_CMD_MASK; 460*4f1ff93aSPyun YongHyeon reg |= EFUSE_CTL1_CMD_AUTOLOAD | EFUSE_CTL1_EXECUTE; 461*4f1ff93aSPyun YongHyeon pci_write_config(sc->jme_dev, JME_EFUSE_CTL1, reg, 4); 462*4f1ff93aSPyun YongHyeon 463*4f1ff93aSPyun YongHyeon /* 464*4f1ff93aSPyun YongHyeon * Verify completion of eFuse autload command. It should be 465*4f1ff93aSPyun YongHyeon * completed within 108us. 466*4f1ff93aSPyun YongHyeon */ 467*4f1ff93aSPyun YongHyeon DELAY(110); 468*4f1ff93aSPyun YongHyeon for (i = 10; i > 0; i--) { 469*4f1ff93aSPyun YongHyeon reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL1, 4); 470*4f1ff93aSPyun YongHyeon if ((reg & (EFUSE_CTL1_AUTOLOAD_ERR | 471*4f1ff93aSPyun YongHyeon EFUSE_CTL1_AUTOLAOD_DONE)) != EFUSE_CTL1_AUTOLAOD_DONE) { 472*4f1ff93aSPyun YongHyeon DELAY(20); 473*4f1ff93aSPyun YongHyeon continue; 474*4f1ff93aSPyun YongHyeon } 475*4f1ff93aSPyun YongHyeon if ((reg & EFUSE_CTL1_EXECUTE) == 0) 476*4f1ff93aSPyun YongHyeon break; 477*4f1ff93aSPyun YongHyeon /* Station address loading is still in progress. */ 478*4f1ff93aSPyun YongHyeon DELAY(20); 479*4f1ff93aSPyun YongHyeon } 480*4f1ff93aSPyun YongHyeon if (i == 0) { 481*4f1ff93aSPyun YongHyeon device_printf(sc->jme_dev, "eFuse autoload timed out.\n"); 482*4f1ff93aSPyun YongHyeon return (ETIMEDOUT); 483*4f1ff93aSPyun YongHyeon } 484*4f1ff93aSPyun YongHyeon 485*4f1ff93aSPyun YongHyeon return (0); 486*4f1ff93aSPyun YongHyeon } 487*4f1ff93aSPyun YongHyeon 488a5ebadc6SPyun YongHyeon static void 489a5ebadc6SPyun YongHyeon jme_reg_macaddr(struct jme_softc *sc) 490a5ebadc6SPyun YongHyeon { 491a5ebadc6SPyun YongHyeon uint32_t par0, par1; 492a5ebadc6SPyun YongHyeon 493a5ebadc6SPyun YongHyeon /* Read station address. */ 494a5ebadc6SPyun YongHyeon par0 = CSR_READ_4(sc, JME_PAR0); 495a5ebadc6SPyun YongHyeon par1 = CSR_READ_4(sc, JME_PAR1); 496a5ebadc6SPyun YongHyeon par1 &= 0xFFFF; 497a5ebadc6SPyun YongHyeon if ((par0 == 0 && par1 == 0) || 498a5ebadc6SPyun YongHyeon (par0 == 0xFFFFFFFF && par1 == 0xFFFF)) { 499a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 50051d930e7SGavin Atkinson "Failed to retrieve Ethernet address.\n"); 501a5ebadc6SPyun YongHyeon } else { 502*4f1ff93aSPyun YongHyeon /* 503*4f1ff93aSPyun YongHyeon * For controllers that use eFuse, the station address 504*4f1ff93aSPyun YongHyeon * could also be extracted from JME_PCI_PAR0 and 505*4f1ff93aSPyun YongHyeon * JME_PCI_PAR1 registers in PCI configuration space. 506*4f1ff93aSPyun YongHyeon * Each register holds exactly half of station address(24bits) 507*4f1ff93aSPyun YongHyeon * so use JME_PAR0, JME_PAR1 registers instead. 508*4f1ff93aSPyun YongHyeon */ 509a5ebadc6SPyun YongHyeon sc->jme_eaddr[0] = (par0 >> 0) & 0xFF; 510a5ebadc6SPyun YongHyeon sc->jme_eaddr[1] = (par0 >> 8) & 0xFF; 511a5ebadc6SPyun YongHyeon sc->jme_eaddr[2] = (par0 >> 16) & 0xFF; 512a5ebadc6SPyun YongHyeon sc->jme_eaddr[3] = (par0 >> 24) & 0xFF; 513a5ebadc6SPyun YongHyeon sc->jme_eaddr[4] = (par1 >> 0) & 0xFF; 514a5ebadc6SPyun YongHyeon sc->jme_eaddr[5] = (par1 >> 8) & 0xFF; 515a5ebadc6SPyun YongHyeon } 516a5ebadc6SPyun YongHyeon } 517a5ebadc6SPyun YongHyeon 518a5ebadc6SPyun YongHyeon static void 519*4f1ff93aSPyun YongHyeon jme_set_macaddr(struct jme_softc *sc, uint8_t *eaddr) 520*4f1ff93aSPyun YongHyeon { 521*4f1ff93aSPyun YongHyeon uint32_t val; 522*4f1ff93aSPyun YongHyeon int i; 523*4f1ff93aSPyun YongHyeon 524*4f1ff93aSPyun YongHyeon if ((sc->jme_flags & JME_FLAG_EFUSE) != 0) { 525*4f1ff93aSPyun YongHyeon /* 526*4f1ff93aSPyun YongHyeon * Avoid reprogramming station address if the address 527*4f1ff93aSPyun YongHyeon * is the same as previous one. Note, reprogrammed 528*4f1ff93aSPyun YongHyeon * station address is permanent as if it was written 529*4f1ff93aSPyun YongHyeon * to EEPROM. So if station address was changed by 530*4f1ff93aSPyun YongHyeon * admistrator it's possible to lose factory configured 531*4f1ff93aSPyun YongHyeon * address when driver fails to restore its address. 532*4f1ff93aSPyun YongHyeon * (e.g. reboot or system crash) 533*4f1ff93aSPyun YongHyeon */ 534*4f1ff93aSPyun YongHyeon if (bcmp(eaddr, sc->jme_eaddr, ETHER_ADDR_LEN) != 0) { 535*4f1ff93aSPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i++) { 536*4f1ff93aSPyun YongHyeon val = JME_EFUSE_EEPROM_FUNC0 << 537*4f1ff93aSPyun YongHyeon JME_EFUSE_EEPROM_FUNC_SHIFT; 538*4f1ff93aSPyun YongHyeon val |= JME_EFUSE_EEPROM_PAGE_BAR1 << 539*4f1ff93aSPyun YongHyeon JME_EFUSE_EEPROM_PAGE_SHIFT; 540*4f1ff93aSPyun YongHyeon val |= (JME_PAR0 + i) << 541*4f1ff93aSPyun YongHyeon JME_EFUSE_EEPROM_ADDR_SHIFT; 542*4f1ff93aSPyun YongHyeon val |= eaddr[i] << JME_EFUSE_EEPROM_DATA_SHIFT; 543*4f1ff93aSPyun YongHyeon pci_write_config(sc->jme_dev, JME_EFUSE_EEPROM, 544*4f1ff93aSPyun YongHyeon val | JME_EFUSE_EEPROM_WRITE, 4); 545*4f1ff93aSPyun YongHyeon } 546*4f1ff93aSPyun YongHyeon } 547*4f1ff93aSPyun YongHyeon } else { 548*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_PAR0, 549*4f1ff93aSPyun YongHyeon eaddr[3] << 24 | eaddr[2] << 16 | eaddr[1] << 8 | eaddr[0]); 550*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_PAR1, eaddr[5] << 8 | eaddr[4]); 551*4f1ff93aSPyun YongHyeon } 552*4f1ff93aSPyun YongHyeon } 553*4f1ff93aSPyun YongHyeon 554*4f1ff93aSPyun YongHyeon static void 555a5ebadc6SPyun YongHyeon jme_map_intr_vector(struct jme_softc *sc) 556a5ebadc6SPyun YongHyeon { 557a5ebadc6SPyun YongHyeon uint32_t map[MSINUM_NUM_INTR_SOURCE / JME_MSI_MESSAGES]; 558a5ebadc6SPyun YongHyeon 559a5ebadc6SPyun YongHyeon bzero(map, sizeof(map)); 560a5ebadc6SPyun YongHyeon 561a5ebadc6SPyun YongHyeon /* Map Tx interrupts source to MSI/MSIX vector 2. */ 562a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_TXQ0_COMP)] = 563a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(2, N_INTR_TXQ0_COMP); 564a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_TXQ1_COMP)] |= 565a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(2, N_INTR_TXQ1_COMP); 566a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_TXQ2_COMP)] |= 567a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(2, N_INTR_TXQ2_COMP); 568a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_TXQ3_COMP)] |= 569a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(2, N_INTR_TXQ3_COMP); 570a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_TXQ4_COMP)] |= 571a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(2, N_INTR_TXQ4_COMP); 572a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_TXQ4_COMP)] |= 573a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(2, N_INTR_TXQ5_COMP); 574a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_TXQ6_COMP)] |= 575a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(2, N_INTR_TXQ6_COMP); 576a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_TXQ7_COMP)] |= 577a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(2, N_INTR_TXQ7_COMP); 578a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_TXQ_COAL)] |= 579a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(2, N_INTR_TXQ_COAL); 580a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_TXQ_COAL_TO)] |= 581a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(2, N_INTR_TXQ_COAL_TO); 582a5ebadc6SPyun YongHyeon 583a5ebadc6SPyun YongHyeon /* Map Rx interrupts source to MSI/MSIX vector 1. */ 584a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ0_COMP)] = 585a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_COMP); 586a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ1_COMP)] = 587a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_COMP); 588a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ2_COMP)] = 589a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_COMP); 590a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ3_COMP)] = 591a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_COMP); 592a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ0_DESC_EMPTY)] = 593a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_DESC_EMPTY); 594a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ1_DESC_EMPTY)] = 595a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_DESC_EMPTY); 596a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ2_DESC_EMPTY)] = 597a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_DESC_EMPTY); 598a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ3_DESC_EMPTY)] = 599a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_DESC_EMPTY); 600a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ0_COAL)] = 601a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_COAL); 602a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ1_COAL)] = 603a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_COAL); 604a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ2_COAL)] = 605a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_COAL); 606a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ3_COAL)] = 607a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_COAL); 608a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ0_COAL_TO)] = 609a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_COAL_TO); 610a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ1_COAL_TO)] = 611a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_COAL_TO); 612a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ2_COAL_TO)] = 613a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_COAL_TO); 614a5ebadc6SPyun YongHyeon map[MSINUM_REG_INDEX(N_INTR_RXQ3_COAL_TO)] = 615a5ebadc6SPyun YongHyeon MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_COAL_TO); 616a5ebadc6SPyun YongHyeon 617a5ebadc6SPyun YongHyeon /* Map all other interrupts source to MSI/MSIX vector 0. */ 618a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 0, map[0]); 619a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 1, map[1]); 620a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 2, map[2]); 621a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 3, map[3]); 622a5ebadc6SPyun YongHyeon } 623a5ebadc6SPyun YongHyeon 624a5ebadc6SPyun YongHyeon static int 625a5ebadc6SPyun YongHyeon jme_attach(device_t dev) 626a5ebadc6SPyun YongHyeon { 627a5ebadc6SPyun YongHyeon struct jme_softc *sc; 628a5ebadc6SPyun YongHyeon struct ifnet *ifp; 629a5ebadc6SPyun YongHyeon struct mii_softc *miisc; 630a5ebadc6SPyun YongHyeon struct mii_data *mii; 631a5ebadc6SPyun YongHyeon uint32_t reg; 632a5ebadc6SPyun YongHyeon uint16_t burst; 633*4f1ff93aSPyun YongHyeon int error, i, mii_flags, msic, msixc, pmc; 634a5ebadc6SPyun YongHyeon 635a5ebadc6SPyun YongHyeon error = 0; 636a5ebadc6SPyun YongHyeon sc = device_get_softc(dev); 637a5ebadc6SPyun YongHyeon sc->jme_dev = dev; 638a5ebadc6SPyun YongHyeon 639a5ebadc6SPyun YongHyeon mtx_init(&sc->jme_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 640a5ebadc6SPyun YongHyeon MTX_DEF); 641a5ebadc6SPyun YongHyeon callout_init_mtx(&sc->jme_tick_ch, &sc->jme_mtx, 0); 642a5ebadc6SPyun YongHyeon TASK_INIT(&sc->jme_int_task, 0, jme_int_task, sc); 643a5ebadc6SPyun YongHyeon TASK_INIT(&sc->jme_link_task, 0, jme_link_task, sc); 644a5ebadc6SPyun YongHyeon 645a5ebadc6SPyun YongHyeon /* 646a5ebadc6SPyun YongHyeon * Map the device. JMC250 supports both memory mapped and I/O 647a5ebadc6SPyun YongHyeon * register space access. Because I/O register access should 648a5ebadc6SPyun YongHyeon * use different BARs to access registers it's waste of time 649a5ebadc6SPyun YongHyeon * to use I/O register spce access. JMC250 uses 16K to map 650a5ebadc6SPyun YongHyeon * entire memory space. 651a5ebadc6SPyun YongHyeon */ 652a5ebadc6SPyun YongHyeon pci_enable_busmaster(dev); 653a5ebadc6SPyun YongHyeon sc->jme_res_spec = jme_res_spec_mem; 654a5ebadc6SPyun YongHyeon sc->jme_irq_spec = jme_irq_spec_legacy; 655a5ebadc6SPyun YongHyeon error = bus_alloc_resources(dev, sc->jme_res_spec, sc->jme_res); 656a5ebadc6SPyun YongHyeon if (error != 0) { 657a5ebadc6SPyun YongHyeon device_printf(dev, "cannot allocate memory resources.\n"); 658a5ebadc6SPyun YongHyeon goto fail; 659a5ebadc6SPyun YongHyeon } 660a5ebadc6SPyun YongHyeon 661a5ebadc6SPyun YongHyeon /* Allocate IRQ resources. */ 662a5ebadc6SPyun YongHyeon msixc = pci_msix_count(dev); 663a5ebadc6SPyun YongHyeon msic = pci_msi_count(dev); 664a5ebadc6SPyun YongHyeon if (bootverbose) { 665a5ebadc6SPyun YongHyeon device_printf(dev, "MSIX count : %d\n", msixc); 666a5ebadc6SPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 667a5ebadc6SPyun YongHyeon } 668a5ebadc6SPyun YongHyeon 6697bcbe6cbSPyun YongHyeon /* Use 1 MSI/MSI-X. */ 6707bcbe6cbSPyun YongHyeon if (msixc > 1) 6717bcbe6cbSPyun YongHyeon msixc = 1; 6727bcbe6cbSPyun YongHyeon if (msic > 1) 6737bcbe6cbSPyun YongHyeon msic = 1; 674a5ebadc6SPyun YongHyeon /* Prefer MSIX over MSI. */ 675a5ebadc6SPyun YongHyeon if (msix_disable == 0 || msi_disable == 0) { 6767bcbe6cbSPyun YongHyeon if (msix_disable == 0 && msixc > 0 && 677a5ebadc6SPyun YongHyeon pci_alloc_msix(dev, &msixc) == 0) { 6787bcbe6cbSPyun YongHyeon if (msixc == 1) { 679a5ebadc6SPyun YongHyeon device_printf(dev, "Using %d MSIX messages.\n", 680a5ebadc6SPyun YongHyeon msixc); 681a5ebadc6SPyun YongHyeon sc->jme_flags |= JME_FLAG_MSIX; 682a5ebadc6SPyun YongHyeon sc->jme_irq_spec = jme_irq_spec_msi; 683a5ebadc6SPyun YongHyeon } else 684a5ebadc6SPyun YongHyeon pci_release_msi(dev); 685a5ebadc6SPyun YongHyeon } 686a5ebadc6SPyun YongHyeon if (msi_disable == 0 && (sc->jme_flags & JME_FLAG_MSIX) == 0 && 6877bcbe6cbSPyun YongHyeon msic > 0 && pci_alloc_msi(dev, &msic) == 0) { 6887bcbe6cbSPyun YongHyeon if (msic == 1) { 689a5ebadc6SPyun YongHyeon device_printf(dev, "Using %d MSI messages.\n", 690a5ebadc6SPyun YongHyeon msic); 691a5ebadc6SPyun YongHyeon sc->jme_flags |= JME_FLAG_MSI; 692a5ebadc6SPyun YongHyeon sc->jme_irq_spec = jme_irq_spec_msi; 693a5ebadc6SPyun YongHyeon } else 694a5ebadc6SPyun YongHyeon pci_release_msi(dev); 695a5ebadc6SPyun YongHyeon } 696a5ebadc6SPyun YongHyeon /* Map interrupt vector 0, 1 and 2. */ 697a5ebadc6SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_MSI) != 0 || 698a5ebadc6SPyun YongHyeon (sc->jme_flags & JME_FLAG_MSIX) != 0) 699a5ebadc6SPyun YongHyeon jme_map_intr_vector(sc); 700a5ebadc6SPyun YongHyeon } 701a5ebadc6SPyun YongHyeon 702a5ebadc6SPyun YongHyeon error = bus_alloc_resources(dev, sc->jme_irq_spec, sc->jme_irq); 703a5ebadc6SPyun YongHyeon if (error != 0) { 704a5ebadc6SPyun YongHyeon device_printf(dev, "cannot allocate IRQ resources.\n"); 705a5ebadc6SPyun YongHyeon goto fail; 706a5ebadc6SPyun YongHyeon } 707a5ebadc6SPyun YongHyeon 708a8061cb7SPyun YongHyeon sc->jme_rev = pci_get_device(dev); 709a8061cb7SPyun YongHyeon if ((sc->jme_rev & DEVICEID_JMC2XX_MASK) == DEVICEID_JMC260) { 710a5ebadc6SPyun YongHyeon sc->jme_flags |= JME_FLAG_FASTETH; 711a5ebadc6SPyun YongHyeon sc->jme_flags |= JME_FLAG_NOJUMBO; 712a5ebadc6SPyun YongHyeon } 713a5ebadc6SPyun YongHyeon reg = CSR_READ_4(sc, JME_CHIPMODE); 714a5ebadc6SPyun YongHyeon sc->jme_chip_rev = (reg & CHIPMODE_REV_MASK) >> CHIPMODE_REV_SHIFT; 715a5ebadc6SPyun YongHyeon if (((reg & CHIPMODE_FPGA_REV_MASK) >> CHIPMODE_FPGA_REV_SHIFT) != 716a5ebadc6SPyun YongHyeon CHIPMODE_NOT_FPGA) 717a5ebadc6SPyun YongHyeon sc->jme_flags |= JME_FLAG_FPGA; 718a5ebadc6SPyun YongHyeon if (bootverbose) { 719a5ebadc6SPyun YongHyeon device_printf(dev, "PCI device revision : 0x%04x\n", 720a5ebadc6SPyun YongHyeon sc->jme_rev); 721a5ebadc6SPyun YongHyeon device_printf(dev, "Chip revision : 0x%02x\n", 722a5ebadc6SPyun YongHyeon sc->jme_chip_rev); 723a5ebadc6SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_FPGA) != 0) 724a5ebadc6SPyun YongHyeon device_printf(dev, "FPGA revision : 0x%04x\n", 725a5ebadc6SPyun YongHyeon (reg & CHIPMODE_FPGA_REV_MASK) >> 726a5ebadc6SPyun YongHyeon CHIPMODE_FPGA_REV_SHIFT); 727a5ebadc6SPyun YongHyeon } 728a5ebadc6SPyun YongHyeon if (sc->jme_chip_rev == 0xFF) { 729a5ebadc6SPyun YongHyeon device_printf(dev, "Unknown chip revision : 0x%02x\n", 730a5ebadc6SPyun YongHyeon sc->jme_rev); 731a5ebadc6SPyun YongHyeon error = ENXIO; 732a5ebadc6SPyun YongHyeon goto fail; 733a5ebadc6SPyun YongHyeon } 734a5ebadc6SPyun YongHyeon 735*4f1ff93aSPyun YongHyeon /* Identify controller features and bugs. */ 736f37739d7SPyun YongHyeon if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 2) { 737f37739d7SPyun YongHyeon if ((sc->jme_rev & DEVICEID_JMC2XX_MASK) == DEVICEID_JMC260 && 738f37739d7SPyun YongHyeon CHIPMODE_REVFM(sc->jme_chip_rev) == 2) 739f37739d7SPyun YongHyeon sc->jme_flags |= JME_FLAG_DMA32BIT; 740*4f1ff93aSPyun YongHyeon if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5) 741*4f1ff93aSPyun YongHyeon sc->jme_flags |= JME_FLAG_EFUSE | JME_FLAG_PCCPCD; 742*4f1ff93aSPyun YongHyeon sc->jme_flags |= JME_FLAG_TXCLK | JME_FLAG_RXCLK; 743450ab472SPyun YongHyeon sc->jme_flags |= JME_FLAG_HWMIB; 744f37739d7SPyun YongHyeon } 745f37739d7SPyun YongHyeon 746a5ebadc6SPyun YongHyeon /* Reset the ethernet controller. */ 747a5ebadc6SPyun YongHyeon jme_reset(sc); 748a5ebadc6SPyun YongHyeon 749a5ebadc6SPyun YongHyeon /* Get station address. */ 750*4f1ff93aSPyun YongHyeon if ((sc->jme_flags & JME_FLAG_EFUSE) != 0) { 751*4f1ff93aSPyun YongHyeon error = jme_efuse_macaddr(sc); 752*4f1ff93aSPyun YongHyeon if (error == 0) 753*4f1ff93aSPyun YongHyeon jme_reg_macaddr(sc); 754*4f1ff93aSPyun YongHyeon } else { 755*4f1ff93aSPyun YongHyeon error = ENOENT; 756a5ebadc6SPyun YongHyeon reg = CSR_READ_4(sc, JME_SMBCSR); 757a5ebadc6SPyun YongHyeon if ((reg & SMBCSR_EEPROM_PRESENT) != 0) 758a5ebadc6SPyun YongHyeon error = jme_eeprom_macaddr(sc); 759*4f1ff93aSPyun YongHyeon if (error != 0 && bootverbose) 760a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 761a5ebadc6SPyun YongHyeon "ethernet hardware address not found in EEPROM.\n"); 762*4f1ff93aSPyun YongHyeon if (error != 0) 763a5ebadc6SPyun YongHyeon jme_reg_macaddr(sc); 764a5ebadc6SPyun YongHyeon } 765a5ebadc6SPyun YongHyeon 766a5ebadc6SPyun YongHyeon /* 767a5ebadc6SPyun YongHyeon * Save PHY address. 768a5ebadc6SPyun YongHyeon * Integrated JR0211 has fixed PHY address whereas FPGA version 769a5ebadc6SPyun YongHyeon * requires PHY probing to get correct PHY address. 770a5ebadc6SPyun YongHyeon */ 771a5ebadc6SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_FPGA) == 0) { 772a5ebadc6SPyun YongHyeon sc->jme_phyaddr = CSR_READ_4(sc, JME_GPREG0) & 773a5ebadc6SPyun YongHyeon GPREG0_PHY_ADDR_MASK; 774a5ebadc6SPyun YongHyeon if (bootverbose) 775a5ebadc6SPyun YongHyeon device_printf(dev, "PHY is at address %d.\n", 776a5ebadc6SPyun YongHyeon sc->jme_phyaddr); 777a5ebadc6SPyun YongHyeon } else 778a5ebadc6SPyun YongHyeon sc->jme_phyaddr = 0; 779a5ebadc6SPyun YongHyeon 780a5ebadc6SPyun YongHyeon /* Set max allowable DMA size. */ 781a5ebadc6SPyun YongHyeon if (pci_find_extcap(dev, PCIY_EXPRESS, &i) == 0) { 782a5ebadc6SPyun YongHyeon sc->jme_flags |= JME_FLAG_PCIE; 7834d9ab343SPyun YongHyeon burst = pci_read_config(dev, i + PCIR_EXPRESS_DEVICE_CTL, 2); 784a5ebadc6SPyun YongHyeon if (bootverbose) { 785a5ebadc6SPyun YongHyeon device_printf(dev, "Read request size : %d bytes.\n", 786a5ebadc6SPyun YongHyeon 128 << ((burst >> 12) & 0x07)); 787a5ebadc6SPyun YongHyeon device_printf(dev, "TLP payload size : %d bytes.\n", 788a5ebadc6SPyun YongHyeon 128 << ((burst >> 5) & 0x07)); 789a5ebadc6SPyun YongHyeon } 790a5ebadc6SPyun YongHyeon switch ((burst >> 12) & 0x07) { 791a5ebadc6SPyun YongHyeon case 0: 792a5ebadc6SPyun YongHyeon sc->jme_tx_dma_size = TXCSR_DMA_SIZE_128; 793a5ebadc6SPyun YongHyeon break; 794a5ebadc6SPyun YongHyeon case 1: 795a5ebadc6SPyun YongHyeon sc->jme_tx_dma_size = TXCSR_DMA_SIZE_256; 796a5ebadc6SPyun YongHyeon break; 797a5ebadc6SPyun YongHyeon default: 798a5ebadc6SPyun YongHyeon sc->jme_tx_dma_size = TXCSR_DMA_SIZE_512; 799a5ebadc6SPyun YongHyeon break; 800a5ebadc6SPyun YongHyeon } 801a5ebadc6SPyun YongHyeon sc->jme_rx_dma_size = RXCSR_DMA_SIZE_128; 802a5ebadc6SPyun YongHyeon } else { 803a5ebadc6SPyun YongHyeon sc->jme_tx_dma_size = TXCSR_DMA_SIZE_512; 804a5ebadc6SPyun YongHyeon sc->jme_rx_dma_size = RXCSR_DMA_SIZE_128; 805a5ebadc6SPyun YongHyeon } 806a5ebadc6SPyun YongHyeon /* Create coalescing sysctl node. */ 807a5ebadc6SPyun YongHyeon jme_sysctl_node(sc); 808a5ebadc6SPyun YongHyeon if ((error = jme_dma_alloc(sc) != 0)) 809a5ebadc6SPyun YongHyeon goto fail; 810a5ebadc6SPyun YongHyeon 811a5ebadc6SPyun YongHyeon ifp = sc->jme_ifp = if_alloc(IFT_ETHER); 812a5ebadc6SPyun YongHyeon if (ifp == NULL) { 813a5ebadc6SPyun YongHyeon device_printf(dev, "cannot allocate ifnet structure.\n"); 814a5ebadc6SPyun YongHyeon error = ENXIO; 815a5ebadc6SPyun YongHyeon goto fail; 816a5ebadc6SPyun YongHyeon } 817a5ebadc6SPyun YongHyeon 818a5ebadc6SPyun YongHyeon ifp->if_softc = sc; 819a5ebadc6SPyun YongHyeon if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 820a5ebadc6SPyun YongHyeon ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 821a5ebadc6SPyun YongHyeon ifp->if_ioctl = jme_ioctl; 822a5ebadc6SPyun YongHyeon ifp->if_start = jme_start; 823a5ebadc6SPyun YongHyeon ifp->if_init = jme_init; 824a5ebadc6SPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = JME_TX_RING_CNT - 1; 825a5ebadc6SPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 826a5ebadc6SPyun YongHyeon IFQ_SET_READY(&ifp->if_snd); 827a5ebadc6SPyun YongHyeon /* JMC250 supports Tx/Rx checksum offload as well as TSO. */ 828a5ebadc6SPyun YongHyeon ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4; 829a5ebadc6SPyun YongHyeon ifp->if_hwassist = JME_CSUM_FEATURES | CSUM_TSO; 830a5ebadc6SPyun YongHyeon if (pci_find_extcap(dev, PCIY_PMG, &pmc) == 0) { 831a5ebadc6SPyun YongHyeon sc->jme_flags |= JME_FLAG_PMCAP; 832a5ebadc6SPyun YongHyeon ifp->if_capabilities |= IFCAP_WOL_MAGIC; 833a5ebadc6SPyun YongHyeon } 834a5ebadc6SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 835a5ebadc6SPyun YongHyeon 836*4f1ff93aSPyun YongHyeon /* Wakeup PHY. */ 837*4f1ff93aSPyun YongHyeon jme_phy_up(sc); 838*4f1ff93aSPyun YongHyeon mii_flags = MIIF_DOPAUSE; 839*4f1ff93aSPyun YongHyeon /* Ask PHY calibration to PHY driver. */ 840*4f1ff93aSPyun YongHyeon if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5) 841*4f1ff93aSPyun YongHyeon mii_flags |= MIIF_MACPRIV0; 842a5ebadc6SPyun YongHyeon /* Set up MII bus. */ 8438e5d93dbSMarius Strobl error = mii_attach(dev, &sc->jme_miibus, ifp, jme_mediachange, 844f25c5972SPyun YongHyeon jme_mediastatus, BMSR_DEFCAPMASK, 845f25c5972SPyun YongHyeon sc->jme_flags & JME_FLAG_FPGA ? MII_PHY_ANY : sc->jme_phyaddr, 846*4f1ff93aSPyun YongHyeon MII_OFFSET_ANY, mii_flags); 8478e5d93dbSMarius Strobl if (error != 0) { 8488e5d93dbSMarius Strobl device_printf(dev, "attaching PHYs failed\n"); 849a5ebadc6SPyun YongHyeon goto fail; 850a5ebadc6SPyun YongHyeon } 851a5ebadc6SPyun YongHyeon 852a5ebadc6SPyun YongHyeon /* 853a5ebadc6SPyun YongHyeon * Force PHY to FPGA mode. 854a5ebadc6SPyun YongHyeon */ 855a5ebadc6SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_FPGA) != 0) { 856a5ebadc6SPyun YongHyeon mii = device_get_softc(sc->jme_miibus); 857a5ebadc6SPyun YongHyeon if (mii->mii_instance != 0) { 858a5ebadc6SPyun YongHyeon LIST_FOREACH(miisc, &mii->mii_phys, mii_list) { 859a5ebadc6SPyun YongHyeon if (miisc->mii_phy != 0) { 860a5ebadc6SPyun YongHyeon sc->jme_phyaddr = miisc->mii_phy; 861a5ebadc6SPyun YongHyeon break; 862a5ebadc6SPyun YongHyeon } 863a5ebadc6SPyun YongHyeon } 864a5ebadc6SPyun YongHyeon if (sc->jme_phyaddr != 0) { 865a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 866a5ebadc6SPyun YongHyeon "FPGA PHY is at %d\n", sc->jme_phyaddr); 867a5ebadc6SPyun YongHyeon /* vendor magic. */ 868a5ebadc6SPyun YongHyeon jme_miibus_writereg(dev, sc->jme_phyaddr, 27, 869a5ebadc6SPyun YongHyeon 0x0004); 870a5ebadc6SPyun YongHyeon } 871a5ebadc6SPyun YongHyeon } 872a5ebadc6SPyun YongHyeon } 873a5ebadc6SPyun YongHyeon 874a5ebadc6SPyun YongHyeon ether_ifattach(ifp, sc->jme_eaddr); 875a5ebadc6SPyun YongHyeon 876a5ebadc6SPyun YongHyeon /* VLAN capability setup */ 877a5ebadc6SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING | 8787bd35300SPyun YongHyeon IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO; 879a5ebadc6SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 880a5ebadc6SPyun YongHyeon 881a5ebadc6SPyun YongHyeon /* Tell the upper layer(s) we support long frames. */ 882a5ebadc6SPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 883a5ebadc6SPyun YongHyeon 884a5ebadc6SPyun YongHyeon /* Create local taskq. */ 885a5ebadc6SPyun YongHyeon TASK_INIT(&sc->jme_tx_task, 1, jme_tx_task, ifp); 886a5ebadc6SPyun YongHyeon sc->jme_tq = taskqueue_create_fast("jme_taskq", M_WAITOK, 887a5ebadc6SPyun YongHyeon taskqueue_thread_enqueue, &sc->jme_tq); 888a5ebadc6SPyun YongHyeon if (sc->jme_tq == NULL) { 889a5ebadc6SPyun YongHyeon device_printf(dev, "could not create taskqueue.\n"); 890a5ebadc6SPyun YongHyeon ether_ifdetach(ifp); 891a5ebadc6SPyun YongHyeon error = ENXIO; 892a5ebadc6SPyun YongHyeon goto fail; 893a5ebadc6SPyun YongHyeon } 894a5ebadc6SPyun YongHyeon taskqueue_start_threads(&sc->jme_tq, 1, PI_NET, "%s taskq", 895a5ebadc6SPyun YongHyeon device_get_nameunit(sc->jme_dev)); 896a5ebadc6SPyun YongHyeon 8977bcbe6cbSPyun YongHyeon for (i = 0; i < 1; i++) { 898a5ebadc6SPyun YongHyeon error = bus_setup_intr(dev, sc->jme_irq[i], 899a5ebadc6SPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, jme_intr, NULL, sc, 900a5ebadc6SPyun YongHyeon &sc->jme_intrhand[i]); 901a5ebadc6SPyun YongHyeon if (error != 0) 902a5ebadc6SPyun YongHyeon break; 903a5ebadc6SPyun YongHyeon } 904a5ebadc6SPyun YongHyeon 905a5ebadc6SPyun YongHyeon if (error != 0) { 906a5ebadc6SPyun YongHyeon device_printf(dev, "could not set up interrupt handler.\n"); 907a5ebadc6SPyun YongHyeon taskqueue_free(sc->jme_tq); 908a5ebadc6SPyun YongHyeon sc->jme_tq = NULL; 909a5ebadc6SPyun YongHyeon ether_ifdetach(ifp); 910a5ebadc6SPyun YongHyeon goto fail; 911a5ebadc6SPyun YongHyeon } 912a5ebadc6SPyun YongHyeon 913a5ebadc6SPyun YongHyeon fail: 914a5ebadc6SPyun YongHyeon if (error != 0) 915a5ebadc6SPyun YongHyeon jme_detach(dev); 916a5ebadc6SPyun YongHyeon 917a5ebadc6SPyun YongHyeon return (error); 918a5ebadc6SPyun YongHyeon } 919a5ebadc6SPyun YongHyeon 920a5ebadc6SPyun YongHyeon static int 921a5ebadc6SPyun YongHyeon jme_detach(device_t dev) 922a5ebadc6SPyun YongHyeon { 923a5ebadc6SPyun YongHyeon struct jme_softc *sc; 924a5ebadc6SPyun YongHyeon struct ifnet *ifp; 9257bcbe6cbSPyun YongHyeon int i; 926a5ebadc6SPyun YongHyeon 927a5ebadc6SPyun YongHyeon sc = device_get_softc(dev); 928a5ebadc6SPyun YongHyeon 929a5ebadc6SPyun YongHyeon ifp = sc->jme_ifp; 930a5ebadc6SPyun YongHyeon if (device_is_attached(dev)) { 931a5ebadc6SPyun YongHyeon JME_LOCK(sc); 932a5ebadc6SPyun YongHyeon sc->jme_flags |= JME_FLAG_DETACH; 933a5ebadc6SPyun YongHyeon jme_stop(sc); 934a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 935a5ebadc6SPyun YongHyeon callout_drain(&sc->jme_tick_ch); 936a5ebadc6SPyun YongHyeon taskqueue_drain(sc->jme_tq, &sc->jme_int_task); 937a5ebadc6SPyun YongHyeon taskqueue_drain(sc->jme_tq, &sc->jme_tx_task); 938a5ebadc6SPyun YongHyeon taskqueue_drain(taskqueue_swi, &sc->jme_link_task); 939*4f1ff93aSPyun YongHyeon /* Restore possibly modified station address. */ 940*4f1ff93aSPyun YongHyeon if ((sc->jme_flags & JME_FLAG_EFUSE) != 0) 941*4f1ff93aSPyun YongHyeon jme_set_macaddr(sc, sc->jme_eaddr); 942a5ebadc6SPyun YongHyeon ether_ifdetach(ifp); 943a5ebadc6SPyun YongHyeon } 944a5ebadc6SPyun YongHyeon 945a5ebadc6SPyun YongHyeon if (sc->jme_tq != NULL) { 946a5ebadc6SPyun YongHyeon taskqueue_drain(sc->jme_tq, &sc->jme_int_task); 947a5ebadc6SPyun YongHyeon taskqueue_free(sc->jme_tq); 948a5ebadc6SPyun YongHyeon sc->jme_tq = NULL; 949a5ebadc6SPyun YongHyeon } 950a5ebadc6SPyun YongHyeon 951a5ebadc6SPyun YongHyeon if (sc->jme_miibus != NULL) { 952a5ebadc6SPyun YongHyeon device_delete_child(dev, sc->jme_miibus); 953a5ebadc6SPyun YongHyeon sc->jme_miibus = NULL; 954a5ebadc6SPyun YongHyeon } 955a5ebadc6SPyun YongHyeon bus_generic_detach(dev); 956a5ebadc6SPyun YongHyeon jme_dma_free(sc); 957a5ebadc6SPyun YongHyeon 958a5ebadc6SPyun YongHyeon if (ifp != NULL) { 959a5ebadc6SPyun YongHyeon if_free(ifp); 960a5ebadc6SPyun YongHyeon sc->jme_ifp = NULL; 961a5ebadc6SPyun YongHyeon } 962a5ebadc6SPyun YongHyeon 9637bcbe6cbSPyun YongHyeon for (i = 0; i < 1; i++) { 964a5ebadc6SPyun YongHyeon if (sc->jme_intrhand[i] != NULL) { 965a5ebadc6SPyun YongHyeon bus_teardown_intr(dev, sc->jme_irq[i], 966a5ebadc6SPyun YongHyeon sc->jme_intrhand[i]); 967a5ebadc6SPyun YongHyeon sc->jme_intrhand[i] = NULL; 968a5ebadc6SPyun YongHyeon } 969a5ebadc6SPyun YongHyeon } 970a5ebadc6SPyun YongHyeon 971cd33cef7SPyun YongHyeon if (sc->jme_irq[0] != NULL) 972a5ebadc6SPyun YongHyeon bus_release_resources(dev, sc->jme_irq_spec, sc->jme_irq); 973a5ebadc6SPyun YongHyeon if ((sc->jme_flags & (JME_FLAG_MSIX | JME_FLAG_MSI)) != 0) 974a5ebadc6SPyun YongHyeon pci_release_msi(dev); 975cd33cef7SPyun YongHyeon if (sc->jme_res[0] != NULL) 976a5ebadc6SPyun YongHyeon bus_release_resources(dev, sc->jme_res_spec, sc->jme_res); 977a5ebadc6SPyun YongHyeon mtx_destroy(&sc->jme_mtx); 978a5ebadc6SPyun YongHyeon 979a5ebadc6SPyun YongHyeon return (0); 980a5ebadc6SPyun YongHyeon } 981a5ebadc6SPyun YongHyeon 982450ab472SPyun YongHyeon #define JME_SYSCTL_STAT_ADD32(c, h, n, p, d) \ 983450ab472SPyun YongHyeon SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d) 984450ab472SPyun YongHyeon 985a5ebadc6SPyun YongHyeon static void 986a5ebadc6SPyun YongHyeon jme_sysctl_node(struct jme_softc *sc) 987a5ebadc6SPyun YongHyeon { 988450ab472SPyun YongHyeon struct sysctl_ctx_list *ctx; 989450ab472SPyun YongHyeon struct sysctl_oid_list *child, *parent; 990450ab472SPyun YongHyeon struct sysctl_oid *tree; 991450ab472SPyun YongHyeon struct jme_hw_stats *stats; 992a5ebadc6SPyun YongHyeon int error; 993a5ebadc6SPyun YongHyeon 994450ab472SPyun YongHyeon stats = &sc->jme_stats; 995450ab472SPyun YongHyeon ctx = device_get_sysctl_ctx(sc->jme_dev); 996450ab472SPyun YongHyeon child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->jme_dev)); 997a5ebadc6SPyun YongHyeon 998450ab472SPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "tx_coal_to", 999450ab472SPyun YongHyeon CTLTYPE_INT | CTLFLAG_RW, &sc->jme_tx_coal_to, 0, 1000450ab472SPyun YongHyeon sysctl_hw_jme_tx_coal_to, "I", "jme tx coalescing timeout"); 1001a5ebadc6SPyun YongHyeon 1002450ab472SPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "tx_coal_pkt", 1003450ab472SPyun YongHyeon CTLTYPE_INT | CTLFLAG_RW, &sc->jme_tx_coal_pkt, 0, 1004450ab472SPyun YongHyeon sysctl_hw_jme_tx_coal_pkt, "I", "jme tx coalescing packet"); 1005a5ebadc6SPyun YongHyeon 1006450ab472SPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "rx_coal_to", 1007450ab472SPyun YongHyeon CTLTYPE_INT | CTLFLAG_RW, &sc->jme_rx_coal_to, 0, 1008450ab472SPyun YongHyeon sysctl_hw_jme_rx_coal_to, "I", "jme rx coalescing timeout"); 1009a5ebadc6SPyun YongHyeon 1010450ab472SPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "rx_coal_pkt", 1011450ab472SPyun YongHyeon CTLTYPE_INT | CTLFLAG_RW, &sc->jme_rx_coal_pkt, 0, 1012450ab472SPyun YongHyeon sysctl_hw_jme_rx_coal_pkt, "I", "jme rx coalescing packet"); 1013450ab472SPyun YongHyeon 1014450ab472SPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "process_limit", 1015450ab472SPyun YongHyeon CTLTYPE_INT | CTLFLAG_RW, &sc->jme_process_limit, 0, 1016450ab472SPyun YongHyeon sysctl_hw_jme_proc_limit, "I", 1017a5ebadc6SPyun YongHyeon "max number of Rx events to process"); 1018a5ebadc6SPyun YongHyeon 1019a5ebadc6SPyun YongHyeon /* Pull in device tunables. */ 1020a5ebadc6SPyun YongHyeon sc->jme_process_limit = JME_PROC_DEFAULT; 1021a5ebadc6SPyun YongHyeon error = resource_int_value(device_get_name(sc->jme_dev), 1022a5ebadc6SPyun YongHyeon device_get_unit(sc->jme_dev), "process_limit", 1023a5ebadc6SPyun YongHyeon &sc->jme_process_limit); 1024a5ebadc6SPyun YongHyeon if (error == 0) { 1025a5ebadc6SPyun YongHyeon if (sc->jme_process_limit < JME_PROC_MIN || 1026a5ebadc6SPyun YongHyeon sc->jme_process_limit > JME_PROC_MAX) { 1027a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1028a5ebadc6SPyun YongHyeon "process_limit value out of range; " 1029a5ebadc6SPyun YongHyeon "using default: %d\n", JME_PROC_DEFAULT); 1030a5ebadc6SPyun YongHyeon sc->jme_process_limit = JME_PROC_DEFAULT; 1031a5ebadc6SPyun YongHyeon } 1032a5ebadc6SPyun YongHyeon } 1033a5ebadc6SPyun YongHyeon 1034a5ebadc6SPyun YongHyeon sc->jme_tx_coal_to = PCCTX_COAL_TO_DEFAULT; 1035a5ebadc6SPyun YongHyeon error = resource_int_value(device_get_name(sc->jme_dev), 1036a5ebadc6SPyun YongHyeon device_get_unit(sc->jme_dev), "tx_coal_to", &sc->jme_tx_coal_to); 1037a5ebadc6SPyun YongHyeon if (error == 0) { 1038a5ebadc6SPyun YongHyeon if (sc->jme_tx_coal_to < PCCTX_COAL_TO_MIN || 1039a5ebadc6SPyun YongHyeon sc->jme_tx_coal_to > PCCTX_COAL_TO_MAX) { 1040a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1041a5ebadc6SPyun YongHyeon "tx_coal_to value out of range; " 1042a5ebadc6SPyun YongHyeon "using default: %d\n", PCCTX_COAL_TO_DEFAULT); 1043a5ebadc6SPyun YongHyeon sc->jme_tx_coal_to = PCCTX_COAL_TO_DEFAULT; 1044a5ebadc6SPyun YongHyeon } 1045a5ebadc6SPyun YongHyeon } 1046a5ebadc6SPyun YongHyeon 1047a5ebadc6SPyun YongHyeon sc->jme_tx_coal_pkt = PCCTX_COAL_PKT_DEFAULT; 1048a5ebadc6SPyun YongHyeon error = resource_int_value(device_get_name(sc->jme_dev), 1049a5ebadc6SPyun YongHyeon device_get_unit(sc->jme_dev), "tx_coal_pkt", &sc->jme_tx_coal_to); 1050a5ebadc6SPyun YongHyeon if (error == 0) { 1051a5ebadc6SPyun YongHyeon if (sc->jme_tx_coal_pkt < PCCTX_COAL_PKT_MIN || 1052a5ebadc6SPyun YongHyeon sc->jme_tx_coal_pkt > PCCTX_COAL_PKT_MAX) { 1053a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1054a5ebadc6SPyun YongHyeon "tx_coal_pkt value out of range; " 1055a5ebadc6SPyun YongHyeon "using default: %d\n", PCCTX_COAL_PKT_DEFAULT); 1056a5ebadc6SPyun YongHyeon sc->jme_tx_coal_pkt = PCCTX_COAL_PKT_DEFAULT; 1057a5ebadc6SPyun YongHyeon } 1058a5ebadc6SPyun YongHyeon } 1059a5ebadc6SPyun YongHyeon 1060a5ebadc6SPyun YongHyeon sc->jme_rx_coal_to = PCCRX_COAL_TO_DEFAULT; 1061a5ebadc6SPyun YongHyeon error = resource_int_value(device_get_name(sc->jme_dev), 1062a5ebadc6SPyun YongHyeon device_get_unit(sc->jme_dev), "rx_coal_to", &sc->jme_rx_coal_to); 1063a5ebadc6SPyun YongHyeon if (error == 0) { 1064a5ebadc6SPyun YongHyeon if (sc->jme_rx_coal_to < PCCRX_COAL_TO_MIN || 1065a5ebadc6SPyun YongHyeon sc->jme_rx_coal_to > PCCRX_COAL_TO_MAX) { 1066a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1067a5ebadc6SPyun YongHyeon "rx_coal_to value out of range; " 1068a5ebadc6SPyun YongHyeon "using default: %d\n", PCCRX_COAL_TO_DEFAULT); 1069a5ebadc6SPyun YongHyeon sc->jme_rx_coal_to = PCCRX_COAL_TO_DEFAULT; 1070a5ebadc6SPyun YongHyeon } 1071a5ebadc6SPyun YongHyeon } 1072a5ebadc6SPyun YongHyeon 1073a5ebadc6SPyun YongHyeon sc->jme_rx_coal_pkt = PCCRX_COAL_PKT_DEFAULT; 1074a5ebadc6SPyun YongHyeon error = resource_int_value(device_get_name(sc->jme_dev), 1075a5ebadc6SPyun YongHyeon device_get_unit(sc->jme_dev), "rx_coal_pkt", &sc->jme_rx_coal_to); 1076a5ebadc6SPyun YongHyeon if (error == 0) { 1077a5ebadc6SPyun YongHyeon if (sc->jme_rx_coal_pkt < PCCRX_COAL_PKT_MIN || 1078a5ebadc6SPyun YongHyeon sc->jme_rx_coal_pkt > PCCRX_COAL_PKT_MAX) { 1079a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1080a5ebadc6SPyun YongHyeon "tx_coal_pkt value out of range; " 1081a5ebadc6SPyun YongHyeon "using default: %d\n", PCCRX_COAL_PKT_DEFAULT); 1082a5ebadc6SPyun YongHyeon sc->jme_rx_coal_pkt = PCCRX_COAL_PKT_DEFAULT; 1083a5ebadc6SPyun YongHyeon } 1084a5ebadc6SPyun YongHyeon } 1085450ab472SPyun YongHyeon 1086450ab472SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_HWMIB) == 0) 1087450ab472SPyun YongHyeon return; 1088450ab472SPyun YongHyeon 1089450ab472SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD, 1090450ab472SPyun YongHyeon NULL, "JME statistics"); 1091450ab472SPyun YongHyeon parent = SYSCTL_CHILDREN(tree); 1092450ab472SPyun YongHyeon 1093450ab472SPyun YongHyeon /* Rx statistics. */ 1094450ab472SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD, 1095450ab472SPyun YongHyeon NULL, "Rx MAC statistics"); 1096450ab472SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 1097450ab472SPyun YongHyeon JME_SYSCTL_STAT_ADD32(ctx, child, "good_frames", 1098450ab472SPyun YongHyeon &stats->rx_good_frames, "Good frames"); 1099450ab472SPyun YongHyeon JME_SYSCTL_STAT_ADD32(ctx, child, "crc_errs", 1100450ab472SPyun YongHyeon &stats->rx_crc_errs, "CRC errors"); 1101450ab472SPyun YongHyeon JME_SYSCTL_STAT_ADD32(ctx, child, "mii_errs", 1102450ab472SPyun YongHyeon &stats->rx_mii_errs, "MII errors"); 1103450ab472SPyun YongHyeon JME_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows", 1104450ab472SPyun YongHyeon &stats->rx_fifo_oflows, "FIFO overflows"); 1105450ab472SPyun YongHyeon JME_SYSCTL_STAT_ADD32(ctx, child, "desc_empty", 1106450ab472SPyun YongHyeon &stats->rx_desc_empty, "Descriptor empty"); 1107450ab472SPyun YongHyeon JME_SYSCTL_STAT_ADD32(ctx, child, "bad_frames", 1108450ab472SPyun YongHyeon &stats->rx_bad_frames, "Bad frames"); 1109450ab472SPyun YongHyeon 1110450ab472SPyun YongHyeon /* Tx statistics. */ 1111450ab472SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD, 1112450ab472SPyun YongHyeon NULL, "Tx MAC statistics"); 1113450ab472SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 1114450ab472SPyun YongHyeon JME_SYSCTL_STAT_ADD32(ctx, child, "good_frames", 1115450ab472SPyun YongHyeon &stats->tx_good_frames, "Good frames"); 1116450ab472SPyun YongHyeon JME_SYSCTL_STAT_ADD32(ctx, child, "bad_frames", 1117450ab472SPyun YongHyeon &stats->tx_bad_frames, "Bad frames"); 1118a5ebadc6SPyun YongHyeon } 1119a5ebadc6SPyun YongHyeon 1120450ab472SPyun YongHyeon #undef JME_SYSCTL_STAT_ADD32 1121450ab472SPyun YongHyeon 1122a5ebadc6SPyun YongHyeon struct jme_dmamap_arg { 1123a5ebadc6SPyun YongHyeon bus_addr_t jme_busaddr; 1124a5ebadc6SPyun YongHyeon }; 1125a5ebadc6SPyun YongHyeon 1126a5ebadc6SPyun YongHyeon static void 1127a5ebadc6SPyun YongHyeon jme_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1128a5ebadc6SPyun YongHyeon { 1129a5ebadc6SPyun YongHyeon struct jme_dmamap_arg *ctx; 1130a5ebadc6SPyun YongHyeon 1131a5ebadc6SPyun YongHyeon if (error != 0) 1132a5ebadc6SPyun YongHyeon return; 1133a5ebadc6SPyun YongHyeon 1134a5ebadc6SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 1135a5ebadc6SPyun YongHyeon 1136a5ebadc6SPyun YongHyeon ctx = (struct jme_dmamap_arg *)arg; 1137a5ebadc6SPyun YongHyeon ctx->jme_busaddr = segs[0].ds_addr; 1138a5ebadc6SPyun YongHyeon } 1139a5ebadc6SPyun YongHyeon 1140a5ebadc6SPyun YongHyeon static int 1141a5ebadc6SPyun YongHyeon jme_dma_alloc(struct jme_softc *sc) 1142a5ebadc6SPyun YongHyeon { 1143a5ebadc6SPyun YongHyeon struct jme_dmamap_arg ctx; 1144a5ebadc6SPyun YongHyeon struct jme_txdesc *txd; 1145a5ebadc6SPyun YongHyeon struct jme_rxdesc *rxd; 1146a5ebadc6SPyun YongHyeon bus_addr_t lowaddr, rx_ring_end, tx_ring_end; 1147a5ebadc6SPyun YongHyeon int error, i; 1148a5ebadc6SPyun YongHyeon 1149a5ebadc6SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR; 1150f37739d7SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_DMA32BIT) != 0) 1151f37739d7SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR_32BIT; 1152a5ebadc6SPyun YongHyeon 1153a5ebadc6SPyun YongHyeon again: 1154a5ebadc6SPyun YongHyeon /* Create parent ring tag. */ 1155a5ebadc6SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(sc->jme_dev),/* parent */ 1156a5ebadc6SPyun YongHyeon 1, 0, /* algnmnt, boundary */ 1157a5ebadc6SPyun YongHyeon lowaddr, /* lowaddr */ 1158a5ebadc6SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1159a5ebadc6SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1160a5ebadc6SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 1161a5ebadc6SPyun YongHyeon 0, /* nsegments */ 1162a5ebadc6SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 1163a5ebadc6SPyun YongHyeon 0, /* flags */ 1164a5ebadc6SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1165a5ebadc6SPyun YongHyeon &sc->jme_cdata.jme_ring_tag); 1166a5ebadc6SPyun YongHyeon if (error != 0) { 1167a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1168a5ebadc6SPyun YongHyeon "could not create parent ring DMA tag.\n"); 1169a5ebadc6SPyun YongHyeon goto fail; 1170a5ebadc6SPyun YongHyeon } 1171a5ebadc6SPyun YongHyeon /* Create tag for Tx ring. */ 1172a5ebadc6SPyun YongHyeon error = bus_dma_tag_create(sc->jme_cdata.jme_ring_tag,/* parent */ 1173a5ebadc6SPyun YongHyeon JME_TX_RING_ALIGN, 0, /* algnmnt, boundary */ 1174a5ebadc6SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1175a5ebadc6SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1176a5ebadc6SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1177a5ebadc6SPyun YongHyeon JME_TX_RING_SIZE, /* maxsize */ 1178a5ebadc6SPyun YongHyeon 1, /* nsegments */ 1179a5ebadc6SPyun YongHyeon JME_TX_RING_SIZE, /* maxsegsize */ 1180a5ebadc6SPyun YongHyeon 0, /* flags */ 1181a5ebadc6SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1182a5ebadc6SPyun YongHyeon &sc->jme_cdata.jme_tx_ring_tag); 1183a5ebadc6SPyun YongHyeon if (error != 0) { 1184a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1185a5ebadc6SPyun YongHyeon "could not allocate Tx ring DMA tag.\n"); 1186a5ebadc6SPyun YongHyeon goto fail; 1187a5ebadc6SPyun YongHyeon } 1188a5ebadc6SPyun YongHyeon 1189a5ebadc6SPyun YongHyeon /* Create tag for Rx ring. */ 1190a5ebadc6SPyun YongHyeon error = bus_dma_tag_create(sc->jme_cdata.jme_ring_tag,/* parent */ 1191a5ebadc6SPyun YongHyeon JME_RX_RING_ALIGN, 0, /* algnmnt, boundary */ 1192a5ebadc6SPyun YongHyeon lowaddr, /* lowaddr */ 1193a5ebadc6SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1194a5ebadc6SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1195a5ebadc6SPyun YongHyeon JME_RX_RING_SIZE, /* maxsize */ 1196a5ebadc6SPyun YongHyeon 1, /* nsegments */ 1197a5ebadc6SPyun YongHyeon JME_RX_RING_SIZE, /* maxsegsize */ 1198a5ebadc6SPyun YongHyeon 0, /* flags */ 1199a5ebadc6SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1200a5ebadc6SPyun YongHyeon &sc->jme_cdata.jme_rx_ring_tag); 1201a5ebadc6SPyun YongHyeon if (error != 0) { 1202a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1203a5ebadc6SPyun YongHyeon "could not allocate Rx ring DMA tag.\n"); 1204a5ebadc6SPyun YongHyeon goto fail; 1205a5ebadc6SPyun YongHyeon } 1206a5ebadc6SPyun YongHyeon 1207a5ebadc6SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Tx ring. */ 1208a5ebadc6SPyun YongHyeon error = bus_dmamem_alloc(sc->jme_cdata.jme_tx_ring_tag, 1209a5ebadc6SPyun YongHyeon (void **)&sc->jme_rdata.jme_tx_ring, 1210a5ebadc6SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 1211a5ebadc6SPyun YongHyeon &sc->jme_cdata.jme_tx_ring_map); 1212a5ebadc6SPyun YongHyeon if (error != 0) { 1213a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1214a5ebadc6SPyun YongHyeon "could not allocate DMA'able memory for Tx ring.\n"); 1215a5ebadc6SPyun YongHyeon goto fail; 1216a5ebadc6SPyun YongHyeon } 1217a5ebadc6SPyun YongHyeon 1218a5ebadc6SPyun YongHyeon ctx.jme_busaddr = 0; 1219a5ebadc6SPyun YongHyeon error = bus_dmamap_load(sc->jme_cdata.jme_tx_ring_tag, 1220a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_ring_map, sc->jme_rdata.jme_tx_ring, 1221a5ebadc6SPyun YongHyeon JME_TX_RING_SIZE, jme_dmamap_cb, &ctx, BUS_DMA_NOWAIT); 1222a5ebadc6SPyun YongHyeon if (error != 0 || ctx.jme_busaddr == 0) { 1223a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1224a5ebadc6SPyun YongHyeon "could not load DMA'able memory for Tx ring.\n"); 1225a5ebadc6SPyun YongHyeon goto fail; 1226a5ebadc6SPyun YongHyeon } 1227a5ebadc6SPyun YongHyeon sc->jme_rdata.jme_tx_ring_paddr = ctx.jme_busaddr; 1228a5ebadc6SPyun YongHyeon 1229a5ebadc6SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Rx ring. */ 1230a5ebadc6SPyun YongHyeon error = bus_dmamem_alloc(sc->jme_cdata.jme_rx_ring_tag, 1231a5ebadc6SPyun YongHyeon (void **)&sc->jme_rdata.jme_rx_ring, 1232a5ebadc6SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 1233a5ebadc6SPyun YongHyeon &sc->jme_cdata.jme_rx_ring_map); 1234a5ebadc6SPyun YongHyeon if (error != 0) { 1235a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1236a5ebadc6SPyun YongHyeon "could not allocate DMA'able memory for Rx ring.\n"); 1237a5ebadc6SPyun YongHyeon goto fail; 1238a5ebadc6SPyun YongHyeon } 1239a5ebadc6SPyun YongHyeon 1240a5ebadc6SPyun YongHyeon ctx.jme_busaddr = 0; 1241a5ebadc6SPyun YongHyeon error = bus_dmamap_load(sc->jme_cdata.jme_rx_ring_tag, 1242a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_ring_map, sc->jme_rdata.jme_rx_ring, 1243a5ebadc6SPyun YongHyeon JME_RX_RING_SIZE, jme_dmamap_cb, &ctx, BUS_DMA_NOWAIT); 1244a5ebadc6SPyun YongHyeon if (error != 0 || ctx.jme_busaddr == 0) { 1245a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1246a5ebadc6SPyun YongHyeon "could not load DMA'able memory for Rx ring.\n"); 1247a5ebadc6SPyun YongHyeon goto fail; 1248a5ebadc6SPyun YongHyeon } 1249a5ebadc6SPyun YongHyeon sc->jme_rdata.jme_rx_ring_paddr = ctx.jme_busaddr; 1250a5ebadc6SPyun YongHyeon 1251f37739d7SPyun YongHyeon if (lowaddr != BUS_SPACE_MAXADDR_32BIT) { 1252a5ebadc6SPyun YongHyeon /* Tx/Rx descriptor queue should reside within 4GB boundary. */ 1253f37739d7SPyun YongHyeon tx_ring_end = sc->jme_rdata.jme_tx_ring_paddr + 1254f37739d7SPyun YongHyeon JME_TX_RING_SIZE; 1255f37739d7SPyun YongHyeon rx_ring_end = sc->jme_rdata.jme_rx_ring_paddr + 1256f37739d7SPyun YongHyeon JME_RX_RING_SIZE; 1257a5ebadc6SPyun YongHyeon if ((JME_ADDR_HI(tx_ring_end) != 1258a5ebadc6SPyun YongHyeon JME_ADDR_HI(sc->jme_rdata.jme_tx_ring_paddr)) || 1259a5ebadc6SPyun YongHyeon (JME_ADDR_HI(rx_ring_end) != 1260a5ebadc6SPyun YongHyeon JME_ADDR_HI(sc->jme_rdata.jme_rx_ring_paddr))) { 1261a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, "4GB boundary crossed, " 1262a5ebadc6SPyun YongHyeon "switching to 32bit DMA address mode.\n"); 1263a5ebadc6SPyun YongHyeon jme_dma_free(sc); 1264a5ebadc6SPyun YongHyeon /* Limit DMA address space to 32bit and try again. */ 1265a5ebadc6SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR_32BIT; 1266a5ebadc6SPyun YongHyeon goto again; 1267a5ebadc6SPyun YongHyeon } 1268f37739d7SPyun YongHyeon } 1269a5ebadc6SPyun YongHyeon 1270f37739d7SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR; 1271f37739d7SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_DMA32BIT) != 0) 1272f37739d7SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR_32BIT; 1273a5ebadc6SPyun YongHyeon /* Create parent buffer tag. */ 1274a5ebadc6SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(sc->jme_dev),/* parent */ 1275a5ebadc6SPyun YongHyeon 1, 0, /* algnmnt, boundary */ 1276f37739d7SPyun YongHyeon lowaddr, /* lowaddr */ 1277a5ebadc6SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1278a5ebadc6SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1279a5ebadc6SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 1280a5ebadc6SPyun YongHyeon 0, /* nsegments */ 1281a5ebadc6SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 1282a5ebadc6SPyun YongHyeon 0, /* flags */ 1283a5ebadc6SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1284a5ebadc6SPyun YongHyeon &sc->jme_cdata.jme_buffer_tag); 1285a5ebadc6SPyun YongHyeon if (error != 0) { 1286a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1287a5ebadc6SPyun YongHyeon "could not create parent buffer DMA tag.\n"); 1288a5ebadc6SPyun YongHyeon goto fail; 1289a5ebadc6SPyun YongHyeon } 1290a5ebadc6SPyun YongHyeon 1291a5ebadc6SPyun YongHyeon /* Create shadow status block tag. */ 1292a5ebadc6SPyun YongHyeon error = bus_dma_tag_create(sc->jme_cdata.jme_buffer_tag,/* parent */ 1293a5ebadc6SPyun YongHyeon JME_SSB_ALIGN, 0, /* algnmnt, boundary */ 1294a5ebadc6SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1295a5ebadc6SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1296a5ebadc6SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1297a5ebadc6SPyun YongHyeon JME_SSB_SIZE, /* maxsize */ 1298a5ebadc6SPyun YongHyeon 1, /* nsegments */ 1299a5ebadc6SPyun YongHyeon JME_SSB_SIZE, /* maxsegsize */ 1300a5ebadc6SPyun YongHyeon 0, /* flags */ 1301a5ebadc6SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1302a5ebadc6SPyun YongHyeon &sc->jme_cdata.jme_ssb_tag); 1303a5ebadc6SPyun YongHyeon if (error != 0) { 1304a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1305a5ebadc6SPyun YongHyeon "could not create shared status block DMA tag.\n"); 1306a5ebadc6SPyun YongHyeon goto fail; 1307a5ebadc6SPyun YongHyeon } 1308a5ebadc6SPyun YongHyeon 1309a5ebadc6SPyun YongHyeon /* Create tag for Tx buffers. */ 1310a5ebadc6SPyun YongHyeon error = bus_dma_tag_create(sc->jme_cdata.jme_buffer_tag,/* parent */ 1311a5ebadc6SPyun YongHyeon 1, 0, /* algnmnt, boundary */ 1312a5ebadc6SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1313a5ebadc6SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1314a5ebadc6SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1315a5ebadc6SPyun YongHyeon JME_TSO_MAXSIZE, /* maxsize */ 1316a5ebadc6SPyun YongHyeon JME_MAXTXSEGS, /* nsegments */ 1317a5ebadc6SPyun YongHyeon JME_TSO_MAXSEGSIZE, /* maxsegsize */ 1318a5ebadc6SPyun YongHyeon 0, /* flags */ 1319a5ebadc6SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1320a5ebadc6SPyun YongHyeon &sc->jme_cdata.jme_tx_tag); 1321a5ebadc6SPyun YongHyeon if (error != 0) { 1322a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, "could not create Tx DMA tag.\n"); 1323a5ebadc6SPyun YongHyeon goto fail; 1324a5ebadc6SPyun YongHyeon } 1325a5ebadc6SPyun YongHyeon 1326a5ebadc6SPyun YongHyeon /* Create tag for Rx buffers. */ 1327a5ebadc6SPyun YongHyeon error = bus_dma_tag_create(sc->jme_cdata.jme_buffer_tag,/* parent */ 1328a5ebadc6SPyun YongHyeon JME_RX_BUF_ALIGN, 0, /* algnmnt, boundary */ 1329a5ebadc6SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1330a5ebadc6SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1331a5ebadc6SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1332a5ebadc6SPyun YongHyeon MCLBYTES, /* maxsize */ 1333a5ebadc6SPyun YongHyeon 1, /* nsegments */ 1334a5ebadc6SPyun YongHyeon MCLBYTES, /* maxsegsize */ 1335a5ebadc6SPyun YongHyeon 0, /* flags */ 1336a5ebadc6SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1337a5ebadc6SPyun YongHyeon &sc->jme_cdata.jme_rx_tag); 1338a5ebadc6SPyun YongHyeon if (error != 0) { 1339a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, "could not create Rx DMA tag.\n"); 1340a5ebadc6SPyun YongHyeon goto fail; 1341a5ebadc6SPyun YongHyeon } 1342a5ebadc6SPyun YongHyeon 1343a5ebadc6SPyun YongHyeon /* 1344a5ebadc6SPyun YongHyeon * Allocate DMA'able memory and load the DMA map for shared 1345a5ebadc6SPyun YongHyeon * status block. 1346a5ebadc6SPyun YongHyeon */ 1347a5ebadc6SPyun YongHyeon error = bus_dmamem_alloc(sc->jme_cdata.jme_ssb_tag, 1348a5ebadc6SPyun YongHyeon (void **)&sc->jme_rdata.jme_ssb_block, 1349a5ebadc6SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 1350a5ebadc6SPyun YongHyeon &sc->jme_cdata.jme_ssb_map); 1351a5ebadc6SPyun YongHyeon if (error != 0) { 1352a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, "could not allocate DMA'able " 1353a5ebadc6SPyun YongHyeon "memory for shared status block.\n"); 1354a5ebadc6SPyun YongHyeon goto fail; 1355a5ebadc6SPyun YongHyeon } 1356a5ebadc6SPyun YongHyeon 1357a5ebadc6SPyun YongHyeon ctx.jme_busaddr = 0; 1358a5ebadc6SPyun YongHyeon error = bus_dmamap_load(sc->jme_cdata.jme_ssb_tag, 1359a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_ssb_map, sc->jme_rdata.jme_ssb_block, 1360a5ebadc6SPyun YongHyeon JME_SSB_SIZE, jme_dmamap_cb, &ctx, BUS_DMA_NOWAIT); 1361a5ebadc6SPyun YongHyeon if (error != 0 || ctx.jme_busaddr == 0) { 1362a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, "could not load DMA'able memory " 1363a5ebadc6SPyun YongHyeon "for shared status block.\n"); 1364a5ebadc6SPyun YongHyeon goto fail; 1365a5ebadc6SPyun YongHyeon } 1366a5ebadc6SPyun YongHyeon sc->jme_rdata.jme_ssb_block_paddr = ctx.jme_busaddr; 1367a5ebadc6SPyun YongHyeon 1368a5ebadc6SPyun YongHyeon /* Create DMA maps for Tx buffers. */ 1369a5ebadc6SPyun YongHyeon for (i = 0; i < JME_TX_RING_CNT; i++) { 1370a5ebadc6SPyun YongHyeon txd = &sc->jme_cdata.jme_txdesc[i]; 1371a5ebadc6SPyun YongHyeon txd->tx_m = NULL; 1372a5ebadc6SPyun YongHyeon txd->tx_dmamap = NULL; 1373a5ebadc6SPyun YongHyeon error = bus_dmamap_create(sc->jme_cdata.jme_tx_tag, 0, 1374a5ebadc6SPyun YongHyeon &txd->tx_dmamap); 1375a5ebadc6SPyun YongHyeon if (error != 0) { 1376a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1377a5ebadc6SPyun YongHyeon "could not create Tx dmamap.\n"); 1378a5ebadc6SPyun YongHyeon goto fail; 1379a5ebadc6SPyun YongHyeon } 1380a5ebadc6SPyun YongHyeon } 1381a5ebadc6SPyun YongHyeon /* Create DMA maps for Rx buffers. */ 1382a5ebadc6SPyun YongHyeon if ((error = bus_dmamap_create(sc->jme_cdata.jme_rx_tag, 0, 1383a5ebadc6SPyun YongHyeon &sc->jme_cdata.jme_rx_sparemap)) != 0) { 1384a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1385a5ebadc6SPyun YongHyeon "could not create spare Rx dmamap.\n"); 1386a5ebadc6SPyun YongHyeon goto fail; 1387a5ebadc6SPyun YongHyeon } 1388a5ebadc6SPyun YongHyeon for (i = 0; i < JME_RX_RING_CNT; i++) { 1389a5ebadc6SPyun YongHyeon rxd = &sc->jme_cdata.jme_rxdesc[i]; 1390a5ebadc6SPyun YongHyeon rxd->rx_m = NULL; 1391a5ebadc6SPyun YongHyeon rxd->rx_dmamap = NULL; 1392a5ebadc6SPyun YongHyeon error = bus_dmamap_create(sc->jme_cdata.jme_rx_tag, 0, 1393a5ebadc6SPyun YongHyeon &rxd->rx_dmamap); 1394a5ebadc6SPyun YongHyeon if (error != 0) { 1395a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 1396a5ebadc6SPyun YongHyeon "could not create Rx dmamap.\n"); 1397a5ebadc6SPyun YongHyeon goto fail; 1398a5ebadc6SPyun YongHyeon } 1399a5ebadc6SPyun YongHyeon } 1400a5ebadc6SPyun YongHyeon 1401a5ebadc6SPyun YongHyeon fail: 1402a5ebadc6SPyun YongHyeon return (error); 1403a5ebadc6SPyun YongHyeon } 1404a5ebadc6SPyun YongHyeon 1405a5ebadc6SPyun YongHyeon static void 1406a5ebadc6SPyun YongHyeon jme_dma_free(struct jme_softc *sc) 1407a5ebadc6SPyun YongHyeon { 1408a5ebadc6SPyun YongHyeon struct jme_txdesc *txd; 1409a5ebadc6SPyun YongHyeon struct jme_rxdesc *rxd; 1410a5ebadc6SPyun YongHyeon int i; 1411a5ebadc6SPyun YongHyeon 1412a5ebadc6SPyun YongHyeon /* Tx ring */ 1413a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_tx_ring_tag != NULL) { 1414a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_tx_ring_map) 1415a5ebadc6SPyun YongHyeon bus_dmamap_unload(sc->jme_cdata.jme_tx_ring_tag, 1416a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_ring_map); 1417a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_tx_ring_map && 1418a5ebadc6SPyun YongHyeon sc->jme_rdata.jme_tx_ring) 1419a5ebadc6SPyun YongHyeon bus_dmamem_free(sc->jme_cdata.jme_tx_ring_tag, 1420a5ebadc6SPyun YongHyeon sc->jme_rdata.jme_tx_ring, 1421a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_ring_map); 1422a5ebadc6SPyun YongHyeon sc->jme_rdata.jme_tx_ring = NULL; 1423a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_ring_map = NULL; 1424a5ebadc6SPyun YongHyeon bus_dma_tag_destroy(sc->jme_cdata.jme_tx_ring_tag); 1425a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_ring_tag = NULL; 1426a5ebadc6SPyun YongHyeon } 1427a5ebadc6SPyun YongHyeon /* Rx ring */ 1428a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_rx_ring_tag != NULL) { 1429a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_rx_ring_map) 1430a5ebadc6SPyun YongHyeon bus_dmamap_unload(sc->jme_cdata.jme_rx_ring_tag, 1431a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_ring_map); 1432a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_rx_ring_map && 1433a5ebadc6SPyun YongHyeon sc->jme_rdata.jme_rx_ring) 1434a5ebadc6SPyun YongHyeon bus_dmamem_free(sc->jme_cdata.jme_rx_ring_tag, 1435a5ebadc6SPyun YongHyeon sc->jme_rdata.jme_rx_ring, 1436a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_ring_map); 1437a5ebadc6SPyun YongHyeon sc->jme_rdata.jme_rx_ring = NULL; 1438a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_ring_map = NULL; 1439a5ebadc6SPyun YongHyeon bus_dma_tag_destroy(sc->jme_cdata.jme_rx_ring_tag); 1440a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_ring_tag = NULL; 1441a5ebadc6SPyun YongHyeon } 1442a5ebadc6SPyun YongHyeon /* Tx buffers */ 1443a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_tx_tag != NULL) { 1444a5ebadc6SPyun YongHyeon for (i = 0; i < JME_TX_RING_CNT; i++) { 1445a5ebadc6SPyun YongHyeon txd = &sc->jme_cdata.jme_txdesc[i]; 1446a5ebadc6SPyun YongHyeon if (txd->tx_dmamap != NULL) { 1447a5ebadc6SPyun YongHyeon bus_dmamap_destroy(sc->jme_cdata.jme_tx_tag, 1448a5ebadc6SPyun YongHyeon txd->tx_dmamap); 1449a5ebadc6SPyun YongHyeon txd->tx_dmamap = NULL; 1450a5ebadc6SPyun YongHyeon } 1451a5ebadc6SPyun YongHyeon } 1452a5ebadc6SPyun YongHyeon bus_dma_tag_destroy(sc->jme_cdata.jme_tx_tag); 1453a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_tag = NULL; 1454a5ebadc6SPyun YongHyeon } 1455a5ebadc6SPyun YongHyeon /* Rx buffers */ 1456a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_rx_tag != NULL) { 1457a5ebadc6SPyun YongHyeon for (i = 0; i < JME_RX_RING_CNT; i++) { 1458a5ebadc6SPyun YongHyeon rxd = &sc->jme_cdata.jme_rxdesc[i]; 1459a5ebadc6SPyun YongHyeon if (rxd->rx_dmamap != NULL) { 1460a5ebadc6SPyun YongHyeon bus_dmamap_destroy(sc->jme_cdata.jme_rx_tag, 1461a5ebadc6SPyun YongHyeon rxd->rx_dmamap); 1462a5ebadc6SPyun YongHyeon rxd->rx_dmamap = NULL; 1463a5ebadc6SPyun YongHyeon } 1464a5ebadc6SPyun YongHyeon } 1465a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_rx_sparemap != NULL) { 1466a5ebadc6SPyun YongHyeon bus_dmamap_destroy(sc->jme_cdata.jme_rx_tag, 1467a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_sparemap); 1468a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_sparemap = NULL; 1469a5ebadc6SPyun YongHyeon } 1470a5ebadc6SPyun YongHyeon bus_dma_tag_destroy(sc->jme_cdata.jme_rx_tag); 1471a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_tag = NULL; 1472a5ebadc6SPyun YongHyeon } 1473a5ebadc6SPyun YongHyeon 1474a5ebadc6SPyun YongHyeon /* Shared status block. */ 1475a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_ssb_tag != NULL) { 1476a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_ssb_map) 1477a5ebadc6SPyun YongHyeon bus_dmamap_unload(sc->jme_cdata.jme_ssb_tag, 1478a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_ssb_map); 1479a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_ssb_map && sc->jme_rdata.jme_ssb_block) 1480a5ebadc6SPyun YongHyeon bus_dmamem_free(sc->jme_cdata.jme_ssb_tag, 1481a5ebadc6SPyun YongHyeon sc->jme_rdata.jme_ssb_block, 1482a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_ssb_map); 1483a5ebadc6SPyun YongHyeon sc->jme_rdata.jme_ssb_block = NULL; 1484a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_ssb_map = NULL; 1485a5ebadc6SPyun YongHyeon bus_dma_tag_destroy(sc->jme_cdata.jme_ssb_tag); 1486a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_ssb_tag = NULL; 1487a5ebadc6SPyun YongHyeon } 1488a5ebadc6SPyun YongHyeon 1489a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_buffer_tag != NULL) { 1490a5ebadc6SPyun YongHyeon bus_dma_tag_destroy(sc->jme_cdata.jme_buffer_tag); 1491a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_buffer_tag = NULL; 1492a5ebadc6SPyun YongHyeon } 1493a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_ring_tag != NULL) { 1494a5ebadc6SPyun YongHyeon bus_dma_tag_destroy(sc->jme_cdata.jme_ring_tag); 1495a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_ring_tag = NULL; 1496a5ebadc6SPyun YongHyeon } 1497a5ebadc6SPyun YongHyeon } 1498a5ebadc6SPyun YongHyeon 1499a5ebadc6SPyun YongHyeon /* 1500a5ebadc6SPyun YongHyeon * Make sure the interface is stopped at reboot time. 1501a5ebadc6SPyun YongHyeon */ 1502a5ebadc6SPyun YongHyeon static int 1503a5ebadc6SPyun YongHyeon jme_shutdown(device_t dev) 1504a5ebadc6SPyun YongHyeon { 1505a5ebadc6SPyun YongHyeon 1506a5ebadc6SPyun YongHyeon return (jme_suspend(dev)); 1507a5ebadc6SPyun YongHyeon } 1508a5ebadc6SPyun YongHyeon 1509a5ebadc6SPyun YongHyeon /* 1510a5ebadc6SPyun YongHyeon * Unlike other ethernet controllers, JMC250 requires 1511a5ebadc6SPyun YongHyeon * explicit resetting link speed to 10/100Mbps as gigabit 1512a5ebadc6SPyun YongHyeon * link will cunsume more power than 375mA. 1513a5ebadc6SPyun YongHyeon * Note, we reset the link speed to 10/100Mbps with 1514a5ebadc6SPyun YongHyeon * auto-negotiation but we don't know whether that operation 1515a5ebadc6SPyun YongHyeon * would succeed or not as we have no control after powering 1516a5ebadc6SPyun YongHyeon * off. If the renegotiation fail WOL may not work. Running 1517a5ebadc6SPyun YongHyeon * at 1Gbps draws more power than 375mA at 3.3V which is 1518a5ebadc6SPyun YongHyeon * specified in PCI specification and that would result in 1519a5ebadc6SPyun YongHyeon * complete shutdowning power to ethernet controller. 1520a5ebadc6SPyun YongHyeon * 1521a5ebadc6SPyun YongHyeon * TODO 1522a5ebadc6SPyun YongHyeon * Save current negotiated media speed/duplex/flow-control 1523a5ebadc6SPyun YongHyeon * to softc and restore the same link again after resuming. 1524a5ebadc6SPyun YongHyeon * PHY handling such as power down/resetting to 100Mbps 1525a5ebadc6SPyun YongHyeon * may be better handled in suspend method in phy driver. 1526a5ebadc6SPyun YongHyeon */ 1527a5ebadc6SPyun YongHyeon static void 1528a5ebadc6SPyun YongHyeon jme_setlinkspeed(struct jme_softc *sc) 1529a5ebadc6SPyun YongHyeon { 1530a5ebadc6SPyun YongHyeon struct mii_data *mii; 1531a5ebadc6SPyun YongHyeon int aneg, i; 1532a5ebadc6SPyun YongHyeon 1533a5ebadc6SPyun YongHyeon JME_LOCK_ASSERT(sc); 1534a5ebadc6SPyun YongHyeon 1535a5ebadc6SPyun YongHyeon mii = device_get_softc(sc->jme_miibus); 1536a5ebadc6SPyun YongHyeon mii_pollstat(mii); 1537a5ebadc6SPyun YongHyeon aneg = 0; 1538a5ebadc6SPyun YongHyeon if ((mii->mii_media_status & IFM_AVALID) != 0) { 1539a5ebadc6SPyun YongHyeon switch IFM_SUBTYPE(mii->mii_media_active) { 1540a5ebadc6SPyun YongHyeon case IFM_10_T: 1541a5ebadc6SPyun YongHyeon case IFM_100_TX: 1542a5ebadc6SPyun YongHyeon return; 1543a5ebadc6SPyun YongHyeon case IFM_1000_T: 1544a5ebadc6SPyun YongHyeon aneg++; 1545a5ebadc6SPyun YongHyeon default: 1546a5ebadc6SPyun YongHyeon break; 1547a5ebadc6SPyun YongHyeon } 1548a5ebadc6SPyun YongHyeon } 1549a5ebadc6SPyun YongHyeon jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_100T2CR, 0); 1550a5ebadc6SPyun YongHyeon jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_ANAR, 1551a5ebadc6SPyun YongHyeon ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA); 1552a5ebadc6SPyun YongHyeon jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR, 1553a5ebadc6SPyun YongHyeon BMCR_AUTOEN | BMCR_STARTNEG); 1554a5ebadc6SPyun YongHyeon DELAY(1000); 1555a5ebadc6SPyun YongHyeon if (aneg != 0) { 1556a5ebadc6SPyun YongHyeon /* Poll link state until jme(4) get a 10/100 link. */ 1557a5ebadc6SPyun YongHyeon for (i = 0; i < MII_ANEGTICKS_GIGE; i++) { 1558a5ebadc6SPyun YongHyeon mii_pollstat(mii); 1559a5ebadc6SPyun YongHyeon if ((mii->mii_media_status & IFM_AVALID) != 0) { 1560a5ebadc6SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 1561a5ebadc6SPyun YongHyeon case IFM_10_T: 1562a5ebadc6SPyun YongHyeon case IFM_100_TX: 1563a5ebadc6SPyun YongHyeon jme_mac_config(sc); 1564a5ebadc6SPyun YongHyeon return; 1565a5ebadc6SPyun YongHyeon default: 1566a5ebadc6SPyun YongHyeon break; 1567a5ebadc6SPyun YongHyeon } 1568a5ebadc6SPyun YongHyeon } 1569a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 1570a5ebadc6SPyun YongHyeon pause("jmelnk", hz); 1571a5ebadc6SPyun YongHyeon JME_LOCK(sc); 1572a5ebadc6SPyun YongHyeon } 1573a5ebadc6SPyun YongHyeon if (i == MII_ANEGTICKS_GIGE) 1574a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, "establishing link failed, " 1575a5ebadc6SPyun YongHyeon "WOL may not work!"); 1576a5ebadc6SPyun YongHyeon } 1577a5ebadc6SPyun YongHyeon /* 1578a5ebadc6SPyun YongHyeon * No link, force MAC to have 100Mbps, full-duplex link. 1579a5ebadc6SPyun YongHyeon * This is the last resort and may/may not work. 1580a5ebadc6SPyun YongHyeon */ 1581a5ebadc6SPyun YongHyeon mii->mii_media_status = IFM_AVALID | IFM_ACTIVE; 1582a5ebadc6SPyun YongHyeon mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX; 1583a5ebadc6SPyun YongHyeon jme_mac_config(sc); 1584a5ebadc6SPyun YongHyeon } 1585a5ebadc6SPyun YongHyeon 1586a5ebadc6SPyun YongHyeon static void 1587a5ebadc6SPyun YongHyeon jme_setwol(struct jme_softc *sc) 1588a5ebadc6SPyun YongHyeon { 1589a5ebadc6SPyun YongHyeon struct ifnet *ifp; 1590a5ebadc6SPyun YongHyeon uint32_t gpr, pmcs; 1591a5ebadc6SPyun YongHyeon uint16_t pmstat; 1592a5ebadc6SPyun YongHyeon int pmc; 1593a5ebadc6SPyun YongHyeon 1594a5ebadc6SPyun YongHyeon JME_LOCK_ASSERT(sc); 1595a5ebadc6SPyun YongHyeon 1596a5ebadc6SPyun YongHyeon if (pci_find_extcap(sc->jme_dev, PCIY_PMG, &pmc) != 0) { 1597f37739d7SPyun YongHyeon /* Remove Tx MAC/offload clock to save more power. */ 1598f37739d7SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_TXCLK) != 0) 1599f37739d7SPyun YongHyeon CSR_WRITE_4(sc, JME_GHC, CSR_READ_4(sc, JME_GHC) & 1600f37739d7SPyun YongHyeon ~(GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100 | 1601f37739d7SPyun YongHyeon GHC_TX_OFFLD_CLK_1000 | GHC_TX_MAC_CLK_1000)); 1602*4f1ff93aSPyun YongHyeon if ((sc->jme_flags & JME_FLAG_RXCLK) != 0) 1603*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_GPREG1, 1604*4f1ff93aSPyun YongHyeon CSR_READ_4(sc, JME_GPREG1) | GPREG1_RX_MAC_CLK_DIS); 1605a5ebadc6SPyun YongHyeon /* No PME capability, PHY power down. */ 1606*4f1ff93aSPyun YongHyeon jme_phy_down(sc); 1607a5ebadc6SPyun YongHyeon return; 1608a5ebadc6SPyun YongHyeon } 1609a5ebadc6SPyun YongHyeon 1610a5ebadc6SPyun YongHyeon ifp = sc->jme_ifp; 1611a5ebadc6SPyun YongHyeon gpr = CSR_READ_4(sc, JME_GPREG0) & ~GPREG0_PME_ENB; 1612a5ebadc6SPyun YongHyeon pmcs = CSR_READ_4(sc, JME_PMCS); 1613a5ebadc6SPyun YongHyeon pmcs &= ~PMCS_WOL_ENB_MASK; 1614a5ebadc6SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) { 1615a5ebadc6SPyun YongHyeon pmcs |= PMCS_MAGIC_FRAME | PMCS_MAGIC_FRAME_ENB; 1616a5ebadc6SPyun YongHyeon /* Enable PME message. */ 1617a5ebadc6SPyun YongHyeon gpr |= GPREG0_PME_ENB; 1618a5ebadc6SPyun YongHyeon /* For gigabit controllers, reset link speed to 10/100. */ 1619a5ebadc6SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_FASTETH) == 0) 1620a5ebadc6SPyun YongHyeon jme_setlinkspeed(sc); 1621a5ebadc6SPyun YongHyeon } 1622a5ebadc6SPyun YongHyeon 1623a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_PMCS, pmcs); 1624a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_GPREG0, gpr); 1625f37739d7SPyun YongHyeon /* Remove Tx MAC/offload clock to save more power. */ 1626f37739d7SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_TXCLK) != 0) 1627f37739d7SPyun YongHyeon CSR_WRITE_4(sc, JME_GHC, CSR_READ_4(sc, JME_GHC) & 1628f37739d7SPyun YongHyeon ~(GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100 | 1629f37739d7SPyun YongHyeon GHC_TX_OFFLD_CLK_1000 | GHC_TX_MAC_CLK_1000)); 1630a5ebadc6SPyun YongHyeon /* Request PME. */ 1631a5ebadc6SPyun YongHyeon pmstat = pci_read_config(sc->jme_dev, pmc + PCIR_POWER_STATUS, 2); 1632a5ebadc6SPyun YongHyeon pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE); 1633a5ebadc6SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 1634a5ebadc6SPyun YongHyeon pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 1635a5ebadc6SPyun YongHyeon pci_write_config(sc->jme_dev, pmc + PCIR_POWER_STATUS, pmstat, 2); 1636a5ebadc6SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) == 0) { 1637a5ebadc6SPyun YongHyeon /* No WOL, PHY power down. */ 1638*4f1ff93aSPyun YongHyeon jme_phy_down(sc); 1639a5ebadc6SPyun YongHyeon } 1640a5ebadc6SPyun YongHyeon } 1641a5ebadc6SPyun YongHyeon 1642a5ebadc6SPyun YongHyeon static int 1643a5ebadc6SPyun YongHyeon jme_suspend(device_t dev) 1644a5ebadc6SPyun YongHyeon { 1645a5ebadc6SPyun YongHyeon struct jme_softc *sc; 1646a5ebadc6SPyun YongHyeon 1647a5ebadc6SPyun YongHyeon sc = device_get_softc(dev); 1648a5ebadc6SPyun YongHyeon 1649a5ebadc6SPyun YongHyeon JME_LOCK(sc); 1650a5ebadc6SPyun YongHyeon jme_stop(sc); 1651a5ebadc6SPyun YongHyeon jme_setwol(sc); 1652a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 1653a5ebadc6SPyun YongHyeon 1654a5ebadc6SPyun YongHyeon return (0); 1655a5ebadc6SPyun YongHyeon } 1656a5ebadc6SPyun YongHyeon 1657a5ebadc6SPyun YongHyeon static int 1658a5ebadc6SPyun YongHyeon jme_resume(device_t dev) 1659a5ebadc6SPyun YongHyeon { 1660a5ebadc6SPyun YongHyeon struct jme_softc *sc; 1661a5ebadc6SPyun YongHyeon struct ifnet *ifp; 1662a5ebadc6SPyun YongHyeon uint16_t pmstat; 1663a5ebadc6SPyun YongHyeon int pmc; 1664a5ebadc6SPyun YongHyeon 1665a5ebadc6SPyun YongHyeon sc = device_get_softc(dev); 1666a5ebadc6SPyun YongHyeon 1667a5ebadc6SPyun YongHyeon JME_LOCK(sc); 1668a5ebadc6SPyun YongHyeon if (pci_find_extcap(sc->jme_dev, PCIY_PMG, &pmc) != 0) { 1669a5ebadc6SPyun YongHyeon pmstat = pci_read_config(sc->jme_dev, 1670a5ebadc6SPyun YongHyeon pmc + PCIR_POWER_STATUS, 2); 1671a5ebadc6SPyun YongHyeon /* Disable PME clear PME status. */ 1672a5ebadc6SPyun YongHyeon pmstat &= ~PCIM_PSTAT_PMEENABLE; 1673a5ebadc6SPyun YongHyeon pci_write_config(sc->jme_dev, 1674a5ebadc6SPyun YongHyeon pmc + PCIR_POWER_STATUS, pmstat, 2); 1675a5ebadc6SPyun YongHyeon } 1676*4f1ff93aSPyun YongHyeon /* Wakeup PHY. */ 1677*4f1ff93aSPyun YongHyeon jme_phy_up(sc); 1678a5ebadc6SPyun YongHyeon ifp = sc->jme_ifp; 167932f8942aSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 168032f8942aSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1681a5ebadc6SPyun YongHyeon jme_init_locked(sc); 168232f8942aSPyun YongHyeon } 1683a5ebadc6SPyun YongHyeon 1684a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 1685a5ebadc6SPyun YongHyeon 1686a5ebadc6SPyun YongHyeon return (0); 1687a5ebadc6SPyun YongHyeon } 1688a5ebadc6SPyun YongHyeon 1689a5ebadc6SPyun YongHyeon static int 1690a5ebadc6SPyun YongHyeon jme_encap(struct jme_softc *sc, struct mbuf **m_head) 1691a5ebadc6SPyun YongHyeon { 1692a5ebadc6SPyun YongHyeon struct jme_txdesc *txd; 1693a5ebadc6SPyun YongHyeon struct jme_desc *desc; 1694a5ebadc6SPyun YongHyeon struct mbuf *m; 1695a5ebadc6SPyun YongHyeon bus_dma_segment_t txsegs[JME_MAXTXSEGS]; 1696a5ebadc6SPyun YongHyeon int error, i, nsegs, prod; 1697a5ebadc6SPyun YongHyeon uint32_t cflags, tso_segsz; 1698a5ebadc6SPyun YongHyeon 1699a5ebadc6SPyun YongHyeon JME_LOCK_ASSERT(sc); 1700a5ebadc6SPyun YongHyeon 1701a5ebadc6SPyun YongHyeon M_ASSERTPKTHDR((*m_head)); 1702a5ebadc6SPyun YongHyeon 1703a5ebadc6SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 1704a5ebadc6SPyun YongHyeon /* 1705a5ebadc6SPyun YongHyeon * Due to the adherence to NDIS specification JMC250 1706a5ebadc6SPyun YongHyeon * assumes upper stack computed TCP pseudo checksum 1707a5ebadc6SPyun YongHyeon * without including payload length. This breaks 1708a5ebadc6SPyun YongHyeon * checksum offload for TSO case so recompute TCP 1709a5ebadc6SPyun YongHyeon * pseudo checksum for JMC250. Hopefully this wouldn't 1710a5ebadc6SPyun YongHyeon * be much burden on modern CPUs. 1711a5ebadc6SPyun YongHyeon */ 1712a5ebadc6SPyun YongHyeon struct ether_header *eh; 1713a5ebadc6SPyun YongHyeon struct ip *ip; 1714a5ebadc6SPyun YongHyeon struct tcphdr *tcp; 1715a5ebadc6SPyun YongHyeon uint32_t ip_off, poff; 1716a5ebadc6SPyun YongHyeon 1717a5ebadc6SPyun YongHyeon if (M_WRITABLE(*m_head) == 0) { 1718a5ebadc6SPyun YongHyeon /* Get a writable copy. */ 1719a5ebadc6SPyun YongHyeon m = m_dup(*m_head, M_DONTWAIT); 1720a5ebadc6SPyun YongHyeon m_freem(*m_head); 1721a5ebadc6SPyun YongHyeon if (m == NULL) { 1722a5ebadc6SPyun YongHyeon *m_head = NULL; 1723a5ebadc6SPyun YongHyeon return (ENOBUFS); 1724a5ebadc6SPyun YongHyeon } 1725a5ebadc6SPyun YongHyeon *m_head = m; 1726a5ebadc6SPyun YongHyeon } 1727a5ebadc6SPyun YongHyeon ip_off = sizeof(struct ether_header); 1728a5ebadc6SPyun YongHyeon m = m_pullup(*m_head, ip_off); 1729a5ebadc6SPyun YongHyeon if (m == NULL) { 1730a5ebadc6SPyun YongHyeon *m_head = NULL; 1731a5ebadc6SPyun YongHyeon return (ENOBUFS); 1732a5ebadc6SPyun YongHyeon } 1733a5ebadc6SPyun YongHyeon eh = mtod(m, struct ether_header *); 1734a5ebadc6SPyun YongHyeon /* Check the existence of VLAN tag. */ 1735a5ebadc6SPyun YongHyeon if (eh->ether_type == htons(ETHERTYPE_VLAN)) { 1736a5ebadc6SPyun YongHyeon ip_off = sizeof(struct ether_vlan_header); 1737a5ebadc6SPyun YongHyeon m = m_pullup(m, ip_off); 1738a5ebadc6SPyun YongHyeon if (m == NULL) { 1739a5ebadc6SPyun YongHyeon *m_head = NULL; 1740a5ebadc6SPyun YongHyeon return (ENOBUFS); 1741a5ebadc6SPyun YongHyeon } 1742a5ebadc6SPyun YongHyeon } 1743a5ebadc6SPyun YongHyeon m = m_pullup(m, ip_off + sizeof(struct ip)); 1744a5ebadc6SPyun YongHyeon if (m == NULL) { 1745a5ebadc6SPyun YongHyeon *m_head = NULL; 1746a5ebadc6SPyun YongHyeon return (ENOBUFS); 1747a5ebadc6SPyun YongHyeon } 1748a5ebadc6SPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + ip_off); 1749a5ebadc6SPyun YongHyeon poff = ip_off + (ip->ip_hl << 2); 1750a5ebadc6SPyun YongHyeon m = m_pullup(m, poff + sizeof(struct tcphdr)); 1751a5ebadc6SPyun YongHyeon if (m == NULL) { 1752a5ebadc6SPyun YongHyeon *m_head = NULL; 1753a5ebadc6SPyun YongHyeon return (ENOBUFS); 1754a5ebadc6SPyun YongHyeon } 1755a5ebadc6SPyun YongHyeon /* 1756a5ebadc6SPyun YongHyeon * Reset IP checksum and recompute TCP pseudo 1757a5ebadc6SPyun YongHyeon * checksum that NDIS specification requires. 1758a5ebadc6SPyun YongHyeon */ 175996486faaSPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + ip_off); 176096486faaSPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + poff); 1761a5ebadc6SPyun YongHyeon ip->ip_sum = 0; 1762a5ebadc6SPyun YongHyeon if (poff + (tcp->th_off << 2) == m->m_pkthdr.len) { 1763a5ebadc6SPyun YongHyeon tcp->th_sum = in_pseudo(ip->ip_src.s_addr, 1764a5ebadc6SPyun YongHyeon ip->ip_dst.s_addr, 1765a5ebadc6SPyun YongHyeon htons((tcp->th_off << 2) + IPPROTO_TCP)); 1766a5ebadc6SPyun YongHyeon /* No need to TSO, force IP checksum offload. */ 1767a5ebadc6SPyun YongHyeon (*m_head)->m_pkthdr.csum_flags &= ~CSUM_TSO; 1768a5ebadc6SPyun YongHyeon (*m_head)->m_pkthdr.csum_flags |= CSUM_IP; 1769a5ebadc6SPyun YongHyeon } else 1770a5ebadc6SPyun YongHyeon tcp->th_sum = in_pseudo(ip->ip_src.s_addr, 1771a5ebadc6SPyun YongHyeon ip->ip_dst.s_addr, htons(IPPROTO_TCP)); 1772a5ebadc6SPyun YongHyeon *m_head = m; 1773a5ebadc6SPyun YongHyeon } 1774a5ebadc6SPyun YongHyeon 1775a5ebadc6SPyun YongHyeon prod = sc->jme_cdata.jme_tx_prod; 1776a5ebadc6SPyun YongHyeon txd = &sc->jme_cdata.jme_txdesc[prod]; 1777a5ebadc6SPyun YongHyeon 1778a5ebadc6SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->jme_cdata.jme_tx_tag, 1779a5ebadc6SPyun YongHyeon txd->tx_dmamap, *m_head, txsegs, &nsegs, 0); 1780a5ebadc6SPyun YongHyeon if (error == EFBIG) { 1781a5ebadc6SPyun YongHyeon m = m_collapse(*m_head, M_DONTWAIT, JME_MAXTXSEGS); 1782a5ebadc6SPyun YongHyeon if (m == NULL) { 1783a5ebadc6SPyun YongHyeon m_freem(*m_head); 1784a5ebadc6SPyun YongHyeon *m_head = NULL; 1785a5ebadc6SPyun YongHyeon return (ENOMEM); 1786a5ebadc6SPyun YongHyeon } 1787a5ebadc6SPyun YongHyeon *m_head = m; 1788a5ebadc6SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->jme_cdata.jme_tx_tag, 1789a5ebadc6SPyun YongHyeon txd->tx_dmamap, *m_head, txsegs, &nsegs, 0); 1790a5ebadc6SPyun YongHyeon if (error != 0) { 1791a5ebadc6SPyun YongHyeon m_freem(*m_head); 1792a5ebadc6SPyun YongHyeon *m_head = NULL; 1793a5ebadc6SPyun YongHyeon return (error); 1794a5ebadc6SPyun YongHyeon } 1795a5ebadc6SPyun YongHyeon } else if (error != 0) 1796a5ebadc6SPyun YongHyeon return (error); 1797a5ebadc6SPyun YongHyeon if (nsegs == 0) { 1798a5ebadc6SPyun YongHyeon m_freem(*m_head); 1799a5ebadc6SPyun YongHyeon *m_head = NULL; 1800a5ebadc6SPyun YongHyeon return (EIO); 1801a5ebadc6SPyun YongHyeon } 1802a5ebadc6SPyun YongHyeon 1803a5ebadc6SPyun YongHyeon /* 1804a5ebadc6SPyun YongHyeon * Check descriptor overrun. Leave one free descriptor. 1805a5ebadc6SPyun YongHyeon * Since we always use 64bit address mode for transmitting, 1806a5ebadc6SPyun YongHyeon * each Tx request requires one more dummy descriptor. 1807a5ebadc6SPyun YongHyeon */ 1808a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_tx_cnt + nsegs + 1 > JME_TX_RING_CNT - 1) { 1809a5ebadc6SPyun YongHyeon bus_dmamap_unload(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap); 1810a5ebadc6SPyun YongHyeon return (ENOBUFS); 1811a5ebadc6SPyun YongHyeon } 1812a5ebadc6SPyun YongHyeon 1813a5ebadc6SPyun YongHyeon m = *m_head; 1814a5ebadc6SPyun YongHyeon cflags = 0; 1815a5ebadc6SPyun YongHyeon tso_segsz = 0; 1816a5ebadc6SPyun YongHyeon /* Configure checksum offload and TSO. */ 1817a5ebadc6SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 1818a5ebadc6SPyun YongHyeon tso_segsz = (uint32_t)m->m_pkthdr.tso_segsz << 1819a5ebadc6SPyun YongHyeon JME_TD_MSS_SHIFT; 1820a5ebadc6SPyun YongHyeon cflags |= JME_TD_TSO; 1821a5ebadc6SPyun YongHyeon } else { 1822a5ebadc6SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0) 1823a5ebadc6SPyun YongHyeon cflags |= JME_TD_IPCSUM; 1824a5ebadc6SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0) 1825a5ebadc6SPyun YongHyeon cflags |= JME_TD_TCPCSUM; 1826a5ebadc6SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 1827a5ebadc6SPyun YongHyeon cflags |= JME_TD_UDPCSUM; 1828a5ebadc6SPyun YongHyeon } 1829a5ebadc6SPyun YongHyeon /* Configure VLAN. */ 1830a5ebadc6SPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) { 1831a5ebadc6SPyun YongHyeon cflags |= (m->m_pkthdr.ether_vtag & JME_TD_VLAN_MASK); 1832a5ebadc6SPyun YongHyeon cflags |= JME_TD_VLAN_TAG; 1833a5ebadc6SPyun YongHyeon } 1834a5ebadc6SPyun YongHyeon 1835a5ebadc6SPyun YongHyeon desc = &sc->jme_rdata.jme_tx_ring[prod]; 1836a5ebadc6SPyun YongHyeon desc->flags = htole32(cflags); 1837a5ebadc6SPyun YongHyeon desc->buflen = htole32(tso_segsz); 1838a5ebadc6SPyun YongHyeon desc->addr_hi = htole32(m->m_pkthdr.len); 1839a5ebadc6SPyun YongHyeon desc->addr_lo = 0; 1840a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_cnt++; 1841a5ebadc6SPyun YongHyeon JME_DESC_INC(prod, JME_TX_RING_CNT); 1842a5ebadc6SPyun YongHyeon for (i = 0; i < nsegs; i++) { 1843a5ebadc6SPyun YongHyeon desc = &sc->jme_rdata.jme_tx_ring[prod]; 1844a5ebadc6SPyun YongHyeon desc->flags = htole32(JME_TD_OWN | JME_TD_64BIT); 1845a5ebadc6SPyun YongHyeon desc->buflen = htole32(txsegs[i].ds_len); 1846a5ebadc6SPyun YongHyeon desc->addr_hi = htole32(JME_ADDR_HI(txsegs[i].ds_addr)); 1847a5ebadc6SPyun YongHyeon desc->addr_lo = htole32(JME_ADDR_LO(txsegs[i].ds_addr)); 1848a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_cnt++; 1849a5ebadc6SPyun YongHyeon JME_DESC_INC(prod, JME_TX_RING_CNT); 1850a5ebadc6SPyun YongHyeon } 1851a5ebadc6SPyun YongHyeon 1852a5ebadc6SPyun YongHyeon /* Update producer index. */ 1853a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_prod = prod; 1854a5ebadc6SPyun YongHyeon /* 1855a5ebadc6SPyun YongHyeon * Finally request interrupt and give the first descriptor 1856a5ebadc6SPyun YongHyeon * owenership to hardware. 1857a5ebadc6SPyun YongHyeon */ 1858a5ebadc6SPyun YongHyeon desc = txd->tx_desc; 1859a5ebadc6SPyun YongHyeon desc->flags |= htole32(JME_TD_OWN | JME_TD_INTR); 1860a5ebadc6SPyun YongHyeon 1861a5ebadc6SPyun YongHyeon txd->tx_m = m; 1862a5ebadc6SPyun YongHyeon txd->tx_ndesc = nsegs + 1; 1863a5ebadc6SPyun YongHyeon 1864a5ebadc6SPyun YongHyeon /* Sync descriptors. */ 1865a5ebadc6SPyun YongHyeon bus_dmamap_sync(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap, 1866a5ebadc6SPyun YongHyeon BUS_DMASYNC_PREWRITE); 1867a5ebadc6SPyun YongHyeon bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag, 1868a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_ring_map, 1869a5ebadc6SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1870a5ebadc6SPyun YongHyeon 1871a5ebadc6SPyun YongHyeon return (0); 1872a5ebadc6SPyun YongHyeon } 1873a5ebadc6SPyun YongHyeon 1874a5ebadc6SPyun YongHyeon static void 1875a5ebadc6SPyun YongHyeon jme_tx_task(void *arg, int pending) 1876a5ebadc6SPyun YongHyeon { 1877a5ebadc6SPyun YongHyeon struct ifnet *ifp; 1878a5ebadc6SPyun YongHyeon 1879a5ebadc6SPyun YongHyeon ifp = (struct ifnet *)arg; 1880a5ebadc6SPyun YongHyeon jme_start(ifp); 1881a5ebadc6SPyun YongHyeon } 1882a5ebadc6SPyun YongHyeon 1883a5ebadc6SPyun YongHyeon static void 1884a5ebadc6SPyun YongHyeon jme_start(struct ifnet *ifp) 1885a5ebadc6SPyun YongHyeon { 1886a5ebadc6SPyun YongHyeon struct jme_softc *sc; 1887a5ebadc6SPyun YongHyeon struct mbuf *m_head; 1888a5ebadc6SPyun YongHyeon int enq; 1889a5ebadc6SPyun YongHyeon 1890a5ebadc6SPyun YongHyeon sc = ifp->if_softc; 1891a5ebadc6SPyun YongHyeon 1892a5ebadc6SPyun YongHyeon JME_LOCK(sc); 1893a5ebadc6SPyun YongHyeon 1894a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_tx_cnt >= JME_TX_DESC_HIWAT) 1895a5ebadc6SPyun YongHyeon jme_txeof(sc); 1896a5ebadc6SPyun YongHyeon 1897a5ebadc6SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 1898a5ebadc6SPyun YongHyeon IFF_DRV_RUNNING || (sc->jme_flags & JME_FLAG_LINK) == 0) { 1899a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 1900a5ebadc6SPyun YongHyeon return; 1901a5ebadc6SPyun YongHyeon } 1902a5ebadc6SPyun YongHyeon 1903a5ebadc6SPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) { 1904a5ebadc6SPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 1905a5ebadc6SPyun YongHyeon if (m_head == NULL) 1906a5ebadc6SPyun YongHyeon break; 1907a5ebadc6SPyun YongHyeon /* 1908a5ebadc6SPyun YongHyeon * Pack the data into the transmit ring. If we 1909a5ebadc6SPyun YongHyeon * don't have room, set the OACTIVE flag and wait 1910a5ebadc6SPyun YongHyeon * for the NIC to drain the ring. 1911a5ebadc6SPyun YongHyeon */ 1912a5ebadc6SPyun YongHyeon if (jme_encap(sc, &m_head)) { 1913a5ebadc6SPyun YongHyeon if (m_head == NULL) 1914a5ebadc6SPyun YongHyeon break; 1915a5ebadc6SPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 1916a5ebadc6SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 1917a5ebadc6SPyun YongHyeon break; 1918a5ebadc6SPyun YongHyeon } 1919a5ebadc6SPyun YongHyeon 1920a5ebadc6SPyun YongHyeon enq++; 1921a5ebadc6SPyun YongHyeon /* 1922a5ebadc6SPyun YongHyeon * If there's a BPF listener, bounce a copy of this frame 1923a5ebadc6SPyun YongHyeon * to him. 1924a5ebadc6SPyun YongHyeon */ 1925a5ebadc6SPyun YongHyeon ETHER_BPF_MTAP(ifp, m_head); 1926a5ebadc6SPyun YongHyeon } 1927a5ebadc6SPyun YongHyeon 1928a5ebadc6SPyun YongHyeon if (enq > 0) { 1929a5ebadc6SPyun YongHyeon /* 1930a5ebadc6SPyun YongHyeon * Reading TXCSR takes very long time under heavy load 1931a5ebadc6SPyun YongHyeon * so cache TXCSR value and writes the ORed value with 1932a5ebadc6SPyun YongHyeon * the kick command to the TXCSR. This saves one register 1933a5ebadc6SPyun YongHyeon * access cycle. 1934a5ebadc6SPyun YongHyeon */ 1935a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr | TXCSR_TX_ENB | 1936a5ebadc6SPyun YongHyeon TXCSR_TXQ_N_START(TXCSR_TXQ0)); 1937a5ebadc6SPyun YongHyeon /* Set a timeout in case the chip goes out to lunch. */ 1938a5ebadc6SPyun YongHyeon sc->jme_watchdog_timer = JME_TX_TIMEOUT; 1939a5ebadc6SPyun YongHyeon } 1940a5ebadc6SPyun YongHyeon 1941a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 1942a5ebadc6SPyun YongHyeon } 1943a5ebadc6SPyun YongHyeon 1944a5ebadc6SPyun YongHyeon static void 1945a5ebadc6SPyun YongHyeon jme_watchdog(struct jme_softc *sc) 1946a5ebadc6SPyun YongHyeon { 1947a5ebadc6SPyun YongHyeon struct ifnet *ifp; 1948a5ebadc6SPyun YongHyeon 1949a5ebadc6SPyun YongHyeon JME_LOCK_ASSERT(sc); 1950a5ebadc6SPyun YongHyeon 1951a5ebadc6SPyun YongHyeon if (sc->jme_watchdog_timer == 0 || --sc->jme_watchdog_timer) 1952a5ebadc6SPyun YongHyeon return; 1953a5ebadc6SPyun YongHyeon 1954a5ebadc6SPyun YongHyeon ifp = sc->jme_ifp; 1955a5ebadc6SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_LINK) == 0) { 1956a5ebadc6SPyun YongHyeon if_printf(sc->jme_ifp, "watchdog timeout (missed link)\n"); 1957a5ebadc6SPyun YongHyeon ifp->if_oerrors++; 195832f8942aSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1959a5ebadc6SPyun YongHyeon jme_init_locked(sc); 1960a5ebadc6SPyun YongHyeon return; 1961a5ebadc6SPyun YongHyeon } 1962a5ebadc6SPyun YongHyeon jme_txeof(sc); 1963a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_tx_cnt == 0) { 1964a5ebadc6SPyun YongHyeon if_printf(sc->jme_ifp, 1965a5ebadc6SPyun YongHyeon "watchdog timeout (missed Tx interrupts) -- recovering\n"); 1966a5ebadc6SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1967a5ebadc6SPyun YongHyeon taskqueue_enqueue(sc->jme_tq, &sc->jme_tx_task); 1968a5ebadc6SPyun YongHyeon return; 1969a5ebadc6SPyun YongHyeon } 1970a5ebadc6SPyun YongHyeon 1971a5ebadc6SPyun YongHyeon if_printf(sc->jme_ifp, "watchdog timeout\n"); 1972a5ebadc6SPyun YongHyeon ifp->if_oerrors++; 197332f8942aSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1974a5ebadc6SPyun YongHyeon jme_init_locked(sc); 1975a5ebadc6SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1976a5ebadc6SPyun YongHyeon taskqueue_enqueue(sc->jme_tq, &sc->jme_tx_task); 1977a5ebadc6SPyun YongHyeon } 1978a5ebadc6SPyun YongHyeon 1979a5ebadc6SPyun YongHyeon static int 1980a5ebadc6SPyun YongHyeon jme_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 1981a5ebadc6SPyun YongHyeon { 1982a5ebadc6SPyun YongHyeon struct jme_softc *sc; 1983a5ebadc6SPyun YongHyeon struct ifreq *ifr; 1984a5ebadc6SPyun YongHyeon struct mii_data *mii; 1985a5ebadc6SPyun YongHyeon uint32_t reg; 1986a5ebadc6SPyun YongHyeon int error, mask; 1987a5ebadc6SPyun YongHyeon 1988a5ebadc6SPyun YongHyeon sc = ifp->if_softc; 1989a5ebadc6SPyun YongHyeon ifr = (struct ifreq *)data; 1990a5ebadc6SPyun YongHyeon error = 0; 1991a5ebadc6SPyun YongHyeon switch (cmd) { 1992a5ebadc6SPyun YongHyeon case SIOCSIFMTU: 1993a5ebadc6SPyun YongHyeon if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > JME_JUMBO_MTU || 1994a5ebadc6SPyun YongHyeon ((sc->jme_flags & JME_FLAG_NOJUMBO) != 0 && 1995a5ebadc6SPyun YongHyeon ifr->ifr_mtu > JME_MAX_MTU)) { 1996a5ebadc6SPyun YongHyeon error = EINVAL; 1997a5ebadc6SPyun YongHyeon break; 1998a5ebadc6SPyun YongHyeon } 1999a5ebadc6SPyun YongHyeon 2000a5ebadc6SPyun YongHyeon if (ifp->if_mtu != ifr->ifr_mtu) { 2001a5ebadc6SPyun YongHyeon /* 2002a5ebadc6SPyun YongHyeon * No special configuration is required when interface 2003a5ebadc6SPyun YongHyeon * MTU is changed but availability of TSO/Tx checksum 2004a5ebadc6SPyun YongHyeon * offload should be chcked against new MTU size as 2005a5ebadc6SPyun YongHyeon * FIFO size is just 2K. 2006a5ebadc6SPyun YongHyeon */ 2007a5ebadc6SPyun YongHyeon JME_LOCK(sc); 2008a5ebadc6SPyun YongHyeon if (ifr->ifr_mtu >= JME_TX_FIFO_SIZE) { 2009a5ebadc6SPyun YongHyeon ifp->if_capenable &= 2010a5ebadc6SPyun YongHyeon ~(IFCAP_TXCSUM | IFCAP_TSO4); 2011a5ebadc6SPyun YongHyeon ifp->if_hwassist &= 2012a5ebadc6SPyun YongHyeon ~(JME_CSUM_FEATURES | CSUM_TSO); 2013a5ebadc6SPyun YongHyeon VLAN_CAPABILITIES(ifp); 2014a5ebadc6SPyun YongHyeon } 2015a5ebadc6SPyun YongHyeon ifp->if_mtu = ifr->ifr_mtu; 201632f8942aSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 201732f8942aSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 2018a5ebadc6SPyun YongHyeon jme_init_locked(sc); 201932f8942aSPyun YongHyeon } 2020a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 2021a5ebadc6SPyun YongHyeon } 2022a5ebadc6SPyun YongHyeon break; 2023a5ebadc6SPyun YongHyeon case SIOCSIFFLAGS: 2024a5ebadc6SPyun YongHyeon JME_LOCK(sc); 2025a5ebadc6SPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 2026a5ebadc6SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 2027a5ebadc6SPyun YongHyeon if (((ifp->if_flags ^ sc->jme_if_flags) 2028a5ebadc6SPyun YongHyeon & (IFF_PROMISC | IFF_ALLMULTI)) != 0) 2029a5ebadc6SPyun YongHyeon jme_set_filter(sc); 2030a5ebadc6SPyun YongHyeon } else { 2031a5ebadc6SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_DETACH) == 0) 2032a5ebadc6SPyun YongHyeon jme_init_locked(sc); 2033a5ebadc6SPyun YongHyeon } 2034a5ebadc6SPyun YongHyeon } else { 2035a5ebadc6SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 2036a5ebadc6SPyun YongHyeon jme_stop(sc); 2037a5ebadc6SPyun YongHyeon } 2038a5ebadc6SPyun YongHyeon sc->jme_if_flags = ifp->if_flags; 2039a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 2040a5ebadc6SPyun YongHyeon break; 2041a5ebadc6SPyun YongHyeon case SIOCADDMULTI: 2042a5ebadc6SPyun YongHyeon case SIOCDELMULTI: 2043a5ebadc6SPyun YongHyeon JME_LOCK(sc); 2044a5ebadc6SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 2045a5ebadc6SPyun YongHyeon jme_set_filter(sc); 2046a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 2047a5ebadc6SPyun YongHyeon break; 2048a5ebadc6SPyun YongHyeon case SIOCSIFMEDIA: 2049a5ebadc6SPyun YongHyeon case SIOCGIFMEDIA: 2050a5ebadc6SPyun YongHyeon mii = device_get_softc(sc->jme_miibus); 2051a5ebadc6SPyun YongHyeon error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd); 2052a5ebadc6SPyun YongHyeon break; 2053a5ebadc6SPyun YongHyeon case SIOCSIFCAP: 2054a5ebadc6SPyun YongHyeon JME_LOCK(sc); 2055a5ebadc6SPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 2056a5ebadc6SPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 2057a5ebadc6SPyun YongHyeon ifp->if_mtu < JME_TX_FIFO_SIZE) { 2058a5ebadc6SPyun YongHyeon if ((IFCAP_TXCSUM & ifp->if_capabilities) != 0) { 2059a5ebadc6SPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 2060a5ebadc6SPyun YongHyeon if ((IFCAP_TXCSUM & ifp->if_capenable) != 0) 2061a5ebadc6SPyun YongHyeon ifp->if_hwassist |= JME_CSUM_FEATURES; 2062a5ebadc6SPyun YongHyeon else 2063a5ebadc6SPyun YongHyeon ifp->if_hwassist &= ~JME_CSUM_FEATURES; 2064a5ebadc6SPyun YongHyeon } 2065a5ebadc6SPyun YongHyeon } 2066a5ebadc6SPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 2067a5ebadc6SPyun YongHyeon (IFCAP_RXCSUM & ifp->if_capabilities) != 0) { 2068a5ebadc6SPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 2069a5ebadc6SPyun YongHyeon reg = CSR_READ_4(sc, JME_RXMAC); 2070a5ebadc6SPyun YongHyeon reg &= ~RXMAC_CSUM_ENB; 2071a5ebadc6SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 2072a5ebadc6SPyun YongHyeon reg |= RXMAC_CSUM_ENB; 2073a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXMAC, reg); 2074a5ebadc6SPyun YongHyeon } 2075a5ebadc6SPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 2076a5ebadc6SPyun YongHyeon ifp->if_mtu < JME_TX_FIFO_SIZE) { 2077a5ebadc6SPyun YongHyeon if ((IFCAP_TSO4 & ifp->if_capabilities) != 0) { 2078a5ebadc6SPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 2079a5ebadc6SPyun YongHyeon if ((IFCAP_TSO4 & ifp->if_capenable) != 0) 2080a5ebadc6SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 2081a5ebadc6SPyun YongHyeon else 2082a5ebadc6SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 2083a5ebadc6SPyun YongHyeon } 2084a5ebadc6SPyun YongHyeon } 2085a5ebadc6SPyun YongHyeon if ((mask & IFCAP_WOL_MAGIC) != 0 && 2086a5ebadc6SPyun YongHyeon (IFCAP_WOL_MAGIC & ifp->if_capabilities) != 0) 2087a5ebadc6SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MAGIC; 2088a5ebadc6SPyun YongHyeon if ((mask & IFCAP_VLAN_HWCSUM) != 0 && 2089a5ebadc6SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0) 2090a5ebadc6SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 20917bd35300SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 20927bd35300SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0) 20937bd35300SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 2094a5ebadc6SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 2095a5ebadc6SPyun YongHyeon (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) { 2096a5ebadc6SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 2097a5ebadc6SPyun YongHyeon jme_set_vlan(sc); 2098a5ebadc6SPyun YongHyeon } 2099a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 2100a5ebadc6SPyun YongHyeon VLAN_CAPABILITIES(ifp); 2101a5ebadc6SPyun YongHyeon break; 2102a5ebadc6SPyun YongHyeon default: 2103a5ebadc6SPyun YongHyeon error = ether_ioctl(ifp, cmd, data); 2104a5ebadc6SPyun YongHyeon break; 2105a5ebadc6SPyun YongHyeon } 2106a5ebadc6SPyun YongHyeon 2107a5ebadc6SPyun YongHyeon return (error); 2108a5ebadc6SPyun YongHyeon } 2109a5ebadc6SPyun YongHyeon 2110a5ebadc6SPyun YongHyeon static void 2111a5ebadc6SPyun YongHyeon jme_mac_config(struct jme_softc *sc) 2112a5ebadc6SPyun YongHyeon { 2113a5ebadc6SPyun YongHyeon struct mii_data *mii; 2114cf8f254fSPyun YongHyeon uint32_t ghc, gpreg, rxmac, txmac, txpause; 2115f37739d7SPyun YongHyeon uint32_t txclk; 2116a5ebadc6SPyun YongHyeon 2117a5ebadc6SPyun YongHyeon JME_LOCK_ASSERT(sc); 2118a5ebadc6SPyun YongHyeon 2119a5ebadc6SPyun YongHyeon mii = device_get_softc(sc->jme_miibus); 2120a5ebadc6SPyun YongHyeon 2121a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_GHC, GHC_RESET); 2122a5ebadc6SPyun YongHyeon DELAY(10); 2123a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_GHC, 0); 2124a5ebadc6SPyun YongHyeon ghc = 0; 2125f37739d7SPyun YongHyeon txclk = 0; 2126a5ebadc6SPyun YongHyeon rxmac = CSR_READ_4(sc, JME_RXMAC); 2127a5ebadc6SPyun YongHyeon rxmac &= ~RXMAC_FC_ENB; 2128a5ebadc6SPyun YongHyeon txmac = CSR_READ_4(sc, JME_TXMAC); 2129a5ebadc6SPyun YongHyeon txmac &= ~(TXMAC_CARRIER_EXT | TXMAC_FRAME_BURST); 2130a5ebadc6SPyun YongHyeon txpause = CSR_READ_4(sc, JME_TXPFC); 2131a5ebadc6SPyun YongHyeon txpause &= ~TXPFC_PAUSE_ENB; 2132a5ebadc6SPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) { 2133a5ebadc6SPyun YongHyeon ghc |= GHC_FULL_DUPLEX; 2134a5ebadc6SPyun YongHyeon rxmac &= ~RXMAC_COLL_DET_ENB; 2135a5ebadc6SPyun YongHyeon txmac &= ~(TXMAC_COLL_ENB | TXMAC_CARRIER_SENSE | 2136a5ebadc6SPyun YongHyeon TXMAC_BACKOFF | TXMAC_CARRIER_EXT | 2137a5ebadc6SPyun YongHyeon TXMAC_FRAME_BURST); 2138a5ebadc6SPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0) 2139a5ebadc6SPyun YongHyeon txpause |= TXPFC_PAUSE_ENB; 2140a5ebadc6SPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0) 2141a5ebadc6SPyun YongHyeon rxmac |= RXMAC_FC_ENB; 2142a5ebadc6SPyun YongHyeon /* Disable retry transmit timer/retry limit. */ 2143a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXTRHD, CSR_READ_4(sc, JME_TXTRHD) & 2144a5ebadc6SPyun YongHyeon ~(TXTRHD_RT_PERIOD_ENB | TXTRHD_RT_LIMIT_ENB)); 2145a5ebadc6SPyun YongHyeon } else { 2146a5ebadc6SPyun YongHyeon rxmac |= RXMAC_COLL_DET_ENB; 2147a5ebadc6SPyun YongHyeon txmac |= TXMAC_COLL_ENB | TXMAC_CARRIER_SENSE | TXMAC_BACKOFF; 2148a5ebadc6SPyun YongHyeon /* Enable retry transmit timer/retry limit. */ 2149a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXTRHD, CSR_READ_4(sc, JME_TXTRHD) | 2150a5ebadc6SPyun YongHyeon TXTRHD_RT_PERIOD_ENB | TXTRHD_RT_LIMIT_ENB); 2151a5ebadc6SPyun YongHyeon } 2152a5ebadc6SPyun YongHyeon /* Reprogram Tx/Rx MACs with resolved speed/duplex. */ 2153a5ebadc6SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 2154a5ebadc6SPyun YongHyeon case IFM_10_T: 2155a5ebadc6SPyun YongHyeon ghc |= GHC_SPEED_10; 2156f37739d7SPyun YongHyeon txclk |= GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100; 2157a5ebadc6SPyun YongHyeon break; 2158a5ebadc6SPyun YongHyeon case IFM_100_TX: 2159a5ebadc6SPyun YongHyeon ghc |= GHC_SPEED_100; 2160f37739d7SPyun YongHyeon txclk |= GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100; 2161a5ebadc6SPyun YongHyeon break; 2162a5ebadc6SPyun YongHyeon case IFM_1000_T: 2163a5ebadc6SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_FASTETH) != 0) 2164a5ebadc6SPyun YongHyeon break; 2165a5ebadc6SPyun YongHyeon ghc |= GHC_SPEED_1000; 2166f37739d7SPyun YongHyeon txclk |= GHC_TX_OFFLD_CLK_1000 | GHC_TX_MAC_CLK_1000; 2167a5ebadc6SPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) == 0) 2168a5ebadc6SPyun YongHyeon txmac |= TXMAC_CARRIER_EXT | TXMAC_FRAME_BURST; 2169a5ebadc6SPyun YongHyeon break; 2170a5ebadc6SPyun YongHyeon default: 2171a5ebadc6SPyun YongHyeon break; 2172a5ebadc6SPyun YongHyeon } 21738de8f265SPyun YongHyeon if (sc->jme_rev == DEVICEID_JMC250 && 21748de8f265SPyun YongHyeon sc->jme_chip_rev == DEVICEREVID_JMC250_A2) { 2175cf8f254fSPyun YongHyeon /* 2176cf8f254fSPyun YongHyeon * Workaround occasional packet loss issue of JMC250 A2 2177cf8f254fSPyun YongHyeon * when it runs on half-duplex media. 2178cf8f254fSPyun YongHyeon */ 2179cf8f254fSPyun YongHyeon gpreg = CSR_READ_4(sc, JME_GPREG1); 2180cf8f254fSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) 2181cf8f254fSPyun YongHyeon gpreg &= ~GPREG1_HDPX_FIX; 2182cf8f254fSPyun YongHyeon else 2183cf8f254fSPyun YongHyeon gpreg |= GPREG1_HDPX_FIX; 2184cf8f254fSPyun YongHyeon CSR_WRITE_4(sc, JME_GPREG1, gpreg); 2185cf8f254fSPyun YongHyeon /* Workaround CRC errors at 100Mbps on JMC250 A2. */ 21868de8f265SPyun YongHyeon if (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX) { 21878de8f265SPyun YongHyeon /* Extend interface FIFO depth. */ 21888de8f265SPyun YongHyeon jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, 21898de8f265SPyun YongHyeon 0x1B, 0x0000); 21908de8f265SPyun YongHyeon } else { 21918de8f265SPyun YongHyeon /* Select default interface FIFO depth. */ 21928de8f265SPyun YongHyeon jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, 21938de8f265SPyun YongHyeon 0x1B, 0x0004); 21948de8f265SPyun YongHyeon } 21958de8f265SPyun YongHyeon } 2196f37739d7SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_TXCLK) != 0) 2197f37739d7SPyun YongHyeon ghc |= txclk; 2198a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_GHC, ghc); 2199a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXMAC, rxmac); 2200a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXMAC, txmac); 2201a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXPFC, txpause); 2202a5ebadc6SPyun YongHyeon } 2203a5ebadc6SPyun YongHyeon 2204a5ebadc6SPyun YongHyeon static void 2205a5ebadc6SPyun YongHyeon jme_link_task(void *arg, int pending) 2206a5ebadc6SPyun YongHyeon { 2207a5ebadc6SPyun YongHyeon struct jme_softc *sc; 2208a5ebadc6SPyun YongHyeon struct mii_data *mii; 2209a5ebadc6SPyun YongHyeon struct ifnet *ifp; 2210a5ebadc6SPyun YongHyeon struct jme_txdesc *txd; 2211a5ebadc6SPyun YongHyeon bus_addr_t paddr; 2212a5ebadc6SPyun YongHyeon int i; 2213a5ebadc6SPyun YongHyeon 2214a5ebadc6SPyun YongHyeon sc = (struct jme_softc *)arg; 2215a5ebadc6SPyun YongHyeon 2216a5ebadc6SPyun YongHyeon JME_LOCK(sc); 2217a5ebadc6SPyun YongHyeon mii = device_get_softc(sc->jme_miibus); 2218a5ebadc6SPyun YongHyeon ifp = sc->jme_ifp; 2219a5ebadc6SPyun YongHyeon if (mii == NULL || ifp == NULL || 2220a5ebadc6SPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 2221a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 2222a5ebadc6SPyun YongHyeon return; 2223a5ebadc6SPyun YongHyeon } 2224a5ebadc6SPyun YongHyeon 2225a5ebadc6SPyun YongHyeon sc->jme_flags &= ~JME_FLAG_LINK; 2226a5ebadc6SPyun YongHyeon if ((mii->mii_media_status & IFM_AVALID) != 0) { 2227a5ebadc6SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 2228a5ebadc6SPyun YongHyeon case IFM_10_T: 2229a5ebadc6SPyun YongHyeon case IFM_100_TX: 2230a5ebadc6SPyun YongHyeon sc->jme_flags |= JME_FLAG_LINK; 2231a5ebadc6SPyun YongHyeon break; 2232a5ebadc6SPyun YongHyeon case IFM_1000_T: 22337a4e8171SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_FASTETH) != 0) 2234a5ebadc6SPyun YongHyeon break; 2235a5ebadc6SPyun YongHyeon sc->jme_flags |= JME_FLAG_LINK; 2236a5ebadc6SPyun YongHyeon break; 2237a5ebadc6SPyun YongHyeon default: 2238a5ebadc6SPyun YongHyeon break; 2239a5ebadc6SPyun YongHyeon } 2240a5ebadc6SPyun YongHyeon } 2241a5ebadc6SPyun YongHyeon 2242a5ebadc6SPyun YongHyeon /* 2243a5ebadc6SPyun YongHyeon * Disabling Rx/Tx MACs have a side-effect of resetting 2244a5ebadc6SPyun YongHyeon * JME_TXNDA/JME_RXNDA register to the first address of 2245a5ebadc6SPyun YongHyeon * Tx/Rx descriptor address. So driver should reset its 2246a5ebadc6SPyun YongHyeon * internal procucer/consumer pointer and reclaim any 2247a5ebadc6SPyun YongHyeon * allocated resources. Note, just saving the value of 2248a5ebadc6SPyun YongHyeon * JME_TXNDA and JME_RXNDA registers before stopping MAC 2249a5ebadc6SPyun YongHyeon * and restoring JME_TXNDA/JME_RXNDA register is not 2250a5ebadc6SPyun YongHyeon * sufficient to make sure correct MAC state because 2251a5ebadc6SPyun YongHyeon * stopping MAC operation can take a while and hardware 2252a5ebadc6SPyun YongHyeon * might have updated JME_TXNDA/JME_RXNDA registers 2253a5ebadc6SPyun YongHyeon * during the stop operation. 2254a5ebadc6SPyun YongHyeon */ 2255a5ebadc6SPyun YongHyeon /* Block execution of task. */ 2256a5ebadc6SPyun YongHyeon taskqueue_block(sc->jme_tq); 2257a5ebadc6SPyun YongHyeon /* Disable interrupts and stop driver. */ 2258a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_INTR_MASK_CLR, JME_INTRS); 2259a5ebadc6SPyun YongHyeon ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 2260a5ebadc6SPyun YongHyeon callout_stop(&sc->jme_tick_ch); 2261a5ebadc6SPyun YongHyeon sc->jme_watchdog_timer = 0; 2262a5ebadc6SPyun YongHyeon 2263a5ebadc6SPyun YongHyeon /* Stop receiver/transmitter. */ 2264a5ebadc6SPyun YongHyeon jme_stop_rx(sc); 2265a5ebadc6SPyun YongHyeon jme_stop_tx(sc); 2266a5ebadc6SPyun YongHyeon 2267a5ebadc6SPyun YongHyeon /* XXX Drain all queued tasks. */ 2268a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 2269a5ebadc6SPyun YongHyeon taskqueue_drain(sc->jme_tq, &sc->jme_int_task); 2270a5ebadc6SPyun YongHyeon taskqueue_drain(sc->jme_tq, &sc->jme_tx_task); 2271a5ebadc6SPyun YongHyeon JME_LOCK(sc); 2272a5ebadc6SPyun YongHyeon 2273a5ebadc6SPyun YongHyeon jme_rxintr(sc, JME_RX_RING_CNT); 2274a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_rxhead != NULL) 2275a5ebadc6SPyun YongHyeon m_freem(sc->jme_cdata.jme_rxhead); 2276a5ebadc6SPyun YongHyeon JME_RXCHAIN_RESET(sc); 2277a5ebadc6SPyun YongHyeon jme_txeof(sc); 2278a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_tx_cnt != 0) { 2279a5ebadc6SPyun YongHyeon /* Remove queued packets for transmit. */ 2280a5ebadc6SPyun YongHyeon for (i = 0; i < JME_TX_RING_CNT; i++) { 2281a5ebadc6SPyun YongHyeon txd = &sc->jme_cdata.jme_txdesc[i]; 2282a5ebadc6SPyun YongHyeon if (txd->tx_m != NULL) { 2283a5ebadc6SPyun YongHyeon bus_dmamap_sync( 2284a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_tag, 2285a5ebadc6SPyun YongHyeon txd->tx_dmamap, 2286a5ebadc6SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 2287a5ebadc6SPyun YongHyeon bus_dmamap_unload( 2288a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_tag, 2289a5ebadc6SPyun YongHyeon txd->tx_dmamap); 2290a5ebadc6SPyun YongHyeon m_freem(txd->tx_m); 2291a5ebadc6SPyun YongHyeon txd->tx_m = NULL; 2292a5ebadc6SPyun YongHyeon txd->tx_ndesc = 0; 2293a5ebadc6SPyun YongHyeon ifp->if_oerrors++; 2294a5ebadc6SPyun YongHyeon } 2295a5ebadc6SPyun YongHyeon } 2296a5ebadc6SPyun YongHyeon } 2297a5ebadc6SPyun YongHyeon 2298a5ebadc6SPyun YongHyeon /* 2299a5ebadc6SPyun YongHyeon * Reuse configured Rx descriptors and reset 2300a5ebadc6SPyun YongHyeon * procuder/consumer index. 2301a5ebadc6SPyun YongHyeon */ 2302a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_cons = 0; 23037e86a37eSPyun YongHyeon sc->jme_morework = 0; 2304a5ebadc6SPyun YongHyeon jme_init_tx_ring(sc); 2305a5ebadc6SPyun YongHyeon /* Initialize shadow status block. */ 2306a5ebadc6SPyun YongHyeon jme_init_ssb(sc); 2307a5ebadc6SPyun YongHyeon 2308a5ebadc6SPyun YongHyeon /* Program MAC with resolved speed/duplex/flow-control. */ 2309a5ebadc6SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_LINK) != 0) { 2310a5ebadc6SPyun YongHyeon jme_mac_config(sc); 2311450ab472SPyun YongHyeon jme_stats_clear(sc); 2312a5ebadc6SPyun YongHyeon 2313a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr); 2314a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr); 2315a5ebadc6SPyun YongHyeon 2316a5ebadc6SPyun YongHyeon /* Set Tx ring address to the hardware. */ 2317a5ebadc6SPyun YongHyeon paddr = JME_TX_RING_ADDR(sc, 0); 2318a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXDBA_HI, JME_ADDR_HI(paddr)); 2319a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXDBA_LO, JME_ADDR_LO(paddr)); 2320a5ebadc6SPyun YongHyeon 2321a5ebadc6SPyun YongHyeon /* Set Rx ring address to the hardware. */ 2322a5ebadc6SPyun YongHyeon paddr = JME_RX_RING_ADDR(sc, 0); 2323a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXDBA_HI, JME_ADDR_HI(paddr)); 2324a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXDBA_LO, JME_ADDR_LO(paddr)); 2325a5ebadc6SPyun YongHyeon 2326a5ebadc6SPyun YongHyeon /* Restart receiver/transmitter. */ 2327a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr | RXCSR_RX_ENB | 2328a5ebadc6SPyun YongHyeon RXCSR_RXQ_START); 2329a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr | TXCSR_TX_ENB); 2330*4f1ff93aSPyun YongHyeon /* Lastly enable TX/RX clock. */ 2331*4f1ff93aSPyun YongHyeon if ((sc->jme_flags & JME_FLAG_TXCLK) != 0) 2332*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_GHC, 2333*4f1ff93aSPyun YongHyeon CSR_READ_4(sc, JME_GHC) & ~GHC_TX_MAC_CLK_DIS); 2334*4f1ff93aSPyun YongHyeon if ((sc->jme_flags & JME_FLAG_RXCLK) != 0) 2335*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_GPREG1, 2336*4f1ff93aSPyun YongHyeon CSR_READ_4(sc, JME_GPREG1) & ~GPREG1_RX_MAC_CLK_DIS); 2337a5ebadc6SPyun YongHyeon } 2338a5ebadc6SPyun YongHyeon 2339a5ebadc6SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_RUNNING; 2340a5ebadc6SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2341a5ebadc6SPyun YongHyeon callout_reset(&sc->jme_tick_ch, hz, jme_tick, sc); 2342a5ebadc6SPyun YongHyeon /* Unblock execution of task. */ 2343a5ebadc6SPyun YongHyeon taskqueue_unblock(sc->jme_tq); 2344a5ebadc6SPyun YongHyeon /* Reenable interrupts. */ 2345a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_INTR_MASK_SET, JME_INTRS); 2346a5ebadc6SPyun YongHyeon 2347a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 2348a5ebadc6SPyun YongHyeon } 2349a5ebadc6SPyun YongHyeon 2350a5ebadc6SPyun YongHyeon static int 2351a5ebadc6SPyun YongHyeon jme_intr(void *arg) 2352a5ebadc6SPyun YongHyeon { 2353a5ebadc6SPyun YongHyeon struct jme_softc *sc; 2354a5ebadc6SPyun YongHyeon uint32_t status; 2355a5ebadc6SPyun YongHyeon 2356a5ebadc6SPyun YongHyeon sc = (struct jme_softc *)arg; 2357a5ebadc6SPyun YongHyeon 2358a5ebadc6SPyun YongHyeon status = CSR_READ_4(sc, JME_INTR_REQ_STATUS); 2359a5ebadc6SPyun YongHyeon if (status == 0 || status == 0xFFFFFFFF) 2360a5ebadc6SPyun YongHyeon return (FILTER_STRAY); 2361a5ebadc6SPyun YongHyeon /* Disable interrupts. */ 2362a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_INTR_MASK_CLR, JME_INTRS); 2363a5ebadc6SPyun YongHyeon taskqueue_enqueue(sc->jme_tq, &sc->jme_int_task); 2364a5ebadc6SPyun YongHyeon 2365a5ebadc6SPyun YongHyeon return (FILTER_HANDLED); 2366a5ebadc6SPyun YongHyeon } 2367a5ebadc6SPyun YongHyeon 2368a5ebadc6SPyun YongHyeon static void 2369a5ebadc6SPyun YongHyeon jme_int_task(void *arg, int pending) 2370a5ebadc6SPyun YongHyeon { 2371a5ebadc6SPyun YongHyeon struct jme_softc *sc; 2372a5ebadc6SPyun YongHyeon struct ifnet *ifp; 2373a5ebadc6SPyun YongHyeon uint32_t status; 2374a5ebadc6SPyun YongHyeon int more; 2375a5ebadc6SPyun YongHyeon 2376a5ebadc6SPyun YongHyeon sc = (struct jme_softc *)arg; 2377a5ebadc6SPyun YongHyeon ifp = sc->jme_ifp; 2378a5ebadc6SPyun YongHyeon 2379a5ebadc6SPyun YongHyeon status = CSR_READ_4(sc, JME_INTR_STATUS); 23807e86a37eSPyun YongHyeon if (sc->jme_morework != 0) { 23817e86a37eSPyun YongHyeon sc->jme_morework = 0; 2382a5ebadc6SPyun YongHyeon status |= INTR_RXQ_COAL | INTR_RXQ_COAL_TO; 2383a5ebadc6SPyun YongHyeon } 2384a5ebadc6SPyun YongHyeon if ((status & JME_INTRS) == 0 || status == 0xFFFFFFFF) 2385a5ebadc6SPyun YongHyeon goto done; 2386a5ebadc6SPyun YongHyeon /* Reset PCC counter/timer and Ack interrupts. */ 2387a5ebadc6SPyun YongHyeon status &= ~(INTR_TXQ_COMP | INTR_RXQ_COMP); 2388a5ebadc6SPyun YongHyeon if ((status & (INTR_TXQ_COAL | INTR_TXQ_COAL_TO)) != 0) 2389a5ebadc6SPyun YongHyeon status |= INTR_TXQ_COAL | INTR_TXQ_COAL_TO | INTR_TXQ_COMP; 2390a5ebadc6SPyun YongHyeon if ((status & (INTR_RXQ_COAL | INTR_RXQ_COAL_TO)) != 0) 2391a5ebadc6SPyun YongHyeon status |= INTR_RXQ_COAL | INTR_RXQ_COAL_TO | INTR_RXQ_COMP; 2392a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_INTR_STATUS, status); 2393a5ebadc6SPyun YongHyeon more = 0; 2394a5ebadc6SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 2395a5ebadc6SPyun YongHyeon if ((status & (INTR_RXQ_COAL | INTR_RXQ_COAL_TO)) != 0) { 2396a5ebadc6SPyun YongHyeon more = jme_rxintr(sc, sc->jme_process_limit); 2397a5ebadc6SPyun YongHyeon if (more != 0) 23987e86a37eSPyun YongHyeon sc->jme_morework = 1; 2399a5ebadc6SPyun YongHyeon } 2400a5ebadc6SPyun YongHyeon if ((status & INTR_RXQ_DESC_EMPTY) != 0) { 2401a5ebadc6SPyun YongHyeon /* 2402a5ebadc6SPyun YongHyeon * Notify hardware availability of new Rx 2403a5ebadc6SPyun YongHyeon * buffers. 2404a5ebadc6SPyun YongHyeon * Reading RXCSR takes very long time under 2405a5ebadc6SPyun YongHyeon * heavy load so cache RXCSR value and writes 2406a5ebadc6SPyun YongHyeon * the ORed value with the kick command to 2407a5ebadc6SPyun YongHyeon * the RXCSR. This saves one register access 2408a5ebadc6SPyun YongHyeon * cycle. 2409a5ebadc6SPyun YongHyeon */ 2410a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr | 2411a5ebadc6SPyun YongHyeon RXCSR_RX_ENB | RXCSR_RXQ_START); 2412a5ebadc6SPyun YongHyeon } 2413a5ebadc6SPyun YongHyeon /* 2414a5ebadc6SPyun YongHyeon * Reclaiming Tx buffers are deferred to make jme(4) run 2415a5ebadc6SPyun YongHyeon * without locks held. 2416a5ebadc6SPyun YongHyeon */ 2417a5ebadc6SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2418a5ebadc6SPyun YongHyeon taskqueue_enqueue(sc->jme_tq, &sc->jme_tx_task); 2419a5ebadc6SPyun YongHyeon } 2420a5ebadc6SPyun YongHyeon 2421a5ebadc6SPyun YongHyeon if (more != 0 || (CSR_READ_4(sc, JME_INTR_STATUS) & JME_INTRS) != 0) { 2422a5ebadc6SPyun YongHyeon taskqueue_enqueue(sc->jme_tq, &sc->jme_int_task); 2423a5ebadc6SPyun YongHyeon return; 2424a5ebadc6SPyun YongHyeon } 2425a5ebadc6SPyun YongHyeon done: 2426a5ebadc6SPyun YongHyeon /* Reenable interrupts. */ 2427a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_INTR_MASK_SET, JME_INTRS); 2428a5ebadc6SPyun YongHyeon } 2429a5ebadc6SPyun YongHyeon 2430a5ebadc6SPyun YongHyeon static void 2431a5ebadc6SPyun YongHyeon jme_txeof(struct jme_softc *sc) 2432a5ebadc6SPyun YongHyeon { 2433a5ebadc6SPyun YongHyeon struct ifnet *ifp; 2434a5ebadc6SPyun YongHyeon struct jme_txdesc *txd; 2435a5ebadc6SPyun YongHyeon uint32_t status; 2436a5ebadc6SPyun YongHyeon int cons, nsegs; 2437a5ebadc6SPyun YongHyeon 2438a5ebadc6SPyun YongHyeon JME_LOCK_ASSERT(sc); 2439a5ebadc6SPyun YongHyeon 2440a5ebadc6SPyun YongHyeon ifp = sc->jme_ifp; 2441a5ebadc6SPyun YongHyeon 2442a5ebadc6SPyun YongHyeon cons = sc->jme_cdata.jme_tx_cons; 2443a5ebadc6SPyun YongHyeon if (cons == sc->jme_cdata.jme_tx_prod) 2444a5ebadc6SPyun YongHyeon return; 2445a5ebadc6SPyun YongHyeon 2446a5ebadc6SPyun YongHyeon bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag, 2447a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_ring_map, 2448a5ebadc6SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2449a5ebadc6SPyun YongHyeon 2450a5ebadc6SPyun YongHyeon /* 2451a5ebadc6SPyun YongHyeon * Go through our Tx list and free mbufs for those 2452a5ebadc6SPyun YongHyeon * frames which have been transmitted. 2453a5ebadc6SPyun YongHyeon */ 2454a5ebadc6SPyun YongHyeon for (; cons != sc->jme_cdata.jme_tx_prod;) { 2455a5ebadc6SPyun YongHyeon txd = &sc->jme_cdata.jme_txdesc[cons]; 2456a5ebadc6SPyun YongHyeon status = le32toh(txd->tx_desc->flags); 2457a5ebadc6SPyun YongHyeon if ((status & JME_TD_OWN) == JME_TD_OWN) 2458a5ebadc6SPyun YongHyeon break; 2459a5ebadc6SPyun YongHyeon 2460a5ebadc6SPyun YongHyeon if ((status & (JME_TD_TMOUT | JME_TD_RETRY_EXP)) != 0) 2461a5ebadc6SPyun YongHyeon ifp->if_oerrors++; 2462a5ebadc6SPyun YongHyeon else { 2463a5ebadc6SPyun YongHyeon ifp->if_opackets++; 2464a5ebadc6SPyun YongHyeon if ((status & JME_TD_COLLISION) != 0) 2465a5ebadc6SPyun YongHyeon ifp->if_collisions += 2466a5ebadc6SPyun YongHyeon le32toh(txd->tx_desc->buflen) & 2467a5ebadc6SPyun YongHyeon JME_TD_BUF_LEN_MASK; 2468a5ebadc6SPyun YongHyeon } 2469a5ebadc6SPyun YongHyeon /* 2470a5ebadc6SPyun YongHyeon * Only the first descriptor of multi-descriptor 2471a5ebadc6SPyun YongHyeon * transmission is updated so driver have to skip entire 2472a5ebadc6SPyun YongHyeon * chained buffers for the transmiited frame. In other 2473a5ebadc6SPyun YongHyeon * words, JME_TD_OWN bit is valid only at the first 2474a5ebadc6SPyun YongHyeon * descriptor of a multi-descriptor transmission. 2475a5ebadc6SPyun YongHyeon */ 2476a5ebadc6SPyun YongHyeon for (nsegs = 0; nsegs < txd->tx_ndesc; nsegs++) { 2477a5ebadc6SPyun YongHyeon sc->jme_rdata.jme_tx_ring[cons].flags = 0; 2478a5ebadc6SPyun YongHyeon JME_DESC_INC(cons, JME_TX_RING_CNT); 2479a5ebadc6SPyun YongHyeon } 2480a5ebadc6SPyun YongHyeon 2481a5ebadc6SPyun YongHyeon /* Reclaim transferred mbufs. */ 2482a5ebadc6SPyun YongHyeon bus_dmamap_sync(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap, 2483a5ebadc6SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 2484a5ebadc6SPyun YongHyeon bus_dmamap_unload(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap); 2485a5ebadc6SPyun YongHyeon 2486a5ebadc6SPyun YongHyeon KASSERT(txd->tx_m != NULL, 2487a5ebadc6SPyun YongHyeon ("%s: freeing NULL mbuf!\n", __func__)); 2488a5ebadc6SPyun YongHyeon m_freem(txd->tx_m); 2489a5ebadc6SPyun YongHyeon txd->tx_m = NULL; 2490a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_cnt -= txd->tx_ndesc; 2491a5ebadc6SPyun YongHyeon KASSERT(sc->jme_cdata.jme_tx_cnt >= 0, 2492a5ebadc6SPyun YongHyeon ("%s: Active Tx desc counter was garbled\n", __func__)); 2493a5ebadc6SPyun YongHyeon txd->tx_ndesc = 0; 2494a5ebadc6SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2495a5ebadc6SPyun YongHyeon } 2496a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_cons = cons; 2497a5ebadc6SPyun YongHyeon /* Unarm watchog timer when there is no pending descriptors in queue. */ 2498a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_tx_cnt == 0) 2499a5ebadc6SPyun YongHyeon sc->jme_watchdog_timer = 0; 2500a5ebadc6SPyun YongHyeon 2501a5ebadc6SPyun YongHyeon bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag, 2502a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_ring_map, 2503a5ebadc6SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2504a5ebadc6SPyun YongHyeon } 2505a5ebadc6SPyun YongHyeon 2506a5ebadc6SPyun YongHyeon static __inline void 2507a5ebadc6SPyun YongHyeon jme_discard_rxbuf(struct jme_softc *sc, int cons) 2508a5ebadc6SPyun YongHyeon { 2509a5ebadc6SPyun YongHyeon struct jme_desc *desc; 2510a5ebadc6SPyun YongHyeon 2511a5ebadc6SPyun YongHyeon desc = &sc->jme_rdata.jme_rx_ring[cons]; 2512a5ebadc6SPyun YongHyeon desc->flags = htole32(JME_RD_OWN | JME_RD_INTR | JME_RD_64BIT); 2513a5ebadc6SPyun YongHyeon desc->buflen = htole32(MCLBYTES); 2514a5ebadc6SPyun YongHyeon } 2515a5ebadc6SPyun YongHyeon 2516a5ebadc6SPyun YongHyeon /* Receive a frame. */ 2517a5ebadc6SPyun YongHyeon static void 2518a5ebadc6SPyun YongHyeon jme_rxeof(struct jme_softc *sc) 2519a5ebadc6SPyun YongHyeon { 2520a5ebadc6SPyun YongHyeon struct ifnet *ifp; 2521a5ebadc6SPyun YongHyeon struct jme_desc *desc; 2522a5ebadc6SPyun YongHyeon struct jme_rxdesc *rxd; 2523a5ebadc6SPyun YongHyeon struct mbuf *mp, *m; 2524a5ebadc6SPyun YongHyeon uint32_t flags, status; 2525a5ebadc6SPyun YongHyeon int cons, count, nsegs; 2526a5ebadc6SPyun YongHyeon 2527a5ebadc6SPyun YongHyeon ifp = sc->jme_ifp; 2528a5ebadc6SPyun YongHyeon 2529a5ebadc6SPyun YongHyeon cons = sc->jme_cdata.jme_rx_cons; 2530a5ebadc6SPyun YongHyeon desc = &sc->jme_rdata.jme_rx_ring[cons]; 2531a5ebadc6SPyun YongHyeon flags = le32toh(desc->flags); 2532a5ebadc6SPyun YongHyeon status = le32toh(desc->buflen); 2533a5ebadc6SPyun YongHyeon nsegs = JME_RX_NSEGS(status); 2534a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rxlen = JME_RX_BYTES(status) - JME_RX_PAD_BYTES; 2535a5ebadc6SPyun YongHyeon if ((status & JME_RX_ERR_STAT) != 0) { 2536a5ebadc6SPyun YongHyeon ifp->if_ierrors++; 2537a5ebadc6SPyun YongHyeon jme_discard_rxbuf(sc, sc->jme_cdata.jme_rx_cons); 2538a5ebadc6SPyun YongHyeon #ifdef JME_SHOW_ERRORS 2539a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, "%s : receive error = 0x%b\n", 2540a5ebadc6SPyun YongHyeon __func__, JME_RX_ERR(status), JME_RX_ERR_BITS); 2541a5ebadc6SPyun YongHyeon #endif 2542a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_cons += nsegs; 2543a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_cons %= JME_RX_RING_CNT; 2544a5ebadc6SPyun YongHyeon return; 2545a5ebadc6SPyun YongHyeon } 2546a5ebadc6SPyun YongHyeon 2547a5ebadc6SPyun YongHyeon for (count = 0; count < nsegs; count++, 2548a5ebadc6SPyun YongHyeon JME_DESC_INC(cons, JME_RX_RING_CNT)) { 2549a5ebadc6SPyun YongHyeon rxd = &sc->jme_cdata.jme_rxdesc[cons]; 2550a5ebadc6SPyun YongHyeon mp = rxd->rx_m; 2551a5ebadc6SPyun YongHyeon /* Add a new receive buffer to the ring. */ 2552a5ebadc6SPyun YongHyeon if (jme_newbuf(sc, rxd) != 0) { 2553a5ebadc6SPyun YongHyeon ifp->if_iqdrops++; 2554a5ebadc6SPyun YongHyeon /* Reuse buffer. */ 255543742818SPyun YongHyeon for (; count < nsegs; count++) { 255643742818SPyun YongHyeon jme_discard_rxbuf(sc, cons); 255743742818SPyun YongHyeon JME_DESC_INC(cons, JME_RX_RING_CNT); 255843742818SPyun YongHyeon } 2559a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_rxhead != NULL) { 2560a5ebadc6SPyun YongHyeon m_freem(sc->jme_cdata.jme_rxhead); 2561a5ebadc6SPyun YongHyeon JME_RXCHAIN_RESET(sc); 2562a5ebadc6SPyun YongHyeon } 2563a5ebadc6SPyun YongHyeon break; 2564a5ebadc6SPyun YongHyeon } 2565a5ebadc6SPyun YongHyeon 2566a5ebadc6SPyun YongHyeon /* 2567a5ebadc6SPyun YongHyeon * Assume we've received a full sized frame. 2568a5ebadc6SPyun YongHyeon * Actual size is fixed when we encounter the end of 2569a5ebadc6SPyun YongHyeon * multi-segmented frame. 2570a5ebadc6SPyun YongHyeon */ 2571a5ebadc6SPyun YongHyeon mp->m_len = MCLBYTES; 2572a5ebadc6SPyun YongHyeon 2573a5ebadc6SPyun YongHyeon /* Chain received mbufs. */ 2574a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_rxhead == NULL) { 2575a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rxhead = mp; 2576a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rxtail = mp; 2577a5ebadc6SPyun YongHyeon } else { 2578a5ebadc6SPyun YongHyeon /* 2579a5ebadc6SPyun YongHyeon * Receive processor can receive a maximum frame 2580a5ebadc6SPyun YongHyeon * size of 65535 bytes. 2581a5ebadc6SPyun YongHyeon */ 2582a5ebadc6SPyun YongHyeon mp->m_flags &= ~M_PKTHDR; 2583a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rxtail->m_next = mp; 2584a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rxtail = mp; 2585a5ebadc6SPyun YongHyeon } 2586a5ebadc6SPyun YongHyeon 2587a5ebadc6SPyun YongHyeon if (count == nsegs - 1) { 2588a5ebadc6SPyun YongHyeon /* Last desc. for this frame. */ 2589a5ebadc6SPyun YongHyeon m = sc->jme_cdata.jme_rxhead; 2590a5ebadc6SPyun YongHyeon m->m_flags |= M_PKTHDR; 2591a5ebadc6SPyun YongHyeon m->m_pkthdr.len = sc->jme_cdata.jme_rxlen; 2592a5ebadc6SPyun YongHyeon if (nsegs > 1) { 2593a5ebadc6SPyun YongHyeon /* Set first mbuf size. */ 2594a5ebadc6SPyun YongHyeon m->m_len = MCLBYTES - JME_RX_PAD_BYTES; 2595a5ebadc6SPyun YongHyeon /* Set last mbuf size. */ 2596a5ebadc6SPyun YongHyeon mp->m_len = sc->jme_cdata.jme_rxlen - 2597a5ebadc6SPyun YongHyeon ((MCLBYTES - JME_RX_PAD_BYTES) + 2598a5ebadc6SPyun YongHyeon (MCLBYTES * (nsegs - 2))); 2599a5ebadc6SPyun YongHyeon } else 2600a5ebadc6SPyun YongHyeon m->m_len = sc->jme_cdata.jme_rxlen; 2601a5ebadc6SPyun YongHyeon m->m_pkthdr.rcvif = ifp; 2602a5ebadc6SPyun YongHyeon 2603a5ebadc6SPyun YongHyeon /* 2604a5ebadc6SPyun YongHyeon * Account for 10bytes auto padding which is used 2605a5ebadc6SPyun YongHyeon * to align IP header on 32bit boundary. Also note, 2606a5ebadc6SPyun YongHyeon * CRC bytes is automatically removed by the 2607a5ebadc6SPyun YongHyeon * hardware. 2608a5ebadc6SPyun YongHyeon */ 2609a5ebadc6SPyun YongHyeon m->m_data += JME_RX_PAD_BYTES; 2610a5ebadc6SPyun YongHyeon 2611a5ebadc6SPyun YongHyeon /* Set checksum information. */ 2612a5ebadc6SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 && 2613a5ebadc6SPyun YongHyeon (flags & JME_RD_IPV4) != 0) { 2614a5ebadc6SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 2615a5ebadc6SPyun YongHyeon if ((flags & JME_RD_IPCSUM) != 0) 2616a5ebadc6SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 2617a5ebadc6SPyun YongHyeon if (((flags & JME_RD_MORE_FRAG) == 0) && 2618a5ebadc6SPyun YongHyeon ((flags & (JME_RD_TCP | JME_RD_TCPCSUM)) == 2619a5ebadc6SPyun YongHyeon (JME_RD_TCP | JME_RD_TCPCSUM) || 2620a5ebadc6SPyun YongHyeon (flags & (JME_RD_UDP | JME_RD_UDPCSUM)) == 2621a5ebadc6SPyun YongHyeon (JME_RD_UDP | JME_RD_UDPCSUM))) { 2622a5ebadc6SPyun YongHyeon m->m_pkthdr.csum_flags |= 2623a5ebadc6SPyun YongHyeon CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 2624a5ebadc6SPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 2625a5ebadc6SPyun YongHyeon } 2626a5ebadc6SPyun YongHyeon } 2627a5ebadc6SPyun YongHyeon 2628a5ebadc6SPyun YongHyeon /* Check for VLAN tagged packets. */ 2629a5ebadc6SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 && 2630a5ebadc6SPyun YongHyeon (flags & JME_RD_VLAN_TAG) != 0) { 2631a5ebadc6SPyun YongHyeon m->m_pkthdr.ether_vtag = 2632a5ebadc6SPyun YongHyeon flags & JME_RD_VLAN_MASK; 2633a5ebadc6SPyun YongHyeon m->m_flags |= M_VLANTAG; 2634a5ebadc6SPyun YongHyeon } 2635a5ebadc6SPyun YongHyeon 2636a5ebadc6SPyun YongHyeon ifp->if_ipackets++; 2637a5ebadc6SPyun YongHyeon /* Pass it on. */ 2638a5ebadc6SPyun YongHyeon (*ifp->if_input)(ifp, m); 2639a5ebadc6SPyun YongHyeon 2640a5ebadc6SPyun YongHyeon /* Reset mbuf chains. */ 2641a5ebadc6SPyun YongHyeon JME_RXCHAIN_RESET(sc); 2642a5ebadc6SPyun YongHyeon } 2643a5ebadc6SPyun YongHyeon } 2644a5ebadc6SPyun YongHyeon 2645a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_cons += nsegs; 2646a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_cons %= JME_RX_RING_CNT; 2647a5ebadc6SPyun YongHyeon } 2648a5ebadc6SPyun YongHyeon 2649a5ebadc6SPyun YongHyeon static int 2650a5ebadc6SPyun YongHyeon jme_rxintr(struct jme_softc *sc, int count) 2651a5ebadc6SPyun YongHyeon { 2652a5ebadc6SPyun YongHyeon struct jme_desc *desc; 2653a5ebadc6SPyun YongHyeon int nsegs, prog, pktlen; 2654a5ebadc6SPyun YongHyeon 2655a5ebadc6SPyun YongHyeon bus_dmamap_sync(sc->jme_cdata.jme_rx_ring_tag, 2656a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_ring_map, 2657a5ebadc6SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2658a5ebadc6SPyun YongHyeon 2659a5ebadc6SPyun YongHyeon for (prog = 0; count > 0; prog++) { 2660a5ebadc6SPyun YongHyeon desc = &sc->jme_rdata.jme_rx_ring[sc->jme_cdata.jme_rx_cons]; 2661a5ebadc6SPyun YongHyeon if ((le32toh(desc->flags) & JME_RD_OWN) == JME_RD_OWN) 2662a5ebadc6SPyun YongHyeon break; 2663a5ebadc6SPyun YongHyeon if ((le32toh(desc->buflen) & JME_RD_VALID) == 0) 2664a5ebadc6SPyun YongHyeon break; 2665a5ebadc6SPyun YongHyeon nsegs = JME_RX_NSEGS(le32toh(desc->buflen)); 2666a5ebadc6SPyun YongHyeon /* 2667a5ebadc6SPyun YongHyeon * Check number of segments against received bytes. 2668a5ebadc6SPyun YongHyeon * Non-matching value would indicate that hardware 2669a5ebadc6SPyun YongHyeon * is still trying to update Rx descriptors. I'm not 2670a5ebadc6SPyun YongHyeon * sure whether this check is needed. 2671a5ebadc6SPyun YongHyeon */ 2672a5ebadc6SPyun YongHyeon pktlen = JME_RX_BYTES(le32toh(desc->buflen)); 2673a5ebadc6SPyun YongHyeon if (nsegs != ((pktlen + (MCLBYTES - 1)) / MCLBYTES)) 2674a5ebadc6SPyun YongHyeon break; 2675a5ebadc6SPyun YongHyeon prog++; 2676a5ebadc6SPyun YongHyeon /* Received a frame. */ 2677a5ebadc6SPyun YongHyeon jme_rxeof(sc); 2678a5ebadc6SPyun YongHyeon count -= nsegs; 2679a5ebadc6SPyun YongHyeon } 2680a5ebadc6SPyun YongHyeon 2681a5ebadc6SPyun YongHyeon if (prog > 0) 2682a5ebadc6SPyun YongHyeon bus_dmamap_sync(sc->jme_cdata.jme_rx_ring_tag, 2683a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_ring_map, 2684a5ebadc6SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2685a5ebadc6SPyun YongHyeon 2686a5ebadc6SPyun YongHyeon return (count > 0 ? 0 : EAGAIN); 2687a5ebadc6SPyun YongHyeon } 2688a5ebadc6SPyun YongHyeon 2689a5ebadc6SPyun YongHyeon static void 2690a5ebadc6SPyun YongHyeon jme_tick(void *arg) 2691a5ebadc6SPyun YongHyeon { 2692a5ebadc6SPyun YongHyeon struct jme_softc *sc; 2693a5ebadc6SPyun YongHyeon struct mii_data *mii; 2694a5ebadc6SPyun YongHyeon 2695a5ebadc6SPyun YongHyeon sc = (struct jme_softc *)arg; 2696a5ebadc6SPyun YongHyeon 2697a5ebadc6SPyun YongHyeon JME_LOCK_ASSERT(sc); 2698a5ebadc6SPyun YongHyeon 2699a5ebadc6SPyun YongHyeon mii = device_get_softc(sc->jme_miibus); 2700a5ebadc6SPyun YongHyeon mii_tick(mii); 2701a5ebadc6SPyun YongHyeon /* 2702a5ebadc6SPyun YongHyeon * Reclaim Tx buffers that have been completed. It's not 2703a5ebadc6SPyun YongHyeon * needed here but it would release allocated mbuf chains 2704a5ebadc6SPyun YongHyeon * faster and limit the maximum delay to a hz. 2705a5ebadc6SPyun YongHyeon */ 2706a5ebadc6SPyun YongHyeon jme_txeof(sc); 2707450ab472SPyun YongHyeon jme_stats_update(sc); 2708a5ebadc6SPyun YongHyeon jme_watchdog(sc); 2709a5ebadc6SPyun YongHyeon callout_reset(&sc->jme_tick_ch, hz, jme_tick, sc); 2710a5ebadc6SPyun YongHyeon } 2711a5ebadc6SPyun YongHyeon 2712a5ebadc6SPyun YongHyeon static void 2713a5ebadc6SPyun YongHyeon jme_reset(struct jme_softc *sc) 2714a5ebadc6SPyun YongHyeon { 2715*4f1ff93aSPyun YongHyeon uint32_t ghc, gpreg; 2716a5ebadc6SPyun YongHyeon 2717a5ebadc6SPyun YongHyeon /* Stop receiver, transmitter. */ 2718a5ebadc6SPyun YongHyeon jme_stop_rx(sc); 2719a5ebadc6SPyun YongHyeon jme_stop_tx(sc); 2720*4f1ff93aSPyun YongHyeon 2721*4f1ff93aSPyun YongHyeon /* Reset controller. */ 2722a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_GHC, GHC_RESET); 2723*4f1ff93aSPyun YongHyeon CSR_READ_4(sc, JME_GHC); 2724a5ebadc6SPyun YongHyeon DELAY(10); 2725*4f1ff93aSPyun YongHyeon /* 2726*4f1ff93aSPyun YongHyeon * Workaround Rx FIFO overruns seen under certain conditions. 2727*4f1ff93aSPyun YongHyeon * Explicitly synchorize TX/RX clock. TX/RX clock should be 2728*4f1ff93aSPyun YongHyeon * enabled only after enabling TX/RX MACs. 2729*4f1ff93aSPyun YongHyeon */ 2730*4f1ff93aSPyun YongHyeon if ((sc->jme_flags & (JME_FLAG_TXCLK | JME_FLAG_RXCLK)) != 0) { 2731*4f1ff93aSPyun YongHyeon /* Disable TX clock. */ 2732*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_GHC, GHC_RESET | GHC_TX_MAC_CLK_DIS); 2733*4f1ff93aSPyun YongHyeon /* Disable RX clock. */ 2734*4f1ff93aSPyun YongHyeon gpreg = CSR_READ_4(sc, JME_GPREG1); 2735*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_GPREG1, gpreg | GPREG1_RX_MAC_CLK_DIS); 2736*4f1ff93aSPyun YongHyeon gpreg = CSR_READ_4(sc, JME_GPREG1); 2737*4f1ff93aSPyun YongHyeon /* De-assert RESET but still disable TX clock. */ 2738*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_GHC, GHC_TX_MAC_CLK_DIS); 2739*4f1ff93aSPyun YongHyeon ghc = CSR_READ_4(sc, JME_GHC); 2740*4f1ff93aSPyun YongHyeon 2741*4f1ff93aSPyun YongHyeon /* Enable TX clock. */ 2742*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_GHC, ghc & ~GHC_TX_MAC_CLK_DIS); 2743*4f1ff93aSPyun YongHyeon /* Enable RX clock. */ 2744*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_GPREG1, gpreg & ~GPREG1_RX_MAC_CLK_DIS); 2745*4f1ff93aSPyun YongHyeon CSR_READ_4(sc, JME_GPREG1); 2746*4f1ff93aSPyun YongHyeon 2747*4f1ff93aSPyun YongHyeon /* Disable TX/RX clock again. */ 2748*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_GHC, GHC_TX_MAC_CLK_DIS); 2749*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_GPREG1, gpreg | GPREG1_RX_MAC_CLK_DIS); 2750*4f1ff93aSPyun YongHyeon } else 2751a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_GHC, 0); 2752*4f1ff93aSPyun YongHyeon CSR_READ_4(sc, JME_GHC); 2753*4f1ff93aSPyun YongHyeon DELAY(10); 2754a5ebadc6SPyun YongHyeon } 2755a5ebadc6SPyun YongHyeon 2756a5ebadc6SPyun YongHyeon static void 2757a5ebadc6SPyun YongHyeon jme_init(void *xsc) 2758a5ebadc6SPyun YongHyeon { 2759a5ebadc6SPyun YongHyeon struct jme_softc *sc; 2760a5ebadc6SPyun YongHyeon 2761a5ebadc6SPyun YongHyeon sc = (struct jme_softc *)xsc; 2762a5ebadc6SPyun YongHyeon JME_LOCK(sc); 2763a5ebadc6SPyun YongHyeon jme_init_locked(sc); 2764a5ebadc6SPyun YongHyeon JME_UNLOCK(sc); 2765a5ebadc6SPyun YongHyeon } 2766a5ebadc6SPyun YongHyeon 2767a5ebadc6SPyun YongHyeon static void 2768a5ebadc6SPyun YongHyeon jme_init_locked(struct jme_softc *sc) 2769a5ebadc6SPyun YongHyeon { 2770a5ebadc6SPyun YongHyeon struct ifnet *ifp; 2771a5ebadc6SPyun YongHyeon struct mii_data *mii; 2772a5ebadc6SPyun YongHyeon bus_addr_t paddr; 2773a5ebadc6SPyun YongHyeon uint32_t reg; 2774a5ebadc6SPyun YongHyeon int error; 2775a5ebadc6SPyun YongHyeon 2776a5ebadc6SPyun YongHyeon JME_LOCK_ASSERT(sc); 2777a5ebadc6SPyun YongHyeon 2778a5ebadc6SPyun YongHyeon ifp = sc->jme_ifp; 2779a5ebadc6SPyun YongHyeon mii = device_get_softc(sc->jme_miibus); 2780a5ebadc6SPyun YongHyeon 278132f8942aSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 278232f8942aSPyun YongHyeon return; 2783a5ebadc6SPyun YongHyeon /* 2784a5ebadc6SPyun YongHyeon * Cancel any pending I/O. 2785a5ebadc6SPyun YongHyeon */ 2786a5ebadc6SPyun YongHyeon jme_stop(sc); 2787a5ebadc6SPyun YongHyeon 2788a5ebadc6SPyun YongHyeon /* 2789a5ebadc6SPyun YongHyeon * Reset the chip to a known state. 2790a5ebadc6SPyun YongHyeon */ 2791a5ebadc6SPyun YongHyeon jme_reset(sc); 2792a5ebadc6SPyun YongHyeon 2793a5ebadc6SPyun YongHyeon /* Init descriptors. */ 2794a5ebadc6SPyun YongHyeon error = jme_init_rx_ring(sc); 2795a5ebadc6SPyun YongHyeon if (error != 0) { 2796a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, 2797a5ebadc6SPyun YongHyeon "%s: initialization failed: no memory for Rx buffers.\n", 2798a5ebadc6SPyun YongHyeon __func__); 2799a5ebadc6SPyun YongHyeon jme_stop(sc); 2800a5ebadc6SPyun YongHyeon return; 2801a5ebadc6SPyun YongHyeon } 2802a5ebadc6SPyun YongHyeon jme_init_tx_ring(sc); 2803a5ebadc6SPyun YongHyeon /* Initialize shadow status block. */ 2804a5ebadc6SPyun YongHyeon jme_init_ssb(sc); 2805a5ebadc6SPyun YongHyeon 2806a5ebadc6SPyun YongHyeon /* Reprogram the station address. */ 2807*4f1ff93aSPyun YongHyeon jme_set_macaddr(sc, IF_LLADDR(sc->jme_ifp)); 2808a5ebadc6SPyun YongHyeon 2809a5ebadc6SPyun YongHyeon /* 2810a5ebadc6SPyun YongHyeon * Configure Tx queue. 2811a5ebadc6SPyun YongHyeon * Tx priority queue weight value : 0 2812a5ebadc6SPyun YongHyeon * Tx FIFO threshold for processing next packet : 16QW 2813a5ebadc6SPyun YongHyeon * Maximum Tx DMA length : 512 2814a5ebadc6SPyun YongHyeon * Allow Tx DMA burst. 2815a5ebadc6SPyun YongHyeon */ 2816a5ebadc6SPyun YongHyeon sc->jme_txcsr = TXCSR_TXQ_N_SEL(TXCSR_TXQ0); 2817a5ebadc6SPyun YongHyeon sc->jme_txcsr |= TXCSR_TXQ_WEIGHT(TXCSR_TXQ_WEIGHT_MIN); 2818a5ebadc6SPyun YongHyeon sc->jme_txcsr |= TXCSR_FIFO_THRESH_16QW; 2819a5ebadc6SPyun YongHyeon sc->jme_txcsr |= sc->jme_tx_dma_size; 2820a5ebadc6SPyun YongHyeon sc->jme_txcsr |= TXCSR_DMA_BURST; 2821a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr); 2822a5ebadc6SPyun YongHyeon 2823a5ebadc6SPyun YongHyeon /* Set Tx descriptor counter. */ 2824a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXQDC, JME_TX_RING_CNT); 2825a5ebadc6SPyun YongHyeon 2826a5ebadc6SPyun YongHyeon /* Set Tx ring address to the hardware. */ 2827a5ebadc6SPyun YongHyeon paddr = JME_TX_RING_ADDR(sc, 0); 2828a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXDBA_HI, JME_ADDR_HI(paddr)); 2829a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXDBA_LO, JME_ADDR_LO(paddr)); 2830a5ebadc6SPyun YongHyeon 2831a5ebadc6SPyun YongHyeon /* Configure TxMAC parameters. */ 2832a5ebadc6SPyun YongHyeon reg = TXMAC_IFG1_DEFAULT | TXMAC_IFG2_DEFAULT | TXMAC_IFG_ENB; 2833a5ebadc6SPyun YongHyeon reg |= TXMAC_THRESH_1_PKT; 2834a5ebadc6SPyun YongHyeon reg |= TXMAC_CRC_ENB | TXMAC_PAD_ENB; 2835a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXMAC, reg); 2836a5ebadc6SPyun YongHyeon 2837a5ebadc6SPyun YongHyeon /* 2838a5ebadc6SPyun YongHyeon * Configure Rx queue. 2839a5ebadc6SPyun YongHyeon * FIFO full threshold for transmitting Tx pause packet : 128T 2840a5ebadc6SPyun YongHyeon * FIFO threshold for processing next packet : 128QW 2841a5ebadc6SPyun YongHyeon * Rx queue 0 select 2842a5ebadc6SPyun YongHyeon * Max Rx DMA length : 128 2843a5ebadc6SPyun YongHyeon * Rx descriptor retry : 32 2844a5ebadc6SPyun YongHyeon * Rx descriptor retry time gap : 256ns 2845a5ebadc6SPyun YongHyeon * Don't receive runt/bad frame. 2846a5ebadc6SPyun YongHyeon */ 2847a5ebadc6SPyun YongHyeon sc->jme_rxcsr = RXCSR_FIFO_FTHRESH_128T; 2848a5ebadc6SPyun YongHyeon /* 2849a5ebadc6SPyun YongHyeon * Since Rx FIFO size is 4K bytes, receiving frames larger 2850a5ebadc6SPyun YongHyeon * than 4K bytes will suffer from Rx FIFO overruns. So 2851a5ebadc6SPyun YongHyeon * decrease FIFO threshold to reduce the FIFO overruns for 2852a5ebadc6SPyun YongHyeon * frames larger than 4000 bytes. 2853a5ebadc6SPyun YongHyeon * For best performance of standard MTU sized frames use 2854f37739d7SPyun YongHyeon * maximum allowable FIFO threshold, 128QW. Note these do 2855f37739d7SPyun YongHyeon * not hold on chip full mask verion >=2. For these 2856f37739d7SPyun YongHyeon * controllers 64QW and 128QW are not valid value. 2857a5ebadc6SPyun YongHyeon */ 2858f37739d7SPyun YongHyeon if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 2) 2859f37739d7SPyun YongHyeon sc->jme_rxcsr |= RXCSR_FIFO_THRESH_16QW; 2860f37739d7SPyun YongHyeon else { 2861a5ebadc6SPyun YongHyeon if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + 2862a5ebadc6SPyun YongHyeon ETHER_CRC_LEN) > JME_RX_FIFO_SIZE) 2863a5ebadc6SPyun YongHyeon sc->jme_rxcsr |= RXCSR_FIFO_THRESH_16QW; 2864a5ebadc6SPyun YongHyeon else 2865a5ebadc6SPyun YongHyeon sc->jme_rxcsr |= RXCSR_FIFO_THRESH_128QW; 2866f37739d7SPyun YongHyeon } 2867a5ebadc6SPyun YongHyeon sc->jme_rxcsr |= sc->jme_rx_dma_size | RXCSR_RXQ_N_SEL(RXCSR_RXQ0); 2868a5ebadc6SPyun YongHyeon sc->jme_rxcsr |= RXCSR_DESC_RT_CNT(RXCSR_DESC_RT_CNT_DEFAULT); 2869a5ebadc6SPyun YongHyeon sc->jme_rxcsr |= RXCSR_DESC_RT_GAP_256 & RXCSR_DESC_RT_GAP_MASK; 2870a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr); 2871a5ebadc6SPyun YongHyeon 2872a5ebadc6SPyun YongHyeon /* Set Rx descriptor counter. */ 2873a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXQDC, JME_RX_RING_CNT); 2874a5ebadc6SPyun YongHyeon 2875a5ebadc6SPyun YongHyeon /* Set Rx ring address to the hardware. */ 2876a5ebadc6SPyun YongHyeon paddr = JME_RX_RING_ADDR(sc, 0); 2877a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXDBA_HI, JME_ADDR_HI(paddr)); 2878a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXDBA_LO, JME_ADDR_LO(paddr)); 2879a5ebadc6SPyun YongHyeon 2880a5ebadc6SPyun YongHyeon /* Clear receive filter. */ 2881a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXMAC, 0); 2882a5ebadc6SPyun YongHyeon /* Set up the receive filter. */ 2883a5ebadc6SPyun YongHyeon jme_set_filter(sc); 2884a5ebadc6SPyun YongHyeon jme_set_vlan(sc); 2885a5ebadc6SPyun YongHyeon 2886a5ebadc6SPyun YongHyeon /* 2887a5ebadc6SPyun YongHyeon * Disable all WOL bits as WOL can interfere normal Rx 2888a5ebadc6SPyun YongHyeon * operation. Also clear WOL detection status bits. 2889a5ebadc6SPyun YongHyeon */ 2890a5ebadc6SPyun YongHyeon reg = CSR_READ_4(sc, JME_PMCS); 2891a5ebadc6SPyun YongHyeon reg &= ~PMCS_WOL_ENB_MASK; 2892a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_PMCS, reg); 2893a5ebadc6SPyun YongHyeon 2894a5ebadc6SPyun YongHyeon reg = CSR_READ_4(sc, JME_RXMAC); 2895a5ebadc6SPyun YongHyeon /* 2896a5ebadc6SPyun YongHyeon * Pad 10bytes right before received frame. This will greatly 2897a5ebadc6SPyun YongHyeon * help Rx performance on strict-alignment architectures as 2898a5ebadc6SPyun YongHyeon * it does not need to copy the frame to align the payload. 2899a5ebadc6SPyun YongHyeon */ 2900a5ebadc6SPyun YongHyeon reg |= RXMAC_PAD_10BYTES; 2901a5ebadc6SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 2902a5ebadc6SPyun YongHyeon reg |= RXMAC_CSUM_ENB; 2903a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXMAC, reg); 2904a5ebadc6SPyun YongHyeon 2905a5ebadc6SPyun YongHyeon /* Configure general purpose reg0 */ 2906a5ebadc6SPyun YongHyeon reg = CSR_READ_4(sc, JME_GPREG0); 2907a5ebadc6SPyun YongHyeon reg &= ~GPREG0_PCC_UNIT_MASK; 2908a5ebadc6SPyun YongHyeon /* Set PCC timer resolution to micro-seconds unit. */ 2909a5ebadc6SPyun YongHyeon reg |= GPREG0_PCC_UNIT_US; 2910a5ebadc6SPyun YongHyeon /* 2911a5ebadc6SPyun YongHyeon * Disable all shadow register posting as we have to read 2912a5ebadc6SPyun YongHyeon * JME_INTR_STATUS register in jme_int_task. Also it seems 2913a5ebadc6SPyun YongHyeon * that it's hard to synchronize interrupt status between 2914a5ebadc6SPyun YongHyeon * hardware and software with shadow posting due to 2915a5ebadc6SPyun YongHyeon * requirements of bus_dmamap_sync(9). 2916a5ebadc6SPyun YongHyeon */ 2917a5ebadc6SPyun YongHyeon reg |= GPREG0_SH_POST_DW7_DIS | GPREG0_SH_POST_DW6_DIS | 2918a5ebadc6SPyun YongHyeon GPREG0_SH_POST_DW5_DIS | GPREG0_SH_POST_DW4_DIS | 2919a5ebadc6SPyun YongHyeon GPREG0_SH_POST_DW3_DIS | GPREG0_SH_POST_DW2_DIS | 2920a5ebadc6SPyun YongHyeon GPREG0_SH_POST_DW1_DIS | GPREG0_SH_POST_DW0_DIS; 2921a5ebadc6SPyun YongHyeon /* Disable posting of DW0. */ 2922a5ebadc6SPyun YongHyeon reg &= ~GPREG0_POST_DW0_ENB; 2923a5ebadc6SPyun YongHyeon /* Clear PME message. */ 2924a5ebadc6SPyun YongHyeon reg &= ~GPREG0_PME_ENB; 2925a5ebadc6SPyun YongHyeon /* Set PHY address. */ 2926a5ebadc6SPyun YongHyeon reg &= ~GPREG0_PHY_ADDR_MASK; 2927a5ebadc6SPyun YongHyeon reg |= sc->jme_phyaddr; 2928a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_GPREG0, reg); 2929a5ebadc6SPyun YongHyeon 2930a5ebadc6SPyun YongHyeon /* Configure Tx queue 0 packet completion coalescing. */ 2931a5ebadc6SPyun YongHyeon reg = (sc->jme_tx_coal_to << PCCTX_COAL_TO_SHIFT) & 2932a5ebadc6SPyun YongHyeon PCCTX_COAL_TO_MASK; 2933a5ebadc6SPyun YongHyeon reg |= (sc->jme_tx_coal_pkt << PCCTX_COAL_PKT_SHIFT) & 2934a5ebadc6SPyun YongHyeon PCCTX_COAL_PKT_MASK; 2935a5ebadc6SPyun YongHyeon reg |= PCCTX_COAL_TXQ0; 2936a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_PCCTX, reg); 2937a5ebadc6SPyun YongHyeon 2938a5ebadc6SPyun YongHyeon /* Configure Rx queue 0 packet completion coalescing. */ 2939a5ebadc6SPyun YongHyeon reg = (sc->jme_rx_coal_to << PCCRX_COAL_TO_SHIFT) & 2940a5ebadc6SPyun YongHyeon PCCRX_COAL_TO_MASK; 2941a5ebadc6SPyun YongHyeon reg |= (sc->jme_rx_coal_pkt << PCCRX_COAL_PKT_SHIFT) & 2942a5ebadc6SPyun YongHyeon PCCRX_COAL_PKT_MASK; 2943a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_PCCRX0, reg); 2944a5ebadc6SPyun YongHyeon 2945*4f1ff93aSPyun YongHyeon /* 2946*4f1ff93aSPyun YongHyeon * Configure PCD(Packet Completion Deferring). It seems PCD 2947*4f1ff93aSPyun YongHyeon * generates an interrupt when the time interval between two 2948*4f1ff93aSPyun YongHyeon * back-to-back incoming/outgoing packet is long enough for 2949*4f1ff93aSPyun YongHyeon * it to reach its timer value 0. The arrival of new packets 2950*4f1ff93aSPyun YongHyeon * after timer has started causes the PCD timer to restart. 2951*4f1ff93aSPyun YongHyeon * Unfortunately, it's not clear how PCD is useful at this 2952*4f1ff93aSPyun YongHyeon * moment, so just use the same of PCC parameters. 2953*4f1ff93aSPyun YongHyeon */ 2954*4f1ff93aSPyun YongHyeon if ((sc->jme_flags & JME_FLAG_PCCPCD) != 0) { 2955*4f1ff93aSPyun YongHyeon sc->jme_rx_pcd_to = sc->jme_rx_coal_to; 2956*4f1ff93aSPyun YongHyeon if (sc->jme_rx_coal_to > PCDRX_TO_MAX) 2957*4f1ff93aSPyun YongHyeon sc->jme_rx_pcd_to = PCDRX_TO_MAX; 2958*4f1ff93aSPyun YongHyeon sc->jme_tx_pcd_to = sc->jme_tx_coal_to; 2959*4f1ff93aSPyun YongHyeon if (sc->jme_tx_coal_to > PCDTX_TO_MAX) 2960*4f1ff93aSPyun YongHyeon sc->jme_tx_pcd_to = PCDTX_TO_MAX; 2961*4f1ff93aSPyun YongHyeon reg = sc->jme_rx_pcd_to << PCDRX0_TO_THROTTLE_SHIFT; 2962*4f1ff93aSPyun YongHyeon reg |= sc->jme_rx_pcd_to << PCDRX0_TO_SHIFT; 2963*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, PCDRX_REG(0), reg); 2964*4f1ff93aSPyun YongHyeon reg = sc->jme_tx_pcd_to << PCDTX_TO_THROTTLE_SHIFT; 2965*4f1ff93aSPyun YongHyeon reg |= sc->jme_tx_pcd_to << PCDTX_TO_SHIFT; 2966*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_PCDTX, reg); 2967*4f1ff93aSPyun YongHyeon } 2968*4f1ff93aSPyun YongHyeon 2969a5ebadc6SPyun YongHyeon /* Configure shadow status block but don't enable posting. */ 2970a5ebadc6SPyun YongHyeon paddr = sc->jme_rdata.jme_ssb_block_paddr; 2971a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_SHBASE_ADDR_HI, JME_ADDR_HI(paddr)); 2972a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_SHBASE_ADDR_LO, JME_ADDR_LO(paddr)); 2973a5ebadc6SPyun YongHyeon 2974a5ebadc6SPyun YongHyeon /* Disable Timer 1 and Timer 2. */ 2975a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TIMER1, 0); 2976a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TIMER2, 0); 2977a5ebadc6SPyun YongHyeon 2978a5ebadc6SPyun YongHyeon /* Configure retry transmit period, retry limit value. */ 2979a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXTRHD, 2980a5ebadc6SPyun YongHyeon ((TXTRHD_RT_PERIOD_DEFAULT << TXTRHD_RT_PERIOD_SHIFT) & 2981a5ebadc6SPyun YongHyeon TXTRHD_RT_PERIOD_MASK) | 2982a5ebadc6SPyun YongHyeon ((TXTRHD_RT_LIMIT_DEFAULT << TXTRHD_RT_LIMIT_SHIFT) & 2983a5ebadc6SPyun YongHyeon TXTRHD_RT_LIMIT_SHIFT)); 2984a5ebadc6SPyun YongHyeon 2985a5ebadc6SPyun YongHyeon /* Disable RSS. */ 2986a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RSSC, RSSC_DIS_RSS); 2987a5ebadc6SPyun YongHyeon 2988a5ebadc6SPyun YongHyeon /* Initialize the interrupt mask. */ 2989a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_INTR_MASK_SET, JME_INTRS); 2990a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_INTR_STATUS, 0xFFFFFFFF); 2991a5ebadc6SPyun YongHyeon 2992a5ebadc6SPyun YongHyeon /* 2993a5ebadc6SPyun YongHyeon * Enabling Tx/Rx DMA engines and Rx queue processing is 2994a5ebadc6SPyun YongHyeon * done after detection of valid link in jme_link_task. 2995a5ebadc6SPyun YongHyeon */ 2996a5ebadc6SPyun YongHyeon 2997a5ebadc6SPyun YongHyeon sc->jme_flags &= ~JME_FLAG_LINK; 2998a5ebadc6SPyun YongHyeon /* Set the current media. */ 2999a5ebadc6SPyun YongHyeon mii_mediachg(mii); 3000a5ebadc6SPyun YongHyeon 3001a5ebadc6SPyun YongHyeon callout_reset(&sc->jme_tick_ch, hz, jme_tick, sc); 3002a5ebadc6SPyun YongHyeon 3003a5ebadc6SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_RUNNING; 3004a5ebadc6SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 3005a5ebadc6SPyun YongHyeon } 3006a5ebadc6SPyun YongHyeon 3007a5ebadc6SPyun YongHyeon static void 3008a5ebadc6SPyun YongHyeon jme_stop(struct jme_softc *sc) 3009a5ebadc6SPyun YongHyeon { 3010a5ebadc6SPyun YongHyeon struct ifnet *ifp; 3011a5ebadc6SPyun YongHyeon struct jme_txdesc *txd; 3012a5ebadc6SPyun YongHyeon struct jme_rxdesc *rxd; 3013a5ebadc6SPyun YongHyeon int i; 3014a5ebadc6SPyun YongHyeon 3015a5ebadc6SPyun YongHyeon JME_LOCK_ASSERT(sc); 3016a5ebadc6SPyun YongHyeon /* 3017a5ebadc6SPyun YongHyeon * Mark the interface down and cancel the watchdog timer. 3018a5ebadc6SPyun YongHyeon */ 3019a5ebadc6SPyun YongHyeon ifp = sc->jme_ifp; 3020a5ebadc6SPyun YongHyeon ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 3021a5ebadc6SPyun YongHyeon sc->jme_flags &= ~JME_FLAG_LINK; 3022a5ebadc6SPyun YongHyeon callout_stop(&sc->jme_tick_ch); 3023a5ebadc6SPyun YongHyeon sc->jme_watchdog_timer = 0; 3024a5ebadc6SPyun YongHyeon 3025a5ebadc6SPyun YongHyeon /* 3026a5ebadc6SPyun YongHyeon * Disable interrupts. 3027a5ebadc6SPyun YongHyeon */ 3028a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_INTR_MASK_CLR, JME_INTRS); 3029a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_INTR_STATUS, 0xFFFFFFFF); 3030a5ebadc6SPyun YongHyeon 3031a5ebadc6SPyun YongHyeon /* Disable updating shadow status block. */ 3032a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_SHBASE_ADDR_LO, 3033a5ebadc6SPyun YongHyeon CSR_READ_4(sc, JME_SHBASE_ADDR_LO) & ~SHBASE_POST_ENB); 3034a5ebadc6SPyun YongHyeon 3035a5ebadc6SPyun YongHyeon /* Stop receiver, transmitter. */ 3036a5ebadc6SPyun YongHyeon jme_stop_rx(sc); 3037a5ebadc6SPyun YongHyeon jme_stop_tx(sc); 3038a5ebadc6SPyun YongHyeon 3039a5ebadc6SPyun YongHyeon /* Reclaim Rx/Tx buffers that have been completed. */ 3040a5ebadc6SPyun YongHyeon jme_rxintr(sc, JME_RX_RING_CNT); 3041a5ebadc6SPyun YongHyeon if (sc->jme_cdata.jme_rxhead != NULL) 3042a5ebadc6SPyun YongHyeon m_freem(sc->jme_cdata.jme_rxhead); 3043a5ebadc6SPyun YongHyeon JME_RXCHAIN_RESET(sc); 3044a5ebadc6SPyun YongHyeon jme_txeof(sc); 3045a5ebadc6SPyun YongHyeon /* 3046a5ebadc6SPyun YongHyeon * Free RX and TX mbufs still in the queues. 3047a5ebadc6SPyun YongHyeon */ 3048a5ebadc6SPyun YongHyeon for (i = 0; i < JME_RX_RING_CNT; i++) { 3049a5ebadc6SPyun YongHyeon rxd = &sc->jme_cdata.jme_rxdesc[i]; 3050a5ebadc6SPyun YongHyeon if (rxd->rx_m != NULL) { 3051a5ebadc6SPyun YongHyeon bus_dmamap_sync(sc->jme_cdata.jme_rx_tag, 3052a5ebadc6SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 3053a5ebadc6SPyun YongHyeon bus_dmamap_unload(sc->jme_cdata.jme_rx_tag, 3054a5ebadc6SPyun YongHyeon rxd->rx_dmamap); 3055a5ebadc6SPyun YongHyeon m_freem(rxd->rx_m); 3056a5ebadc6SPyun YongHyeon rxd->rx_m = NULL; 3057a5ebadc6SPyun YongHyeon } 3058a5ebadc6SPyun YongHyeon } 3059a5ebadc6SPyun YongHyeon for (i = 0; i < JME_TX_RING_CNT; i++) { 3060a5ebadc6SPyun YongHyeon txd = &sc->jme_cdata.jme_txdesc[i]; 3061a5ebadc6SPyun YongHyeon if (txd->tx_m != NULL) { 3062a5ebadc6SPyun YongHyeon bus_dmamap_sync(sc->jme_cdata.jme_tx_tag, 3063a5ebadc6SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 3064a5ebadc6SPyun YongHyeon bus_dmamap_unload(sc->jme_cdata.jme_tx_tag, 3065a5ebadc6SPyun YongHyeon txd->tx_dmamap); 3066a5ebadc6SPyun YongHyeon m_freem(txd->tx_m); 3067a5ebadc6SPyun YongHyeon txd->tx_m = NULL; 3068a5ebadc6SPyun YongHyeon txd->tx_ndesc = 0; 3069a5ebadc6SPyun YongHyeon } 3070a5ebadc6SPyun YongHyeon } 3071450ab472SPyun YongHyeon jme_stats_update(sc); 3072450ab472SPyun YongHyeon jme_stats_save(sc); 3073a5ebadc6SPyun YongHyeon } 3074a5ebadc6SPyun YongHyeon 3075a5ebadc6SPyun YongHyeon static void 3076a5ebadc6SPyun YongHyeon jme_stop_tx(struct jme_softc *sc) 3077a5ebadc6SPyun YongHyeon { 3078a5ebadc6SPyun YongHyeon uint32_t reg; 3079a5ebadc6SPyun YongHyeon int i; 3080a5ebadc6SPyun YongHyeon 3081a5ebadc6SPyun YongHyeon reg = CSR_READ_4(sc, JME_TXCSR); 3082a5ebadc6SPyun YongHyeon if ((reg & TXCSR_TX_ENB) == 0) 3083a5ebadc6SPyun YongHyeon return; 3084a5ebadc6SPyun YongHyeon reg &= ~TXCSR_TX_ENB; 3085a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_TXCSR, reg); 3086a5ebadc6SPyun YongHyeon for (i = JME_TIMEOUT; i > 0; i--) { 3087a5ebadc6SPyun YongHyeon DELAY(1); 3088a5ebadc6SPyun YongHyeon if ((CSR_READ_4(sc, JME_TXCSR) & TXCSR_TX_ENB) == 0) 3089a5ebadc6SPyun YongHyeon break; 3090a5ebadc6SPyun YongHyeon } 3091a5ebadc6SPyun YongHyeon if (i == 0) 3092a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, "stopping transmitter timeout!\n"); 3093a5ebadc6SPyun YongHyeon } 3094a5ebadc6SPyun YongHyeon 3095a5ebadc6SPyun YongHyeon static void 3096a5ebadc6SPyun YongHyeon jme_stop_rx(struct jme_softc *sc) 3097a5ebadc6SPyun YongHyeon { 3098a5ebadc6SPyun YongHyeon uint32_t reg; 3099a5ebadc6SPyun YongHyeon int i; 3100a5ebadc6SPyun YongHyeon 3101a5ebadc6SPyun YongHyeon reg = CSR_READ_4(sc, JME_RXCSR); 3102a5ebadc6SPyun YongHyeon if ((reg & RXCSR_RX_ENB) == 0) 3103a5ebadc6SPyun YongHyeon return; 3104a5ebadc6SPyun YongHyeon reg &= ~RXCSR_RX_ENB; 3105a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXCSR, reg); 3106a5ebadc6SPyun YongHyeon for (i = JME_TIMEOUT; i > 0; i--) { 3107a5ebadc6SPyun YongHyeon DELAY(1); 3108a5ebadc6SPyun YongHyeon if ((CSR_READ_4(sc, JME_RXCSR) & RXCSR_RX_ENB) == 0) 3109a5ebadc6SPyun YongHyeon break; 3110a5ebadc6SPyun YongHyeon } 3111a5ebadc6SPyun YongHyeon if (i == 0) 3112a5ebadc6SPyun YongHyeon device_printf(sc->jme_dev, "stopping recevier timeout!\n"); 3113a5ebadc6SPyun YongHyeon } 3114a5ebadc6SPyun YongHyeon 3115a5ebadc6SPyun YongHyeon static void 3116a5ebadc6SPyun YongHyeon jme_init_tx_ring(struct jme_softc *sc) 3117a5ebadc6SPyun YongHyeon { 3118a5ebadc6SPyun YongHyeon struct jme_ring_data *rd; 3119a5ebadc6SPyun YongHyeon struct jme_txdesc *txd; 3120a5ebadc6SPyun YongHyeon int i; 3121a5ebadc6SPyun YongHyeon 3122a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_prod = 0; 3123a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_cons = 0; 3124a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_cnt = 0; 3125a5ebadc6SPyun YongHyeon 3126a5ebadc6SPyun YongHyeon rd = &sc->jme_rdata; 3127a5ebadc6SPyun YongHyeon bzero(rd->jme_tx_ring, JME_TX_RING_SIZE); 3128a5ebadc6SPyun YongHyeon for (i = 0; i < JME_TX_RING_CNT; i++) { 3129a5ebadc6SPyun YongHyeon txd = &sc->jme_cdata.jme_txdesc[i]; 3130a5ebadc6SPyun YongHyeon txd->tx_m = NULL; 3131a5ebadc6SPyun YongHyeon txd->tx_desc = &rd->jme_tx_ring[i]; 3132a5ebadc6SPyun YongHyeon txd->tx_ndesc = 0; 3133a5ebadc6SPyun YongHyeon } 3134a5ebadc6SPyun YongHyeon 3135a5ebadc6SPyun YongHyeon bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag, 3136a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_tx_ring_map, 3137a5ebadc6SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3138a5ebadc6SPyun YongHyeon } 3139a5ebadc6SPyun YongHyeon 3140a5ebadc6SPyun YongHyeon static void 3141a5ebadc6SPyun YongHyeon jme_init_ssb(struct jme_softc *sc) 3142a5ebadc6SPyun YongHyeon { 3143a5ebadc6SPyun YongHyeon struct jme_ring_data *rd; 3144a5ebadc6SPyun YongHyeon 3145a5ebadc6SPyun YongHyeon rd = &sc->jme_rdata; 3146a5ebadc6SPyun YongHyeon bzero(rd->jme_ssb_block, JME_SSB_SIZE); 3147a5ebadc6SPyun YongHyeon bus_dmamap_sync(sc->jme_cdata.jme_ssb_tag, sc->jme_cdata.jme_ssb_map, 3148a5ebadc6SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3149a5ebadc6SPyun YongHyeon } 3150a5ebadc6SPyun YongHyeon 3151a5ebadc6SPyun YongHyeon static int 3152a5ebadc6SPyun YongHyeon jme_init_rx_ring(struct jme_softc *sc) 3153a5ebadc6SPyun YongHyeon { 3154a5ebadc6SPyun YongHyeon struct jme_ring_data *rd; 3155a5ebadc6SPyun YongHyeon struct jme_rxdesc *rxd; 3156a5ebadc6SPyun YongHyeon int i; 3157a5ebadc6SPyun YongHyeon 3158a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_cons = 0; 3159a5ebadc6SPyun YongHyeon JME_RXCHAIN_RESET(sc); 31607e86a37eSPyun YongHyeon sc->jme_morework = 0; 3161a5ebadc6SPyun YongHyeon 3162a5ebadc6SPyun YongHyeon rd = &sc->jme_rdata; 3163a5ebadc6SPyun YongHyeon bzero(rd->jme_rx_ring, JME_RX_RING_SIZE); 3164a5ebadc6SPyun YongHyeon for (i = 0; i < JME_RX_RING_CNT; i++) { 3165a5ebadc6SPyun YongHyeon rxd = &sc->jme_cdata.jme_rxdesc[i]; 3166a5ebadc6SPyun YongHyeon rxd->rx_m = NULL; 3167a5ebadc6SPyun YongHyeon rxd->rx_desc = &rd->jme_rx_ring[i]; 3168a5ebadc6SPyun YongHyeon if (jme_newbuf(sc, rxd) != 0) 3169a5ebadc6SPyun YongHyeon return (ENOBUFS); 3170a5ebadc6SPyun YongHyeon } 3171a5ebadc6SPyun YongHyeon 3172a5ebadc6SPyun YongHyeon bus_dmamap_sync(sc->jme_cdata.jme_rx_ring_tag, 3173a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_ring_map, 3174a5ebadc6SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3175a5ebadc6SPyun YongHyeon 3176a5ebadc6SPyun YongHyeon return (0); 3177a5ebadc6SPyun YongHyeon } 3178a5ebadc6SPyun YongHyeon 3179a5ebadc6SPyun YongHyeon static int 3180a5ebadc6SPyun YongHyeon jme_newbuf(struct jme_softc *sc, struct jme_rxdesc *rxd) 3181a5ebadc6SPyun YongHyeon { 3182a5ebadc6SPyun YongHyeon struct jme_desc *desc; 3183a5ebadc6SPyun YongHyeon struct mbuf *m; 3184a5ebadc6SPyun YongHyeon bus_dma_segment_t segs[1]; 3185a5ebadc6SPyun YongHyeon bus_dmamap_t map; 3186a5ebadc6SPyun YongHyeon int nsegs; 3187a5ebadc6SPyun YongHyeon 3188a5ebadc6SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 3189a5ebadc6SPyun YongHyeon if (m == NULL) 3190a5ebadc6SPyun YongHyeon return (ENOBUFS); 3191a5ebadc6SPyun YongHyeon /* 3192a5ebadc6SPyun YongHyeon * JMC250 has 64bit boundary alignment limitation so jme(4) 3193a5ebadc6SPyun YongHyeon * takes advantage of 10 bytes padding feature of hardware 3194a5ebadc6SPyun YongHyeon * in order not to copy entire frame to align IP header on 3195a5ebadc6SPyun YongHyeon * 32bit boundary. 3196a5ebadc6SPyun YongHyeon */ 3197a5ebadc6SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 3198a5ebadc6SPyun YongHyeon 3199a5ebadc6SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc->jme_cdata.jme_rx_tag, 3200a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_sparemap, m, segs, &nsegs, 0) != 0) { 3201a5ebadc6SPyun YongHyeon m_freem(m); 3202a5ebadc6SPyun YongHyeon return (ENOBUFS); 3203a5ebadc6SPyun YongHyeon } 3204a5ebadc6SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 3205a5ebadc6SPyun YongHyeon 3206a5ebadc6SPyun YongHyeon if (rxd->rx_m != NULL) { 3207a5ebadc6SPyun YongHyeon bus_dmamap_sync(sc->jme_cdata.jme_rx_tag, rxd->rx_dmamap, 3208a5ebadc6SPyun YongHyeon BUS_DMASYNC_POSTREAD); 3209a5ebadc6SPyun YongHyeon bus_dmamap_unload(sc->jme_cdata.jme_rx_tag, rxd->rx_dmamap); 3210a5ebadc6SPyun YongHyeon } 3211a5ebadc6SPyun YongHyeon map = rxd->rx_dmamap; 3212a5ebadc6SPyun YongHyeon rxd->rx_dmamap = sc->jme_cdata.jme_rx_sparemap; 3213a5ebadc6SPyun YongHyeon sc->jme_cdata.jme_rx_sparemap = map; 3214a5ebadc6SPyun YongHyeon bus_dmamap_sync(sc->jme_cdata.jme_rx_tag, rxd->rx_dmamap, 3215a5ebadc6SPyun YongHyeon BUS_DMASYNC_PREREAD); 3216a5ebadc6SPyun YongHyeon rxd->rx_m = m; 3217a5ebadc6SPyun YongHyeon 3218a5ebadc6SPyun YongHyeon desc = rxd->rx_desc; 3219a5ebadc6SPyun YongHyeon desc->buflen = htole32(segs[0].ds_len); 3220a5ebadc6SPyun YongHyeon desc->addr_lo = htole32(JME_ADDR_LO(segs[0].ds_addr)); 3221a5ebadc6SPyun YongHyeon desc->addr_hi = htole32(JME_ADDR_HI(segs[0].ds_addr)); 3222a5ebadc6SPyun YongHyeon desc->flags = htole32(JME_RD_OWN | JME_RD_INTR | JME_RD_64BIT); 3223a5ebadc6SPyun YongHyeon 3224a5ebadc6SPyun YongHyeon return (0); 3225a5ebadc6SPyun YongHyeon } 3226a5ebadc6SPyun YongHyeon 3227a5ebadc6SPyun YongHyeon static void 3228a5ebadc6SPyun YongHyeon jme_set_vlan(struct jme_softc *sc) 3229a5ebadc6SPyun YongHyeon { 3230a5ebadc6SPyun YongHyeon struct ifnet *ifp; 3231a5ebadc6SPyun YongHyeon uint32_t reg; 3232a5ebadc6SPyun YongHyeon 3233a5ebadc6SPyun YongHyeon JME_LOCK_ASSERT(sc); 3234a5ebadc6SPyun YongHyeon 3235a5ebadc6SPyun YongHyeon ifp = sc->jme_ifp; 3236a5ebadc6SPyun YongHyeon reg = CSR_READ_4(sc, JME_RXMAC); 3237a5ebadc6SPyun YongHyeon reg &= ~RXMAC_VLAN_ENB; 3238a5ebadc6SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 3239a5ebadc6SPyun YongHyeon reg |= RXMAC_VLAN_ENB; 3240a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXMAC, reg); 3241a5ebadc6SPyun YongHyeon } 3242a5ebadc6SPyun YongHyeon 3243a5ebadc6SPyun YongHyeon static void 3244a5ebadc6SPyun YongHyeon jme_set_filter(struct jme_softc *sc) 3245a5ebadc6SPyun YongHyeon { 3246a5ebadc6SPyun YongHyeon struct ifnet *ifp; 3247a5ebadc6SPyun YongHyeon struct ifmultiaddr *ifma; 3248a5ebadc6SPyun YongHyeon uint32_t crc; 3249a5ebadc6SPyun YongHyeon uint32_t mchash[2]; 3250a5ebadc6SPyun YongHyeon uint32_t rxcfg; 3251a5ebadc6SPyun YongHyeon 3252a5ebadc6SPyun YongHyeon JME_LOCK_ASSERT(sc); 3253a5ebadc6SPyun YongHyeon 3254a5ebadc6SPyun YongHyeon ifp = sc->jme_ifp; 3255a5ebadc6SPyun YongHyeon 3256a5ebadc6SPyun YongHyeon rxcfg = CSR_READ_4(sc, JME_RXMAC); 3257a5ebadc6SPyun YongHyeon rxcfg &= ~ (RXMAC_BROADCAST | RXMAC_PROMISC | RXMAC_MULTICAST | 3258a5ebadc6SPyun YongHyeon RXMAC_ALLMULTI); 3259a5ebadc6SPyun YongHyeon /* Always accept frames destined to our station address. */ 3260a5ebadc6SPyun YongHyeon rxcfg |= RXMAC_UNICAST; 3261a5ebadc6SPyun YongHyeon if ((ifp->if_flags & IFF_BROADCAST) != 0) 3262a5ebadc6SPyun YongHyeon rxcfg |= RXMAC_BROADCAST; 3263a5ebadc6SPyun YongHyeon if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) { 3264a5ebadc6SPyun YongHyeon if ((ifp->if_flags & IFF_PROMISC) != 0) 3265a5ebadc6SPyun YongHyeon rxcfg |= RXMAC_PROMISC; 3266a5ebadc6SPyun YongHyeon if ((ifp->if_flags & IFF_ALLMULTI) != 0) 3267a5ebadc6SPyun YongHyeon rxcfg |= RXMAC_ALLMULTI; 3268a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_MAR0, 0xFFFFFFFF); 3269a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_MAR1, 0xFFFFFFFF); 3270a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXMAC, rxcfg); 3271a5ebadc6SPyun YongHyeon return; 3272a5ebadc6SPyun YongHyeon } 3273a5ebadc6SPyun YongHyeon 3274a5ebadc6SPyun YongHyeon /* 3275a5ebadc6SPyun YongHyeon * Set up the multicast address filter by passing all multicast 3276a5ebadc6SPyun YongHyeon * addresses through a CRC generator, and then using the low-order 3277a5ebadc6SPyun YongHyeon * 6 bits as an index into the 64 bit multicast hash table. The 3278a5ebadc6SPyun YongHyeon * high order bits select the register, while the rest of the bits 3279a5ebadc6SPyun YongHyeon * select the bit within the register. 3280a5ebadc6SPyun YongHyeon */ 3281a5ebadc6SPyun YongHyeon rxcfg |= RXMAC_MULTICAST; 3282a5ebadc6SPyun YongHyeon bzero(mchash, sizeof(mchash)); 3283a5ebadc6SPyun YongHyeon 3284eb956cd0SRobert Watson if_maddr_rlock(ifp); 3285a5ebadc6SPyun YongHyeon TAILQ_FOREACH(ifma, &sc->jme_ifp->if_multiaddrs, ifma_link) { 3286a5ebadc6SPyun YongHyeon if (ifma->ifma_addr->sa_family != AF_LINK) 3287a5ebadc6SPyun YongHyeon continue; 3288a5ebadc6SPyun YongHyeon crc = ether_crc32_be(LLADDR((struct sockaddr_dl *) 3289a5ebadc6SPyun YongHyeon ifma->ifma_addr), ETHER_ADDR_LEN); 3290a5ebadc6SPyun YongHyeon 3291a5ebadc6SPyun YongHyeon /* Just want the 6 least significant bits. */ 3292a5ebadc6SPyun YongHyeon crc &= 0x3f; 3293a5ebadc6SPyun YongHyeon 3294a5ebadc6SPyun YongHyeon /* Set the corresponding bit in the hash table. */ 3295a5ebadc6SPyun YongHyeon mchash[crc >> 5] |= 1 << (crc & 0x1f); 3296a5ebadc6SPyun YongHyeon } 3297eb956cd0SRobert Watson if_maddr_runlock(ifp); 3298a5ebadc6SPyun YongHyeon 3299a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_MAR0, mchash[0]); 3300a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_MAR1, mchash[1]); 3301a5ebadc6SPyun YongHyeon CSR_WRITE_4(sc, JME_RXMAC, rxcfg); 3302a5ebadc6SPyun YongHyeon } 3303a5ebadc6SPyun YongHyeon 3304450ab472SPyun YongHyeon static void 3305450ab472SPyun YongHyeon jme_stats_clear(struct jme_softc *sc) 3306450ab472SPyun YongHyeon { 3307450ab472SPyun YongHyeon 3308450ab472SPyun YongHyeon JME_LOCK_ASSERT(sc); 3309450ab472SPyun YongHyeon 3310450ab472SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_HWMIB) == 0) 3311450ab472SPyun YongHyeon return; 3312450ab472SPyun YongHyeon 3313450ab472SPyun YongHyeon /* Disable and clear counters. */ 3314450ab472SPyun YongHyeon CSR_WRITE_4(sc, JME_STATCSR, 0xFFFFFFFF); 3315450ab472SPyun YongHyeon /* Activate hw counters. */ 3316450ab472SPyun YongHyeon CSR_WRITE_4(sc, JME_STATCSR, 0); 3317450ab472SPyun YongHyeon CSR_READ_4(sc, JME_STATCSR); 3318450ab472SPyun YongHyeon bzero(&sc->jme_stats, sizeof(struct jme_hw_stats)); 3319450ab472SPyun YongHyeon } 3320450ab472SPyun YongHyeon 3321450ab472SPyun YongHyeon static void 3322450ab472SPyun YongHyeon jme_stats_save(struct jme_softc *sc) 3323450ab472SPyun YongHyeon { 3324450ab472SPyun YongHyeon 3325450ab472SPyun YongHyeon JME_LOCK_ASSERT(sc); 3326450ab472SPyun YongHyeon 3327450ab472SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_HWMIB) == 0) 3328450ab472SPyun YongHyeon return; 3329450ab472SPyun YongHyeon /* Save current counters. */ 3330450ab472SPyun YongHyeon bcopy(&sc->jme_stats, &sc->jme_ostats, sizeof(struct jme_hw_stats)); 3331450ab472SPyun YongHyeon /* Disable and clear counters. */ 3332450ab472SPyun YongHyeon CSR_WRITE_4(sc, JME_STATCSR, 0xFFFFFFFF); 3333450ab472SPyun YongHyeon } 3334450ab472SPyun YongHyeon 3335450ab472SPyun YongHyeon static void 3336450ab472SPyun YongHyeon jme_stats_update(struct jme_softc *sc) 3337450ab472SPyun YongHyeon { 3338450ab472SPyun YongHyeon struct jme_hw_stats *stat, *ostat; 3339450ab472SPyun YongHyeon uint32_t reg; 3340450ab472SPyun YongHyeon 3341450ab472SPyun YongHyeon JME_LOCK_ASSERT(sc); 3342450ab472SPyun YongHyeon 3343450ab472SPyun YongHyeon if ((sc->jme_flags & JME_FLAG_HWMIB) == 0) 3344450ab472SPyun YongHyeon return; 3345450ab472SPyun YongHyeon stat = &sc->jme_stats; 3346450ab472SPyun YongHyeon ostat = &sc->jme_ostats; 3347450ab472SPyun YongHyeon stat->tx_good_frames = CSR_READ_4(sc, JME_STAT_TXGOOD); 3348450ab472SPyun YongHyeon stat->rx_good_frames = CSR_READ_4(sc, JME_STAT_RXGOOD); 3349450ab472SPyun YongHyeon reg = CSR_READ_4(sc, JME_STAT_CRCMII); 3350450ab472SPyun YongHyeon stat->rx_crc_errs = (reg & STAT_RX_CRC_ERR_MASK) >> 3351450ab472SPyun YongHyeon STAT_RX_CRC_ERR_SHIFT; 3352450ab472SPyun YongHyeon stat->rx_mii_errs = (reg & STAT_RX_MII_ERR_MASK) >> 3353450ab472SPyun YongHyeon STAT_RX_MII_ERR_SHIFT; 3354450ab472SPyun YongHyeon reg = CSR_READ_4(sc, JME_STAT_RXERR); 3355450ab472SPyun YongHyeon stat->rx_fifo_oflows = (reg & STAT_RXERR_OFLOW_MASK) >> 3356450ab472SPyun YongHyeon STAT_RXERR_OFLOW_SHIFT; 3357450ab472SPyun YongHyeon stat->rx_desc_empty = (reg & STAT_RXERR_MPTY_MASK) >> 3358450ab472SPyun YongHyeon STAT_RXERR_MPTY_SHIFT; 3359450ab472SPyun YongHyeon reg = CSR_READ_4(sc, JME_STAT_FAIL); 3360450ab472SPyun YongHyeon stat->rx_bad_frames = (reg & STAT_FAIL_RX_MASK) >> STAT_FAIL_RX_SHIFT; 3361450ab472SPyun YongHyeon stat->tx_bad_frames = (reg & STAT_FAIL_TX_MASK) >> STAT_FAIL_TX_SHIFT; 3362450ab472SPyun YongHyeon 3363450ab472SPyun YongHyeon /* Account for previous counters. */ 3364450ab472SPyun YongHyeon stat->rx_good_frames += ostat->rx_good_frames; 3365450ab472SPyun YongHyeon stat->rx_crc_errs += ostat->rx_crc_errs; 3366450ab472SPyun YongHyeon stat->rx_mii_errs += ostat->rx_mii_errs; 3367450ab472SPyun YongHyeon stat->rx_fifo_oflows += ostat->rx_fifo_oflows; 3368450ab472SPyun YongHyeon stat->rx_desc_empty += ostat->rx_desc_empty; 3369450ab472SPyun YongHyeon stat->rx_bad_frames += ostat->rx_bad_frames; 3370450ab472SPyun YongHyeon stat->tx_good_frames += ostat->tx_good_frames; 3371450ab472SPyun YongHyeon stat->tx_bad_frames += ostat->tx_bad_frames; 3372450ab472SPyun YongHyeon } 3373450ab472SPyun YongHyeon 3374*4f1ff93aSPyun YongHyeon static void 3375*4f1ff93aSPyun YongHyeon jme_phy_down(struct jme_softc *sc) 3376*4f1ff93aSPyun YongHyeon { 3377*4f1ff93aSPyun YongHyeon uint32_t reg; 3378*4f1ff93aSPyun YongHyeon 3379*4f1ff93aSPyun YongHyeon jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR, BMCR_PDOWN); 3380*4f1ff93aSPyun YongHyeon if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5) { 3381*4f1ff93aSPyun YongHyeon reg = CSR_READ_4(sc, JME_PHYPOWDN); 3382*4f1ff93aSPyun YongHyeon reg |= 0x0000000F; 3383*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_PHYPOWDN, reg); 3384*4f1ff93aSPyun YongHyeon reg = pci_read_config(sc->jme_dev, JME_PCI_PE1, 4); 3385*4f1ff93aSPyun YongHyeon reg &= ~PE1_GIGA_PDOWN_MASK; 3386*4f1ff93aSPyun YongHyeon reg |= PE1_GIGA_PDOWN_D3; 3387*4f1ff93aSPyun YongHyeon pci_write_config(sc->jme_dev, JME_PCI_PE1, reg, 4); 3388*4f1ff93aSPyun YongHyeon } 3389*4f1ff93aSPyun YongHyeon } 3390*4f1ff93aSPyun YongHyeon 3391*4f1ff93aSPyun YongHyeon static void 3392*4f1ff93aSPyun YongHyeon jme_phy_up(struct jme_softc *sc) 3393*4f1ff93aSPyun YongHyeon { 3394*4f1ff93aSPyun YongHyeon uint32_t reg; 3395*4f1ff93aSPyun YongHyeon uint16_t bmcr; 3396*4f1ff93aSPyun YongHyeon 3397*4f1ff93aSPyun YongHyeon bmcr = jme_miibus_readreg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR); 3398*4f1ff93aSPyun YongHyeon bmcr &= ~BMCR_PDOWN; 3399*4f1ff93aSPyun YongHyeon jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR, bmcr); 3400*4f1ff93aSPyun YongHyeon if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5) { 3401*4f1ff93aSPyun YongHyeon reg = CSR_READ_4(sc, JME_PHYPOWDN); 3402*4f1ff93aSPyun YongHyeon reg &= ~0x0000000F; 3403*4f1ff93aSPyun YongHyeon CSR_WRITE_4(sc, JME_PHYPOWDN, reg); 3404*4f1ff93aSPyun YongHyeon reg = pci_read_config(sc->jme_dev, JME_PCI_PE1, 4); 3405*4f1ff93aSPyun YongHyeon reg &= ~PE1_GIGA_PDOWN_MASK; 3406*4f1ff93aSPyun YongHyeon reg |= PE1_GIGA_PDOWN_DIS; 3407*4f1ff93aSPyun YongHyeon pci_write_config(sc->jme_dev, JME_PCI_PE1, reg, 4); 3408*4f1ff93aSPyun YongHyeon } 3409*4f1ff93aSPyun YongHyeon } 3410*4f1ff93aSPyun YongHyeon 3411a5ebadc6SPyun YongHyeon static int 3412a5ebadc6SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 3413a5ebadc6SPyun YongHyeon { 3414a5ebadc6SPyun YongHyeon int error, value; 3415a5ebadc6SPyun YongHyeon 3416a5ebadc6SPyun YongHyeon if (arg1 == NULL) 3417a5ebadc6SPyun YongHyeon return (EINVAL); 3418a5ebadc6SPyun YongHyeon value = *(int *)arg1; 3419a5ebadc6SPyun YongHyeon error = sysctl_handle_int(oidp, &value, 0, req); 3420a5ebadc6SPyun YongHyeon if (error || req->newptr == NULL) 3421a5ebadc6SPyun YongHyeon return (error); 3422a5ebadc6SPyun YongHyeon if (value < low || value > high) 3423a5ebadc6SPyun YongHyeon return (EINVAL); 3424a5ebadc6SPyun YongHyeon *(int *)arg1 = value; 3425a5ebadc6SPyun YongHyeon 3426a5ebadc6SPyun YongHyeon return (0); 3427a5ebadc6SPyun YongHyeon } 3428a5ebadc6SPyun YongHyeon 3429a5ebadc6SPyun YongHyeon static int 3430a5ebadc6SPyun YongHyeon sysctl_hw_jme_tx_coal_to(SYSCTL_HANDLER_ARGS) 3431a5ebadc6SPyun YongHyeon { 3432a5ebadc6SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, 3433a5ebadc6SPyun YongHyeon PCCTX_COAL_TO_MIN, PCCTX_COAL_TO_MAX)); 3434a5ebadc6SPyun YongHyeon } 3435a5ebadc6SPyun YongHyeon 3436a5ebadc6SPyun YongHyeon static int 3437a5ebadc6SPyun YongHyeon sysctl_hw_jme_tx_coal_pkt(SYSCTL_HANDLER_ARGS) 3438a5ebadc6SPyun YongHyeon { 3439a5ebadc6SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, 3440a5ebadc6SPyun YongHyeon PCCTX_COAL_PKT_MIN, PCCTX_COAL_PKT_MAX)); 3441a5ebadc6SPyun YongHyeon } 3442a5ebadc6SPyun YongHyeon 3443a5ebadc6SPyun YongHyeon static int 3444a5ebadc6SPyun YongHyeon sysctl_hw_jme_rx_coal_to(SYSCTL_HANDLER_ARGS) 3445a5ebadc6SPyun YongHyeon { 3446a5ebadc6SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, 3447a5ebadc6SPyun YongHyeon PCCRX_COAL_TO_MIN, PCCRX_COAL_TO_MAX)); 3448a5ebadc6SPyun YongHyeon } 3449a5ebadc6SPyun YongHyeon 3450a5ebadc6SPyun YongHyeon static int 3451a5ebadc6SPyun YongHyeon sysctl_hw_jme_rx_coal_pkt(SYSCTL_HANDLER_ARGS) 3452a5ebadc6SPyun YongHyeon { 3453a5ebadc6SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, 3454a5ebadc6SPyun YongHyeon PCCRX_COAL_PKT_MIN, PCCRX_COAL_PKT_MAX)); 3455a5ebadc6SPyun YongHyeon } 3456a5ebadc6SPyun YongHyeon 3457a5ebadc6SPyun YongHyeon static int 3458a5ebadc6SPyun YongHyeon sysctl_hw_jme_proc_limit(SYSCTL_HANDLER_ARGS) 3459a5ebadc6SPyun YongHyeon { 3460a5ebadc6SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, 3461a5ebadc6SPyun YongHyeon JME_PROC_MIN, JME_PROC_MAX)); 3462a5ebadc6SPyun YongHyeon } 3463