161ae650dSJack F Vogel /****************************************************************************** 261ae650dSJack F Vogel 3f4cc2d17SEric Joyner Copyright (c) 2013-2018, Intel Corporation 461ae650dSJack F Vogel All rights reserved. 561ae650dSJack F Vogel 661ae650dSJack F Vogel Redistribution and use in source and binary forms, with or without 761ae650dSJack F Vogel modification, are permitted provided that the following conditions are met: 861ae650dSJack F Vogel 961ae650dSJack F Vogel 1. Redistributions of source code must retain the above copyright notice, 1061ae650dSJack F Vogel this list of conditions and the following disclaimer. 1161ae650dSJack F Vogel 1261ae650dSJack F Vogel 2. Redistributions in binary form must reproduce the above copyright 1361ae650dSJack F Vogel notice, this list of conditions and the following disclaimer in the 1461ae650dSJack F Vogel documentation and/or other materials provided with the distribution. 1561ae650dSJack F Vogel 1661ae650dSJack F Vogel 3. Neither the name of the Intel Corporation nor the names of its 1761ae650dSJack F Vogel contributors may be used to endorse or promote products derived from 1861ae650dSJack F Vogel this software without specific prior written permission. 1961ae650dSJack F Vogel 2061ae650dSJack F Vogel THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 2161ae650dSJack F Vogel AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2261ae650dSJack F Vogel IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2361ae650dSJack F Vogel ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 2461ae650dSJack F Vogel LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2561ae650dSJack F Vogel CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2661ae650dSJack F Vogel SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2761ae650dSJack F Vogel INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2861ae650dSJack F Vogel CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2961ae650dSJack F Vogel ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 3061ae650dSJack F Vogel POSSIBILITY OF SUCH DAMAGE. 3161ae650dSJack F Vogel 3261ae650dSJack F Vogel ******************************************************************************/ 3361ae650dSJack F Vogel 3461ae650dSJack F Vogel #ifndef _I40E_REGISTER_H_ 3561ae650dSJack F Vogel #define _I40E_REGISTER_H_ 3661ae650dSJack F Vogel 3761ae650dSJack F Vogel 3861ae650dSJack F Vogel #define I40E_GL_ARQBAH 0x000801C0 /* Reset: EMPR */ 3961ae650dSJack F Vogel #define I40E_GL_ARQBAH_ARQBAH_SHIFT 0 4061ae650dSJack F Vogel #define I40E_GL_ARQBAH_ARQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_ARQBAH_ARQBAH_SHIFT) 4161ae650dSJack F Vogel #define I40E_GL_ARQBAL 0x000800C0 /* Reset: EMPR */ 4261ae650dSJack F Vogel #define I40E_GL_ARQBAL_ARQBAL_SHIFT 0 4361ae650dSJack F Vogel #define I40E_GL_ARQBAL_ARQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_ARQBAL_ARQBAL_SHIFT) 4461ae650dSJack F Vogel #define I40E_GL_ARQH 0x000803C0 /* Reset: EMPR */ 4561ae650dSJack F Vogel #define I40E_GL_ARQH_ARQH_SHIFT 0 4661ae650dSJack F Vogel #define I40E_GL_ARQH_ARQH_MASK I40E_MASK(0x3FF, I40E_GL_ARQH_ARQH_SHIFT) 4761ae650dSJack F Vogel #define I40E_GL_ARQT 0x000804C0 /* Reset: EMPR */ 4861ae650dSJack F Vogel #define I40E_GL_ARQT_ARQT_SHIFT 0 4961ae650dSJack F Vogel #define I40E_GL_ARQT_ARQT_MASK I40E_MASK(0x3FF, I40E_GL_ARQT_ARQT_SHIFT) 5061ae650dSJack F Vogel #define I40E_GL_ATQBAH 0x00080140 /* Reset: EMPR */ 5161ae650dSJack F Vogel #define I40E_GL_ATQBAH_ATQBAH_SHIFT 0 5261ae650dSJack F Vogel #define I40E_GL_ATQBAH_ATQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_ATQBAH_ATQBAH_SHIFT) 5361ae650dSJack F Vogel #define I40E_GL_ATQBAL 0x00080040 /* Reset: EMPR */ 5461ae650dSJack F Vogel #define I40E_GL_ATQBAL_ATQBAL_SHIFT 0 5561ae650dSJack F Vogel #define I40E_GL_ATQBAL_ATQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_ATQBAL_ATQBAL_SHIFT) 5661ae650dSJack F Vogel #define I40E_GL_ATQH 0x00080340 /* Reset: EMPR */ 5761ae650dSJack F Vogel #define I40E_GL_ATQH_ATQH_SHIFT 0 5861ae650dSJack F Vogel #define I40E_GL_ATQH_ATQH_MASK I40E_MASK(0x3FF, I40E_GL_ATQH_ATQH_SHIFT) 5961ae650dSJack F Vogel #define I40E_GL_ATQLEN 0x00080240 /* Reset: EMPR */ 6061ae650dSJack F Vogel #define I40E_GL_ATQLEN_ATQLEN_SHIFT 0 6161ae650dSJack F Vogel #define I40E_GL_ATQLEN_ATQLEN_MASK I40E_MASK(0x3FF, I40E_GL_ATQLEN_ATQLEN_SHIFT) 6261ae650dSJack F Vogel #define I40E_GL_ATQLEN_ATQVFE_SHIFT 28 6361ae650dSJack F Vogel #define I40E_GL_ATQLEN_ATQVFE_MASK I40E_MASK(0x1, I40E_GL_ATQLEN_ATQVFE_SHIFT) 6461ae650dSJack F Vogel #define I40E_GL_ATQLEN_ATQOVFL_SHIFT 29 6561ae650dSJack F Vogel #define I40E_GL_ATQLEN_ATQOVFL_MASK I40E_MASK(0x1, I40E_GL_ATQLEN_ATQOVFL_SHIFT) 6661ae650dSJack F Vogel #define I40E_GL_ATQLEN_ATQCRIT_SHIFT 30 6761ae650dSJack F Vogel #define I40E_GL_ATQLEN_ATQCRIT_MASK I40E_MASK(0x1, I40E_GL_ATQLEN_ATQCRIT_SHIFT) 6861ae650dSJack F Vogel #define I40E_GL_ATQLEN_ATQENABLE_SHIFT 31 6961ae650dSJack F Vogel #define I40E_GL_ATQLEN_ATQENABLE_MASK I40E_MASK(0x1, I40E_GL_ATQLEN_ATQENABLE_SHIFT) 7061ae650dSJack F Vogel #define I40E_GL_ATQT 0x00080440 /* Reset: EMPR */ 7161ae650dSJack F Vogel #define I40E_GL_ATQT_ATQT_SHIFT 0 7261ae650dSJack F Vogel #define I40E_GL_ATQT_ATQT_MASK I40E_MASK(0x3FF, I40E_GL_ATQT_ATQT_SHIFT) 7361ae650dSJack F Vogel #define I40E_PF_ARQBAH 0x00080180 /* Reset: EMPR */ 7461ae650dSJack F Vogel #define I40E_PF_ARQBAH_ARQBAH_SHIFT 0 7561ae650dSJack F Vogel #define I40E_PF_ARQBAH_ARQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_ARQBAH_ARQBAH_SHIFT) 7661ae650dSJack F Vogel #define I40E_PF_ARQBAL 0x00080080 /* Reset: EMPR */ 7761ae650dSJack F Vogel #define I40E_PF_ARQBAL_ARQBAL_SHIFT 0 7861ae650dSJack F Vogel #define I40E_PF_ARQBAL_ARQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_ARQBAL_ARQBAL_SHIFT) 7961ae650dSJack F Vogel #define I40E_PF_ARQH 0x00080380 /* Reset: EMPR */ 8061ae650dSJack F Vogel #define I40E_PF_ARQH_ARQH_SHIFT 0 8161ae650dSJack F Vogel #define I40E_PF_ARQH_ARQH_MASK I40E_MASK(0x3FF, I40E_PF_ARQH_ARQH_SHIFT) 8261ae650dSJack F Vogel #define I40E_PF_ARQLEN 0x00080280 /* Reset: EMPR */ 8361ae650dSJack F Vogel #define I40E_PF_ARQLEN_ARQLEN_SHIFT 0 8461ae650dSJack F Vogel #define I40E_PF_ARQLEN_ARQLEN_MASK I40E_MASK(0x3FF, I40E_PF_ARQLEN_ARQLEN_SHIFT) 8561ae650dSJack F Vogel #define I40E_PF_ARQLEN_ARQVFE_SHIFT 28 8661ae650dSJack F Vogel #define I40E_PF_ARQLEN_ARQVFE_MASK I40E_MASK(0x1, I40E_PF_ARQLEN_ARQVFE_SHIFT) 8761ae650dSJack F Vogel #define I40E_PF_ARQLEN_ARQOVFL_SHIFT 29 8861ae650dSJack F Vogel #define I40E_PF_ARQLEN_ARQOVFL_MASK I40E_MASK(0x1, I40E_PF_ARQLEN_ARQOVFL_SHIFT) 8961ae650dSJack F Vogel #define I40E_PF_ARQLEN_ARQCRIT_SHIFT 30 9061ae650dSJack F Vogel #define I40E_PF_ARQLEN_ARQCRIT_MASK I40E_MASK(0x1, I40E_PF_ARQLEN_ARQCRIT_SHIFT) 9161ae650dSJack F Vogel #define I40E_PF_ARQLEN_ARQENABLE_SHIFT 31 92b4a7ce06SEric Joyner #define I40E_PF_ARQLEN_ARQENABLE_MASK I40E_MASK(0x1u, I40E_PF_ARQLEN_ARQENABLE_SHIFT) 9361ae650dSJack F Vogel #define I40E_PF_ARQT 0x00080480 /* Reset: EMPR */ 9461ae650dSJack F Vogel #define I40E_PF_ARQT_ARQT_SHIFT 0 9561ae650dSJack F Vogel #define I40E_PF_ARQT_ARQT_MASK I40E_MASK(0x3FF, I40E_PF_ARQT_ARQT_SHIFT) 9661ae650dSJack F Vogel #define I40E_PF_ATQBAH 0x00080100 /* Reset: EMPR */ 9761ae650dSJack F Vogel #define I40E_PF_ATQBAH_ATQBAH_SHIFT 0 9861ae650dSJack F Vogel #define I40E_PF_ATQBAH_ATQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_ATQBAH_ATQBAH_SHIFT) 9961ae650dSJack F Vogel #define I40E_PF_ATQBAL 0x00080000 /* Reset: EMPR */ 10061ae650dSJack F Vogel #define I40E_PF_ATQBAL_ATQBAL_SHIFT 0 10161ae650dSJack F Vogel #define I40E_PF_ATQBAL_ATQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_ATQBAL_ATQBAL_SHIFT) 10261ae650dSJack F Vogel #define I40E_PF_ATQH 0x00080300 /* Reset: EMPR */ 10361ae650dSJack F Vogel #define I40E_PF_ATQH_ATQH_SHIFT 0 10461ae650dSJack F Vogel #define I40E_PF_ATQH_ATQH_MASK I40E_MASK(0x3FF, I40E_PF_ATQH_ATQH_SHIFT) 10561ae650dSJack F Vogel #define I40E_PF_ATQLEN 0x00080200 /* Reset: EMPR */ 10661ae650dSJack F Vogel #define I40E_PF_ATQLEN_ATQLEN_SHIFT 0 10761ae650dSJack F Vogel #define I40E_PF_ATQLEN_ATQLEN_MASK I40E_MASK(0x3FF, I40E_PF_ATQLEN_ATQLEN_SHIFT) 10861ae650dSJack F Vogel #define I40E_PF_ATQLEN_ATQVFE_SHIFT 28 10961ae650dSJack F Vogel #define I40E_PF_ATQLEN_ATQVFE_MASK I40E_MASK(0x1, I40E_PF_ATQLEN_ATQVFE_SHIFT) 11061ae650dSJack F Vogel #define I40E_PF_ATQLEN_ATQOVFL_SHIFT 29 11161ae650dSJack F Vogel #define I40E_PF_ATQLEN_ATQOVFL_MASK I40E_MASK(0x1, I40E_PF_ATQLEN_ATQOVFL_SHIFT) 11261ae650dSJack F Vogel #define I40E_PF_ATQLEN_ATQCRIT_SHIFT 30 11361ae650dSJack F Vogel #define I40E_PF_ATQLEN_ATQCRIT_MASK I40E_MASK(0x1, I40E_PF_ATQLEN_ATQCRIT_SHIFT) 11461ae650dSJack F Vogel #define I40E_PF_ATQLEN_ATQENABLE_SHIFT 31 115b4a7ce06SEric Joyner #define I40E_PF_ATQLEN_ATQENABLE_MASK I40E_MASK(0x1u, I40E_PF_ATQLEN_ATQENABLE_SHIFT) 11661ae650dSJack F Vogel #define I40E_PF_ATQT 0x00080400 /* Reset: EMPR */ 11761ae650dSJack F Vogel #define I40E_PF_ATQT_ATQT_SHIFT 0 11861ae650dSJack F Vogel #define I40E_PF_ATQT_ATQT_MASK I40E_MASK(0x3FF, I40E_PF_ATQT_ATQT_SHIFT) 11961ae650dSJack F Vogel #define I40E_VF_ARQBAH(_VF) (0x00081400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */ 12061ae650dSJack F Vogel #define I40E_VF_ARQBAH_MAX_INDEX 127 12161ae650dSJack F Vogel #define I40E_VF_ARQBAH_ARQBAH_SHIFT 0 12261ae650dSJack F Vogel #define I40E_VF_ARQBAH_ARQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ARQBAH_ARQBAH_SHIFT) 12361ae650dSJack F Vogel #define I40E_VF_ARQBAL(_VF) (0x00080C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */ 12461ae650dSJack F Vogel #define I40E_VF_ARQBAL_MAX_INDEX 127 12561ae650dSJack F Vogel #define I40E_VF_ARQBAL_ARQBAL_SHIFT 0 12661ae650dSJack F Vogel #define I40E_VF_ARQBAL_ARQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ARQBAL_ARQBAL_SHIFT) 12761ae650dSJack F Vogel #define I40E_VF_ARQH(_VF) (0x00082400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */ 12861ae650dSJack F Vogel #define I40E_VF_ARQH_MAX_INDEX 127 12961ae650dSJack F Vogel #define I40E_VF_ARQH_ARQH_SHIFT 0 13061ae650dSJack F Vogel #define I40E_VF_ARQH_ARQH_MASK I40E_MASK(0x3FF, I40E_VF_ARQH_ARQH_SHIFT) 13161ae650dSJack F Vogel #define I40E_VF_ARQLEN(_VF) (0x00081C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */ 13261ae650dSJack F Vogel #define I40E_VF_ARQLEN_MAX_INDEX 127 13361ae650dSJack F Vogel #define I40E_VF_ARQLEN_ARQLEN_SHIFT 0 13461ae650dSJack F Vogel #define I40E_VF_ARQLEN_ARQLEN_MASK I40E_MASK(0x3FF, I40E_VF_ARQLEN_ARQLEN_SHIFT) 13561ae650dSJack F Vogel #define I40E_VF_ARQLEN_ARQVFE_SHIFT 28 13661ae650dSJack F Vogel #define I40E_VF_ARQLEN_ARQVFE_MASK I40E_MASK(0x1, I40E_VF_ARQLEN_ARQVFE_SHIFT) 13761ae650dSJack F Vogel #define I40E_VF_ARQLEN_ARQOVFL_SHIFT 29 13861ae650dSJack F Vogel #define I40E_VF_ARQLEN_ARQOVFL_MASK I40E_MASK(0x1, I40E_VF_ARQLEN_ARQOVFL_SHIFT) 13961ae650dSJack F Vogel #define I40E_VF_ARQLEN_ARQCRIT_SHIFT 30 14061ae650dSJack F Vogel #define I40E_VF_ARQLEN_ARQCRIT_MASK I40E_MASK(0x1, I40E_VF_ARQLEN_ARQCRIT_SHIFT) 14161ae650dSJack F Vogel #define I40E_VF_ARQLEN_ARQENABLE_SHIFT 31 142b4a7ce06SEric Joyner #define I40E_VF_ARQLEN_ARQENABLE_MASK I40E_MASK(0x1u, I40E_VF_ARQLEN_ARQENABLE_SHIFT) 14361ae650dSJack F Vogel #define I40E_VF_ARQT(_VF) (0x00082C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */ 14461ae650dSJack F Vogel #define I40E_VF_ARQT_MAX_INDEX 127 14561ae650dSJack F Vogel #define I40E_VF_ARQT_ARQT_SHIFT 0 14661ae650dSJack F Vogel #define I40E_VF_ARQT_ARQT_MASK I40E_MASK(0x3FF, I40E_VF_ARQT_ARQT_SHIFT) 14761ae650dSJack F Vogel #define I40E_VF_ATQBAH(_VF) (0x00081000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */ 14861ae650dSJack F Vogel #define I40E_VF_ATQBAH_MAX_INDEX 127 14961ae650dSJack F Vogel #define I40E_VF_ATQBAH_ATQBAH_SHIFT 0 15061ae650dSJack F Vogel #define I40E_VF_ATQBAH_ATQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ATQBAH_ATQBAH_SHIFT) 15161ae650dSJack F Vogel #define I40E_VF_ATQBAL(_VF) (0x00080800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */ 15261ae650dSJack F Vogel #define I40E_VF_ATQBAL_MAX_INDEX 127 15361ae650dSJack F Vogel #define I40E_VF_ATQBAL_ATQBAL_SHIFT 0 15461ae650dSJack F Vogel #define I40E_VF_ATQBAL_ATQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ATQBAL_ATQBAL_SHIFT) 15561ae650dSJack F Vogel #define I40E_VF_ATQH(_VF) (0x00082000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */ 15661ae650dSJack F Vogel #define I40E_VF_ATQH_MAX_INDEX 127 15761ae650dSJack F Vogel #define I40E_VF_ATQH_ATQH_SHIFT 0 15861ae650dSJack F Vogel #define I40E_VF_ATQH_ATQH_MASK I40E_MASK(0x3FF, I40E_VF_ATQH_ATQH_SHIFT) 15961ae650dSJack F Vogel #define I40E_VF_ATQLEN(_VF) (0x00081800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */ 16061ae650dSJack F Vogel #define I40E_VF_ATQLEN_MAX_INDEX 127 16161ae650dSJack F Vogel #define I40E_VF_ATQLEN_ATQLEN_SHIFT 0 16261ae650dSJack F Vogel #define I40E_VF_ATQLEN_ATQLEN_MASK I40E_MASK(0x3FF, I40E_VF_ATQLEN_ATQLEN_SHIFT) 16361ae650dSJack F Vogel #define I40E_VF_ATQLEN_ATQVFE_SHIFT 28 16461ae650dSJack F Vogel #define I40E_VF_ATQLEN_ATQVFE_MASK I40E_MASK(0x1, I40E_VF_ATQLEN_ATQVFE_SHIFT) 16561ae650dSJack F Vogel #define I40E_VF_ATQLEN_ATQOVFL_SHIFT 29 16661ae650dSJack F Vogel #define I40E_VF_ATQLEN_ATQOVFL_MASK I40E_MASK(0x1, I40E_VF_ATQLEN_ATQOVFL_SHIFT) 16761ae650dSJack F Vogel #define I40E_VF_ATQLEN_ATQCRIT_SHIFT 30 16861ae650dSJack F Vogel #define I40E_VF_ATQLEN_ATQCRIT_MASK I40E_MASK(0x1, I40E_VF_ATQLEN_ATQCRIT_SHIFT) 16961ae650dSJack F Vogel #define I40E_VF_ATQLEN_ATQENABLE_SHIFT 31 170b4a7ce06SEric Joyner #define I40E_VF_ATQLEN_ATQENABLE_MASK I40E_MASK(0x1u, I40E_VF_ATQLEN_ATQENABLE_SHIFT) 17161ae650dSJack F Vogel #define I40E_VF_ATQT(_VF) (0x00082800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */ 17261ae650dSJack F Vogel #define I40E_VF_ATQT_MAX_INDEX 127 17361ae650dSJack F Vogel #define I40E_VF_ATQT_ATQT_SHIFT 0 17461ae650dSJack F Vogel #define I40E_VF_ATQT_ATQT_MASK I40E_MASK(0x3FF, I40E_VF_ATQT_ATQT_SHIFT) 17561ae650dSJack F Vogel #define I40E_PRT_L2TAGSEN 0x001C0B20 /* Reset: CORER */ 17661ae650dSJack F Vogel #define I40E_PRT_L2TAGSEN_ENABLE_SHIFT 0 17761ae650dSJack F Vogel #define I40E_PRT_L2TAGSEN_ENABLE_MASK I40E_MASK(0xFF, I40E_PRT_L2TAGSEN_ENABLE_SHIFT) 17861ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRDATA 0x0010C080 /* Reset: PFR */ 17961ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRDATA_ERROR_CODE_SHIFT 0 18061ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRDATA_ERROR_CODE_MASK I40E_MASK(0xF, I40E_PFCM_LAN_ERRDATA_ERROR_CODE_SHIFT) 18161ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRDATA_Q_TYPE_SHIFT 4 18261ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRDATA_Q_TYPE_MASK I40E_MASK(0x7, I40E_PFCM_LAN_ERRDATA_Q_TYPE_SHIFT) 18361ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRDATA_Q_NUM_SHIFT 8 18461ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRDATA_Q_NUM_MASK I40E_MASK(0xFFF, I40E_PFCM_LAN_ERRDATA_Q_NUM_SHIFT) 18561ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRINFO 0x0010C000 /* Reset: PFR */ 18661ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRINFO_ERROR_VALID_SHIFT 0 18761ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRINFO_ERROR_VALID_MASK I40E_MASK(0x1, I40E_PFCM_LAN_ERRINFO_ERROR_VALID_SHIFT) 18861ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRINFO_ERROR_INST_SHIFT 4 18961ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRINFO_ERROR_INST_MASK I40E_MASK(0x7, I40E_PFCM_LAN_ERRINFO_ERROR_INST_SHIFT) 19061ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRINFO_DBL_ERROR_CNT_SHIFT 8 19161ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRINFO_DBL_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_LAN_ERRINFO_DBL_ERROR_CNT_SHIFT) 19261ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRINFO_RLU_ERROR_CNT_SHIFT 16 19361ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRINFO_RLU_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_LAN_ERRINFO_RLU_ERROR_CNT_SHIFT) 19461ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRINFO_RLS_ERROR_CNT_SHIFT 24 19561ae650dSJack F Vogel #define I40E_PFCM_LAN_ERRINFO_RLS_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_LAN_ERRINFO_RLS_ERROR_CNT_SHIFT) 19661ae650dSJack F Vogel #define I40E_PFCM_LANCTXCTL 0x0010C300 /* Reset: CORER */ 19761ae650dSJack F Vogel #define I40E_PFCM_LANCTXCTL_QUEUE_NUM_SHIFT 0 19861ae650dSJack F Vogel #define I40E_PFCM_LANCTXCTL_QUEUE_NUM_MASK I40E_MASK(0xFFF, I40E_PFCM_LANCTXCTL_QUEUE_NUM_SHIFT) 19961ae650dSJack F Vogel #define I40E_PFCM_LANCTXCTL_SUB_LINE_SHIFT 12 20061ae650dSJack F Vogel #define I40E_PFCM_LANCTXCTL_SUB_LINE_MASK I40E_MASK(0x7, I40E_PFCM_LANCTXCTL_SUB_LINE_SHIFT) 20161ae650dSJack F Vogel #define I40E_PFCM_LANCTXCTL_QUEUE_TYPE_SHIFT 15 20261ae650dSJack F Vogel #define I40E_PFCM_LANCTXCTL_QUEUE_TYPE_MASK I40E_MASK(0x3, I40E_PFCM_LANCTXCTL_QUEUE_TYPE_SHIFT) 20361ae650dSJack F Vogel #define I40E_PFCM_LANCTXCTL_OP_CODE_SHIFT 17 20461ae650dSJack F Vogel #define I40E_PFCM_LANCTXCTL_OP_CODE_MASK I40E_MASK(0x3, I40E_PFCM_LANCTXCTL_OP_CODE_SHIFT) 20561ae650dSJack F Vogel #define I40E_PFCM_LANCTXDATA(_i) (0x0010C100 + ((_i) * 128)) /* _i=0...3 */ /* Reset: CORER */ 20661ae650dSJack F Vogel #define I40E_PFCM_LANCTXDATA_MAX_INDEX 3 20761ae650dSJack F Vogel #define I40E_PFCM_LANCTXDATA_DATA_SHIFT 0 20861ae650dSJack F Vogel #define I40E_PFCM_LANCTXDATA_DATA_MASK I40E_MASK(0xFFFFFFFF, I40E_PFCM_LANCTXDATA_DATA_SHIFT) 20961ae650dSJack F Vogel #define I40E_PFCM_LANCTXSTAT 0x0010C380 /* Reset: CORER */ 21061ae650dSJack F Vogel #define I40E_PFCM_LANCTXSTAT_CTX_DONE_SHIFT 0 21161ae650dSJack F Vogel #define I40E_PFCM_LANCTXSTAT_CTX_DONE_MASK I40E_MASK(0x1, I40E_PFCM_LANCTXSTAT_CTX_DONE_SHIFT) 21261ae650dSJack F Vogel #define I40E_PFCM_LANCTXSTAT_CTX_MISS_SHIFT 1 21361ae650dSJack F Vogel #define I40E_PFCM_LANCTXSTAT_CTX_MISS_MASK I40E_MASK(0x1, I40E_PFCM_LANCTXSTAT_CTX_MISS_SHIFT) 21461ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA1(_VF) (0x00138800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 21561ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA1_MAX_INDEX 127 21661ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA1_ERROR_CODE_SHIFT 0 21761ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA1_ERROR_CODE_MASK I40E_MASK(0xF, I40E_VFCM_PE_ERRDATA1_ERROR_CODE_SHIFT) 21861ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA1_Q_TYPE_SHIFT 4 21961ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA1_Q_TYPE_MASK I40E_MASK(0x7, I40E_VFCM_PE_ERRDATA1_Q_TYPE_SHIFT) 22061ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA1_Q_NUM_SHIFT 8 22161ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA1_Q_NUM_MASK I40E_MASK(0x3FFFF, I40E_VFCM_PE_ERRDATA1_Q_NUM_SHIFT) 22261ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO1(_VF) (0x00138400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 22361ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO1_MAX_INDEX 127 22461ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO1_ERROR_VALID_SHIFT 0 22561ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO1_ERROR_VALID_MASK I40E_MASK(0x1, I40E_VFCM_PE_ERRINFO1_ERROR_VALID_SHIFT) 22661ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO1_ERROR_INST_SHIFT 4 22761ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO1_ERROR_INST_MASK I40E_MASK(0x7, I40E_VFCM_PE_ERRINFO1_ERROR_INST_SHIFT) 22861ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO1_DBL_ERROR_CNT_SHIFT 8 22961ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO1_DBL_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO1_DBL_ERROR_CNT_SHIFT) 23061ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO1_RLU_ERROR_CNT_SHIFT 16 23161ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO1_RLU_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO1_RLU_ERROR_CNT_SHIFT) 23261ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO1_RLS_ERROR_CNT_SHIFT 24 23361ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO1_RLS_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO1_RLS_ERROR_CNT_SHIFT) 234abf77452SKrzysztof Galazka #define I40E_PRT_SWR_PM_THR 0x0026CD00 /* Reset: CORER */ 235abf77452SKrzysztof Galazka #define I40E_PRT_SWR_PM_THR_THRESHOLD_SHIFT 0 236abf77452SKrzysztof Galazka #define I40E_PRT_SWR_PM_THR_THRESHOLD_MASK I40E_MASK(0xFF, I40E_PRT_SWR_PM_THR_THRESHOLD_SHIFT) 23761ae650dSJack F Vogel #define I40E_GLDCB_GENC 0x00083044 /* Reset: CORER */ 23861ae650dSJack F Vogel #define I40E_GLDCB_GENC_PCIRTT_SHIFT 0 23961ae650dSJack F Vogel #define I40E_GLDCB_GENC_PCIRTT_MASK I40E_MASK(0xFFFF, I40E_GLDCB_GENC_PCIRTT_SHIFT) 24061ae650dSJack F Vogel #define I40E_GLDCB_RUPTI 0x00122618 /* Reset: CORER */ 24161ae650dSJack F Vogel #define I40E_GLDCB_RUPTI_PFCTIMEOUT_UP_SHIFT 0 24261ae650dSJack F Vogel #define I40E_GLDCB_RUPTI_PFCTIMEOUT_UP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLDCB_RUPTI_PFCTIMEOUT_UP_SHIFT) 24361ae650dSJack F Vogel #define I40E_PRTDCB_FCCFG 0x001E4640 /* Reset: GLOBR */ 24461ae650dSJack F Vogel #define I40E_PRTDCB_FCCFG_TFCE_SHIFT 3 24561ae650dSJack F Vogel #define I40E_PRTDCB_FCCFG_TFCE_MASK I40E_MASK(0x3, I40E_PRTDCB_FCCFG_TFCE_SHIFT) 24661ae650dSJack F Vogel #define I40E_PRTDCB_FCRTV 0x001E4600 /* Reset: GLOBR */ 24761ae650dSJack F Vogel #define I40E_PRTDCB_FCRTV_FC_REFRESH_TH_SHIFT 0 24861ae650dSJack F Vogel #define I40E_PRTDCB_FCRTV_FC_REFRESH_TH_MASK I40E_MASK(0xFFFF, I40E_PRTDCB_FCRTV_FC_REFRESH_TH_SHIFT) 24961ae650dSJack F Vogel #define I40E_PRTDCB_FCTTVN(_i) (0x001E4580 + ((_i) * 32)) /* _i=0...3 */ /* Reset: GLOBR */ 25061ae650dSJack F Vogel #define I40E_PRTDCB_FCTTVN_MAX_INDEX 3 25161ae650dSJack F Vogel #define I40E_PRTDCB_FCTTVN_TTV_2N_SHIFT 0 25261ae650dSJack F Vogel #define I40E_PRTDCB_FCTTVN_TTV_2N_MASK I40E_MASK(0xFFFF, I40E_PRTDCB_FCTTVN_TTV_2N_SHIFT) 25361ae650dSJack F Vogel #define I40E_PRTDCB_FCTTVN_TTV_2N_P1_SHIFT 16 25461ae650dSJack F Vogel #define I40E_PRTDCB_FCTTVN_TTV_2N_P1_MASK I40E_MASK(0xFFFF, I40E_PRTDCB_FCTTVN_TTV_2N_P1_SHIFT) 25561ae650dSJack F Vogel #define I40E_PRTDCB_GENC 0x00083000 /* Reset: CORER */ 25661ae650dSJack F Vogel #define I40E_PRTDCB_GENC_RESERVED_1_SHIFT 0 25761ae650dSJack F Vogel #define I40E_PRTDCB_GENC_RESERVED_1_MASK I40E_MASK(0x3, I40E_PRTDCB_GENC_RESERVED_1_SHIFT) 25861ae650dSJack F Vogel #define I40E_PRTDCB_GENC_NUMTC_SHIFT 2 25961ae650dSJack F Vogel #define I40E_PRTDCB_GENC_NUMTC_MASK I40E_MASK(0xF, I40E_PRTDCB_GENC_NUMTC_SHIFT) 26061ae650dSJack F Vogel #define I40E_PRTDCB_GENC_FCOEUP_SHIFT 6 26161ae650dSJack F Vogel #define I40E_PRTDCB_GENC_FCOEUP_MASK I40E_MASK(0x7, I40E_PRTDCB_GENC_FCOEUP_SHIFT) 26261ae650dSJack F Vogel #define I40E_PRTDCB_GENC_FCOEUP_VALID_SHIFT 9 26361ae650dSJack F Vogel #define I40E_PRTDCB_GENC_FCOEUP_VALID_MASK I40E_MASK(0x1, I40E_PRTDCB_GENC_FCOEUP_VALID_SHIFT) 26461ae650dSJack F Vogel #define I40E_PRTDCB_GENC_PFCLDA_SHIFT 16 26561ae650dSJack F Vogel #define I40E_PRTDCB_GENC_PFCLDA_MASK I40E_MASK(0xFFFF, I40E_PRTDCB_GENC_PFCLDA_SHIFT) 26661ae650dSJack F Vogel #define I40E_PRTDCB_GENS 0x00083020 /* Reset: CORER */ 26761ae650dSJack F Vogel #define I40E_PRTDCB_GENS_DCBX_STATUS_SHIFT 0 26861ae650dSJack F Vogel #define I40E_PRTDCB_GENS_DCBX_STATUS_MASK I40E_MASK(0x7, I40E_PRTDCB_GENS_DCBX_STATUS_SHIFT) 26961ae650dSJack F Vogel #define I40E_PRTDCB_MFLCN 0x001E2400 /* Reset: GLOBR */ 27061ae650dSJack F Vogel #define I40E_PRTDCB_MFLCN_PMCF_SHIFT 0 27161ae650dSJack F Vogel #define I40E_PRTDCB_MFLCN_PMCF_MASK I40E_MASK(0x1, I40E_PRTDCB_MFLCN_PMCF_SHIFT) 27261ae650dSJack F Vogel #define I40E_PRTDCB_MFLCN_DPF_SHIFT 1 27361ae650dSJack F Vogel #define I40E_PRTDCB_MFLCN_DPF_MASK I40E_MASK(0x1, I40E_PRTDCB_MFLCN_DPF_SHIFT) 27461ae650dSJack F Vogel #define I40E_PRTDCB_MFLCN_RPFCM_SHIFT 2 27561ae650dSJack F Vogel #define I40E_PRTDCB_MFLCN_RPFCM_MASK I40E_MASK(0x1, I40E_PRTDCB_MFLCN_RPFCM_SHIFT) 27661ae650dSJack F Vogel #define I40E_PRTDCB_MFLCN_RFCE_SHIFT 3 27761ae650dSJack F Vogel #define I40E_PRTDCB_MFLCN_RFCE_MASK I40E_MASK(0x1, I40E_PRTDCB_MFLCN_RFCE_SHIFT) 27861ae650dSJack F Vogel #define I40E_PRTDCB_MFLCN_RPFCE_SHIFT 4 27961ae650dSJack F Vogel #define I40E_PRTDCB_MFLCN_RPFCE_MASK I40E_MASK(0xFF, I40E_PRTDCB_MFLCN_RPFCE_SHIFT) 28061ae650dSJack F Vogel #define I40E_PRTDCB_RETSC 0x001223E0 /* Reset: CORER */ 28161ae650dSJack F Vogel #define I40E_PRTDCB_RETSC_ETS_MODE_SHIFT 0 28261ae650dSJack F Vogel #define I40E_PRTDCB_RETSC_ETS_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_RETSC_ETS_MODE_SHIFT) 28361ae650dSJack F Vogel #define I40E_PRTDCB_RETSC_NON_ETS_MODE_SHIFT 1 28461ae650dSJack F Vogel #define I40E_PRTDCB_RETSC_NON_ETS_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_RETSC_NON_ETS_MODE_SHIFT) 28561ae650dSJack F Vogel #define I40E_PRTDCB_RETSC_ETS_MAX_EXP_SHIFT 2 28661ae650dSJack F Vogel #define I40E_PRTDCB_RETSC_ETS_MAX_EXP_MASK I40E_MASK(0xF, I40E_PRTDCB_RETSC_ETS_MAX_EXP_SHIFT) 28761ae650dSJack F Vogel #define I40E_PRTDCB_RETSC_LLTC_SHIFT 8 28861ae650dSJack F Vogel #define I40E_PRTDCB_RETSC_LLTC_MASK I40E_MASK(0xFF, I40E_PRTDCB_RETSC_LLTC_SHIFT) 28961ae650dSJack F Vogel #define I40E_PRTDCB_RETSTCC(_i) (0x00122180 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */ 29061ae650dSJack F Vogel #define I40E_PRTDCB_RETSTCC_MAX_INDEX 7 29161ae650dSJack F Vogel #define I40E_PRTDCB_RETSTCC_BWSHARE_SHIFT 0 29261ae650dSJack F Vogel #define I40E_PRTDCB_RETSTCC_BWSHARE_MASK I40E_MASK(0x7F, I40E_PRTDCB_RETSTCC_BWSHARE_SHIFT) 29361ae650dSJack F Vogel #define I40E_PRTDCB_RETSTCC_UPINTC_MODE_SHIFT 30 29461ae650dSJack F Vogel #define I40E_PRTDCB_RETSTCC_UPINTC_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_RETSTCC_UPINTC_MODE_SHIFT) 29561ae650dSJack F Vogel #define I40E_PRTDCB_RETSTCC_ETSTC_SHIFT 31 296b4a7ce06SEric Joyner #define I40E_PRTDCB_RETSTCC_ETSTC_MASK I40E_MASK(0x1u, I40E_PRTDCB_RETSTCC_ETSTC_SHIFT) 29761ae650dSJack F Vogel #define I40E_PRTDCB_RPPMC 0x001223A0 /* Reset: CORER */ 29861ae650dSJack F Vogel #define I40E_PRTDCB_RPPMC_LANRPPM_SHIFT 0 29961ae650dSJack F Vogel #define I40E_PRTDCB_RPPMC_LANRPPM_MASK I40E_MASK(0xFF, I40E_PRTDCB_RPPMC_LANRPPM_SHIFT) 30061ae650dSJack F Vogel #define I40E_PRTDCB_RPPMC_RDMARPPM_SHIFT 8 30161ae650dSJack F Vogel #define I40E_PRTDCB_RPPMC_RDMARPPM_MASK I40E_MASK(0xFF, I40E_PRTDCB_RPPMC_RDMARPPM_SHIFT) 30261ae650dSJack F Vogel #define I40E_PRTDCB_RPPMC_RX_FIFO_SIZE_SHIFT 16 30361ae650dSJack F Vogel #define I40E_PRTDCB_RPPMC_RX_FIFO_SIZE_MASK I40E_MASK(0xFF, I40E_PRTDCB_RPPMC_RX_FIFO_SIZE_SHIFT) 30461ae650dSJack F Vogel #define I40E_PRTDCB_RUP 0x001C0B00 /* Reset: CORER */ 30561ae650dSJack F Vogel #define I40E_PRTDCB_RUP_NOVLANUP_SHIFT 0 30661ae650dSJack F Vogel #define I40E_PRTDCB_RUP_NOVLANUP_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP_NOVLANUP_SHIFT) 30761ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC 0x001C09A0 /* Reset: CORER */ 30861ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP0TC_SHIFT 0 30961ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP0TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP0TC_SHIFT) 31061ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP1TC_SHIFT 3 31161ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP1TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP1TC_SHIFT) 31261ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP2TC_SHIFT 6 31361ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP2TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP2TC_SHIFT) 31461ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP3TC_SHIFT 9 31561ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP3TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP3TC_SHIFT) 31661ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP4TC_SHIFT 12 31761ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP4TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP4TC_SHIFT) 31861ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP5TC_SHIFT 15 31961ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP5TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP5TC_SHIFT) 32061ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP6TC_SHIFT 18 32161ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP6TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP6TC_SHIFT) 32261ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP7TC_SHIFT 21 32361ae650dSJack F Vogel #define I40E_PRTDCB_RUP2TC_UP7TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP7TC_SHIFT) 324f247dc25SJack F Vogel #define I40E_PRTDCB_RUPTQ(_i) (0x00122400 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */ 325f247dc25SJack F Vogel #define I40E_PRTDCB_RUPTQ_MAX_INDEX 7 326f247dc25SJack F Vogel #define I40E_PRTDCB_RUPTQ_RXQNUM_SHIFT 0 327f247dc25SJack F Vogel #define I40E_PRTDCB_RUPTQ_RXQNUM_MASK I40E_MASK(0x3FFF, I40E_PRTDCB_RUPTQ_RXQNUM_SHIFT) 32861ae650dSJack F Vogel #define I40E_PRTDCB_TC2PFC 0x001C0980 /* Reset: CORER */ 32961ae650dSJack F Vogel #define I40E_PRTDCB_TC2PFC_TC2PFC_SHIFT 0 33061ae650dSJack F Vogel #define I40E_PRTDCB_TC2PFC_TC2PFC_MASK I40E_MASK(0xFF, I40E_PRTDCB_TC2PFC_TC2PFC_SHIFT) 33161ae650dSJack F Vogel #define I40E_PRTDCB_TCMSTC(_i) (0x000A0040 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */ 33261ae650dSJack F Vogel #define I40E_PRTDCB_TCMSTC_MAX_INDEX 7 33361ae650dSJack F Vogel #define I40E_PRTDCB_TCMSTC_MSTC_SHIFT 0 33461ae650dSJack F Vogel #define I40E_PRTDCB_TCMSTC_MSTC_MASK I40E_MASK(0xFFFFF, I40E_PRTDCB_TCMSTC_MSTC_SHIFT) 33561ae650dSJack F Vogel #define I40E_PRTDCB_TCPMC 0x000A21A0 /* Reset: CORER */ 33661ae650dSJack F Vogel #define I40E_PRTDCB_TCPMC_CPM_SHIFT 0 33761ae650dSJack F Vogel #define I40E_PRTDCB_TCPMC_CPM_MASK I40E_MASK(0x1FFF, I40E_PRTDCB_TCPMC_CPM_SHIFT) 33861ae650dSJack F Vogel #define I40E_PRTDCB_TCPMC_LLTC_SHIFT 13 33961ae650dSJack F Vogel #define I40E_PRTDCB_TCPMC_LLTC_MASK I40E_MASK(0xFF, I40E_PRTDCB_TCPMC_LLTC_SHIFT) 34061ae650dSJack F Vogel #define I40E_PRTDCB_TCPMC_TCPM_MODE_SHIFT 30 34161ae650dSJack F Vogel #define I40E_PRTDCB_TCPMC_TCPM_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_TCPMC_TCPM_MODE_SHIFT) 34261ae650dSJack F Vogel #define I40E_PRTDCB_TCWSTC(_i) (0x000A2040 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */ 34361ae650dSJack F Vogel #define I40E_PRTDCB_TCWSTC_MAX_INDEX 7 34461ae650dSJack F Vogel #define I40E_PRTDCB_TCWSTC_MSTC_SHIFT 0 34561ae650dSJack F Vogel #define I40E_PRTDCB_TCWSTC_MSTC_MASK I40E_MASK(0xFFFFF, I40E_PRTDCB_TCWSTC_MSTC_SHIFT) 34661ae650dSJack F Vogel #define I40E_PRTDCB_TDPMC 0x000A0180 /* Reset: CORER */ 34761ae650dSJack F Vogel #define I40E_PRTDCB_TDPMC_DPM_SHIFT 0 34861ae650dSJack F Vogel #define I40E_PRTDCB_TDPMC_DPM_MASK I40E_MASK(0xFF, I40E_PRTDCB_TDPMC_DPM_SHIFT) 34961ae650dSJack F Vogel #define I40E_PRTDCB_TDPMC_TCPM_MODE_SHIFT 30 35061ae650dSJack F Vogel #define I40E_PRTDCB_TDPMC_TCPM_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_TDPMC_TCPM_MODE_SHIFT) 35161ae650dSJack F Vogel #define I40E_PRTDCB_TETSC_TCB 0x000AE060 /* Reset: CORER */ 35261ae650dSJack F Vogel #define I40E_PRTDCB_TETSC_TCB_EN_LL_STRICT_PRIORITY_SHIFT 0 35361ae650dSJack F Vogel #define I40E_PRTDCB_TETSC_TCB_EN_LL_STRICT_PRIORITY_MASK I40E_MASK(0x1, I40E_PRTDCB_TETSC_TCB_EN_LL_STRICT_PRIORITY_SHIFT) 35461ae650dSJack F Vogel #define I40E_PRTDCB_TETSC_TCB_LLTC_SHIFT 8 35561ae650dSJack F Vogel #define I40E_PRTDCB_TETSC_TCB_LLTC_MASK I40E_MASK(0xFF, I40E_PRTDCB_TETSC_TCB_LLTC_SHIFT) 35661ae650dSJack F Vogel #define I40E_PRTDCB_TETSC_TPB 0x00098060 /* Reset: CORER */ 35761ae650dSJack F Vogel #define I40E_PRTDCB_TETSC_TPB_EN_LL_STRICT_PRIORITY_SHIFT 0 35861ae650dSJack F Vogel #define I40E_PRTDCB_TETSC_TPB_EN_LL_STRICT_PRIORITY_MASK I40E_MASK(0x1, I40E_PRTDCB_TETSC_TPB_EN_LL_STRICT_PRIORITY_SHIFT) 35961ae650dSJack F Vogel #define I40E_PRTDCB_TETSC_TPB_LLTC_SHIFT 8 36061ae650dSJack F Vogel #define I40E_PRTDCB_TETSC_TPB_LLTC_MASK I40E_MASK(0xFF, I40E_PRTDCB_TETSC_TPB_LLTC_SHIFT) 36161ae650dSJack F Vogel #define I40E_PRTDCB_TFCS 0x001E4560 /* Reset: GLOBR */ 36261ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF_SHIFT 0 36361ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF_SHIFT) 36461ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF0_SHIFT 8 36561ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF0_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF0_SHIFT) 36661ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF1_SHIFT 9 36761ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF1_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF1_SHIFT) 36861ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF2_SHIFT 10 36961ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF2_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF2_SHIFT) 37061ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF3_SHIFT 11 37161ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF3_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF3_SHIFT) 37261ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF4_SHIFT 12 37361ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF4_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF4_SHIFT) 37461ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF5_SHIFT 13 37561ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF5_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF5_SHIFT) 37661ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF6_SHIFT 14 37761ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF6_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF6_SHIFT) 37861ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF7_SHIFT 15 37961ae650dSJack F Vogel #define I40E_PRTDCB_TFCS_TXOFF7_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF7_SHIFT) 38061ae650dSJack F Vogel #define I40E_PRTDCB_TPFCTS(_i) (0x001E4660 + ((_i) * 32)) /* _i=0...7 */ /* Reset: GLOBR */ 38161ae650dSJack F Vogel #define I40E_PRTDCB_TPFCTS_MAX_INDEX 7 38261ae650dSJack F Vogel #define I40E_PRTDCB_TPFCTS_PFCTIMER_SHIFT 0 38361ae650dSJack F Vogel #define I40E_PRTDCB_TPFCTS_PFCTIMER_MASK I40E_MASK(0x3FFF, I40E_PRTDCB_TPFCTS_PFCTIMER_SHIFT) 38461ae650dSJack F Vogel #define I40E_GLFCOE_RCTL 0x00269B94 /* Reset: CORER */ 38561ae650dSJack F Vogel #define I40E_GLFCOE_RCTL_FCOEVER_SHIFT 0 38661ae650dSJack F Vogel #define I40E_GLFCOE_RCTL_FCOEVER_MASK I40E_MASK(0xF, I40E_GLFCOE_RCTL_FCOEVER_SHIFT) 38761ae650dSJack F Vogel #define I40E_GLFCOE_RCTL_SAVBAD_SHIFT 4 38861ae650dSJack F Vogel #define I40E_GLFCOE_RCTL_SAVBAD_MASK I40E_MASK(0x1, I40E_GLFCOE_RCTL_SAVBAD_SHIFT) 38961ae650dSJack F Vogel #define I40E_GLFCOE_RCTL_ICRC_SHIFT 5 39061ae650dSJack F Vogel #define I40E_GLFCOE_RCTL_ICRC_MASK I40E_MASK(0x1, I40E_GLFCOE_RCTL_ICRC_SHIFT) 39161ae650dSJack F Vogel #define I40E_GLFCOE_RCTL_MAX_SIZE_SHIFT 16 39261ae650dSJack F Vogel #define I40E_GLFCOE_RCTL_MAX_SIZE_MASK I40E_MASK(0x3FFF, I40E_GLFCOE_RCTL_MAX_SIZE_SHIFT) 39361ae650dSJack F Vogel #define I40E_GL_FWSTS 0x00083048 /* Reset: POR */ 39461ae650dSJack F Vogel #define I40E_GL_FWSTS_FWS0B_SHIFT 0 39561ae650dSJack F Vogel #define I40E_GL_FWSTS_FWS0B_MASK I40E_MASK(0xFF, I40E_GL_FWSTS_FWS0B_SHIFT) 39661ae650dSJack F Vogel #define I40E_GL_FWSTS_FWRI_SHIFT 9 39761ae650dSJack F Vogel #define I40E_GL_FWSTS_FWRI_MASK I40E_MASK(0x1, I40E_GL_FWSTS_FWRI_SHIFT) 39861ae650dSJack F Vogel #define I40E_GL_FWSTS_FWS1B_SHIFT 16 39961ae650dSJack F Vogel #define I40E_GL_FWSTS_FWS1B_MASK I40E_MASK(0xFF, I40E_GL_FWSTS_FWS1B_SHIFT) 400b4a7ce06SEric Joyner #define I40E_GL_FWSTS_FWS1B_EMPR_0 I40E_MASK(0x20, I40E_GL_FWSTS_FWS1B_SHIFT) 401b4a7ce06SEric Joyner #define I40E_GL_FWSTS_FWS1B_EMPR_10 I40E_MASK(0x2A, I40E_GL_FWSTS_FWS1B_SHIFT) 402b4a7ce06SEric Joyner #define I40E_XL710_GL_FWSTS_FWS1B_REC_MOD_CORER_MASK \ 403b4a7ce06SEric Joyner I40E_MASK(0x30, I40E_GL_FWSTS_FWS1B_SHIFT) 404b4a7ce06SEric Joyner #define I40E_XL710_GL_FWSTS_FWS1B_REC_MOD_GLOBR_MASK \ 405b4a7ce06SEric Joyner I40E_MASK(0x31, I40E_GL_FWSTS_FWS1B_SHIFT) 406b4a7ce06SEric Joyner #define I40E_XL710_GL_FWSTS_FWS1B_REC_MOD_TRANSITION_MASK \ 407b4a7ce06SEric Joyner I40E_MASK(0x32, I40E_GL_FWSTS_FWS1B_SHIFT) 408b4a7ce06SEric Joyner #define I40E_XL710_GL_FWSTS_FWS1B_REC_MOD_NVM_MASK \ 409b4a7ce06SEric Joyner I40E_MASK(0x33, I40E_GL_FWSTS_FWS1B_SHIFT) 410b4a7ce06SEric Joyner #define I40E_X722_GL_FWSTS_FWS1B_REC_MOD_CORER_MASK \ 411b4a7ce06SEric Joyner I40E_MASK(0xB, I40E_GL_FWSTS_FWS1B_SHIFT) 412b4a7ce06SEric Joyner #define I40E_X722_GL_FWSTS_FWS1B_REC_MOD_GLOBR_MASK \ 413b4a7ce06SEric Joyner I40E_MASK(0xC, I40E_GL_FWSTS_FWS1B_SHIFT) 41461ae650dSJack F Vogel #define I40E_GLGEN_CLKSTAT 0x000B8184 /* Reset: POR */ 41561ae650dSJack F Vogel #define I40E_GLGEN_CLKSTAT_CLKMODE_SHIFT 0 41661ae650dSJack F Vogel #define I40E_GLGEN_CLKSTAT_CLKMODE_MASK I40E_MASK(0x1, I40E_GLGEN_CLKSTAT_CLKMODE_SHIFT) 41761ae650dSJack F Vogel #define I40E_GLGEN_CLKSTAT_U_CLK_SPEED_SHIFT 4 41861ae650dSJack F Vogel #define I40E_GLGEN_CLKSTAT_U_CLK_SPEED_MASK I40E_MASK(0x3, I40E_GLGEN_CLKSTAT_U_CLK_SPEED_SHIFT) 41961ae650dSJack F Vogel #define I40E_GLGEN_CLKSTAT_P0_CLK_SPEED_SHIFT 8 42061ae650dSJack F Vogel #define I40E_GLGEN_CLKSTAT_P0_CLK_SPEED_MASK I40E_MASK(0x7, I40E_GLGEN_CLKSTAT_P0_CLK_SPEED_SHIFT) 42161ae650dSJack F Vogel #define I40E_GLGEN_CLKSTAT_P1_CLK_SPEED_SHIFT 12 42261ae650dSJack F Vogel #define I40E_GLGEN_CLKSTAT_P1_CLK_SPEED_MASK I40E_MASK(0x7, I40E_GLGEN_CLKSTAT_P1_CLK_SPEED_SHIFT) 42361ae650dSJack F Vogel #define I40E_GLGEN_CLKSTAT_P2_CLK_SPEED_SHIFT 16 42461ae650dSJack F Vogel #define I40E_GLGEN_CLKSTAT_P2_CLK_SPEED_MASK I40E_MASK(0x7, I40E_GLGEN_CLKSTAT_P2_CLK_SPEED_SHIFT) 42561ae650dSJack F Vogel #define I40E_GLGEN_CLKSTAT_P3_CLK_SPEED_SHIFT 20 42661ae650dSJack F Vogel #define I40E_GLGEN_CLKSTAT_P3_CLK_SPEED_MASK I40E_MASK(0x7, I40E_GLGEN_CLKSTAT_P3_CLK_SPEED_SHIFT) 42761ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL(_i) (0x00088100 + ((_i) * 4)) /* _i=0...29 */ /* Reset: POR */ 42861ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_MAX_INDEX 29 42961ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_PRT_NUM_SHIFT 0 43061ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_PRT_NUM_MASK I40E_MASK(0x3, I40E_GLGEN_GPIO_CTL_PRT_NUM_SHIFT) 43161ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_SHIFT 3 43261ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_SHIFT) 43361ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_PIN_DIR_SHIFT 4 43461ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_PIN_DIR_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_PIN_DIR_SHIFT) 43561ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_TRI_CTL_SHIFT 5 43661ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_TRI_CTL_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_TRI_CTL_SHIFT) 43761ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_OUT_CTL_SHIFT 6 43861ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_OUT_CTL_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_OUT_CTL_SHIFT) 43961ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_PIN_FUNC_SHIFT 7 44061ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_PIN_FUNC_MASK I40E_MASK(0x7, I40E_GLGEN_GPIO_CTL_PIN_FUNC_SHIFT) 44161ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_LED_INVRT_SHIFT 10 44261ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_LED_INVRT_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_LED_INVRT_SHIFT) 44361ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_LED_BLINK_SHIFT 11 44461ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_LED_BLINK_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_LED_BLINK_SHIFT) 44561ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_LED_MODE_SHIFT 12 44661ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_LED_MODE_MASK I40E_MASK(0x1F, I40E_GLGEN_GPIO_CTL_LED_MODE_SHIFT) 44761ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_INT_MODE_SHIFT 17 44861ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_INT_MODE_MASK I40E_MASK(0x3, I40E_GLGEN_GPIO_CTL_INT_MODE_SHIFT) 44961ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_OUT_DEFAULT_SHIFT 19 45061ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_OUT_DEFAULT_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_OUT_DEFAULT_SHIFT) 45161ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_PHY_PIN_NAME_SHIFT 20 45261ae650dSJack F Vogel #define I40E_GLGEN_GPIO_CTL_PHY_PIN_NAME_MASK I40E_MASK(0x3F, I40E_GLGEN_GPIO_CTL_PHY_PIN_NAME_SHIFT) 453f247dc25SJack F Vogel #define I40E_GLGEN_GPIO_CTL_PRT_BIT_MAP_SHIFT 26 454f247dc25SJack F Vogel #define I40E_GLGEN_GPIO_CTL_PRT_BIT_MAP_MASK I40E_MASK(0xF, I40E_GLGEN_GPIO_CTL_PRT_BIT_MAP_SHIFT) 45561ae650dSJack F Vogel #define I40E_GLGEN_GPIO_SET 0x00088184 /* Reset: POR */ 45661ae650dSJack F Vogel #define I40E_GLGEN_GPIO_SET_GPIO_INDX_SHIFT 0 45761ae650dSJack F Vogel #define I40E_GLGEN_GPIO_SET_GPIO_INDX_MASK I40E_MASK(0x1F, I40E_GLGEN_GPIO_SET_GPIO_INDX_SHIFT) 45861ae650dSJack F Vogel #define I40E_GLGEN_GPIO_SET_SDP_DATA_SHIFT 5 45961ae650dSJack F Vogel #define I40E_GLGEN_GPIO_SET_SDP_DATA_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_SET_SDP_DATA_SHIFT) 46061ae650dSJack F Vogel #define I40E_GLGEN_GPIO_SET_DRIVE_SDP_SHIFT 6 46161ae650dSJack F Vogel #define I40E_GLGEN_GPIO_SET_DRIVE_SDP_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_SET_DRIVE_SDP_SHIFT) 46261ae650dSJack F Vogel #define I40E_GLGEN_GPIO_STAT 0x0008817C /* Reset: POR */ 46361ae650dSJack F Vogel #define I40E_GLGEN_GPIO_STAT_GPIO_VALUE_SHIFT 0 46461ae650dSJack F Vogel #define I40E_GLGEN_GPIO_STAT_GPIO_VALUE_MASK I40E_MASK(0x3FFFFFFF, I40E_GLGEN_GPIO_STAT_GPIO_VALUE_SHIFT) 46561ae650dSJack F Vogel #define I40E_GLGEN_GPIO_TRANSIT 0x00088180 /* Reset: POR */ 46661ae650dSJack F Vogel #define I40E_GLGEN_GPIO_TRANSIT_GPIO_TRANSITION_SHIFT 0 46761ae650dSJack F Vogel #define I40E_GLGEN_GPIO_TRANSIT_GPIO_TRANSITION_MASK I40E_MASK(0x3FFFFFFF, I40E_GLGEN_GPIO_TRANSIT_GPIO_TRANSITION_SHIFT) 46861ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD(_i) (0x000881E0 + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */ 46961ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_MAX_INDEX 3 47061ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_DATA_SHIFT 0 47161ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_DATA_MASK I40E_MASK(0xFFFF, I40E_GLGEN_I2CCMD_DATA_SHIFT) 47261ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_REGADD_SHIFT 16 47361ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_REGADD_MASK I40E_MASK(0xFF, I40E_GLGEN_I2CCMD_REGADD_SHIFT) 47461ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_PHYADD_SHIFT 24 47561ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_PHYADD_MASK I40E_MASK(0x7, I40E_GLGEN_I2CCMD_PHYADD_SHIFT) 47661ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_OP_SHIFT 27 47761ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_OP_MASK I40E_MASK(0x1, I40E_GLGEN_I2CCMD_OP_SHIFT) 47861ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_RESET_SHIFT 28 47961ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_RESET_MASK I40E_MASK(0x1, I40E_GLGEN_I2CCMD_RESET_SHIFT) 48061ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_R_SHIFT 29 48161ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_R_MASK I40E_MASK(0x1, I40E_GLGEN_I2CCMD_R_SHIFT) 48261ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_E_SHIFT 31 48361ae650dSJack F Vogel #define I40E_GLGEN_I2CCMD_E_MASK I40E_MASK(0x1, I40E_GLGEN_I2CCMD_E_SHIFT) 48461ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS(_i) (0x000881AC + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */ 48561ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_MAX_INDEX 3 48661ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_WRITE_TIME_SHIFT 0 48761ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_WRITE_TIME_MASK I40E_MASK(0x1F, I40E_GLGEN_I2CPARAMS_WRITE_TIME_SHIFT) 48861ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_READ_TIME_SHIFT 5 48961ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_READ_TIME_MASK I40E_MASK(0x7, I40E_GLGEN_I2CPARAMS_READ_TIME_SHIFT) 49061ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_I2CBB_EN_SHIFT 8 49161ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_I2CBB_EN_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_I2CBB_EN_SHIFT) 49261ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_CLK_SHIFT 9 49361ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_CLK_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_CLK_SHIFT) 49461ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_DATA_OUT_SHIFT 10 49561ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_DATA_OUT_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_DATA_OUT_SHIFT) 49661ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_DATA_OE_N_SHIFT 11 49761ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_DATA_OE_N_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_DATA_OE_N_SHIFT) 49861ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_DATA_IN_SHIFT 12 49961ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_DATA_IN_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_DATA_IN_SHIFT) 50061ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_CLK_OE_N_SHIFT 13 50161ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_CLK_OE_N_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_CLK_OE_N_SHIFT) 50261ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_CLK_IN_SHIFT 14 50361ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_CLK_IN_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_CLK_IN_SHIFT) 50461ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_CLK_STRETCH_DIS_SHIFT 15 50561ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_CLK_STRETCH_DIS_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_CLK_STRETCH_DIS_SHIFT) 50661ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_I2C_DATA_ORDER_SHIFT 31 50761ae650dSJack F Vogel #define I40E_GLGEN_I2CPARAMS_I2C_DATA_ORDER_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_I2C_DATA_ORDER_SHIFT) 50861ae650dSJack F Vogel #define I40E_GLGEN_LED_CTL 0x00088178 /* Reset: POR */ 50961ae650dSJack F Vogel #define I40E_GLGEN_LED_CTL_GLOBAL_BLINK_MODE_SHIFT 0 51061ae650dSJack F Vogel #define I40E_GLGEN_LED_CTL_GLOBAL_BLINK_MODE_MASK I40E_MASK(0x1, I40E_GLGEN_LED_CTL_GLOBAL_BLINK_MODE_SHIFT) 51161ae650dSJack F Vogel #define I40E_GLGEN_MDIO_CTRL(_i) (0x000881D0 + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */ 51261ae650dSJack F Vogel #define I40E_GLGEN_MDIO_CTRL_MAX_INDEX 3 51361ae650dSJack F Vogel #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD2_SHIFT 0 51461ae650dSJack F Vogel #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD2_MASK I40E_MASK(0x1FFFF, I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD2_SHIFT) 51561ae650dSJack F Vogel #define I40E_GLGEN_MDIO_CTRL_CONTMDC_SHIFT 17 51661ae650dSJack F Vogel #define I40E_GLGEN_MDIO_CTRL_CONTMDC_MASK I40E_MASK(0x1, I40E_GLGEN_MDIO_CTRL_CONTMDC_SHIFT) 51761ae650dSJack F Vogel #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD1_SHIFT 18 518f247dc25SJack F Vogel #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD1_MASK I40E_MASK(0x7FF, I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD1_SHIFT) 519f247dc25SJack F Vogel #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD0_SHIFT 29 520f247dc25SJack F Vogel #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD0_MASK I40E_MASK(0x7, I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD0_SHIFT) 52161ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL(_i) (0x000881C0 + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */ 52261ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_MAX_INDEX 3 52361ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_MDIO_I2C_SEL_SHIFT 0 52461ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_MDIO_I2C_SEL_MASK I40E_MASK(0x1, I40E_GLGEN_MDIO_I2C_SEL_MDIO_I2C_SEL_SHIFT) 52561ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_PHY_PORT_NUM_SHIFT 1 52661ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_PHY_PORT_NUM_MASK I40E_MASK(0xF, I40E_GLGEN_MDIO_I2C_SEL_PHY_PORT_NUM_SHIFT) 52761ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_PHY0_ADDRESS_SHIFT 5 52861ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_PHY0_ADDRESS_MASK I40E_MASK(0x1F, I40E_GLGEN_MDIO_I2C_SEL_PHY0_ADDRESS_SHIFT) 52961ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_PHY1_ADDRESS_SHIFT 10 53061ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_PHY1_ADDRESS_MASK I40E_MASK(0x1F, I40E_GLGEN_MDIO_I2C_SEL_PHY1_ADDRESS_SHIFT) 53161ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_PHY2_ADDRESS_SHIFT 15 53261ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_PHY2_ADDRESS_MASK I40E_MASK(0x1F, I40E_GLGEN_MDIO_I2C_SEL_PHY2_ADDRESS_SHIFT) 53361ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_PHY3_ADDRESS_SHIFT 20 53461ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_PHY3_ADDRESS_MASK I40E_MASK(0x1F, I40E_GLGEN_MDIO_I2C_SEL_PHY3_ADDRESS_SHIFT) 53561ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_MDIO_IF_MODE_SHIFT 25 53661ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_MDIO_IF_MODE_MASK I40E_MASK(0xF, I40E_GLGEN_MDIO_I2C_SEL_MDIO_IF_MODE_SHIFT) 53761ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_EN_FAST_MODE_SHIFT 31 53861ae650dSJack F Vogel #define I40E_GLGEN_MDIO_I2C_SEL_EN_FAST_MODE_MASK I40E_MASK(0x1, I40E_GLGEN_MDIO_I2C_SEL_EN_FAST_MODE_SHIFT) 53961ae650dSJack F Vogel #define I40E_GLGEN_MSCA(_i) (0x0008818C + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */ 54061ae650dSJack F Vogel #define I40E_GLGEN_MSCA_MAX_INDEX 3 54161ae650dSJack F Vogel #define I40E_GLGEN_MSCA_MDIADD_SHIFT 0 54261ae650dSJack F Vogel #define I40E_GLGEN_MSCA_MDIADD_MASK I40E_MASK(0xFFFF, I40E_GLGEN_MSCA_MDIADD_SHIFT) 54361ae650dSJack F Vogel #define I40E_GLGEN_MSCA_DEVADD_SHIFT 16 54461ae650dSJack F Vogel #define I40E_GLGEN_MSCA_DEVADD_MASK I40E_MASK(0x1F, I40E_GLGEN_MSCA_DEVADD_SHIFT) 54561ae650dSJack F Vogel #define I40E_GLGEN_MSCA_PHYADD_SHIFT 21 54661ae650dSJack F Vogel #define I40E_GLGEN_MSCA_PHYADD_MASK I40E_MASK(0x1F, I40E_GLGEN_MSCA_PHYADD_SHIFT) 54761ae650dSJack F Vogel #define I40E_GLGEN_MSCA_OPCODE_SHIFT 26 54861ae650dSJack F Vogel #define I40E_GLGEN_MSCA_OPCODE_MASK I40E_MASK(0x3, I40E_GLGEN_MSCA_OPCODE_SHIFT) 54961ae650dSJack F Vogel #define I40E_GLGEN_MSCA_STCODE_SHIFT 28 55061ae650dSJack F Vogel #define I40E_GLGEN_MSCA_STCODE_MASK I40E_MASK(0x3, I40E_GLGEN_MSCA_STCODE_SHIFT) 55161ae650dSJack F Vogel #define I40E_GLGEN_MSCA_MDICMD_SHIFT 30 55261ae650dSJack F Vogel #define I40E_GLGEN_MSCA_MDICMD_MASK I40E_MASK(0x1, I40E_GLGEN_MSCA_MDICMD_SHIFT) 55361ae650dSJack F Vogel #define I40E_GLGEN_MSCA_MDIINPROGEN_SHIFT 31 554b4a7ce06SEric Joyner #define I40E_GLGEN_MSCA_MDIINPROGEN_MASK I40E_MASK(0x1u, I40E_GLGEN_MSCA_MDIINPROGEN_SHIFT) 55561ae650dSJack F Vogel #define I40E_GLGEN_MSRWD(_i) (0x0008819C + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */ 55661ae650dSJack F Vogel #define I40E_GLGEN_MSRWD_MAX_INDEX 3 55761ae650dSJack F Vogel #define I40E_GLGEN_MSRWD_MDIWRDATA_SHIFT 0 55861ae650dSJack F Vogel #define I40E_GLGEN_MSRWD_MDIWRDATA_MASK I40E_MASK(0xFFFF, I40E_GLGEN_MSRWD_MDIWRDATA_SHIFT) 55961ae650dSJack F Vogel #define I40E_GLGEN_MSRWD_MDIRDDATA_SHIFT 16 56061ae650dSJack F Vogel #define I40E_GLGEN_MSRWD_MDIRDDATA_MASK I40E_MASK(0xFFFF, I40E_GLGEN_MSRWD_MDIRDDATA_SHIFT) 56161ae650dSJack F Vogel #define I40E_GLGEN_PCIFCNCNT 0x001C0AB4 /* Reset: PCIR */ 56261ae650dSJack F Vogel #define I40E_GLGEN_PCIFCNCNT_PCIPFCNT_SHIFT 0 56361ae650dSJack F Vogel #define I40E_GLGEN_PCIFCNCNT_PCIPFCNT_MASK I40E_MASK(0x1F, I40E_GLGEN_PCIFCNCNT_PCIPFCNT_SHIFT) 56461ae650dSJack F Vogel #define I40E_GLGEN_PCIFCNCNT_PCIVFCNT_SHIFT 16 56561ae650dSJack F Vogel #define I40E_GLGEN_PCIFCNCNT_PCIVFCNT_MASK I40E_MASK(0xFF, I40E_GLGEN_PCIFCNCNT_PCIVFCNT_SHIFT) 56661ae650dSJack F Vogel #define I40E_GLGEN_RSTAT 0x000B8188 /* Reset: POR */ 56761ae650dSJack F Vogel #define I40E_GLGEN_RSTAT_DEVSTATE_SHIFT 0 56861ae650dSJack F Vogel #define I40E_GLGEN_RSTAT_DEVSTATE_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_DEVSTATE_SHIFT) 56961ae650dSJack F Vogel #define I40E_GLGEN_RSTAT_RESET_TYPE_SHIFT 2 57061ae650dSJack F Vogel #define I40E_GLGEN_RSTAT_RESET_TYPE_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_RESET_TYPE_SHIFT) 57161ae650dSJack F Vogel #define I40E_GLGEN_RSTAT_CORERCNT_SHIFT 4 57261ae650dSJack F Vogel #define I40E_GLGEN_RSTAT_CORERCNT_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_CORERCNT_SHIFT) 57361ae650dSJack F Vogel #define I40E_GLGEN_RSTAT_GLOBRCNT_SHIFT 6 57461ae650dSJack F Vogel #define I40E_GLGEN_RSTAT_GLOBRCNT_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_GLOBRCNT_SHIFT) 57561ae650dSJack F Vogel #define I40E_GLGEN_RSTAT_EMPRCNT_SHIFT 8 57661ae650dSJack F Vogel #define I40E_GLGEN_RSTAT_EMPRCNT_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_EMPRCNT_SHIFT) 57761ae650dSJack F Vogel #define I40E_GLGEN_RSTAT_TIME_TO_RST_SHIFT 10 57861ae650dSJack F Vogel #define I40E_GLGEN_RSTAT_TIME_TO_RST_MASK I40E_MASK(0x3F, I40E_GLGEN_RSTAT_TIME_TO_RST_SHIFT) 57961ae650dSJack F Vogel #define I40E_GLGEN_RSTCTL 0x000B8180 /* Reset: POR */ 58061ae650dSJack F Vogel #define I40E_GLGEN_RSTCTL_GRSTDEL_SHIFT 0 58161ae650dSJack F Vogel #define I40E_GLGEN_RSTCTL_GRSTDEL_MASK I40E_MASK(0x3F, I40E_GLGEN_RSTCTL_GRSTDEL_SHIFT) 58261ae650dSJack F Vogel #define I40E_GLGEN_RSTCTL_ECC_RST_ENA_SHIFT 8 58361ae650dSJack F Vogel #define I40E_GLGEN_RSTCTL_ECC_RST_ENA_MASK I40E_MASK(0x1, I40E_GLGEN_RSTCTL_ECC_RST_ENA_SHIFT) 58461ae650dSJack F Vogel #define I40E_GLGEN_RTRIG 0x000B8190 /* Reset: CORER */ 58561ae650dSJack F Vogel #define I40E_GLGEN_RTRIG_CORER_SHIFT 0 58661ae650dSJack F Vogel #define I40E_GLGEN_RTRIG_CORER_MASK I40E_MASK(0x1, I40E_GLGEN_RTRIG_CORER_SHIFT) 58761ae650dSJack F Vogel #define I40E_GLGEN_RTRIG_GLOBR_SHIFT 1 58861ae650dSJack F Vogel #define I40E_GLGEN_RTRIG_GLOBR_MASK I40E_MASK(0x1, I40E_GLGEN_RTRIG_GLOBR_SHIFT) 58961ae650dSJack F Vogel #define I40E_GLGEN_RTRIG_EMPFWR_SHIFT 2 59061ae650dSJack F Vogel #define I40E_GLGEN_RTRIG_EMPFWR_MASK I40E_MASK(0x1, I40E_GLGEN_RTRIG_EMPFWR_SHIFT) 59161ae650dSJack F Vogel #define I40E_GLGEN_STAT 0x000B612C /* Reset: POR */ 59261ae650dSJack F Vogel #define I40E_GLGEN_STAT_HWRSVD0_SHIFT 0 59361ae650dSJack F Vogel #define I40E_GLGEN_STAT_HWRSVD0_MASK I40E_MASK(0x3, I40E_GLGEN_STAT_HWRSVD0_SHIFT) 59461ae650dSJack F Vogel #define I40E_GLGEN_STAT_DCBEN_SHIFT 2 59561ae650dSJack F Vogel #define I40E_GLGEN_STAT_DCBEN_MASK I40E_MASK(0x1, I40E_GLGEN_STAT_DCBEN_SHIFT) 59661ae650dSJack F Vogel #define I40E_GLGEN_STAT_VTEN_SHIFT 3 59761ae650dSJack F Vogel #define I40E_GLGEN_STAT_VTEN_MASK I40E_MASK(0x1, I40E_GLGEN_STAT_VTEN_SHIFT) 59861ae650dSJack F Vogel #define I40E_GLGEN_STAT_FCOEN_SHIFT 4 59961ae650dSJack F Vogel #define I40E_GLGEN_STAT_FCOEN_MASK I40E_MASK(0x1, I40E_GLGEN_STAT_FCOEN_SHIFT) 60061ae650dSJack F Vogel #define I40E_GLGEN_STAT_EVBEN_SHIFT 5 60161ae650dSJack F Vogel #define I40E_GLGEN_STAT_EVBEN_MASK I40E_MASK(0x1, I40E_GLGEN_STAT_EVBEN_SHIFT) 60261ae650dSJack F Vogel #define I40E_GLGEN_STAT_HWRSVD1_SHIFT 6 60361ae650dSJack F Vogel #define I40E_GLGEN_STAT_HWRSVD1_MASK I40E_MASK(0x3, I40E_GLGEN_STAT_HWRSVD1_SHIFT) 60461ae650dSJack F Vogel #define I40E_GLGEN_VFLRSTAT(_i) (0x00092600 + ((_i) * 4)) /* _i=0...3 */ /* Reset: CORER */ 60561ae650dSJack F Vogel #define I40E_GLGEN_VFLRSTAT_MAX_INDEX 3 60661ae650dSJack F Vogel #define I40E_GLGEN_VFLRSTAT_VFLRE_SHIFT 0 60761ae650dSJack F Vogel #define I40E_GLGEN_VFLRSTAT_VFLRE_MASK I40E_MASK(0xFFFFFFFF, I40E_GLGEN_VFLRSTAT_VFLRE_SHIFT) 60861ae650dSJack F Vogel #define I40E_GLVFGEN_TIMER 0x000881BC /* Reset: CORER */ 60961ae650dSJack F Vogel #define I40E_GLVFGEN_TIMER_GTIME_SHIFT 0 61061ae650dSJack F Vogel #define I40E_GLVFGEN_TIMER_GTIME_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVFGEN_TIMER_GTIME_SHIFT) 61161ae650dSJack F Vogel #define I40E_PFGEN_CTRL 0x00092400 /* Reset: PFR */ 61261ae650dSJack F Vogel #define I40E_PFGEN_CTRL_PFSWR_SHIFT 0 61361ae650dSJack F Vogel #define I40E_PFGEN_CTRL_PFSWR_MASK I40E_MASK(0x1, I40E_PFGEN_CTRL_PFSWR_SHIFT) 61461ae650dSJack F Vogel #define I40E_PFGEN_DRUN 0x00092500 /* Reset: CORER */ 61561ae650dSJack F Vogel #define I40E_PFGEN_DRUN_DRVUNLD_SHIFT 0 61661ae650dSJack F Vogel #define I40E_PFGEN_DRUN_DRVUNLD_MASK I40E_MASK(0x1, I40E_PFGEN_DRUN_DRVUNLD_SHIFT) 61761ae650dSJack F Vogel #define I40E_PFGEN_PORTNUM 0x001C0480 /* Reset: CORER */ 61861ae650dSJack F Vogel #define I40E_PFGEN_PORTNUM_PORT_NUM_SHIFT 0 61961ae650dSJack F Vogel #define I40E_PFGEN_PORTNUM_PORT_NUM_MASK I40E_MASK(0x3, I40E_PFGEN_PORTNUM_PORT_NUM_SHIFT) 62061ae650dSJack F Vogel #define I40E_PFGEN_STATE 0x00088000 /* Reset: CORER */ 62161ae650dSJack F Vogel #define I40E_PFGEN_STATE_RESERVED_0_SHIFT 0 62261ae650dSJack F Vogel #define I40E_PFGEN_STATE_RESERVED_0_MASK I40E_MASK(0x1, I40E_PFGEN_STATE_RESERVED_0_SHIFT) 62361ae650dSJack F Vogel #define I40E_PFGEN_STATE_PFFCEN_SHIFT 1 62461ae650dSJack F Vogel #define I40E_PFGEN_STATE_PFFCEN_MASK I40E_MASK(0x1, I40E_PFGEN_STATE_PFFCEN_SHIFT) 62561ae650dSJack F Vogel #define I40E_PFGEN_STATE_PFLINKEN_SHIFT 2 62661ae650dSJack F Vogel #define I40E_PFGEN_STATE_PFLINKEN_MASK I40E_MASK(0x1, I40E_PFGEN_STATE_PFLINKEN_SHIFT) 62761ae650dSJack F Vogel #define I40E_PFGEN_STATE_PFSCEN_SHIFT 3 62861ae650dSJack F Vogel #define I40E_PFGEN_STATE_PFSCEN_MASK I40E_MASK(0x1, I40E_PFGEN_STATE_PFSCEN_SHIFT) 62961ae650dSJack F Vogel #define I40E_PRTGEN_CNF 0x000B8120 /* Reset: POR */ 63061ae650dSJack F Vogel #define I40E_PRTGEN_CNF_PORT_DIS_SHIFT 0 63161ae650dSJack F Vogel #define I40E_PRTGEN_CNF_PORT_DIS_MASK I40E_MASK(0x1, I40E_PRTGEN_CNF_PORT_DIS_SHIFT) 63261ae650dSJack F Vogel #define I40E_PRTGEN_CNF_ALLOW_PORT_DIS_SHIFT 1 63361ae650dSJack F Vogel #define I40E_PRTGEN_CNF_ALLOW_PORT_DIS_MASK I40E_MASK(0x1, I40E_PRTGEN_CNF_ALLOW_PORT_DIS_SHIFT) 63461ae650dSJack F Vogel #define I40E_PRTGEN_CNF_EMP_PORT_DIS_SHIFT 2 63561ae650dSJack F Vogel #define I40E_PRTGEN_CNF_EMP_PORT_DIS_MASK I40E_MASK(0x1, I40E_PRTGEN_CNF_EMP_PORT_DIS_SHIFT) 63661ae650dSJack F Vogel #define I40E_PRTGEN_CNF2 0x000B8160 /* Reset: POR */ 63761ae650dSJack F Vogel #define I40E_PRTGEN_CNF2_ACTIVATE_PORT_LINK_SHIFT 0 63861ae650dSJack F Vogel #define I40E_PRTGEN_CNF2_ACTIVATE_PORT_LINK_MASK I40E_MASK(0x1, I40E_PRTGEN_CNF2_ACTIVATE_PORT_LINK_SHIFT) 63961ae650dSJack F Vogel #define I40E_PRTGEN_STATUS 0x000B8100 /* Reset: POR */ 64061ae650dSJack F Vogel #define I40E_PRTGEN_STATUS_PORT_VALID_SHIFT 0 64161ae650dSJack F Vogel #define I40E_PRTGEN_STATUS_PORT_VALID_MASK I40E_MASK(0x1, I40E_PRTGEN_STATUS_PORT_VALID_SHIFT) 64261ae650dSJack F Vogel #define I40E_PRTGEN_STATUS_PORT_ACTIVE_SHIFT 1 64361ae650dSJack F Vogel #define I40E_PRTGEN_STATUS_PORT_ACTIVE_MASK I40E_MASK(0x1, I40E_PRTGEN_STATUS_PORT_ACTIVE_SHIFT) 64461ae650dSJack F Vogel #define I40E_VFGEN_RSTAT1(_VF) (0x00074400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 64561ae650dSJack F Vogel #define I40E_VFGEN_RSTAT1_MAX_INDEX 127 64661ae650dSJack F Vogel #define I40E_VFGEN_RSTAT1_VFR_STATE_SHIFT 0 64761ae650dSJack F Vogel #define I40E_VFGEN_RSTAT1_VFR_STATE_MASK I40E_MASK(0x3, I40E_VFGEN_RSTAT1_VFR_STATE_SHIFT) 64861ae650dSJack F Vogel #define I40E_VPGEN_VFRSTAT(_VF) (0x00091C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */ 64961ae650dSJack F Vogel #define I40E_VPGEN_VFRSTAT_MAX_INDEX 127 65061ae650dSJack F Vogel #define I40E_VPGEN_VFRSTAT_VFRD_SHIFT 0 65161ae650dSJack F Vogel #define I40E_VPGEN_VFRSTAT_VFRD_MASK I40E_MASK(0x1, I40E_VPGEN_VFRSTAT_VFRD_SHIFT) 65261ae650dSJack F Vogel #define I40E_VPGEN_VFRTRIG(_VF) (0x00091800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */ 65361ae650dSJack F Vogel #define I40E_VPGEN_VFRTRIG_MAX_INDEX 127 65461ae650dSJack F Vogel #define I40E_VPGEN_VFRTRIG_VFSWR_SHIFT 0 65561ae650dSJack F Vogel #define I40E_VPGEN_VFRTRIG_VFSWR_MASK I40E_MASK(0x1, I40E_VPGEN_VFRTRIG_VFSWR_SHIFT) 65661ae650dSJack F Vogel #define I40E_VSIGEN_RSTAT(_VSI) (0x00090800 + ((_VSI) * 4)) /* _i=0...383 */ /* Reset: CORER */ 65761ae650dSJack F Vogel #define I40E_VSIGEN_RSTAT_MAX_INDEX 383 65861ae650dSJack F Vogel #define I40E_VSIGEN_RSTAT_VMRD_SHIFT 0 65961ae650dSJack F Vogel #define I40E_VSIGEN_RSTAT_VMRD_MASK I40E_MASK(0x1, I40E_VSIGEN_RSTAT_VMRD_SHIFT) 66061ae650dSJack F Vogel #define I40E_VSIGEN_RTRIG(_VSI) (0x00090000 + ((_VSI) * 4)) /* _i=0...383 */ /* Reset: CORER */ 66161ae650dSJack F Vogel #define I40E_VSIGEN_RTRIG_MAX_INDEX 383 66261ae650dSJack F Vogel #define I40E_VSIGEN_RTRIG_VMSWR_SHIFT 0 66361ae650dSJack F Vogel #define I40E_VSIGEN_RTRIG_VMSWR_MASK I40E_MASK(0x1, I40E_VSIGEN_RTRIG_VMSWR_SHIFT) 66461ae650dSJack F Vogel #define I40E_GLHMC_FCOEDDPBASE(_i) (0x000C6600 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 66561ae650dSJack F Vogel #define I40E_GLHMC_FCOEDDPBASE_MAX_INDEX 15 66661ae650dSJack F Vogel #define I40E_GLHMC_FCOEDDPBASE_FPMFCOEDDPBASE_SHIFT 0 66761ae650dSJack F Vogel #define I40E_GLHMC_FCOEDDPBASE_FPMFCOEDDPBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_FCOEDDPBASE_FPMFCOEDDPBASE_SHIFT) 66861ae650dSJack F Vogel #define I40E_GLHMC_FCOEDDPCNT(_i) (0x000C6700 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 66961ae650dSJack F Vogel #define I40E_GLHMC_FCOEDDPCNT_MAX_INDEX 15 67061ae650dSJack F Vogel #define I40E_GLHMC_FCOEDDPCNT_FPMFCOEDDPCNT_SHIFT 0 67161ae650dSJack F Vogel #define I40E_GLHMC_FCOEDDPCNT_FPMFCOEDDPCNT_MASK I40E_MASK(0xFFFFF, I40E_GLHMC_FCOEDDPCNT_FPMFCOEDDPCNT_SHIFT) 67261ae650dSJack F Vogel #define I40E_GLHMC_FCOEDDPOBJSZ 0x000C2010 /* Reset: CORER */ 67361ae650dSJack F Vogel #define I40E_GLHMC_FCOEDDPOBJSZ_PMFCOEDDPOBJSZ_SHIFT 0 67461ae650dSJack F Vogel #define I40E_GLHMC_FCOEDDPOBJSZ_PMFCOEDDPOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_FCOEDDPOBJSZ_PMFCOEDDPOBJSZ_SHIFT) 67561ae650dSJack F Vogel #define I40E_GLHMC_FCOEFBASE(_i) (0x000C6800 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 67661ae650dSJack F Vogel #define I40E_GLHMC_FCOEFBASE_MAX_INDEX 15 67761ae650dSJack F Vogel #define I40E_GLHMC_FCOEFBASE_FPMFCOEFBASE_SHIFT 0 67861ae650dSJack F Vogel #define I40E_GLHMC_FCOEFBASE_FPMFCOEFBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_FCOEFBASE_FPMFCOEFBASE_SHIFT) 67961ae650dSJack F Vogel #define I40E_GLHMC_FCOEFCNT(_i) (0x000C6900 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 68061ae650dSJack F Vogel #define I40E_GLHMC_FCOEFCNT_MAX_INDEX 15 68161ae650dSJack F Vogel #define I40E_GLHMC_FCOEFCNT_FPMFCOEFCNT_SHIFT 0 68261ae650dSJack F Vogel #define I40E_GLHMC_FCOEFCNT_FPMFCOEFCNT_MASK I40E_MASK(0x7FFFFF, I40E_GLHMC_FCOEFCNT_FPMFCOEFCNT_SHIFT) 68361ae650dSJack F Vogel #define I40E_GLHMC_FCOEFMAX 0x000C20D0 /* Reset: CORER */ 68461ae650dSJack F Vogel #define I40E_GLHMC_FCOEFMAX_PMFCOEFMAX_SHIFT 0 68561ae650dSJack F Vogel #define I40E_GLHMC_FCOEFMAX_PMFCOEFMAX_MASK I40E_MASK(0xFFFF, I40E_GLHMC_FCOEFMAX_PMFCOEFMAX_SHIFT) 68661ae650dSJack F Vogel #define I40E_GLHMC_FCOEFOBJSZ 0x000C2018 /* Reset: CORER */ 68761ae650dSJack F Vogel #define I40E_GLHMC_FCOEFOBJSZ_PMFCOEFOBJSZ_SHIFT 0 68861ae650dSJack F Vogel #define I40E_GLHMC_FCOEFOBJSZ_PMFCOEFOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_FCOEFOBJSZ_PMFCOEFOBJSZ_SHIFT) 68961ae650dSJack F Vogel #define I40E_GLHMC_FCOEMAX 0x000C2014 /* Reset: CORER */ 69061ae650dSJack F Vogel #define I40E_GLHMC_FCOEMAX_PMFCOEMAX_SHIFT 0 69161ae650dSJack F Vogel #define I40E_GLHMC_FCOEMAX_PMFCOEMAX_MASK I40E_MASK(0x1FFF, I40E_GLHMC_FCOEMAX_PMFCOEMAX_SHIFT) 69261ae650dSJack F Vogel #define I40E_GLHMC_FSIAVBASE(_i) (0x000C5600 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 69361ae650dSJack F Vogel #define I40E_GLHMC_FSIAVBASE_MAX_INDEX 15 69461ae650dSJack F Vogel #define I40E_GLHMC_FSIAVBASE_FPMFSIAVBASE_SHIFT 0 69561ae650dSJack F Vogel #define I40E_GLHMC_FSIAVBASE_FPMFSIAVBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_FSIAVBASE_FPMFSIAVBASE_SHIFT) 69661ae650dSJack F Vogel #define I40E_GLHMC_FSIAVCNT(_i) (0x000C5700 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 69761ae650dSJack F Vogel #define I40E_GLHMC_FSIAVCNT_MAX_INDEX 15 69861ae650dSJack F Vogel #define I40E_GLHMC_FSIAVCNT_FPMFSIAVCNT_SHIFT 0 69961ae650dSJack F Vogel #define I40E_GLHMC_FSIAVCNT_FPMFSIAVCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_FSIAVCNT_FPMFSIAVCNT_SHIFT) 70061ae650dSJack F Vogel #define I40E_GLHMC_FSIAVCNT_RSVD_SHIFT 29 70161ae650dSJack F Vogel #define I40E_GLHMC_FSIAVCNT_RSVD_MASK I40E_MASK(0x7, I40E_GLHMC_FSIAVCNT_RSVD_SHIFT) 70261ae650dSJack F Vogel #define I40E_GLHMC_FSIAVMAX 0x000C2068 /* Reset: CORER */ 70361ae650dSJack F Vogel #define I40E_GLHMC_FSIAVMAX_PMFSIAVMAX_SHIFT 0 70461ae650dSJack F Vogel #define I40E_GLHMC_FSIAVMAX_PMFSIAVMAX_MASK I40E_MASK(0x1FFFF, I40E_GLHMC_FSIAVMAX_PMFSIAVMAX_SHIFT) 70561ae650dSJack F Vogel #define I40E_GLHMC_FSIAVOBJSZ 0x000C2064 /* Reset: CORER */ 70661ae650dSJack F Vogel #define I40E_GLHMC_FSIAVOBJSZ_PMFSIAVOBJSZ_SHIFT 0 70761ae650dSJack F Vogel #define I40E_GLHMC_FSIAVOBJSZ_PMFSIAVOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_FSIAVOBJSZ_PMFSIAVOBJSZ_SHIFT) 70861ae650dSJack F Vogel #define I40E_GLHMC_FSIMCBASE(_i) (0x000C6000 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 70961ae650dSJack F Vogel #define I40E_GLHMC_FSIMCBASE_MAX_INDEX 15 71061ae650dSJack F Vogel #define I40E_GLHMC_FSIMCBASE_FPMFSIMCBASE_SHIFT 0 71161ae650dSJack F Vogel #define I40E_GLHMC_FSIMCBASE_FPMFSIMCBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_FSIMCBASE_FPMFSIMCBASE_SHIFT) 71261ae650dSJack F Vogel #define I40E_GLHMC_FSIMCCNT(_i) (0x000C6100 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 71361ae650dSJack F Vogel #define I40E_GLHMC_FSIMCCNT_MAX_INDEX 15 71461ae650dSJack F Vogel #define I40E_GLHMC_FSIMCCNT_FPMFSIMCSZ_SHIFT 0 71561ae650dSJack F Vogel #define I40E_GLHMC_FSIMCCNT_FPMFSIMCSZ_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_FSIMCCNT_FPMFSIMCSZ_SHIFT) 71661ae650dSJack F Vogel #define I40E_GLHMC_FSIMCMAX 0x000C2060 /* Reset: CORER */ 71761ae650dSJack F Vogel #define I40E_GLHMC_FSIMCMAX_PMFSIMCMAX_SHIFT 0 71861ae650dSJack F Vogel #define I40E_GLHMC_FSIMCMAX_PMFSIMCMAX_MASK I40E_MASK(0x3FFF, I40E_GLHMC_FSIMCMAX_PMFSIMCMAX_SHIFT) 71961ae650dSJack F Vogel #define I40E_GLHMC_FSIMCOBJSZ 0x000C205c /* Reset: CORER */ 72061ae650dSJack F Vogel #define I40E_GLHMC_FSIMCOBJSZ_PMFSIMCOBJSZ_SHIFT 0 72161ae650dSJack F Vogel #define I40E_GLHMC_FSIMCOBJSZ_PMFSIMCOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_FSIMCOBJSZ_PMFSIMCOBJSZ_SHIFT) 72261ae650dSJack F Vogel #define I40E_GLHMC_LANQMAX 0x000C2008 /* Reset: CORER */ 72361ae650dSJack F Vogel #define I40E_GLHMC_LANQMAX_PMLANQMAX_SHIFT 0 72461ae650dSJack F Vogel #define I40E_GLHMC_LANQMAX_PMLANQMAX_MASK I40E_MASK(0x7FF, I40E_GLHMC_LANQMAX_PMLANQMAX_SHIFT) 72561ae650dSJack F Vogel #define I40E_GLHMC_LANRXBASE(_i) (0x000C6400 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 72661ae650dSJack F Vogel #define I40E_GLHMC_LANRXBASE_MAX_INDEX 15 72761ae650dSJack F Vogel #define I40E_GLHMC_LANRXBASE_FPMLANRXBASE_SHIFT 0 72861ae650dSJack F Vogel #define I40E_GLHMC_LANRXBASE_FPMLANRXBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_LANRXBASE_FPMLANRXBASE_SHIFT) 72961ae650dSJack F Vogel #define I40E_GLHMC_LANRXCNT(_i) (0x000C6500 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 73061ae650dSJack F Vogel #define I40E_GLHMC_LANRXCNT_MAX_INDEX 15 73161ae650dSJack F Vogel #define I40E_GLHMC_LANRXCNT_FPMLANRXCNT_SHIFT 0 73261ae650dSJack F Vogel #define I40E_GLHMC_LANRXCNT_FPMLANRXCNT_MASK I40E_MASK(0x7FF, I40E_GLHMC_LANRXCNT_FPMLANRXCNT_SHIFT) 73361ae650dSJack F Vogel #define I40E_GLHMC_LANRXOBJSZ 0x000C200c /* Reset: CORER */ 73461ae650dSJack F Vogel #define I40E_GLHMC_LANRXOBJSZ_PMLANRXOBJSZ_SHIFT 0 73561ae650dSJack F Vogel #define I40E_GLHMC_LANRXOBJSZ_PMLANRXOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_LANRXOBJSZ_PMLANRXOBJSZ_SHIFT) 73661ae650dSJack F Vogel #define I40E_GLHMC_LANTXBASE(_i) (0x000C6200 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 73761ae650dSJack F Vogel #define I40E_GLHMC_LANTXBASE_MAX_INDEX 15 73861ae650dSJack F Vogel #define I40E_GLHMC_LANTXBASE_FPMLANTXBASE_SHIFT 0 73961ae650dSJack F Vogel #define I40E_GLHMC_LANTXBASE_FPMLANTXBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_LANTXBASE_FPMLANTXBASE_SHIFT) 74061ae650dSJack F Vogel #define I40E_GLHMC_LANTXBASE_RSVD_SHIFT 24 74161ae650dSJack F Vogel #define I40E_GLHMC_LANTXBASE_RSVD_MASK I40E_MASK(0xFF, I40E_GLHMC_LANTXBASE_RSVD_SHIFT) 74261ae650dSJack F Vogel #define I40E_GLHMC_LANTXCNT(_i) (0x000C6300 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 74361ae650dSJack F Vogel #define I40E_GLHMC_LANTXCNT_MAX_INDEX 15 74461ae650dSJack F Vogel #define I40E_GLHMC_LANTXCNT_FPMLANTXCNT_SHIFT 0 74561ae650dSJack F Vogel #define I40E_GLHMC_LANTXCNT_FPMLANTXCNT_MASK I40E_MASK(0x7FF, I40E_GLHMC_LANTXCNT_FPMLANTXCNT_SHIFT) 74661ae650dSJack F Vogel #define I40E_GLHMC_LANTXOBJSZ 0x000C2004 /* Reset: CORER */ 74761ae650dSJack F Vogel #define I40E_GLHMC_LANTXOBJSZ_PMLANTXOBJSZ_SHIFT 0 74861ae650dSJack F Vogel #define I40E_GLHMC_LANTXOBJSZ_PMLANTXOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_LANTXOBJSZ_PMLANTXOBJSZ_SHIFT) 74961ae650dSJack F Vogel #define I40E_GLHMC_PFASSIGN(_i) (0x000C0c00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 75061ae650dSJack F Vogel #define I40E_GLHMC_PFASSIGN_MAX_INDEX 15 75161ae650dSJack F Vogel #define I40E_GLHMC_PFASSIGN_PMFCNPFASSIGN_SHIFT 0 75261ae650dSJack F Vogel #define I40E_GLHMC_PFASSIGN_PMFCNPFASSIGN_MASK I40E_MASK(0xF, I40E_GLHMC_PFASSIGN_PMFCNPFASSIGN_SHIFT) 75361ae650dSJack F Vogel #define I40E_GLHMC_SDPART(_i) (0x000C0800 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 75461ae650dSJack F Vogel #define I40E_GLHMC_SDPART_MAX_INDEX 15 75561ae650dSJack F Vogel #define I40E_GLHMC_SDPART_PMSDBASE_SHIFT 0 75661ae650dSJack F Vogel #define I40E_GLHMC_SDPART_PMSDBASE_MASK I40E_MASK(0xFFF, I40E_GLHMC_SDPART_PMSDBASE_SHIFT) 75761ae650dSJack F Vogel #define I40E_GLHMC_SDPART_PMSDSIZE_SHIFT 16 75861ae650dSJack F Vogel #define I40E_GLHMC_SDPART_PMSDSIZE_MASK I40E_MASK(0x1FFF, I40E_GLHMC_SDPART_PMSDSIZE_SHIFT) 75961ae650dSJack F Vogel #define I40E_PFHMC_ERRORDATA 0x000C0500 /* Reset: PFR */ 76061ae650dSJack F Vogel #define I40E_PFHMC_ERRORDATA_HMC_ERROR_DATA_SHIFT 0 76161ae650dSJack F Vogel #define I40E_PFHMC_ERRORDATA_HMC_ERROR_DATA_MASK I40E_MASK(0x3FFFFFFF, I40E_PFHMC_ERRORDATA_HMC_ERROR_DATA_SHIFT) 76261ae650dSJack F Vogel #define I40E_PFHMC_ERRORINFO 0x000C0400 /* Reset: PFR */ 76361ae650dSJack F Vogel #define I40E_PFHMC_ERRORINFO_PMF_INDEX_SHIFT 0 76461ae650dSJack F Vogel #define I40E_PFHMC_ERRORINFO_PMF_INDEX_MASK I40E_MASK(0x1F, I40E_PFHMC_ERRORINFO_PMF_INDEX_SHIFT) 76561ae650dSJack F Vogel #define I40E_PFHMC_ERRORINFO_PMF_ISVF_SHIFT 7 76661ae650dSJack F Vogel #define I40E_PFHMC_ERRORINFO_PMF_ISVF_MASK I40E_MASK(0x1, I40E_PFHMC_ERRORINFO_PMF_ISVF_SHIFT) 76761ae650dSJack F Vogel #define I40E_PFHMC_ERRORINFO_HMC_ERROR_TYPE_SHIFT 8 76861ae650dSJack F Vogel #define I40E_PFHMC_ERRORINFO_HMC_ERROR_TYPE_MASK I40E_MASK(0xF, I40E_PFHMC_ERRORINFO_HMC_ERROR_TYPE_SHIFT) 76961ae650dSJack F Vogel #define I40E_PFHMC_ERRORINFO_HMC_OBJECT_TYPE_SHIFT 16 77061ae650dSJack F Vogel #define I40E_PFHMC_ERRORINFO_HMC_OBJECT_TYPE_MASK I40E_MASK(0x1F, I40E_PFHMC_ERRORINFO_HMC_OBJECT_TYPE_SHIFT) 77161ae650dSJack F Vogel #define I40E_PFHMC_ERRORINFO_ERROR_DETECTED_SHIFT 31 77261ae650dSJack F Vogel #define I40E_PFHMC_ERRORINFO_ERROR_DETECTED_MASK I40E_MASK(0x1, I40E_PFHMC_ERRORINFO_ERROR_DETECTED_SHIFT) 77361ae650dSJack F Vogel #define I40E_PFHMC_PDINV 0x000C0300 /* Reset: PFR */ 77461ae650dSJack F Vogel #define I40E_PFHMC_PDINV_PMSDIDX_SHIFT 0 77561ae650dSJack F Vogel #define I40E_PFHMC_PDINV_PMSDIDX_MASK I40E_MASK(0xFFF, I40E_PFHMC_PDINV_PMSDIDX_SHIFT) 77661ae650dSJack F Vogel #define I40E_PFHMC_PDINV_PMPDIDX_SHIFT 16 77761ae650dSJack F Vogel #define I40E_PFHMC_PDINV_PMPDIDX_MASK I40E_MASK(0x1FF, I40E_PFHMC_PDINV_PMPDIDX_SHIFT) 77861ae650dSJack F Vogel #define I40E_PFHMC_SDCMD 0x000C0000 /* Reset: PFR */ 77961ae650dSJack F Vogel #define I40E_PFHMC_SDCMD_PMSDIDX_SHIFT 0 78061ae650dSJack F Vogel #define I40E_PFHMC_SDCMD_PMSDIDX_MASK I40E_MASK(0xFFF, I40E_PFHMC_SDCMD_PMSDIDX_SHIFT) 78161ae650dSJack F Vogel #define I40E_PFHMC_SDCMD_PMSDWR_SHIFT 31 78261ae650dSJack F Vogel #define I40E_PFHMC_SDCMD_PMSDWR_MASK I40E_MASK(0x1, I40E_PFHMC_SDCMD_PMSDWR_SHIFT) 78361ae650dSJack F Vogel #define I40E_PFHMC_SDDATAHIGH 0x000C0200 /* Reset: PFR */ 78461ae650dSJack F Vogel #define I40E_PFHMC_SDDATAHIGH_PMSDDATAHIGH_SHIFT 0 78561ae650dSJack F Vogel #define I40E_PFHMC_SDDATAHIGH_PMSDDATAHIGH_MASK I40E_MASK(0xFFFFFFFF, I40E_PFHMC_SDDATAHIGH_PMSDDATAHIGH_SHIFT) 78661ae650dSJack F Vogel #define I40E_PFHMC_SDDATALOW 0x000C0100 /* Reset: PFR */ 78761ae650dSJack F Vogel #define I40E_PFHMC_SDDATALOW_PMSDVALID_SHIFT 0 78861ae650dSJack F Vogel #define I40E_PFHMC_SDDATALOW_PMSDVALID_MASK I40E_MASK(0x1, I40E_PFHMC_SDDATALOW_PMSDVALID_SHIFT) 78961ae650dSJack F Vogel #define I40E_PFHMC_SDDATALOW_PMSDTYPE_SHIFT 1 79061ae650dSJack F Vogel #define I40E_PFHMC_SDDATALOW_PMSDTYPE_MASK I40E_MASK(0x1, I40E_PFHMC_SDDATALOW_PMSDTYPE_SHIFT) 79161ae650dSJack F Vogel #define I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_SHIFT 2 79261ae650dSJack F Vogel #define I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_MASK I40E_MASK(0x3FF, I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_SHIFT) 79361ae650dSJack F Vogel #define I40E_PFHMC_SDDATALOW_PMSDDATALOW_SHIFT 12 79461ae650dSJack F Vogel #define I40E_PFHMC_SDDATALOW_PMSDDATALOW_MASK I40E_MASK(0xFFFFF, I40E_PFHMC_SDDATALOW_PMSDDATALOW_SHIFT) 79561ae650dSJack F Vogel #define I40E_GL_GP_FUSE(_i) (0x0009400C + ((_i) * 4)) /* _i=0...28 */ /* Reset: POR */ 79661ae650dSJack F Vogel #define I40E_GL_GP_FUSE_MAX_INDEX 28 79761ae650dSJack F Vogel #define I40E_GL_GP_FUSE_GL_GP_FUSE_SHIFT 0 79861ae650dSJack F Vogel #define I40E_GL_GP_FUSE_GL_GP_FUSE_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_GP_FUSE_GL_GP_FUSE_SHIFT) 79961ae650dSJack F Vogel #define I40E_GL_UFUSE 0x00094008 /* Reset: POR */ 80061ae650dSJack F Vogel #define I40E_GL_UFUSE_FOUR_PORT_ENABLE_SHIFT 1 80161ae650dSJack F Vogel #define I40E_GL_UFUSE_FOUR_PORT_ENABLE_MASK I40E_MASK(0x1, I40E_GL_UFUSE_FOUR_PORT_ENABLE_SHIFT) 80261ae650dSJack F Vogel #define I40E_GL_UFUSE_NIC_ID_SHIFT 2 80361ae650dSJack F Vogel #define I40E_GL_UFUSE_NIC_ID_MASK I40E_MASK(0x1, I40E_GL_UFUSE_NIC_ID_SHIFT) 80461ae650dSJack F Vogel #define I40E_GL_UFUSE_ULT_LOCKOUT_SHIFT 10 80561ae650dSJack F Vogel #define I40E_GL_UFUSE_ULT_LOCKOUT_MASK I40E_MASK(0x1, I40E_GL_UFUSE_ULT_LOCKOUT_SHIFT) 80661ae650dSJack F Vogel #define I40E_GL_UFUSE_CLS_LOCKOUT_SHIFT 11 80761ae650dSJack F Vogel #define I40E_GL_UFUSE_CLS_LOCKOUT_MASK I40E_MASK(0x1, I40E_GL_UFUSE_CLS_LOCKOUT_SHIFT) 80861ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA 0x00088188 /* Reset: POR */ 80961ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO0_ENA_SHIFT 0 81061ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO0_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO0_ENA_SHIFT) 81161ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO1_ENA_SHIFT 1 81261ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO1_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO1_ENA_SHIFT) 81361ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO2_ENA_SHIFT 2 81461ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO2_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO2_ENA_SHIFT) 81561ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO3_ENA_SHIFT 3 81661ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO3_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO3_ENA_SHIFT) 81761ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO4_ENA_SHIFT 4 81861ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO4_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO4_ENA_SHIFT) 81961ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO5_ENA_SHIFT 5 82061ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO5_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO5_ENA_SHIFT) 82161ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO6_ENA_SHIFT 6 82261ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO6_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO6_ENA_SHIFT) 82361ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO7_ENA_SHIFT 7 82461ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO7_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO7_ENA_SHIFT) 82561ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO8_ENA_SHIFT 8 82661ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO8_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO8_ENA_SHIFT) 82761ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO9_ENA_SHIFT 9 82861ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO9_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO9_ENA_SHIFT) 82961ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO10_ENA_SHIFT 10 83061ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO10_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO10_ENA_SHIFT) 83161ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO11_ENA_SHIFT 11 83261ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO11_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO11_ENA_SHIFT) 83361ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO12_ENA_SHIFT 12 83461ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO12_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO12_ENA_SHIFT) 83561ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO13_ENA_SHIFT 13 83661ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO13_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO13_ENA_SHIFT) 83761ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO14_ENA_SHIFT 14 83861ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO14_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO14_ENA_SHIFT) 83961ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO15_ENA_SHIFT 15 84061ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO15_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO15_ENA_SHIFT) 84161ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO16_ENA_SHIFT 16 84261ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO16_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO16_ENA_SHIFT) 84361ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO17_ENA_SHIFT 17 84461ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO17_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO17_ENA_SHIFT) 84561ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO18_ENA_SHIFT 18 84661ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO18_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO18_ENA_SHIFT) 84761ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO19_ENA_SHIFT 19 84861ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO19_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO19_ENA_SHIFT) 84961ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO20_ENA_SHIFT 20 85061ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO20_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO20_ENA_SHIFT) 85161ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO21_ENA_SHIFT 21 85261ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO21_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO21_ENA_SHIFT) 85361ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO22_ENA_SHIFT 22 85461ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO22_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO22_ENA_SHIFT) 85561ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO23_ENA_SHIFT 23 85661ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO23_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO23_ENA_SHIFT) 85761ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO24_ENA_SHIFT 24 85861ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO24_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO24_ENA_SHIFT) 85961ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO25_ENA_SHIFT 25 86061ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO25_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO25_ENA_SHIFT) 86161ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO26_ENA_SHIFT 26 86261ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO26_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO26_ENA_SHIFT) 86361ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO27_ENA_SHIFT 27 86461ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO27_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO27_ENA_SHIFT) 86561ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO28_ENA_SHIFT 28 86661ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO28_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO28_ENA_SHIFT) 86761ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO29_ENA_SHIFT 29 86861ae650dSJack F Vogel #define I40E_EMPINT_GPIO_ENA_GPIO29_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO29_ENA_SHIFT) 86961ae650dSJack F Vogel #define I40E_PFGEN_PORTMDIO_NUM 0x0003F100 /* Reset: CORER */ 87061ae650dSJack F Vogel #define I40E_PFGEN_PORTMDIO_NUM_PORT_NUM_SHIFT 0 87161ae650dSJack F Vogel #define I40E_PFGEN_PORTMDIO_NUM_PORT_NUM_MASK I40E_MASK(0x3, I40E_PFGEN_PORTMDIO_NUM_PORT_NUM_SHIFT) 87261ae650dSJack F Vogel #define I40E_PFGEN_PORTMDIO_NUM_VFLINK_STAT_ENA_SHIFT 4 87361ae650dSJack F Vogel #define I40E_PFGEN_PORTMDIO_NUM_VFLINK_STAT_ENA_MASK I40E_MASK(0x1, I40E_PFGEN_PORTMDIO_NUM_VFLINK_STAT_ENA_SHIFT) 87461ae650dSJack F Vogel #define I40E_PFINT_AEQCTL 0x00038700 /* Reset: CORER */ 87561ae650dSJack F Vogel #define I40E_PFINT_AEQCTL_MSIX_INDX_SHIFT 0 87661ae650dSJack F Vogel #define I40E_PFINT_AEQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_PFINT_AEQCTL_MSIX_INDX_SHIFT) 87761ae650dSJack F Vogel #define I40E_PFINT_AEQCTL_ITR_INDX_SHIFT 11 87861ae650dSJack F Vogel #define I40E_PFINT_AEQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_AEQCTL_ITR_INDX_SHIFT) 87961ae650dSJack F Vogel #define I40E_PFINT_AEQCTL_MSIX0_INDX_SHIFT 13 88061ae650dSJack F Vogel #define I40E_PFINT_AEQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_PFINT_AEQCTL_MSIX0_INDX_SHIFT) 88161ae650dSJack F Vogel #define I40E_PFINT_AEQCTL_CAUSE_ENA_SHIFT 30 88261ae650dSJack F Vogel #define I40E_PFINT_AEQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_PFINT_AEQCTL_CAUSE_ENA_SHIFT) 88361ae650dSJack F Vogel #define I40E_PFINT_AEQCTL_INTEVENT_SHIFT 31 88461ae650dSJack F Vogel #define I40E_PFINT_AEQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_PFINT_AEQCTL_INTEVENT_SHIFT) 88561ae650dSJack F Vogel #define I40E_PFINT_CEQCTL(_INTPF) (0x00036800 + ((_INTPF) * 4)) /* _i=0...511 */ /* Reset: CORER */ 88661ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_MAX_INDEX 511 88761ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_MSIX_INDX_SHIFT 0 88861ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_PFINT_CEQCTL_MSIX_INDX_SHIFT) 88961ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_ITR_INDX_SHIFT 11 89061ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_CEQCTL_ITR_INDX_SHIFT) 89161ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_MSIX0_INDX_SHIFT 13 89261ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_PFINT_CEQCTL_MSIX0_INDX_SHIFT) 89361ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_NEXTQ_INDX_SHIFT 16 89461ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_NEXTQ_INDX_MASK I40E_MASK(0x7FF, I40E_PFINT_CEQCTL_NEXTQ_INDX_SHIFT) 89561ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_NEXTQ_TYPE_SHIFT 27 89661ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_NEXTQ_TYPE_MASK I40E_MASK(0x3, I40E_PFINT_CEQCTL_NEXTQ_TYPE_SHIFT) 89761ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_CAUSE_ENA_SHIFT 30 89861ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_PFINT_CEQCTL_CAUSE_ENA_SHIFT) 89961ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_INTEVENT_SHIFT 31 90061ae650dSJack F Vogel #define I40E_PFINT_CEQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_PFINT_CEQCTL_INTEVENT_SHIFT) 901be771cdaSJack F Vogel #define I40E_GLINT_CTL 0x0003F800 /* Reset: CORER */ 902be771cdaSJack F Vogel #define I40E_GLINT_CTL_DIS_AUTOMASK_PF0_SHIFT 0 903be771cdaSJack F Vogel #define I40E_GLINT_CTL_DIS_AUTOMASK_PF0_MASK I40E_MASK(0x1, I40E_GLINT_CTL_DIS_AUTOMASK_PF0_SHIFT) 904be771cdaSJack F Vogel #define I40E_GLINT_CTL_DIS_AUTOMASK_VF0_SHIFT 1 905be771cdaSJack F Vogel #define I40E_GLINT_CTL_DIS_AUTOMASK_VF0_MASK I40E_MASK(0x1, I40E_GLINT_CTL_DIS_AUTOMASK_VF0_SHIFT) 906be771cdaSJack F Vogel #define I40E_GLINT_CTL_DIS_AUTOMASK_N_SHIFT 2 907be771cdaSJack F Vogel #define I40E_GLINT_CTL_DIS_AUTOMASK_N_MASK I40E_MASK(0x1, I40E_GLINT_CTL_DIS_AUTOMASK_N_SHIFT) 90861ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0 0x00038480 /* Reset: PFR */ 90961ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_INTENA_SHIFT 0 91061ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_INTENA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_INTENA_SHIFT) 91161ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_CLEARPBA_SHIFT 1 91261ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_CLEARPBA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_CLEARPBA_SHIFT) 91361ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_SWINT_TRIG_SHIFT 2 91461ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_SWINT_TRIG_SHIFT) 91561ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_ITR_INDX_SHIFT 3 91661ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_DYN_CTL0_ITR_INDX_SHIFT) 91761ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_INTERVAL_SHIFT 5 91861ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_INTERVAL_MASK I40E_MASK(0xFFF, I40E_PFINT_DYN_CTL0_INTERVAL_SHIFT) 91961ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT 24 92061ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT) 92161ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_SHIFT 25 92261ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_DYN_CTL0_SW_ITR_INDX_SHIFT) 92361ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_INTENA_MSK_SHIFT 31 92461ae650dSJack F Vogel #define I40E_PFINT_DYN_CTL0_INTENA_MSK_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_INTENA_MSK_SHIFT) 92561ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN(_INTPF) (0x00034800 + ((_INTPF) * 4)) /* _i=0...511 */ /* Reset: PFR */ 92661ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_MAX_INDEX 511 92761ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_INTENA_SHIFT 0 92861ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_INTENA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_INTENA_SHIFT) 92961ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_CLEARPBA_SHIFT 1 93061ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_CLEARPBA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_CLEARPBA_SHIFT) 93161ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_SWINT_TRIG_SHIFT 2 93261ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_SWINT_TRIG_SHIFT) 93361ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT 3 93461ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) 93561ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT 5 93661ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_INTERVAL_MASK I40E_MASK(0xFFF, I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT) 93761ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT 24 93861ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT) 93961ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_SHIFT 25 94061ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_DYN_CTLN_SW_ITR_INDX_SHIFT) 94161ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_INTENA_MSK_SHIFT 31 94261ae650dSJack F Vogel #define I40E_PFINT_DYN_CTLN_INTENA_MSK_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_INTENA_MSK_SHIFT) 94361ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA 0x00088080 /* Reset: CORER */ 94461ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO0_ENA_SHIFT 0 94561ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO0_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO0_ENA_SHIFT) 94661ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO1_ENA_SHIFT 1 94761ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO1_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO1_ENA_SHIFT) 94861ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO2_ENA_SHIFT 2 94961ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO2_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO2_ENA_SHIFT) 95061ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO3_ENA_SHIFT 3 95161ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO3_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO3_ENA_SHIFT) 95261ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO4_ENA_SHIFT 4 95361ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO4_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO4_ENA_SHIFT) 95461ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO5_ENA_SHIFT 5 95561ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO5_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO5_ENA_SHIFT) 95661ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO6_ENA_SHIFT 6 95761ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO6_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO6_ENA_SHIFT) 95861ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO7_ENA_SHIFT 7 95961ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO7_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO7_ENA_SHIFT) 96061ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO8_ENA_SHIFT 8 96161ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO8_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO8_ENA_SHIFT) 96261ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO9_ENA_SHIFT 9 96361ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO9_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO9_ENA_SHIFT) 96461ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO10_ENA_SHIFT 10 96561ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO10_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO10_ENA_SHIFT) 96661ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO11_ENA_SHIFT 11 96761ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO11_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO11_ENA_SHIFT) 96861ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO12_ENA_SHIFT 12 96961ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO12_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO12_ENA_SHIFT) 97061ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO13_ENA_SHIFT 13 97161ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO13_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO13_ENA_SHIFT) 97261ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO14_ENA_SHIFT 14 97361ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO14_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO14_ENA_SHIFT) 97461ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO15_ENA_SHIFT 15 97561ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO15_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO15_ENA_SHIFT) 97661ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO16_ENA_SHIFT 16 97761ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO16_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO16_ENA_SHIFT) 97861ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO17_ENA_SHIFT 17 97961ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO17_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO17_ENA_SHIFT) 98061ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO18_ENA_SHIFT 18 98161ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO18_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO18_ENA_SHIFT) 98261ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO19_ENA_SHIFT 19 98361ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO19_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO19_ENA_SHIFT) 98461ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO20_ENA_SHIFT 20 98561ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO20_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO20_ENA_SHIFT) 98661ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO21_ENA_SHIFT 21 98761ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO21_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO21_ENA_SHIFT) 98861ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO22_ENA_SHIFT 22 98961ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO22_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO22_ENA_SHIFT) 99061ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO23_ENA_SHIFT 23 99161ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO23_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO23_ENA_SHIFT) 99261ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO24_ENA_SHIFT 24 99361ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO24_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO24_ENA_SHIFT) 99461ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO25_ENA_SHIFT 25 99561ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO25_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO25_ENA_SHIFT) 99661ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO26_ENA_SHIFT 26 99761ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO26_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO26_ENA_SHIFT) 99861ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO27_ENA_SHIFT 27 99961ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO27_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO27_ENA_SHIFT) 100061ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO28_ENA_SHIFT 28 100161ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO28_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO28_ENA_SHIFT) 100261ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO29_ENA_SHIFT 29 100361ae650dSJack F Vogel #define I40E_PFINT_GPIO_ENA_GPIO29_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO29_ENA_SHIFT) 100461ae650dSJack F Vogel #define I40E_PFINT_ICR0 0x00038780 /* Reset: CORER */ 100561ae650dSJack F Vogel #define I40E_PFINT_ICR0_INTEVENT_SHIFT 0 100661ae650dSJack F Vogel #define I40E_PFINT_ICR0_INTEVENT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_INTEVENT_SHIFT) 100761ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_0_SHIFT 1 100861ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_0_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_0_SHIFT) 100961ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_1_SHIFT 2 101061ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_1_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_1_SHIFT) 101161ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_2_SHIFT 3 101261ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_2_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_2_SHIFT) 101361ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_3_SHIFT 4 101461ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_3_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_3_SHIFT) 101561ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_4_SHIFT 5 101661ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_4_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_4_SHIFT) 101761ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_5_SHIFT 6 101861ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_5_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_5_SHIFT) 101961ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_6_SHIFT 7 102061ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_6_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_6_SHIFT) 102161ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_7_SHIFT 8 102261ae650dSJack F Vogel #define I40E_PFINT_ICR0_QUEUE_7_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_7_SHIFT) 102361ae650dSJack F Vogel #define I40E_PFINT_ICR0_ECC_ERR_SHIFT 16 102461ae650dSJack F Vogel #define I40E_PFINT_ICR0_ECC_ERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ECC_ERR_SHIFT) 102561ae650dSJack F Vogel #define I40E_PFINT_ICR0_MAL_DETECT_SHIFT 19 102661ae650dSJack F Vogel #define I40E_PFINT_ICR0_MAL_DETECT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_MAL_DETECT_SHIFT) 102761ae650dSJack F Vogel #define I40E_PFINT_ICR0_GRST_SHIFT 20 102861ae650dSJack F Vogel #define I40E_PFINT_ICR0_GRST_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_GRST_SHIFT) 102961ae650dSJack F Vogel #define I40E_PFINT_ICR0_PCI_EXCEPTION_SHIFT 21 103061ae650dSJack F Vogel #define I40E_PFINT_ICR0_PCI_EXCEPTION_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_PCI_EXCEPTION_SHIFT) 103161ae650dSJack F Vogel #define I40E_PFINT_ICR0_GPIO_SHIFT 22 103261ae650dSJack F Vogel #define I40E_PFINT_ICR0_GPIO_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_GPIO_SHIFT) 103361ae650dSJack F Vogel #define I40E_PFINT_ICR0_TIMESYNC_SHIFT 23 103461ae650dSJack F Vogel #define I40E_PFINT_ICR0_TIMESYNC_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_TIMESYNC_SHIFT) 103561ae650dSJack F Vogel #define I40E_PFINT_ICR0_STORM_DETECT_SHIFT 24 103661ae650dSJack F Vogel #define I40E_PFINT_ICR0_STORM_DETECT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_STORM_DETECT_SHIFT) 103761ae650dSJack F Vogel #define I40E_PFINT_ICR0_LINK_STAT_CHANGE_SHIFT 25 103861ae650dSJack F Vogel #define I40E_PFINT_ICR0_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_LINK_STAT_CHANGE_SHIFT) 103961ae650dSJack F Vogel #define I40E_PFINT_ICR0_HMC_ERR_SHIFT 26 104061ae650dSJack F Vogel #define I40E_PFINT_ICR0_HMC_ERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_HMC_ERR_SHIFT) 104161ae650dSJack F Vogel #define I40E_PFINT_ICR0_PE_CRITERR_SHIFT 28 104261ae650dSJack F Vogel #define I40E_PFINT_ICR0_PE_CRITERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_PE_CRITERR_SHIFT) 104361ae650dSJack F Vogel #define I40E_PFINT_ICR0_VFLR_SHIFT 29 104461ae650dSJack F Vogel #define I40E_PFINT_ICR0_VFLR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_VFLR_SHIFT) 104561ae650dSJack F Vogel #define I40E_PFINT_ICR0_ADMINQ_SHIFT 30 104661ae650dSJack F Vogel #define I40E_PFINT_ICR0_ADMINQ_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ADMINQ_SHIFT) 104761ae650dSJack F Vogel #define I40E_PFINT_ICR0_SWINT_SHIFT 31 104861ae650dSJack F Vogel #define I40E_PFINT_ICR0_SWINT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_SWINT_SHIFT) 104961ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA 0x00038800 /* Reset: CORER */ 105061ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_ECC_ERR_SHIFT 16 105161ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_ECC_ERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_ECC_ERR_SHIFT) 105261ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_MAL_DETECT_SHIFT 19 105361ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_MAL_DETECT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_MAL_DETECT_SHIFT) 105461ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_GRST_SHIFT 20 105561ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_GRST_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_GRST_SHIFT) 105661ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_SHIFT 21 105761ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_SHIFT) 105861ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_GPIO_SHIFT 22 105961ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_GPIO_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_GPIO_SHIFT) 106061ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_TIMESYNC_SHIFT 23 106161ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_TIMESYNC_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_TIMESYNC_SHIFT) 106261ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_STORM_DETECT_SHIFT 24 106361ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_STORM_DETECT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_STORM_DETECT_SHIFT) 106461ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT 25 106561ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT) 106661ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_HMC_ERR_SHIFT 26 106761ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_HMC_ERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_HMC_ERR_SHIFT) 106861ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_PE_CRITERR_SHIFT 28 106961ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_PE_CRITERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_PE_CRITERR_SHIFT) 107061ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_VFLR_SHIFT 29 107161ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_VFLR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_VFLR_SHIFT) 107261ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_ADMINQ_SHIFT 30 107361ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_ADMINQ_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_ADMINQ_SHIFT) 107461ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_RSVD_SHIFT 31 107561ae650dSJack F Vogel #define I40E_PFINT_ICR0_ENA_RSVD_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_RSVD_SHIFT) 107661ae650dSJack F Vogel #define I40E_PFINT_ITR0(_i) (0x00038000 + ((_i) * 128)) /* _i=0...2 */ /* Reset: PFR */ 107761ae650dSJack F Vogel #define I40E_PFINT_ITR0_MAX_INDEX 2 107861ae650dSJack F Vogel #define I40E_PFINT_ITR0_INTERVAL_SHIFT 0 107961ae650dSJack F Vogel #define I40E_PFINT_ITR0_INTERVAL_MASK I40E_MASK(0xFFF, I40E_PFINT_ITR0_INTERVAL_SHIFT) 108061ae650dSJack F Vogel #define I40E_PFINT_ITRN(_i, _INTPF) (0x00030000 + ((_i) * 2048 + (_INTPF) * 4)) /* _i=0...2, _INTPF=0...511 */ /* Reset: PFR */ 108161ae650dSJack F Vogel #define I40E_PFINT_ITRN_MAX_INDEX 2 108261ae650dSJack F Vogel #define I40E_PFINT_ITRN_INTERVAL_SHIFT 0 108361ae650dSJack F Vogel #define I40E_PFINT_ITRN_INTERVAL_MASK I40E_MASK(0xFFF, I40E_PFINT_ITRN_INTERVAL_SHIFT) 108461ae650dSJack F Vogel #define I40E_PFINT_LNKLST0 0x00038500 /* Reset: PFR */ 108561ae650dSJack F Vogel #define I40E_PFINT_LNKLST0_FIRSTQ_INDX_SHIFT 0 108661ae650dSJack F Vogel #define I40E_PFINT_LNKLST0_FIRSTQ_INDX_MASK I40E_MASK(0x7FF, I40E_PFINT_LNKLST0_FIRSTQ_INDX_SHIFT) 108761ae650dSJack F Vogel #define I40E_PFINT_LNKLST0_FIRSTQ_TYPE_SHIFT 11 108861ae650dSJack F Vogel #define I40E_PFINT_LNKLST0_FIRSTQ_TYPE_MASK I40E_MASK(0x3, I40E_PFINT_LNKLST0_FIRSTQ_TYPE_SHIFT) 108961ae650dSJack F Vogel #define I40E_PFINT_LNKLSTN(_INTPF) (0x00035000 + ((_INTPF) * 4)) /* _i=0...511 */ /* Reset: PFR */ 109061ae650dSJack F Vogel #define I40E_PFINT_LNKLSTN_MAX_INDEX 511 109161ae650dSJack F Vogel #define I40E_PFINT_LNKLSTN_FIRSTQ_INDX_SHIFT 0 109261ae650dSJack F Vogel #define I40E_PFINT_LNKLSTN_FIRSTQ_INDX_MASK I40E_MASK(0x7FF, I40E_PFINT_LNKLSTN_FIRSTQ_INDX_SHIFT) 109361ae650dSJack F Vogel #define I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_SHIFT 11 109461ae650dSJack F Vogel #define I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_MASK I40E_MASK(0x3, I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_SHIFT) 109561ae650dSJack F Vogel #define I40E_PFINT_RATE0 0x00038580 /* Reset: PFR */ 109661ae650dSJack F Vogel #define I40E_PFINT_RATE0_INTERVAL_SHIFT 0 109761ae650dSJack F Vogel #define I40E_PFINT_RATE0_INTERVAL_MASK I40E_MASK(0x3F, I40E_PFINT_RATE0_INTERVAL_SHIFT) 109861ae650dSJack F Vogel #define I40E_PFINT_RATE0_INTRL_ENA_SHIFT 6 109961ae650dSJack F Vogel #define I40E_PFINT_RATE0_INTRL_ENA_MASK I40E_MASK(0x1, I40E_PFINT_RATE0_INTRL_ENA_SHIFT) 110061ae650dSJack F Vogel #define I40E_PFINT_RATEN(_INTPF) (0x00035800 + ((_INTPF) * 4)) /* _i=0...511 */ /* Reset: PFR */ 110161ae650dSJack F Vogel #define I40E_PFINT_RATEN_MAX_INDEX 511 110261ae650dSJack F Vogel #define I40E_PFINT_RATEN_INTERVAL_SHIFT 0 110361ae650dSJack F Vogel #define I40E_PFINT_RATEN_INTERVAL_MASK I40E_MASK(0x3F, I40E_PFINT_RATEN_INTERVAL_SHIFT) 110461ae650dSJack F Vogel #define I40E_PFINT_RATEN_INTRL_ENA_SHIFT 6 110561ae650dSJack F Vogel #define I40E_PFINT_RATEN_INTRL_ENA_MASK I40E_MASK(0x1, I40E_PFINT_RATEN_INTRL_ENA_SHIFT) 1106f247dc25SJack F Vogel #define I40E_PFINT_STAT_CTL0 0x00038400 /* Reset: CORER */ 110761ae650dSJack F Vogel #define I40E_PFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT 2 110861ae650dSJack F Vogel #define I40E_PFINT_STAT_CTL0_OTHER_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT) 110961ae650dSJack F Vogel #define I40E_QINT_RQCTL(_Q) (0x0003A000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */ 111061ae650dSJack F Vogel #define I40E_QINT_RQCTL_MAX_INDEX 1535 111161ae650dSJack F Vogel #define I40E_QINT_RQCTL_MSIX_INDX_SHIFT 0 111261ae650dSJack F Vogel #define I40E_QINT_RQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_QINT_RQCTL_MSIX_INDX_SHIFT) 111361ae650dSJack F Vogel #define I40E_QINT_RQCTL_ITR_INDX_SHIFT 11 111461ae650dSJack F Vogel #define I40E_QINT_RQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_QINT_RQCTL_ITR_INDX_SHIFT) 111561ae650dSJack F Vogel #define I40E_QINT_RQCTL_MSIX0_INDX_SHIFT 13 111661ae650dSJack F Vogel #define I40E_QINT_RQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_QINT_RQCTL_MSIX0_INDX_SHIFT) 111761ae650dSJack F Vogel #define I40E_QINT_RQCTL_NEXTQ_INDX_SHIFT 16 111861ae650dSJack F Vogel #define I40E_QINT_RQCTL_NEXTQ_INDX_MASK I40E_MASK(0x7FF, I40E_QINT_RQCTL_NEXTQ_INDX_SHIFT) 111961ae650dSJack F Vogel #define I40E_QINT_RQCTL_NEXTQ_TYPE_SHIFT 27 112061ae650dSJack F Vogel #define I40E_QINT_RQCTL_NEXTQ_TYPE_MASK I40E_MASK(0x3, I40E_QINT_RQCTL_NEXTQ_TYPE_SHIFT) 112161ae650dSJack F Vogel #define I40E_QINT_RQCTL_CAUSE_ENA_SHIFT 30 112261ae650dSJack F Vogel #define I40E_QINT_RQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_QINT_RQCTL_CAUSE_ENA_SHIFT) 112361ae650dSJack F Vogel #define I40E_QINT_RQCTL_INTEVENT_SHIFT 31 112461ae650dSJack F Vogel #define I40E_QINT_RQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_QINT_RQCTL_INTEVENT_SHIFT) 112561ae650dSJack F Vogel #define I40E_QINT_TQCTL(_Q) (0x0003C000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */ 112661ae650dSJack F Vogel #define I40E_QINT_TQCTL_MAX_INDEX 1535 112761ae650dSJack F Vogel #define I40E_QINT_TQCTL_MSIX_INDX_SHIFT 0 112861ae650dSJack F Vogel #define I40E_QINT_TQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_QINT_TQCTL_MSIX_INDX_SHIFT) 112961ae650dSJack F Vogel #define I40E_QINT_TQCTL_ITR_INDX_SHIFT 11 113061ae650dSJack F Vogel #define I40E_QINT_TQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_QINT_TQCTL_ITR_INDX_SHIFT) 113161ae650dSJack F Vogel #define I40E_QINT_TQCTL_MSIX0_INDX_SHIFT 13 113261ae650dSJack F Vogel #define I40E_QINT_TQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_QINT_TQCTL_MSIX0_INDX_SHIFT) 113361ae650dSJack F Vogel #define I40E_QINT_TQCTL_NEXTQ_INDX_SHIFT 16 113461ae650dSJack F Vogel #define I40E_QINT_TQCTL_NEXTQ_INDX_MASK I40E_MASK(0x7FF, I40E_QINT_TQCTL_NEXTQ_INDX_SHIFT) 113561ae650dSJack F Vogel #define I40E_QINT_TQCTL_NEXTQ_TYPE_SHIFT 27 113661ae650dSJack F Vogel #define I40E_QINT_TQCTL_NEXTQ_TYPE_MASK I40E_MASK(0x3, I40E_QINT_TQCTL_NEXTQ_TYPE_SHIFT) 113761ae650dSJack F Vogel #define I40E_QINT_TQCTL_CAUSE_ENA_SHIFT 30 113861ae650dSJack F Vogel #define I40E_QINT_TQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_QINT_TQCTL_CAUSE_ENA_SHIFT) 113961ae650dSJack F Vogel #define I40E_QINT_TQCTL_INTEVENT_SHIFT 31 114061ae650dSJack F Vogel #define I40E_QINT_TQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_QINT_TQCTL_INTEVENT_SHIFT) 114161ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0(_VF) (0x0002A400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 114261ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_MAX_INDEX 127 114361ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_INTENA_SHIFT 0 114461ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_INTENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_INTENA_SHIFT) 114561ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_CLEARPBA_SHIFT 1 114661ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_CLEARPBA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_CLEARPBA_SHIFT) 114761ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_SWINT_TRIG_SHIFT 2 114861ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_SWINT_TRIG_SHIFT) 114961ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_ITR_INDX_SHIFT 3 115061ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTL0_ITR_INDX_SHIFT) 115161ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_INTERVAL_SHIFT 5 115261ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_DYN_CTL0_INTERVAL_SHIFT) 115361ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT 24 115461ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT) 115561ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_SHIFT 25 115661ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTL0_SW_ITR_INDX_SHIFT) 115761ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_INTENA_MSK_SHIFT 31 115861ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL0_INTENA_MSK_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_INTENA_MSK_SHIFT) 115961ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN(_INTVF) (0x00024800 + ((_INTVF) * 4)) /* _i=0...511 */ /* Reset: VFR */ 116061ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_MAX_INDEX 511 116161ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_INTENA_SHIFT 0 116261ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_INTENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_INTENA_SHIFT) 116361ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_CLEARPBA_SHIFT 1 116461ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_CLEARPBA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_CLEARPBA_SHIFT) 116561ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_SWINT_TRIG_SHIFT 2 116661ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_SWINT_TRIG_SHIFT) 116761ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_ITR_INDX_SHIFT 3 116861ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTLN_ITR_INDX_SHIFT) 116961ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_INTERVAL_SHIFT 5 117061ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_DYN_CTLN_INTERVAL_SHIFT) 117161ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT 24 117261ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT) 117361ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_SHIFT 25 117461ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTLN_SW_ITR_INDX_SHIFT) 117561ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_INTENA_MSK_SHIFT 31 117661ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN_INTENA_MSK_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_INTENA_MSK_SHIFT) 117761ae650dSJack F Vogel #define I40E_VFINT_ICR0(_VF) (0x0002BC00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */ 117861ae650dSJack F Vogel #define I40E_VFINT_ICR0_MAX_INDEX 127 117961ae650dSJack F Vogel #define I40E_VFINT_ICR0_INTEVENT_SHIFT 0 118061ae650dSJack F Vogel #define I40E_VFINT_ICR0_INTEVENT_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_INTEVENT_SHIFT) 118161ae650dSJack F Vogel #define I40E_VFINT_ICR0_QUEUE_0_SHIFT 1 118261ae650dSJack F Vogel #define I40E_VFINT_ICR0_QUEUE_0_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_QUEUE_0_SHIFT) 118361ae650dSJack F Vogel #define I40E_VFINT_ICR0_QUEUE_1_SHIFT 2 118461ae650dSJack F Vogel #define I40E_VFINT_ICR0_QUEUE_1_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_QUEUE_1_SHIFT) 118561ae650dSJack F Vogel #define I40E_VFINT_ICR0_QUEUE_2_SHIFT 3 118661ae650dSJack F Vogel #define I40E_VFINT_ICR0_QUEUE_2_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_QUEUE_2_SHIFT) 118761ae650dSJack F Vogel #define I40E_VFINT_ICR0_QUEUE_3_SHIFT 4 118861ae650dSJack F Vogel #define I40E_VFINT_ICR0_QUEUE_3_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_QUEUE_3_SHIFT) 118961ae650dSJack F Vogel #define I40E_VFINT_ICR0_LINK_STAT_CHANGE_SHIFT 25 119061ae650dSJack F Vogel #define I40E_VFINT_ICR0_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_LINK_STAT_CHANGE_SHIFT) 119161ae650dSJack F Vogel #define I40E_VFINT_ICR0_ADMINQ_SHIFT 30 119261ae650dSJack F Vogel #define I40E_VFINT_ICR0_ADMINQ_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ADMINQ_SHIFT) 119361ae650dSJack F Vogel #define I40E_VFINT_ICR0_SWINT_SHIFT 31 119461ae650dSJack F Vogel #define I40E_VFINT_ICR0_SWINT_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_SWINT_SHIFT) 119561ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA(_VF) (0x0002C000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */ 119661ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA_MAX_INDEX 127 119761ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT 25 119861ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT) 119961ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA_ADMINQ_SHIFT 30 120061ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA_ADMINQ_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA_ADMINQ_SHIFT) 120161ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA_RSVD_SHIFT 31 120261ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA_RSVD_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA_RSVD_SHIFT) 120361ae650dSJack F Vogel #define I40E_VFINT_ITR0(_i, _VF) (0x00028000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...2, _VF=0...127 */ /* Reset: VFR */ 120461ae650dSJack F Vogel #define I40E_VFINT_ITR0_MAX_INDEX 2 120561ae650dSJack F Vogel #define I40E_VFINT_ITR0_INTERVAL_SHIFT 0 120661ae650dSJack F Vogel #define I40E_VFINT_ITR0_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_ITR0_INTERVAL_SHIFT) 120761ae650dSJack F Vogel #define I40E_VFINT_ITRN(_i, _INTVF) (0x00020000 + ((_i) * 2048 + (_INTVF) * 4)) /* _i=0...2, _INTVF=0...511 */ /* Reset: VFR */ 120861ae650dSJack F Vogel #define I40E_VFINT_ITRN_MAX_INDEX 2 120961ae650dSJack F Vogel #define I40E_VFINT_ITRN_INTERVAL_SHIFT 0 121061ae650dSJack F Vogel #define I40E_VFINT_ITRN_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_ITRN_INTERVAL_SHIFT) 1211f247dc25SJack F Vogel #define I40E_VFINT_STAT_CTL0(_VF) (0x0002A000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */ 121261ae650dSJack F Vogel #define I40E_VFINT_STAT_CTL0_MAX_INDEX 127 121361ae650dSJack F Vogel #define I40E_VFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT 2 121461ae650dSJack F Vogel #define I40E_VFINT_STAT_CTL0_OTHER_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT) 121561ae650dSJack F Vogel #define I40E_VPINT_AEQCTL(_VF) (0x0002B800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */ 121661ae650dSJack F Vogel #define I40E_VPINT_AEQCTL_MAX_INDEX 127 121761ae650dSJack F Vogel #define I40E_VPINT_AEQCTL_MSIX_INDX_SHIFT 0 121861ae650dSJack F Vogel #define I40E_VPINT_AEQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_VPINT_AEQCTL_MSIX_INDX_SHIFT) 121961ae650dSJack F Vogel #define I40E_VPINT_AEQCTL_ITR_INDX_SHIFT 11 122061ae650dSJack F Vogel #define I40E_VPINT_AEQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_VPINT_AEQCTL_ITR_INDX_SHIFT) 122161ae650dSJack F Vogel #define I40E_VPINT_AEQCTL_MSIX0_INDX_SHIFT 13 122261ae650dSJack F Vogel #define I40E_VPINT_AEQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_VPINT_AEQCTL_MSIX0_INDX_SHIFT) 122361ae650dSJack F Vogel #define I40E_VPINT_AEQCTL_CAUSE_ENA_SHIFT 30 122461ae650dSJack F Vogel #define I40E_VPINT_AEQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_VPINT_AEQCTL_CAUSE_ENA_SHIFT) 122561ae650dSJack F Vogel #define I40E_VPINT_AEQCTL_INTEVENT_SHIFT 31 122661ae650dSJack F Vogel #define I40E_VPINT_AEQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_VPINT_AEQCTL_INTEVENT_SHIFT) 122761ae650dSJack F Vogel #define I40E_VPINT_CEQCTL(_INTVF) (0x00026800 + ((_INTVF) * 4)) /* _i=0...511 */ /* Reset: CORER */ 122861ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_MAX_INDEX 511 122961ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_MSIX_INDX_SHIFT 0 123061ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_VPINT_CEQCTL_MSIX_INDX_SHIFT) 123161ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_ITR_INDX_SHIFT 11 123261ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_VPINT_CEQCTL_ITR_INDX_SHIFT) 123361ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_MSIX0_INDX_SHIFT 13 123461ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_VPINT_CEQCTL_MSIX0_INDX_SHIFT) 123561ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_NEXTQ_INDX_SHIFT 16 123661ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_NEXTQ_INDX_MASK I40E_MASK(0x7FF, I40E_VPINT_CEQCTL_NEXTQ_INDX_SHIFT) 123761ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_NEXTQ_TYPE_SHIFT 27 123861ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_NEXTQ_TYPE_MASK I40E_MASK(0x3, I40E_VPINT_CEQCTL_NEXTQ_TYPE_SHIFT) 123961ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_CAUSE_ENA_SHIFT 30 124061ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_VPINT_CEQCTL_CAUSE_ENA_SHIFT) 124161ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_INTEVENT_SHIFT 31 124261ae650dSJack F Vogel #define I40E_VPINT_CEQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_VPINT_CEQCTL_INTEVENT_SHIFT) 124361ae650dSJack F Vogel #define I40E_VPINT_LNKLST0(_VF) (0x0002A800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 124461ae650dSJack F Vogel #define I40E_VPINT_LNKLST0_MAX_INDEX 127 124561ae650dSJack F Vogel #define I40E_VPINT_LNKLST0_FIRSTQ_INDX_SHIFT 0 124661ae650dSJack F Vogel #define I40E_VPINT_LNKLST0_FIRSTQ_INDX_MASK I40E_MASK(0x7FF, I40E_VPINT_LNKLST0_FIRSTQ_INDX_SHIFT) 124761ae650dSJack F Vogel #define I40E_VPINT_LNKLST0_FIRSTQ_TYPE_SHIFT 11 124861ae650dSJack F Vogel #define I40E_VPINT_LNKLST0_FIRSTQ_TYPE_MASK I40E_MASK(0x3, I40E_VPINT_LNKLST0_FIRSTQ_TYPE_SHIFT) 124961ae650dSJack F Vogel #define I40E_VPINT_LNKLSTN(_INTVF) (0x00025000 + ((_INTVF) * 4)) /* _i=0...511 */ /* Reset: VFR */ 125061ae650dSJack F Vogel #define I40E_VPINT_LNKLSTN_MAX_INDEX 511 125161ae650dSJack F Vogel #define I40E_VPINT_LNKLSTN_FIRSTQ_INDX_SHIFT 0 125261ae650dSJack F Vogel #define I40E_VPINT_LNKLSTN_FIRSTQ_INDX_MASK I40E_MASK(0x7FF, I40E_VPINT_LNKLSTN_FIRSTQ_INDX_SHIFT) 125361ae650dSJack F Vogel #define I40E_VPINT_LNKLSTN_FIRSTQ_TYPE_SHIFT 11 125461ae650dSJack F Vogel #define I40E_VPINT_LNKLSTN_FIRSTQ_TYPE_MASK I40E_MASK(0x3, I40E_VPINT_LNKLSTN_FIRSTQ_TYPE_SHIFT) 125561ae650dSJack F Vogel #define I40E_VPINT_RATE0(_VF) (0x0002AC00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 125661ae650dSJack F Vogel #define I40E_VPINT_RATE0_MAX_INDEX 127 125761ae650dSJack F Vogel #define I40E_VPINT_RATE0_INTERVAL_SHIFT 0 125861ae650dSJack F Vogel #define I40E_VPINT_RATE0_INTERVAL_MASK I40E_MASK(0x3F, I40E_VPINT_RATE0_INTERVAL_SHIFT) 125961ae650dSJack F Vogel #define I40E_VPINT_RATE0_INTRL_ENA_SHIFT 6 126061ae650dSJack F Vogel #define I40E_VPINT_RATE0_INTRL_ENA_MASK I40E_MASK(0x1, I40E_VPINT_RATE0_INTRL_ENA_SHIFT) 126161ae650dSJack F Vogel #define I40E_VPINT_RATEN(_INTVF) (0x00025800 + ((_INTVF) * 4)) /* _i=0...511 */ /* Reset: VFR */ 126261ae650dSJack F Vogel #define I40E_VPINT_RATEN_MAX_INDEX 511 126361ae650dSJack F Vogel #define I40E_VPINT_RATEN_INTERVAL_SHIFT 0 126461ae650dSJack F Vogel #define I40E_VPINT_RATEN_INTERVAL_MASK I40E_MASK(0x3F, I40E_VPINT_RATEN_INTERVAL_SHIFT) 126561ae650dSJack F Vogel #define I40E_VPINT_RATEN_INTRL_ENA_SHIFT 6 126661ae650dSJack F Vogel #define I40E_VPINT_RATEN_INTRL_ENA_MASK I40E_MASK(0x1, I40E_VPINT_RATEN_INTRL_ENA_SHIFT) 126761ae650dSJack F Vogel #define I40E_GL_RDPU_CNTRL 0x00051060 /* Reset: CORER */ 126861ae650dSJack F Vogel #define I40E_GL_RDPU_CNTRL_RX_PAD_EN_SHIFT 0 126961ae650dSJack F Vogel #define I40E_GL_RDPU_CNTRL_RX_PAD_EN_MASK I40E_MASK(0x1, I40E_GL_RDPU_CNTRL_RX_PAD_EN_SHIFT) 127061ae650dSJack F Vogel #define I40E_GL_RDPU_CNTRL_ECO_SHIFT 1 127161ae650dSJack F Vogel #define I40E_GL_RDPU_CNTRL_ECO_MASK I40E_MASK(0x7FFFFFFF, I40E_GL_RDPU_CNTRL_ECO_SHIFT) 127261ae650dSJack F Vogel #define I40E_GLLAN_RCTL_0 0x0012A500 /* Reset: CORER */ 127361ae650dSJack F Vogel #define I40E_GLLAN_RCTL_0_PXE_MODE_SHIFT 0 127461ae650dSJack F Vogel #define I40E_GLLAN_RCTL_0_PXE_MODE_MASK I40E_MASK(0x1, I40E_GLLAN_RCTL_0_PXE_MODE_SHIFT) 127561ae650dSJack F Vogel #define I40E_GLLAN_TSOMSK_F 0x000442D8 /* Reset: CORER */ 127661ae650dSJack F Vogel #define I40E_GLLAN_TSOMSK_F_TCPMSKF_SHIFT 0 127761ae650dSJack F Vogel #define I40E_GLLAN_TSOMSK_F_TCPMSKF_MASK I40E_MASK(0xFFF, I40E_GLLAN_TSOMSK_F_TCPMSKF_SHIFT) 127861ae650dSJack F Vogel #define I40E_GLLAN_TSOMSK_L 0x000442E0 /* Reset: CORER */ 127961ae650dSJack F Vogel #define I40E_GLLAN_TSOMSK_L_TCPMSKL_SHIFT 0 128061ae650dSJack F Vogel #define I40E_GLLAN_TSOMSK_L_TCPMSKL_MASK I40E_MASK(0xFFF, I40E_GLLAN_TSOMSK_L_TCPMSKL_SHIFT) 128161ae650dSJack F Vogel #define I40E_GLLAN_TSOMSK_M 0x000442DC /* Reset: CORER */ 128261ae650dSJack F Vogel #define I40E_GLLAN_TSOMSK_M_TCPMSKM_SHIFT 0 128361ae650dSJack F Vogel #define I40E_GLLAN_TSOMSK_M_TCPMSKM_MASK I40E_MASK(0xFFF, I40E_GLLAN_TSOMSK_M_TCPMSKM_SHIFT) 128461ae650dSJack F Vogel #define I40E_GLLAN_TXPRE_QDIS(_i) (0x000e6500 + ((_i) * 4)) /* _i=0...11 */ /* Reset: CORER */ 128561ae650dSJack F Vogel #define I40E_GLLAN_TXPRE_QDIS_MAX_INDEX 11 128661ae650dSJack F Vogel #define I40E_GLLAN_TXPRE_QDIS_QINDX_SHIFT 0 128761ae650dSJack F Vogel #define I40E_GLLAN_TXPRE_QDIS_QINDX_MASK I40E_MASK(0x7FF, I40E_GLLAN_TXPRE_QDIS_QINDX_SHIFT) 128861ae650dSJack F Vogel #define I40E_GLLAN_TXPRE_QDIS_QDIS_STAT_SHIFT 16 128961ae650dSJack F Vogel #define I40E_GLLAN_TXPRE_QDIS_QDIS_STAT_MASK I40E_MASK(0x1, I40E_GLLAN_TXPRE_QDIS_QDIS_STAT_SHIFT) 129061ae650dSJack F Vogel #define I40E_GLLAN_TXPRE_QDIS_SET_QDIS_SHIFT 30 129161ae650dSJack F Vogel #define I40E_GLLAN_TXPRE_QDIS_SET_QDIS_MASK I40E_MASK(0x1, I40E_GLLAN_TXPRE_QDIS_SET_QDIS_SHIFT) 129261ae650dSJack F Vogel #define I40E_GLLAN_TXPRE_QDIS_CLEAR_QDIS_SHIFT 31 1293b4a7ce06SEric Joyner #define I40E_GLLAN_TXPRE_QDIS_CLEAR_QDIS_MASK I40E_MASK(0x1u, I40E_GLLAN_TXPRE_QDIS_CLEAR_QDIS_SHIFT) 129461ae650dSJack F Vogel #define I40E_PFLAN_QALLOC 0x001C0400 /* Reset: CORER */ 129561ae650dSJack F Vogel #define I40E_PFLAN_QALLOC_FIRSTQ_SHIFT 0 129661ae650dSJack F Vogel #define I40E_PFLAN_QALLOC_FIRSTQ_MASK I40E_MASK(0x7FF, I40E_PFLAN_QALLOC_FIRSTQ_SHIFT) 129761ae650dSJack F Vogel #define I40E_PFLAN_QALLOC_LASTQ_SHIFT 16 129861ae650dSJack F Vogel #define I40E_PFLAN_QALLOC_LASTQ_MASK I40E_MASK(0x7FF, I40E_PFLAN_QALLOC_LASTQ_SHIFT) 129961ae650dSJack F Vogel #define I40E_PFLAN_QALLOC_VALID_SHIFT 31 1300b4a7ce06SEric Joyner #define I40E_PFLAN_QALLOC_VALID_MASK I40E_MASK(0x1u, I40E_PFLAN_QALLOC_VALID_SHIFT) 130161ae650dSJack F Vogel #define I40E_QRX_ENA(_Q) (0x00120000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: PFR */ 130261ae650dSJack F Vogel #define I40E_QRX_ENA_MAX_INDEX 1535 130361ae650dSJack F Vogel #define I40E_QRX_ENA_QENA_REQ_SHIFT 0 130461ae650dSJack F Vogel #define I40E_QRX_ENA_QENA_REQ_MASK I40E_MASK(0x1, I40E_QRX_ENA_QENA_REQ_SHIFT) 130561ae650dSJack F Vogel #define I40E_QRX_ENA_FAST_QDIS_SHIFT 1 130661ae650dSJack F Vogel #define I40E_QRX_ENA_FAST_QDIS_MASK I40E_MASK(0x1, I40E_QRX_ENA_FAST_QDIS_SHIFT) 130761ae650dSJack F Vogel #define I40E_QRX_ENA_QENA_STAT_SHIFT 2 130861ae650dSJack F Vogel #define I40E_QRX_ENA_QENA_STAT_MASK I40E_MASK(0x1, I40E_QRX_ENA_QENA_STAT_SHIFT) 130961ae650dSJack F Vogel #define I40E_QRX_TAIL(_Q) (0x00128000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */ 131061ae650dSJack F Vogel #define I40E_QRX_TAIL_MAX_INDEX 1535 131161ae650dSJack F Vogel #define I40E_QRX_TAIL_TAIL_SHIFT 0 131261ae650dSJack F Vogel #define I40E_QRX_TAIL_TAIL_MASK I40E_MASK(0x1FFF, I40E_QRX_TAIL_TAIL_SHIFT) 131361ae650dSJack F Vogel #define I40E_QTX_CTL(_Q) (0x00104000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */ 131461ae650dSJack F Vogel #define I40E_QTX_CTL_MAX_INDEX 1535 131561ae650dSJack F Vogel #define I40E_QTX_CTL_PFVF_Q_SHIFT 0 131661ae650dSJack F Vogel #define I40E_QTX_CTL_PFVF_Q_MASK I40E_MASK(0x3, I40E_QTX_CTL_PFVF_Q_SHIFT) 131761ae650dSJack F Vogel #define I40E_QTX_CTL_PF_INDX_SHIFT 2 131861ae650dSJack F Vogel #define I40E_QTX_CTL_PF_INDX_MASK I40E_MASK(0xF, I40E_QTX_CTL_PF_INDX_SHIFT) 131961ae650dSJack F Vogel #define I40E_QTX_CTL_VFVM_INDX_SHIFT 7 132061ae650dSJack F Vogel #define I40E_QTX_CTL_VFVM_INDX_MASK I40E_MASK(0x1FF, I40E_QTX_CTL_VFVM_INDX_SHIFT) 132161ae650dSJack F Vogel #define I40E_QTX_ENA(_Q) (0x00100000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: PFR */ 132261ae650dSJack F Vogel #define I40E_QTX_ENA_MAX_INDEX 1535 132361ae650dSJack F Vogel #define I40E_QTX_ENA_QENA_REQ_SHIFT 0 132461ae650dSJack F Vogel #define I40E_QTX_ENA_QENA_REQ_MASK I40E_MASK(0x1, I40E_QTX_ENA_QENA_REQ_SHIFT) 132561ae650dSJack F Vogel #define I40E_QTX_ENA_FAST_QDIS_SHIFT 1 132661ae650dSJack F Vogel #define I40E_QTX_ENA_FAST_QDIS_MASK I40E_MASK(0x1, I40E_QTX_ENA_FAST_QDIS_SHIFT) 132761ae650dSJack F Vogel #define I40E_QTX_ENA_QENA_STAT_SHIFT 2 132861ae650dSJack F Vogel #define I40E_QTX_ENA_QENA_STAT_MASK I40E_MASK(0x1, I40E_QTX_ENA_QENA_STAT_SHIFT) 132961ae650dSJack F Vogel #define I40E_QTX_HEAD(_Q) (0x000E4000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */ 133061ae650dSJack F Vogel #define I40E_QTX_HEAD_MAX_INDEX 1535 133161ae650dSJack F Vogel #define I40E_QTX_HEAD_HEAD_SHIFT 0 133261ae650dSJack F Vogel #define I40E_QTX_HEAD_HEAD_MASK I40E_MASK(0x1FFF, I40E_QTX_HEAD_HEAD_SHIFT) 133361ae650dSJack F Vogel #define I40E_QTX_HEAD_RS_PENDING_SHIFT 16 133461ae650dSJack F Vogel #define I40E_QTX_HEAD_RS_PENDING_MASK I40E_MASK(0x1, I40E_QTX_HEAD_RS_PENDING_SHIFT) 133561ae650dSJack F Vogel #define I40E_QTX_TAIL(_Q) (0x00108000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: PFR */ 133661ae650dSJack F Vogel #define I40E_QTX_TAIL_MAX_INDEX 1535 133761ae650dSJack F Vogel #define I40E_QTX_TAIL_TAIL_SHIFT 0 133861ae650dSJack F Vogel #define I40E_QTX_TAIL_TAIL_MASK I40E_MASK(0x1FFF, I40E_QTX_TAIL_TAIL_SHIFT) 133961ae650dSJack F Vogel #define I40E_VPLAN_MAPENA(_VF) (0x00074000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 134061ae650dSJack F Vogel #define I40E_VPLAN_MAPENA_MAX_INDEX 127 134161ae650dSJack F Vogel #define I40E_VPLAN_MAPENA_TXRX_ENA_SHIFT 0 134261ae650dSJack F Vogel #define I40E_VPLAN_MAPENA_TXRX_ENA_MASK I40E_MASK(0x1, I40E_VPLAN_MAPENA_TXRX_ENA_SHIFT) 134361ae650dSJack F Vogel #define I40E_VPLAN_QTABLE(_i, _VF) (0x00070000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...15, _VF=0...127 */ /* Reset: VFR */ 134461ae650dSJack F Vogel #define I40E_VPLAN_QTABLE_MAX_INDEX 15 134561ae650dSJack F Vogel #define I40E_VPLAN_QTABLE_QINDEX_SHIFT 0 134661ae650dSJack F Vogel #define I40E_VPLAN_QTABLE_QINDEX_MASK I40E_MASK(0x7FF, I40E_VPLAN_QTABLE_QINDEX_SHIFT) 134761ae650dSJack F Vogel #define I40E_VSILAN_QBASE(_VSI) (0x0020C800 + ((_VSI) * 4)) /* _i=0...383 */ /* Reset: PFR */ 134861ae650dSJack F Vogel #define I40E_VSILAN_QBASE_MAX_INDEX 383 134961ae650dSJack F Vogel #define I40E_VSILAN_QBASE_VSIBASE_SHIFT 0 135061ae650dSJack F Vogel #define I40E_VSILAN_QBASE_VSIBASE_MASK I40E_MASK(0x7FF, I40E_VSILAN_QBASE_VSIBASE_SHIFT) 135161ae650dSJack F Vogel #define I40E_VSILAN_QBASE_VSIQTABLE_ENA_SHIFT 11 135261ae650dSJack F Vogel #define I40E_VSILAN_QBASE_VSIQTABLE_ENA_MASK I40E_MASK(0x1, I40E_VSILAN_QBASE_VSIQTABLE_ENA_SHIFT) 135361ae650dSJack F Vogel #define I40E_VSILAN_QTABLE(_i, _VSI) (0x00200000 + ((_i) * 2048 + (_VSI) * 4)) /* _i=0...7, _VSI=0...383 */ /* Reset: PFR */ 135461ae650dSJack F Vogel #define I40E_VSILAN_QTABLE_MAX_INDEX 7 135561ae650dSJack F Vogel #define I40E_VSILAN_QTABLE_QINDEX_0_SHIFT 0 135661ae650dSJack F Vogel #define I40E_VSILAN_QTABLE_QINDEX_0_MASK I40E_MASK(0x7FF, I40E_VSILAN_QTABLE_QINDEX_0_SHIFT) 135761ae650dSJack F Vogel #define I40E_VSILAN_QTABLE_QINDEX_1_SHIFT 16 135861ae650dSJack F Vogel #define I40E_VSILAN_QTABLE_QINDEX_1_MASK I40E_MASK(0x7FF, I40E_VSILAN_QTABLE_QINDEX_1_SHIFT) 135961ae650dSJack F Vogel #define I40E_PRTGL_SAH 0x001E2140 /* Reset: GLOBR */ 136061ae650dSJack F Vogel #define I40E_PRTGL_SAH_FC_SAH_SHIFT 0 136161ae650dSJack F Vogel #define I40E_PRTGL_SAH_FC_SAH_MASK I40E_MASK(0xFFFF, I40E_PRTGL_SAH_FC_SAH_SHIFT) 136261ae650dSJack F Vogel #define I40E_PRTGL_SAH_MFS_SHIFT 16 136361ae650dSJack F Vogel #define I40E_PRTGL_SAH_MFS_MASK I40E_MASK(0xFFFF, I40E_PRTGL_SAH_MFS_SHIFT) 136461ae650dSJack F Vogel #define I40E_PRTGL_SAL 0x001E2120 /* Reset: GLOBR */ 136561ae650dSJack F Vogel #define I40E_PRTGL_SAL_FC_SAL_SHIFT 0 136661ae650dSJack F Vogel #define I40E_PRTGL_SAL_FC_SAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTGL_SAL_FC_SAL_SHIFT) 136761ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP 0x001E30E0 /* Reset: GLOBR */ 136861ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP_HSEC_CTL_RX_ENABLE_GCP_SHIFT 0 136961ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP_HSEC_CTL_RX_ENABLE_GCP_MASK I40E_MASK(0x1, I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP_HSEC_CTL_RX_ENABLE_GCP_SHIFT) 137061ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP 0x001E3260 /* Reset: GLOBR */ 137161ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP_HSEC_CTL_RX_ENABLE_GPP_SHIFT 0 137261ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP_HSEC_CTL_RX_ENABLE_GPP_MASK I40E_MASK(0x1, I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP_HSEC_CTL_RX_ENABLE_GPP_SHIFT) 137361ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP 0x001E32E0 /* Reset: GLOBR */ 137461ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP_HSEC_CTL_RX_ENABLE_PPP_SHIFT 0 137561ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP_HSEC_CTL_RX_ENABLE_PPP_MASK I40E_MASK(0x1, I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP_HSEC_CTL_RX_ENABLE_PPP_SHIFT) 137661ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL 0x001E3360 /* Reset: GLOBR */ 137761ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL_HSEC_CTL_RX_FORWARD_CONTROL_SHIFT 0 137861ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL_HSEC_CTL_RX_FORWARD_CONTROL_MASK I40E_MASK(0x1, I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL_HSEC_CTL_RX_FORWARD_CONTROL_SHIFT) 137961ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1 0x001E3110 /* Reset: GLOBR */ 138061ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_SHIFT 0 138161ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_SHIFT) 138261ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2 0x001E3120 /* Reset: GLOBR */ 138361ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_SHIFT 0 138461ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_SHIFT) 138561ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE 0x001E30C0 /* Reset: GLOBR */ 138661ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE_HSEC_CTL_RX_PAUSE_ENABLE_SHIFT 0 138761ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE_HSEC_CTL_RX_PAUSE_ENABLE_MASK I40E_MASK(0x1FF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE_HSEC_CTL_RX_PAUSE_ENABLE_SHIFT) 138861ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1 0x001E3140 /* Reset: GLOBR */ 138961ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1_HSEC_CTL_RX_PAUSE_SA_PART1_SHIFT 0 139061ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1_HSEC_CTL_RX_PAUSE_SA_PART1_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1_HSEC_CTL_RX_PAUSE_SA_PART1_SHIFT) 139161ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2 0x001E3150 /* Reset: GLOBR */ 139261ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2_HSEC_CTL_RX_PAUSE_SA_PART2_SHIFT 0 139361ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2_HSEC_CTL_RX_PAUSE_SA_PART2_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2_HSEC_CTL_RX_PAUSE_SA_PART2_SHIFT) 139461ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE 0x001E30D0 /* Reset: GLOBR */ 139561ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE_HSEC_CTL_TX_PAUSE_ENABLE_SHIFT 0 139661ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE_HSEC_CTL_TX_PAUSE_ENABLE_MASK I40E_MASK(0x1FF, I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE_HSEC_CTL_TX_PAUSE_ENABLE_SHIFT) 139761ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA(_i) (0x001E3370 + ((_i) * 16)) /* _i=0...8 */ /* Reset: GLOBR */ 139861ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_MAX_INDEX 8 139961ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_SHIFT 0 140061ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_SHIFT) 140161ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER(_i) (0x001E3400 + ((_i) * 16)) /* _i=0...8 */ /* Reset: GLOBR */ 140261ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_MAX_INDEX 8 140361ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_SHIFT 0 140461ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_SHIFT) 140561ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART1 0x001E34B0 /* Reset: GLOBR */ 140661ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART1_HSEC_CTL_TX_SA_PART1_SHIFT 0 140761ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART1_HSEC_CTL_TX_SA_PART1_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTMAC_HSEC_CTL_TX_SA_PART1_HSEC_CTL_TX_SA_PART1_SHIFT) 140861ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART2 0x001E34C0 /* Reset: GLOBR */ 140961ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART2_HSEC_CTL_TX_SA_PART2_SHIFT 0 141061ae650dSJack F Vogel #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART2_HSEC_CTL_TX_SA_PART2_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_TX_SA_PART2_HSEC_CTL_TX_SA_PART2_SHIFT) 141161ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A 0x0008C480 /* Reset: GLOBR */ 141261ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE3_SHIFT 0 141361ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE3_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE3_SHIFT) 141461ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE2_SHIFT 2 141561ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE2_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE2_SHIFT) 141661ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE1_SHIFT 4 141761ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE1_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE1_SHIFT) 141861ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE0_SHIFT 6 141961ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE0_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE0_SHIFT) 142061ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE3_SHIFT 8 142161ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE3_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE3_SHIFT) 142261ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE2_SHIFT 10 142361ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE2_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE2_SHIFT) 142461ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE1_SHIFT 12 142561ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE1_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE1_SHIFT) 142661ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE0_SHIFT 14 142761ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE0_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE0_SHIFT) 142861ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B 0x0008C484 /* Reset: GLOBR */ 142961ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE3_SHIFT 0 143061ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE3_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE3_SHIFT) 143161ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE2_SHIFT 2 143261ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE2_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE2_SHIFT) 143361ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE1_SHIFT 4 143461ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE1_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE1_SHIFT) 143561ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE0_SHIFT 6 143661ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE0_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE0_SHIFT) 143761ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE3_SHIFT 8 143861ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE3_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE3_SHIFT) 143961ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE2_SHIFT 10 144061ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE2_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE2_SHIFT) 144161ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE1_SHIFT 12 144261ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE1_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE1_SHIFT) 144361ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE0_SHIFT 14 144461ae650dSJack F Vogel #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE0_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE0_SHIFT) 1445a146207dSPiotr Kubaj /* _i=0...3 */ /* Reset: GLOBR */ 1446a146207dSPiotr Kubaj #define I40E_PRTMAC_PCS_LINK_STATUS1(_i) (0x0008C200 + ((_i) * 4)) 1447a146207dSPiotr Kubaj #define I40E_PRTMAC_PCS_LINK_STATUS1_LINK_SPEED_SHIFT 24 1448a146207dSPiotr Kubaj #define I40E_PRTMAC_PCS_LINK_STATUS1_LINK_SPEED_MASK \ 1449a146207dSPiotr Kubaj I40E_MASK(0x7, I40E_PRTMAC_PCS_LINK_STATUS1_LINK_SPEED_SHIFT) 1450a146207dSPiotr Kubaj #define I40E_PRTMAC_PCS_LINK_STATUS2 0x0008C220 1451a146207dSPiotr Kubaj #define I40E_PRTMAC_PCS_LINK_CTRL 0x0008C260 1452a146207dSPiotr Kubaj #define I40E_PRTMAC_PCS_XGMII_FIFO_STATUS 0x0008C320 1453a146207dSPiotr Kubaj #define I40E_PRTMAC_PCS_AN_LP_STATUS 0x0008C680 1454a146207dSPiotr Kubaj #define I40E_PRTMAC_PCS_KR_STATUS 0x0008CA00 1455a146207dSPiotr Kubaj #define I40E_PRTMAC_PCS_FEC_KR_STATUS1 0x0008CC20 1456a146207dSPiotr Kubaj #define I40E_PRTMAC_PCS_FEC_KR_STATUS2 0x0008CC40 145761ae650dSJack F Vogel #define I40E_GL_FWRESETCNT 0x00083100 /* Reset: POR */ 145861ae650dSJack F Vogel #define I40E_GL_FWRESETCNT_FWRESETCNT_SHIFT 0 145961ae650dSJack F Vogel #define I40E_GL_FWRESETCNT_FWRESETCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FWRESETCNT_FWRESETCNT_SHIFT) 146061ae650dSJack F Vogel #define I40E_GL_MNG_FWSM 0x000B6134 /* Reset: POR */ 146161ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_FW_MODES_SHIFT 0 146261ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_FW_MODES_MASK I40E_MASK(0x3, I40E_GL_MNG_FWSM_FW_MODES_SHIFT) 146361ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_EEP_RELOAD_IND_SHIFT 10 146461ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_EEP_RELOAD_IND_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_EEP_RELOAD_IND_SHIFT) 146561ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_CRC_ERROR_MODULE_SHIFT 11 146661ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_CRC_ERROR_MODULE_MASK I40E_MASK(0xF, I40E_GL_MNG_FWSM_CRC_ERROR_MODULE_SHIFT) 146761ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_FW_STATUS_VALID_SHIFT 15 146861ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_FW_STATUS_VALID_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_FW_STATUS_VALID_SHIFT) 146961ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_RESET_CNT_SHIFT 16 147061ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_RESET_CNT_MASK I40E_MASK(0x7, I40E_GL_MNG_FWSM_RESET_CNT_SHIFT) 147161ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_EXT_ERR_IND_SHIFT 19 147261ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_EXT_ERR_IND_MASK I40E_MASK(0x3F, I40E_GL_MNG_FWSM_EXT_ERR_IND_SHIFT) 147361ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_PHY_SERDES0_CONFIG_ERR_SHIFT 26 147461ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_PHY_SERDES0_CONFIG_ERR_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_PHY_SERDES0_CONFIG_ERR_SHIFT) 147561ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_PHY_SERDES1_CONFIG_ERR_SHIFT 27 147661ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_PHY_SERDES1_CONFIG_ERR_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_PHY_SERDES1_CONFIG_ERR_SHIFT) 147761ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_PHY_SERDES2_CONFIG_ERR_SHIFT 28 147861ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_PHY_SERDES2_CONFIG_ERR_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_PHY_SERDES2_CONFIG_ERR_SHIFT) 147961ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_PHY_SERDES3_CONFIG_ERR_SHIFT 29 148061ae650dSJack F Vogel #define I40E_GL_MNG_FWSM_PHY_SERDES3_CONFIG_ERR_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_PHY_SERDES3_CONFIG_ERR_SHIFT) 148161ae650dSJack F Vogel #define I40E_GL_MNG_HWARB_CTRL 0x000B6130 /* Reset: POR */ 148261ae650dSJack F Vogel #define I40E_GL_MNG_HWARB_CTRL_NCSI_ARB_EN_SHIFT 0 148361ae650dSJack F Vogel #define I40E_GL_MNG_HWARB_CTRL_NCSI_ARB_EN_MASK I40E_MASK(0x1, I40E_GL_MNG_HWARB_CTRL_NCSI_ARB_EN_SHIFT) 148461ae650dSJack F Vogel #define I40E_PRT_MNG_FTFT_DATA(_i) (0x000852A0 + ((_i) * 32)) /* _i=0...31 */ /* Reset: POR */ 148561ae650dSJack F Vogel #define I40E_PRT_MNG_FTFT_DATA_MAX_INDEX 31 148661ae650dSJack F Vogel #define I40E_PRT_MNG_FTFT_DATA_DWORD_SHIFT 0 148761ae650dSJack F Vogel #define I40E_PRT_MNG_FTFT_DATA_DWORD_MASK I40E_MASK(0xFFFFFFFF, I40E_PRT_MNG_FTFT_DATA_DWORD_SHIFT) 148861ae650dSJack F Vogel #define I40E_PRT_MNG_FTFT_LENGTH 0x00085260 /* Reset: POR */ 148961ae650dSJack F Vogel #define I40E_PRT_MNG_FTFT_LENGTH_LENGTH_SHIFT 0 149061ae650dSJack F Vogel #define I40E_PRT_MNG_FTFT_LENGTH_LENGTH_MASK I40E_MASK(0xFF, I40E_PRT_MNG_FTFT_LENGTH_LENGTH_SHIFT) 149161ae650dSJack F Vogel #define I40E_PRT_MNG_FTFT_MASK(_i) (0x00085160 + ((_i) * 32)) /* _i=0...7 */ /* Reset: POR */ 149261ae650dSJack F Vogel #define I40E_PRT_MNG_FTFT_MASK_MAX_INDEX 7 149361ae650dSJack F Vogel #define I40E_PRT_MNG_FTFT_MASK_MASK_SHIFT 0 149461ae650dSJack F Vogel #define I40E_PRT_MNG_FTFT_MASK_MASK_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_FTFT_MASK_MASK_SHIFT) 149561ae650dSJack F Vogel #define I40E_PRT_MNG_MANC 0x00256A20 /* Reset: POR */ 149661ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_FLOW_CONTROL_DISCARD_SHIFT 0 149761ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_FLOW_CONTROL_DISCARD_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_FLOW_CONTROL_DISCARD_SHIFT) 149861ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_NCSI_DISCARD_SHIFT 1 149961ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_NCSI_DISCARD_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_NCSI_DISCARD_SHIFT) 150061ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_RCV_TCO_EN_SHIFT 17 150161ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_RCV_TCO_EN_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_RCV_TCO_EN_SHIFT) 150261ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_RCV_ALL_SHIFT 19 150361ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_RCV_ALL_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_RCV_ALL_SHIFT) 150461ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_FIXED_NET_TYPE_SHIFT 25 150561ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_FIXED_NET_TYPE_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_FIXED_NET_TYPE_SHIFT) 150661ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_NET_TYPE_SHIFT 26 150761ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_NET_TYPE_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_NET_TYPE_SHIFT) 150861ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_EN_BMC2OS_SHIFT 28 150961ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_EN_BMC2OS_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_EN_BMC2OS_SHIFT) 151061ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_EN_BMC2NET_SHIFT 29 151161ae650dSJack F Vogel #define I40E_PRT_MNG_MANC_EN_BMC2NET_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_EN_BMC2NET_SHIFT) 151261ae650dSJack F Vogel #define I40E_PRT_MNG_MAVTV(_i) (0x00255900 + ((_i) * 32)) /* _i=0...7 */ /* Reset: POR */ 151361ae650dSJack F Vogel #define I40E_PRT_MNG_MAVTV_MAX_INDEX 7 151461ae650dSJack F Vogel #define I40E_PRT_MNG_MAVTV_VID_SHIFT 0 151561ae650dSJack F Vogel #define I40E_PRT_MNG_MAVTV_VID_MASK I40E_MASK(0xFFF, I40E_PRT_MNG_MAVTV_VID_SHIFT) 151661ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF(_i) (0x00255D00 + ((_i) * 32)) /* _i=0...7 */ /* Reset: POR */ 151761ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_MAX_INDEX 7 151861ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_MAC_EXACT_AND_SHIFT 0 151961ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_MAC_EXACT_AND_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_MAC_EXACT_AND_SHIFT) 152061ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_BROADCAST_AND_SHIFT 4 152161ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_BROADCAST_AND_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_BROADCAST_AND_SHIFT) 152261ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_VLAN_AND_SHIFT 5 152361ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_VLAN_AND_MASK I40E_MASK(0xFF, I40E_PRT_MNG_MDEF_VLAN_AND_SHIFT) 152461ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_IPV4_ADDRESS_AND_SHIFT 13 152561ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_IPV4_ADDRESS_AND_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_IPV4_ADDRESS_AND_SHIFT) 152661ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_IPV6_ADDRESS_AND_SHIFT 17 152761ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_IPV6_ADDRESS_AND_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_IPV6_ADDRESS_AND_SHIFT) 152861ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_MAC_EXACT_OR_SHIFT 21 152961ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_MAC_EXACT_OR_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_MAC_EXACT_OR_SHIFT) 153061ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_BROADCAST_OR_SHIFT 25 153161ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_BROADCAST_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_BROADCAST_OR_SHIFT) 153261ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_MULTICAST_AND_SHIFT 26 153361ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_MULTICAST_AND_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_MULTICAST_AND_SHIFT) 153461ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_ARP_REQUEST_OR_SHIFT 27 153561ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_ARP_REQUEST_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_ARP_REQUEST_OR_SHIFT) 153661ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_ARP_RESPONSE_OR_SHIFT 28 153761ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_ARP_RESPONSE_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_ARP_RESPONSE_OR_SHIFT) 153861ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_NEIGHBOR_DISCOVERY_134_OR_SHIFT 29 153961ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_NEIGHBOR_DISCOVERY_134_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_NEIGHBOR_DISCOVERY_134_OR_SHIFT) 154061ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_PORT_0X298_OR_SHIFT 30 154161ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_PORT_0X298_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_PORT_0X298_OR_SHIFT) 154261ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_PORT_0X26F_OR_SHIFT 31 154361ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_PORT_0X26F_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_PORT_0X26F_OR_SHIFT) 154461ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT(_i) (0x00255F00 + ((_i) * 32)) /* _i=0...7 */ /* Reset: POR */ 154561ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_MAX_INDEX 7 154661ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_AND_SHIFT 0 154761ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_AND_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_AND_SHIFT) 154861ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_OR_SHIFT 4 154961ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_OR_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_OR_SHIFT) 155061ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_FLEX_PORT_OR_SHIFT 8 155161ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_FLEX_PORT_OR_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MDEF_EXT_FLEX_PORT_OR_SHIFT) 155261ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_FLEX_TCO_SHIFT 24 155361ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_FLEX_TCO_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_FLEX_TCO_SHIFT) 155461ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_135_OR_SHIFT 25 155561ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_135_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_135_OR_SHIFT) 155661ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_136_OR_SHIFT 26 155761ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_136_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_136_OR_SHIFT) 155861ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_137_OR_SHIFT 27 155961ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_137_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_137_OR_SHIFT) 156061ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_ICMP_OR_SHIFT 28 156161ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_ICMP_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_ICMP_OR_SHIFT) 156261ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_MLD_SHIFT 29 156361ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_MLD_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_MLD_SHIFT) 156461ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_NETWORK_TRAFFIC_SHIFT 30 156561ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_NETWORK_TRAFFIC_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_APPLY_TO_NETWORK_TRAFFIC_SHIFT) 156661ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_HOST_TRAFFIC_SHIFT 31 156761ae650dSJack F Vogel #define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_HOST_TRAFFIC_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_APPLY_TO_HOST_TRAFFIC_SHIFT) 156861ae650dSJack F Vogel #define I40E_PRT_MNG_MDEFVSI(_i) (0x00256580 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */ 156961ae650dSJack F Vogel #define I40E_PRT_MNG_MDEFVSI_MAX_INDEX 3 157061ae650dSJack F Vogel #define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2N_SHIFT 0 157161ae650dSJack F Vogel #define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2N_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MDEFVSI_MDEFVSI_2N_SHIFT) 157261ae650dSJack F Vogel #define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2NP1_SHIFT 16 157361ae650dSJack F Vogel #define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2NP1_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MDEFVSI_MDEFVSI_2NP1_SHIFT) 157461ae650dSJack F Vogel #define I40E_PRT_MNG_METF(_i) (0x00256780 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */ 157561ae650dSJack F Vogel #define I40E_PRT_MNG_METF_MAX_INDEX 3 157661ae650dSJack F Vogel #define I40E_PRT_MNG_METF_ETYPE_SHIFT 0 157761ae650dSJack F Vogel #define I40E_PRT_MNG_METF_ETYPE_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_METF_ETYPE_SHIFT) 157861ae650dSJack F Vogel #define I40E_PRT_MNG_METF_POLARITY_SHIFT 30 157961ae650dSJack F Vogel #define I40E_PRT_MNG_METF_POLARITY_MASK I40E_MASK(0x1, I40E_PRT_MNG_METF_POLARITY_SHIFT) 158061ae650dSJack F Vogel #define I40E_PRT_MNG_MFUTP(_i) (0x00254E00 + ((_i) * 32)) /* _i=0...15 */ /* Reset: POR */ 158161ae650dSJack F Vogel #define I40E_PRT_MNG_MFUTP_MAX_INDEX 15 158261ae650dSJack F Vogel #define I40E_PRT_MNG_MFUTP_MFUTP_N_SHIFT 0 158361ae650dSJack F Vogel #define I40E_PRT_MNG_MFUTP_MFUTP_N_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MFUTP_MFUTP_N_SHIFT) 158461ae650dSJack F Vogel #define I40E_PRT_MNG_MFUTP_UDP_SHIFT 16 158561ae650dSJack F Vogel #define I40E_PRT_MNG_MFUTP_UDP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MFUTP_UDP_SHIFT) 158661ae650dSJack F Vogel #define I40E_PRT_MNG_MFUTP_TCP_SHIFT 17 158761ae650dSJack F Vogel #define I40E_PRT_MNG_MFUTP_TCP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MFUTP_TCP_SHIFT) 158861ae650dSJack F Vogel #define I40E_PRT_MNG_MFUTP_SOURCE_DESTINATION_SHIFT 18 158961ae650dSJack F Vogel #define I40E_PRT_MNG_MFUTP_SOURCE_DESTINATION_MASK I40E_MASK(0x1, I40E_PRT_MNG_MFUTP_SOURCE_DESTINATION_SHIFT) 159061ae650dSJack F Vogel #define I40E_PRT_MNG_MIPAF4(_i) (0x00256280 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */ 159161ae650dSJack F Vogel #define I40E_PRT_MNG_MIPAF4_MAX_INDEX 3 159261ae650dSJack F Vogel #define I40E_PRT_MNG_MIPAF4_MIPAF_SHIFT 0 159361ae650dSJack F Vogel #define I40E_PRT_MNG_MIPAF4_MIPAF_MASK I40E_MASK(0xFFFFFFFF, I40E_PRT_MNG_MIPAF4_MIPAF_SHIFT) 159461ae650dSJack F Vogel #define I40E_PRT_MNG_MIPAF6(_i) (0x00254200 + ((_i) * 32)) /* _i=0...15 */ /* Reset: POR */ 159561ae650dSJack F Vogel #define I40E_PRT_MNG_MIPAF6_MAX_INDEX 15 159661ae650dSJack F Vogel #define I40E_PRT_MNG_MIPAF6_MIPAF_SHIFT 0 159761ae650dSJack F Vogel #define I40E_PRT_MNG_MIPAF6_MIPAF_MASK I40E_MASK(0xFFFFFFFF, I40E_PRT_MNG_MIPAF6_MIPAF_SHIFT) 159861ae650dSJack F Vogel #define I40E_PRT_MNG_MMAH(_i) (0x00256380 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */ 159961ae650dSJack F Vogel #define I40E_PRT_MNG_MMAH_MAX_INDEX 3 160061ae650dSJack F Vogel #define I40E_PRT_MNG_MMAH_MMAH_SHIFT 0 160161ae650dSJack F Vogel #define I40E_PRT_MNG_MMAH_MMAH_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MMAH_MMAH_SHIFT) 160261ae650dSJack F Vogel #define I40E_PRT_MNG_MMAL(_i) (0x00256480 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */ 160361ae650dSJack F Vogel #define I40E_PRT_MNG_MMAL_MAX_INDEX 3 160461ae650dSJack F Vogel #define I40E_PRT_MNG_MMAL_MMAL_SHIFT 0 160561ae650dSJack F Vogel #define I40E_PRT_MNG_MMAL_MMAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PRT_MNG_MMAL_MMAL_SHIFT) 160661ae650dSJack F Vogel #define I40E_PRT_MNG_MNGONLY 0x00256A60 /* Reset: POR */ 160761ae650dSJack F Vogel #define I40E_PRT_MNG_MNGONLY_EXCLUSIVE_TO_MANAGEABILITY_SHIFT 0 160861ae650dSJack F Vogel #define I40E_PRT_MNG_MNGONLY_EXCLUSIVE_TO_MANAGEABILITY_MASK I40E_MASK(0xFF, I40E_PRT_MNG_MNGONLY_EXCLUSIVE_TO_MANAGEABILITY_SHIFT) 160961ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM 0x00256AA0 /* Reset: POR */ 161061ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_PORT_26F_UDP_SHIFT 0 161161ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_PORT_26F_UDP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_PORT_26F_UDP_SHIFT) 161261ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_PORT_26F_TCP_SHIFT 1 161361ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_PORT_26F_TCP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_PORT_26F_TCP_SHIFT) 161461ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_PORT_298_UDP_SHIFT 2 161561ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_PORT_298_UDP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_PORT_298_UDP_SHIFT) 161661ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_PORT_298_TCP_SHIFT 3 161761ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_PORT_298_TCP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_PORT_298_TCP_SHIFT) 161861ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_IPV6_0_MASK_SHIFT 4 161961ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_IPV6_0_MASK_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_IPV6_0_MASK_SHIFT) 162061ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_IPV6_1_MASK_SHIFT 5 162161ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_IPV6_1_MASK_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_IPV6_1_MASK_SHIFT) 162261ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_IPV6_2_MASK_SHIFT 6 162361ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_IPV6_2_MASK_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_IPV6_2_MASK_SHIFT) 162461ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_IPV6_3_MASK_SHIFT 7 162561ae650dSJack F Vogel #define I40E_PRT_MNG_MSFM_IPV6_3_MASK_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_IPV6_3_MASK_SHIFT) 162661ae650dSJack F Vogel #define I40E_MSIX_PBA(_i) (0x00001000 + ((_i) * 4)) /* _i=0...5 */ /* Reset: FLR */ 162761ae650dSJack F Vogel #define I40E_MSIX_PBA_MAX_INDEX 5 162861ae650dSJack F Vogel #define I40E_MSIX_PBA_PENBIT_SHIFT 0 162961ae650dSJack F Vogel #define I40E_MSIX_PBA_PENBIT_MASK I40E_MASK(0xFFFFFFFF, I40E_MSIX_PBA_PENBIT_SHIFT) 163061ae650dSJack F Vogel #define I40E_MSIX_TADD(_i) (0x00000000 + ((_i) * 16)) /* _i=0...128 */ /* Reset: FLR */ 163161ae650dSJack F Vogel #define I40E_MSIX_TADD_MAX_INDEX 128 163261ae650dSJack F Vogel #define I40E_MSIX_TADD_MSIXTADD10_SHIFT 0 163361ae650dSJack F Vogel #define I40E_MSIX_TADD_MSIXTADD10_MASK I40E_MASK(0x3, I40E_MSIX_TADD_MSIXTADD10_SHIFT) 163461ae650dSJack F Vogel #define I40E_MSIX_TADD_MSIXTADD_SHIFT 2 163561ae650dSJack F Vogel #define I40E_MSIX_TADD_MSIXTADD_MASK I40E_MASK(0x3FFFFFFF, I40E_MSIX_TADD_MSIXTADD_SHIFT) 163661ae650dSJack F Vogel #define I40E_MSIX_TMSG(_i) (0x00000008 + ((_i) * 16)) /* _i=0...128 */ /* Reset: FLR */ 163761ae650dSJack F Vogel #define I40E_MSIX_TMSG_MAX_INDEX 128 163861ae650dSJack F Vogel #define I40E_MSIX_TMSG_MSIXTMSG_SHIFT 0 163961ae650dSJack F Vogel #define I40E_MSIX_TMSG_MSIXTMSG_MASK I40E_MASK(0xFFFFFFFF, I40E_MSIX_TMSG_MSIXTMSG_SHIFT) 164061ae650dSJack F Vogel #define I40E_MSIX_TUADD(_i) (0x00000004 + ((_i) * 16)) /* _i=0...128 */ /* Reset: FLR */ 164161ae650dSJack F Vogel #define I40E_MSIX_TUADD_MAX_INDEX 128 164261ae650dSJack F Vogel #define I40E_MSIX_TUADD_MSIXTUADD_SHIFT 0 164361ae650dSJack F Vogel #define I40E_MSIX_TUADD_MSIXTUADD_MASK I40E_MASK(0xFFFFFFFF, I40E_MSIX_TUADD_MSIXTUADD_SHIFT) 164461ae650dSJack F Vogel #define I40E_MSIX_TVCTRL(_i) (0x0000000C + ((_i) * 16)) /* _i=0...128 */ /* Reset: FLR */ 164561ae650dSJack F Vogel #define I40E_MSIX_TVCTRL_MAX_INDEX 128 164661ae650dSJack F Vogel #define I40E_MSIX_TVCTRL_MASK_SHIFT 0 164761ae650dSJack F Vogel #define I40E_MSIX_TVCTRL_MASK_MASK I40E_MASK(0x1, I40E_MSIX_TVCTRL_MASK_SHIFT) 164861ae650dSJack F Vogel #define I40E_VFMSIX_PBA1(_i) (0x00002000 + ((_i) * 4)) /* _i=0...19 */ /* Reset: VFLR */ 164961ae650dSJack F Vogel #define I40E_VFMSIX_PBA1_MAX_INDEX 19 165061ae650dSJack F Vogel #define I40E_VFMSIX_PBA1_PENBIT_SHIFT 0 165161ae650dSJack F Vogel #define I40E_VFMSIX_PBA1_PENBIT_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_PBA1_PENBIT_SHIFT) 165261ae650dSJack F Vogel #define I40E_VFMSIX_TADD1(_i) (0x00002100 + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */ 165361ae650dSJack F Vogel #define I40E_VFMSIX_TADD1_MAX_INDEX 639 165461ae650dSJack F Vogel #define I40E_VFMSIX_TADD1_MSIXTADD10_SHIFT 0 165561ae650dSJack F Vogel #define I40E_VFMSIX_TADD1_MSIXTADD10_MASK I40E_MASK(0x3, I40E_VFMSIX_TADD1_MSIXTADD10_SHIFT) 165661ae650dSJack F Vogel #define I40E_VFMSIX_TADD1_MSIXTADD_SHIFT 2 165761ae650dSJack F Vogel #define I40E_VFMSIX_TADD1_MSIXTADD_MASK I40E_MASK(0x3FFFFFFF, I40E_VFMSIX_TADD1_MSIXTADD_SHIFT) 165861ae650dSJack F Vogel #define I40E_VFMSIX_TMSG1(_i) (0x00002108 + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */ 165961ae650dSJack F Vogel #define I40E_VFMSIX_TMSG1_MAX_INDEX 639 166061ae650dSJack F Vogel #define I40E_VFMSIX_TMSG1_MSIXTMSG_SHIFT 0 166161ae650dSJack F Vogel #define I40E_VFMSIX_TMSG1_MSIXTMSG_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TMSG1_MSIXTMSG_SHIFT) 166261ae650dSJack F Vogel #define I40E_VFMSIX_TUADD1(_i) (0x00002104 + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */ 166361ae650dSJack F Vogel #define I40E_VFMSIX_TUADD1_MAX_INDEX 639 166461ae650dSJack F Vogel #define I40E_VFMSIX_TUADD1_MSIXTUADD_SHIFT 0 166561ae650dSJack F Vogel #define I40E_VFMSIX_TUADD1_MSIXTUADD_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TUADD1_MSIXTUADD_SHIFT) 166661ae650dSJack F Vogel #define I40E_VFMSIX_TVCTRL1(_i) (0x0000210C + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */ 166761ae650dSJack F Vogel #define I40E_VFMSIX_TVCTRL1_MAX_INDEX 639 166861ae650dSJack F Vogel #define I40E_VFMSIX_TVCTRL1_MASK_SHIFT 0 166961ae650dSJack F Vogel #define I40E_VFMSIX_TVCTRL1_MASK_MASK I40E_MASK(0x1, I40E_VFMSIX_TVCTRL1_MASK_SHIFT) 167061ae650dSJack F Vogel #define I40E_GLNVM_FLA 0x000B6108 /* Reset: POR */ 167161ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_SCK_SHIFT 0 167261ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_SCK_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_SCK_SHIFT) 167361ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_CE_SHIFT 1 167461ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_CE_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_CE_SHIFT) 167561ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_SI_SHIFT 2 167661ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_SI_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_SI_SHIFT) 167761ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_SO_SHIFT 3 167861ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_SO_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_SO_SHIFT) 167961ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_REQ_SHIFT 4 168061ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_REQ_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_REQ_SHIFT) 168161ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_GNT_SHIFT 5 168261ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_GNT_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_GNT_SHIFT) 168361ae650dSJack F Vogel #define I40E_GLNVM_FLA_LOCKED_SHIFT 6 168461ae650dSJack F Vogel #define I40E_GLNVM_FLA_LOCKED_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_LOCKED_SHIFT) 168561ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_SADDR_SHIFT 18 168661ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_SADDR_MASK I40E_MASK(0x7FF, I40E_GLNVM_FLA_FL_SADDR_SHIFT) 168761ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_BUSY_SHIFT 30 168861ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_BUSY_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_BUSY_SHIFT) 168961ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_DER_SHIFT 31 169061ae650dSJack F Vogel #define I40E_GLNVM_FLA_FL_DER_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_DER_SHIFT) 169161ae650dSJack F Vogel #define I40E_GLNVM_FLASHID 0x000B6104 /* Reset: POR */ 169261ae650dSJack F Vogel #define I40E_GLNVM_FLASHID_FLASHID_SHIFT 0 169361ae650dSJack F Vogel #define I40E_GLNVM_FLASHID_FLASHID_MASK I40E_MASK(0xFFFFFF, I40E_GLNVM_FLASHID_FLASHID_SHIFT) 169461ae650dSJack F Vogel #define I40E_GLNVM_FLASHID_FLEEP_PERF_SHIFT 31 169561ae650dSJack F Vogel #define I40E_GLNVM_FLASHID_FLEEP_PERF_MASK I40E_MASK(0x1, I40E_GLNVM_FLASHID_FLEEP_PERF_SHIFT) 169661ae650dSJack F Vogel #define I40E_GLNVM_GENS 0x000B6100 /* Reset: POR */ 169761ae650dSJack F Vogel #define I40E_GLNVM_GENS_NVM_PRES_SHIFT 0 169861ae650dSJack F Vogel #define I40E_GLNVM_GENS_NVM_PRES_MASK I40E_MASK(0x1, I40E_GLNVM_GENS_NVM_PRES_SHIFT) 169961ae650dSJack F Vogel #define I40E_GLNVM_GENS_SR_SIZE_SHIFT 5 170061ae650dSJack F Vogel #define I40E_GLNVM_GENS_SR_SIZE_MASK I40E_MASK(0x7, I40E_GLNVM_GENS_SR_SIZE_SHIFT) 170161ae650dSJack F Vogel #define I40E_GLNVM_GENS_BANK1VAL_SHIFT 8 170261ae650dSJack F Vogel #define I40E_GLNVM_GENS_BANK1VAL_MASK I40E_MASK(0x1, I40E_GLNVM_GENS_BANK1VAL_SHIFT) 170361ae650dSJack F Vogel #define I40E_GLNVM_GENS_ALT_PRST_SHIFT 23 170461ae650dSJack F Vogel #define I40E_GLNVM_GENS_ALT_PRST_MASK I40E_MASK(0x1, I40E_GLNVM_GENS_ALT_PRST_SHIFT) 170561ae650dSJack F Vogel #define I40E_GLNVM_GENS_FL_AUTO_RD_SHIFT 25 170661ae650dSJack F Vogel #define I40E_GLNVM_GENS_FL_AUTO_RD_MASK I40E_MASK(0x1, I40E_GLNVM_GENS_FL_AUTO_RD_SHIFT) 170761ae650dSJack F Vogel #define I40E_GLNVM_PROTCSR(_i) (0x000B6010 + ((_i) * 4)) /* _i=0...59 */ /* Reset: POR */ 170861ae650dSJack F Vogel #define I40E_GLNVM_PROTCSR_MAX_INDEX 59 170961ae650dSJack F Vogel #define I40E_GLNVM_PROTCSR_ADDR_BLOCK_SHIFT 0 171061ae650dSJack F Vogel #define I40E_GLNVM_PROTCSR_ADDR_BLOCK_MASK I40E_MASK(0xFFFFFF, I40E_GLNVM_PROTCSR_ADDR_BLOCK_SHIFT) 171161ae650dSJack F Vogel #define I40E_GLNVM_SRCTL 0x000B6110 /* Reset: POR */ 171261ae650dSJack F Vogel #define I40E_GLNVM_SRCTL_SRBUSY_SHIFT 0 171361ae650dSJack F Vogel #define I40E_GLNVM_SRCTL_SRBUSY_MASK I40E_MASK(0x1, I40E_GLNVM_SRCTL_SRBUSY_SHIFT) 171461ae650dSJack F Vogel #define I40E_GLNVM_SRCTL_ADDR_SHIFT 14 171561ae650dSJack F Vogel #define I40E_GLNVM_SRCTL_ADDR_MASK I40E_MASK(0x7FFF, I40E_GLNVM_SRCTL_ADDR_SHIFT) 171661ae650dSJack F Vogel #define I40E_GLNVM_SRCTL_WRITE_SHIFT 29 171761ae650dSJack F Vogel #define I40E_GLNVM_SRCTL_WRITE_MASK I40E_MASK(0x1, I40E_GLNVM_SRCTL_WRITE_SHIFT) 171861ae650dSJack F Vogel #define I40E_GLNVM_SRCTL_START_SHIFT 30 171961ae650dSJack F Vogel #define I40E_GLNVM_SRCTL_START_MASK I40E_MASK(0x1, I40E_GLNVM_SRCTL_START_SHIFT) 172061ae650dSJack F Vogel #define I40E_GLNVM_SRCTL_DONE_SHIFT 31 1721b4a7ce06SEric Joyner #define I40E_GLNVM_SRCTL_DONE_MASK I40E_MASK(0x1u, I40E_GLNVM_SRCTL_DONE_SHIFT) 172261ae650dSJack F Vogel #define I40E_GLNVM_SRDATA 0x000B6114 /* Reset: POR */ 172361ae650dSJack F Vogel #define I40E_GLNVM_SRDATA_WRDATA_SHIFT 0 172461ae650dSJack F Vogel #define I40E_GLNVM_SRDATA_WRDATA_MASK I40E_MASK(0xFFFF, I40E_GLNVM_SRDATA_WRDATA_SHIFT) 172561ae650dSJack F Vogel #define I40E_GLNVM_SRDATA_RDDATA_SHIFT 16 172661ae650dSJack F Vogel #define I40E_GLNVM_SRDATA_RDDATA_MASK I40E_MASK(0xFFFF, I40E_GLNVM_SRDATA_RDDATA_SHIFT) 172761ae650dSJack F Vogel #define I40E_GLNVM_ULD 0x000B6008 /* Reset: POR */ 172861ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_PCIR_DONE_SHIFT 0 172961ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_PCIR_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PCIR_DONE_SHIFT) 173061ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_PCIRTL_DONE_SHIFT 1 173161ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_PCIRTL_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PCIRTL_DONE_SHIFT) 173261ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_LCB_DONE_SHIFT 2 173361ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_LCB_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_LCB_DONE_SHIFT) 173461ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_CORE_DONE_SHIFT 3 173561ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_CORE_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_CORE_DONE_SHIFT) 173661ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_GLOBAL_DONE_SHIFT 4 173761ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_GLOBAL_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_GLOBAL_DONE_SHIFT) 173861ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_POR_DONE_SHIFT 5 173961ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_POR_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_POR_DONE_SHIFT) 174061ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_PCIE_ANA_DONE_SHIFT 6 174161ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_PCIE_ANA_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PCIE_ANA_DONE_SHIFT) 174261ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_PHY_ANA_DONE_SHIFT 7 174361ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_PHY_ANA_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PHY_ANA_DONE_SHIFT) 174461ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_EMP_DONE_SHIFT 8 174561ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_EMP_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_EMP_DONE_SHIFT) 174661ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_PCIALT_DONE_SHIFT 9 174761ae650dSJack F Vogel #define I40E_GLNVM_ULD_CONF_PCIALT_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PCIALT_DONE_SHIFT) 174861ae650dSJack F Vogel #define I40E_GLPCI_BYTCTH 0x0009C484 /* Reset: PCIR */ 174961ae650dSJack F Vogel #define I40E_GLPCI_BYTCTH_PCI_COUNT_BW_BCT_SHIFT 0 175061ae650dSJack F Vogel #define I40E_GLPCI_BYTCTH_PCI_COUNT_BW_BCT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_BYTCTH_PCI_COUNT_BW_BCT_SHIFT) 175161ae650dSJack F Vogel #define I40E_GLPCI_BYTCTL 0x0009C488 /* Reset: PCIR */ 175261ae650dSJack F Vogel #define I40E_GLPCI_BYTCTL_PCI_COUNT_BW_BCT_SHIFT 0 175361ae650dSJack F Vogel #define I40E_GLPCI_BYTCTL_PCI_COUNT_BW_BCT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_BYTCTL_PCI_COUNT_BW_BCT_SHIFT) 175461ae650dSJack F Vogel #define I40E_GLPCI_CAPCTRL 0x000BE4A4 /* Reset: PCIR */ 175561ae650dSJack F Vogel #define I40E_GLPCI_CAPCTRL_VPD_EN_SHIFT 0 175661ae650dSJack F Vogel #define I40E_GLPCI_CAPCTRL_VPD_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPCTRL_VPD_EN_SHIFT) 175761ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP 0x000BE4A8 /* Reset: PCIR */ 175861ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_PCIE_VER_SHIFT 0 175961ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_PCIE_VER_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_PCIE_VER_SHIFT) 176061ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_LTR_EN_SHIFT 2 176161ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_LTR_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_LTR_EN_SHIFT) 176261ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_TPH_EN_SHIFT 3 176361ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_TPH_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_TPH_EN_SHIFT) 176461ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_ARI_EN_SHIFT 4 176561ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_ARI_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_ARI_EN_SHIFT) 176661ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_IOV_EN_SHIFT 5 176761ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_IOV_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_IOV_EN_SHIFT) 176861ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_ACS_EN_SHIFT 6 176961ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_ACS_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_ACS_EN_SHIFT) 177061ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_SEC_EN_SHIFT 7 177161ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_SEC_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_SEC_EN_SHIFT) 177261ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_ECRC_GEN_EN_SHIFT 16 177361ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_ECRC_GEN_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_ECRC_GEN_EN_SHIFT) 177461ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_ECRC_CHK_EN_SHIFT 17 177561ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_ECRC_CHK_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_ECRC_CHK_EN_SHIFT) 177661ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_IDO_EN_SHIFT 18 177761ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_IDO_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_IDO_EN_SHIFT) 177861ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_MSI_MASK_SHIFT 19 177961ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_MSI_MASK_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_MSI_MASK_SHIFT) 178061ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_CSR_CONF_EN_SHIFT 20 178161ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_CSR_CONF_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_CSR_CONF_EN_SHIFT) 178261ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_LOAD_SUBSYS_ID_SHIFT 30 178361ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_LOAD_SUBSYS_ID_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_LOAD_SUBSYS_ID_SHIFT) 178461ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_LOAD_DEV_ID_SHIFT 31 178561ae650dSJack F Vogel #define I40E_GLPCI_CAPSUP_LOAD_DEV_ID_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_LOAD_DEV_ID_SHIFT) 178661ae650dSJack F Vogel #define I40E_GLPCI_CNF 0x000BE4C0 /* Reset: POR */ 178761ae650dSJack F Vogel #define I40E_GLPCI_CNF_FLEX10_SHIFT 1 178861ae650dSJack F Vogel #define I40E_GLPCI_CNF_FLEX10_MASK I40E_MASK(0x1, I40E_GLPCI_CNF_FLEX10_SHIFT) 178961ae650dSJack F Vogel #define I40E_GLPCI_CNF_WAKE_PIN_EN_SHIFT 2 179061ae650dSJack F Vogel #define I40E_GLPCI_CNF_WAKE_PIN_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CNF_WAKE_PIN_EN_SHIFT) 179161ae650dSJack F Vogel #define I40E_GLPCI_CNF2 0x000BE494 /* Reset: PCIR */ 179261ae650dSJack F Vogel #define I40E_GLPCI_CNF2_RO_DIS_SHIFT 0 179361ae650dSJack F Vogel #define I40E_GLPCI_CNF2_RO_DIS_MASK I40E_MASK(0x1, I40E_GLPCI_CNF2_RO_DIS_SHIFT) 179461ae650dSJack F Vogel #define I40E_GLPCI_CNF2_CACHELINE_SIZE_SHIFT 1 179561ae650dSJack F Vogel #define I40E_GLPCI_CNF2_CACHELINE_SIZE_MASK I40E_MASK(0x1, I40E_GLPCI_CNF2_CACHELINE_SIZE_SHIFT) 179661ae650dSJack F Vogel #define I40E_GLPCI_CNF2_MSI_X_PF_N_SHIFT 2 179761ae650dSJack F Vogel #define I40E_GLPCI_CNF2_MSI_X_PF_N_MASK I40E_MASK(0x7FF, I40E_GLPCI_CNF2_MSI_X_PF_N_SHIFT) 179861ae650dSJack F Vogel #define I40E_GLPCI_CNF2_MSI_X_VF_N_SHIFT 13 179961ae650dSJack F Vogel #define I40E_GLPCI_CNF2_MSI_X_VF_N_MASK I40E_MASK(0x7FF, I40E_GLPCI_CNF2_MSI_X_VF_N_SHIFT) 180061ae650dSJack F Vogel #define I40E_GLPCI_DREVID 0x0009C480 /* Reset: PCIR */ 180161ae650dSJack F Vogel #define I40E_GLPCI_DREVID_DEFAULT_REVID_SHIFT 0 180261ae650dSJack F Vogel #define I40E_GLPCI_DREVID_DEFAULT_REVID_MASK I40E_MASK(0xFF, I40E_GLPCI_DREVID_DEFAULT_REVID_SHIFT) 180361ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1 0x0009C48C /* Reset: PCIR */ 180461ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_0_SHIFT 0 180561ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_0_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_EN_0_SHIFT) 180661ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_1_SHIFT 1 180761ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_1_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_EN_1_SHIFT) 180861ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_2_SHIFT 2 180961ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_2_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_EN_2_SHIFT) 181061ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_3_SHIFT 3 181161ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_3_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_EN_3_SHIFT) 181261ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_LBC_ENABLE_0_SHIFT 4 181361ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_LBC_ENABLE_0_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_LBC_ENABLE_0_SHIFT) 181461ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_LBC_ENABLE_1_SHIFT 5 181561ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_LBC_ENABLE_1_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_LBC_ENABLE_1_SHIFT) 181661ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_LBC_ENABLE_2_SHIFT 6 181761ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_LBC_ENABLE_2_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_LBC_ENABLE_2_SHIFT) 181861ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_LBC_ENABLE_3_SHIFT 7 181961ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_LBC_ENABLE_3_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_LBC_ENABLE_3_SHIFT) 182061ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EN_SHIFT 8 182161ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EN_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EN_SHIFT) 182261ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EV_SHIFT 9 182361ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EV_MASK I40E_MASK(0x1F, I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EV_SHIFT) 182461ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EN_SHIFT 14 182561ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EN_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EN_SHIFT) 182661ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EV_SHIFT 15 182761ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EV_MASK I40E_MASK(0x1F, I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EV_SHIFT) 182861ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_64_BIT_EN_SHIFT 28 182961ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_64_BIT_EN_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_64_BIT_EN_SHIFT) 183061ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_COUNT_RESET_SHIFT 29 183161ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_COUNT_RESET_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_RESET_SHIFT) 183261ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_COUNT_STOP_SHIFT 30 183361ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_COUNT_STOP_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_STOP_SHIFT) 183461ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_COUNT_START_SHIFT 31 183561ae650dSJack F Vogel #define I40E_GLPCI_GSCL_1_GIO_COUNT_START_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_START_SHIFT) 183661ae650dSJack F Vogel #define I40E_GLPCI_GSCL_2 0x0009C490 /* Reset: PCIR */ 183761ae650dSJack F Vogel #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_0_SHIFT 0 183861ae650dSJack F Vogel #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_0_MASK I40E_MASK(0xFF, I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_0_SHIFT) 183961ae650dSJack F Vogel #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_1_SHIFT 8 184061ae650dSJack F Vogel #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_1_MASK I40E_MASK(0xFF, I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_1_SHIFT) 184161ae650dSJack F Vogel #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_2_SHIFT 16 184261ae650dSJack F Vogel #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_2_MASK I40E_MASK(0xFF, I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_2_SHIFT) 184361ae650dSJack F Vogel #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_3_SHIFT 24 184461ae650dSJack F Vogel #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_3_MASK I40E_MASK(0xFF, I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_3_SHIFT) 184561ae650dSJack F Vogel #define I40E_GLPCI_GSCL_5_8(_i) (0x0009C494 + ((_i) * 4)) /* _i=0...3 */ /* Reset: PCIR */ 184661ae650dSJack F Vogel #define I40E_GLPCI_GSCL_5_8_MAX_INDEX 3 184761ae650dSJack F Vogel #define I40E_GLPCI_GSCL_5_8_LBC_THRESHOLD_N_SHIFT 0 184861ae650dSJack F Vogel #define I40E_GLPCI_GSCL_5_8_LBC_THRESHOLD_N_MASK I40E_MASK(0xFFFF, I40E_GLPCI_GSCL_5_8_LBC_THRESHOLD_N_SHIFT) 184961ae650dSJack F Vogel #define I40E_GLPCI_GSCL_5_8_LBC_TIMER_N_SHIFT 16 185061ae650dSJack F Vogel #define I40E_GLPCI_GSCL_5_8_LBC_TIMER_N_MASK I40E_MASK(0xFFFF, I40E_GLPCI_GSCL_5_8_LBC_TIMER_N_SHIFT) 185161ae650dSJack F Vogel #define I40E_GLPCI_GSCN_0_3(_i) (0x0009C4A4 + ((_i) * 4)) /* _i=0...3 */ /* Reset: PCIR */ 185261ae650dSJack F Vogel #define I40E_GLPCI_GSCN_0_3_MAX_INDEX 3 185361ae650dSJack F Vogel #define I40E_GLPCI_GSCN_0_3_EVENT_COUNTER_SHIFT 0 185461ae650dSJack F Vogel #define I40E_GLPCI_GSCN_0_3_EVENT_COUNTER_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_GSCN_0_3_EVENT_COUNTER_SHIFT) 185561ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL 0x000BE484 /* Reset: POR */ 185661ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL_PREFBAR_SHIFT 0 185761ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL_PREFBAR_MASK I40E_MASK(0x1, I40E_GLPCI_LBARCTRL_PREFBAR_SHIFT) 185861ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL_BAR32_SHIFT 1 185961ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL_BAR32_MASK I40E_MASK(0x1, I40E_GLPCI_LBARCTRL_BAR32_SHIFT) 186061ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL_FLASH_EXPOSE_SHIFT 3 186161ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL_FLASH_EXPOSE_MASK I40E_MASK(0x1, I40E_GLPCI_LBARCTRL_FLASH_EXPOSE_SHIFT) 186261ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL_RSVD_4_SHIFT 4 186361ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL_RSVD_4_MASK I40E_MASK(0x3, I40E_GLPCI_LBARCTRL_RSVD_4_SHIFT) 186461ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL_FL_SIZE_SHIFT 6 186561ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL_FL_SIZE_MASK I40E_MASK(0x7, I40E_GLPCI_LBARCTRL_FL_SIZE_SHIFT) 186661ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL_RSVD_10_SHIFT 10 186761ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL_RSVD_10_MASK I40E_MASK(0x1, I40E_GLPCI_LBARCTRL_RSVD_10_SHIFT) 186861ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL_EXROM_SIZE_SHIFT 11 186961ae650dSJack F Vogel #define I40E_GLPCI_LBARCTRL_EXROM_SIZE_MASK I40E_MASK(0x7, I40E_GLPCI_LBARCTRL_EXROM_SIZE_SHIFT) 187061ae650dSJack F Vogel #define I40E_GLPCI_LINKCAP 0x000BE4AC /* Reset: PCIR */ 187161ae650dSJack F Vogel #define I40E_GLPCI_LINKCAP_LINK_SPEEDS_VECTOR_SHIFT 0 187261ae650dSJack F Vogel #define I40E_GLPCI_LINKCAP_LINK_SPEEDS_VECTOR_MASK I40E_MASK(0x3F, I40E_GLPCI_LINKCAP_LINK_SPEEDS_VECTOR_SHIFT) 187361ae650dSJack F Vogel #define I40E_GLPCI_LINKCAP_MAX_PAYLOAD_SHIFT 6 187461ae650dSJack F Vogel #define I40E_GLPCI_LINKCAP_MAX_PAYLOAD_MASK I40E_MASK(0x7, I40E_GLPCI_LINKCAP_MAX_PAYLOAD_SHIFT) 187561ae650dSJack F Vogel #define I40E_GLPCI_LINKCAP_MAX_LINK_WIDTH_SHIFT 9 187661ae650dSJack F Vogel #define I40E_GLPCI_LINKCAP_MAX_LINK_WIDTH_MASK I40E_MASK(0xF, I40E_GLPCI_LINKCAP_MAX_LINK_WIDTH_SHIFT) 187761ae650dSJack F Vogel #define I40E_GLPCI_PCIERR 0x000BE4FC /* Reset: PCIR */ 187861ae650dSJack F Vogel #define I40E_GLPCI_PCIERR_PCIE_ERR_REP_SHIFT 0 187961ae650dSJack F Vogel #define I40E_GLPCI_PCIERR_PCIE_ERR_REP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_PCIERR_PCIE_ERR_REP_SHIFT) 188061ae650dSJack F Vogel #define I40E_GLPCI_PKTCT 0x0009C4BC /* Reset: PCIR */ 188161ae650dSJack F Vogel #define I40E_GLPCI_PKTCT_PCI_COUNT_BW_PCT_SHIFT 0 188261ae650dSJack F Vogel #define I40E_GLPCI_PKTCT_PCI_COUNT_BW_PCT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_PKTCT_PCI_COUNT_BW_PCT_SHIFT) 188361ae650dSJack F Vogel #define I40E_GLPCI_PM_MUX_NPQ 0x0009C4F4 /* Reset: PCIR */ 188461ae650dSJack F Vogel #define I40E_GLPCI_PM_MUX_NPQ_NPQ_NUM_PORT_SEL_SHIFT 0 188561ae650dSJack F Vogel #define I40E_GLPCI_PM_MUX_NPQ_NPQ_NUM_PORT_SEL_MASK I40E_MASK(0x7, I40E_GLPCI_PM_MUX_NPQ_NPQ_NUM_PORT_SEL_SHIFT) 188661ae650dSJack F Vogel #define I40E_GLPCI_PM_MUX_NPQ_INNER_NPQ_SEL_SHIFT 16 188761ae650dSJack F Vogel #define I40E_GLPCI_PM_MUX_NPQ_INNER_NPQ_SEL_MASK I40E_MASK(0x1F, I40E_GLPCI_PM_MUX_NPQ_INNER_NPQ_SEL_SHIFT) 188861ae650dSJack F Vogel #define I40E_GLPCI_PM_MUX_PFB 0x0009C4F0 /* Reset: PCIR */ 188961ae650dSJack F Vogel #define I40E_GLPCI_PM_MUX_PFB_PFB_PORT_SEL_SHIFT 0 189061ae650dSJack F Vogel #define I40E_GLPCI_PM_MUX_PFB_PFB_PORT_SEL_MASK I40E_MASK(0x1F, I40E_GLPCI_PM_MUX_PFB_PFB_PORT_SEL_SHIFT) 189161ae650dSJack F Vogel #define I40E_GLPCI_PM_MUX_PFB_INNER_PORT_SEL_SHIFT 16 189261ae650dSJack F Vogel #define I40E_GLPCI_PM_MUX_PFB_INNER_PORT_SEL_MASK I40E_MASK(0x7, I40E_GLPCI_PM_MUX_PFB_INNER_PORT_SEL_SHIFT) 189361ae650dSJack F Vogel #define I40E_GLPCI_PMSUP 0x000BE4B0 /* Reset: PCIR */ 189461ae650dSJack F Vogel #define I40E_GLPCI_PMSUP_ASPM_SUP_SHIFT 0 189561ae650dSJack F Vogel #define I40E_GLPCI_PMSUP_ASPM_SUP_MASK I40E_MASK(0x3, I40E_GLPCI_PMSUP_ASPM_SUP_SHIFT) 189661ae650dSJack F Vogel #define I40E_GLPCI_PMSUP_L0S_EXIT_LAT_SHIFT 2 189761ae650dSJack F Vogel #define I40E_GLPCI_PMSUP_L0S_EXIT_LAT_MASK I40E_MASK(0x7, I40E_GLPCI_PMSUP_L0S_EXIT_LAT_SHIFT) 189861ae650dSJack F Vogel #define I40E_GLPCI_PMSUP_L1_EXIT_LAT_SHIFT 5 189961ae650dSJack F Vogel #define I40E_GLPCI_PMSUP_L1_EXIT_LAT_MASK I40E_MASK(0x7, I40E_GLPCI_PMSUP_L1_EXIT_LAT_SHIFT) 190061ae650dSJack F Vogel #define I40E_GLPCI_PMSUP_L0S_ACC_LAT_SHIFT 8 190161ae650dSJack F Vogel #define I40E_GLPCI_PMSUP_L0S_ACC_LAT_MASK I40E_MASK(0x7, I40E_GLPCI_PMSUP_L0S_ACC_LAT_SHIFT) 190261ae650dSJack F Vogel #define I40E_GLPCI_PMSUP_L1_ACC_LAT_SHIFT 11 190361ae650dSJack F Vogel #define I40E_GLPCI_PMSUP_L1_ACC_LAT_MASK I40E_MASK(0x7, I40E_GLPCI_PMSUP_L1_ACC_LAT_SHIFT) 190461ae650dSJack F Vogel #define I40E_GLPCI_PMSUP_SLOT_CLK_SHIFT 14 190561ae650dSJack F Vogel #define I40E_GLPCI_PMSUP_SLOT_CLK_MASK I40E_MASK(0x1, I40E_GLPCI_PMSUP_SLOT_CLK_SHIFT) 190661ae650dSJack F Vogel #define I40E_GLPCI_PMSUP_OBFF_SUP_SHIFT 15 190761ae650dSJack F Vogel #define I40E_GLPCI_PMSUP_OBFF_SUP_MASK I40E_MASK(0x3, I40E_GLPCI_PMSUP_OBFF_SUP_SHIFT) 190861ae650dSJack F Vogel #define I40E_GLPCI_PQ_MAX_USED_SPC 0x0009C4EC /* Reset: PCIR */ 190961ae650dSJack F Vogel #define I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_12_SHIFT 0 191061ae650dSJack F Vogel #define I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_12_MASK I40E_MASK(0xFF, I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_12_SHIFT) 191161ae650dSJack F Vogel #define I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_13_SHIFT 8 191261ae650dSJack F Vogel #define I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_13_MASK I40E_MASK(0xFF, I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_13_SHIFT) 191361ae650dSJack F Vogel #define I40E_GLPCI_PWRDATA 0x000BE490 /* Reset: PCIR */ 191461ae650dSJack F Vogel #define I40E_GLPCI_PWRDATA_D0_POWER_SHIFT 0 191561ae650dSJack F Vogel #define I40E_GLPCI_PWRDATA_D0_POWER_MASK I40E_MASK(0xFF, I40E_GLPCI_PWRDATA_D0_POWER_SHIFT) 191661ae650dSJack F Vogel #define I40E_GLPCI_PWRDATA_COMM_POWER_SHIFT 8 191761ae650dSJack F Vogel #define I40E_GLPCI_PWRDATA_COMM_POWER_MASK I40E_MASK(0xFF, I40E_GLPCI_PWRDATA_COMM_POWER_SHIFT) 191861ae650dSJack F Vogel #define I40E_GLPCI_PWRDATA_D3_POWER_SHIFT 16 191961ae650dSJack F Vogel #define I40E_GLPCI_PWRDATA_D3_POWER_MASK I40E_MASK(0xFF, I40E_GLPCI_PWRDATA_D3_POWER_SHIFT) 192061ae650dSJack F Vogel #define I40E_GLPCI_PWRDATA_DATA_SCALE_SHIFT 24 192161ae650dSJack F Vogel #define I40E_GLPCI_PWRDATA_DATA_SCALE_MASK I40E_MASK(0x3, I40E_GLPCI_PWRDATA_DATA_SCALE_SHIFT) 192261ae650dSJack F Vogel #define I40E_GLPCI_REVID 0x000BE4B4 /* Reset: PCIR */ 192361ae650dSJack F Vogel #define I40E_GLPCI_REVID_NVM_REVID_SHIFT 0 192461ae650dSJack F Vogel #define I40E_GLPCI_REVID_NVM_REVID_MASK I40E_MASK(0xFF, I40E_GLPCI_REVID_NVM_REVID_SHIFT) 192561ae650dSJack F Vogel #define I40E_GLPCI_SERH 0x000BE49C /* Reset: PCIR */ 192661ae650dSJack F Vogel #define I40E_GLPCI_SERH_SER_NUM_H_SHIFT 0 192761ae650dSJack F Vogel #define I40E_GLPCI_SERH_SER_NUM_H_MASK I40E_MASK(0xFFFF, I40E_GLPCI_SERH_SER_NUM_H_SHIFT) 192861ae650dSJack F Vogel #define I40E_GLPCI_SERL 0x000BE498 /* Reset: PCIR */ 192961ae650dSJack F Vogel #define I40E_GLPCI_SERL_SER_NUM_L_SHIFT 0 193061ae650dSJack F Vogel #define I40E_GLPCI_SERL_SER_NUM_L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_SERL_SER_NUM_L_SHIFT) 193161ae650dSJack F Vogel #define I40E_GLPCI_SPARE_BITS_0 0x0009C4F8 /* Reset: PCIR */ 193261ae650dSJack F Vogel #define I40E_GLPCI_SPARE_BITS_0_SPARE_BITS_SHIFT 0 193361ae650dSJack F Vogel #define I40E_GLPCI_SPARE_BITS_0_SPARE_BITS_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_SPARE_BITS_0_SPARE_BITS_SHIFT) 193461ae650dSJack F Vogel #define I40E_GLPCI_SPARE_BITS_1 0x0009C4FC /* Reset: PCIR */ 193561ae650dSJack F Vogel #define I40E_GLPCI_SPARE_BITS_1_SPARE_BITS_SHIFT 0 193661ae650dSJack F Vogel #define I40E_GLPCI_SPARE_BITS_1_SPARE_BITS_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_SPARE_BITS_1_SPARE_BITS_SHIFT) 193761ae650dSJack F Vogel #define I40E_GLPCI_SUBVENID 0x000BE48C /* Reset: PCIR */ 193861ae650dSJack F Vogel #define I40E_GLPCI_SUBVENID_SUB_VEN_ID_SHIFT 0 193961ae650dSJack F Vogel #define I40E_GLPCI_SUBVENID_SUB_VEN_ID_MASK I40E_MASK(0xFFFF, I40E_GLPCI_SUBVENID_SUB_VEN_ID_SHIFT) 194061ae650dSJack F Vogel #define I40E_GLPCI_UPADD 0x000BE4F8 /* Reset: PCIR */ 194161ae650dSJack F Vogel #define I40E_GLPCI_UPADD_ADDRESS_SHIFT 1 194261ae650dSJack F Vogel #define I40E_GLPCI_UPADD_ADDRESS_MASK I40E_MASK(0x7FFFFFFF, I40E_GLPCI_UPADD_ADDRESS_SHIFT) 194361ae650dSJack F Vogel #define I40E_GLPCI_VENDORID 0x000BE518 /* Reset: PCIR */ 194461ae650dSJack F Vogel #define I40E_GLPCI_VENDORID_VENDORID_SHIFT 0 194561ae650dSJack F Vogel #define I40E_GLPCI_VENDORID_VENDORID_MASK I40E_MASK(0xFFFF, I40E_GLPCI_VENDORID_VENDORID_SHIFT) 194661ae650dSJack F Vogel #define I40E_GLPCI_VFSUP 0x000BE4B8 /* Reset: PCIR */ 194761ae650dSJack F Vogel #define I40E_GLPCI_VFSUP_VF_PREFETCH_SHIFT 0 194861ae650dSJack F Vogel #define I40E_GLPCI_VFSUP_VF_PREFETCH_MASK I40E_MASK(0x1, I40E_GLPCI_VFSUP_VF_PREFETCH_SHIFT) 194961ae650dSJack F Vogel #define I40E_GLPCI_VFSUP_VR_BAR_TYPE_SHIFT 1 195061ae650dSJack F Vogel #define I40E_GLPCI_VFSUP_VR_BAR_TYPE_MASK I40E_MASK(0x1, I40E_GLPCI_VFSUP_VR_BAR_TYPE_SHIFT) 1951f247dc25SJack F Vogel #define I40E_GLTPH_CTRL 0x000BE480 /* Reset: PCIR */ 1952f247dc25SJack F Vogel #define I40E_GLTPH_CTRL_DESC_PH_SHIFT 9 1953f247dc25SJack F Vogel #define I40E_GLTPH_CTRL_DESC_PH_MASK I40E_MASK(0x3, I40E_GLTPH_CTRL_DESC_PH_SHIFT) 1954f247dc25SJack F Vogel #define I40E_GLTPH_CTRL_DATA_PH_SHIFT 11 1955f247dc25SJack F Vogel #define I40E_GLTPH_CTRL_DATA_PH_MASK I40E_MASK(0x3, I40E_GLTPH_CTRL_DATA_PH_SHIFT) 195661ae650dSJack F Vogel #define I40E_PF_FUNC_RID 0x0009C000 /* Reset: PCIR */ 195761ae650dSJack F Vogel #define I40E_PF_FUNC_RID_FUNCTION_NUMBER_SHIFT 0 195861ae650dSJack F Vogel #define I40E_PF_FUNC_RID_FUNCTION_NUMBER_MASK I40E_MASK(0x7, I40E_PF_FUNC_RID_FUNCTION_NUMBER_SHIFT) 195961ae650dSJack F Vogel #define I40E_PF_FUNC_RID_DEVICE_NUMBER_SHIFT 3 196061ae650dSJack F Vogel #define I40E_PF_FUNC_RID_DEVICE_NUMBER_MASK I40E_MASK(0x1F, I40E_PF_FUNC_RID_DEVICE_NUMBER_SHIFT) 196161ae650dSJack F Vogel #define I40E_PF_FUNC_RID_BUS_NUMBER_SHIFT 8 196261ae650dSJack F Vogel #define I40E_PF_FUNC_RID_BUS_NUMBER_MASK I40E_MASK(0xFF, I40E_PF_FUNC_RID_BUS_NUMBER_SHIFT) 196361ae650dSJack F Vogel #define I40E_PF_PCI_CIAA 0x0009C080 /* Reset: FLR */ 196461ae650dSJack F Vogel #define I40E_PF_PCI_CIAA_ADDRESS_SHIFT 0 196561ae650dSJack F Vogel #define I40E_PF_PCI_CIAA_ADDRESS_MASK I40E_MASK(0xFFF, I40E_PF_PCI_CIAA_ADDRESS_SHIFT) 196661ae650dSJack F Vogel #define I40E_PF_PCI_CIAA_VF_NUM_SHIFT 12 196761ae650dSJack F Vogel #define I40E_PF_PCI_CIAA_VF_NUM_MASK I40E_MASK(0x7F, I40E_PF_PCI_CIAA_VF_NUM_SHIFT) 196861ae650dSJack F Vogel #define I40E_PF_PCI_CIAD 0x0009C100 /* Reset: FLR */ 196961ae650dSJack F Vogel #define I40E_PF_PCI_CIAD_DATA_SHIFT 0 197061ae650dSJack F Vogel #define I40E_PF_PCI_CIAD_DATA_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_PCI_CIAD_DATA_SHIFT) 197161ae650dSJack F Vogel #define I40E_PFPCI_CLASS 0x000BE400 /* Reset: PCIR */ 197261ae650dSJack F Vogel #define I40E_PFPCI_CLASS_STORAGE_CLASS_SHIFT 0 197361ae650dSJack F Vogel #define I40E_PFPCI_CLASS_STORAGE_CLASS_MASK I40E_MASK(0x1, I40E_PFPCI_CLASS_STORAGE_CLASS_SHIFT) 197461ae650dSJack F Vogel #define I40E_PFPCI_CLASS_RESERVED_1_SHIFT 1 197561ae650dSJack F Vogel #define I40E_PFPCI_CLASS_RESERVED_1_MASK I40E_MASK(0x1, I40E_PFPCI_CLASS_RESERVED_1_SHIFT) 197661ae650dSJack F Vogel #define I40E_PFPCI_CLASS_PF_IS_LAN_SHIFT 2 197761ae650dSJack F Vogel #define I40E_PFPCI_CLASS_PF_IS_LAN_MASK I40E_MASK(0x1, I40E_PFPCI_CLASS_PF_IS_LAN_SHIFT) 197861ae650dSJack F Vogel #define I40E_PFPCI_CNF 0x000BE000 /* Reset: PCIR */ 197961ae650dSJack F Vogel #define I40E_PFPCI_CNF_MSI_EN_SHIFT 2 198061ae650dSJack F Vogel #define I40E_PFPCI_CNF_MSI_EN_MASK I40E_MASK(0x1, I40E_PFPCI_CNF_MSI_EN_SHIFT) 198161ae650dSJack F Vogel #define I40E_PFPCI_CNF_EXROM_DIS_SHIFT 3 198261ae650dSJack F Vogel #define I40E_PFPCI_CNF_EXROM_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_CNF_EXROM_DIS_SHIFT) 198361ae650dSJack F Vogel #define I40E_PFPCI_CNF_IO_BAR_SHIFT 4 198461ae650dSJack F Vogel #define I40E_PFPCI_CNF_IO_BAR_MASK I40E_MASK(0x1, I40E_PFPCI_CNF_IO_BAR_SHIFT) 198561ae650dSJack F Vogel #define I40E_PFPCI_CNF_INT_PIN_SHIFT 5 198661ae650dSJack F Vogel #define I40E_PFPCI_CNF_INT_PIN_MASK I40E_MASK(0x3, I40E_PFPCI_CNF_INT_PIN_SHIFT) 198761ae650dSJack F Vogel #define I40E_PFPCI_DEVID 0x000BE080 /* Reset: PCIR */ 198861ae650dSJack F Vogel #define I40E_PFPCI_DEVID_PF_DEV_ID_SHIFT 0 198961ae650dSJack F Vogel #define I40E_PFPCI_DEVID_PF_DEV_ID_MASK I40E_MASK(0xFFFF, I40E_PFPCI_DEVID_PF_DEV_ID_SHIFT) 199061ae650dSJack F Vogel #define I40E_PFPCI_DEVID_VF_DEV_ID_SHIFT 16 199161ae650dSJack F Vogel #define I40E_PFPCI_DEVID_VF_DEV_ID_MASK I40E_MASK(0xFFFF, I40E_PFPCI_DEVID_VF_DEV_ID_SHIFT) 199261ae650dSJack F Vogel #define I40E_PFPCI_FACTPS 0x0009C180 /* Reset: FLR */ 199361ae650dSJack F Vogel #define I40E_PFPCI_FACTPS_FUNC_POWER_STATE_SHIFT 0 199461ae650dSJack F Vogel #define I40E_PFPCI_FACTPS_FUNC_POWER_STATE_MASK I40E_MASK(0x3, I40E_PFPCI_FACTPS_FUNC_POWER_STATE_SHIFT) 199561ae650dSJack F Vogel #define I40E_PFPCI_FACTPS_FUNC_AUX_EN_SHIFT 3 199661ae650dSJack F Vogel #define I40E_PFPCI_FACTPS_FUNC_AUX_EN_MASK I40E_MASK(0x1, I40E_PFPCI_FACTPS_FUNC_AUX_EN_SHIFT) 199761ae650dSJack F Vogel #define I40E_PFPCI_FUNC 0x000BE200 /* Reset: POR */ 199861ae650dSJack F Vogel #define I40E_PFPCI_FUNC_FUNC_DIS_SHIFT 0 199961ae650dSJack F Vogel #define I40E_PFPCI_FUNC_FUNC_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_FUNC_FUNC_DIS_SHIFT) 200061ae650dSJack F Vogel #define I40E_PFPCI_FUNC_ALLOW_FUNC_DIS_SHIFT 1 200161ae650dSJack F Vogel #define I40E_PFPCI_FUNC_ALLOW_FUNC_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_FUNC_ALLOW_FUNC_DIS_SHIFT) 200261ae650dSJack F Vogel #define I40E_PFPCI_FUNC_DIS_FUNC_ON_PORT_DIS_SHIFT 2 200361ae650dSJack F Vogel #define I40E_PFPCI_FUNC_DIS_FUNC_ON_PORT_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_FUNC_DIS_FUNC_ON_PORT_DIS_SHIFT) 200461ae650dSJack F Vogel #define I40E_PFPCI_FUNC2 0x000BE180 /* Reset: PCIR */ 200561ae650dSJack F Vogel #define I40E_PFPCI_FUNC2_EMP_FUNC_DIS_SHIFT 0 200661ae650dSJack F Vogel #define I40E_PFPCI_FUNC2_EMP_FUNC_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_FUNC2_EMP_FUNC_DIS_SHIFT) 200761ae650dSJack F Vogel #define I40E_PFPCI_ICAUSE 0x0009C200 /* Reset: PFR */ 200861ae650dSJack F Vogel #define I40E_PFPCI_ICAUSE_PCIE_ERR_CAUSE_SHIFT 0 200961ae650dSJack F Vogel #define I40E_PFPCI_ICAUSE_PCIE_ERR_CAUSE_MASK I40E_MASK(0xFFFFFFFF, I40E_PFPCI_ICAUSE_PCIE_ERR_CAUSE_SHIFT) 201061ae650dSJack F Vogel #define I40E_PFPCI_IENA 0x0009C280 /* Reset: PFR */ 201161ae650dSJack F Vogel #define I40E_PFPCI_IENA_PCIE_ERR_EN_SHIFT 0 201261ae650dSJack F Vogel #define I40E_PFPCI_IENA_PCIE_ERR_EN_MASK I40E_MASK(0xFFFFFFFF, I40E_PFPCI_IENA_PCIE_ERR_EN_SHIFT) 201361ae650dSJack F Vogel #define I40E_PFPCI_PF_FLUSH_DONE 0x0009C800 /* Reset: PCIR */ 201461ae650dSJack F Vogel #define I40E_PFPCI_PF_FLUSH_DONE_FLUSH_DONE_SHIFT 0 201561ae650dSJack F Vogel #define I40E_PFPCI_PF_FLUSH_DONE_FLUSH_DONE_MASK I40E_MASK(0x1, I40E_PFPCI_PF_FLUSH_DONE_FLUSH_DONE_SHIFT) 201661ae650dSJack F Vogel #define I40E_PFPCI_PM 0x000BE300 /* Reset: POR */ 201761ae650dSJack F Vogel #define I40E_PFPCI_PM_PME_EN_SHIFT 0 201861ae650dSJack F Vogel #define I40E_PFPCI_PM_PME_EN_MASK I40E_MASK(0x1, I40E_PFPCI_PM_PME_EN_SHIFT) 201961ae650dSJack F Vogel #define I40E_PFPCI_STATUS1 0x000BE280 /* Reset: POR */ 202061ae650dSJack F Vogel #define I40E_PFPCI_STATUS1_FUNC_VALID_SHIFT 0 202161ae650dSJack F Vogel #define I40E_PFPCI_STATUS1_FUNC_VALID_MASK I40E_MASK(0x1, I40E_PFPCI_STATUS1_FUNC_VALID_SHIFT) 202261ae650dSJack F Vogel #define I40E_PFPCI_SUBSYSID 0x000BE100 /* Reset: PCIR */ 202361ae650dSJack F Vogel #define I40E_PFPCI_SUBSYSID_PF_SUBSYS_ID_SHIFT 0 202461ae650dSJack F Vogel #define I40E_PFPCI_SUBSYSID_PF_SUBSYS_ID_MASK I40E_MASK(0xFFFF, I40E_PFPCI_SUBSYSID_PF_SUBSYS_ID_SHIFT) 202561ae650dSJack F Vogel #define I40E_PFPCI_SUBSYSID_VF_SUBSYS_ID_SHIFT 16 202661ae650dSJack F Vogel #define I40E_PFPCI_SUBSYSID_VF_SUBSYS_ID_MASK I40E_MASK(0xFFFF, I40E_PFPCI_SUBSYSID_VF_SUBSYS_ID_SHIFT) 202761ae650dSJack F Vogel #define I40E_PFPCI_VF_FLUSH_DONE 0x0000E400 /* Reset: PCIR */ 202861ae650dSJack F Vogel #define I40E_PFPCI_VF_FLUSH_DONE_FLUSH_DONE_SHIFT 0 202961ae650dSJack F Vogel #define I40E_PFPCI_VF_FLUSH_DONE_FLUSH_DONE_MASK I40E_MASK(0x1, I40E_PFPCI_VF_FLUSH_DONE_FLUSH_DONE_SHIFT) 203061ae650dSJack F Vogel #define I40E_PFPCI_VF_FLUSH_DONE1(_VF) (0x0009C600 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: PCIR */ 203161ae650dSJack F Vogel #define I40E_PFPCI_VF_FLUSH_DONE1_MAX_INDEX 127 203261ae650dSJack F Vogel #define I40E_PFPCI_VF_FLUSH_DONE1_FLUSH_DONE_SHIFT 0 203361ae650dSJack F Vogel #define I40E_PFPCI_VF_FLUSH_DONE1_FLUSH_DONE_MASK I40E_MASK(0x1, I40E_PFPCI_VF_FLUSH_DONE1_FLUSH_DONE_SHIFT) 203461ae650dSJack F Vogel #define I40E_PFPCI_VM_FLUSH_DONE 0x0009C880 /* Reset: PCIR */ 203561ae650dSJack F Vogel #define I40E_PFPCI_VM_FLUSH_DONE_FLUSH_DONE_SHIFT 0 203661ae650dSJack F Vogel #define I40E_PFPCI_VM_FLUSH_DONE_FLUSH_DONE_MASK I40E_MASK(0x1, I40E_PFPCI_VM_FLUSH_DONE_FLUSH_DONE_SHIFT) 203761ae650dSJack F Vogel #define I40E_PFPCI_VMINDEX 0x0009C300 /* Reset: PCIR */ 203861ae650dSJack F Vogel #define I40E_PFPCI_VMINDEX_VMINDEX_SHIFT 0 203961ae650dSJack F Vogel #define I40E_PFPCI_VMINDEX_VMINDEX_MASK I40E_MASK(0x1FF, I40E_PFPCI_VMINDEX_VMINDEX_SHIFT) 204061ae650dSJack F Vogel #define I40E_PFPCI_VMPEND 0x0009C380 /* Reset: PCIR */ 204161ae650dSJack F Vogel #define I40E_PFPCI_VMPEND_PENDING_SHIFT 0 204261ae650dSJack F Vogel #define I40E_PFPCI_VMPEND_PENDING_MASK I40E_MASK(0x1, I40E_PFPCI_VMPEND_PENDING_SHIFT) 204361ae650dSJack F Vogel #define I40E_PRTPM_EEE_STAT 0x001E4320 /* Reset: GLOBR */ 204461ae650dSJack F Vogel #define I40E_PRTPM_EEE_STAT_EEE_NEG_SHIFT 29 204561ae650dSJack F Vogel #define I40E_PRTPM_EEE_STAT_EEE_NEG_MASK I40E_MASK(0x1, I40E_PRTPM_EEE_STAT_EEE_NEG_SHIFT) 204661ae650dSJack F Vogel #define I40E_PRTPM_EEE_STAT_RX_LPI_STATUS_SHIFT 30 204761ae650dSJack F Vogel #define I40E_PRTPM_EEE_STAT_RX_LPI_STATUS_MASK I40E_MASK(0x1, I40E_PRTPM_EEE_STAT_RX_LPI_STATUS_SHIFT) 204861ae650dSJack F Vogel #define I40E_PRTPM_EEE_STAT_TX_LPI_STATUS_SHIFT 31 204961ae650dSJack F Vogel #define I40E_PRTPM_EEE_STAT_TX_LPI_STATUS_MASK I40E_MASK(0x1, I40E_PRTPM_EEE_STAT_TX_LPI_STATUS_SHIFT) 205061ae650dSJack F Vogel #define I40E_PRTPM_EEEC 0x001E4380 /* Reset: GLOBR */ 205161ae650dSJack F Vogel #define I40E_PRTPM_EEEC_TW_WAKE_MIN_SHIFT 16 205261ae650dSJack F Vogel #define I40E_PRTPM_EEEC_TW_WAKE_MIN_MASK I40E_MASK(0x3F, I40E_PRTPM_EEEC_TW_WAKE_MIN_SHIFT) 205361ae650dSJack F Vogel #define I40E_PRTPM_EEEC_TX_LU_LPI_DLY_SHIFT 24 205461ae650dSJack F Vogel #define I40E_PRTPM_EEEC_TX_LU_LPI_DLY_MASK I40E_MASK(0x3, I40E_PRTPM_EEEC_TX_LU_LPI_DLY_SHIFT) 205561ae650dSJack F Vogel #define I40E_PRTPM_EEEC_TEEE_DLY_SHIFT 26 205661ae650dSJack F Vogel #define I40E_PRTPM_EEEC_TEEE_DLY_MASK I40E_MASK(0x3F, I40E_PRTPM_EEEC_TEEE_DLY_SHIFT) 205761ae650dSJack F Vogel #define I40E_PRTPM_EEEFWD 0x001E4400 /* Reset: GLOBR */ 205861ae650dSJack F Vogel #define I40E_PRTPM_EEEFWD_EEE_FW_CONFIG_DONE_SHIFT 31 205961ae650dSJack F Vogel #define I40E_PRTPM_EEEFWD_EEE_FW_CONFIG_DONE_MASK I40E_MASK(0x1, I40E_PRTPM_EEEFWD_EEE_FW_CONFIG_DONE_SHIFT) 206061ae650dSJack F Vogel #define I40E_PRTPM_EEER 0x001E4360 /* Reset: GLOBR */ 206161ae650dSJack F Vogel #define I40E_PRTPM_EEER_TW_SYSTEM_SHIFT 0 206261ae650dSJack F Vogel #define I40E_PRTPM_EEER_TW_SYSTEM_MASK I40E_MASK(0xFFFF, I40E_PRTPM_EEER_TW_SYSTEM_SHIFT) 206361ae650dSJack F Vogel #define I40E_PRTPM_EEER_TX_LPI_EN_SHIFT 16 206461ae650dSJack F Vogel #define I40E_PRTPM_EEER_TX_LPI_EN_MASK I40E_MASK(0x1, I40E_PRTPM_EEER_TX_LPI_EN_SHIFT) 206561ae650dSJack F Vogel #define I40E_PRTPM_EEETXC 0x001E43E0 /* Reset: GLOBR */ 206661ae650dSJack F Vogel #define I40E_PRTPM_EEETXC_TW_PHY_SHIFT 0 206761ae650dSJack F Vogel #define I40E_PRTPM_EEETXC_TW_PHY_MASK I40E_MASK(0xFFFF, I40E_PRTPM_EEETXC_TW_PHY_SHIFT) 206861ae650dSJack F Vogel #define I40E_PRTPM_GC 0x000B8140 /* Reset: POR */ 206961ae650dSJack F Vogel #define I40E_PRTPM_GC_EMP_LINK_ON_SHIFT 0 207061ae650dSJack F Vogel #define I40E_PRTPM_GC_EMP_LINK_ON_MASK I40E_MASK(0x1, I40E_PRTPM_GC_EMP_LINK_ON_SHIFT) 207161ae650dSJack F Vogel #define I40E_PRTPM_GC_MNG_VETO_SHIFT 1 207261ae650dSJack F Vogel #define I40E_PRTPM_GC_MNG_VETO_MASK I40E_MASK(0x1, I40E_PRTPM_GC_MNG_VETO_SHIFT) 207361ae650dSJack F Vogel #define I40E_PRTPM_GC_RATD_SHIFT 2 207461ae650dSJack F Vogel #define I40E_PRTPM_GC_RATD_MASK I40E_MASK(0x1, I40E_PRTPM_GC_RATD_SHIFT) 207561ae650dSJack F Vogel #define I40E_PRTPM_GC_LCDMP_SHIFT 3 207661ae650dSJack F Vogel #define I40E_PRTPM_GC_LCDMP_MASK I40E_MASK(0x1, I40E_PRTPM_GC_LCDMP_SHIFT) 207761ae650dSJack F Vogel #define I40E_PRTPM_GC_LPLU_ASSERTED_SHIFT 31 207861ae650dSJack F Vogel #define I40E_PRTPM_GC_LPLU_ASSERTED_MASK I40E_MASK(0x1, I40E_PRTPM_GC_LPLU_ASSERTED_SHIFT) 207961ae650dSJack F Vogel #define I40E_PRTPM_RLPIC 0x001E43A0 /* Reset: GLOBR */ 208061ae650dSJack F Vogel #define I40E_PRTPM_RLPIC_ERLPIC_SHIFT 0 208161ae650dSJack F Vogel #define I40E_PRTPM_RLPIC_ERLPIC_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTPM_RLPIC_ERLPIC_SHIFT) 208261ae650dSJack F Vogel #define I40E_PRTPM_TLPIC 0x001E43C0 /* Reset: GLOBR */ 208361ae650dSJack F Vogel #define I40E_PRTPM_TLPIC_ETLPIC_SHIFT 0 208461ae650dSJack F Vogel #define I40E_PRTPM_TLPIC_ETLPIC_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTPM_TLPIC_ETLPIC_SHIFT) 2085d4683565SEric Joyner #define I40E_GL_PRS_FVBM(_i) (0x00269760 + ((_i) * 4)) /* _i=0...3 */ /* Reset: CORER */ 2086d4683565SEric Joyner #define I40E_GL_PRS_FVBM_MAX_INDEX 3 2087d4683565SEric Joyner #define I40E_GL_PRS_FVBM_FV_BYTE_INDX_SHIFT 0 2088d4683565SEric Joyner #define I40E_GL_PRS_FVBM_FV_BYTE_INDX_MASK I40E_MASK(0x7F, I40E_GL_PRS_FVBM_FV_BYTE_INDX_SHIFT) 2089d4683565SEric Joyner #define I40E_GL_PRS_FVBM_RULE_BUS_INDX_SHIFT 8 2090d4683565SEric Joyner #define I40E_GL_PRS_FVBM_RULE_BUS_INDX_MASK I40E_MASK(0x3F, I40E_GL_PRS_FVBM_RULE_BUS_INDX_SHIFT) 2091d4683565SEric Joyner #define I40E_GL_PRS_FVBM_MSK_ENA_SHIFT 31 2092d4683565SEric Joyner #define I40E_GL_PRS_FVBM_MSK_ENA_MASK I40E_MASK(0x1, I40E_GL_PRS_FVBM_MSK_ENA_SHIFT) 209361ae650dSJack F Vogel #define I40E_GLRPB_DPSS 0x000AC828 /* Reset: CORER */ 209461ae650dSJack F Vogel #define I40E_GLRPB_DPSS_DPS_TCN_SHIFT 0 209561ae650dSJack F Vogel #define I40E_GLRPB_DPSS_DPS_TCN_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_DPSS_DPS_TCN_SHIFT) 209661ae650dSJack F Vogel #define I40E_GLRPB_GHW 0x000AC830 /* Reset: CORER */ 209761ae650dSJack F Vogel #define I40E_GLRPB_GHW_GHW_SHIFT 0 209861ae650dSJack F Vogel #define I40E_GLRPB_GHW_GHW_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_GHW_GHW_SHIFT) 209961ae650dSJack F Vogel #define I40E_GLRPB_GLW 0x000AC834 /* Reset: CORER */ 210061ae650dSJack F Vogel #define I40E_GLRPB_GLW_GLW_SHIFT 0 210161ae650dSJack F Vogel #define I40E_GLRPB_GLW_GLW_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_GLW_GLW_SHIFT) 210261ae650dSJack F Vogel #define I40E_GLRPB_PHW 0x000AC844 /* Reset: CORER */ 210361ae650dSJack F Vogel #define I40E_GLRPB_PHW_PHW_SHIFT 0 210461ae650dSJack F Vogel #define I40E_GLRPB_PHW_PHW_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_PHW_PHW_SHIFT) 210561ae650dSJack F Vogel #define I40E_GLRPB_PLW 0x000AC848 /* Reset: CORER */ 210661ae650dSJack F Vogel #define I40E_GLRPB_PLW_PLW_SHIFT 0 210761ae650dSJack F Vogel #define I40E_GLRPB_PLW_PLW_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_PLW_PLW_SHIFT) 210861ae650dSJack F Vogel #define I40E_PRTRPB_DHW(_i) (0x000AC100 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */ 210961ae650dSJack F Vogel #define I40E_PRTRPB_DHW_MAX_INDEX 7 211061ae650dSJack F Vogel #define I40E_PRTRPB_DHW_DHW_TCN_SHIFT 0 211161ae650dSJack F Vogel #define I40E_PRTRPB_DHW_DHW_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_DHW_DHW_TCN_SHIFT) 211261ae650dSJack F Vogel #define I40E_PRTRPB_DLW(_i) (0x000AC220 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */ 211361ae650dSJack F Vogel #define I40E_PRTRPB_DLW_MAX_INDEX 7 211461ae650dSJack F Vogel #define I40E_PRTRPB_DLW_DLW_TCN_SHIFT 0 211561ae650dSJack F Vogel #define I40E_PRTRPB_DLW_DLW_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_DLW_DLW_TCN_SHIFT) 211661ae650dSJack F Vogel #define I40E_PRTRPB_DPS(_i) (0x000AC320 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */ 211761ae650dSJack F Vogel #define I40E_PRTRPB_DPS_MAX_INDEX 7 211861ae650dSJack F Vogel #define I40E_PRTRPB_DPS_DPS_TCN_SHIFT 0 211961ae650dSJack F Vogel #define I40E_PRTRPB_DPS_DPS_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_DPS_DPS_TCN_SHIFT) 212061ae650dSJack F Vogel #define I40E_PRTRPB_SHT(_i) (0x000AC480 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */ 212161ae650dSJack F Vogel #define I40E_PRTRPB_SHT_MAX_INDEX 7 212261ae650dSJack F Vogel #define I40E_PRTRPB_SHT_SHT_TCN_SHIFT 0 212361ae650dSJack F Vogel #define I40E_PRTRPB_SHT_SHT_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SHT_SHT_TCN_SHIFT) 212461ae650dSJack F Vogel #define I40E_PRTRPB_SHW 0x000AC580 /* Reset: CORER */ 212561ae650dSJack F Vogel #define I40E_PRTRPB_SHW_SHW_SHIFT 0 212661ae650dSJack F Vogel #define I40E_PRTRPB_SHW_SHW_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SHW_SHW_SHIFT) 212761ae650dSJack F Vogel #define I40E_PRTRPB_SLT(_i) (0x000AC5A0 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */ 212861ae650dSJack F Vogel #define I40E_PRTRPB_SLT_MAX_INDEX 7 212961ae650dSJack F Vogel #define I40E_PRTRPB_SLT_SLT_TCN_SHIFT 0 213061ae650dSJack F Vogel #define I40E_PRTRPB_SLT_SLT_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SLT_SLT_TCN_SHIFT) 213161ae650dSJack F Vogel #define I40E_PRTRPB_SLW 0x000AC6A0 /* Reset: CORER */ 213261ae650dSJack F Vogel #define I40E_PRTRPB_SLW_SLW_SHIFT 0 213361ae650dSJack F Vogel #define I40E_PRTRPB_SLW_SLW_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SLW_SLW_SHIFT) 213461ae650dSJack F Vogel #define I40E_PRTRPB_SPS 0x000AC7C0 /* Reset: CORER */ 213561ae650dSJack F Vogel #define I40E_PRTRPB_SPS_SPS_SHIFT 0 213661ae650dSJack F Vogel #define I40E_PRTRPB_SPS_SPS_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SPS_SPS_SHIFT) 213761ae650dSJack F Vogel #define I40E_GLQF_CTL 0x00269BA4 /* Reset: CORER */ 213861ae650dSJack F Vogel #define I40E_GLQF_CTL_HTOEP_SHIFT 1 213961ae650dSJack F Vogel #define I40E_GLQF_CTL_HTOEP_MASK I40E_MASK(0x1, I40E_GLQF_CTL_HTOEP_SHIFT) 214061ae650dSJack F Vogel #define I40E_GLQF_CTL_HTOEP_FCOE_SHIFT 2 214161ae650dSJack F Vogel #define I40E_GLQF_CTL_HTOEP_FCOE_MASK I40E_MASK(0x1, I40E_GLQF_CTL_HTOEP_FCOE_SHIFT) 214261ae650dSJack F Vogel #define I40E_GLQF_CTL_PCNT_ALLOC_SHIFT 3 214361ae650dSJack F Vogel #define I40E_GLQF_CTL_PCNT_ALLOC_MASK I40E_MASK(0x7, I40E_GLQF_CTL_PCNT_ALLOC_SHIFT) 214461ae650dSJack F Vogel #define I40E_GLQF_CTL_FD_AUTO_PCTYPE_SHIFT 6 214561ae650dSJack F Vogel #define I40E_GLQF_CTL_FD_AUTO_PCTYPE_MASK I40E_MASK(0x1, I40E_GLQF_CTL_FD_AUTO_PCTYPE_SHIFT) 214661ae650dSJack F Vogel #define I40E_GLQF_CTL_RSVD_SHIFT 7 214761ae650dSJack F Vogel #define I40E_GLQF_CTL_RSVD_MASK I40E_MASK(0x1, I40E_GLQF_CTL_RSVD_SHIFT) 214861ae650dSJack F Vogel #define I40E_GLQF_CTL_MAXPEBLEN_SHIFT 8 214961ae650dSJack F Vogel #define I40E_GLQF_CTL_MAXPEBLEN_MASK I40E_MASK(0x7, I40E_GLQF_CTL_MAXPEBLEN_SHIFT) 215061ae650dSJack F Vogel #define I40E_GLQF_CTL_MAXFCBLEN_SHIFT 11 215161ae650dSJack F Vogel #define I40E_GLQF_CTL_MAXFCBLEN_MASK I40E_MASK(0x7, I40E_GLQF_CTL_MAXFCBLEN_SHIFT) 215261ae650dSJack F Vogel #define I40E_GLQF_CTL_MAXFDBLEN_SHIFT 14 215361ae650dSJack F Vogel #define I40E_GLQF_CTL_MAXFDBLEN_MASK I40E_MASK(0x7, I40E_GLQF_CTL_MAXFDBLEN_SHIFT) 215461ae650dSJack F Vogel #define I40E_GLQF_CTL_FDBEST_SHIFT 17 215561ae650dSJack F Vogel #define I40E_GLQF_CTL_FDBEST_MASK I40E_MASK(0xFF, I40E_GLQF_CTL_FDBEST_SHIFT) 215661ae650dSJack F Vogel #define I40E_GLQF_CTL_PROGPRIO_SHIFT 25 215761ae650dSJack F Vogel #define I40E_GLQF_CTL_PROGPRIO_MASK I40E_MASK(0x1, I40E_GLQF_CTL_PROGPRIO_SHIFT) 215861ae650dSJack F Vogel #define I40E_GLQF_CTL_INVALPRIO_SHIFT 26 215961ae650dSJack F Vogel #define I40E_GLQF_CTL_INVALPRIO_MASK I40E_MASK(0x1, I40E_GLQF_CTL_INVALPRIO_SHIFT) 216061ae650dSJack F Vogel #define I40E_GLQF_CTL_IGNORE_IP_SHIFT 27 216161ae650dSJack F Vogel #define I40E_GLQF_CTL_IGNORE_IP_MASK I40E_MASK(0x1, I40E_GLQF_CTL_IGNORE_IP_SHIFT) 216261ae650dSJack F Vogel #define I40E_GLQF_FDCNT_0 0x00269BAC /* Reset: CORER */ 216361ae650dSJack F Vogel #define I40E_GLQF_FDCNT_0_GUARANT_CNT_SHIFT 0 216461ae650dSJack F Vogel #define I40E_GLQF_FDCNT_0_GUARANT_CNT_MASK I40E_MASK(0x1FFF, I40E_GLQF_FDCNT_0_GUARANT_CNT_SHIFT) 216561ae650dSJack F Vogel #define I40E_GLQF_FDCNT_0_BESTCNT_SHIFT 13 216661ae650dSJack F Vogel #define I40E_GLQF_FDCNT_0_BESTCNT_MASK I40E_MASK(0x1FFF, I40E_GLQF_FDCNT_0_BESTCNT_SHIFT) 216761ae650dSJack F Vogel #define I40E_GLQF_HKEY(_i) (0x00270140 + ((_i) * 4)) /* _i=0...12 */ /* Reset: CORER */ 216861ae650dSJack F Vogel #define I40E_GLQF_HKEY_MAX_INDEX 12 216961ae650dSJack F Vogel #define I40E_GLQF_HKEY_KEY_0_SHIFT 0 217061ae650dSJack F Vogel #define I40E_GLQF_HKEY_KEY_0_MASK I40E_MASK(0xFF, I40E_GLQF_HKEY_KEY_0_SHIFT) 217161ae650dSJack F Vogel #define I40E_GLQF_HKEY_KEY_1_SHIFT 8 217261ae650dSJack F Vogel #define I40E_GLQF_HKEY_KEY_1_MASK I40E_MASK(0xFF, I40E_GLQF_HKEY_KEY_1_SHIFT) 217361ae650dSJack F Vogel #define I40E_GLQF_HKEY_KEY_2_SHIFT 16 217461ae650dSJack F Vogel #define I40E_GLQF_HKEY_KEY_2_MASK I40E_MASK(0xFF, I40E_GLQF_HKEY_KEY_2_SHIFT) 217561ae650dSJack F Vogel #define I40E_GLQF_HKEY_KEY_3_SHIFT 24 217661ae650dSJack F Vogel #define I40E_GLQF_HKEY_KEY_3_MASK I40E_MASK(0xFF, I40E_GLQF_HKEY_KEY_3_SHIFT) 217761ae650dSJack F Vogel #define I40E_GLQF_HSYM(_i) (0x00269D00 + ((_i) * 4)) /* _i=0...63 */ /* Reset: CORER */ 217861ae650dSJack F Vogel #define I40E_GLQF_HSYM_MAX_INDEX 63 217961ae650dSJack F Vogel #define I40E_GLQF_HSYM_SYMH_ENA_SHIFT 0 218061ae650dSJack F Vogel #define I40E_GLQF_HSYM_SYMH_ENA_MASK I40E_MASK(0x1, I40E_GLQF_HSYM_SYMH_ENA_SHIFT) 218161ae650dSJack F Vogel #define I40E_GLQF_PCNT(_i) (0x00266800 + ((_i) * 4)) /* _i=0...511 */ /* Reset: CORER */ 218261ae650dSJack F Vogel #define I40E_GLQF_PCNT_MAX_INDEX 511 218361ae650dSJack F Vogel #define I40E_GLQF_PCNT_PCNT_SHIFT 0 218461ae650dSJack F Vogel #define I40E_GLQF_PCNT_PCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLQF_PCNT_PCNT_SHIFT) 218561ae650dSJack F Vogel #define I40E_GLQF_SWAP(_i, _j) (0x00267E00 + ((_i) * 4 + (_j) * 8)) /* _i=0...1, _j=0...63 */ /* Reset: CORER */ 218661ae650dSJack F Vogel #define I40E_GLQF_SWAP_MAX_INDEX 1 218761ae650dSJack F Vogel #define I40E_GLQF_SWAP_OFF0_SRC0_SHIFT 0 218861ae650dSJack F Vogel #define I40E_GLQF_SWAP_OFF0_SRC0_MASK I40E_MASK(0x3F, I40E_GLQF_SWAP_OFF0_SRC0_SHIFT) 218961ae650dSJack F Vogel #define I40E_GLQF_SWAP_OFF0_SRC1_SHIFT 6 219061ae650dSJack F Vogel #define I40E_GLQF_SWAP_OFF0_SRC1_MASK I40E_MASK(0x3F, I40E_GLQF_SWAP_OFF0_SRC1_SHIFT) 219161ae650dSJack F Vogel #define I40E_GLQF_SWAP_FLEN0_SHIFT 12 219261ae650dSJack F Vogel #define I40E_GLQF_SWAP_FLEN0_MASK I40E_MASK(0xF, I40E_GLQF_SWAP_FLEN0_SHIFT) 219361ae650dSJack F Vogel #define I40E_GLQF_SWAP_OFF1_SRC0_SHIFT 16 219461ae650dSJack F Vogel #define I40E_GLQF_SWAP_OFF1_SRC0_MASK I40E_MASK(0x3F, I40E_GLQF_SWAP_OFF1_SRC0_SHIFT) 219561ae650dSJack F Vogel #define I40E_GLQF_SWAP_OFF1_SRC1_SHIFT 22 219661ae650dSJack F Vogel #define I40E_GLQF_SWAP_OFF1_SRC1_MASK I40E_MASK(0x3F, I40E_GLQF_SWAP_OFF1_SRC1_SHIFT) 219761ae650dSJack F Vogel #define I40E_GLQF_SWAP_FLEN1_SHIFT 28 219861ae650dSJack F Vogel #define I40E_GLQF_SWAP_FLEN1_MASK I40E_MASK(0xF, I40E_GLQF_SWAP_FLEN1_SHIFT) 219961ae650dSJack F Vogel #define I40E_PFQF_CTL_0 0x001C0AC0 /* Reset: CORER */ 220061ae650dSJack F Vogel #define I40E_PFQF_CTL_0_PEHSIZE_SHIFT 0 220161ae650dSJack F Vogel #define I40E_PFQF_CTL_0_PEHSIZE_MASK I40E_MASK(0x1F, I40E_PFQF_CTL_0_PEHSIZE_SHIFT) 220261ae650dSJack F Vogel #define I40E_PFQF_CTL_0_PEDSIZE_SHIFT 5 220361ae650dSJack F Vogel #define I40E_PFQF_CTL_0_PEDSIZE_MASK I40E_MASK(0x1F, I40E_PFQF_CTL_0_PEDSIZE_SHIFT) 220461ae650dSJack F Vogel #define I40E_PFQF_CTL_0_PFFCHSIZE_SHIFT 10 220561ae650dSJack F Vogel #define I40E_PFQF_CTL_0_PFFCHSIZE_MASK I40E_MASK(0xF, I40E_PFQF_CTL_0_PFFCHSIZE_SHIFT) 220661ae650dSJack F Vogel #define I40E_PFQF_CTL_0_PFFCDSIZE_SHIFT 14 220761ae650dSJack F Vogel #define I40E_PFQF_CTL_0_PFFCDSIZE_MASK I40E_MASK(0x3, I40E_PFQF_CTL_0_PFFCDSIZE_SHIFT) 220861ae650dSJack F Vogel #define I40E_PFQF_CTL_0_HASHLUTSIZE_SHIFT 16 220961ae650dSJack F Vogel #define I40E_PFQF_CTL_0_HASHLUTSIZE_MASK I40E_MASK(0x1, I40E_PFQF_CTL_0_HASHLUTSIZE_SHIFT) 221061ae650dSJack F Vogel #define I40E_PFQF_CTL_0_FD_ENA_SHIFT 17 221161ae650dSJack F Vogel #define I40E_PFQF_CTL_0_FD_ENA_MASK I40E_MASK(0x1, I40E_PFQF_CTL_0_FD_ENA_SHIFT) 221261ae650dSJack F Vogel #define I40E_PFQF_CTL_0_ETYPE_ENA_SHIFT 18 221361ae650dSJack F Vogel #define I40E_PFQF_CTL_0_ETYPE_ENA_MASK I40E_MASK(0x1, I40E_PFQF_CTL_0_ETYPE_ENA_SHIFT) 221461ae650dSJack F Vogel #define I40E_PFQF_CTL_0_MACVLAN_ENA_SHIFT 19 221561ae650dSJack F Vogel #define I40E_PFQF_CTL_0_MACVLAN_ENA_MASK I40E_MASK(0x1, I40E_PFQF_CTL_0_MACVLAN_ENA_SHIFT) 221661ae650dSJack F Vogel #define I40E_PFQF_CTL_0_VFFCHSIZE_SHIFT 20 221761ae650dSJack F Vogel #define I40E_PFQF_CTL_0_VFFCHSIZE_MASK I40E_MASK(0xF, I40E_PFQF_CTL_0_VFFCHSIZE_SHIFT) 221861ae650dSJack F Vogel #define I40E_PFQF_CTL_0_VFFCDSIZE_SHIFT 24 221961ae650dSJack F Vogel #define I40E_PFQF_CTL_0_VFFCDSIZE_MASK I40E_MASK(0x3, I40E_PFQF_CTL_0_VFFCDSIZE_SHIFT) 222061ae650dSJack F Vogel #define I40E_PFQF_CTL_1 0x00245D80 /* Reset: CORER */ 222161ae650dSJack F Vogel #define I40E_PFQF_CTL_1_CLEARFDTABLE_SHIFT 0 222261ae650dSJack F Vogel #define I40E_PFQF_CTL_1_CLEARFDTABLE_MASK I40E_MASK(0x1, I40E_PFQF_CTL_1_CLEARFDTABLE_SHIFT) 222361ae650dSJack F Vogel #define I40E_PFQF_FDALLOC 0x00246280 /* Reset: CORER */ 222461ae650dSJack F Vogel #define I40E_PFQF_FDALLOC_FDALLOC_SHIFT 0 222561ae650dSJack F Vogel #define I40E_PFQF_FDALLOC_FDALLOC_MASK I40E_MASK(0xFF, I40E_PFQF_FDALLOC_FDALLOC_SHIFT) 222661ae650dSJack F Vogel #define I40E_PFQF_FDALLOC_FDBEST_SHIFT 8 222761ae650dSJack F Vogel #define I40E_PFQF_FDALLOC_FDBEST_MASK I40E_MASK(0xFF, I40E_PFQF_FDALLOC_FDBEST_SHIFT) 222861ae650dSJack F Vogel #define I40E_PFQF_FDSTAT 0x00246380 /* Reset: CORER */ 222961ae650dSJack F Vogel #define I40E_PFQF_FDSTAT_GUARANT_CNT_SHIFT 0 223061ae650dSJack F Vogel #define I40E_PFQF_FDSTAT_GUARANT_CNT_MASK I40E_MASK(0x1FFF, I40E_PFQF_FDSTAT_GUARANT_CNT_SHIFT) 223161ae650dSJack F Vogel #define I40E_PFQF_FDSTAT_BEST_CNT_SHIFT 16 223261ae650dSJack F Vogel #define I40E_PFQF_FDSTAT_BEST_CNT_MASK I40E_MASK(0x1FFF, I40E_PFQF_FDSTAT_BEST_CNT_SHIFT) 223361ae650dSJack F Vogel #define I40E_PFQF_HENA(_i) (0x00245900 + ((_i) * 128)) /* _i=0...1 */ /* Reset: CORER */ 223461ae650dSJack F Vogel #define I40E_PFQF_HENA_MAX_INDEX 1 223561ae650dSJack F Vogel #define I40E_PFQF_HENA_PTYPE_ENA_SHIFT 0 223661ae650dSJack F Vogel #define I40E_PFQF_HENA_PTYPE_ENA_MASK I40E_MASK(0xFFFFFFFF, I40E_PFQF_HENA_PTYPE_ENA_SHIFT) 223761ae650dSJack F Vogel #define I40E_PFQF_HKEY(_i) (0x00244800 + ((_i) * 128)) /* _i=0...12 */ /* Reset: CORER */ 223861ae650dSJack F Vogel #define I40E_PFQF_HKEY_MAX_INDEX 12 223961ae650dSJack F Vogel #define I40E_PFQF_HKEY_KEY_0_SHIFT 0 224061ae650dSJack F Vogel #define I40E_PFQF_HKEY_KEY_0_MASK I40E_MASK(0xFF, I40E_PFQF_HKEY_KEY_0_SHIFT) 224161ae650dSJack F Vogel #define I40E_PFQF_HKEY_KEY_1_SHIFT 8 224261ae650dSJack F Vogel #define I40E_PFQF_HKEY_KEY_1_MASK I40E_MASK(0xFF, I40E_PFQF_HKEY_KEY_1_SHIFT) 224361ae650dSJack F Vogel #define I40E_PFQF_HKEY_KEY_2_SHIFT 16 224461ae650dSJack F Vogel #define I40E_PFQF_HKEY_KEY_2_MASK I40E_MASK(0xFF, I40E_PFQF_HKEY_KEY_2_SHIFT) 224561ae650dSJack F Vogel #define I40E_PFQF_HKEY_KEY_3_SHIFT 24 224661ae650dSJack F Vogel #define I40E_PFQF_HKEY_KEY_3_MASK I40E_MASK(0xFF, I40E_PFQF_HKEY_KEY_3_SHIFT) 224761ae650dSJack F Vogel #define I40E_PFQF_HLUT(_i) (0x00240000 + ((_i) * 128)) /* _i=0...127 */ /* Reset: CORER */ 224861ae650dSJack F Vogel #define I40E_PFQF_HLUT_MAX_INDEX 127 224961ae650dSJack F Vogel #define I40E_PFQF_HLUT_LUT0_SHIFT 0 225061ae650dSJack F Vogel #define I40E_PFQF_HLUT_LUT0_MASK I40E_MASK(0x3F, I40E_PFQF_HLUT_LUT0_SHIFT) 225161ae650dSJack F Vogel #define I40E_PFQF_HLUT_LUT1_SHIFT 8 225261ae650dSJack F Vogel #define I40E_PFQF_HLUT_LUT1_MASK I40E_MASK(0x3F, I40E_PFQF_HLUT_LUT1_SHIFT) 225361ae650dSJack F Vogel #define I40E_PFQF_HLUT_LUT2_SHIFT 16 225461ae650dSJack F Vogel #define I40E_PFQF_HLUT_LUT2_MASK I40E_MASK(0x3F, I40E_PFQF_HLUT_LUT2_SHIFT) 225561ae650dSJack F Vogel #define I40E_PFQF_HLUT_LUT3_SHIFT 24 225661ae650dSJack F Vogel #define I40E_PFQF_HLUT_LUT3_MASK I40E_MASK(0x3F, I40E_PFQF_HLUT_LUT3_SHIFT) 225761ae650dSJack F Vogel #define I40E_PRTQF_CTL_0 0x00256E60 /* Reset: CORER */ 225861ae650dSJack F Vogel #define I40E_PRTQF_CTL_0_HSYM_ENA_SHIFT 0 225961ae650dSJack F Vogel #define I40E_PRTQF_CTL_0_HSYM_ENA_MASK I40E_MASK(0x1, I40E_PRTQF_CTL_0_HSYM_ENA_SHIFT) 226061ae650dSJack F Vogel #define I40E_PRTQF_FD_FLXINSET(_i) (0x00253800 + ((_i) * 32)) /* _i=0...63 */ /* Reset: CORER */ 226161ae650dSJack F Vogel #define I40E_PRTQF_FD_FLXINSET_MAX_INDEX 63 226261ae650dSJack F Vogel #define I40E_PRTQF_FD_FLXINSET_INSET_SHIFT 0 226361ae650dSJack F Vogel #define I40E_PRTQF_FD_FLXINSET_INSET_MASK I40E_MASK(0xFF, I40E_PRTQF_FD_FLXINSET_INSET_SHIFT) 2264d4683565SEric Joyner #define I40E_PRTQF_FD_INSET(_i, _j) (0x00250000 + ((_i) * 64 + (_j) * 32)) /* _i=0...63, _j=0...1 */ /* Reset: CORER */ 2265d4683565SEric Joyner #define I40E_PRTQF_FD_INSET_MAX_INDEX 63 2266d4683565SEric Joyner #define I40E_PRTQF_FD_INSET_INSET_SHIFT 0 2267d4683565SEric Joyner #define I40E_PRTQF_FD_INSET_INSET_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTQF_FD_INSET_INSET_SHIFT) 2268d4683565SEric Joyner #define I40E_PRTQF_FD_INSET(_i, _j) (0x00250000 + ((_i) * 64 + (_j) * 32)) /* _i=0...63, _j=0...1 */ /* Reset: CORER */ 2269d4683565SEric Joyner #define I40E_PRTQF_FD_INSET_MAX_INDEX 63 2270d4683565SEric Joyner #define I40E_PRTQF_FD_INSET_INSET_SHIFT 0 2271d4683565SEric Joyner #define I40E_PRTQF_FD_INSET_INSET_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTQF_FD_INSET_INSET_SHIFT) 227261ae650dSJack F Vogel #define I40E_PRTQF_FD_MSK(_i, _j) (0x00252000 + ((_i) * 64 + (_j) * 32)) /* _i=0...63, _j=0...1 */ /* Reset: CORER */ 227361ae650dSJack F Vogel #define I40E_PRTQF_FD_MSK_MAX_INDEX 63 227461ae650dSJack F Vogel #define I40E_PRTQF_FD_MSK_MASK_SHIFT 0 227561ae650dSJack F Vogel #define I40E_PRTQF_FD_MSK_MASK_MASK I40E_MASK(0xFFFF, I40E_PRTQF_FD_MSK_MASK_SHIFT) 227661ae650dSJack F Vogel #define I40E_PRTQF_FD_MSK_OFFSET_SHIFT 16 227761ae650dSJack F Vogel #define I40E_PRTQF_FD_MSK_OFFSET_MASK I40E_MASK(0x3F, I40E_PRTQF_FD_MSK_OFFSET_SHIFT) 227861ae650dSJack F Vogel #define I40E_PRTQF_FLX_PIT(_i) (0x00255200 + ((_i) * 32)) /* _i=0...8 */ /* Reset: CORER */ 227961ae650dSJack F Vogel #define I40E_PRTQF_FLX_PIT_MAX_INDEX 8 228061ae650dSJack F Vogel #define I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT 0 228161ae650dSJack F Vogel #define I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK I40E_MASK(0x1F, I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT) 228261ae650dSJack F Vogel #define I40E_PRTQF_FLX_PIT_FSIZE_SHIFT 5 228361ae650dSJack F Vogel #define I40E_PRTQF_FLX_PIT_FSIZE_MASK I40E_MASK(0x1F, I40E_PRTQF_FLX_PIT_FSIZE_SHIFT) 228461ae650dSJack F Vogel #define I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT 10 228561ae650dSJack F Vogel #define I40E_PRTQF_FLX_PIT_DEST_OFF_MASK I40E_MASK(0x3F, I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT) 228661ae650dSJack F Vogel #define I40E_VFQF_HENA1(_i, _VF) (0x00230800 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...1, _VF=0...127 */ /* Reset: CORER */ 228761ae650dSJack F Vogel #define I40E_VFQF_HENA1_MAX_INDEX 1 228861ae650dSJack F Vogel #define I40E_VFQF_HENA1_PTYPE_ENA_SHIFT 0 228961ae650dSJack F Vogel #define I40E_VFQF_HENA1_PTYPE_ENA_MASK I40E_MASK(0xFFFFFFFF, I40E_VFQF_HENA1_PTYPE_ENA_SHIFT) 229061ae650dSJack F Vogel #define I40E_VFQF_HKEY1(_i, _VF) (0x00228000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...12, _VF=0...127 */ /* Reset: CORER */ 229161ae650dSJack F Vogel #define I40E_VFQF_HKEY1_MAX_INDEX 12 229261ae650dSJack F Vogel #define I40E_VFQF_HKEY1_KEY_0_SHIFT 0 229361ae650dSJack F Vogel #define I40E_VFQF_HKEY1_KEY_0_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY1_KEY_0_SHIFT) 229461ae650dSJack F Vogel #define I40E_VFQF_HKEY1_KEY_1_SHIFT 8 229561ae650dSJack F Vogel #define I40E_VFQF_HKEY1_KEY_1_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY1_KEY_1_SHIFT) 229661ae650dSJack F Vogel #define I40E_VFQF_HKEY1_KEY_2_SHIFT 16 229761ae650dSJack F Vogel #define I40E_VFQF_HKEY1_KEY_2_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY1_KEY_2_SHIFT) 229861ae650dSJack F Vogel #define I40E_VFQF_HKEY1_KEY_3_SHIFT 24 229961ae650dSJack F Vogel #define I40E_VFQF_HKEY1_KEY_3_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY1_KEY_3_SHIFT) 230061ae650dSJack F Vogel #define I40E_VFQF_HLUT1(_i, _VF) (0x00220000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...15, _VF=0...127 */ /* Reset: CORER */ 230161ae650dSJack F Vogel #define I40E_VFQF_HLUT1_MAX_INDEX 15 230261ae650dSJack F Vogel #define I40E_VFQF_HLUT1_LUT0_SHIFT 0 230361ae650dSJack F Vogel #define I40E_VFQF_HLUT1_LUT0_MASK I40E_MASK(0xF, I40E_VFQF_HLUT1_LUT0_SHIFT) 230461ae650dSJack F Vogel #define I40E_VFQF_HLUT1_LUT1_SHIFT 8 230561ae650dSJack F Vogel #define I40E_VFQF_HLUT1_LUT1_MASK I40E_MASK(0xF, I40E_VFQF_HLUT1_LUT1_SHIFT) 230661ae650dSJack F Vogel #define I40E_VFQF_HLUT1_LUT2_SHIFT 16 230761ae650dSJack F Vogel #define I40E_VFQF_HLUT1_LUT2_MASK I40E_MASK(0xF, I40E_VFQF_HLUT1_LUT2_SHIFT) 230861ae650dSJack F Vogel #define I40E_VFQF_HLUT1_LUT3_SHIFT 24 230961ae650dSJack F Vogel #define I40E_VFQF_HLUT1_LUT3_MASK I40E_MASK(0xF, I40E_VFQF_HLUT1_LUT3_SHIFT) 231061ae650dSJack F Vogel #define I40E_VFQF_HREGION1(_i, _VF) (0x0022E000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...7, _VF=0...127 */ /* Reset: CORER */ 231161ae650dSJack F Vogel #define I40E_VFQF_HREGION1_MAX_INDEX 7 231261ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_0_SHIFT 0 231361ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_0_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_0_SHIFT) 231461ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_0_SHIFT 1 231561ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_0_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_0_SHIFT) 231661ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_1_SHIFT 4 231761ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_1_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_1_SHIFT) 231861ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_1_SHIFT 5 231961ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_1_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_1_SHIFT) 232061ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_2_SHIFT 8 232161ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_2_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_2_SHIFT) 232261ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_2_SHIFT 9 232361ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_2_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_2_SHIFT) 232461ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_3_SHIFT 12 232561ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_3_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_3_SHIFT) 232661ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_3_SHIFT 13 232761ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_3_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_3_SHIFT) 232861ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_4_SHIFT 16 232961ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_4_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_4_SHIFT) 233061ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_4_SHIFT 17 233161ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_4_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_4_SHIFT) 233261ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_5_SHIFT 20 233361ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_5_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_5_SHIFT) 233461ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_5_SHIFT 21 233561ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_5_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_5_SHIFT) 233661ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_6_SHIFT 24 233761ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_6_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_6_SHIFT) 233861ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_6_SHIFT 25 233961ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_6_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_6_SHIFT) 234061ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_7_SHIFT 28 234161ae650dSJack F Vogel #define I40E_VFQF_HREGION1_OVERRIDE_ENA_7_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_7_SHIFT) 234261ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_7_SHIFT 29 234361ae650dSJack F Vogel #define I40E_VFQF_HREGION1_REGION_7_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_7_SHIFT) 234461ae650dSJack F Vogel #define I40E_VPQF_CTL(_VF) (0x001C0000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 234561ae650dSJack F Vogel #define I40E_VPQF_CTL_MAX_INDEX 127 234661ae650dSJack F Vogel #define I40E_VPQF_CTL_PEHSIZE_SHIFT 0 234761ae650dSJack F Vogel #define I40E_VPQF_CTL_PEHSIZE_MASK I40E_MASK(0x1F, I40E_VPQF_CTL_PEHSIZE_SHIFT) 234861ae650dSJack F Vogel #define I40E_VPQF_CTL_PEDSIZE_SHIFT 5 234961ae650dSJack F Vogel #define I40E_VPQF_CTL_PEDSIZE_MASK I40E_MASK(0x1F, I40E_VPQF_CTL_PEDSIZE_SHIFT) 235061ae650dSJack F Vogel #define I40E_VPQF_CTL_FCHSIZE_SHIFT 10 235161ae650dSJack F Vogel #define I40E_VPQF_CTL_FCHSIZE_MASK I40E_MASK(0xF, I40E_VPQF_CTL_FCHSIZE_SHIFT) 235261ae650dSJack F Vogel #define I40E_VPQF_CTL_FCDSIZE_SHIFT 14 235361ae650dSJack F Vogel #define I40E_VPQF_CTL_FCDSIZE_MASK I40E_MASK(0x3, I40E_VPQF_CTL_FCDSIZE_SHIFT) 235461ae650dSJack F Vogel #define I40E_VSIQF_CTL(_VSI) (0x0020D800 + ((_VSI) * 4)) /* _i=0...383 */ /* Reset: PFR */ 235561ae650dSJack F Vogel #define I40E_VSIQF_CTL_MAX_INDEX 383 235661ae650dSJack F Vogel #define I40E_VSIQF_CTL_FCOE_ENA_SHIFT 0 235761ae650dSJack F Vogel #define I40E_VSIQF_CTL_FCOE_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_FCOE_ENA_SHIFT) 235861ae650dSJack F Vogel #define I40E_VSIQF_CTL_PETCP_ENA_SHIFT 1 235961ae650dSJack F Vogel #define I40E_VSIQF_CTL_PETCP_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PETCP_ENA_SHIFT) 236061ae650dSJack F Vogel #define I40E_VSIQF_CTL_PEUUDP_ENA_SHIFT 2 236161ae650dSJack F Vogel #define I40E_VSIQF_CTL_PEUUDP_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PEUUDP_ENA_SHIFT) 236261ae650dSJack F Vogel #define I40E_VSIQF_CTL_PEMUDP_ENA_SHIFT 3 236361ae650dSJack F Vogel #define I40E_VSIQF_CTL_PEMUDP_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PEMUDP_ENA_SHIFT) 236461ae650dSJack F Vogel #define I40E_VSIQF_CTL_PEUFRAG_ENA_SHIFT 4 236561ae650dSJack F Vogel #define I40E_VSIQF_CTL_PEUFRAG_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PEUFRAG_ENA_SHIFT) 236661ae650dSJack F Vogel #define I40E_VSIQF_CTL_PEMFRAG_ENA_SHIFT 5 236761ae650dSJack F Vogel #define I40E_VSIQF_CTL_PEMFRAG_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PEMFRAG_ENA_SHIFT) 236861ae650dSJack F Vogel #define I40E_VSIQF_TCREGION(_i, _VSI) (0x00206000 + ((_i) * 2048 + (_VSI) * 4)) /* _i=0...3, _VSI=0...383 */ /* Reset: PFR */ 236961ae650dSJack F Vogel #define I40E_VSIQF_TCREGION_MAX_INDEX 3 237061ae650dSJack F Vogel #define I40E_VSIQF_TCREGION_TC_OFFSET_SHIFT 0 237161ae650dSJack F Vogel #define I40E_VSIQF_TCREGION_TC_OFFSET_MASK I40E_MASK(0x1FF, I40E_VSIQF_TCREGION_TC_OFFSET_SHIFT) 237261ae650dSJack F Vogel #define I40E_VSIQF_TCREGION_TC_SIZE_SHIFT 9 237361ae650dSJack F Vogel #define I40E_VSIQF_TCREGION_TC_SIZE_MASK I40E_MASK(0x7, I40E_VSIQF_TCREGION_TC_SIZE_SHIFT) 237461ae650dSJack F Vogel #define I40E_VSIQF_TCREGION_TC_OFFSET2_SHIFT 16 237561ae650dSJack F Vogel #define I40E_VSIQF_TCREGION_TC_OFFSET2_MASK I40E_MASK(0x1FF, I40E_VSIQF_TCREGION_TC_OFFSET2_SHIFT) 237661ae650dSJack F Vogel #define I40E_VSIQF_TCREGION_TC_SIZE2_SHIFT 25 237761ae650dSJack F Vogel #define I40E_VSIQF_TCREGION_TC_SIZE2_MASK I40E_MASK(0x7, I40E_VSIQF_TCREGION_TC_SIZE2_SHIFT) 237861ae650dSJack F Vogel #define I40E_GL_FCOECRC(_i) (0x00314d80 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 237961ae650dSJack F Vogel #define I40E_GL_FCOECRC_MAX_INDEX 143 238061ae650dSJack F Vogel #define I40E_GL_FCOECRC_FCOECRC_SHIFT 0 238161ae650dSJack F Vogel #define I40E_GL_FCOECRC_FCOECRC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOECRC_FCOECRC_SHIFT) 238261ae650dSJack F Vogel #define I40E_GL_FCOEDDPC(_i) (0x00314480 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 238361ae650dSJack F Vogel #define I40E_GL_FCOEDDPC_MAX_INDEX 143 238461ae650dSJack F Vogel #define I40E_GL_FCOEDDPC_FCOEDDPC_SHIFT 0 238561ae650dSJack F Vogel #define I40E_GL_FCOEDDPC_FCOEDDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDDPC_FCOEDDPC_SHIFT) 238661ae650dSJack F Vogel #define I40E_GL_FCOEDIFEC(_i) (0x00318480 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 238761ae650dSJack F Vogel #define I40E_GL_FCOEDIFEC_MAX_INDEX 143 238861ae650dSJack F Vogel #define I40E_GL_FCOEDIFEC_FCOEDIFRC_SHIFT 0 238961ae650dSJack F Vogel #define I40E_GL_FCOEDIFEC_FCOEDIFRC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDIFEC_FCOEDIFRC_SHIFT) 239061ae650dSJack F Vogel #define I40E_GL_FCOEDIFTCL(_i) (0x00354000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 239161ae650dSJack F Vogel #define I40E_GL_FCOEDIFTCL_MAX_INDEX 143 239261ae650dSJack F Vogel #define I40E_GL_FCOEDIFTCL_FCOEDIFTC_SHIFT 0 239361ae650dSJack F Vogel #define I40E_GL_FCOEDIFTCL_FCOEDIFTC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDIFTCL_FCOEDIFTC_SHIFT) 239461ae650dSJack F Vogel #define I40E_GL_FCOEDIXEC(_i) (0x0034c000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 239561ae650dSJack F Vogel #define I40E_GL_FCOEDIXEC_MAX_INDEX 143 239661ae650dSJack F Vogel #define I40E_GL_FCOEDIXEC_FCOEDIXEC_SHIFT 0 239761ae650dSJack F Vogel #define I40E_GL_FCOEDIXEC_FCOEDIXEC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDIXEC_FCOEDIXEC_SHIFT) 239861ae650dSJack F Vogel #define I40E_GL_FCOEDIXVC(_i) (0x00350000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 239961ae650dSJack F Vogel #define I40E_GL_FCOEDIXVC_MAX_INDEX 143 240061ae650dSJack F Vogel #define I40E_GL_FCOEDIXVC_FCOEDIXVC_SHIFT 0 240161ae650dSJack F Vogel #define I40E_GL_FCOEDIXVC_FCOEDIXVC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDIXVC_FCOEDIXVC_SHIFT) 240261ae650dSJack F Vogel #define I40E_GL_FCOEDWRCH(_i) (0x00320004 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 240361ae650dSJack F Vogel #define I40E_GL_FCOEDWRCH_MAX_INDEX 143 240461ae650dSJack F Vogel #define I40E_GL_FCOEDWRCH_FCOEDWRCH_SHIFT 0 240561ae650dSJack F Vogel #define I40E_GL_FCOEDWRCH_FCOEDWRCH_MASK I40E_MASK(0xFFFF, I40E_GL_FCOEDWRCH_FCOEDWRCH_SHIFT) 240661ae650dSJack F Vogel #define I40E_GL_FCOEDWRCL(_i) (0x00320000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 240761ae650dSJack F Vogel #define I40E_GL_FCOEDWRCL_MAX_INDEX 143 240861ae650dSJack F Vogel #define I40E_GL_FCOEDWRCL_FCOEDWRCL_SHIFT 0 240961ae650dSJack F Vogel #define I40E_GL_FCOEDWRCL_FCOEDWRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDWRCL_FCOEDWRCL_SHIFT) 241061ae650dSJack F Vogel #define I40E_GL_FCOEDWTCH(_i) (0x00348084 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 241161ae650dSJack F Vogel #define I40E_GL_FCOEDWTCH_MAX_INDEX 143 241261ae650dSJack F Vogel #define I40E_GL_FCOEDWTCH_FCOEDWTCH_SHIFT 0 241361ae650dSJack F Vogel #define I40E_GL_FCOEDWTCH_FCOEDWTCH_MASK I40E_MASK(0xFFFF, I40E_GL_FCOEDWTCH_FCOEDWTCH_SHIFT) 241461ae650dSJack F Vogel #define I40E_GL_FCOEDWTCL(_i) (0x00348080 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 241561ae650dSJack F Vogel #define I40E_GL_FCOEDWTCL_MAX_INDEX 143 241661ae650dSJack F Vogel #define I40E_GL_FCOEDWTCL_FCOEDWTCL_SHIFT 0 241761ae650dSJack F Vogel #define I40E_GL_FCOEDWTCL_FCOEDWTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDWTCL_FCOEDWTCL_SHIFT) 241861ae650dSJack F Vogel #define I40E_GL_FCOELAST(_i) (0x00314000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 241961ae650dSJack F Vogel #define I40E_GL_FCOELAST_MAX_INDEX 143 242061ae650dSJack F Vogel #define I40E_GL_FCOELAST_FCOELAST_SHIFT 0 242161ae650dSJack F Vogel #define I40E_GL_FCOELAST_FCOELAST_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOELAST_FCOELAST_SHIFT) 242261ae650dSJack F Vogel #define I40E_GL_FCOEPRC(_i) (0x00315200 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 242361ae650dSJack F Vogel #define I40E_GL_FCOEPRC_MAX_INDEX 143 242461ae650dSJack F Vogel #define I40E_GL_FCOEPRC_FCOEPRC_SHIFT 0 242561ae650dSJack F Vogel #define I40E_GL_FCOEPRC_FCOEPRC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEPRC_FCOEPRC_SHIFT) 242661ae650dSJack F Vogel #define I40E_GL_FCOEPTC(_i) (0x00344C00 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 242761ae650dSJack F Vogel #define I40E_GL_FCOEPTC_MAX_INDEX 143 242861ae650dSJack F Vogel #define I40E_GL_FCOEPTC_FCOEPTC_SHIFT 0 242961ae650dSJack F Vogel #define I40E_GL_FCOEPTC_FCOEPTC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEPTC_FCOEPTC_SHIFT) 243061ae650dSJack F Vogel #define I40E_GL_FCOERPDC(_i) (0x00324000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 243161ae650dSJack F Vogel #define I40E_GL_FCOERPDC_MAX_INDEX 143 243261ae650dSJack F Vogel #define I40E_GL_FCOERPDC_FCOERPDC_SHIFT 0 243361ae650dSJack F Vogel #define I40E_GL_FCOERPDC_FCOERPDC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOERPDC_FCOERPDC_SHIFT) 2434*fef4249fSEric Joyner #define I40E_GL_RXERR1H(_i) (0x00318004 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 2435*fef4249fSEric Joyner #define I40E_GL_RXERR1H_MAX_INDEX 143 2436*fef4249fSEric Joyner #define I40E_GL_RXERR1H_RXERR1H_SHIFT 0 2437*fef4249fSEric Joyner #define I40E_GL_RXERR1H_RXERR1H_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_RXERR1H_RXERR1H_SHIFT) 2438*fef4249fSEric Joyner #define I40E_GL_RXERR1L(_i) (0x00318000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 2439*fef4249fSEric Joyner #define I40E_GL_RXERR1L_MAX_INDEX 143 2440*fef4249fSEric Joyner #define I40E_GL_RXERR1L_RXERR1L_SHIFT 0 2441*fef4249fSEric Joyner #define I40E_GL_RXERR1L_RXERR1L_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_RXERR1L_RXERR1L_SHIFT) 244261ae650dSJack F Vogel #define I40E_GL_RXERR2_L(_i) (0x0031c000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */ 244361ae650dSJack F Vogel #define I40E_GL_RXERR2_L_MAX_INDEX 143 244461ae650dSJack F Vogel #define I40E_GL_RXERR2_L_FCOEDIXAC_SHIFT 0 244561ae650dSJack F Vogel #define I40E_GL_RXERR2_L_FCOEDIXAC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_RXERR2_L_FCOEDIXAC_SHIFT) 244661ae650dSJack F Vogel #define I40E_GLPRT_BPRCH(_i) (0x003005E4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 244761ae650dSJack F Vogel #define I40E_GLPRT_BPRCH_MAX_INDEX 3 2448f247dc25SJack F Vogel #define I40E_GLPRT_BPRCH_BPRCH_SHIFT 0 2449f247dc25SJack F Vogel #define I40E_GLPRT_BPRCH_BPRCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_BPRCH_BPRCH_SHIFT) 245061ae650dSJack F Vogel #define I40E_GLPRT_BPRCL(_i) (0x003005E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 245161ae650dSJack F Vogel #define I40E_GLPRT_BPRCL_MAX_INDEX 3 2452f247dc25SJack F Vogel #define I40E_GLPRT_BPRCL_BPRCL_SHIFT 0 2453f247dc25SJack F Vogel #define I40E_GLPRT_BPRCL_BPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_BPRCL_BPRCL_SHIFT) 245461ae650dSJack F Vogel #define I40E_GLPRT_BPTCH(_i) (0x00300A04 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 245561ae650dSJack F Vogel #define I40E_GLPRT_BPTCH_MAX_INDEX 3 2456f247dc25SJack F Vogel #define I40E_GLPRT_BPTCH_BPTCH_SHIFT 0 2457f247dc25SJack F Vogel #define I40E_GLPRT_BPTCH_BPTCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_BPTCH_BPTCH_SHIFT) 245861ae650dSJack F Vogel #define I40E_GLPRT_BPTCL(_i) (0x00300A00 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 245961ae650dSJack F Vogel #define I40E_GLPRT_BPTCL_MAX_INDEX 3 2460f247dc25SJack F Vogel #define I40E_GLPRT_BPTCL_BPTCL_SHIFT 0 2461f247dc25SJack F Vogel #define I40E_GLPRT_BPTCL_BPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_BPTCL_BPTCL_SHIFT) 246261ae650dSJack F Vogel #define I40E_GLPRT_CRCERRS(_i) (0x00300080 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 246361ae650dSJack F Vogel #define I40E_GLPRT_CRCERRS_MAX_INDEX 3 246461ae650dSJack F Vogel #define I40E_GLPRT_CRCERRS_CRCERRS_SHIFT 0 246561ae650dSJack F Vogel #define I40E_GLPRT_CRCERRS_CRCERRS_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_CRCERRS_CRCERRS_SHIFT) 246661ae650dSJack F Vogel #define I40E_GLPRT_GORCH(_i) (0x00300004 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 246761ae650dSJack F Vogel #define I40E_GLPRT_GORCH_MAX_INDEX 3 246861ae650dSJack F Vogel #define I40E_GLPRT_GORCH_GORCH_SHIFT 0 246961ae650dSJack F Vogel #define I40E_GLPRT_GORCH_GORCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_GORCH_GORCH_SHIFT) 247061ae650dSJack F Vogel #define I40E_GLPRT_GORCL(_i) (0x00300000 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 247161ae650dSJack F Vogel #define I40E_GLPRT_GORCL_MAX_INDEX 3 247261ae650dSJack F Vogel #define I40E_GLPRT_GORCL_GORCL_SHIFT 0 247361ae650dSJack F Vogel #define I40E_GLPRT_GORCL_GORCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_GORCL_GORCL_SHIFT) 247461ae650dSJack F Vogel #define I40E_GLPRT_GOTCH(_i) (0x00300684 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 247561ae650dSJack F Vogel #define I40E_GLPRT_GOTCH_MAX_INDEX 3 247661ae650dSJack F Vogel #define I40E_GLPRT_GOTCH_GOTCH_SHIFT 0 247761ae650dSJack F Vogel #define I40E_GLPRT_GOTCH_GOTCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_GOTCH_GOTCH_SHIFT) 247861ae650dSJack F Vogel #define I40E_GLPRT_GOTCL(_i) (0x00300680 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 247961ae650dSJack F Vogel #define I40E_GLPRT_GOTCL_MAX_INDEX 3 248061ae650dSJack F Vogel #define I40E_GLPRT_GOTCL_GOTCL_SHIFT 0 248161ae650dSJack F Vogel #define I40E_GLPRT_GOTCL_GOTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_GOTCL_GOTCL_SHIFT) 248261ae650dSJack F Vogel #define I40E_GLPRT_ILLERRC(_i) (0x003000E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 248361ae650dSJack F Vogel #define I40E_GLPRT_ILLERRC_MAX_INDEX 3 248461ae650dSJack F Vogel #define I40E_GLPRT_ILLERRC_ILLERRC_SHIFT 0 248561ae650dSJack F Vogel #define I40E_GLPRT_ILLERRC_ILLERRC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_ILLERRC_ILLERRC_SHIFT) 248661ae650dSJack F Vogel #define I40E_GLPRT_LDPC(_i) (0x00300620 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 248761ae650dSJack F Vogel #define I40E_GLPRT_LDPC_MAX_INDEX 3 248861ae650dSJack F Vogel #define I40E_GLPRT_LDPC_LDPC_SHIFT 0 248961ae650dSJack F Vogel #define I40E_GLPRT_LDPC_LDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LDPC_LDPC_SHIFT) 249061ae650dSJack F Vogel #define I40E_GLPRT_LXOFFRXC(_i) (0x00300160 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 249161ae650dSJack F Vogel #define I40E_GLPRT_LXOFFRXC_MAX_INDEX 3 249261ae650dSJack F Vogel #define I40E_GLPRT_LXOFFRXC_LXOFFRXCNT_SHIFT 0 249361ae650dSJack F Vogel #define I40E_GLPRT_LXOFFRXC_LXOFFRXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LXOFFRXC_LXOFFRXCNT_SHIFT) 249461ae650dSJack F Vogel #define I40E_GLPRT_LXOFFTXC(_i) (0x003009A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 249561ae650dSJack F Vogel #define I40E_GLPRT_LXOFFTXC_MAX_INDEX 3 249661ae650dSJack F Vogel #define I40E_GLPRT_LXOFFTXC_LXOFFTXC_SHIFT 0 249761ae650dSJack F Vogel #define I40E_GLPRT_LXOFFTXC_LXOFFTXC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LXOFFTXC_LXOFFTXC_SHIFT) 249861ae650dSJack F Vogel #define I40E_GLPRT_LXONRXC(_i) (0x00300140 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 249961ae650dSJack F Vogel #define I40E_GLPRT_LXONRXC_MAX_INDEX 3 250061ae650dSJack F Vogel #define I40E_GLPRT_LXONRXC_LXONRXCNT_SHIFT 0 250161ae650dSJack F Vogel #define I40E_GLPRT_LXONRXC_LXONRXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LXONRXC_LXONRXCNT_SHIFT) 250261ae650dSJack F Vogel #define I40E_GLPRT_LXONTXC(_i) (0x00300980 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 250361ae650dSJack F Vogel #define I40E_GLPRT_LXONTXC_MAX_INDEX 3 250461ae650dSJack F Vogel #define I40E_GLPRT_LXONTXC_LXONTXC_SHIFT 0 250561ae650dSJack F Vogel #define I40E_GLPRT_LXONTXC_LXONTXC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LXONTXC_LXONTXC_SHIFT) 250661ae650dSJack F Vogel #define I40E_GLPRT_MLFC(_i) (0x00300020 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 250761ae650dSJack F Vogel #define I40E_GLPRT_MLFC_MAX_INDEX 3 250861ae650dSJack F Vogel #define I40E_GLPRT_MLFC_MLFC_SHIFT 0 250961ae650dSJack F Vogel #define I40E_GLPRT_MLFC_MLFC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_MLFC_MLFC_SHIFT) 251061ae650dSJack F Vogel #define I40E_GLPRT_MPRCH(_i) (0x003005C4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 251161ae650dSJack F Vogel #define I40E_GLPRT_MPRCH_MAX_INDEX 3 251261ae650dSJack F Vogel #define I40E_GLPRT_MPRCH_MPRCH_SHIFT 0 251361ae650dSJack F Vogel #define I40E_GLPRT_MPRCH_MPRCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_MPRCH_MPRCH_SHIFT) 251461ae650dSJack F Vogel #define I40E_GLPRT_MPRCL(_i) (0x003005C0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 251561ae650dSJack F Vogel #define I40E_GLPRT_MPRCL_MAX_INDEX 3 251661ae650dSJack F Vogel #define I40E_GLPRT_MPRCL_MPRCL_SHIFT 0 251761ae650dSJack F Vogel #define I40E_GLPRT_MPRCL_MPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_MPRCL_MPRCL_SHIFT) 251861ae650dSJack F Vogel #define I40E_GLPRT_MPTCH(_i) (0x003009E4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 251961ae650dSJack F Vogel #define I40E_GLPRT_MPTCH_MAX_INDEX 3 252061ae650dSJack F Vogel #define I40E_GLPRT_MPTCH_MPTCH_SHIFT 0 252161ae650dSJack F Vogel #define I40E_GLPRT_MPTCH_MPTCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_MPTCH_MPTCH_SHIFT) 252261ae650dSJack F Vogel #define I40E_GLPRT_MPTCL(_i) (0x003009E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 252361ae650dSJack F Vogel #define I40E_GLPRT_MPTCL_MAX_INDEX 3 252461ae650dSJack F Vogel #define I40E_GLPRT_MPTCL_MPTCL_SHIFT 0 252561ae650dSJack F Vogel #define I40E_GLPRT_MPTCL_MPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_MPTCL_MPTCL_SHIFT) 252661ae650dSJack F Vogel #define I40E_GLPRT_MRFC(_i) (0x00300040 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 252761ae650dSJack F Vogel #define I40E_GLPRT_MRFC_MAX_INDEX 3 252861ae650dSJack F Vogel #define I40E_GLPRT_MRFC_MRFC_SHIFT 0 252961ae650dSJack F Vogel #define I40E_GLPRT_MRFC_MRFC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_MRFC_MRFC_SHIFT) 253061ae650dSJack F Vogel #define I40E_GLPRT_PRC1023H(_i) (0x00300504 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 253161ae650dSJack F Vogel #define I40E_GLPRT_PRC1023H_MAX_INDEX 3 253261ae650dSJack F Vogel #define I40E_GLPRT_PRC1023H_PRC1023H_SHIFT 0 253361ae650dSJack F Vogel #define I40E_GLPRT_PRC1023H_PRC1023H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC1023H_PRC1023H_SHIFT) 253461ae650dSJack F Vogel #define I40E_GLPRT_PRC1023L(_i) (0x00300500 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 253561ae650dSJack F Vogel #define I40E_GLPRT_PRC1023L_MAX_INDEX 3 253661ae650dSJack F Vogel #define I40E_GLPRT_PRC1023L_PRC1023L_SHIFT 0 253761ae650dSJack F Vogel #define I40E_GLPRT_PRC1023L_PRC1023L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC1023L_PRC1023L_SHIFT) 253861ae650dSJack F Vogel #define I40E_GLPRT_PRC127H(_i) (0x003004A4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 253961ae650dSJack F Vogel #define I40E_GLPRT_PRC127H_MAX_INDEX 3 254061ae650dSJack F Vogel #define I40E_GLPRT_PRC127H_PRC127H_SHIFT 0 254161ae650dSJack F Vogel #define I40E_GLPRT_PRC127H_PRC127H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC127H_PRC127H_SHIFT) 254261ae650dSJack F Vogel #define I40E_GLPRT_PRC127L(_i) (0x003004A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 254361ae650dSJack F Vogel #define I40E_GLPRT_PRC127L_MAX_INDEX 3 254461ae650dSJack F Vogel #define I40E_GLPRT_PRC127L_PRC127L_SHIFT 0 254561ae650dSJack F Vogel #define I40E_GLPRT_PRC127L_PRC127L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC127L_PRC127L_SHIFT) 254661ae650dSJack F Vogel #define I40E_GLPRT_PRC1522H(_i) (0x00300524 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 254761ae650dSJack F Vogel #define I40E_GLPRT_PRC1522H_MAX_INDEX 3 254861ae650dSJack F Vogel #define I40E_GLPRT_PRC1522H_PRC1522H_SHIFT 0 254961ae650dSJack F Vogel #define I40E_GLPRT_PRC1522H_PRC1522H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC1522H_PRC1522H_SHIFT) 255061ae650dSJack F Vogel #define I40E_GLPRT_PRC1522L(_i) (0x00300520 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 255161ae650dSJack F Vogel #define I40E_GLPRT_PRC1522L_MAX_INDEX 3 255261ae650dSJack F Vogel #define I40E_GLPRT_PRC1522L_PRC1522L_SHIFT 0 255361ae650dSJack F Vogel #define I40E_GLPRT_PRC1522L_PRC1522L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC1522L_PRC1522L_SHIFT) 255461ae650dSJack F Vogel #define I40E_GLPRT_PRC255H(_i) (0x003004C4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 255561ae650dSJack F Vogel #define I40E_GLPRT_PRC255H_MAX_INDEX 3 255661ae650dSJack F Vogel #define I40E_GLPRT_PRC255H_PRTPRC255H_SHIFT 0 255761ae650dSJack F Vogel #define I40E_GLPRT_PRC255H_PRTPRC255H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC255H_PRTPRC255H_SHIFT) 255861ae650dSJack F Vogel #define I40E_GLPRT_PRC255L(_i) (0x003004C0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 255961ae650dSJack F Vogel #define I40E_GLPRT_PRC255L_MAX_INDEX 3 256061ae650dSJack F Vogel #define I40E_GLPRT_PRC255L_PRC255L_SHIFT 0 256161ae650dSJack F Vogel #define I40E_GLPRT_PRC255L_PRC255L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC255L_PRC255L_SHIFT) 256261ae650dSJack F Vogel #define I40E_GLPRT_PRC511H(_i) (0x003004E4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 256361ae650dSJack F Vogel #define I40E_GLPRT_PRC511H_MAX_INDEX 3 256461ae650dSJack F Vogel #define I40E_GLPRT_PRC511H_PRC511H_SHIFT 0 256561ae650dSJack F Vogel #define I40E_GLPRT_PRC511H_PRC511H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC511H_PRC511H_SHIFT) 256661ae650dSJack F Vogel #define I40E_GLPRT_PRC511L(_i) (0x003004E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 256761ae650dSJack F Vogel #define I40E_GLPRT_PRC511L_MAX_INDEX 3 256861ae650dSJack F Vogel #define I40E_GLPRT_PRC511L_PRC511L_SHIFT 0 256961ae650dSJack F Vogel #define I40E_GLPRT_PRC511L_PRC511L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC511L_PRC511L_SHIFT) 257061ae650dSJack F Vogel #define I40E_GLPRT_PRC64H(_i) (0x00300484 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 257161ae650dSJack F Vogel #define I40E_GLPRT_PRC64H_MAX_INDEX 3 257261ae650dSJack F Vogel #define I40E_GLPRT_PRC64H_PRC64H_SHIFT 0 257361ae650dSJack F Vogel #define I40E_GLPRT_PRC64H_PRC64H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC64H_PRC64H_SHIFT) 257461ae650dSJack F Vogel #define I40E_GLPRT_PRC64L(_i) (0x00300480 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 257561ae650dSJack F Vogel #define I40E_GLPRT_PRC64L_MAX_INDEX 3 257661ae650dSJack F Vogel #define I40E_GLPRT_PRC64L_PRC64L_SHIFT 0 257761ae650dSJack F Vogel #define I40E_GLPRT_PRC64L_PRC64L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC64L_PRC64L_SHIFT) 257861ae650dSJack F Vogel #define I40E_GLPRT_PRC9522H(_i) (0x00300544 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 257961ae650dSJack F Vogel #define I40E_GLPRT_PRC9522H_MAX_INDEX 3 258061ae650dSJack F Vogel #define I40E_GLPRT_PRC9522H_PRC1522H_SHIFT 0 258161ae650dSJack F Vogel #define I40E_GLPRT_PRC9522H_PRC1522H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC9522H_PRC1522H_SHIFT) 258261ae650dSJack F Vogel #define I40E_GLPRT_PRC9522L(_i) (0x00300540 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 258361ae650dSJack F Vogel #define I40E_GLPRT_PRC9522L_MAX_INDEX 3 258461ae650dSJack F Vogel #define I40E_GLPRT_PRC9522L_PRC1522L_SHIFT 0 258561ae650dSJack F Vogel #define I40E_GLPRT_PRC9522L_PRC1522L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC9522L_PRC1522L_SHIFT) 258661ae650dSJack F Vogel #define I40E_GLPRT_PTC1023H(_i) (0x00300724 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 258761ae650dSJack F Vogel #define I40E_GLPRT_PTC1023H_MAX_INDEX 3 258861ae650dSJack F Vogel #define I40E_GLPRT_PTC1023H_PTC1023H_SHIFT 0 258961ae650dSJack F Vogel #define I40E_GLPRT_PTC1023H_PTC1023H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC1023H_PTC1023H_SHIFT) 259061ae650dSJack F Vogel #define I40E_GLPRT_PTC1023L(_i) (0x00300720 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 259161ae650dSJack F Vogel #define I40E_GLPRT_PTC1023L_MAX_INDEX 3 259261ae650dSJack F Vogel #define I40E_GLPRT_PTC1023L_PTC1023L_SHIFT 0 259361ae650dSJack F Vogel #define I40E_GLPRT_PTC1023L_PTC1023L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC1023L_PTC1023L_SHIFT) 259461ae650dSJack F Vogel #define I40E_GLPRT_PTC127H(_i) (0x003006C4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 259561ae650dSJack F Vogel #define I40E_GLPRT_PTC127H_MAX_INDEX 3 259661ae650dSJack F Vogel #define I40E_GLPRT_PTC127H_PTC127H_SHIFT 0 259761ae650dSJack F Vogel #define I40E_GLPRT_PTC127H_PTC127H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC127H_PTC127H_SHIFT) 259861ae650dSJack F Vogel #define I40E_GLPRT_PTC127L(_i) (0x003006C0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 259961ae650dSJack F Vogel #define I40E_GLPRT_PTC127L_MAX_INDEX 3 260061ae650dSJack F Vogel #define I40E_GLPRT_PTC127L_PTC127L_SHIFT 0 260161ae650dSJack F Vogel #define I40E_GLPRT_PTC127L_PTC127L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC127L_PTC127L_SHIFT) 260261ae650dSJack F Vogel #define I40E_GLPRT_PTC1522H(_i) (0x00300744 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 260361ae650dSJack F Vogel #define I40E_GLPRT_PTC1522H_MAX_INDEX 3 260461ae650dSJack F Vogel #define I40E_GLPRT_PTC1522H_PTC1522H_SHIFT 0 260561ae650dSJack F Vogel #define I40E_GLPRT_PTC1522H_PTC1522H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC1522H_PTC1522H_SHIFT) 260661ae650dSJack F Vogel #define I40E_GLPRT_PTC1522L(_i) (0x00300740 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 260761ae650dSJack F Vogel #define I40E_GLPRT_PTC1522L_MAX_INDEX 3 260861ae650dSJack F Vogel #define I40E_GLPRT_PTC1522L_PTC1522L_SHIFT 0 260961ae650dSJack F Vogel #define I40E_GLPRT_PTC1522L_PTC1522L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC1522L_PTC1522L_SHIFT) 261061ae650dSJack F Vogel #define I40E_GLPRT_PTC255H(_i) (0x003006E4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 261161ae650dSJack F Vogel #define I40E_GLPRT_PTC255H_MAX_INDEX 3 261261ae650dSJack F Vogel #define I40E_GLPRT_PTC255H_PTC255H_SHIFT 0 261361ae650dSJack F Vogel #define I40E_GLPRT_PTC255H_PTC255H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC255H_PTC255H_SHIFT) 261461ae650dSJack F Vogel #define I40E_GLPRT_PTC255L(_i) (0x003006E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 261561ae650dSJack F Vogel #define I40E_GLPRT_PTC255L_MAX_INDEX 3 261661ae650dSJack F Vogel #define I40E_GLPRT_PTC255L_PTC255L_SHIFT 0 261761ae650dSJack F Vogel #define I40E_GLPRT_PTC255L_PTC255L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC255L_PTC255L_SHIFT) 261861ae650dSJack F Vogel #define I40E_GLPRT_PTC511H(_i) (0x00300704 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 261961ae650dSJack F Vogel #define I40E_GLPRT_PTC511H_MAX_INDEX 3 262061ae650dSJack F Vogel #define I40E_GLPRT_PTC511H_PTC511H_SHIFT 0 262161ae650dSJack F Vogel #define I40E_GLPRT_PTC511H_PTC511H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC511H_PTC511H_SHIFT) 262261ae650dSJack F Vogel #define I40E_GLPRT_PTC511L(_i) (0x00300700 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 262361ae650dSJack F Vogel #define I40E_GLPRT_PTC511L_MAX_INDEX 3 262461ae650dSJack F Vogel #define I40E_GLPRT_PTC511L_PTC511L_SHIFT 0 262561ae650dSJack F Vogel #define I40E_GLPRT_PTC511L_PTC511L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC511L_PTC511L_SHIFT) 262661ae650dSJack F Vogel #define I40E_GLPRT_PTC64H(_i) (0x003006A4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 262761ae650dSJack F Vogel #define I40E_GLPRT_PTC64H_MAX_INDEX 3 262861ae650dSJack F Vogel #define I40E_GLPRT_PTC64H_PTC64H_SHIFT 0 262961ae650dSJack F Vogel #define I40E_GLPRT_PTC64H_PTC64H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC64H_PTC64H_SHIFT) 263061ae650dSJack F Vogel #define I40E_GLPRT_PTC64L(_i) (0x003006A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 263161ae650dSJack F Vogel #define I40E_GLPRT_PTC64L_MAX_INDEX 3 263261ae650dSJack F Vogel #define I40E_GLPRT_PTC64L_PTC64L_SHIFT 0 263361ae650dSJack F Vogel #define I40E_GLPRT_PTC64L_PTC64L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC64L_PTC64L_SHIFT) 263461ae650dSJack F Vogel #define I40E_GLPRT_PTC9522H(_i) (0x00300764 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 263561ae650dSJack F Vogel #define I40E_GLPRT_PTC9522H_MAX_INDEX 3 263661ae650dSJack F Vogel #define I40E_GLPRT_PTC9522H_PTC9522H_SHIFT 0 263761ae650dSJack F Vogel #define I40E_GLPRT_PTC9522H_PTC9522H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC9522H_PTC9522H_SHIFT) 263861ae650dSJack F Vogel #define I40E_GLPRT_PTC9522L(_i) (0x00300760 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 263961ae650dSJack F Vogel #define I40E_GLPRT_PTC9522L_MAX_INDEX 3 264061ae650dSJack F Vogel #define I40E_GLPRT_PTC9522L_PTC9522L_SHIFT 0 264161ae650dSJack F Vogel #define I40E_GLPRT_PTC9522L_PTC9522L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC9522L_PTC9522L_SHIFT) 264261ae650dSJack F Vogel #define I40E_GLPRT_PXOFFRXC(_i, _j) (0x00300280 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */ 264361ae650dSJack F Vogel #define I40E_GLPRT_PXOFFRXC_MAX_INDEX 3 264461ae650dSJack F Vogel #define I40E_GLPRT_PXOFFRXC_PRPXOFFRXCNT_SHIFT 0 264561ae650dSJack F Vogel #define I40E_GLPRT_PXOFFRXC_PRPXOFFRXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PXOFFRXC_PRPXOFFRXCNT_SHIFT) 264661ae650dSJack F Vogel #define I40E_GLPRT_PXOFFTXC(_i, _j) (0x00300880 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */ 264761ae650dSJack F Vogel #define I40E_GLPRT_PXOFFTXC_MAX_INDEX 3 264861ae650dSJack F Vogel #define I40E_GLPRT_PXOFFTXC_PRPXOFFTXCNT_SHIFT 0 264961ae650dSJack F Vogel #define I40E_GLPRT_PXOFFTXC_PRPXOFFTXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PXOFFTXC_PRPXOFFTXCNT_SHIFT) 265061ae650dSJack F Vogel #define I40E_GLPRT_PXONRXC(_i, _j) (0x00300180 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */ 265161ae650dSJack F Vogel #define I40E_GLPRT_PXONRXC_MAX_INDEX 3 265261ae650dSJack F Vogel #define I40E_GLPRT_PXONRXC_PRPXONRXCNT_SHIFT 0 265361ae650dSJack F Vogel #define I40E_GLPRT_PXONRXC_PRPXONRXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PXONRXC_PRPXONRXCNT_SHIFT) 265461ae650dSJack F Vogel #define I40E_GLPRT_PXONTXC(_i, _j) (0x00300780 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */ 265561ae650dSJack F Vogel #define I40E_GLPRT_PXONTXC_MAX_INDEX 3 265661ae650dSJack F Vogel #define I40E_GLPRT_PXONTXC_PRPXONTXC_SHIFT 0 265761ae650dSJack F Vogel #define I40E_GLPRT_PXONTXC_PRPXONTXC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PXONTXC_PRPXONTXC_SHIFT) 265861ae650dSJack F Vogel #define I40E_GLPRT_RDPC(_i) (0x00300600 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 265961ae650dSJack F Vogel #define I40E_GLPRT_RDPC_MAX_INDEX 3 266061ae650dSJack F Vogel #define I40E_GLPRT_RDPC_RDPC_SHIFT 0 266161ae650dSJack F Vogel #define I40E_GLPRT_RDPC_RDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RDPC_RDPC_SHIFT) 266261ae650dSJack F Vogel #define I40E_GLPRT_RFC(_i) (0x00300560 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 266361ae650dSJack F Vogel #define I40E_GLPRT_RFC_MAX_INDEX 3 266461ae650dSJack F Vogel #define I40E_GLPRT_RFC_RFC_SHIFT 0 266561ae650dSJack F Vogel #define I40E_GLPRT_RFC_RFC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RFC_RFC_SHIFT) 266661ae650dSJack F Vogel #define I40E_GLPRT_RJC(_i) (0x00300580 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 266761ae650dSJack F Vogel #define I40E_GLPRT_RJC_MAX_INDEX 3 266861ae650dSJack F Vogel #define I40E_GLPRT_RJC_RJC_SHIFT 0 266961ae650dSJack F Vogel #define I40E_GLPRT_RJC_RJC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RJC_RJC_SHIFT) 267061ae650dSJack F Vogel #define I40E_GLPRT_RLEC(_i) (0x003000A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 267161ae650dSJack F Vogel #define I40E_GLPRT_RLEC_MAX_INDEX 3 267261ae650dSJack F Vogel #define I40E_GLPRT_RLEC_RLEC_SHIFT 0 267361ae650dSJack F Vogel #define I40E_GLPRT_RLEC_RLEC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RLEC_RLEC_SHIFT) 267461ae650dSJack F Vogel #define I40E_GLPRT_ROC(_i) (0x00300120 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 267561ae650dSJack F Vogel #define I40E_GLPRT_ROC_MAX_INDEX 3 267661ae650dSJack F Vogel #define I40E_GLPRT_ROC_ROC_SHIFT 0 267761ae650dSJack F Vogel #define I40E_GLPRT_ROC_ROC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_ROC_ROC_SHIFT) 267861ae650dSJack F Vogel #define I40E_GLPRT_RUC(_i) (0x00300100 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 267961ae650dSJack F Vogel #define I40E_GLPRT_RUC_MAX_INDEX 3 268061ae650dSJack F Vogel #define I40E_GLPRT_RUC_RUC_SHIFT 0 268161ae650dSJack F Vogel #define I40E_GLPRT_RUC_RUC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RUC_RUC_SHIFT) 268261ae650dSJack F Vogel #define I40E_GLPRT_RUPP(_i) (0x00300660 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 268361ae650dSJack F Vogel #define I40E_GLPRT_RUPP_MAX_INDEX 3 268461ae650dSJack F Vogel #define I40E_GLPRT_RUPP_RUPP_SHIFT 0 268561ae650dSJack F Vogel #define I40E_GLPRT_RUPP_RUPP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RUPP_RUPP_SHIFT) 268661ae650dSJack F Vogel #define I40E_GLPRT_RXON2OFFCNT(_i, _j) (0x00300380 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */ 268761ae650dSJack F Vogel #define I40E_GLPRT_RXON2OFFCNT_MAX_INDEX 3 268861ae650dSJack F Vogel #define I40E_GLPRT_RXON2OFFCNT_PRRXON2OFFCNT_SHIFT 0 268961ae650dSJack F Vogel #define I40E_GLPRT_RXON2OFFCNT_PRRXON2OFFCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RXON2OFFCNT_PRRXON2OFFCNT_SHIFT) 269061ae650dSJack F Vogel #define I40E_GLPRT_TDOLD(_i) (0x00300A20 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 269161ae650dSJack F Vogel #define I40E_GLPRT_TDOLD_MAX_INDEX 3 269261ae650dSJack F Vogel #define I40E_GLPRT_TDOLD_GLPRT_TDOLD_SHIFT 0 269361ae650dSJack F Vogel #define I40E_GLPRT_TDOLD_GLPRT_TDOLD_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_TDOLD_GLPRT_TDOLD_SHIFT) 269461ae650dSJack F Vogel #define I40E_GLPRT_UPRCH(_i) (0x003005A4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 269561ae650dSJack F Vogel #define I40E_GLPRT_UPRCH_MAX_INDEX 3 269661ae650dSJack F Vogel #define I40E_GLPRT_UPRCH_UPRCH_SHIFT 0 269761ae650dSJack F Vogel #define I40E_GLPRT_UPRCH_UPRCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_UPRCH_UPRCH_SHIFT) 269861ae650dSJack F Vogel #define I40E_GLPRT_UPRCL(_i) (0x003005A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 269961ae650dSJack F Vogel #define I40E_GLPRT_UPRCL_MAX_INDEX 3 270061ae650dSJack F Vogel #define I40E_GLPRT_UPRCL_UPRCL_SHIFT 0 270161ae650dSJack F Vogel #define I40E_GLPRT_UPRCL_UPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_UPRCL_UPRCL_SHIFT) 270261ae650dSJack F Vogel #define I40E_GLPRT_UPTCH(_i) (0x003009C4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 270361ae650dSJack F Vogel #define I40E_GLPRT_UPTCH_MAX_INDEX 3 270461ae650dSJack F Vogel #define I40E_GLPRT_UPTCH_UPTCH_SHIFT 0 270561ae650dSJack F Vogel #define I40E_GLPRT_UPTCH_UPTCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_UPTCH_UPTCH_SHIFT) 270661ae650dSJack F Vogel #define I40E_GLPRT_UPTCL(_i) (0x003009C0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */ 270761ae650dSJack F Vogel #define I40E_GLPRT_UPTCL_MAX_INDEX 3 270861ae650dSJack F Vogel #define I40E_GLPRT_UPTCL_VUPTCH_SHIFT 0 270961ae650dSJack F Vogel #define I40E_GLPRT_UPTCL_VUPTCH_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_UPTCL_VUPTCH_SHIFT) 271061ae650dSJack F Vogel #define I40E_GLSW_BPRCH(_i) (0x00370104 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 271161ae650dSJack F Vogel #define I40E_GLSW_BPRCH_MAX_INDEX 15 271261ae650dSJack F Vogel #define I40E_GLSW_BPRCH_BPRCH_SHIFT 0 271361ae650dSJack F Vogel #define I40E_GLSW_BPRCH_BPRCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_BPRCH_BPRCH_SHIFT) 271461ae650dSJack F Vogel #define I40E_GLSW_BPRCL(_i) (0x00370100 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 271561ae650dSJack F Vogel #define I40E_GLSW_BPRCL_MAX_INDEX 15 271661ae650dSJack F Vogel #define I40E_GLSW_BPRCL_BPRCL_SHIFT 0 271761ae650dSJack F Vogel #define I40E_GLSW_BPRCL_BPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_BPRCL_BPRCL_SHIFT) 271861ae650dSJack F Vogel #define I40E_GLSW_BPTCH(_i) (0x00340104 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 271961ae650dSJack F Vogel #define I40E_GLSW_BPTCH_MAX_INDEX 15 272061ae650dSJack F Vogel #define I40E_GLSW_BPTCH_BPTCH_SHIFT 0 272161ae650dSJack F Vogel #define I40E_GLSW_BPTCH_BPTCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_BPTCH_BPTCH_SHIFT) 272261ae650dSJack F Vogel #define I40E_GLSW_BPTCL(_i) (0x00340100 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 272361ae650dSJack F Vogel #define I40E_GLSW_BPTCL_MAX_INDEX 15 272461ae650dSJack F Vogel #define I40E_GLSW_BPTCL_BPTCL_SHIFT 0 272561ae650dSJack F Vogel #define I40E_GLSW_BPTCL_BPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_BPTCL_BPTCL_SHIFT) 272661ae650dSJack F Vogel #define I40E_GLSW_GORCH(_i) (0x0035C004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 272761ae650dSJack F Vogel #define I40E_GLSW_GORCH_MAX_INDEX 15 272861ae650dSJack F Vogel #define I40E_GLSW_GORCH_GORCH_SHIFT 0 272961ae650dSJack F Vogel #define I40E_GLSW_GORCH_GORCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_GORCH_GORCH_SHIFT) 273061ae650dSJack F Vogel #define I40E_GLSW_GORCL(_i) (0x0035c000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 273161ae650dSJack F Vogel #define I40E_GLSW_GORCL_MAX_INDEX 15 273261ae650dSJack F Vogel #define I40E_GLSW_GORCL_GORCL_SHIFT 0 273361ae650dSJack F Vogel #define I40E_GLSW_GORCL_GORCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_GORCL_GORCL_SHIFT) 273461ae650dSJack F Vogel #define I40E_GLSW_GOTCH(_i) (0x0032C004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 273561ae650dSJack F Vogel #define I40E_GLSW_GOTCH_MAX_INDEX 15 273661ae650dSJack F Vogel #define I40E_GLSW_GOTCH_GOTCH_SHIFT 0 273761ae650dSJack F Vogel #define I40E_GLSW_GOTCH_GOTCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_GOTCH_GOTCH_SHIFT) 273861ae650dSJack F Vogel #define I40E_GLSW_GOTCL(_i) (0x0032c000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 273961ae650dSJack F Vogel #define I40E_GLSW_GOTCL_MAX_INDEX 15 274061ae650dSJack F Vogel #define I40E_GLSW_GOTCL_GOTCL_SHIFT 0 274161ae650dSJack F Vogel #define I40E_GLSW_GOTCL_GOTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_GOTCL_GOTCL_SHIFT) 274261ae650dSJack F Vogel #define I40E_GLSW_MPRCH(_i) (0x00370084 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 274361ae650dSJack F Vogel #define I40E_GLSW_MPRCH_MAX_INDEX 15 274461ae650dSJack F Vogel #define I40E_GLSW_MPRCH_MPRCH_SHIFT 0 274561ae650dSJack F Vogel #define I40E_GLSW_MPRCH_MPRCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_MPRCH_MPRCH_SHIFT) 274661ae650dSJack F Vogel #define I40E_GLSW_MPRCL(_i) (0x00370080 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 274761ae650dSJack F Vogel #define I40E_GLSW_MPRCL_MAX_INDEX 15 274861ae650dSJack F Vogel #define I40E_GLSW_MPRCL_MPRCL_SHIFT 0 274961ae650dSJack F Vogel #define I40E_GLSW_MPRCL_MPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_MPRCL_MPRCL_SHIFT) 275061ae650dSJack F Vogel #define I40E_GLSW_MPTCH(_i) (0x00340084 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 275161ae650dSJack F Vogel #define I40E_GLSW_MPTCH_MAX_INDEX 15 275261ae650dSJack F Vogel #define I40E_GLSW_MPTCH_MPTCH_SHIFT 0 275361ae650dSJack F Vogel #define I40E_GLSW_MPTCH_MPTCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_MPTCH_MPTCH_SHIFT) 275461ae650dSJack F Vogel #define I40E_GLSW_MPTCL(_i) (0x00340080 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 275561ae650dSJack F Vogel #define I40E_GLSW_MPTCL_MAX_INDEX 15 275661ae650dSJack F Vogel #define I40E_GLSW_MPTCL_MPTCL_SHIFT 0 275761ae650dSJack F Vogel #define I40E_GLSW_MPTCL_MPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_MPTCL_MPTCL_SHIFT) 275861ae650dSJack F Vogel #define I40E_GLSW_RUPP(_i) (0x00370180 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 275961ae650dSJack F Vogel #define I40E_GLSW_RUPP_MAX_INDEX 15 276061ae650dSJack F Vogel #define I40E_GLSW_RUPP_RUPP_SHIFT 0 276161ae650dSJack F Vogel #define I40E_GLSW_RUPP_RUPP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_RUPP_RUPP_SHIFT) 276261ae650dSJack F Vogel #define I40E_GLSW_TDPC(_i) (0x00348000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 276361ae650dSJack F Vogel #define I40E_GLSW_TDPC_MAX_INDEX 15 276461ae650dSJack F Vogel #define I40E_GLSW_TDPC_TDPC_SHIFT 0 276561ae650dSJack F Vogel #define I40E_GLSW_TDPC_TDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_TDPC_TDPC_SHIFT) 276661ae650dSJack F Vogel #define I40E_GLSW_UPRCH(_i) (0x00370004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 276761ae650dSJack F Vogel #define I40E_GLSW_UPRCH_MAX_INDEX 15 276861ae650dSJack F Vogel #define I40E_GLSW_UPRCH_UPRCH_SHIFT 0 276961ae650dSJack F Vogel #define I40E_GLSW_UPRCH_UPRCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_UPRCH_UPRCH_SHIFT) 277061ae650dSJack F Vogel #define I40E_GLSW_UPRCL(_i) (0x00370000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 277161ae650dSJack F Vogel #define I40E_GLSW_UPRCL_MAX_INDEX 15 277261ae650dSJack F Vogel #define I40E_GLSW_UPRCL_UPRCL_SHIFT 0 277361ae650dSJack F Vogel #define I40E_GLSW_UPRCL_UPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_UPRCL_UPRCL_SHIFT) 277461ae650dSJack F Vogel #define I40E_GLSW_UPTCH(_i) (0x00340004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 277561ae650dSJack F Vogel #define I40E_GLSW_UPTCH_MAX_INDEX 15 277661ae650dSJack F Vogel #define I40E_GLSW_UPTCH_UPTCH_SHIFT 0 277761ae650dSJack F Vogel #define I40E_GLSW_UPTCH_UPTCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_UPTCH_UPTCH_SHIFT) 277861ae650dSJack F Vogel #define I40E_GLSW_UPTCL(_i) (0x00340000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */ 277961ae650dSJack F Vogel #define I40E_GLSW_UPTCL_MAX_INDEX 15 278061ae650dSJack F Vogel #define I40E_GLSW_UPTCL_UPTCL_SHIFT 0 278161ae650dSJack F Vogel #define I40E_GLSW_UPTCL_UPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_UPTCL_UPTCL_SHIFT) 278261ae650dSJack F Vogel #define I40E_GLV_BPRCH(_i) (0x0036D804 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 278361ae650dSJack F Vogel #define I40E_GLV_BPRCH_MAX_INDEX 383 278461ae650dSJack F Vogel #define I40E_GLV_BPRCH_BPRCH_SHIFT 0 278561ae650dSJack F Vogel #define I40E_GLV_BPRCH_BPRCH_MASK I40E_MASK(0xFFFF, I40E_GLV_BPRCH_BPRCH_SHIFT) 278661ae650dSJack F Vogel #define I40E_GLV_BPRCL(_i) (0x0036d800 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 278761ae650dSJack F Vogel #define I40E_GLV_BPRCL_MAX_INDEX 383 278861ae650dSJack F Vogel #define I40E_GLV_BPRCL_BPRCL_SHIFT 0 278961ae650dSJack F Vogel #define I40E_GLV_BPRCL_BPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_BPRCL_BPRCL_SHIFT) 279061ae650dSJack F Vogel #define I40E_GLV_BPTCH(_i) (0x0033D804 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 279161ae650dSJack F Vogel #define I40E_GLV_BPTCH_MAX_INDEX 383 279261ae650dSJack F Vogel #define I40E_GLV_BPTCH_BPTCH_SHIFT 0 279361ae650dSJack F Vogel #define I40E_GLV_BPTCH_BPTCH_MASK I40E_MASK(0xFFFF, I40E_GLV_BPTCH_BPTCH_SHIFT) 279461ae650dSJack F Vogel #define I40E_GLV_BPTCL(_i) (0x0033d800 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 279561ae650dSJack F Vogel #define I40E_GLV_BPTCL_MAX_INDEX 383 279661ae650dSJack F Vogel #define I40E_GLV_BPTCL_BPTCL_SHIFT 0 279761ae650dSJack F Vogel #define I40E_GLV_BPTCL_BPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_BPTCL_BPTCL_SHIFT) 279861ae650dSJack F Vogel #define I40E_GLV_GORCH(_i) (0x00358004 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 279961ae650dSJack F Vogel #define I40E_GLV_GORCH_MAX_INDEX 383 280061ae650dSJack F Vogel #define I40E_GLV_GORCH_GORCH_SHIFT 0 280161ae650dSJack F Vogel #define I40E_GLV_GORCH_GORCH_MASK I40E_MASK(0xFFFF, I40E_GLV_GORCH_GORCH_SHIFT) 280261ae650dSJack F Vogel #define I40E_GLV_GORCL(_i) (0x00358000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 280361ae650dSJack F Vogel #define I40E_GLV_GORCL_MAX_INDEX 383 280461ae650dSJack F Vogel #define I40E_GLV_GORCL_GORCL_SHIFT 0 280561ae650dSJack F Vogel #define I40E_GLV_GORCL_GORCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_GORCL_GORCL_SHIFT) 280661ae650dSJack F Vogel #define I40E_GLV_GOTCH(_i) (0x00328004 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 280761ae650dSJack F Vogel #define I40E_GLV_GOTCH_MAX_INDEX 383 280861ae650dSJack F Vogel #define I40E_GLV_GOTCH_GOTCH_SHIFT 0 280961ae650dSJack F Vogel #define I40E_GLV_GOTCH_GOTCH_MASK I40E_MASK(0xFFFF, I40E_GLV_GOTCH_GOTCH_SHIFT) 281061ae650dSJack F Vogel #define I40E_GLV_GOTCL(_i) (0x00328000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 281161ae650dSJack F Vogel #define I40E_GLV_GOTCL_MAX_INDEX 383 281261ae650dSJack F Vogel #define I40E_GLV_GOTCL_GOTCL_SHIFT 0 281361ae650dSJack F Vogel #define I40E_GLV_GOTCL_GOTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_GOTCL_GOTCL_SHIFT) 281461ae650dSJack F Vogel #define I40E_GLV_MPRCH(_i) (0x0036CC04 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 281561ae650dSJack F Vogel #define I40E_GLV_MPRCH_MAX_INDEX 383 281661ae650dSJack F Vogel #define I40E_GLV_MPRCH_MPRCH_SHIFT 0 281761ae650dSJack F Vogel #define I40E_GLV_MPRCH_MPRCH_MASK I40E_MASK(0xFFFF, I40E_GLV_MPRCH_MPRCH_SHIFT) 281861ae650dSJack F Vogel #define I40E_GLV_MPRCL(_i) (0x0036cc00 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 281961ae650dSJack F Vogel #define I40E_GLV_MPRCL_MAX_INDEX 383 282061ae650dSJack F Vogel #define I40E_GLV_MPRCL_MPRCL_SHIFT 0 282161ae650dSJack F Vogel #define I40E_GLV_MPRCL_MPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_MPRCL_MPRCL_SHIFT) 282261ae650dSJack F Vogel #define I40E_GLV_MPTCH(_i) (0x0033CC04 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 282361ae650dSJack F Vogel #define I40E_GLV_MPTCH_MAX_INDEX 383 282461ae650dSJack F Vogel #define I40E_GLV_MPTCH_MPTCH_SHIFT 0 282561ae650dSJack F Vogel #define I40E_GLV_MPTCH_MPTCH_MASK I40E_MASK(0xFFFF, I40E_GLV_MPTCH_MPTCH_SHIFT) 282661ae650dSJack F Vogel #define I40E_GLV_MPTCL(_i) (0x0033cc00 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 282761ae650dSJack F Vogel #define I40E_GLV_MPTCL_MAX_INDEX 383 282861ae650dSJack F Vogel #define I40E_GLV_MPTCL_MPTCL_SHIFT 0 282961ae650dSJack F Vogel #define I40E_GLV_MPTCL_MPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_MPTCL_MPTCL_SHIFT) 283061ae650dSJack F Vogel #define I40E_GLV_RDPC(_i) (0x00310000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 283161ae650dSJack F Vogel #define I40E_GLV_RDPC_MAX_INDEX 383 283261ae650dSJack F Vogel #define I40E_GLV_RDPC_RDPC_SHIFT 0 283361ae650dSJack F Vogel #define I40E_GLV_RDPC_RDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_RDPC_RDPC_SHIFT) 283461ae650dSJack F Vogel #define I40E_GLV_RUPP(_i) (0x0036E400 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 283561ae650dSJack F Vogel #define I40E_GLV_RUPP_MAX_INDEX 383 283661ae650dSJack F Vogel #define I40E_GLV_RUPP_RUPP_SHIFT 0 283761ae650dSJack F Vogel #define I40E_GLV_RUPP_RUPP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_RUPP_RUPP_SHIFT) 2838ceebc2f3SEric Joyner #define I40E_GLV_TEPC(_i) (0x00344000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 283961ae650dSJack F Vogel #define I40E_GLV_TEPC_MAX_INDEX 383 284061ae650dSJack F Vogel #define I40E_GLV_TEPC_TEPC_SHIFT 0 284161ae650dSJack F Vogel #define I40E_GLV_TEPC_TEPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_TEPC_TEPC_SHIFT) 284261ae650dSJack F Vogel #define I40E_GLV_UPRCH(_i) (0x0036C004 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 284361ae650dSJack F Vogel #define I40E_GLV_UPRCH_MAX_INDEX 383 284461ae650dSJack F Vogel #define I40E_GLV_UPRCH_UPRCH_SHIFT 0 284561ae650dSJack F Vogel #define I40E_GLV_UPRCH_UPRCH_MASK I40E_MASK(0xFFFF, I40E_GLV_UPRCH_UPRCH_SHIFT) 284661ae650dSJack F Vogel #define I40E_GLV_UPRCL(_i) (0x0036c000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 284761ae650dSJack F Vogel #define I40E_GLV_UPRCL_MAX_INDEX 383 284861ae650dSJack F Vogel #define I40E_GLV_UPRCL_UPRCL_SHIFT 0 284961ae650dSJack F Vogel #define I40E_GLV_UPRCL_UPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_UPRCL_UPRCL_SHIFT) 285061ae650dSJack F Vogel #define I40E_GLV_UPTCH(_i) (0x0033C004 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 285161ae650dSJack F Vogel #define I40E_GLV_UPTCH_MAX_INDEX 383 285261ae650dSJack F Vogel #define I40E_GLV_UPTCH_GLVUPTCH_SHIFT 0 285361ae650dSJack F Vogel #define I40E_GLV_UPTCH_GLVUPTCH_MASK I40E_MASK(0xFFFF, I40E_GLV_UPTCH_GLVUPTCH_SHIFT) 285461ae650dSJack F Vogel #define I40E_GLV_UPTCL(_i) (0x0033c000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */ 285561ae650dSJack F Vogel #define I40E_GLV_UPTCL_MAX_INDEX 383 285661ae650dSJack F Vogel #define I40E_GLV_UPTCL_UPTCL_SHIFT 0 285761ae650dSJack F Vogel #define I40E_GLV_UPTCL_UPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_UPTCL_UPTCL_SHIFT) 285861ae650dSJack F Vogel #define I40E_GLVEBTC_RBCH(_i, _j) (0x00364004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */ 285961ae650dSJack F Vogel #define I40E_GLVEBTC_RBCH_MAX_INDEX 7 286061ae650dSJack F Vogel #define I40E_GLVEBTC_RBCH_TCBCH_SHIFT 0 286161ae650dSJack F Vogel #define I40E_GLVEBTC_RBCH_TCBCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBTC_RBCH_TCBCH_SHIFT) 286261ae650dSJack F Vogel #define I40E_GLVEBTC_RBCL(_i, _j) (0x00364000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */ 286361ae650dSJack F Vogel #define I40E_GLVEBTC_RBCL_MAX_INDEX 7 286461ae650dSJack F Vogel #define I40E_GLVEBTC_RBCL_TCBCL_SHIFT 0 286561ae650dSJack F Vogel #define I40E_GLVEBTC_RBCL_TCBCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBTC_RBCL_TCBCL_SHIFT) 286661ae650dSJack F Vogel #define I40E_GLVEBTC_RPCH(_i, _j) (0x00368004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */ 286761ae650dSJack F Vogel #define I40E_GLVEBTC_RPCH_MAX_INDEX 7 286861ae650dSJack F Vogel #define I40E_GLVEBTC_RPCH_TCPCH_SHIFT 0 286961ae650dSJack F Vogel #define I40E_GLVEBTC_RPCH_TCPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBTC_RPCH_TCPCH_SHIFT) 287061ae650dSJack F Vogel #define I40E_GLVEBTC_RPCL(_i, _j) (0x00368000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */ 287161ae650dSJack F Vogel #define I40E_GLVEBTC_RPCL_MAX_INDEX 7 287261ae650dSJack F Vogel #define I40E_GLVEBTC_RPCL_TCPCL_SHIFT 0 287361ae650dSJack F Vogel #define I40E_GLVEBTC_RPCL_TCPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBTC_RPCL_TCPCL_SHIFT) 287461ae650dSJack F Vogel #define I40E_GLVEBTC_TBCH(_i, _j) (0x00334004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */ 287561ae650dSJack F Vogel #define I40E_GLVEBTC_TBCH_MAX_INDEX 7 287661ae650dSJack F Vogel #define I40E_GLVEBTC_TBCH_TCBCH_SHIFT 0 287761ae650dSJack F Vogel #define I40E_GLVEBTC_TBCH_TCBCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBTC_TBCH_TCBCH_SHIFT) 287861ae650dSJack F Vogel #define I40E_GLVEBTC_TBCL(_i, _j) (0x00334000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */ 287961ae650dSJack F Vogel #define I40E_GLVEBTC_TBCL_MAX_INDEX 7 288061ae650dSJack F Vogel #define I40E_GLVEBTC_TBCL_TCBCL_SHIFT 0 288161ae650dSJack F Vogel #define I40E_GLVEBTC_TBCL_TCBCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBTC_TBCL_TCBCL_SHIFT) 288261ae650dSJack F Vogel #define I40E_GLVEBTC_TPCH(_i, _j) (0x00338004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */ 288361ae650dSJack F Vogel #define I40E_GLVEBTC_TPCH_MAX_INDEX 7 288461ae650dSJack F Vogel #define I40E_GLVEBTC_TPCH_TCPCH_SHIFT 0 288561ae650dSJack F Vogel #define I40E_GLVEBTC_TPCH_TCPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBTC_TPCH_TCPCH_SHIFT) 288661ae650dSJack F Vogel #define I40E_GLVEBTC_TPCL(_i, _j) (0x00338000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */ 288761ae650dSJack F Vogel #define I40E_GLVEBTC_TPCL_MAX_INDEX 7 288861ae650dSJack F Vogel #define I40E_GLVEBTC_TPCL_TCPCL_SHIFT 0 288961ae650dSJack F Vogel #define I40E_GLVEBTC_TPCL_TCPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBTC_TPCL_TCPCL_SHIFT) 289061ae650dSJack F Vogel #define I40E_GLVEBVL_BPCH(_i) (0x00374804 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */ 289161ae650dSJack F Vogel #define I40E_GLVEBVL_BPCH_MAX_INDEX 127 289261ae650dSJack F Vogel #define I40E_GLVEBVL_BPCH_VLBPCH_SHIFT 0 289361ae650dSJack F Vogel #define I40E_GLVEBVL_BPCH_VLBPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_BPCH_VLBPCH_SHIFT) 289461ae650dSJack F Vogel #define I40E_GLVEBVL_BPCL(_i) (0x00374800 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */ 289561ae650dSJack F Vogel #define I40E_GLVEBVL_BPCL_MAX_INDEX 127 289661ae650dSJack F Vogel #define I40E_GLVEBVL_BPCL_VLBPCL_SHIFT 0 289761ae650dSJack F Vogel #define I40E_GLVEBVL_BPCL_VLBPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_BPCL_VLBPCL_SHIFT) 289861ae650dSJack F Vogel #define I40E_GLVEBVL_GORCH(_i) (0x00360004 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */ 289961ae650dSJack F Vogel #define I40E_GLVEBVL_GORCH_MAX_INDEX 127 290061ae650dSJack F Vogel #define I40E_GLVEBVL_GORCH_VLBCH_SHIFT 0 290161ae650dSJack F Vogel #define I40E_GLVEBVL_GORCH_VLBCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_GORCH_VLBCH_SHIFT) 290261ae650dSJack F Vogel #define I40E_GLVEBVL_GORCL(_i) (0x00360000 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */ 290361ae650dSJack F Vogel #define I40E_GLVEBVL_GORCL_MAX_INDEX 127 290461ae650dSJack F Vogel #define I40E_GLVEBVL_GORCL_VLBCL_SHIFT 0 290561ae650dSJack F Vogel #define I40E_GLVEBVL_GORCL_VLBCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_GORCL_VLBCL_SHIFT) 290661ae650dSJack F Vogel #define I40E_GLVEBVL_GOTCH(_i) (0x00330004 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */ 290761ae650dSJack F Vogel #define I40E_GLVEBVL_GOTCH_MAX_INDEX 127 290861ae650dSJack F Vogel #define I40E_GLVEBVL_GOTCH_VLBCH_SHIFT 0 290961ae650dSJack F Vogel #define I40E_GLVEBVL_GOTCH_VLBCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_GOTCH_VLBCH_SHIFT) 291061ae650dSJack F Vogel #define I40E_GLVEBVL_GOTCL(_i) (0x00330000 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */ 291161ae650dSJack F Vogel #define I40E_GLVEBVL_GOTCL_MAX_INDEX 127 291261ae650dSJack F Vogel #define I40E_GLVEBVL_GOTCL_VLBCL_SHIFT 0 291361ae650dSJack F Vogel #define I40E_GLVEBVL_GOTCL_VLBCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_GOTCL_VLBCL_SHIFT) 291461ae650dSJack F Vogel #define I40E_GLVEBVL_MPCH(_i) (0x00374404 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */ 291561ae650dSJack F Vogel #define I40E_GLVEBVL_MPCH_MAX_INDEX 127 291661ae650dSJack F Vogel #define I40E_GLVEBVL_MPCH_VLMPCH_SHIFT 0 291761ae650dSJack F Vogel #define I40E_GLVEBVL_MPCH_VLMPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_MPCH_VLMPCH_SHIFT) 291861ae650dSJack F Vogel #define I40E_GLVEBVL_MPCL(_i) (0x00374400 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */ 291961ae650dSJack F Vogel #define I40E_GLVEBVL_MPCL_MAX_INDEX 127 292061ae650dSJack F Vogel #define I40E_GLVEBVL_MPCL_VLMPCL_SHIFT 0 292161ae650dSJack F Vogel #define I40E_GLVEBVL_MPCL_VLMPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_MPCL_VLMPCL_SHIFT) 292261ae650dSJack F Vogel #define I40E_GLVEBVL_UPCH(_i) (0x00374004 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */ 292361ae650dSJack F Vogel #define I40E_GLVEBVL_UPCH_MAX_INDEX 127 292461ae650dSJack F Vogel #define I40E_GLVEBVL_UPCH_VLUPCH_SHIFT 0 292561ae650dSJack F Vogel #define I40E_GLVEBVL_UPCH_VLUPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_UPCH_VLUPCH_SHIFT) 292661ae650dSJack F Vogel #define I40E_GLVEBVL_UPCL(_i) (0x00374000 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */ 292761ae650dSJack F Vogel #define I40E_GLVEBVL_UPCL_MAX_INDEX 127 292861ae650dSJack F Vogel #define I40E_GLVEBVL_UPCL_VLUPCL_SHIFT 0 292961ae650dSJack F Vogel #define I40E_GLVEBVL_UPCL_VLUPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_UPCL_VLUPCL_SHIFT) 293061ae650dSJack F Vogel #define I40E_GL_MTG_FLU_MSK_H 0x00269F4C /* Reset: CORER */ 293161ae650dSJack F Vogel #define I40E_GL_MTG_FLU_MSK_H_MASK_HIGH_SHIFT 0 293261ae650dSJack F Vogel #define I40E_GL_MTG_FLU_MSK_H_MASK_HIGH_MASK I40E_MASK(0xFFFF, I40E_GL_MTG_FLU_MSK_H_MASK_HIGH_SHIFT) 293361ae650dSJack F Vogel #define I40E_GL_SWR_DEF_ACT(_i) (0x00270200 + ((_i) * 4)) /* _i=0...35 */ /* Reset: CORER */ 293461ae650dSJack F Vogel #define I40E_GL_SWR_DEF_ACT_MAX_INDEX 35 293561ae650dSJack F Vogel #define I40E_GL_SWR_DEF_ACT_DEF_ACTION_SHIFT 0 293661ae650dSJack F Vogel #define I40E_GL_SWR_DEF_ACT_DEF_ACTION_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_SWR_DEF_ACT_DEF_ACTION_SHIFT) 293761ae650dSJack F Vogel #define I40E_GL_SWR_DEF_ACT_EN(_i) (0x0026CFB8 + ((_i) * 4)) /* _i=0...1 */ /* Reset: CORER */ 293861ae650dSJack F Vogel #define I40E_GL_SWR_DEF_ACT_EN_MAX_INDEX 1 293961ae650dSJack F Vogel #define I40E_GL_SWR_DEF_ACT_EN_DEF_ACT_EN_BITMAP_SHIFT 0 294061ae650dSJack F Vogel #define I40E_GL_SWR_DEF_ACT_EN_DEF_ACT_EN_BITMAP_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_SWR_DEF_ACT_EN_DEF_ACT_EN_BITMAP_SHIFT) 294161ae650dSJack F Vogel #define I40E_PRTTSYN_ADJ 0x001E4280 /* Reset: GLOBR */ 294261ae650dSJack F Vogel #define I40E_PRTTSYN_ADJ_TSYNADJ_SHIFT 0 294361ae650dSJack F Vogel #define I40E_PRTTSYN_ADJ_TSYNADJ_MASK I40E_MASK(0x7FFFFFFF, I40E_PRTTSYN_ADJ_TSYNADJ_SHIFT) 294461ae650dSJack F Vogel #define I40E_PRTTSYN_ADJ_SIGN_SHIFT 31 294561ae650dSJack F Vogel #define I40E_PRTTSYN_ADJ_SIGN_MASK I40E_MASK(0x1, I40E_PRTTSYN_ADJ_SIGN_SHIFT) 294661ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_0(_i) (0x001E42A0 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */ 294761ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_0_MAX_INDEX 1 294861ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_0_OUT_ENA_SHIFT 0 294961ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_0_OUT_ENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_AUX_0_OUT_ENA_SHIFT) 295061ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_0_OUTMOD_SHIFT 1 295161ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_0_OUTMOD_MASK I40E_MASK(0x3, I40E_PRTTSYN_AUX_0_OUTMOD_SHIFT) 295261ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_0_OUTLVL_SHIFT 3 295361ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_0_OUTLVL_MASK I40E_MASK(0x1, I40E_PRTTSYN_AUX_0_OUTLVL_SHIFT) 295461ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_0_PULSEW_SHIFT 8 295561ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_0_PULSEW_MASK I40E_MASK(0xF, I40E_PRTTSYN_AUX_0_PULSEW_SHIFT) 295661ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_0_EVNTLVL_SHIFT 16 295761ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_0_EVNTLVL_MASK I40E_MASK(0x3, I40E_PRTTSYN_AUX_0_EVNTLVL_SHIFT) 295861ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_1(_i) (0x001E42E0 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */ 295961ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_1_MAX_INDEX 1 296061ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_1_INSTNT_SHIFT 0 296161ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_1_INSTNT_MASK I40E_MASK(0x1, I40E_PRTTSYN_AUX_1_INSTNT_SHIFT) 296261ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_1_SAMPLE_TIME_SHIFT 1 296361ae650dSJack F Vogel #define I40E_PRTTSYN_AUX_1_SAMPLE_TIME_MASK I40E_MASK(0x1, I40E_PRTTSYN_AUX_1_SAMPLE_TIME_SHIFT) 296461ae650dSJack F Vogel #define I40E_PRTTSYN_CLKO(_i) (0x001E4240 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */ 296561ae650dSJack F Vogel #define I40E_PRTTSYN_CLKO_MAX_INDEX 1 296661ae650dSJack F Vogel #define I40E_PRTTSYN_CLKO_TSYNCLKO_SHIFT 0 296761ae650dSJack F Vogel #define I40E_PRTTSYN_CLKO_TSYNCLKO_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_CLKO_TSYNCLKO_SHIFT) 296861ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0 0x001E4200 /* Reset: GLOBR */ 296961ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0_CLEAR_TSYNTIMER_SHIFT 0 297061ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0_CLEAR_TSYNTIMER_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_CLEAR_TSYNTIMER_SHIFT) 297161ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_SHIFT 1 297261ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_SHIFT) 297361ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0_EVENT_INT_ENA_SHIFT 2 297461ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0_EVENT_INT_ENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_EVENT_INT_ENA_SHIFT) 297561ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0_TGT_INT_ENA_SHIFT 3 297661ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0_TGT_INT_ENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_TGT_INT_ENA_SHIFT) 297761ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0_PF_ID_SHIFT 8 297861ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0_PF_ID_MASK I40E_MASK(0xF, I40E_PRTTSYN_CTL0_PF_ID_SHIFT) 297961ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0_TSYNACT_SHIFT 12 298061ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0_TSYNACT_MASK I40E_MASK(0x3, I40E_PRTTSYN_CTL0_TSYNACT_SHIFT) 298161ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0_TSYNENA_SHIFT 31 298261ae650dSJack F Vogel #define I40E_PRTTSYN_CTL0_TSYNENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_TSYNENA_SHIFT) 298361ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1 0x00085020 /* Reset: CORER */ 298461ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1_V1MESSTYPE0_SHIFT 0 298561ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1_V1MESSTYPE0_MASK I40E_MASK(0xFF, I40E_PRTTSYN_CTL1_V1MESSTYPE0_SHIFT) 298661ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1_V1MESSTYPE1_SHIFT 8 298761ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1_V1MESSTYPE1_MASK I40E_MASK(0xFF, I40E_PRTTSYN_CTL1_V1MESSTYPE1_SHIFT) 298861ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1_V2MESSTYPE0_SHIFT 16 298961ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1_V2MESSTYPE0_MASK I40E_MASK(0xF, I40E_PRTTSYN_CTL1_V2MESSTYPE0_SHIFT) 299061ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1_V2MESSTYPE1_SHIFT 20 299161ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1_V2MESSTYPE1_MASK I40E_MASK(0xF, I40E_PRTTSYN_CTL1_V2MESSTYPE1_SHIFT) 299261ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT 24 299361ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1_TSYNTYPE_MASK I40E_MASK(0x3, I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT) 299461ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1_UDP_ENA_SHIFT 26 299561ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1_UDP_ENA_MASK I40E_MASK(0x3, I40E_PRTTSYN_CTL1_UDP_ENA_SHIFT) 299661ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1_TSYNENA_SHIFT 31 299761ae650dSJack F Vogel #define I40E_PRTTSYN_CTL1_TSYNENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL1_TSYNENA_SHIFT) 299861ae650dSJack F Vogel #define I40E_PRTTSYN_EVNT_H(_i) (0x001E40C0 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */ 299961ae650dSJack F Vogel #define I40E_PRTTSYN_EVNT_H_MAX_INDEX 1 300061ae650dSJack F Vogel #define I40E_PRTTSYN_EVNT_H_TSYNEVNT_H_SHIFT 0 300161ae650dSJack F Vogel #define I40E_PRTTSYN_EVNT_H_TSYNEVNT_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_EVNT_H_TSYNEVNT_H_SHIFT) 300261ae650dSJack F Vogel #define I40E_PRTTSYN_EVNT_L(_i) (0x001E4080 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */ 300361ae650dSJack F Vogel #define I40E_PRTTSYN_EVNT_L_MAX_INDEX 1 300461ae650dSJack F Vogel #define I40E_PRTTSYN_EVNT_L_TSYNEVNT_L_SHIFT 0 300561ae650dSJack F Vogel #define I40E_PRTTSYN_EVNT_L_TSYNEVNT_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_EVNT_L_TSYNEVNT_L_SHIFT) 300661ae650dSJack F Vogel #define I40E_PRTTSYN_INC_H 0x001E4060 /* Reset: GLOBR */ 300761ae650dSJack F Vogel #define I40E_PRTTSYN_INC_H_TSYNINC_H_SHIFT 0 300861ae650dSJack F Vogel #define I40E_PRTTSYN_INC_H_TSYNINC_H_MASK I40E_MASK(0x3F, I40E_PRTTSYN_INC_H_TSYNINC_H_SHIFT) 300961ae650dSJack F Vogel #define I40E_PRTTSYN_INC_L 0x001E4040 /* Reset: GLOBR */ 301061ae650dSJack F Vogel #define I40E_PRTTSYN_INC_L_TSYNINC_L_SHIFT 0 301161ae650dSJack F Vogel #define I40E_PRTTSYN_INC_L_TSYNINC_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_INC_L_TSYNINC_L_SHIFT) 301261ae650dSJack F Vogel #define I40E_PRTTSYN_RXTIME_H(_i) (0x00085040 + ((_i) * 32)) /* _i=0...3 */ /* Reset: CORER */ 301361ae650dSJack F Vogel #define I40E_PRTTSYN_RXTIME_H_MAX_INDEX 3 301461ae650dSJack F Vogel #define I40E_PRTTSYN_RXTIME_H_RXTIEM_H_SHIFT 0 301561ae650dSJack F Vogel #define I40E_PRTTSYN_RXTIME_H_RXTIEM_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_RXTIME_H_RXTIEM_H_SHIFT) 301661ae650dSJack F Vogel #define I40E_PRTTSYN_RXTIME_L(_i) (0x000850C0 + ((_i) * 32)) /* _i=0...3 */ /* Reset: CORER */ 301761ae650dSJack F Vogel #define I40E_PRTTSYN_RXTIME_L_MAX_INDEX 3 301861ae650dSJack F Vogel #define I40E_PRTTSYN_RXTIME_L_RXTIEM_L_SHIFT 0 301961ae650dSJack F Vogel #define I40E_PRTTSYN_RXTIME_L_RXTIEM_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_RXTIME_L_RXTIEM_L_SHIFT) 302061ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_0 0x001E4220 /* Reset: GLOBR */ 302161ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_0_EVENT0_SHIFT 0 302261ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_0_EVENT0_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_EVENT0_SHIFT) 302361ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_0_EVENT1_SHIFT 1 302461ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_0_EVENT1_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_EVENT1_SHIFT) 302561ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_0_TGT0_SHIFT 2 302661ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_0_TGT0_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_TGT0_SHIFT) 302761ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_0_TGT1_SHIFT 3 302861ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_0_TGT1_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_TGT1_SHIFT) 302961ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_0_TXTIME_SHIFT 4 303061ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_0_TXTIME_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_TXTIME_SHIFT) 303161ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_1 0x00085140 /* Reset: CORER */ 303261ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_1_RXT0_SHIFT 0 303361ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_1_RXT0_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_1_RXT0_SHIFT) 303461ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_1_RXT1_SHIFT 1 303561ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_1_RXT1_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_1_RXT1_SHIFT) 303661ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_1_RXT2_SHIFT 2 303761ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_1_RXT2_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_1_RXT2_SHIFT) 303861ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_1_RXT3_SHIFT 3 303961ae650dSJack F Vogel #define I40E_PRTTSYN_STAT_1_RXT3_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_1_RXT3_SHIFT) 304061ae650dSJack F Vogel #define I40E_PRTTSYN_TGT_H(_i) (0x001E4180 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */ 304161ae650dSJack F Vogel #define I40E_PRTTSYN_TGT_H_MAX_INDEX 1 304261ae650dSJack F Vogel #define I40E_PRTTSYN_TGT_H_TSYNTGTT_H_SHIFT 0 304361ae650dSJack F Vogel #define I40E_PRTTSYN_TGT_H_TSYNTGTT_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TGT_H_TSYNTGTT_H_SHIFT) 304461ae650dSJack F Vogel #define I40E_PRTTSYN_TGT_L(_i) (0x001E4140 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */ 304561ae650dSJack F Vogel #define I40E_PRTTSYN_TGT_L_MAX_INDEX 1 304661ae650dSJack F Vogel #define I40E_PRTTSYN_TGT_L_TSYNTGTT_L_SHIFT 0 304761ae650dSJack F Vogel #define I40E_PRTTSYN_TGT_L_TSYNTGTT_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TGT_L_TSYNTGTT_L_SHIFT) 304861ae650dSJack F Vogel #define I40E_PRTTSYN_TIME_H 0x001E4120 /* Reset: GLOBR */ 304961ae650dSJack F Vogel #define I40E_PRTTSYN_TIME_H_TSYNTIME_H_SHIFT 0 305061ae650dSJack F Vogel #define I40E_PRTTSYN_TIME_H_TSYNTIME_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TIME_H_TSYNTIME_H_SHIFT) 305161ae650dSJack F Vogel #define I40E_PRTTSYN_TIME_L 0x001E4100 /* Reset: GLOBR */ 305261ae650dSJack F Vogel #define I40E_PRTTSYN_TIME_L_TSYNTIME_L_SHIFT 0 305361ae650dSJack F Vogel #define I40E_PRTTSYN_TIME_L_TSYNTIME_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TIME_L_TSYNTIME_L_SHIFT) 305461ae650dSJack F Vogel #define I40E_PRTTSYN_TXTIME_H 0x001E41E0 /* Reset: GLOBR */ 305561ae650dSJack F Vogel #define I40E_PRTTSYN_TXTIME_H_TXTIEM_H_SHIFT 0 305661ae650dSJack F Vogel #define I40E_PRTTSYN_TXTIME_H_TXTIEM_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TXTIME_H_TXTIEM_H_SHIFT) 305761ae650dSJack F Vogel #define I40E_PRTTSYN_TXTIME_L 0x001E41C0 /* Reset: GLOBR */ 305861ae650dSJack F Vogel #define I40E_PRTTSYN_TXTIME_L_TXTIEM_L_SHIFT 0 305961ae650dSJack F Vogel #define I40E_PRTTSYN_TXTIME_L_TXTIEM_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TXTIME_L_TXTIEM_L_SHIFT) 306061ae650dSJack F Vogel #define I40E_GL_MDET_RX 0x0012A510 /* Reset: CORER */ 306161ae650dSJack F Vogel #define I40E_GL_MDET_RX_FUNCTION_SHIFT 0 306261ae650dSJack F Vogel #define I40E_GL_MDET_RX_FUNCTION_MASK I40E_MASK(0xFF, I40E_GL_MDET_RX_FUNCTION_SHIFT) 306361ae650dSJack F Vogel #define I40E_GL_MDET_RX_EVENT_SHIFT 8 306461ae650dSJack F Vogel #define I40E_GL_MDET_RX_EVENT_MASK I40E_MASK(0x1FF, I40E_GL_MDET_RX_EVENT_SHIFT) 306561ae650dSJack F Vogel #define I40E_GL_MDET_RX_QUEUE_SHIFT 17 306661ae650dSJack F Vogel #define I40E_GL_MDET_RX_QUEUE_MASK I40E_MASK(0x3FFF, I40E_GL_MDET_RX_QUEUE_SHIFT) 306761ae650dSJack F Vogel #define I40E_GL_MDET_RX_VALID_SHIFT 31 306861ae650dSJack F Vogel #define I40E_GL_MDET_RX_VALID_MASK I40E_MASK(0x1, I40E_GL_MDET_RX_VALID_SHIFT) 306961ae650dSJack F Vogel #define I40E_GL_MDET_TX 0x000E6480 /* Reset: CORER */ 307061ae650dSJack F Vogel #define I40E_GL_MDET_TX_QUEUE_SHIFT 0 307161ae650dSJack F Vogel #define I40E_GL_MDET_TX_QUEUE_MASK I40E_MASK(0xFFF, I40E_GL_MDET_TX_QUEUE_SHIFT) 307261ae650dSJack F Vogel #define I40E_GL_MDET_TX_VF_NUM_SHIFT 12 307361ae650dSJack F Vogel #define I40E_GL_MDET_TX_VF_NUM_MASK I40E_MASK(0x1FF, I40E_GL_MDET_TX_VF_NUM_SHIFT) 307461ae650dSJack F Vogel #define I40E_GL_MDET_TX_PF_NUM_SHIFT 21 307561ae650dSJack F Vogel #define I40E_GL_MDET_TX_PF_NUM_MASK I40E_MASK(0xF, I40E_GL_MDET_TX_PF_NUM_SHIFT) 307661ae650dSJack F Vogel #define I40E_GL_MDET_TX_EVENT_SHIFT 25 307761ae650dSJack F Vogel #define I40E_GL_MDET_TX_EVENT_MASK I40E_MASK(0x1F, I40E_GL_MDET_TX_EVENT_SHIFT) 307861ae650dSJack F Vogel #define I40E_GL_MDET_TX_VALID_SHIFT 31 307961ae650dSJack F Vogel #define I40E_GL_MDET_TX_VALID_MASK I40E_MASK(0x1, I40E_GL_MDET_TX_VALID_SHIFT) 308061ae650dSJack F Vogel #define I40E_PF_MDET_RX 0x0012A400 /* Reset: CORER */ 308161ae650dSJack F Vogel #define I40E_PF_MDET_RX_VALID_SHIFT 0 308261ae650dSJack F Vogel #define I40E_PF_MDET_RX_VALID_MASK I40E_MASK(0x1, I40E_PF_MDET_RX_VALID_SHIFT) 308361ae650dSJack F Vogel #define I40E_PF_MDET_TX 0x000E6400 /* Reset: CORER */ 308461ae650dSJack F Vogel #define I40E_PF_MDET_TX_VALID_SHIFT 0 308561ae650dSJack F Vogel #define I40E_PF_MDET_TX_VALID_MASK I40E_MASK(0x1, I40E_PF_MDET_TX_VALID_SHIFT) 308661ae650dSJack F Vogel #define I40E_PF_VT_PFALLOC 0x001C0500 /* Reset: CORER */ 308761ae650dSJack F Vogel #define I40E_PF_VT_PFALLOC_FIRSTVF_SHIFT 0 308861ae650dSJack F Vogel #define I40E_PF_VT_PFALLOC_FIRSTVF_MASK I40E_MASK(0xFF, I40E_PF_VT_PFALLOC_FIRSTVF_SHIFT) 308961ae650dSJack F Vogel #define I40E_PF_VT_PFALLOC_LASTVF_SHIFT 8 309061ae650dSJack F Vogel #define I40E_PF_VT_PFALLOC_LASTVF_MASK I40E_MASK(0xFF, I40E_PF_VT_PFALLOC_LASTVF_SHIFT) 309161ae650dSJack F Vogel #define I40E_PF_VT_PFALLOC_VALID_SHIFT 31 3092b4a7ce06SEric Joyner #define I40E_PF_VT_PFALLOC_VALID_MASK I40E_MASK(0x1u, I40E_PF_VT_PFALLOC_VALID_SHIFT) 309361ae650dSJack F Vogel #define I40E_VP_MDET_RX(_VF) (0x0012A000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */ 309461ae650dSJack F Vogel #define I40E_VP_MDET_RX_MAX_INDEX 127 309561ae650dSJack F Vogel #define I40E_VP_MDET_RX_VALID_SHIFT 0 309661ae650dSJack F Vogel #define I40E_VP_MDET_RX_VALID_MASK I40E_MASK(0x1, I40E_VP_MDET_RX_VALID_SHIFT) 309761ae650dSJack F Vogel #define I40E_VP_MDET_TX(_VF) (0x000E6000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */ 309861ae650dSJack F Vogel #define I40E_VP_MDET_TX_MAX_INDEX 127 309961ae650dSJack F Vogel #define I40E_VP_MDET_TX_VALID_SHIFT 0 310061ae650dSJack F Vogel #define I40E_VP_MDET_TX_VALID_MASK I40E_MASK(0x1, I40E_VP_MDET_TX_VALID_SHIFT) 310161ae650dSJack F Vogel #define I40E_GLPM_WUMC 0x0006C800 /* Reset: POR */ 310261ae650dSJack F Vogel #define I40E_GLPM_WUMC_NOTCO_SHIFT 0 310361ae650dSJack F Vogel #define I40E_GLPM_WUMC_NOTCO_MASK I40E_MASK(0x1, I40E_GLPM_WUMC_NOTCO_SHIFT) 310461ae650dSJack F Vogel #define I40E_GLPM_WUMC_SRST_PIN_VAL_SHIFT 1 310561ae650dSJack F Vogel #define I40E_GLPM_WUMC_SRST_PIN_VAL_MASK I40E_MASK(0x1, I40E_GLPM_WUMC_SRST_PIN_VAL_SHIFT) 310661ae650dSJack F Vogel #define I40E_GLPM_WUMC_ROL_MODE_SHIFT 2 310761ae650dSJack F Vogel #define I40E_GLPM_WUMC_ROL_MODE_MASK I40E_MASK(0x1, I40E_GLPM_WUMC_ROL_MODE_SHIFT) 310861ae650dSJack F Vogel #define I40E_GLPM_WUMC_RESERVED_4_SHIFT 3 310961ae650dSJack F Vogel #define I40E_GLPM_WUMC_RESERVED_4_MASK I40E_MASK(0x1FFF, I40E_GLPM_WUMC_RESERVED_4_SHIFT) 311061ae650dSJack F Vogel #define I40E_GLPM_WUMC_MNG_WU_PF_SHIFT 16 311161ae650dSJack F Vogel #define I40E_GLPM_WUMC_MNG_WU_PF_MASK I40E_MASK(0xFFFF, I40E_GLPM_WUMC_MNG_WU_PF_SHIFT) 311261ae650dSJack F Vogel #define I40E_PFPM_APM 0x000B8080 /* Reset: POR */ 311361ae650dSJack F Vogel #define I40E_PFPM_APM_APME_SHIFT 0 311461ae650dSJack F Vogel #define I40E_PFPM_APM_APME_MASK I40E_MASK(0x1, I40E_PFPM_APM_APME_SHIFT) 311561ae650dSJack F Vogel #define I40E_PFPM_FHFT_LENGTH(_i) (0x0006A000 + ((_i) * 128)) /* _i=0...7 */ /* Reset: POR */ 311661ae650dSJack F Vogel #define I40E_PFPM_FHFT_LENGTH_MAX_INDEX 7 311761ae650dSJack F Vogel #define I40E_PFPM_FHFT_LENGTH_LENGTH_SHIFT 0 311861ae650dSJack F Vogel #define I40E_PFPM_FHFT_LENGTH_LENGTH_MASK I40E_MASK(0xFF, I40E_PFPM_FHFT_LENGTH_LENGTH_SHIFT) 311961ae650dSJack F Vogel #define I40E_PFPM_WUC 0x0006B200 /* Reset: POR */ 312061ae650dSJack F Vogel #define I40E_PFPM_WUC_EN_APM_D0_SHIFT 5 312161ae650dSJack F Vogel #define I40E_PFPM_WUC_EN_APM_D0_MASK I40E_MASK(0x1, I40E_PFPM_WUC_EN_APM_D0_SHIFT) 312261ae650dSJack F Vogel #define I40E_PFPM_WUFC 0x0006B400 /* Reset: POR */ 312361ae650dSJack F Vogel #define I40E_PFPM_WUFC_LNKC_SHIFT 0 312461ae650dSJack F Vogel #define I40E_PFPM_WUFC_LNKC_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_LNKC_SHIFT) 312561ae650dSJack F Vogel #define I40E_PFPM_WUFC_MAG_SHIFT 1 312661ae650dSJack F Vogel #define I40E_PFPM_WUFC_MAG_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_MAG_SHIFT) 312761ae650dSJack F Vogel #define I40E_PFPM_WUFC_MNG_SHIFT 3 312861ae650dSJack F Vogel #define I40E_PFPM_WUFC_MNG_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_MNG_SHIFT) 312961ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX0_ACT_SHIFT 4 313061ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX0_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX0_ACT_SHIFT) 313161ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX1_ACT_SHIFT 5 313261ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX1_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX1_ACT_SHIFT) 313361ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX2_ACT_SHIFT 6 313461ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX2_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX2_ACT_SHIFT) 313561ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX3_ACT_SHIFT 7 313661ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX3_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX3_ACT_SHIFT) 313761ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX4_ACT_SHIFT 8 313861ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX4_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX4_ACT_SHIFT) 313961ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX5_ACT_SHIFT 9 314061ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX5_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX5_ACT_SHIFT) 314161ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX6_ACT_SHIFT 10 314261ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX6_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX6_ACT_SHIFT) 314361ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX7_ACT_SHIFT 11 314461ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX7_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX7_ACT_SHIFT) 314561ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX0_SHIFT 16 314661ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX0_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX0_SHIFT) 314761ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX1_SHIFT 17 314861ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX1_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX1_SHIFT) 314961ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX2_SHIFT 18 315061ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX2_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX2_SHIFT) 315161ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX3_SHIFT 19 315261ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX3_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX3_SHIFT) 315361ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX4_SHIFT 20 315461ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX4_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX4_SHIFT) 315561ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX5_SHIFT 21 315661ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX5_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX5_SHIFT) 315761ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX6_SHIFT 22 315861ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX6_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX6_SHIFT) 315961ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX7_SHIFT 23 316061ae650dSJack F Vogel #define I40E_PFPM_WUFC_FLX7_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX7_SHIFT) 316161ae650dSJack F Vogel #define I40E_PFPM_WUFC_FW_RST_WK_SHIFT 31 316261ae650dSJack F Vogel #define I40E_PFPM_WUFC_FW_RST_WK_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FW_RST_WK_SHIFT) 316361ae650dSJack F Vogel #define I40E_PFPM_WUS 0x0006B600 /* Reset: POR */ 316461ae650dSJack F Vogel #define I40E_PFPM_WUS_LNKC_SHIFT 0 316561ae650dSJack F Vogel #define I40E_PFPM_WUS_LNKC_MASK I40E_MASK(0x1, I40E_PFPM_WUS_LNKC_SHIFT) 316661ae650dSJack F Vogel #define I40E_PFPM_WUS_MAG_SHIFT 1 316761ae650dSJack F Vogel #define I40E_PFPM_WUS_MAG_MASK I40E_MASK(0x1, I40E_PFPM_WUS_MAG_SHIFT) 316861ae650dSJack F Vogel #define I40E_PFPM_WUS_PME_STATUS_SHIFT 2 316961ae650dSJack F Vogel #define I40E_PFPM_WUS_PME_STATUS_MASK I40E_MASK(0x1, I40E_PFPM_WUS_PME_STATUS_SHIFT) 317061ae650dSJack F Vogel #define I40E_PFPM_WUS_MNG_SHIFT 3 317161ae650dSJack F Vogel #define I40E_PFPM_WUS_MNG_MASK I40E_MASK(0x1, I40E_PFPM_WUS_MNG_SHIFT) 317261ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX0_SHIFT 16 317361ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX0_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX0_SHIFT) 317461ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX1_SHIFT 17 317561ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX1_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX1_SHIFT) 317661ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX2_SHIFT 18 317761ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX2_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX2_SHIFT) 317861ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX3_SHIFT 19 317961ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX3_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX3_SHIFT) 318061ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX4_SHIFT 20 318161ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX4_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX4_SHIFT) 318261ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX5_SHIFT 21 318361ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX5_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX5_SHIFT) 318461ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX6_SHIFT 22 318561ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX6_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX6_SHIFT) 318661ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX7_SHIFT 23 318761ae650dSJack F Vogel #define I40E_PFPM_WUS_FLX7_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX7_SHIFT) 318861ae650dSJack F Vogel #define I40E_PFPM_WUS_FW_RST_WK_SHIFT 31 318961ae650dSJack F Vogel #define I40E_PFPM_WUS_FW_RST_WK_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FW_RST_WK_SHIFT) 319061ae650dSJack F Vogel #define I40E_PRTPM_FHFHR 0x0006C000 /* Reset: POR */ 319161ae650dSJack F Vogel #define I40E_PRTPM_FHFHR_UNICAST_SHIFT 0 319261ae650dSJack F Vogel #define I40E_PRTPM_FHFHR_UNICAST_MASK I40E_MASK(0x1, I40E_PRTPM_FHFHR_UNICAST_SHIFT) 319361ae650dSJack F Vogel #define I40E_PRTPM_FHFHR_MULTICAST_SHIFT 1 319461ae650dSJack F Vogel #define I40E_PRTPM_FHFHR_MULTICAST_MASK I40E_MASK(0x1, I40E_PRTPM_FHFHR_MULTICAST_SHIFT) 319561ae650dSJack F Vogel #define I40E_PRTPM_SAH(_i) (0x001E44C0 + ((_i) * 32)) /* _i=0...3 */ /* Reset: PFR */ 319661ae650dSJack F Vogel #define I40E_PRTPM_SAH_MAX_INDEX 3 319761ae650dSJack F Vogel #define I40E_PRTPM_SAH_PFPM_SAH_SHIFT 0 319861ae650dSJack F Vogel #define I40E_PRTPM_SAH_PFPM_SAH_MASK I40E_MASK(0xFFFF, I40E_PRTPM_SAH_PFPM_SAH_SHIFT) 319961ae650dSJack F Vogel #define I40E_PRTPM_SAH_PF_NUM_SHIFT 26 320061ae650dSJack F Vogel #define I40E_PRTPM_SAH_PF_NUM_MASK I40E_MASK(0xF, I40E_PRTPM_SAH_PF_NUM_SHIFT) 320161ae650dSJack F Vogel #define I40E_PRTPM_SAH_MC_MAG_EN_SHIFT 30 320261ae650dSJack F Vogel #define I40E_PRTPM_SAH_MC_MAG_EN_MASK I40E_MASK(0x1, I40E_PRTPM_SAH_MC_MAG_EN_SHIFT) 320361ae650dSJack F Vogel #define I40E_PRTPM_SAH_AV_SHIFT 31 320461ae650dSJack F Vogel #define I40E_PRTPM_SAH_AV_MASK I40E_MASK(0x1, I40E_PRTPM_SAH_AV_SHIFT) 320561ae650dSJack F Vogel #define I40E_PRTPM_SAL(_i) (0x001E4440 + ((_i) * 32)) /* _i=0...3 */ /* Reset: PFR */ 320661ae650dSJack F Vogel #define I40E_PRTPM_SAL_MAX_INDEX 3 320761ae650dSJack F Vogel #define I40E_PRTPM_SAL_PFPM_SAL_SHIFT 0 320861ae650dSJack F Vogel #define I40E_PRTPM_SAL_PFPM_SAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTPM_SAL_PFPM_SAL_SHIFT) 320961ae650dSJack F Vogel #define I40E_VF_ARQBAH1 0x00006000 /* Reset: EMPR */ 321061ae650dSJack F Vogel #define I40E_VF_ARQBAH1_ARQBAH_SHIFT 0 321161ae650dSJack F Vogel #define I40E_VF_ARQBAH1_ARQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ARQBAH1_ARQBAH_SHIFT) 321261ae650dSJack F Vogel #define I40E_VF_ARQBAL1 0x00006C00 /* Reset: EMPR */ 321361ae650dSJack F Vogel #define I40E_VF_ARQBAL1_ARQBAL_SHIFT 0 321461ae650dSJack F Vogel #define I40E_VF_ARQBAL1_ARQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ARQBAL1_ARQBAL_SHIFT) 321561ae650dSJack F Vogel #define I40E_VF_ARQH1 0x00007400 /* Reset: EMPR */ 321661ae650dSJack F Vogel #define I40E_VF_ARQH1_ARQH_SHIFT 0 321761ae650dSJack F Vogel #define I40E_VF_ARQH1_ARQH_MASK I40E_MASK(0x3FF, I40E_VF_ARQH1_ARQH_SHIFT) 321861ae650dSJack F Vogel #define I40E_VF_ARQLEN1 0x00008000 /* Reset: EMPR */ 321961ae650dSJack F Vogel #define I40E_VF_ARQLEN1_ARQLEN_SHIFT 0 322061ae650dSJack F Vogel #define I40E_VF_ARQLEN1_ARQLEN_MASK I40E_MASK(0x3FF, I40E_VF_ARQLEN1_ARQLEN_SHIFT) 322161ae650dSJack F Vogel #define I40E_VF_ARQLEN1_ARQVFE_SHIFT 28 322261ae650dSJack F Vogel #define I40E_VF_ARQLEN1_ARQVFE_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQVFE_SHIFT) 322361ae650dSJack F Vogel #define I40E_VF_ARQLEN1_ARQOVFL_SHIFT 29 322461ae650dSJack F Vogel #define I40E_VF_ARQLEN1_ARQOVFL_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQOVFL_SHIFT) 322561ae650dSJack F Vogel #define I40E_VF_ARQLEN1_ARQCRIT_SHIFT 30 322661ae650dSJack F Vogel #define I40E_VF_ARQLEN1_ARQCRIT_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQCRIT_SHIFT) 322761ae650dSJack F Vogel #define I40E_VF_ARQLEN1_ARQENABLE_SHIFT 31 3228b4a7ce06SEric Joyner #define I40E_VF_ARQLEN1_ARQENABLE_MASK I40E_MASK(0x1u, I40E_VF_ARQLEN1_ARQENABLE_SHIFT) 322961ae650dSJack F Vogel #define I40E_VF_ARQT1 0x00007000 /* Reset: EMPR */ 323061ae650dSJack F Vogel #define I40E_VF_ARQT1_ARQT_SHIFT 0 323161ae650dSJack F Vogel #define I40E_VF_ARQT1_ARQT_MASK I40E_MASK(0x3FF, I40E_VF_ARQT1_ARQT_SHIFT) 323261ae650dSJack F Vogel #define I40E_VF_ATQBAH1 0x00007800 /* Reset: EMPR */ 323361ae650dSJack F Vogel #define I40E_VF_ATQBAH1_ATQBAH_SHIFT 0 323461ae650dSJack F Vogel #define I40E_VF_ATQBAH1_ATQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ATQBAH1_ATQBAH_SHIFT) 323561ae650dSJack F Vogel #define I40E_VF_ATQBAL1 0x00007C00 /* Reset: EMPR */ 323661ae650dSJack F Vogel #define I40E_VF_ATQBAL1_ATQBAL_SHIFT 0 323761ae650dSJack F Vogel #define I40E_VF_ATQBAL1_ATQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ATQBAL1_ATQBAL_SHIFT) 323861ae650dSJack F Vogel #define I40E_VF_ATQH1 0x00006400 /* Reset: EMPR */ 323961ae650dSJack F Vogel #define I40E_VF_ATQH1_ATQH_SHIFT 0 324061ae650dSJack F Vogel #define I40E_VF_ATQH1_ATQH_MASK I40E_MASK(0x3FF, I40E_VF_ATQH1_ATQH_SHIFT) 324161ae650dSJack F Vogel #define I40E_VF_ATQLEN1 0x00006800 /* Reset: EMPR */ 324261ae650dSJack F Vogel #define I40E_VF_ATQLEN1_ATQLEN_SHIFT 0 324361ae650dSJack F Vogel #define I40E_VF_ATQLEN1_ATQLEN_MASK I40E_MASK(0x3FF, I40E_VF_ATQLEN1_ATQLEN_SHIFT) 324461ae650dSJack F Vogel #define I40E_VF_ATQLEN1_ATQVFE_SHIFT 28 324561ae650dSJack F Vogel #define I40E_VF_ATQLEN1_ATQVFE_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQVFE_SHIFT) 324661ae650dSJack F Vogel #define I40E_VF_ATQLEN1_ATQOVFL_SHIFT 29 324761ae650dSJack F Vogel #define I40E_VF_ATQLEN1_ATQOVFL_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQOVFL_SHIFT) 324861ae650dSJack F Vogel #define I40E_VF_ATQLEN1_ATQCRIT_SHIFT 30 324961ae650dSJack F Vogel #define I40E_VF_ATQLEN1_ATQCRIT_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQCRIT_SHIFT) 325061ae650dSJack F Vogel #define I40E_VF_ATQLEN1_ATQENABLE_SHIFT 31 3251b4a7ce06SEric Joyner #define I40E_VF_ATQLEN1_ATQENABLE_MASK I40E_MASK(0x1u, I40E_VF_ATQLEN1_ATQENABLE_SHIFT) 325261ae650dSJack F Vogel #define I40E_VF_ATQT1 0x00008400 /* Reset: EMPR */ 325361ae650dSJack F Vogel #define I40E_VF_ATQT1_ATQT_SHIFT 0 325461ae650dSJack F Vogel #define I40E_VF_ATQT1_ATQT_MASK I40E_MASK(0x3FF, I40E_VF_ATQT1_ATQT_SHIFT) 325561ae650dSJack F Vogel #define I40E_VFGEN_RSTAT 0x00008800 /* Reset: VFR */ 325661ae650dSJack F Vogel #define I40E_VFGEN_RSTAT_VFR_STATE_SHIFT 0 325761ae650dSJack F Vogel #define I40E_VFGEN_RSTAT_VFR_STATE_MASK I40E_MASK(0x3, I40E_VFGEN_RSTAT_VFR_STATE_SHIFT) 325861ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01 0x00005C00 /* Reset: VFR */ 325961ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_INTENA_SHIFT 0 326061ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_INTENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_INTENA_SHIFT) 326161ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_CLEARPBA_SHIFT 1 326261ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_CLEARPBA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_CLEARPBA_SHIFT) 326361ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_SWINT_TRIG_SHIFT 2 326461ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_SWINT_TRIG_SHIFT) 326561ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_ITR_INDX_SHIFT 3 326661ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTL01_ITR_INDX_SHIFT) 326761ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_INTERVAL_SHIFT 5 326861ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_DYN_CTL01_INTERVAL_SHIFT) 326961ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_SHIFT 24 327061ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_SHIFT) 327161ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_SHIFT 25 327261ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTL01_SW_ITR_INDX_SHIFT) 327361ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_INTENA_MSK_SHIFT 31 327461ae650dSJack F Vogel #define I40E_VFINT_DYN_CTL01_INTENA_MSK_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_INTENA_MSK_SHIFT) 327561ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1(_INTVF) (0x00003800 + ((_INTVF) * 4)) /* _i=0...15 */ /* Reset: VFR */ 327661ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_MAX_INDEX 15 327761ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_INTENA_SHIFT 0 327861ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_INTENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_INTENA_SHIFT) 327961ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_CLEARPBA_SHIFT 1 328061ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_CLEARPBA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_CLEARPBA_SHIFT) 328161ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_SWINT_TRIG_SHIFT 2 328261ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_SWINT_TRIG_SHIFT) 328361ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT 3 328461ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT) 328561ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT 5 328661ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT) 328761ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_SHIFT 24 328861ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_SHIFT) 328961ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_SHIFT 25 329061ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_SHIFT) 329161ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_INTENA_MSK_SHIFT 31 329261ae650dSJack F Vogel #define I40E_VFINT_DYN_CTLN1_INTENA_MSK_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_INTENA_MSK_SHIFT) 329361ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA1 0x00005000 /* Reset: CORER */ 329461ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_SHIFT 25 329561ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_SHIFT) 329661ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA1_ADMINQ_SHIFT 30 329761ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA1_ADMINQ_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA1_ADMINQ_SHIFT) 329861ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA1_RSVD_SHIFT 31 329961ae650dSJack F Vogel #define I40E_VFINT_ICR0_ENA1_RSVD_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA1_RSVD_SHIFT) 330061ae650dSJack F Vogel #define I40E_VFINT_ICR01 0x00004800 /* Reset: CORER */ 330161ae650dSJack F Vogel #define I40E_VFINT_ICR01_INTEVENT_SHIFT 0 330261ae650dSJack F Vogel #define I40E_VFINT_ICR01_INTEVENT_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_INTEVENT_SHIFT) 330361ae650dSJack F Vogel #define I40E_VFINT_ICR01_QUEUE_0_SHIFT 1 330461ae650dSJack F Vogel #define I40E_VFINT_ICR01_QUEUE_0_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_0_SHIFT) 330561ae650dSJack F Vogel #define I40E_VFINT_ICR01_QUEUE_1_SHIFT 2 330661ae650dSJack F Vogel #define I40E_VFINT_ICR01_QUEUE_1_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_1_SHIFT) 330761ae650dSJack F Vogel #define I40E_VFINT_ICR01_QUEUE_2_SHIFT 3 330861ae650dSJack F Vogel #define I40E_VFINT_ICR01_QUEUE_2_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_2_SHIFT) 330961ae650dSJack F Vogel #define I40E_VFINT_ICR01_QUEUE_3_SHIFT 4 331061ae650dSJack F Vogel #define I40E_VFINT_ICR01_QUEUE_3_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_3_SHIFT) 331161ae650dSJack F Vogel #define I40E_VFINT_ICR01_LINK_STAT_CHANGE_SHIFT 25 331261ae650dSJack F Vogel #define I40E_VFINT_ICR01_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_LINK_STAT_CHANGE_SHIFT) 331361ae650dSJack F Vogel #define I40E_VFINT_ICR01_ADMINQ_SHIFT 30 331461ae650dSJack F Vogel #define I40E_VFINT_ICR01_ADMINQ_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_ADMINQ_SHIFT) 331561ae650dSJack F Vogel #define I40E_VFINT_ICR01_SWINT_SHIFT 31 331661ae650dSJack F Vogel #define I40E_VFINT_ICR01_SWINT_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_SWINT_SHIFT) 331761ae650dSJack F Vogel #define I40E_VFINT_ITR01(_i) (0x00004C00 + ((_i) * 4)) /* _i=0...2 */ /* Reset: VFR */ 331861ae650dSJack F Vogel #define I40E_VFINT_ITR01_MAX_INDEX 2 331961ae650dSJack F Vogel #define I40E_VFINT_ITR01_INTERVAL_SHIFT 0 332061ae650dSJack F Vogel #define I40E_VFINT_ITR01_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_ITR01_INTERVAL_SHIFT) 332161ae650dSJack F Vogel #define I40E_VFINT_ITRN1(_i, _INTVF) (0x00002800 + ((_i) * 64 + (_INTVF) * 4)) /* _i=0...2, _INTVF=0...15 */ /* Reset: VFR */ 332261ae650dSJack F Vogel #define I40E_VFINT_ITRN1_MAX_INDEX 2 332361ae650dSJack F Vogel #define I40E_VFINT_ITRN1_INTERVAL_SHIFT 0 332461ae650dSJack F Vogel #define I40E_VFINT_ITRN1_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_ITRN1_INTERVAL_SHIFT) 3325f247dc25SJack F Vogel #define I40E_VFINT_STAT_CTL01 0x00005400 /* Reset: CORER */ 332661ae650dSJack F Vogel #define I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_SHIFT 2 332761ae650dSJack F Vogel #define I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_SHIFT) 332861ae650dSJack F Vogel #define I40E_QRX_TAIL1(_Q) (0x00002000 + ((_Q) * 4)) /* _i=0...15 */ /* Reset: CORER */ 332961ae650dSJack F Vogel #define I40E_QRX_TAIL1_MAX_INDEX 15 333061ae650dSJack F Vogel #define I40E_QRX_TAIL1_TAIL_SHIFT 0 333161ae650dSJack F Vogel #define I40E_QRX_TAIL1_TAIL_MASK I40E_MASK(0x1FFF, I40E_QRX_TAIL1_TAIL_SHIFT) 333261ae650dSJack F Vogel #define I40E_QTX_TAIL1(_Q) (0x00000000 + ((_Q) * 4)) /* _i=0...15 */ /* Reset: PFR */ 333361ae650dSJack F Vogel #define I40E_QTX_TAIL1_MAX_INDEX 15 333461ae650dSJack F Vogel #define I40E_QTX_TAIL1_TAIL_SHIFT 0 333561ae650dSJack F Vogel #define I40E_QTX_TAIL1_TAIL_MASK I40E_MASK(0x1FFF, I40E_QTX_TAIL1_TAIL_SHIFT) 333661ae650dSJack F Vogel #define I40E_VFMSIX_PBA 0x00002000 /* Reset: VFLR */ 333761ae650dSJack F Vogel #define I40E_VFMSIX_PBA_PENBIT_SHIFT 0 333861ae650dSJack F Vogel #define I40E_VFMSIX_PBA_PENBIT_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_PBA_PENBIT_SHIFT) 333961ae650dSJack F Vogel #define I40E_VFMSIX_TADD(_i) (0x00000000 + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */ 334061ae650dSJack F Vogel #define I40E_VFMSIX_TADD_MAX_INDEX 16 334161ae650dSJack F Vogel #define I40E_VFMSIX_TADD_MSIXTADD10_SHIFT 0 334261ae650dSJack F Vogel #define I40E_VFMSIX_TADD_MSIXTADD10_MASK I40E_MASK(0x3, I40E_VFMSIX_TADD_MSIXTADD10_SHIFT) 334361ae650dSJack F Vogel #define I40E_VFMSIX_TADD_MSIXTADD_SHIFT 2 334461ae650dSJack F Vogel #define I40E_VFMSIX_TADD_MSIXTADD_MASK I40E_MASK(0x3FFFFFFF, I40E_VFMSIX_TADD_MSIXTADD_SHIFT) 334561ae650dSJack F Vogel #define I40E_VFMSIX_TMSG(_i) (0x00000008 + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */ 334661ae650dSJack F Vogel #define I40E_VFMSIX_TMSG_MAX_INDEX 16 334761ae650dSJack F Vogel #define I40E_VFMSIX_TMSG_MSIXTMSG_SHIFT 0 334861ae650dSJack F Vogel #define I40E_VFMSIX_TMSG_MSIXTMSG_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TMSG_MSIXTMSG_SHIFT) 334961ae650dSJack F Vogel #define I40E_VFMSIX_TUADD(_i) (0x00000004 + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */ 335061ae650dSJack F Vogel #define I40E_VFMSIX_TUADD_MAX_INDEX 16 335161ae650dSJack F Vogel #define I40E_VFMSIX_TUADD_MSIXTUADD_SHIFT 0 335261ae650dSJack F Vogel #define I40E_VFMSIX_TUADD_MSIXTUADD_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TUADD_MSIXTUADD_SHIFT) 335361ae650dSJack F Vogel #define I40E_VFMSIX_TVCTRL(_i) (0x0000000C + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */ 335461ae650dSJack F Vogel #define I40E_VFMSIX_TVCTRL_MAX_INDEX 16 335561ae650dSJack F Vogel #define I40E_VFMSIX_TVCTRL_MASK_SHIFT 0 335661ae650dSJack F Vogel #define I40E_VFMSIX_TVCTRL_MASK_MASK I40E_MASK(0x1, I40E_VFMSIX_TVCTRL_MASK_SHIFT) 335761ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA 0x0000DC00 /* Reset: VFR */ 335861ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA_ERROR_CODE_SHIFT 0 335961ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA_ERROR_CODE_MASK I40E_MASK(0xF, I40E_VFCM_PE_ERRDATA_ERROR_CODE_SHIFT) 336061ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA_Q_TYPE_SHIFT 4 336161ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA_Q_TYPE_MASK I40E_MASK(0x7, I40E_VFCM_PE_ERRDATA_Q_TYPE_SHIFT) 336261ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA_Q_NUM_SHIFT 8 336361ae650dSJack F Vogel #define I40E_VFCM_PE_ERRDATA_Q_NUM_MASK I40E_MASK(0x3FFFF, I40E_VFCM_PE_ERRDATA_Q_NUM_SHIFT) 336461ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO 0x0000D800 /* Reset: VFR */ 336561ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO_ERROR_VALID_SHIFT 0 336661ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO_ERROR_VALID_MASK I40E_MASK(0x1, I40E_VFCM_PE_ERRINFO_ERROR_VALID_SHIFT) 336761ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO_ERROR_INST_SHIFT 4 336861ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO_ERROR_INST_MASK I40E_MASK(0x7, I40E_VFCM_PE_ERRINFO_ERROR_INST_SHIFT) 336961ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT 8 337061ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT) 337161ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT 16 337261ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT) 337361ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT 24 337461ae650dSJack F Vogel #define I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT) 337561ae650dSJack F Vogel #define I40E_VFQF_HENA(_i) (0x0000C400 + ((_i) * 4)) /* _i=0...1 */ /* Reset: CORER */ 337661ae650dSJack F Vogel #define I40E_VFQF_HENA_MAX_INDEX 1 337761ae650dSJack F Vogel #define I40E_VFQF_HENA_PTYPE_ENA_SHIFT 0 337861ae650dSJack F Vogel #define I40E_VFQF_HENA_PTYPE_ENA_MASK I40E_MASK(0xFFFFFFFF, I40E_VFQF_HENA_PTYPE_ENA_SHIFT) 337961ae650dSJack F Vogel #define I40E_VFQF_HKEY(_i) (0x0000CC00 + ((_i) * 4)) /* _i=0...12 */ /* Reset: CORER */ 338061ae650dSJack F Vogel #define I40E_VFQF_HKEY_MAX_INDEX 12 338161ae650dSJack F Vogel #define I40E_VFQF_HKEY_KEY_0_SHIFT 0 338261ae650dSJack F Vogel #define I40E_VFQF_HKEY_KEY_0_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_0_SHIFT) 338361ae650dSJack F Vogel #define I40E_VFQF_HKEY_KEY_1_SHIFT 8 338461ae650dSJack F Vogel #define I40E_VFQF_HKEY_KEY_1_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_1_SHIFT) 338561ae650dSJack F Vogel #define I40E_VFQF_HKEY_KEY_2_SHIFT 16 338661ae650dSJack F Vogel #define I40E_VFQF_HKEY_KEY_2_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_2_SHIFT) 338761ae650dSJack F Vogel #define I40E_VFQF_HKEY_KEY_3_SHIFT 24 338861ae650dSJack F Vogel #define I40E_VFQF_HKEY_KEY_3_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_3_SHIFT) 338961ae650dSJack F Vogel #define I40E_VFQF_HLUT(_i) (0x0000D000 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 339061ae650dSJack F Vogel #define I40E_VFQF_HLUT_MAX_INDEX 15 339161ae650dSJack F Vogel #define I40E_VFQF_HLUT_LUT0_SHIFT 0 339261ae650dSJack F Vogel #define I40E_VFQF_HLUT_LUT0_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT0_SHIFT) 339361ae650dSJack F Vogel #define I40E_VFQF_HLUT_LUT1_SHIFT 8 339461ae650dSJack F Vogel #define I40E_VFQF_HLUT_LUT1_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT1_SHIFT) 339561ae650dSJack F Vogel #define I40E_VFQF_HLUT_LUT2_SHIFT 16 339661ae650dSJack F Vogel #define I40E_VFQF_HLUT_LUT2_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT2_SHIFT) 339761ae650dSJack F Vogel #define I40E_VFQF_HLUT_LUT3_SHIFT 24 339861ae650dSJack F Vogel #define I40E_VFQF_HLUT_LUT3_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT3_SHIFT) 339961ae650dSJack F Vogel #define I40E_VFQF_HREGION(_i) (0x0000D400 + ((_i) * 4)) /* _i=0...7 */ /* Reset: CORER */ 340061ae650dSJack F Vogel #define I40E_VFQF_HREGION_MAX_INDEX 7 340161ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_0_SHIFT 0 340261ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_0_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_0_SHIFT) 340361ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_0_SHIFT 1 340461ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_0_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_0_SHIFT) 340561ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_1_SHIFT 4 340661ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_1_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_1_SHIFT) 340761ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_1_SHIFT 5 340861ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_1_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_1_SHIFT) 340961ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_2_SHIFT 8 341061ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_2_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_2_SHIFT) 341161ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_2_SHIFT 9 341261ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_2_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_2_SHIFT) 341361ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_3_SHIFT 12 341461ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_3_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_3_SHIFT) 341561ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_3_SHIFT 13 341661ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_3_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_3_SHIFT) 341761ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_4_SHIFT 16 341861ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_4_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_4_SHIFT) 341961ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_4_SHIFT 17 342061ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_4_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_4_SHIFT) 342161ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_5_SHIFT 20 342261ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_5_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_5_SHIFT) 342361ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_5_SHIFT 21 342461ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_5_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_5_SHIFT) 342561ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_6_SHIFT 24 342661ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_6_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_6_SHIFT) 342761ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_6_SHIFT 25 342861ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_6_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_6_SHIFT) 342961ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_7_SHIFT 28 343061ae650dSJack F Vogel #define I40E_VFQF_HREGION_OVERRIDE_ENA_7_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_7_SHIFT) 343161ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_7_SHIFT 29 343261ae650dSJack F Vogel #define I40E_VFQF_HREGION_REGION_7_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_7_SHIFT) 34334294f337SSean Bruno 34344294f337SSean Bruno #define I40E_MNGSB_FDCRC 0x000B7050 /* Reset: POR */ 34354294f337SSean Bruno #define I40E_MNGSB_FDCRC_CRC_RES_SHIFT 0 34364294f337SSean Bruno #define I40E_MNGSB_FDCRC_CRC_RES_MASK I40E_MASK(0xFF, I40E_MNGSB_FDCRC_CRC_RES_SHIFT) 34374294f337SSean Bruno #define I40E_MNGSB_FDCS 0x000B7040 /* Reset: POR */ 34384294f337SSean Bruno #define I40E_MNGSB_FDCS_CRC_CONT_SHIFT 2 34394294f337SSean Bruno #define I40E_MNGSB_FDCS_CRC_CONT_MASK I40E_MASK(0x1, I40E_MNGSB_FDCS_CRC_CONT_SHIFT) 34404294f337SSean Bruno #define I40E_MNGSB_FDCS_CRC_SEED_EN_SHIFT 3 34414294f337SSean Bruno #define I40E_MNGSB_FDCS_CRC_SEED_EN_MASK I40E_MASK(0x1, I40E_MNGSB_FDCS_CRC_SEED_EN_SHIFT) 34424294f337SSean Bruno #define I40E_MNGSB_FDCS_CRC_WR_INH_SHIFT 4 34434294f337SSean Bruno #define I40E_MNGSB_FDCS_CRC_WR_INH_MASK I40E_MASK(0x1, I40E_MNGSB_FDCS_CRC_WR_INH_SHIFT) 34444294f337SSean Bruno #define I40E_MNGSB_FDCS_CRC_SEED_SHIFT 8 34454294f337SSean Bruno #define I40E_MNGSB_FDCS_CRC_SEED_MASK I40E_MASK(0xFF, I40E_MNGSB_FDCS_CRC_SEED_SHIFT) 34464294f337SSean Bruno #define I40E_MNGSB_FDS 0x000B7048 /* Reset: POR */ 34474294f337SSean Bruno #define I40E_MNGSB_FDS_START_BC_SHIFT 0 34484294f337SSean Bruno #define I40E_MNGSB_FDS_START_BC_MASK I40E_MASK(0xFFF, I40E_MNGSB_FDS_START_BC_SHIFT) 34494294f337SSean Bruno #define I40E_MNGSB_FDS_LAST_BC_SHIFT 16 34504294f337SSean Bruno #define I40E_MNGSB_FDS_LAST_BC_MASK I40E_MASK(0xFFF, I40E_MNGSB_FDS_LAST_BC_SHIFT) 34514294f337SSean Bruno 34524294f337SSean Bruno #define I40E_GL_VF_CTRL_RX(_VF) (0x00083600 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */ 34534294f337SSean Bruno #define I40E_GL_VF_CTRL_RX_MAX_INDEX 127 34544294f337SSean Bruno #define I40E_GL_VF_CTRL_RX_AQ_RX_EN_SHIFT 0 34554294f337SSean Bruno #define I40E_GL_VF_CTRL_RX_AQ_RX_EN_MASK I40E_MASK(0x1, I40E_GL_VF_CTRL_RX_AQ_RX_EN_SHIFT) 34564294f337SSean Bruno #define I40E_GL_VF_CTRL_TX(_VF) (0x00083400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */ 34574294f337SSean Bruno #define I40E_GL_VF_CTRL_TX_MAX_INDEX 127 34584294f337SSean Bruno #define I40E_GL_VF_CTRL_TX_AQ_TX_EN_SHIFT 0 34594294f337SSean Bruno #define I40E_GL_VF_CTRL_TX_AQ_TX_EN_MASK I40E_MASK(0x1, I40E_GL_VF_CTRL_TX_AQ_TX_EN_SHIFT) 34604294f337SSean Bruno 34614294f337SSean Bruno #define I40E_GLCM_LAN_CACHESIZE 0x0010C4D8 /* Reset: CORER */ 34624294f337SSean Bruno #define I40E_GLCM_LAN_CACHESIZE_WORD_SIZE_SHIFT 0 34634294f337SSean Bruno #define I40E_GLCM_LAN_CACHESIZE_WORD_SIZE_MASK I40E_MASK(0xFFF, I40E_GLCM_LAN_CACHESIZE_WORD_SIZE_SHIFT) 34644294f337SSean Bruno #define I40E_GLCM_LAN_CACHESIZE_SETS_SHIFT 12 34654294f337SSean Bruno #define I40E_GLCM_LAN_CACHESIZE_SETS_MASK I40E_MASK(0xF, I40E_GLCM_LAN_CACHESIZE_SETS_SHIFT) 34664294f337SSean Bruno #define I40E_GLCM_LAN_CACHESIZE_WAYS_SHIFT 16 34674294f337SSean Bruno #define I40E_GLCM_LAN_CACHESIZE_WAYS_MASK I40E_MASK(0x3FF, I40E_GLCM_LAN_CACHESIZE_WAYS_SHIFT) 34684294f337SSean Bruno #define I40E_GLCM_PE_CACHESIZE 0x00138FE4 /* Reset: CORER */ 34694294f337SSean Bruno #define I40E_GLCM_PE_CACHESIZE_WORD_SIZE_SHIFT 0 34704294f337SSean Bruno #define I40E_GLCM_PE_CACHESIZE_WORD_SIZE_MASK I40E_MASK(0xFFF, I40E_GLCM_PE_CACHESIZE_WORD_SIZE_SHIFT) 34714294f337SSean Bruno #define I40E_GLCM_PE_CACHESIZE_SETS_SHIFT 12 34724294f337SSean Bruno #define I40E_GLCM_PE_CACHESIZE_SETS_MASK I40E_MASK(0xF, I40E_GLCM_PE_CACHESIZE_SETS_SHIFT) 34734294f337SSean Bruno #define I40E_GLCM_PE_CACHESIZE_WAYS_SHIFT 16 34744294f337SSean Bruno #define I40E_GLCM_PE_CACHESIZE_WAYS_MASK I40E_MASK(0x1FF, I40E_GLCM_PE_CACHESIZE_WAYS_SHIFT) 34754294f337SSean Bruno #define I40E_PFCM_PE_ERRDATA 0x00138D00 /* Reset: PFR */ 34764294f337SSean Bruno #define I40E_PFCM_PE_ERRDATA_ERROR_CODE_SHIFT 0 34774294f337SSean Bruno #define I40E_PFCM_PE_ERRDATA_ERROR_CODE_MASK I40E_MASK(0xF, I40E_PFCM_PE_ERRDATA_ERROR_CODE_SHIFT) 34784294f337SSean Bruno #define I40E_PFCM_PE_ERRDATA_Q_TYPE_SHIFT 4 34794294f337SSean Bruno #define I40E_PFCM_PE_ERRDATA_Q_TYPE_MASK I40E_MASK(0x7, I40E_PFCM_PE_ERRDATA_Q_TYPE_SHIFT) 34804294f337SSean Bruno #define I40E_PFCM_PE_ERRDATA_Q_NUM_SHIFT 8 34814294f337SSean Bruno #define I40E_PFCM_PE_ERRDATA_Q_NUM_MASK I40E_MASK(0x3FFFF, I40E_PFCM_PE_ERRDATA_Q_NUM_SHIFT) 34824294f337SSean Bruno #define I40E_PFCM_PE_ERRINFO 0x00138C80 /* Reset: PFR */ 34834294f337SSean Bruno #define I40E_PFCM_PE_ERRINFO_ERROR_VALID_SHIFT 0 34844294f337SSean Bruno #define I40E_PFCM_PE_ERRINFO_ERROR_VALID_MASK I40E_MASK(0x1, I40E_PFCM_PE_ERRINFO_ERROR_VALID_SHIFT) 34854294f337SSean Bruno #define I40E_PFCM_PE_ERRINFO_ERROR_INST_SHIFT 4 34864294f337SSean Bruno #define I40E_PFCM_PE_ERRINFO_ERROR_INST_MASK I40E_MASK(0x7, I40E_PFCM_PE_ERRINFO_ERROR_INST_SHIFT) 34874294f337SSean Bruno #define I40E_PFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT 8 34884294f337SSean Bruno #define I40E_PFCM_PE_ERRINFO_DBL_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT) 34894294f337SSean Bruno #define I40E_PFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT 16 34904294f337SSean Bruno #define I40E_PFCM_PE_ERRINFO_RLU_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT) 34914294f337SSean Bruno #define I40E_PFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT 24 34924294f337SSean Bruno #define I40E_PFCM_PE_ERRINFO_RLS_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT) 34934294f337SSean Bruno 34944294f337SSean Bruno #define I40E_PRTDCB_TFMSTC(_i) (0x000A0040 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */ 34954294f337SSean Bruno #define I40E_PRTDCB_TFMSTC_MAX_INDEX 7 34964294f337SSean Bruno #define I40E_PRTDCB_TFMSTC_MSTC_SHIFT 0 34974294f337SSean Bruno #define I40E_PRTDCB_TFMSTC_MSTC_MASK I40E_MASK(0xFFFFF, I40E_PRTDCB_TFMSTC_MSTC_SHIFT) 34984294f337SSean Bruno #define I40E_GL_FWSTS_FWROWD_SHIFT 8 34994294f337SSean Bruno #define I40E_GL_FWSTS_FWROWD_MASK I40E_MASK(0x1, I40E_GL_FWSTS_FWROWD_SHIFT) 35004294f337SSean Bruno #define I40E_GLFOC_CACHESIZE 0x000AA0DC /* Reset: CORER */ 35014294f337SSean Bruno #define I40E_GLFOC_CACHESIZE_WORD_SIZE_SHIFT 0 35024294f337SSean Bruno #define I40E_GLFOC_CACHESIZE_WORD_SIZE_MASK I40E_MASK(0xFF, I40E_GLFOC_CACHESIZE_WORD_SIZE_SHIFT) 35034294f337SSean Bruno #define I40E_GLFOC_CACHESIZE_SETS_SHIFT 8 35044294f337SSean Bruno #define I40E_GLFOC_CACHESIZE_SETS_MASK I40E_MASK(0xFFF, I40E_GLFOC_CACHESIZE_SETS_SHIFT) 35054294f337SSean Bruno #define I40E_GLFOC_CACHESIZE_WAYS_SHIFT 20 35064294f337SSean Bruno #define I40E_GLFOC_CACHESIZE_WAYS_MASK I40E_MASK(0xF, I40E_GLFOC_CACHESIZE_WAYS_SHIFT) 35074294f337SSean Bruno #define I40E_GLHMC_APBVTINUSEBASE(_i) (0x000C4a00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 35084294f337SSean Bruno #define I40E_GLHMC_APBVTINUSEBASE_MAX_INDEX 15 35094294f337SSean Bruno #define I40E_GLHMC_APBVTINUSEBASE_FPMAPBINUSEBASE_SHIFT 0 35104294f337SSean Bruno #define I40E_GLHMC_APBVTINUSEBASE_FPMAPBINUSEBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_APBVTINUSEBASE_FPMAPBINUSEBASE_SHIFT) 35114294f337SSean Bruno #define I40E_GLHMC_CEQPART(_i) (0x001312C0 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 35124294f337SSean Bruno #define I40E_GLHMC_CEQPART_MAX_INDEX 15 35134294f337SSean Bruno #define I40E_GLHMC_CEQPART_PMCEQBASE_SHIFT 0 35144294f337SSean Bruno #define I40E_GLHMC_CEQPART_PMCEQBASE_MASK I40E_MASK(0xFF, I40E_GLHMC_CEQPART_PMCEQBASE_SHIFT) 35154294f337SSean Bruno #define I40E_GLHMC_CEQPART_PMCEQSIZE_SHIFT 16 35164294f337SSean Bruno #define I40E_GLHMC_CEQPART_PMCEQSIZE_MASK I40E_MASK(0x1FF, I40E_GLHMC_CEQPART_PMCEQSIZE_SHIFT) 35174294f337SSean Bruno #define I40E_GLHMC_DBCQMAX 0x000C20F0 /* Reset: CORER */ 35184294f337SSean Bruno #define I40E_GLHMC_DBCQMAX_GLHMC_DBCQMAX_SHIFT 0 35194294f337SSean Bruno #define I40E_GLHMC_DBCQMAX_GLHMC_DBCQMAX_MASK I40E_MASK(0x3FFFF, I40E_GLHMC_DBCQMAX_GLHMC_DBCQMAX_SHIFT) 35204294f337SSean Bruno #define I40E_GLHMC_DBCQPART(_i) (0x00131240 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 35214294f337SSean Bruno #define I40E_GLHMC_DBCQPART_MAX_INDEX 15 35224294f337SSean Bruno #define I40E_GLHMC_DBCQPART_PMDBCQBASE_SHIFT 0 35234294f337SSean Bruno #define I40E_GLHMC_DBCQPART_PMDBCQBASE_MASK I40E_MASK(0x3FFF, I40E_GLHMC_DBCQPART_PMDBCQBASE_SHIFT) 35244294f337SSean Bruno #define I40E_GLHMC_DBCQPART_PMDBCQSIZE_SHIFT 16 35254294f337SSean Bruno #define I40E_GLHMC_DBCQPART_PMDBCQSIZE_MASK I40E_MASK(0x7FFF, I40E_GLHMC_DBCQPART_PMDBCQSIZE_SHIFT) 35264294f337SSean Bruno #define I40E_GLHMC_DBQPMAX 0x000C20EC /* Reset: CORER */ 35274294f337SSean Bruno #define I40E_GLHMC_DBQPMAX_GLHMC_DBQPMAX_SHIFT 0 35284294f337SSean Bruno #define I40E_GLHMC_DBQPMAX_GLHMC_DBQPMAX_MASK I40E_MASK(0x7FFFF, I40E_GLHMC_DBQPMAX_GLHMC_DBQPMAX_SHIFT) 35294294f337SSean Bruno #define I40E_GLHMC_DBQPPART(_i) (0x00138D80 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 35304294f337SSean Bruno #define I40E_GLHMC_DBQPPART_MAX_INDEX 15 35314294f337SSean Bruno #define I40E_GLHMC_DBQPPART_PMDBQPBASE_SHIFT 0 35324294f337SSean Bruno #define I40E_GLHMC_DBQPPART_PMDBQPBASE_MASK I40E_MASK(0x3FFF, I40E_GLHMC_DBQPPART_PMDBQPBASE_SHIFT) 35334294f337SSean Bruno #define I40E_GLHMC_DBQPPART_PMDBQPSIZE_SHIFT 16 35344294f337SSean Bruno #define I40E_GLHMC_DBQPPART_PMDBQPSIZE_MASK I40E_MASK(0x7FFF, I40E_GLHMC_DBQPPART_PMDBQPSIZE_SHIFT) 35354294f337SSean Bruno #define I40E_GLHMC_PEARPBASE(_i) (0x000C4800 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 35364294f337SSean Bruno #define I40E_GLHMC_PEARPBASE_MAX_INDEX 15 35374294f337SSean Bruno #define I40E_GLHMC_PEARPBASE_FPMPEARPBASE_SHIFT 0 35384294f337SSean Bruno #define I40E_GLHMC_PEARPBASE_FPMPEARPBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEARPBASE_FPMPEARPBASE_SHIFT) 35394294f337SSean Bruno #define I40E_GLHMC_PEARPCNT(_i) (0x000C4900 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 35404294f337SSean Bruno #define I40E_GLHMC_PEARPCNT_MAX_INDEX 15 35414294f337SSean Bruno #define I40E_GLHMC_PEARPCNT_FPMPEARPCNT_SHIFT 0 35424294f337SSean Bruno #define I40E_GLHMC_PEARPCNT_FPMPEARPCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEARPCNT_FPMPEARPCNT_SHIFT) 35434294f337SSean Bruno #define I40E_GLHMC_PEARPMAX 0x000C2038 /* Reset: CORER */ 35444294f337SSean Bruno #define I40E_GLHMC_PEARPMAX_PMPEARPMAX_SHIFT 0 35454294f337SSean Bruno #define I40E_GLHMC_PEARPMAX_PMPEARPMAX_MASK I40E_MASK(0x1FFFF, I40E_GLHMC_PEARPMAX_PMPEARPMAX_SHIFT) 35464294f337SSean Bruno #define I40E_GLHMC_PEARPOBJSZ 0x000C2034 /* Reset: CORER */ 35474294f337SSean Bruno #define I40E_GLHMC_PEARPOBJSZ_PMPEARPOBJSZ_SHIFT 0 35484294f337SSean Bruno #define I40E_GLHMC_PEARPOBJSZ_PMPEARPOBJSZ_MASK I40E_MASK(0x7, I40E_GLHMC_PEARPOBJSZ_PMPEARPOBJSZ_SHIFT) 35494294f337SSean Bruno #define I40E_GLHMC_PECQBASE(_i) (0x000C4200 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 35504294f337SSean Bruno #define I40E_GLHMC_PECQBASE_MAX_INDEX 15 35514294f337SSean Bruno #define I40E_GLHMC_PECQBASE_FPMPECQBASE_SHIFT 0 35524294f337SSean Bruno #define I40E_GLHMC_PECQBASE_FPMPECQBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PECQBASE_FPMPECQBASE_SHIFT) 35534294f337SSean Bruno #define I40E_GLHMC_PECQCNT(_i) (0x000C4300 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 35544294f337SSean Bruno #define I40E_GLHMC_PECQCNT_MAX_INDEX 15 35554294f337SSean Bruno #define I40E_GLHMC_PECQCNT_FPMPECQCNT_SHIFT 0 35564294f337SSean Bruno #define I40E_GLHMC_PECQCNT_FPMPECQCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PECQCNT_FPMPECQCNT_SHIFT) 35574294f337SSean Bruno #define I40E_GLHMC_PECQOBJSZ 0x000C2020 /* Reset: CORER */ 35584294f337SSean Bruno #define I40E_GLHMC_PECQOBJSZ_PMPECQOBJSZ_SHIFT 0 35594294f337SSean Bruno #define I40E_GLHMC_PECQOBJSZ_PMPECQOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PECQOBJSZ_PMPECQOBJSZ_SHIFT) 35604294f337SSean Bruno #define I40E_GLHMC_PEHTCNT(_i) (0x000C4700 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 35614294f337SSean Bruno #define I40E_GLHMC_PEHTCNT_MAX_INDEX 15 35624294f337SSean Bruno #define I40E_GLHMC_PEHTCNT_FPMPEHTCNT_SHIFT 0 35634294f337SSean Bruno #define I40E_GLHMC_PEHTCNT_FPMPEHTCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEHTCNT_FPMPEHTCNT_SHIFT) 35644294f337SSean Bruno #define I40E_GLHMC_PEHTEBASE(_i) (0x000C4600 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 35654294f337SSean Bruno #define I40E_GLHMC_PEHTEBASE_MAX_INDEX 15 35664294f337SSean Bruno #define I40E_GLHMC_PEHTEBASE_FPMPEHTEBASE_SHIFT 0 35674294f337SSean Bruno #define I40E_GLHMC_PEHTEBASE_FPMPEHTEBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEHTEBASE_FPMPEHTEBASE_SHIFT) 35684294f337SSean Bruno #define I40E_GLHMC_PEHTEOBJSZ 0x000C202c /* Reset: CORER */ 35694294f337SSean Bruno #define I40E_GLHMC_PEHTEOBJSZ_PMPEHTEOBJSZ_SHIFT 0 35704294f337SSean Bruno #define I40E_GLHMC_PEHTEOBJSZ_PMPEHTEOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PEHTEOBJSZ_PMPEHTEOBJSZ_SHIFT) 35714294f337SSean Bruno #define I40E_GLHMC_PEHTMAX 0x000C2030 /* Reset: CORER */ 35724294f337SSean Bruno #define I40E_GLHMC_PEHTMAX_PMPEHTMAX_SHIFT 0 35734294f337SSean Bruno #define I40E_GLHMC_PEHTMAX_PMPEHTMAX_MASK I40E_MASK(0x1FFFFF, I40E_GLHMC_PEHTMAX_PMPEHTMAX_SHIFT) 35744294f337SSean Bruno #define I40E_GLHMC_PEMRBASE(_i) (0x000C4c00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 35754294f337SSean Bruno #define I40E_GLHMC_PEMRBASE_MAX_INDEX 15 35764294f337SSean Bruno #define I40E_GLHMC_PEMRBASE_FPMPEMRBASE_SHIFT 0 35774294f337SSean Bruno #define I40E_GLHMC_PEMRBASE_FPMPEMRBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEMRBASE_FPMPEMRBASE_SHIFT) 35784294f337SSean Bruno #define I40E_GLHMC_PEMRCNT(_i) (0x000C4d00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 35794294f337SSean Bruno #define I40E_GLHMC_PEMRCNT_MAX_INDEX 15 35804294f337SSean Bruno #define I40E_GLHMC_PEMRCNT_FPMPEMRSZ_SHIFT 0 35814294f337SSean Bruno #define I40E_GLHMC_PEMRCNT_FPMPEMRSZ_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEMRCNT_FPMPEMRSZ_SHIFT) 35824294f337SSean Bruno #define I40E_GLHMC_PEMRMAX 0x000C2040 /* Reset: CORER */ 35834294f337SSean Bruno #define I40E_GLHMC_PEMRMAX_PMPEMRMAX_SHIFT 0 35844294f337SSean Bruno #define I40E_GLHMC_PEMRMAX_PMPEMRMAX_MASK I40E_MASK(0x7FFFFF, I40E_GLHMC_PEMRMAX_PMPEMRMAX_SHIFT) 35854294f337SSean Bruno #define I40E_GLHMC_PEMROBJSZ 0x000C203c /* Reset: CORER */ 35864294f337SSean Bruno #define I40E_GLHMC_PEMROBJSZ_PMPEMROBJSZ_SHIFT 0 35874294f337SSean Bruno #define I40E_GLHMC_PEMROBJSZ_PMPEMROBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PEMROBJSZ_PMPEMROBJSZ_SHIFT) 35884294f337SSean Bruno #define I40E_GLHMC_PEPBLBASE(_i) (0x000C5800 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 35894294f337SSean Bruno #define I40E_GLHMC_PEPBLBASE_MAX_INDEX 15 35904294f337SSean Bruno #define I40E_GLHMC_PEPBLBASE_FPMPEPBLBASE_SHIFT 0 35914294f337SSean Bruno #define I40E_GLHMC_PEPBLBASE_FPMPEPBLBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEPBLBASE_FPMPEPBLBASE_SHIFT) 35924294f337SSean Bruno #define I40E_GLHMC_PEPBLCNT(_i) (0x000C5900 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 35934294f337SSean Bruno #define I40E_GLHMC_PEPBLCNT_MAX_INDEX 15 35944294f337SSean Bruno #define I40E_GLHMC_PEPBLCNT_FPMPEPBLCNT_SHIFT 0 35954294f337SSean Bruno #define I40E_GLHMC_PEPBLCNT_FPMPEPBLCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEPBLCNT_FPMPEPBLCNT_SHIFT) 35964294f337SSean Bruno #define I40E_GLHMC_PEPBLMAX 0x000C206c /* Reset: CORER */ 35974294f337SSean Bruno #define I40E_GLHMC_PEPBLMAX_PMPEPBLMAX_SHIFT 0 35984294f337SSean Bruno #define I40E_GLHMC_PEPBLMAX_PMPEPBLMAX_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEPBLMAX_PMPEPBLMAX_SHIFT) 35994294f337SSean Bruno #define I40E_GLHMC_PEPFFIRSTSD 0x000C20E4 /* Reset: CORER */ 36004294f337SSean Bruno #define I40E_GLHMC_PEPFFIRSTSD_GLHMC_PEPFFIRSTSD_SHIFT 0 36014294f337SSean Bruno #define I40E_GLHMC_PEPFFIRSTSD_GLHMC_PEPFFIRSTSD_MASK I40E_MASK(0xFFF, I40E_GLHMC_PEPFFIRSTSD_GLHMC_PEPFFIRSTSD_SHIFT) 36024294f337SSean Bruno #define I40E_GLHMC_PEQ1BASE(_i) (0x000C5200 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 36034294f337SSean Bruno #define I40E_GLHMC_PEQ1BASE_MAX_INDEX 15 36044294f337SSean Bruno #define I40E_GLHMC_PEQ1BASE_FPMPEQ1BASE_SHIFT 0 36054294f337SSean Bruno #define I40E_GLHMC_PEQ1BASE_FPMPEQ1BASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEQ1BASE_FPMPEQ1BASE_SHIFT) 36064294f337SSean Bruno #define I40E_GLHMC_PEQ1CNT(_i) (0x000C5300 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 36074294f337SSean Bruno #define I40E_GLHMC_PEQ1CNT_MAX_INDEX 15 36084294f337SSean Bruno #define I40E_GLHMC_PEQ1CNT_FPMPEQ1CNT_SHIFT 0 36094294f337SSean Bruno #define I40E_GLHMC_PEQ1CNT_FPMPEQ1CNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEQ1CNT_FPMPEQ1CNT_SHIFT) 36104294f337SSean Bruno #define I40E_GLHMC_PEQ1FLBASE(_i) (0x000C5400 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 36114294f337SSean Bruno #define I40E_GLHMC_PEQ1FLBASE_MAX_INDEX 15 36124294f337SSean Bruno #define I40E_GLHMC_PEQ1FLBASE_FPMPEQ1FLBASE_SHIFT 0 36134294f337SSean Bruno #define I40E_GLHMC_PEQ1FLBASE_FPMPEQ1FLBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEQ1FLBASE_FPMPEQ1FLBASE_SHIFT) 36144294f337SSean Bruno #define I40E_GLHMC_PEQ1FLMAX 0x000C2058 /* Reset: CORER */ 36154294f337SSean Bruno #define I40E_GLHMC_PEQ1FLMAX_PMPEQ1FLMAX_SHIFT 0 36164294f337SSean Bruno #define I40E_GLHMC_PEQ1FLMAX_PMPEQ1FLMAX_MASK I40E_MASK(0x3FFFFFF, I40E_GLHMC_PEQ1FLMAX_PMPEQ1FLMAX_SHIFT) 36174294f337SSean Bruno #define I40E_GLHMC_PEQ1MAX 0x000C2054 /* Reset: CORER */ 36184294f337SSean Bruno #define I40E_GLHMC_PEQ1MAX_PMPEQ1MAX_SHIFT 0 36194294f337SSean Bruno #define I40E_GLHMC_PEQ1MAX_PMPEQ1MAX_MASK I40E_MASK(0x3FFFFFF, I40E_GLHMC_PEQ1MAX_PMPEQ1MAX_SHIFT) 36204294f337SSean Bruno #define I40E_GLHMC_PEQ1OBJSZ 0x000C2050 /* Reset: CORER */ 36214294f337SSean Bruno #define I40E_GLHMC_PEQ1OBJSZ_PMPEQ1OBJSZ_SHIFT 0 36224294f337SSean Bruno #define I40E_GLHMC_PEQ1OBJSZ_PMPEQ1OBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PEQ1OBJSZ_PMPEQ1OBJSZ_SHIFT) 36234294f337SSean Bruno #define I40E_GLHMC_PEQPBASE(_i) (0x000C4000 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 36244294f337SSean Bruno #define I40E_GLHMC_PEQPBASE_MAX_INDEX 15 36254294f337SSean Bruno #define I40E_GLHMC_PEQPBASE_FPMPEQPBASE_SHIFT 0 36264294f337SSean Bruno #define I40E_GLHMC_PEQPBASE_FPMPEQPBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEQPBASE_FPMPEQPBASE_SHIFT) 36274294f337SSean Bruno #define I40E_GLHMC_PEQPCNT(_i) (0x000C4100 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 36284294f337SSean Bruno #define I40E_GLHMC_PEQPCNT_MAX_INDEX 15 36294294f337SSean Bruno #define I40E_GLHMC_PEQPCNT_FPMPEQPCNT_SHIFT 0 36304294f337SSean Bruno #define I40E_GLHMC_PEQPCNT_FPMPEQPCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEQPCNT_FPMPEQPCNT_SHIFT) 36314294f337SSean Bruno #define I40E_GLHMC_PEQPOBJSZ 0x000C201c /* Reset: CORER */ 36324294f337SSean Bruno #define I40E_GLHMC_PEQPOBJSZ_PMPEQPOBJSZ_SHIFT 0 36334294f337SSean Bruno #define I40E_GLHMC_PEQPOBJSZ_PMPEQPOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PEQPOBJSZ_PMPEQPOBJSZ_SHIFT) 36344294f337SSean Bruno #define I40E_GLHMC_PESRQBASE(_i) (0x000C4400 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 36354294f337SSean Bruno #define I40E_GLHMC_PESRQBASE_MAX_INDEX 15 36364294f337SSean Bruno #define I40E_GLHMC_PESRQBASE_FPMPESRQBASE_SHIFT 0 36374294f337SSean Bruno #define I40E_GLHMC_PESRQBASE_FPMPESRQBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PESRQBASE_FPMPESRQBASE_SHIFT) 36384294f337SSean Bruno #define I40E_GLHMC_PESRQCNT(_i) (0x000C4500 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 36394294f337SSean Bruno #define I40E_GLHMC_PESRQCNT_MAX_INDEX 15 36404294f337SSean Bruno #define I40E_GLHMC_PESRQCNT_FPMPESRQCNT_SHIFT 0 36414294f337SSean Bruno #define I40E_GLHMC_PESRQCNT_FPMPESRQCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PESRQCNT_FPMPESRQCNT_SHIFT) 36424294f337SSean Bruno #define I40E_GLHMC_PESRQMAX 0x000C2028 /* Reset: CORER */ 36434294f337SSean Bruno #define I40E_GLHMC_PESRQMAX_PMPESRQMAX_SHIFT 0 36444294f337SSean Bruno #define I40E_GLHMC_PESRQMAX_PMPESRQMAX_MASK I40E_MASK(0xFFFF, I40E_GLHMC_PESRQMAX_PMPESRQMAX_SHIFT) 36454294f337SSean Bruno #define I40E_GLHMC_PESRQOBJSZ 0x000C2024 /* Reset: CORER */ 36464294f337SSean Bruno #define I40E_GLHMC_PESRQOBJSZ_PMPESRQOBJSZ_SHIFT 0 36474294f337SSean Bruno #define I40E_GLHMC_PESRQOBJSZ_PMPESRQOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PESRQOBJSZ_PMPESRQOBJSZ_SHIFT) 36484294f337SSean Bruno #define I40E_GLHMC_PETIMERBASE(_i) (0x000C5A00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 36494294f337SSean Bruno #define I40E_GLHMC_PETIMERBASE_MAX_INDEX 15 36504294f337SSean Bruno #define I40E_GLHMC_PETIMERBASE_FPMPETIMERBASE_SHIFT 0 36514294f337SSean Bruno #define I40E_GLHMC_PETIMERBASE_FPMPETIMERBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PETIMERBASE_FPMPETIMERBASE_SHIFT) 36524294f337SSean Bruno #define I40E_GLHMC_PETIMERCNT(_i) (0x000C5B00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 36534294f337SSean Bruno #define I40E_GLHMC_PETIMERCNT_MAX_INDEX 15 36544294f337SSean Bruno #define I40E_GLHMC_PETIMERCNT_FPMPETIMERCNT_SHIFT 0 36554294f337SSean Bruno #define I40E_GLHMC_PETIMERCNT_FPMPETIMERCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PETIMERCNT_FPMPETIMERCNT_SHIFT) 36564294f337SSean Bruno #define I40E_GLHMC_PETIMERMAX 0x000C2084 /* Reset: CORER */ 36574294f337SSean Bruno #define I40E_GLHMC_PETIMERMAX_PMPETIMERMAX_SHIFT 0 36584294f337SSean Bruno #define I40E_GLHMC_PETIMERMAX_PMPETIMERMAX_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PETIMERMAX_PMPETIMERMAX_SHIFT) 36594294f337SSean Bruno #define I40E_GLHMC_PETIMEROBJSZ 0x000C2080 /* Reset: CORER */ 36604294f337SSean Bruno #define I40E_GLHMC_PETIMEROBJSZ_PMPETIMEROBJSZ_SHIFT 0 36614294f337SSean Bruno #define I40E_GLHMC_PETIMEROBJSZ_PMPETIMEROBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PETIMEROBJSZ_PMPETIMEROBJSZ_SHIFT) 36624294f337SSean Bruno #define I40E_GLHMC_PEXFBASE(_i) (0x000C4e00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 36634294f337SSean Bruno #define I40E_GLHMC_PEXFBASE_MAX_INDEX 15 36644294f337SSean Bruno #define I40E_GLHMC_PEXFBASE_FPMPEXFBASE_SHIFT 0 36654294f337SSean Bruno #define I40E_GLHMC_PEXFBASE_FPMPEXFBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEXFBASE_FPMPEXFBASE_SHIFT) 36664294f337SSean Bruno #define I40E_GLHMC_PEXFCNT(_i) (0x000C4f00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 36674294f337SSean Bruno #define I40E_GLHMC_PEXFCNT_MAX_INDEX 15 36684294f337SSean Bruno #define I40E_GLHMC_PEXFCNT_FPMPEXFCNT_SHIFT 0 36694294f337SSean Bruno #define I40E_GLHMC_PEXFCNT_FPMPEXFCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEXFCNT_FPMPEXFCNT_SHIFT) 36704294f337SSean Bruno #define I40E_GLHMC_PEXFFLBASE(_i) (0x000C5000 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 36714294f337SSean Bruno #define I40E_GLHMC_PEXFFLBASE_MAX_INDEX 15 36724294f337SSean Bruno #define I40E_GLHMC_PEXFFLBASE_FPMPEXFFLBASE_SHIFT 0 36734294f337SSean Bruno #define I40E_GLHMC_PEXFFLBASE_FPMPEXFFLBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEXFFLBASE_FPMPEXFFLBASE_SHIFT) 36744294f337SSean Bruno #define I40E_GLHMC_PEXFFLMAX 0x000C204c /* Reset: CORER */ 36754294f337SSean Bruno #define I40E_GLHMC_PEXFFLMAX_PMPEXFFLMAX_SHIFT 0 36764294f337SSean Bruno #define I40E_GLHMC_PEXFFLMAX_PMPEXFFLMAX_MASK I40E_MASK(0x1FFFFFF, I40E_GLHMC_PEXFFLMAX_PMPEXFFLMAX_SHIFT) 36774294f337SSean Bruno #define I40E_GLHMC_PEXFMAX 0x000C2048 /* Reset: CORER */ 36784294f337SSean Bruno #define I40E_GLHMC_PEXFMAX_PMPEXFMAX_SHIFT 0 36794294f337SSean Bruno #define I40E_GLHMC_PEXFMAX_PMPEXFMAX_MASK I40E_MASK(0x3FFFFFF, I40E_GLHMC_PEXFMAX_PMPEXFMAX_SHIFT) 36804294f337SSean Bruno #define I40E_GLHMC_PEXFOBJSZ 0x000C2044 /* Reset: CORER */ 36814294f337SSean Bruno #define I40E_GLHMC_PEXFOBJSZ_PMPEXFOBJSZ_SHIFT 0 36824294f337SSean Bruno #define I40E_GLHMC_PEXFOBJSZ_PMPEXFOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PEXFOBJSZ_PMPEXFOBJSZ_SHIFT) 36834294f337SSean Bruno #define I40E_GLHMC_PFPESDPART(_i) (0x000C0880 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 36844294f337SSean Bruno #define I40E_GLHMC_PFPESDPART_MAX_INDEX 15 36854294f337SSean Bruno #define I40E_GLHMC_PFPESDPART_PMSDBASE_SHIFT 0 36864294f337SSean Bruno #define I40E_GLHMC_PFPESDPART_PMSDBASE_MASK I40E_MASK(0xFFF, I40E_GLHMC_PFPESDPART_PMSDBASE_SHIFT) 36874294f337SSean Bruno #define I40E_GLHMC_PFPESDPART_PMSDSIZE_SHIFT 16 36884294f337SSean Bruno #define I40E_GLHMC_PFPESDPART_PMSDSIZE_MASK I40E_MASK(0x1FFF, I40E_GLHMC_PFPESDPART_PMSDSIZE_SHIFT) 36894294f337SSean Bruno #define I40E_GLHMC_VFAPBVTINUSEBASE(_i) (0x000Cca00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 36904294f337SSean Bruno #define I40E_GLHMC_VFAPBVTINUSEBASE_MAX_INDEX 31 36914294f337SSean Bruno #define I40E_GLHMC_VFAPBVTINUSEBASE_FPMAPBINUSEBASE_SHIFT 0 36924294f337SSean Bruno #define I40E_GLHMC_VFAPBVTINUSEBASE_FPMAPBINUSEBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFAPBVTINUSEBASE_FPMAPBINUSEBASE_SHIFT) 36934294f337SSean Bruno #define I40E_GLHMC_VFCEQPART(_i) (0x00132240 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 36944294f337SSean Bruno #define I40E_GLHMC_VFCEQPART_MAX_INDEX 31 36954294f337SSean Bruno #define I40E_GLHMC_VFCEQPART_PMCEQBASE_SHIFT 0 36964294f337SSean Bruno #define I40E_GLHMC_VFCEQPART_PMCEQBASE_MASK I40E_MASK(0xFF, I40E_GLHMC_VFCEQPART_PMCEQBASE_SHIFT) 36974294f337SSean Bruno #define I40E_GLHMC_VFCEQPART_PMCEQSIZE_SHIFT 16 36984294f337SSean Bruno #define I40E_GLHMC_VFCEQPART_PMCEQSIZE_MASK I40E_MASK(0x1FF, I40E_GLHMC_VFCEQPART_PMCEQSIZE_SHIFT) 36994294f337SSean Bruno #define I40E_GLHMC_VFDBCQPART(_i) (0x00132140 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37004294f337SSean Bruno #define I40E_GLHMC_VFDBCQPART_MAX_INDEX 31 37014294f337SSean Bruno #define I40E_GLHMC_VFDBCQPART_PMDBCQBASE_SHIFT 0 37024294f337SSean Bruno #define I40E_GLHMC_VFDBCQPART_PMDBCQBASE_MASK I40E_MASK(0x3FFF, I40E_GLHMC_VFDBCQPART_PMDBCQBASE_SHIFT) 37034294f337SSean Bruno #define I40E_GLHMC_VFDBCQPART_PMDBCQSIZE_SHIFT 16 37044294f337SSean Bruno #define I40E_GLHMC_VFDBCQPART_PMDBCQSIZE_MASK I40E_MASK(0x7FFF, I40E_GLHMC_VFDBCQPART_PMDBCQSIZE_SHIFT) 37054294f337SSean Bruno #define I40E_GLHMC_VFDBQPPART(_i) (0x00138E00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37064294f337SSean Bruno #define I40E_GLHMC_VFDBQPPART_MAX_INDEX 31 37074294f337SSean Bruno #define I40E_GLHMC_VFDBQPPART_PMDBQPBASE_SHIFT 0 37084294f337SSean Bruno #define I40E_GLHMC_VFDBQPPART_PMDBQPBASE_MASK I40E_MASK(0x3FFF, I40E_GLHMC_VFDBQPPART_PMDBQPBASE_SHIFT) 37094294f337SSean Bruno #define I40E_GLHMC_VFDBQPPART_PMDBQPSIZE_SHIFT 16 37104294f337SSean Bruno #define I40E_GLHMC_VFDBQPPART_PMDBQPSIZE_MASK I40E_MASK(0x7FFF, I40E_GLHMC_VFDBQPPART_PMDBQPSIZE_SHIFT) 37114294f337SSean Bruno #define I40E_GLHMC_VFFSIAVBASE(_i) (0x000Cd600 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37124294f337SSean Bruno #define I40E_GLHMC_VFFSIAVBASE_MAX_INDEX 31 37134294f337SSean Bruno #define I40E_GLHMC_VFFSIAVBASE_FPMFSIAVBASE_SHIFT 0 37144294f337SSean Bruno #define I40E_GLHMC_VFFSIAVBASE_FPMFSIAVBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFFSIAVBASE_FPMFSIAVBASE_SHIFT) 37154294f337SSean Bruno #define I40E_GLHMC_VFFSIAVCNT(_i) (0x000Cd700 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37164294f337SSean Bruno #define I40E_GLHMC_VFFSIAVCNT_MAX_INDEX 31 37174294f337SSean Bruno #define I40E_GLHMC_VFFSIAVCNT_FPMFSIAVCNT_SHIFT 0 37184294f337SSean Bruno #define I40E_GLHMC_VFFSIAVCNT_FPMFSIAVCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFFSIAVCNT_FPMFSIAVCNT_SHIFT) 37194294f337SSean Bruno #define I40E_GLHMC_VFPDINV(_i) (0x000C8300 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37204294f337SSean Bruno #define I40E_GLHMC_VFPDINV_MAX_INDEX 31 37214294f337SSean Bruno #define I40E_GLHMC_VFPDINV_PMSDIDX_SHIFT 0 37224294f337SSean Bruno #define I40E_GLHMC_VFPDINV_PMSDIDX_MASK I40E_MASK(0xFFF, I40E_GLHMC_VFPDINV_PMSDIDX_SHIFT) 37234294f337SSean Bruno #define I40E_GLHMC_VFPDINV_PMSDPARTSEL_SHIFT 15 37244294f337SSean Bruno #define I40E_GLHMC_VFPDINV_PMSDPARTSEL_MASK I40E_MASK(0x1, I40E_GLHMC_VFPDINV_PMSDPARTSEL_SHIFT) 37254294f337SSean Bruno #define I40E_GLHMC_VFPDINV_PMPDIDX_SHIFT 16 37264294f337SSean Bruno #define I40E_GLHMC_VFPDINV_PMPDIDX_MASK I40E_MASK(0x1FF, I40E_GLHMC_VFPDINV_PMPDIDX_SHIFT) 37274294f337SSean Bruno #define I40E_GLHMC_VFPEARPBASE(_i) (0x000Cc800 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37284294f337SSean Bruno #define I40E_GLHMC_VFPEARPBASE_MAX_INDEX 31 37294294f337SSean Bruno #define I40E_GLHMC_VFPEARPBASE_FPMPEARPBASE_SHIFT 0 37304294f337SSean Bruno #define I40E_GLHMC_VFPEARPBASE_FPMPEARPBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEARPBASE_FPMPEARPBASE_SHIFT) 37314294f337SSean Bruno #define I40E_GLHMC_VFPEARPCNT(_i) (0x000Cc900 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37324294f337SSean Bruno #define I40E_GLHMC_VFPEARPCNT_MAX_INDEX 31 37334294f337SSean Bruno #define I40E_GLHMC_VFPEARPCNT_FPMPEARPCNT_SHIFT 0 37344294f337SSean Bruno #define I40E_GLHMC_VFPEARPCNT_FPMPEARPCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPEARPCNT_FPMPEARPCNT_SHIFT) 37354294f337SSean Bruno #define I40E_GLHMC_VFPECQBASE(_i) (0x000Cc200 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37364294f337SSean Bruno #define I40E_GLHMC_VFPECQBASE_MAX_INDEX 31 37374294f337SSean Bruno #define I40E_GLHMC_VFPECQBASE_FPMPECQBASE_SHIFT 0 37384294f337SSean Bruno #define I40E_GLHMC_VFPECQBASE_FPMPECQBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPECQBASE_FPMPECQBASE_SHIFT) 37394294f337SSean Bruno #define I40E_GLHMC_VFPECQCNT(_i) (0x000Cc300 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37404294f337SSean Bruno #define I40E_GLHMC_VFPECQCNT_MAX_INDEX 31 37414294f337SSean Bruno #define I40E_GLHMC_VFPECQCNT_FPMPECQCNT_SHIFT 0 37424294f337SSean Bruno #define I40E_GLHMC_VFPECQCNT_FPMPECQCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPECQCNT_FPMPECQCNT_SHIFT) 37434294f337SSean Bruno #define I40E_GLHMC_VFPEHTCNT(_i) (0x000Cc700 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37444294f337SSean Bruno #define I40E_GLHMC_VFPEHTCNT_MAX_INDEX 31 37454294f337SSean Bruno #define I40E_GLHMC_VFPEHTCNT_FPMPEHTCNT_SHIFT 0 37464294f337SSean Bruno #define I40E_GLHMC_VFPEHTCNT_FPMPEHTCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPEHTCNT_FPMPEHTCNT_SHIFT) 37474294f337SSean Bruno #define I40E_GLHMC_VFPEHTEBASE(_i) (0x000Cc600 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37484294f337SSean Bruno #define I40E_GLHMC_VFPEHTEBASE_MAX_INDEX 31 37494294f337SSean Bruno #define I40E_GLHMC_VFPEHTEBASE_FPMPEHTEBASE_SHIFT 0 37504294f337SSean Bruno #define I40E_GLHMC_VFPEHTEBASE_FPMPEHTEBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEHTEBASE_FPMPEHTEBASE_SHIFT) 37514294f337SSean Bruno #define I40E_GLHMC_VFPEMRBASE(_i) (0x000Ccc00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37524294f337SSean Bruno #define I40E_GLHMC_VFPEMRBASE_MAX_INDEX 31 37534294f337SSean Bruno #define I40E_GLHMC_VFPEMRBASE_FPMPEMRBASE_SHIFT 0 37544294f337SSean Bruno #define I40E_GLHMC_VFPEMRBASE_FPMPEMRBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEMRBASE_FPMPEMRBASE_SHIFT) 37554294f337SSean Bruno #define I40E_GLHMC_VFPEMRCNT(_i) (0x000Ccd00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37564294f337SSean Bruno #define I40E_GLHMC_VFPEMRCNT_MAX_INDEX 31 37574294f337SSean Bruno #define I40E_GLHMC_VFPEMRCNT_FPMPEMRSZ_SHIFT 0 37584294f337SSean Bruno #define I40E_GLHMC_VFPEMRCNT_FPMPEMRSZ_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPEMRCNT_FPMPEMRSZ_SHIFT) 37594294f337SSean Bruno #define I40E_GLHMC_VFPEPBLBASE(_i) (0x000Cd800 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37604294f337SSean Bruno #define I40E_GLHMC_VFPEPBLBASE_MAX_INDEX 31 37614294f337SSean Bruno #define I40E_GLHMC_VFPEPBLBASE_FPMPEPBLBASE_SHIFT 0 37624294f337SSean Bruno #define I40E_GLHMC_VFPEPBLBASE_FPMPEPBLBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEPBLBASE_FPMPEPBLBASE_SHIFT) 37634294f337SSean Bruno #define I40E_GLHMC_VFPEPBLCNT(_i) (0x000Cd900 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37644294f337SSean Bruno #define I40E_GLHMC_VFPEPBLCNT_MAX_INDEX 31 37654294f337SSean Bruno #define I40E_GLHMC_VFPEPBLCNT_FPMPEPBLCNT_SHIFT 0 37664294f337SSean Bruno #define I40E_GLHMC_VFPEPBLCNT_FPMPEPBLCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPEPBLCNT_FPMPEPBLCNT_SHIFT) 37674294f337SSean Bruno #define I40E_GLHMC_VFPEQ1BASE(_i) (0x000Cd200 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37684294f337SSean Bruno #define I40E_GLHMC_VFPEQ1BASE_MAX_INDEX 31 37694294f337SSean Bruno #define I40E_GLHMC_VFPEQ1BASE_FPMPEQ1BASE_SHIFT 0 37704294f337SSean Bruno #define I40E_GLHMC_VFPEQ1BASE_FPMPEQ1BASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEQ1BASE_FPMPEQ1BASE_SHIFT) 37714294f337SSean Bruno #define I40E_GLHMC_VFPEQ1CNT(_i) (0x000Cd300 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37724294f337SSean Bruno #define I40E_GLHMC_VFPEQ1CNT_MAX_INDEX 31 37734294f337SSean Bruno #define I40E_GLHMC_VFPEQ1CNT_FPMPEQ1CNT_SHIFT 0 37744294f337SSean Bruno #define I40E_GLHMC_VFPEQ1CNT_FPMPEQ1CNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPEQ1CNT_FPMPEQ1CNT_SHIFT) 37754294f337SSean Bruno #define I40E_GLHMC_VFPEQ1FLBASE(_i) (0x000Cd400 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37764294f337SSean Bruno #define I40E_GLHMC_VFPEQ1FLBASE_MAX_INDEX 31 37774294f337SSean Bruno #define I40E_GLHMC_VFPEQ1FLBASE_FPMPEQ1FLBASE_SHIFT 0 37784294f337SSean Bruno #define I40E_GLHMC_VFPEQ1FLBASE_FPMPEQ1FLBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEQ1FLBASE_FPMPEQ1FLBASE_SHIFT) 37794294f337SSean Bruno #define I40E_GLHMC_VFPEQPBASE(_i) (0x000Cc000 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37804294f337SSean Bruno #define I40E_GLHMC_VFPEQPBASE_MAX_INDEX 31 37814294f337SSean Bruno #define I40E_GLHMC_VFPEQPBASE_FPMPEQPBASE_SHIFT 0 37824294f337SSean Bruno #define I40E_GLHMC_VFPEQPBASE_FPMPEQPBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEQPBASE_FPMPEQPBASE_SHIFT) 37834294f337SSean Bruno #define I40E_GLHMC_VFPEQPCNT(_i) (0x000Cc100 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37844294f337SSean Bruno #define I40E_GLHMC_VFPEQPCNT_MAX_INDEX 31 37854294f337SSean Bruno #define I40E_GLHMC_VFPEQPCNT_FPMPEQPCNT_SHIFT 0 37864294f337SSean Bruno #define I40E_GLHMC_VFPEQPCNT_FPMPEQPCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPEQPCNT_FPMPEQPCNT_SHIFT) 37874294f337SSean Bruno #define I40E_GLHMC_VFPESRQBASE(_i) (0x000Cc400 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37884294f337SSean Bruno #define I40E_GLHMC_VFPESRQBASE_MAX_INDEX 31 37894294f337SSean Bruno #define I40E_GLHMC_VFPESRQBASE_FPMPESRQBASE_SHIFT 0 37904294f337SSean Bruno #define I40E_GLHMC_VFPESRQBASE_FPMPESRQBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPESRQBASE_FPMPESRQBASE_SHIFT) 37914294f337SSean Bruno #define I40E_GLHMC_VFPESRQCNT(_i) (0x000Cc500 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37924294f337SSean Bruno #define I40E_GLHMC_VFPESRQCNT_MAX_INDEX 31 37934294f337SSean Bruno #define I40E_GLHMC_VFPESRQCNT_FPMPESRQCNT_SHIFT 0 37944294f337SSean Bruno #define I40E_GLHMC_VFPESRQCNT_FPMPESRQCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPESRQCNT_FPMPESRQCNT_SHIFT) 37954294f337SSean Bruno #define I40E_GLHMC_VFPETIMERBASE(_i) (0x000CDA00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 37964294f337SSean Bruno #define I40E_GLHMC_VFPETIMERBASE_MAX_INDEX 31 37974294f337SSean Bruno #define I40E_GLHMC_VFPETIMERBASE_FPMPETIMERBASE_SHIFT 0 37984294f337SSean Bruno #define I40E_GLHMC_VFPETIMERBASE_FPMPETIMERBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPETIMERBASE_FPMPETIMERBASE_SHIFT) 37994294f337SSean Bruno #define I40E_GLHMC_VFPETIMERCNT(_i) (0x000CDB00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 38004294f337SSean Bruno #define I40E_GLHMC_VFPETIMERCNT_MAX_INDEX 31 38014294f337SSean Bruno #define I40E_GLHMC_VFPETIMERCNT_FPMPETIMERCNT_SHIFT 0 38024294f337SSean Bruno #define I40E_GLHMC_VFPETIMERCNT_FPMPETIMERCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPETIMERCNT_FPMPETIMERCNT_SHIFT) 38034294f337SSean Bruno #define I40E_GLHMC_VFPEXFBASE(_i) (0x000Cce00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 38044294f337SSean Bruno #define I40E_GLHMC_VFPEXFBASE_MAX_INDEX 31 38054294f337SSean Bruno #define I40E_GLHMC_VFPEXFBASE_FPMPEXFBASE_SHIFT 0 38064294f337SSean Bruno #define I40E_GLHMC_VFPEXFBASE_FPMPEXFBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEXFBASE_FPMPEXFBASE_SHIFT) 38074294f337SSean Bruno #define I40E_GLHMC_VFPEXFCNT(_i) (0x000Ccf00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 38084294f337SSean Bruno #define I40E_GLHMC_VFPEXFCNT_MAX_INDEX 31 38094294f337SSean Bruno #define I40E_GLHMC_VFPEXFCNT_FPMPEXFCNT_SHIFT 0 38104294f337SSean Bruno #define I40E_GLHMC_VFPEXFCNT_FPMPEXFCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPEXFCNT_FPMPEXFCNT_SHIFT) 38114294f337SSean Bruno #define I40E_GLHMC_VFPEXFFLBASE(_i) (0x000Cd000 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 38124294f337SSean Bruno #define I40E_GLHMC_VFPEXFFLBASE_MAX_INDEX 31 38134294f337SSean Bruno #define I40E_GLHMC_VFPEXFFLBASE_FPMPEXFFLBASE_SHIFT 0 38144294f337SSean Bruno #define I40E_GLHMC_VFPEXFFLBASE_FPMPEXFFLBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEXFFLBASE_FPMPEXFFLBASE_SHIFT) 38154294f337SSean Bruno #define I40E_GLHMC_VFSDPART(_i) (0x000C8800 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 38164294f337SSean Bruno #define I40E_GLHMC_VFSDPART_MAX_INDEX 31 38174294f337SSean Bruno #define I40E_GLHMC_VFSDPART_PMSDBASE_SHIFT 0 38184294f337SSean Bruno #define I40E_GLHMC_VFSDPART_PMSDBASE_MASK I40E_MASK(0xFFF, I40E_GLHMC_VFSDPART_PMSDBASE_SHIFT) 38194294f337SSean Bruno #define I40E_GLHMC_VFSDPART_PMSDSIZE_SHIFT 16 38204294f337SSean Bruno #define I40E_GLHMC_VFSDPART_PMSDSIZE_MASK I40E_MASK(0x1FFF, I40E_GLHMC_VFSDPART_PMSDSIZE_SHIFT) 38214294f337SSean Bruno #define I40E_GLPBLOC_CACHESIZE 0x000A80BC /* Reset: CORER */ 38224294f337SSean Bruno #define I40E_GLPBLOC_CACHESIZE_WORD_SIZE_SHIFT 0 38234294f337SSean Bruno #define I40E_GLPBLOC_CACHESIZE_WORD_SIZE_MASK I40E_MASK(0xFF, I40E_GLPBLOC_CACHESIZE_WORD_SIZE_SHIFT) 38244294f337SSean Bruno #define I40E_GLPBLOC_CACHESIZE_SETS_SHIFT 8 38254294f337SSean Bruno #define I40E_GLPBLOC_CACHESIZE_SETS_MASK I40E_MASK(0xFFF, I40E_GLPBLOC_CACHESIZE_SETS_SHIFT) 38264294f337SSean Bruno #define I40E_GLPBLOC_CACHESIZE_WAYS_SHIFT 20 38274294f337SSean Bruno #define I40E_GLPBLOC_CACHESIZE_WAYS_MASK I40E_MASK(0xF, I40E_GLPBLOC_CACHESIZE_WAYS_SHIFT) 38284294f337SSean Bruno #define I40E_GLPDOC_CACHESIZE 0x000D0088 /* Reset: CORER */ 38294294f337SSean Bruno #define I40E_GLPDOC_CACHESIZE_WORD_SIZE_SHIFT 0 38304294f337SSean Bruno #define I40E_GLPDOC_CACHESIZE_WORD_SIZE_MASK I40E_MASK(0xFF, I40E_GLPDOC_CACHESIZE_WORD_SIZE_SHIFT) 38314294f337SSean Bruno #define I40E_GLPDOC_CACHESIZE_SETS_SHIFT 8 38324294f337SSean Bruno #define I40E_GLPDOC_CACHESIZE_SETS_MASK I40E_MASK(0xFFF, I40E_GLPDOC_CACHESIZE_SETS_SHIFT) 38334294f337SSean Bruno #define I40E_GLPDOC_CACHESIZE_WAYS_SHIFT 20 38344294f337SSean Bruno #define I40E_GLPDOC_CACHESIZE_WAYS_MASK I40E_MASK(0xF, I40E_GLPDOC_CACHESIZE_WAYS_SHIFT) 38354294f337SSean Bruno #define I40E_GLPEOC_CACHESIZE 0x000A60E8 /* Reset: CORER */ 38364294f337SSean Bruno #define I40E_GLPEOC_CACHESIZE_WORD_SIZE_SHIFT 0 38374294f337SSean Bruno #define I40E_GLPEOC_CACHESIZE_WORD_SIZE_MASK I40E_MASK(0xFF, I40E_GLPEOC_CACHESIZE_WORD_SIZE_SHIFT) 38384294f337SSean Bruno #define I40E_GLPEOC_CACHESIZE_SETS_SHIFT 8 38394294f337SSean Bruno #define I40E_GLPEOC_CACHESIZE_SETS_MASK I40E_MASK(0xFFF, I40E_GLPEOC_CACHESIZE_SETS_SHIFT) 38404294f337SSean Bruno #define I40E_GLPEOC_CACHESIZE_WAYS_SHIFT 20 38414294f337SSean Bruno #define I40E_GLPEOC_CACHESIZE_WAYS_MASK I40E_MASK(0xF, I40E_GLPEOC_CACHESIZE_WAYS_SHIFT) 38424294f337SSean Bruno #define I40E_PFHMC_PDINV_PMSDPARTSEL_SHIFT 15 38434294f337SSean Bruno #define I40E_PFHMC_PDINV_PMSDPARTSEL_MASK I40E_MASK(0x1, I40E_PFHMC_PDINV_PMSDPARTSEL_SHIFT) 38444294f337SSean Bruno #define I40E_PFHMC_SDCMD_PMSDPARTSEL_SHIFT 15 38454294f337SSean Bruno #define I40E_PFHMC_SDCMD_PMSDPARTSEL_MASK I40E_MASK(0x1, I40E_PFHMC_SDCMD_PMSDPARTSEL_SHIFT) 38464294f337SSean Bruno #define I40E_GL_PPRS_SPARE 0x000856E0 /* Reset: CORER */ 38474294f337SSean Bruno #define I40E_GL_PPRS_SPARE_GL_PPRS_SPARE_SHIFT 0 38484294f337SSean Bruno #define I40E_GL_PPRS_SPARE_GL_PPRS_SPARE_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_PPRS_SPARE_GL_PPRS_SPARE_SHIFT) 38494294f337SSean Bruno #define I40E_GL_TLAN_SPARE 0x000E64E0 /* Reset: CORER */ 38504294f337SSean Bruno #define I40E_GL_TLAN_SPARE_GL_TLAN_SPARE_SHIFT 0 38514294f337SSean Bruno #define I40E_GL_TLAN_SPARE_GL_TLAN_SPARE_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_TLAN_SPARE_GL_TLAN_SPARE_SHIFT) 38524294f337SSean Bruno #define I40E_GL_TUPM_SPARE 0x000a2230 /* Reset: CORER */ 38534294f337SSean Bruno #define I40E_GL_TUPM_SPARE_GL_TUPM_SPARE_SHIFT 0 38544294f337SSean Bruno #define I40E_GL_TUPM_SPARE_GL_TUPM_SPARE_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_TUPM_SPARE_GL_TUPM_SPARE_SHIFT) 38554294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG 0x000B81C0 /* Reset: POR */ 38564294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_UPPER_CORE_CLK_EN_SHIFT 0 38574294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_UPPER_CORE_CLK_EN_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_UPPER_CORE_CLK_EN_SHIFT) 38584294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_HIU_CLK_EN_SHIFT 1 38594294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_HIU_CLK_EN_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_PCIE_HIU_CLK_EN_SHIFT) 38604294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_PE_CLK_EN_SHIFT 2 38614294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_PE_CLK_EN_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_PE_CLK_EN_SHIFT) 38624294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_PRIM_CLK_ACTIVE_SHIFT 3 38634294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_PRIM_CLK_ACTIVE_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_PCIE_PRIM_CLK_ACTIVE_SHIFT) 38644294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CDC_PE_ACTIVE_SHIFT 4 38654294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CDC_PE_ACTIVE_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CDC_PE_ACTIVE_SHIFT) 38664294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_PRST_RESET_N_SHIFT 5 38674294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_PRST_RESET_N_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_PRST_RESET_N_SHIFT) 38684294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_SCLR_RESET_N_SHIFT 6 38694294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_SCLR_RESET_N_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_SCLR_RESET_N_SHIFT) 38704294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_IB_RESET_N_SHIFT 7 38714294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_IB_RESET_N_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_IB_RESET_N_SHIFT) 38724294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_IMIB_RESET_N_SHIFT 8 38734294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_IMIB_RESET_N_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_IMIB_RESET_N_SHIFT) 38744294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_RAW_EMP_RESET_N_SHIFT 9 38754294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_RAW_EMP_RESET_N_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_RAW_EMP_RESET_N_SHIFT) 38764294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_RAW_GLOBAL_RESET_N_SHIFT 10 38774294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_RAW_GLOBAL_RESET_N_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_RAW_GLOBAL_RESET_N_SHIFT) 38784294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_RAW_LAN_POWER_GOOD_SHIFT 11 38794294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CAR_RAW_LAN_POWER_GOOD_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_RAW_LAN_POWER_GOOD_SHIFT) 38804294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CDC_IOSF_PRIMERY_RST_B_SHIFT 12 38814294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_CDC_IOSF_PRIMERY_RST_B_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CDC_IOSF_PRIMERY_RST_B_SHIFT) 38824294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_GBE_GLOBALRST_B_SHIFT 13 38834294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_GBE_GLOBALRST_B_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_GBE_GLOBALRST_B_SHIFT) 38844294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_FLEEP_AL_GLOBR_DONE_SHIFT 14 38854294f337SSean Bruno #define I40E_GLGEN_CAR_DEBUG_FLEEP_AL_GLOBR_DONE_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_FLEEP_AL_GLOBR_DONE_SHIFT) 38864294f337SSean Bruno #define I40E_GLGEN_MISC_SPARE 0x000880E0 /* Reset: POR */ 38874294f337SSean Bruno #define I40E_GLGEN_MISC_SPARE_GLGEN_MISC_SPARE_SHIFT 0 38884294f337SSean Bruno #define I40E_GLGEN_MISC_SPARE_GLGEN_MISC_SPARE_MASK I40E_MASK(0xFFFFFFFF, I40E_GLGEN_MISC_SPARE_GLGEN_MISC_SPARE_SHIFT) 38894294f337SSean Bruno #define I40E_GL_UFUSE_SOC 0x000BE550 /* Reset: POR */ 38904294f337SSean Bruno #define I40E_GL_UFUSE_SOC_PORT_MODE_SHIFT 0 38914294f337SSean Bruno #define I40E_GL_UFUSE_SOC_PORT_MODE_MASK I40E_MASK(0x3, I40E_GL_UFUSE_SOC_PORT_MODE_SHIFT) 38924294f337SSean Bruno #define I40E_GL_UFUSE_SOC_NIC_ID_SHIFT 2 38934294f337SSean Bruno #define I40E_GL_UFUSE_SOC_NIC_ID_MASK I40E_MASK(0x1, I40E_GL_UFUSE_SOC_NIC_ID_SHIFT) 38944294f337SSean Bruno #define I40E_GL_UFUSE_SOC_SPARE_FUSES_SHIFT 3 38954294f337SSean Bruno #define I40E_GL_UFUSE_SOC_SPARE_FUSES_MASK I40E_MASK(0x1FFF, I40E_GL_UFUSE_SOC_SPARE_FUSES_SHIFT) 38964294f337SSean Bruno #define I40E_PFINT_DYN_CTL0_WB_ON_ITR_SHIFT 30 38974294f337SSean Bruno #define I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_WB_ON_ITR_SHIFT) 38984294f337SSean Bruno #define I40E_PFINT_DYN_CTLN_WB_ON_ITR_SHIFT 30 38994294f337SSean Bruno #define I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_WB_ON_ITR_SHIFT) 39004294f337SSean Bruno #define I40E_VFINT_DYN_CTL0_WB_ON_ITR_SHIFT 30 39014294f337SSean Bruno #define I40E_VFINT_DYN_CTL0_WB_ON_ITR_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_WB_ON_ITR_SHIFT) 39024294f337SSean Bruno #define I40E_VFINT_DYN_CTLN_WB_ON_ITR_SHIFT 30 39034294f337SSean Bruno #define I40E_VFINT_DYN_CTLN_WB_ON_ITR_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_WB_ON_ITR_SHIFT) 39044294f337SSean Bruno #define I40E_VPLAN_QBASE(_VF) (0x00074800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 39054294f337SSean Bruno #define I40E_VPLAN_QBASE_MAX_INDEX 127 39064294f337SSean Bruno #define I40E_VPLAN_QBASE_VFFIRSTQ_SHIFT 0 39074294f337SSean Bruno #define I40E_VPLAN_QBASE_VFFIRSTQ_MASK I40E_MASK(0x7FF, I40E_VPLAN_QBASE_VFFIRSTQ_SHIFT) 39084294f337SSean Bruno #define I40E_VPLAN_QBASE_VFNUMQ_SHIFT 11 39094294f337SSean Bruno #define I40E_VPLAN_QBASE_VFNUMQ_MASK I40E_MASK(0xFF, I40E_VPLAN_QBASE_VFNUMQ_SHIFT) 39104294f337SSean Bruno #define I40E_VPLAN_QBASE_VFQTABLE_ENA_SHIFT 31 39114294f337SSean Bruno #define I40E_VPLAN_QBASE_VFQTABLE_ENA_MASK I40E_MASK(0x1, I40E_VPLAN_QBASE_VFQTABLE_ENA_SHIFT) 39124294f337SSean Bruno #define I40E_PRTMAC_LINK_DOWN_COUNTER 0x001E2440 /* Reset: GLOBR */ 39134294f337SSean Bruno #define I40E_PRTMAC_LINK_DOWN_COUNTER_LINK_DOWN_COUNTER_SHIFT 0 39144294f337SSean Bruno #define I40E_PRTMAC_LINK_DOWN_COUNTER_LINK_DOWN_COUNTER_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_LINK_DOWN_COUNTER_LINK_DOWN_COUNTER_SHIFT) 39154294f337SSean Bruno #define I40E_GLNVM_AL_REQ 0x000B6164 /* Reset: POR */ 39164294f337SSean Bruno #define I40E_GLNVM_AL_REQ_POR_SHIFT 0 39174294f337SSean Bruno #define I40E_GLNVM_AL_REQ_POR_MASK I40E_MASK(0x1, I40E_GLNVM_AL_REQ_POR_SHIFT) 39184294f337SSean Bruno #define I40E_GLNVM_AL_REQ_PCIE_IMIB_SHIFT 1 39194294f337SSean Bruno #define I40E_GLNVM_AL_REQ_PCIE_IMIB_MASK I40E_MASK(0x1, I40E_GLNVM_AL_REQ_PCIE_IMIB_SHIFT) 39204294f337SSean Bruno #define I40E_GLNVM_AL_REQ_GLOBR_SHIFT 2 39214294f337SSean Bruno #define I40E_GLNVM_AL_REQ_GLOBR_MASK I40E_MASK(0x1, I40E_GLNVM_AL_REQ_GLOBR_SHIFT) 39224294f337SSean Bruno #define I40E_GLNVM_AL_REQ_CORER_SHIFT 3 39234294f337SSean Bruno #define I40E_GLNVM_AL_REQ_CORER_MASK I40E_MASK(0x1, I40E_GLNVM_AL_REQ_CORER_SHIFT) 39244294f337SSean Bruno #define I40E_GLNVM_AL_REQ_PE_SHIFT 4 39254294f337SSean Bruno #define I40E_GLNVM_AL_REQ_PE_MASK I40E_MASK(0x1, I40E_GLNVM_AL_REQ_PE_SHIFT) 39264294f337SSean Bruno #define I40E_GLNVM_AL_REQ_PCIE_IMIB_ASSERT_SHIFT 5 39274294f337SSean Bruno #define I40E_GLNVM_AL_REQ_PCIE_IMIB_ASSERT_MASK I40E_MASK(0x1, I40E_GLNVM_AL_REQ_PCIE_IMIB_ASSERT_SHIFT) 39284294f337SSean Bruno #define I40E_GLNVM_ALTIMERS 0x000B6140 /* Reset: POR */ 39294294f337SSean Bruno #define I40E_GLNVM_ALTIMERS_PCI_ALTIMER_SHIFT 0 39304294f337SSean Bruno #define I40E_GLNVM_ALTIMERS_PCI_ALTIMER_MASK I40E_MASK(0xFFF, I40E_GLNVM_ALTIMERS_PCI_ALTIMER_SHIFT) 39314294f337SSean Bruno #define I40E_GLNVM_ALTIMERS_GEN_ALTIMER_SHIFT 12 39324294f337SSean Bruno #define I40E_GLNVM_ALTIMERS_GEN_ALTIMER_MASK I40E_MASK(0xFFFFF, I40E_GLNVM_ALTIMERS_GEN_ALTIMER_SHIFT) 39334294f337SSean Bruno #define I40E_GLNVM_FLA 0x000B6108 /* Reset: POR */ 39344294f337SSean Bruno #define I40E_GLNVM_FLA_LOCKED_SHIFT 6 39354294f337SSean Bruno #define I40E_GLNVM_FLA_LOCKED_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_LOCKED_SHIFT) 39364294f337SSean Bruno 39374294f337SSean Bruno #define I40E_GLNVM_ULD 0x000B6008 /* Reset: POR */ 39384294f337SSean Bruno #define I40E_GLNVM_ULD_PCIER_DONE_SHIFT 0 39394294f337SSean Bruno #define I40E_GLNVM_ULD_PCIER_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_PCIER_DONE_SHIFT) 39404294f337SSean Bruno #define I40E_GLNVM_ULD_PCIER_DONE_1_SHIFT 1 39414294f337SSean Bruno #define I40E_GLNVM_ULD_PCIER_DONE_1_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_PCIER_DONE_1_SHIFT) 39424294f337SSean Bruno #define I40E_GLNVM_ULD_CORER_DONE_SHIFT 3 39434294f337SSean Bruno #define I40E_GLNVM_ULD_CORER_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CORER_DONE_SHIFT) 39444294f337SSean Bruno #define I40E_GLNVM_ULD_GLOBR_DONE_SHIFT 4 39454294f337SSean Bruno #define I40E_GLNVM_ULD_GLOBR_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_GLOBR_DONE_SHIFT) 39464294f337SSean Bruno #define I40E_GLNVM_ULD_POR_DONE_SHIFT 5 39474294f337SSean Bruno #define I40E_GLNVM_ULD_POR_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_POR_DONE_SHIFT) 39484294f337SSean Bruno #define I40E_GLNVM_ULD_POR_DONE_1_SHIFT 8 39494294f337SSean Bruno #define I40E_GLNVM_ULD_POR_DONE_1_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_POR_DONE_1_SHIFT) 39504294f337SSean Bruno #define I40E_GLNVM_ULD_PCIER_DONE_2_SHIFT 9 39514294f337SSean Bruno #define I40E_GLNVM_ULD_PCIER_DONE_2_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_PCIER_DONE_2_SHIFT) 39524294f337SSean Bruno #define I40E_GLNVM_ULD_PE_DONE_SHIFT 10 39534294f337SSean Bruno #define I40E_GLNVM_ULD_PE_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_PE_DONE_SHIFT) 39544294f337SSean Bruno #define I40E_GLNVM_ULT 0x000B6154 /* Reset: POR */ 39554294f337SSean Bruno #define I40E_GLNVM_ULT_CONF_PCIR_AE_SHIFT 0 39564294f337SSean Bruno #define I40E_GLNVM_ULT_CONF_PCIR_AE_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_CONF_PCIR_AE_SHIFT) 39574294f337SSean Bruno #define I40E_GLNVM_ULT_CONF_PCIRTL_AE_SHIFT 1 39584294f337SSean Bruno #define I40E_GLNVM_ULT_CONF_PCIRTL_AE_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_CONF_PCIRTL_AE_SHIFT) 39594294f337SSean Bruno #define I40E_GLNVM_ULT_RESERVED_1_SHIFT 2 39604294f337SSean Bruno #define I40E_GLNVM_ULT_RESERVED_1_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_RESERVED_1_SHIFT) 39614294f337SSean Bruno #define I40E_GLNVM_ULT_CONF_CORE_AE_SHIFT 3 39624294f337SSean Bruno #define I40E_GLNVM_ULT_CONF_CORE_AE_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_CONF_CORE_AE_SHIFT) 39634294f337SSean Bruno #define I40E_GLNVM_ULT_CONF_GLOBAL_AE_SHIFT 4 39644294f337SSean Bruno #define I40E_GLNVM_ULT_CONF_GLOBAL_AE_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_CONF_GLOBAL_AE_SHIFT) 39654294f337SSean Bruno #define I40E_GLNVM_ULT_CONF_POR_AE_SHIFT 5 39664294f337SSean Bruno #define I40E_GLNVM_ULT_CONF_POR_AE_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_CONF_POR_AE_SHIFT) 39674294f337SSean Bruno #define I40E_GLNVM_ULT_RESERVED_2_SHIFT 6 39684294f337SSean Bruno #define I40E_GLNVM_ULT_RESERVED_2_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_RESERVED_2_SHIFT) 39694294f337SSean Bruno #define I40E_GLNVM_ULT_RESERVED_3_SHIFT 7 39704294f337SSean Bruno #define I40E_GLNVM_ULT_RESERVED_3_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_RESERVED_3_SHIFT) 39714294f337SSean Bruno #define I40E_GLNVM_ULT_CONF_EMP_AE_SHIFT 8 39724294f337SSean Bruno #define I40E_GLNVM_ULT_CONF_EMP_AE_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_CONF_EMP_AE_SHIFT) 39734294f337SSean Bruno #define I40E_GLNVM_ULT_CONF_PCIALT_AE_SHIFT 9 39744294f337SSean Bruno #define I40E_GLNVM_ULT_CONF_PCIALT_AE_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_CONF_PCIALT_AE_SHIFT) 39754294f337SSean Bruno #define I40E_GLNVM_ULT_RESERVED_4_SHIFT 10 39764294f337SSean Bruno #define I40E_GLNVM_ULT_RESERVED_4_MASK I40E_MASK(0x3FFFFF, I40E_GLNVM_ULT_RESERVED_4_SHIFT) 39774294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT 0x000B615C /* Reset: POR */ 39784294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_CMLAN_MEM_INIT_DONE_SHIFT 0 39794294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_CMLAN_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_CMLAN_MEM_INIT_DONE_SHIFT) 39804294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_PMAT_MEM_INIT_DONE_SHIFT 1 39814294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_PMAT_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_PMAT_MEM_INIT_DONE_SHIFT) 39824294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_RCU_MEM_INIT_DONE_SHIFT 2 39834294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_RCU_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_RCU_MEM_INIT_DONE_SHIFT) 39844294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_TDPU_MEM_INIT_DONE_SHIFT 3 39854294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_TDPU_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_TDPU_MEM_INIT_DONE_SHIFT) 39864294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_TLAN_MEM_INIT_DONE_SHIFT 4 39874294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_TLAN_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_TLAN_MEM_INIT_DONE_SHIFT) 39884294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_RLAN_MEM_INIT_DONE_SHIFT 5 39894294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_RLAN_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_RLAN_MEM_INIT_DONE_SHIFT) 39904294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_RDPU_MEM_INIT_DONE_SHIFT 6 39914294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_RDPU_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_RDPU_MEM_INIT_DONE_SHIFT) 39924294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_PPRS_MEM_INIT_DONE_SHIFT 7 39934294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_PPRS_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_PPRS_MEM_INIT_DONE_SHIFT) 39944294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_RPB_MEM_INIT_DONE_SHIFT 8 39954294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_RPB_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_RPB_MEM_INIT_DONE_SHIFT) 39964294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_TPB_MEM_INIT_DONE_SHIFT 9 39974294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_TPB_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_TPB_MEM_INIT_DONE_SHIFT) 39984294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_FOC_MEM_INIT_DONE_SHIFT 10 39994294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_FOC_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_FOC_MEM_INIT_DONE_SHIFT) 40004294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_TSCD_MEM_INIT_DONE_SHIFT 11 40014294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_TSCD_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_TSCD_MEM_INIT_DONE_SHIFT) 40024294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_TCB_MEM_INIT_DONE_SHIFT 12 40034294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_TCB_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_TCB_MEM_INIT_DONE_SHIFT) 40044294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_RCB_MEM_INIT_DONE_SHIFT 13 40054294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_RCB_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_RCB_MEM_INIT_DONE_SHIFT) 40064294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_WUC_MEM_INIT_DONE_SHIFT 14 40074294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_WUC_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_WUC_MEM_INIT_DONE_SHIFT) 40084294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_STAT_MEM_INIT_DONE_SHIFT 15 40094294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_STAT_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_STAT_MEM_INIT_DONE_SHIFT) 40104294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_ITR_MEM_INIT_DONE_SHIFT 16 40114294f337SSean Bruno #define I40E_MEM_INIT_DONE_STAT_ITR_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_ITR_MEM_INIT_DONE_SHIFT) 40124294f337SSean Bruno #define I40E_MNGSB_DADD 0x000B7030 /* Reset: POR */ 40134294f337SSean Bruno #define I40E_MNGSB_DADD_ADDR_SHIFT 0 40144294f337SSean Bruno #define I40E_MNGSB_DADD_ADDR_MASK I40E_MASK(0xFFFFFFFF, I40E_MNGSB_DADD_ADDR_SHIFT) 40154294f337SSean Bruno #define I40E_MNGSB_DCNT 0x000B7034 /* Reset: POR */ 40164294f337SSean Bruno #define I40E_MNGSB_DCNT_BYTE_CNT_SHIFT 0 40174294f337SSean Bruno #define I40E_MNGSB_DCNT_BYTE_CNT_MASK I40E_MASK(0xFFFFFFFF, I40E_MNGSB_DCNT_BYTE_CNT_SHIFT) 40184294f337SSean Bruno #define I40E_MNGSB_MSGCTL 0x000B7020 /* Reset: POR */ 40194294f337SSean Bruno #define I40E_MNGSB_MSGCTL_HDR_DWS_SHIFT 0 40204294f337SSean Bruno #define I40E_MNGSB_MSGCTL_HDR_DWS_MASK I40E_MASK(0x3, I40E_MNGSB_MSGCTL_HDR_DWS_SHIFT) 40214294f337SSean Bruno #define I40E_MNGSB_MSGCTL_EXP_RDW_SHIFT 8 40224294f337SSean Bruno #define I40E_MNGSB_MSGCTL_EXP_RDW_MASK I40E_MASK(0x1FF, I40E_MNGSB_MSGCTL_EXP_RDW_SHIFT) 40234294f337SSean Bruno #define I40E_MNGSB_MSGCTL_MSG_MODE_SHIFT 26 40244294f337SSean Bruno #define I40E_MNGSB_MSGCTL_MSG_MODE_MASK I40E_MASK(0x3, I40E_MNGSB_MSGCTL_MSG_MODE_SHIFT) 40254294f337SSean Bruno #define I40E_MNGSB_MSGCTL_TOKEN_MODE_SHIFT 28 40264294f337SSean Bruno #define I40E_MNGSB_MSGCTL_TOKEN_MODE_MASK I40E_MASK(0x3, I40E_MNGSB_MSGCTL_TOKEN_MODE_SHIFT) 40274294f337SSean Bruno #define I40E_MNGSB_MSGCTL_BARCLR_SHIFT 30 40284294f337SSean Bruno #define I40E_MNGSB_MSGCTL_BARCLR_MASK I40E_MASK(0x1, I40E_MNGSB_MSGCTL_BARCLR_SHIFT) 40294294f337SSean Bruno #define I40E_MNGSB_MSGCTL_CMDV_SHIFT 31 40304294f337SSean Bruno #define I40E_MNGSB_MSGCTL_CMDV_MASK I40E_MASK(0x1, I40E_MNGSB_MSGCTL_CMDV_SHIFT) 40314294f337SSean Bruno #define I40E_MNGSB_RDATA 0x000B7300 /* Reset: POR */ 40324294f337SSean Bruno #define I40E_MNGSB_RDATA_DATA_SHIFT 0 40334294f337SSean Bruno #define I40E_MNGSB_RDATA_DATA_MASK I40E_MASK(0xFFFFFFFF, I40E_MNGSB_RDATA_DATA_SHIFT) 40344294f337SSean Bruno #define I40E_MNGSB_RHDR0 0x000B72FC /* Reset: POR */ 40354294f337SSean Bruno #define I40E_MNGSB_RHDR0_DESTINATION_SHIFT 0 40364294f337SSean Bruno #define I40E_MNGSB_RHDR0_DESTINATION_MASK I40E_MASK(0xFF, I40E_MNGSB_RHDR0_DESTINATION_SHIFT) 40374294f337SSean Bruno #define I40E_MNGSB_RHDR0_SOURCE_SHIFT 8 40384294f337SSean Bruno #define I40E_MNGSB_RHDR0_SOURCE_MASK I40E_MASK(0xFF, I40E_MNGSB_RHDR0_SOURCE_SHIFT) 40394294f337SSean Bruno #define I40E_MNGSB_RHDR0_OPCODE_SHIFT 16 40404294f337SSean Bruno #define I40E_MNGSB_RHDR0_OPCODE_MASK I40E_MASK(0xFF, I40E_MNGSB_RHDR0_OPCODE_SHIFT) 40414294f337SSean Bruno #define I40E_MNGSB_RHDR0_TAG_SHIFT 24 40424294f337SSean Bruno #define I40E_MNGSB_RHDR0_TAG_MASK I40E_MASK(0x7, I40E_MNGSB_RHDR0_TAG_SHIFT) 40434294f337SSean Bruno #define I40E_MNGSB_RHDR0_RESPONSE_SHIFT 27 40444294f337SSean Bruno #define I40E_MNGSB_RHDR0_RESPONSE_MASK I40E_MASK(0x7, I40E_MNGSB_RHDR0_RESPONSE_SHIFT) 40454294f337SSean Bruno #define I40E_MNGSB_RHDR0_EH_SHIFT 31 40464294f337SSean Bruno #define I40E_MNGSB_RHDR0_EH_MASK I40E_MASK(0x1, I40E_MNGSB_RHDR0_EH_SHIFT) 40474294f337SSean Bruno #define I40E_MNGSB_RSPCTL 0x000B7024 /* Reset: POR */ 40484294f337SSean Bruno #define I40E_MNGSB_RSPCTL_DMA_MSG_DWORDS_SHIFT 0 40494294f337SSean Bruno #define I40E_MNGSB_RSPCTL_DMA_MSG_DWORDS_MASK I40E_MASK(0x1FF, I40E_MNGSB_RSPCTL_DMA_MSG_DWORDS_SHIFT) 40504294f337SSean Bruno #define I40E_MNGSB_RSPCTL_RSP_MODE_SHIFT 26 40514294f337SSean Bruno #define I40E_MNGSB_RSPCTL_RSP_MODE_MASK I40E_MASK(0x3, I40E_MNGSB_RSPCTL_RSP_MODE_SHIFT) 40524294f337SSean Bruno #define I40E_MNGSB_RSPCTL_RSP_BAD_LEN_SHIFT 30 40534294f337SSean Bruno #define I40E_MNGSB_RSPCTL_RSP_BAD_LEN_MASK I40E_MASK(0x1, I40E_MNGSB_RSPCTL_RSP_BAD_LEN_SHIFT) 40544294f337SSean Bruno #define I40E_MNGSB_RSPCTL_RSP_ERR_SHIFT 31 40554294f337SSean Bruno #define I40E_MNGSB_RSPCTL_RSP_ERR_MASK I40E_MASK(0x1, I40E_MNGSB_RSPCTL_RSP_ERR_SHIFT) 40564294f337SSean Bruno #define I40E_MNGSB_WDATA 0x000B7100 /* Reset: POR */ 40574294f337SSean Bruno #define I40E_MNGSB_WDATA_DATA_SHIFT 0 40584294f337SSean Bruno #define I40E_MNGSB_WDATA_DATA_MASK I40E_MASK(0xFFFFFFFF, I40E_MNGSB_WDATA_DATA_SHIFT) 40594294f337SSean Bruno #define I40E_MNGSB_WHDR0 0x000B70F4 /* Reset: POR */ 40604294f337SSean Bruno #define I40E_MNGSB_WHDR0_RAW_DEST_SHIFT 0 40614294f337SSean Bruno #define I40E_MNGSB_WHDR0_RAW_DEST_MASK I40E_MASK(0xFF, I40E_MNGSB_WHDR0_RAW_DEST_SHIFT) 40624294f337SSean Bruno #define I40E_MNGSB_WHDR0_DEST_SEL_SHIFT 12 40634294f337SSean Bruno #define I40E_MNGSB_WHDR0_DEST_SEL_MASK I40E_MASK(0xF, I40E_MNGSB_WHDR0_DEST_SEL_SHIFT) 40644294f337SSean Bruno #define I40E_MNGSB_WHDR0_OPCODE_SEL_SHIFT 16 40654294f337SSean Bruno #define I40E_MNGSB_WHDR0_OPCODE_SEL_MASK I40E_MASK(0xFF, I40E_MNGSB_WHDR0_OPCODE_SEL_SHIFT) 40664294f337SSean Bruno #define I40E_MNGSB_WHDR0_TAG_SHIFT 24 40674294f337SSean Bruno #define I40E_MNGSB_WHDR0_TAG_MASK I40E_MASK(0x7F, I40E_MNGSB_WHDR0_TAG_SHIFT) 40684294f337SSean Bruno #define I40E_MNGSB_WHDR1 0x000B70F8 /* Reset: POR */ 40694294f337SSean Bruno #define I40E_MNGSB_WHDR1_ADDR_SHIFT 0 40704294f337SSean Bruno #define I40E_MNGSB_WHDR1_ADDR_MASK I40E_MASK(0xFFFFFFFF, I40E_MNGSB_WHDR1_ADDR_SHIFT) 40714294f337SSean Bruno #define I40E_MNGSB_WHDR2 0x000B70FC /* Reset: POR */ 40724294f337SSean Bruno #define I40E_MNGSB_WHDR2_LENGTH_SHIFT 0 40734294f337SSean Bruno #define I40E_MNGSB_WHDR2_LENGTH_MASK I40E_MASK(0xFFFFFFFF, I40E_MNGSB_WHDR2_LENGTH_SHIFT) 40744294f337SSean Bruno 40754294f337SSean Bruno #define I40E_GLPCI_CAPSUP_WAKUP_EN_SHIFT 21 40764294f337SSean Bruno #define I40E_GLPCI_CAPSUP_WAKUP_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_WAKUP_EN_SHIFT) 40774294f337SSean Bruno 40784294f337SSean Bruno #define I40E_GLPCI_CUR_CLNT_COMMON 0x0009CA18 /* Reset: PCIR */ 40794294f337SSean Bruno #define I40E_GLPCI_CUR_CLNT_COMMON_DATA_LINES_SHIFT 0 40804294f337SSean Bruno #define I40E_GLPCI_CUR_CLNT_COMMON_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_CLNT_COMMON_DATA_LINES_SHIFT) 40814294f337SSean Bruno #define I40E_GLPCI_CUR_CLNT_COMMON_OSR_SHIFT 16 40824294f337SSean Bruno #define I40E_GLPCI_CUR_CLNT_COMMON_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_CLNT_COMMON_OSR_SHIFT) 40834294f337SSean Bruno #define I40E_GLPCI_CUR_CLNT_PIPEMON 0x0009CA20 /* Reset: PCIR */ 40844294f337SSean Bruno #define I40E_GLPCI_CUR_CLNT_PIPEMON_DATA_LINES_SHIFT 0 40854294f337SSean Bruno #define I40E_GLPCI_CUR_CLNT_PIPEMON_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_CLNT_PIPEMON_DATA_LINES_SHIFT) 40864294f337SSean Bruno #define I40E_GLPCI_CUR_MNG_ALWD 0x0009c514 /* Reset: PCIR */ 40874294f337SSean Bruno #define I40E_GLPCI_CUR_MNG_ALWD_DATA_LINES_SHIFT 0 40884294f337SSean Bruno #define I40E_GLPCI_CUR_MNG_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_MNG_ALWD_DATA_LINES_SHIFT) 40894294f337SSean Bruno #define I40E_GLPCI_CUR_MNG_ALWD_OSR_SHIFT 16 40904294f337SSean Bruno #define I40E_GLPCI_CUR_MNG_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_MNG_ALWD_OSR_SHIFT) 40914294f337SSean Bruno #define I40E_GLPCI_CUR_MNG_RSVD 0x0009c594 /* Reset: PCIR */ 40924294f337SSean Bruno #define I40E_GLPCI_CUR_MNG_RSVD_DATA_LINES_SHIFT 0 40934294f337SSean Bruno #define I40E_GLPCI_CUR_MNG_RSVD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_MNG_RSVD_DATA_LINES_SHIFT) 40944294f337SSean Bruno #define I40E_GLPCI_CUR_MNG_RSVD_OSR_SHIFT 16 40954294f337SSean Bruno #define I40E_GLPCI_CUR_MNG_RSVD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_MNG_RSVD_OSR_SHIFT) 40964294f337SSean Bruno #define I40E_GLPCI_CUR_PMAT_ALWD 0x0009c510 /* Reset: PCIR */ 40974294f337SSean Bruno #define I40E_GLPCI_CUR_PMAT_ALWD_DATA_LINES_SHIFT 0 40984294f337SSean Bruno #define I40E_GLPCI_CUR_PMAT_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_PMAT_ALWD_DATA_LINES_SHIFT) 40994294f337SSean Bruno #define I40E_GLPCI_CUR_PMAT_ALWD_OSR_SHIFT 16 41004294f337SSean Bruno #define I40E_GLPCI_CUR_PMAT_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_PMAT_ALWD_OSR_SHIFT) 41014294f337SSean Bruno #define I40E_GLPCI_CUR_PMAT_RSVD 0x0009c590 /* Reset: PCIR */ 41024294f337SSean Bruno #define I40E_GLPCI_CUR_PMAT_RSVD_DATA_LINES_SHIFT 0 41034294f337SSean Bruno #define I40E_GLPCI_CUR_PMAT_RSVD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_PMAT_RSVD_DATA_LINES_SHIFT) 41044294f337SSean Bruno #define I40E_GLPCI_CUR_PMAT_RSVD_OSR_SHIFT 16 41054294f337SSean Bruno #define I40E_GLPCI_CUR_PMAT_RSVD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_PMAT_RSVD_OSR_SHIFT) 41064294f337SSean Bruno #define I40E_GLPCI_CUR_RLAN_ALWD 0x0009c500 /* Reset: PCIR */ 41074294f337SSean Bruno #define I40E_GLPCI_CUR_RLAN_ALWD_DATA_LINES_SHIFT 0 41084294f337SSean Bruno #define I40E_GLPCI_CUR_RLAN_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RLAN_ALWD_DATA_LINES_SHIFT) 41094294f337SSean Bruno #define I40E_GLPCI_CUR_RLAN_ALWD_OSR_SHIFT 16 41104294f337SSean Bruno #define I40E_GLPCI_CUR_RLAN_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RLAN_ALWD_OSR_SHIFT) 41114294f337SSean Bruno #define I40E_GLPCI_CUR_RLAN_RSVD 0x0009c580 /* Reset: PCIR */ 41124294f337SSean Bruno #define I40E_GLPCI_CUR_RLAN_RSVD_DATA_LINES_SHIFT 0 41134294f337SSean Bruno #define I40E_GLPCI_CUR_RLAN_RSVD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RLAN_RSVD_DATA_LINES_SHIFT) 41144294f337SSean Bruno #define I40E_GLPCI_CUR_RLAN_RSVD_OSR_SHIFT 16 41154294f337SSean Bruno #define I40E_GLPCI_CUR_RLAN_RSVD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RLAN_RSVD_OSR_SHIFT) 41164294f337SSean Bruno #define I40E_GLPCI_CUR_RXPE_ALWD 0x0009c508 /* Reset: PCIR */ 41174294f337SSean Bruno #define I40E_GLPCI_CUR_RXPE_ALWD_DATA_LINES_SHIFT 0 41184294f337SSean Bruno #define I40E_GLPCI_CUR_RXPE_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RXPE_ALWD_DATA_LINES_SHIFT) 41194294f337SSean Bruno #define I40E_GLPCI_CUR_RXPE_ALWD_OSR_SHIFT 16 41204294f337SSean Bruno #define I40E_GLPCI_CUR_RXPE_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RXPE_ALWD_OSR_SHIFT) 41214294f337SSean Bruno #define I40E_GLPCI_CUR_RXPE_RSVD 0x0009c588 /* Reset: PCIR */ 41224294f337SSean Bruno #define I40E_GLPCI_CUR_RXPE_RSVD_DATA_LINES_SHIFT 0 41234294f337SSean Bruno #define I40E_GLPCI_CUR_RXPE_RSVD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RXPE_RSVD_DATA_LINES_SHIFT) 41244294f337SSean Bruno #define I40E_GLPCI_CUR_RXPE_RSVD_OSR_SHIFT 16 41254294f337SSean Bruno #define I40E_GLPCI_CUR_RXPE_RSVD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RXPE_RSVD_OSR_SHIFT) 41264294f337SSean Bruno #define I40E_GLPCI_CUR_TDPU_ALWD 0x0009c518 /* Reset: PCIR */ 41274294f337SSean Bruno #define I40E_GLPCI_CUR_TDPU_ALWD_DATA_LINES_SHIFT 0 41284294f337SSean Bruno #define I40E_GLPCI_CUR_TDPU_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TDPU_ALWD_DATA_LINES_SHIFT) 41294294f337SSean Bruno #define I40E_GLPCI_CUR_TDPU_ALWD_OSR_SHIFT 16 41304294f337SSean Bruno #define I40E_GLPCI_CUR_TDPU_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TDPU_ALWD_OSR_SHIFT) 41314294f337SSean Bruno #define I40E_GLPCI_CUR_TDPU_RSVD 0x0009c598 /* Reset: PCIR */ 41324294f337SSean Bruno #define I40E_GLPCI_CUR_TDPU_RSVD_DATA_LINES_SHIFT 0 41334294f337SSean Bruno #define I40E_GLPCI_CUR_TDPU_RSVD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TDPU_RSVD_DATA_LINES_SHIFT) 41344294f337SSean Bruno #define I40E_GLPCI_CUR_TDPU_RSVD_OSR_SHIFT 16 41354294f337SSean Bruno #define I40E_GLPCI_CUR_TDPU_RSVD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TDPU_RSVD_OSR_SHIFT) 41364294f337SSean Bruno #define I40E_GLPCI_CUR_TLAN_ALWD 0x0009c504 /* Reset: PCIR */ 41374294f337SSean Bruno #define I40E_GLPCI_CUR_TLAN_ALWD_DATA_LINES_SHIFT 0 41384294f337SSean Bruno #define I40E_GLPCI_CUR_TLAN_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TLAN_ALWD_DATA_LINES_SHIFT) 41394294f337SSean Bruno #define I40E_GLPCI_CUR_TLAN_ALWD_OSR_SHIFT 16 41404294f337SSean Bruno #define I40E_GLPCI_CUR_TLAN_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TLAN_ALWD_OSR_SHIFT) 41414294f337SSean Bruno #define I40E_GLPCI_CUR_TLAN_RSVD 0x0009c584 /* Reset: PCIR */ 41424294f337SSean Bruno #define I40E_GLPCI_CUR_TLAN_RSVD_DATA_LINES_SHIFT 0 41434294f337SSean Bruno #define I40E_GLPCI_CUR_TLAN_RSVD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TLAN_RSVD_DATA_LINES_SHIFT) 41444294f337SSean Bruno #define I40E_GLPCI_CUR_TLAN_RSVD_OSR_SHIFT 16 41454294f337SSean Bruno #define I40E_GLPCI_CUR_TLAN_RSVD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TLAN_RSVD_OSR_SHIFT) 41464294f337SSean Bruno #define I40E_GLPCI_CUR_TXPE_ALWD 0x0009c50C /* Reset: PCIR */ 41474294f337SSean Bruno #define I40E_GLPCI_CUR_TXPE_ALWD_DATA_LINES_SHIFT 0 41484294f337SSean Bruno #define I40E_GLPCI_CUR_TXPE_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TXPE_ALWD_DATA_LINES_SHIFT) 41494294f337SSean Bruno #define I40E_GLPCI_CUR_TXPE_ALWD_OSR_SHIFT 16 41504294f337SSean Bruno #define I40E_GLPCI_CUR_TXPE_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TXPE_ALWD_OSR_SHIFT) 41514294f337SSean Bruno #define I40E_GLPCI_CUR_TXPE_RSVD 0x0009c58c /* Reset: PCIR */ 41524294f337SSean Bruno #define I40E_GLPCI_CUR_TXPE_RSVD_DATA_LINES_SHIFT 0 41534294f337SSean Bruno #define I40E_GLPCI_CUR_TXPE_RSVD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TXPE_RSVD_DATA_LINES_SHIFT) 41544294f337SSean Bruno #define I40E_GLPCI_CUR_TXPE_RSVD_OSR_SHIFT 16 41554294f337SSean Bruno #define I40E_GLPCI_CUR_TXPE_RSVD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TXPE_RSVD_OSR_SHIFT) 41564294f337SSean Bruno #define I40E_GLPCI_CUR_WATMK_CLNT_COMMON 0x0009CA28 /* Reset: PCIR */ 41574294f337SSean Bruno #define I40E_GLPCI_CUR_WATMK_CLNT_COMMON_DATA_LINES_SHIFT 0 41584294f337SSean Bruno #define I40E_GLPCI_CUR_WATMK_CLNT_COMMON_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_WATMK_CLNT_COMMON_DATA_LINES_SHIFT) 41594294f337SSean Bruno #define I40E_GLPCI_CUR_WATMK_CLNT_COMMON_OSR_SHIFT 16 41604294f337SSean Bruno #define I40E_GLPCI_CUR_WATMK_CLNT_COMMON_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_WATMK_CLNT_COMMON_OSR_SHIFT) 41614294f337SSean Bruno 41624294f337SSean Bruno #define I40E_GLPCI_LBARCTRL_PE_DB_SIZE_SHIFT 4 41634294f337SSean Bruno #define I40E_GLPCI_LBARCTRL_PE_DB_SIZE_MASK I40E_MASK(0x3, I40E_GLPCI_LBARCTRL_PE_DB_SIZE_SHIFT) 41644294f337SSean Bruno #define I40E_GLPCI_LBARCTRL_VF_PE_DB_SIZE_SHIFT 10 41654294f337SSean Bruno #define I40E_GLPCI_LBARCTRL_VF_PE_DB_SIZE_MASK I40E_MASK(0x1, I40E_GLPCI_LBARCTRL_VF_PE_DB_SIZE_SHIFT) 41664294f337SSean Bruno #define I40E_GLPCI_NPQ_CFG 0x0009CA00 /* Reset: PCIR */ 41674294f337SSean Bruno #define I40E_GLPCI_NPQ_CFG_EXTEND_TO_SHIFT 0 41684294f337SSean Bruno #define I40E_GLPCI_NPQ_CFG_EXTEND_TO_MASK I40E_MASK(0x1, I40E_GLPCI_NPQ_CFG_EXTEND_TO_SHIFT) 41694294f337SSean Bruno #define I40E_GLPCI_NPQ_CFG_SMALL_TO_SHIFT 1 41704294f337SSean Bruno #define I40E_GLPCI_NPQ_CFG_SMALL_TO_MASK I40E_MASK(0x1, I40E_GLPCI_NPQ_CFG_SMALL_TO_SHIFT) 41714294f337SSean Bruno #define I40E_GLPCI_NPQ_CFG_WEIGHT_AVG_SHIFT 2 41724294f337SSean Bruno #define I40E_GLPCI_NPQ_CFG_WEIGHT_AVG_MASK I40E_MASK(0xF, I40E_GLPCI_NPQ_CFG_WEIGHT_AVG_SHIFT) 41734294f337SSean Bruno #define I40E_GLPCI_NPQ_CFG_NPQ_SPARE_SHIFT 6 41744294f337SSean Bruno #define I40E_GLPCI_NPQ_CFG_NPQ_SPARE_MASK I40E_MASK(0x3FF, I40E_GLPCI_NPQ_CFG_NPQ_SPARE_SHIFT) 41754294f337SSean Bruno #define I40E_GLPCI_NPQ_CFG_NPQ_ERR_STAT_SHIFT 16 41764294f337SSean Bruno #define I40E_GLPCI_NPQ_CFG_NPQ_ERR_STAT_MASK I40E_MASK(0xF, I40E_GLPCI_NPQ_CFG_NPQ_ERR_STAT_SHIFT) 41774294f337SSean Bruno #define I40E_GLPCI_WATMK_CLNT_PIPEMON 0x0009CA30 /* Reset: PCIR */ 41784294f337SSean Bruno #define I40E_GLPCI_WATMK_CLNT_PIPEMON_DATA_LINES_SHIFT 0 41794294f337SSean Bruno #define I40E_GLPCI_WATMK_CLNT_PIPEMON_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_CLNT_PIPEMON_DATA_LINES_SHIFT) 41804294f337SSean Bruno #define I40E_GLPCI_WATMK_MNG_ALWD 0x0009CB14 /* Reset: PCIR */ 41814294f337SSean Bruno #define I40E_GLPCI_WATMK_MNG_ALWD_DATA_LINES_SHIFT 0 41824294f337SSean Bruno #define I40E_GLPCI_WATMK_MNG_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_MNG_ALWD_DATA_LINES_SHIFT) 41834294f337SSean Bruno #define I40E_GLPCI_WATMK_MNG_ALWD_OSR_SHIFT 16 41844294f337SSean Bruno #define I40E_GLPCI_WATMK_MNG_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_MNG_ALWD_OSR_SHIFT) 41854294f337SSean Bruno #define I40E_GLPCI_WATMK_PMAT_ALWD 0x0009CB10 /* Reset: PCIR */ 41864294f337SSean Bruno #define I40E_GLPCI_WATMK_PMAT_ALWD_DATA_LINES_SHIFT 0 41874294f337SSean Bruno #define I40E_GLPCI_WATMK_PMAT_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_PMAT_ALWD_DATA_LINES_SHIFT) 41884294f337SSean Bruno #define I40E_GLPCI_WATMK_PMAT_ALWD_OSR_SHIFT 16 41894294f337SSean Bruno #define I40E_GLPCI_WATMK_PMAT_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_PMAT_ALWD_OSR_SHIFT) 41904294f337SSean Bruno #define I40E_GLPCI_WATMK_RLAN_ALWD 0x0009CB00 /* Reset: PCIR */ 41914294f337SSean Bruno #define I40E_GLPCI_WATMK_RLAN_ALWD_DATA_LINES_SHIFT 0 41924294f337SSean Bruno #define I40E_GLPCI_WATMK_RLAN_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_RLAN_ALWD_DATA_LINES_SHIFT) 41934294f337SSean Bruno #define I40E_GLPCI_WATMK_RLAN_ALWD_OSR_SHIFT 16 41944294f337SSean Bruno #define I40E_GLPCI_WATMK_RLAN_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_RLAN_ALWD_OSR_SHIFT) 41954294f337SSean Bruno #define I40E_GLPCI_WATMK_RXPE_ALWD 0x0009CB08 /* Reset: PCIR */ 41964294f337SSean Bruno #define I40E_GLPCI_WATMK_RXPE_ALWD_DATA_LINES_SHIFT 0 41974294f337SSean Bruno #define I40E_GLPCI_WATMK_RXPE_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_RXPE_ALWD_DATA_LINES_SHIFT) 41984294f337SSean Bruno #define I40E_GLPCI_WATMK_RXPE_ALWD_OSR_SHIFT 16 41994294f337SSean Bruno #define I40E_GLPCI_WATMK_RXPE_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_RXPE_ALWD_OSR_SHIFT) 42004294f337SSean Bruno #define I40E_GLPCI_WATMK_TLAN_ALWD 0x0009CB04 /* Reset: PCIR */ 42014294f337SSean Bruno #define I40E_GLPCI_WATMK_TLAN_ALWD_DATA_LINES_SHIFT 0 42024294f337SSean Bruno #define I40E_GLPCI_WATMK_TLAN_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_TLAN_ALWD_DATA_LINES_SHIFT) 42034294f337SSean Bruno #define I40E_GLPCI_WATMK_TLAN_ALWD_OSR_SHIFT 16 42044294f337SSean Bruno #define I40E_GLPCI_WATMK_TLAN_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_TLAN_ALWD_OSR_SHIFT) 42054294f337SSean Bruno #define I40E_GLPCI_WATMK_TPDU_ALWD 0x0009CB18 /* Reset: PCIR */ 42064294f337SSean Bruno #define I40E_GLPCI_WATMK_TPDU_ALWD_DATA_LINES_SHIFT 0 42074294f337SSean Bruno #define I40E_GLPCI_WATMK_TPDU_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_TPDU_ALWD_DATA_LINES_SHIFT) 42084294f337SSean Bruno #define I40E_GLPCI_WATMK_TPDU_ALWD_OSR_SHIFT 16 42094294f337SSean Bruno #define I40E_GLPCI_WATMK_TPDU_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_TPDU_ALWD_OSR_SHIFT) 42104294f337SSean Bruno #define I40E_GLPCI_WATMK_TXPE_ALWD 0x0009CB0c /* Reset: PCIR */ 42114294f337SSean Bruno #define I40E_GLPCI_WATMK_TXPE_ALWD_DATA_LINES_SHIFT 0 42124294f337SSean Bruno #define I40E_GLPCI_WATMK_TXPE_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_TXPE_ALWD_DATA_LINES_SHIFT) 42134294f337SSean Bruno #define I40E_GLPCI_WATMK_TXPE_ALWD_OSR_SHIFT 16 42144294f337SSean Bruno #define I40E_GLPCI_WATMK_TXPE_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_TXPE_ALWD_OSR_SHIFT) 42154294f337SSean Bruno #define I40E_GLPE_CPUSTATUS0 0x0000D040 /* Reset: PE_CORER */ 42164294f337SSean Bruno #define I40E_GLPE_CPUSTATUS0_PECPUSTATUS0_SHIFT 0 42174294f337SSean Bruno #define I40E_GLPE_CPUSTATUS0_PECPUSTATUS0_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPE_CPUSTATUS0_PECPUSTATUS0_SHIFT) 42184294f337SSean Bruno #define I40E_GLPE_CPUSTATUS1 0x0000D044 /* Reset: PE_CORER */ 42194294f337SSean Bruno #define I40E_GLPE_CPUSTATUS1_PECPUSTATUS1_SHIFT 0 42204294f337SSean Bruno #define I40E_GLPE_CPUSTATUS1_PECPUSTATUS1_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPE_CPUSTATUS1_PECPUSTATUS1_SHIFT) 42214294f337SSean Bruno #define I40E_GLPE_CPUSTATUS2 0x0000D048 /* Reset: PE_CORER */ 42224294f337SSean Bruno #define I40E_GLPE_CPUSTATUS2_PECPUSTATUS2_SHIFT 0 42234294f337SSean Bruno #define I40E_GLPE_CPUSTATUS2_PECPUSTATUS2_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPE_CPUSTATUS2_PECPUSTATUS2_SHIFT) 42244294f337SSean Bruno #define I40E_GLPE_CPUTRIG0 0x0000D060 /* Reset: PE_CORER */ 42254294f337SSean Bruno #define I40E_GLPE_CPUTRIG0_PECPUTRIG0_SHIFT 0 42264294f337SSean Bruno #define I40E_GLPE_CPUTRIG0_PECPUTRIG0_MASK I40E_MASK(0xFFFF, I40E_GLPE_CPUTRIG0_PECPUTRIG0_SHIFT) 42274294f337SSean Bruno #define I40E_GLPE_CPUTRIG0_TEPREQUEST0_SHIFT 17 42284294f337SSean Bruno #define I40E_GLPE_CPUTRIG0_TEPREQUEST0_MASK I40E_MASK(0x1, I40E_GLPE_CPUTRIG0_TEPREQUEST0_SHIFT) 42294294f337SSean Bruno #define I40E_GLPE_CPUTRIG0_OOPREQUEST0_SHIFT 18 42304294f337SSean Bruno #define I40E_GLPE_CPUTRIG0_OOPREQUEST0_MASK I40E_MASK(0x1, I40E_GLPE_CPUTRIG0_OOPREQUEST0_SHIFT) 42314294f337SSean Bruno #define I40E_GLPE_DUAL40_RUPM 0x0000DA04 /* Reset: PE_CORER */ 42324294f337SSean Bruno #define I40E_GLPE_DUAL40_RUPM_DUAL_40G_MODE_SHIFT 0 42334294f337SSean Bruno #define I40E_GLPE_DUAL40_RUPM_DUAL_40G_MODE_MASK I40E_MASK(0x1, I40E_GLPE_DUAL40_RUPM_DUAL_40G_MODE_SHIFT) 42344294f337SSean Bruno #define I40E_GLPE_PFAEQEDROPCNT(_i) (0x00131440 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 42354294f337SSean Bruno #define I40E_GLPE_PFAEQEDROPCNT_MAX_INDEX 15 42364294f337SSean Bruno #define I40E_GLPE_PFAEQEDROPCNT_AEQEDROPCNT_SHIFT 0 42374294f337SSean Bruno #define I40E_GLPE_PFAEQEDROPCNT_AEQEDROPCNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_PFAEQEDROPCNT_AEQEDROPCNT_SHIFT) 42384294f337SSean Bruno #define I40E_GLPE_PFCEQEDROPCNT(_i) (0x001313C0 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 42394294f337SSean Bruno #define I40E_GLPE_PFCEQEDROPCNT_MAX_INDEX 15 42404294f337SSean Bruno #define I40E_GLPE_PFCEQEDROPCNT_CEQEDROPCNT_SHIFT 0 42414294f337SSean Bruno #define I40E_GLPE_PFCEQEDROPCNT_CEQEDROPCNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_PFCEQEDROPCNT_CEQEDROPCNT_SHIFT) 42424294f337SSean Bruno #define I40E_GLPE_PFCQEDROPCNT(_i) (0x00131340 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */ 42434294f337SSean Bruno #define I40E_GLPE_PFCQEDROPCNT_MAX_INDEX 15 42444294f337SSean Bruno #define I40E_GLPE_PFCQEDROPCNT_CQEDROPCNT_SHIFT 0 42454294f337SSean Bruno #define I40E_GLPE_PFCQEDROPCNT_CQEDROPCNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_PFCQEDROPCNT_CQEDROPCNT_SHIFT) 42464294f337SSean Bruno #define I40E_GLPE_RUPM_CQPPOOL 0x0000DACC /* Reset: PE_CORER */ 42474294f337SSean Bruno #define I40E_GLPE_RUPM_CQPPOOL_CQPSPADS_SHIFT 0 42484294f337SSean Bruno #define I40E_GLPE_RUPM_CQPPOOL_CQPSPADS_MASK I40E_MASK(0xFF, I40E_GLPE_RUPM_CQPPOOL_CQPSPADS_SHIFT) 42494294f337SSean Bruno #define I40E_GLPE_RUPM_FLRPOOL 0x0000DAC4 /* Reset: PE_CORER */ 42504294f337SSean Bruno #define I40E_GLPE_RUPM_FLRPOOL_FLRSPADS_SHIFT 0 42514294f337SSean Bruno #define I40E_GLPE_RUPM_FLRPOOL_FLRSPADS_MASK I40E_MASK(0xFF, I40E_GLPE_RUPM_FLRPOOL_FLRSPADS_SHIFT) 42524294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL 0x0000DA00 /* Reset: PE_CORER */ 42534294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL_ALLOFFTH_SHIFT 0 42544294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL_ALLOFFTH_MASK I40E_MASK(0xFF, I40E_GLPE_RUPM_GCTL_ALLOFFTH_SHIFT) 42554294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL_RUPM_P0_DIS_SHIFT 26 42564294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL_RUPM_P0_DIS_MASK I40E_MASK(0x1, I40E_GLPE_RUPM_GCTL_RUPM_P0_DIS_SHIFT) 42574294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL_RUPM_P1_DIS_SHIFT 27 42584294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL_RUPM_P1_DIS_MASK I40E_MASK(0x1, I40E_GLPE_RUPM_GCTL_RUPM_P1_DIS_SHIFT) 42594294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL_RUPM_P2_DIS_SHIFT 28 42604294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL_RUPM_P2_DIS_MASK I40E_MASK(0x1, I40E_GLPE_RUPM_GCTL_RUPM_P2_DIS_SHIFT) 42614294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL_RUPM_P3_DIS_SHIFT 29 42624294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL_RUPM_P3_DIS_MASK I40E_MASK(0x1, I40E_GLPE_RUPM_GCTL_RUPM_P3_DIS_SHIFT) 42634294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL_RUPM_DIS_SHIFT 30 42644294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL_RUPM_DIS_MASK I40E_MASK(0x1, I40E_GLPE_RUPM_GCTL_RUPM_DIS_SHIFT) 42654294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL_SWLB_MODE_SHIFT 31 42664294f337SSean Bruno #define I40E_GLPE_RUPM_GCTL_SWLB_MODE_MASK I40E_MASK(0x1, I40E_GLPE_RUPM_GCTL_SWLB_MODE_SHIFT) 42674294f337SSean Bruno #define I40E_GLPE_RUPM_PTXPOOL 0x0000DAC8 /* Reset: PE_CORER */ 42684294f337SSean Bruno #define I40E_GLPE_RUPM_PTXPOOL_PTXSPADS_SHIFT 0 42694294f337SSean Bruno #define I40E_GLPE_RUPM_PTXPOOL_PTXSPADS_MASK I40E_MASK(0xFF, I40E_GLPE_RUPM_PTXPOOL_PTXSPADS_SHIFT) 42704294f337SSean Bruno #define I40E_GLPE_RUPM_PUSHPOOL 0x0000DAC0 /* Reset: PE_CORER */ 42714294f337SSean Bruno #define I40E_GLPE_RUPM_PUSHPOOL_PUSHSPADS_SHIFT 0 42724294f337SSean Bruno #define I40E_GLPE_RUPM_PUSHPOOL_PUSHSPADS_MASK I40E_MASK(0xFF, I40E_GLPE_RUPM_PUSHPOOL_PUSHSPADS_SHIFT) 42734294f337SSean Bruno #define I40E_GLPE_RUPM_TXHOST_EN 0x0000DA08 /* Reset: PE_CORER */ 42744294f337SSean Bruno #define I40E_GLPE_RUPM_TXHOST_EN_TXHOST_EN_SHIFT 0 42754294f337SSean Bruno #define I40E_GLPE_RUPM_TXHOST_EN_TXHOST_EN_MASK I40E_MASK(0x1, I40E_GLPE_RUPM_TXHOST_EN_TXHOST_EN_SHIFT) 42764294f337SSean Bruno #define I40E_GLPE_VFAEQEDROPCNT(_i) (0x00132540 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 42774294f337SSean Bruno #define I40E_GLPE_VFAEQEDROPCNT_MAX_INDEX 31 42784294f337SSean Bruno #define I40E_GLPE_VFAEQEDROPCNT_AEQEDROPCNT_SHIFT 0 42794294f337SSean Bruno #define I40E_GLPE_VFAEQEDROPCNT_AEQEDROPCNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_VFAEQEDROPCNT_AEQEDROPCNT_SHIFT) 42804294f337SSean Bruno #define I40E_GLPE_VFCEQEDROPCNT(_i) (0x00132440 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 42814294f337SSean Bruno #define I40E_GLPE_VFCEQEDROPCNT_MAX_INDEX 31 42824294f337SSean Bruno #define I40E_GLPE_VFCEQEDROPCNT_CEQEDROPCNT_SHIFT 0 42834294f337SSean Bruno #define I40E_GLPE_VFCEQEDROPCNT_CEQEDROPCNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_VFCEQEDROPCNT_CEQEDROPCNT_SHIFT) 42844294f337SSean Bruno #define I40E_GLPE_VFCQEDROPCNT(_i) (0x00132340 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */ 42854294f337SSean Bruno #define I40E_GLPE_VFCQEDROPCNT_MAX_INDEX 31 42864294f337SSean Bruno #define I40E_GLPE_VFCQEDROPCNT_CQEDROPCNT_SHIFT 0 42874294f337SSean Bruno #define I40E_GLPE_VFCQEDROPCNT_CQEDROPCNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_VFCQEDROPCNT_CQEDROPCNT_SHIFT) 42884294f337SSean Bruno #define I40E_GLPE_VFFLMOBJCTRL(_i) (0x0000D400 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 42894294f337SSean Bruno #define I40E_GLPE_VFFLMOBJCTRL_MAX_INDEX 31 42904294f337SSean Bruno #define I40E_GLPE_VFFLMOBJCTRL_XMIT_BLOCKSIZE_SHIFT 0 42914294f337SSean Bruno #define I40E_GLPE_VFFLMOBJCTRL_XMIT_BLOCKSIZE_MASK I40E_MASK(0x7, I40E_GLPE_VFFLMOBJCTRL_XMIT_BLOCKSIZE_SHIFT) 42924294f337SSean Bruno #define I40E_GLPE_VFFLMOBJCTRL_Q1_BLOCKSIZE_SHIFT 8 42934294f337SSean Bruno #define I40E_GLPE_VFFLMOBJCTRL_Q1_BLOCKSIZE_MASK I40E_MASK(0x7, I40E_GLPE_VFFLMOBJCTRL_Q1_BLOCKSIZE_SHIFT) 42944294f337SSean Bruno #define I40E_GLPE_VFFLMQ1ALLOCERR(_i) (0x0000C700 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 42954294f337SSean Bruno #define I40E_GLPE_VFFLMQ1ALLOCERR_MAX_INDEX 31 42964294f337SSean Bruno #define I40E_GLPE_VFFLMQ1ALLOCERR_ERROR_COUNT_SHIFT 0 42974294f337SSean Bruno #define I40E_GLPE_VFFLMQ1ALLOCERR_ERROR_COUNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_VFFLMQ1ALLOCERR_ERROR_COUNT_SHIFT) 42984294f337SSean Bruno #define I40E_GLPE_VFFLMXMITALLOCERR(_i) (0x0000C600 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 42994294f337SSean Bruno #define I40E_GLPE_VFFLMXMITALLOCERR_MAX_INDEX 31 43004294f337SSean Bruno #define I40E_GLPE_VFFLMXMITALLOCERR_ERROR_COUNT_SHIFT 0 43014294f337SSean Bruno #define I40E_GLPE_VFFLMXMITALLOCERR_ERROR_COUNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_VFFLMXMITALLOCERR_ERROR_COUNT_SHIFT) 43024294f337SSean Bruno #define I40E_GLPE_VFUDACTRL(_i) (0x0000C000 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 43034294f337SSean Bruno #define I40E_GLPE_VFUDACTRL_MAX_INDEX 31 43044294f337SSean Bruno #define I40E_GLPE_VFUDACTRL_IPV4MCFRAGRESBP_SHIFT 0 43054294f337SSean Bruno #define I40E_GLPE_VFUDACTRL_IPV4MCFRAGRESBP_MASK I40E_MASK(0x1, I40E_GLPE_VFUDACTRL_IPV4MCFRAGRESBP_SHIFT) 43064294f337SSean Bruno #define I40E_GLPE_VFUDACTRL_IPV4UCFRAGRESBP_SHIFT 1 43074294f337SSean Bruno #define I40E_GLPE_VFUDACTRL_IPV4UCFRAGRESBP_MASK I40E_MASK(0x1, I40E_GLPE_VFUDACTRL_IPV4UCFRAGRESBP_SHIFT) 43084294f337SSean Bruno #define I40E_GLPE_VFUDACTRL_IPV6MCFRAGRESBP_SHIFT 2 43094294f337SSean Bruno #define I40E_GLPE_VFUDACTRL_IPV6MCFRAGRESBP_MASK I40E_MASK(0x1, I40E_GLPE_VFUDACTRL_IPV6MCFRAGRESBP_SHIFT) 43104294f337SSean Bruno #define I40E_GLPE_VFUDACTRL_IPV6UCFRAGRESBP_SHIFT 3 43114294f337SSean Bruno #define I40E_GLPE_VFUDACTRL_IPV6UCFRAGRESBP_MASK I40E_MASK(0x1, I40E_GLPE_VFUDACTRL_IPV6UCFRAGRESBP_SHIFT) 43124294f337SSean Bruno #define I40E_GLPE_VFUDACTRL_UDPMCFRAGRESFAIL_SHIFT 4 43134294f337SSean Bruno #define I40E_GLPE_VFUDACTRL_UDPMCFRAGRESFAIL_MASK I40E_MASK(0x1, I40E_GLPE_VFUDACTRL_UDPMCFRAGRESFAIL_SHIFT) 43144294f337SSean Bruno #define I40E_GLPE_VFUDAUCFBQPN(_i) (0x0000C100 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 43154294f337SSean Bruno #define I40E_GLPE_VFUDAUCFBQPN_MAX_INDEX 31 43164294f337SSean Bruno #define I40E_GLPE_VFUDAUCFBQPN_QPN_SHIFT 0 43174294f337SSean Bruno #define I40E_GLPE_VFUDAUCFBQPN_QPN_MASK I40E_MASK(0x3FFFF, I40E_GLPE_VFUDAUCFBQPN_QPN_SHIFT) 43184294f337SSean Bruno #define I40E_GLPE_VFUDAUCFBQPN_VALID_SHIFT 31 43194294f337SSean Bruno #define I40E_GLPE_VFUDAUCFBQPN_VALID_MASK I40E_MASK(0x1, I40E_GLPE_VFUDAUCFBQPN_VALID_SHIFT) 43204294f337SSean Bruno #define I40E_PFPE_AEQALLOC 0x00131180 /* Reset: PFR */ 43214294f337SSean Bruno #define I40E_PFPE_AEQALLOC_AECOUNT_SHIFT 0 43224294f337SSean Bruno #define I40E_PFPE_AEQALLOC_AECOUNT_MASK I40E_MASK(0xFFFFFFFF, I40E_PFPE_AEQALLOC_AECOUNT_SHIFT) 43234294f337SSean Bruno #define I40E_PFPE_CCQPHIGH 0x00008200 /* Reset: PFR */ 43244294f337SSean Bruno #define I40E_PFPE_CCQPHIGH_PECCQPHIGH_SHIFT 0 43254294f337SSean Bruno #define I40E_PFPE_CCQPHIGH_PECCQPHIGH_MASK I40E_MASK(0xFFFFFFFF, I40E_PFPE_CCQPHIGH_PECCQPHIGH_SHIFT) 43264294f337SSean Bruno #define I40E_PFPE_CCQPLOW 0x00008180 /* Reset: PFR */ 43274294f337SSean Bruno #define I40E_PFPE_CCQPLOW_PECCQPLOW_SHIFT 0 43284294f337SSean Bruno #define I40E_PFPE_CCQPLOW_PECCQPLOW_MASK I40E_MASK(0xFFFFFFFF, I40E_PFPE_CCQPLOW_PECCQPLOW_SHIFT) 43294294f337SSean Bruno #define I40E_PFPE_CCQPSTATUS 0x00008100 /* Reset: PFR */ 43304294f337SSean Bruno #define I40E_PFPE_CCQPSTATUS_CCQP_DONE_SHIFT 0 43314294f337SSean Bruno #define I40E_PFPE_CCQPSTATUS_CCQP_DONE_MASK I40E_MASK(0x1, I40E_PFPE_CCQPSTATUS_CCQP_DONE_SHIFT) 43324294f337SSean Bruno #define I40E_PFPE_CCQPSTATUS_HMC_PROFILE_SHIFT 4 43334294f337SSean Bruno #define I40E_PFPE_CCQPSTATUS_HMC_PROFILE_MASK I40E_MASK(0x7, I40E_PFPE_CCQPSTATUS_HMC_PROFILE_SHIFT) 43344294f337SSean Bruno #define I40E_PFPE_CCQPSTATUS_RDMA_EN_VFS_SHIFT 16 43354294f337SSean Bruno #define I40E_PFPE_CCQPSTATUS_RDMA_EN_VFS_MASK I40E_MASK(0x3F, I40E_PFPE_CCQPSTATUS_RDMA_EN_VFS_SHIFT) 43364294f337SSean Bruno #define I40E_PFPE_CCQPSTATUS_CCQP_ERR_SHIFT 31 43374294f337SSean Bruno #define I40E_PFPE_CCQPSTATUS_CCQP_ERR_MASK I40E_MASK(0x1, I40E_PFPE_CCQPSTATUS_CCQP_ERR_SHIFT) 43384294f337SSean Bruno #define I40E_PFPE_CQACK 0x00131100 /* Reset: PFR */ 43394294f337SSean Bruno #define I40E_PFPE_CQACK_PECQID_SHIFT 0 43404294f337SSean Bruno #define I40E_PFPE_CQACK_PECQID_MASK I40E_MASK(0x1FFFF, I40E_PFPE_CQACK_PECQID_SHIFT) 43414294f337SSean Bruno #define I40E_PFPE_CQARM 0x00131080 /* Reset: PFR */ 43424294f337SSean Bruno #define I40E_PFPE_CQARM_PECQID_SHIFT 0 43434294f337SSean Bruno #define I40E_PFPE_CQARM_PECQID_MASK I40E_MASK(0x1FFFF, I40E_PFPE_CQARM_PECQID_SHIFT) 43444294f337SSean Bruno #define I40E_PFPE_CQPDB 0x00008000 /* Reset: PFR */ 43454294f337SSean Bruno #define I40E_PFPE_CQPDB_WQHEAD_SHIFT 0 43464294f337SSean Bruno #define I40E_PFPE_CQPDB_WQHEAD_MASK I40E_MASK(0x7FF, I40E_PFPE_CQPDB_WQHEAD_SHIFT) 43474294f337SSean Bruno #define I40E_PFPE_CQPERRCODES 0x00008880 /* Reset: PFR */ 43484294f337SSean Bruno #define I40E_PFPE_CQPERRCODES_CQP_MINOR_CODE_SHIFT 0 43494294f337SSean Bruno #define I40E_PFPE_CQPERRCODES_CQP_MINOR_CODE_MASK I40E_MASK(0xFFFF, I40E_PFPE_CQPERRCODES_CQP_MINOR_CODE_SHIFT) 43504294f337SSean Bruno #define I40E_PFPE_CQPERRCODES_CQP_MAJOR_CODE_SHIFT 16 43514294f337SSean Bruno #define I40E_PFPE_CQPERRCODES_CQP_MAJOR_CODE_MASK I40E_MASK(0xFFFF, I40E_PFPE_CQPERRCODES_CQP_MAJOR_CODE_SHIFT) 43524294f337SSean Bruno #define I40E_PFPE_CQPTAIL 0x00008080 /* Reset: PFR */ 43534294f337SSean Bruno #define I40E_PFPE_CQPTAIL_WQTAIL_SHIFT 0 43544294f337SSean Bruno #define I40E_PFPE_CQPTAIL_WQTAIL_MASK I40E_MASK(0x7FF, I40E_PFPE_CQPTAIL_WQTAIL_SHIFT) 43554294f337SSean Bruno #define I40E_PFPE_CQPTAIL_CQP_OP_ERR_SHIFT 31 43564294f337SSean Bruno #define I40E_PFPE_CQPTAIL_CQP_OP_ERR_MASK I40E_MASK(0x1, I40E_PFPE_CQPTAIL_CQP_OP_ERR_SHIFT) 43574294f337SSean Bruno #define I40E_PFPE_FLMQ1ALLOCERR 0x00008980 /* Reset: PFR */ 43584294f337SSean Bruno #define I40E_PFPE_FLMQ1ALLOCERR_ERROR_COUNT_SHIFT 0 43594294f337SSean Bruno #define I40E_PFPE_FLMQ1ALLOCERR_ERROR_COUNT_MASK I40E_MASK(0xFFFF, I40E_PFPE_FLMQ1ALLOCERR_ERROR_COUNT_SHIFT) 43604294f337SSean Bruno #define I40E_PFPE_FLMXMITALLOCERR 0x00008900 /* Reset: PFR */ 43614294f337SSean Bruno #define I40E_PFPE_FLMXMITALLOCERR_ERROR_COUNT_SHIFT 0 43624294f337SSean Bruno #define I40E_PFPE_FLMXMITALLOCERR_ERROR_COUNT_MASK I40E_MASK(0xFFFF, I40E_PFPE_FLMXMITALLOCERR_ERROR_COUNT_SHIFT) 43634294f337SSean Bruno #define I40E_PFPE_IPCONFIG0 0x00008280 /* Reset: PFR */ 43644294f337SSean Bruno #define I40E_PFPE_IPCONFIG0_PEIPID_SHIFT 0 43654294f337SSean Bruno #define I40E_PFPE_IPCONFIG0_PEIPID_MASK I40E_MASK(0xFFFF, I40E_PFPE_IPCONFIG0_PEIPID_SHIFT) 43664294f337SSean Bruno #define I40E_PFPE_IPCONFIG0_USEENTIREIDRANGE_SHIFT 16 43674294f337SSean Bruno #define I40E_PFPE_IPCONFIG0_USEENTIREIDRANGE_MASK I40E_MASK(0x1, I40E_PFPE_IPCONFIG0_USEENTIREIDRANGE_SHIFT) 43684294f337SSean Bruno #define I40E_PFPE_MRTEIDXMASK 0x00008600 /* Reset: PFR */ 43694294f337SSean Bruno #define I40E_PFPE_MRTEIDXMASK_MRTEIDXMASKBITS_SHIFT 0 43704294f337SSean Bruno #define I40E_PFPE_MRTEIDXMASK_MRTEIDXMASKBITS_MASK I40E_MASK(0x1F, I40E_PFPE_MRTEIDXMASK_MRTEIDXMASKBITS_SHIFT) 43714294f337SSean Bruno #define I40E_PFPE_RCVUNEXPECTEDERROR 0x00008680 /* Reset: PFR */ 43724294f337SSean Bruno #define I40E_PFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_SHIFT 0 43734294f337SSean Bruno #define I40E_PFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_MASK I40E_MASK(0xFFFFFF, I40E_PFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_SHIFT) 43744294f337SSean Bruno #define I40E_PFPE_TCPNOWTIMER 0x00008580 /* Reset: PFR */ 43754294f337SSean Bruno #define I40E_PFPE_TCPNOWTIMER_TCP_NOW_SHIFT 0 43764294f337SSean Bruno #define I40E_PFPE_TCPNOWTIMER_TCP_NOW_MASK I40E_MASK(0xFFFFFFFF, I40E_PFPE_TCPNOWTIMER_TCP_NOW_SHIFT) 43774294f337SSean Bruno #define I40E_PFPE_UDACTRL 0x00008700 /* Reset: PFR */ 43784294f337SSean Bruno #define I40E_PFPE_UDACTRL_IPV4MCFRAGRESBP_SHIFT 0 43794294f337SSean Bruno #define I40E_PFPE_UDACTRL_IPV4MCFRAGRESBP_MASK I40E_MASK(0x1, I40E_PFPE_UDACTRL_IPV4MCFRAGRESBP_SHIFT) 43804294f337SSean Bruno #define I40E_PFPE_UDACTRL_IPV4UCFRAGRESBP_SHIFT 1 43814294f337SSean Bruno #define I40E_PFPE_UDACTRL_IPV4UCFRAGRESBP_MASK I40E_MASK(0x1, I40E_PFPE_UDACTRL_IPV4UCFRAGRESBP_SHIFT) 43824294f337SSean Bruno #define I40E_PFPE_UDACTRL_IPV6MCFRAGRESBP_SHIFT 2 43834294f337SSean Bruno #define I40E_PFPE_UDACTRL_IPV6MCFRAGRESBP_MASK I40E_MASK(0x1, I40E_PFPE_UDACTRL_IPV6MCFRAGRESBP_SHIFT) 43844294f337SSean Bruno #define I40E_PFPE_UDACTRL_IPV6UCFRAGRESBP_SHIFT 3 43854294f337SSean Bruno #define I40E_PFPE_UDACTRL_IPV6UCFRAGRESBP_MASK I40E_MASK(0x1, I40E_PFPE_UDACTRL_IPV6UCFRAGRESBP_SHIFT) 43864294f337SSean Bruno #define I40E_PFPE_UDACTRL_UDPMCFRAGRESFAIL_SHIFT 4 43874294f337SSean Bruno #define I40E_PFPE_UDACTRL_UDPMCFRAGRESFAIL_MASK I40E_MASK(0x1, I40E_PFPE_UDACTRL_UDPMCFRAGRESFAIL_SHIFT) 43884294f337SSean Bruno #define I40E_PFPE_UDAUCFBQPN 0x00008780 /* Reset: PFR */ 43894294f337SSean Bruno #define I40E_PFPE_UDAUCFBQPN_QPN_SHIFT 0 43904294f337SSean Bruno #define I40E_PFPE_UDAUCFBQPN_QPN_MASK I40E_MASK(0x3FFFF, I40E_PFPE_UDAUCFBQPN_QPN_SHIFT) 43914294f337SSean Bruno #define I40E_PFPE_UDAUCFBQPN_VALID_SHIFT 31 43924294f337SSean Bruno #define I40E_PFPE_UDAUCFBQPN_VALID_MASK I40E_MASK(0x1, I40E_PFPE_UDAUCFBQPN_VALID_SHIFT) 43934294f337SSean Bruno #define I40E_PFPE_WQEALLOC 0x00138C00 /* Reset: PFR */ 43944294f337SSean Bruno #define I40E_PFPE_WQEALLOC_PEQPID_SHIFT 0 43954294f337SSean Bruno #define I40E_PFPE_WQEALLOC_PEQPID_MASK I40E_MASK(0x3FFFF, I40E_PFPE_WQEALLOC_PEQPID_SHIFT) 43964294f337SSean Bruno #define I40E_PFPE_WQEALLOC_WQE_DESC_INDEX_SHIFT 20 43974294f337SSean Bruno #define I40E_PFPE_WQEALLOC_WQE_DESC_INDEX_MASK I40E_MASK(0xFFF, I40E_PFPE_WQEALLOC_WQE_DESC_INDEX_SHIFT) 43984294f337SSean Bruno #define I40E_PRTDCB_RLPMC 0x0001F140 /* Reset: PE_CORER */ 43994294f337SSean Bruno #define I40E_PRTDCB_RLPMC_TC2PFC_SHIFT 0 44004294f337SSean Bruno #define I40E_PRTDCB_RLPMC_TC2PFC_MASK I40E_MASK(0xFF, I40E_PRTDCB_RLPMC_TC2PFC_SHIFT) 44014294f337SSean Bruno #define I40E_PRTDCB_TCMSTC_RLPM(_i) (0x0001F040 + ((_i) * 32)) /* _i=0...7 */ /* Reset: PE_CORER */ 44024294f337SSean Bruno #define I40E_PRTDCB_TCMSTC_RLPM_MAX_INDEX 7 44034294f337SSean Bruno #define I40E_PRTDCB_TCMSTC_RLPM_MSTC_SHIFT 0 44044294f337SSean Bruno #define I40E_PRTDCB_TCMSTC_RLPM_MSTC_MASK I40E_MASK(0xFFFFF, I40E_PRTDCB_TCMSTC_RLPM_MSTC_SHIFT) 44054294f337SSean Bruno #define I40E_PRTDCB_TCPMC_RLPM 0x0001F1A0 /* Reset: PE_CORER */ 44064294f337SSean Bruno #define I40E_PRTDCB_TCPMC_RLPM_CPM_SHIFT 0 44074294f337SSean Bruno #define I40E_PRTDCB_TCPMC_RLPM_CPM_MASK I40E_MASK(0x1FFF, I40E_PRTDCB_TCPMC_RLPM_CPM_SHIFT) 44084294f337SSean Bruno #define I40E_PRTDCB_TCPMC_RLPM_LLTC_SHIFT 13 44094294f337SSean Bruno #define I40E_PRTDCB_TCPMC_RLPM_LLTC_MASK I40E_MASK(0xFF, I40E_PRTDCB_TCPMC_RLPM_LLTC_SHIFT) 44104294f337SSean Bruno #define I40E_PRTDCB_TCPMC_RLPM_TCPM_MODE_SHIFT 30 44114294f337SSean Bruno #define I40E_PRTDCB_TCPMC_RLPM_TCPM_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_TCPMC_RLPM_TCPM_MODE_SHIFT) 44124294f337SSean Bruno #define I40E_PRTE_RUPM_TCCNTR03 0x0000DAE0 /* Reset: PE_CORER */ 44134294f337SSean Bruno #define I40E_PRTE_RUPM_TCCNTR03_TC0COUNT_SHIFT 0 44144294f337SSean Bruno #define I40E_PRTE_RUPM_TCCNTR03_TC0COUNT_MASK I40E_MASK(0xFF, I40E_PRTE_RUPM_TCCNTR03_TC0COUNT_SHIFT) 44154294f337SSean Bruno #define I40E_PRTE_RUPM_TCCNTR03_TC1COUNT_SHIFT 8 44164294f337SSean Bruno #define I40E_PRTE_RUPM_TCCNTR03_TC1COUNT_MASK I40E_MASK(0xFF, I40E_PRTE_RUPM_TCCNTR03_TC1COUNT_SHIFT) 44174294f337SSean Bruno #define I40E_PRTE_RUPM_TCCNTR03_TC2COUNT_SHIFT 16 44184294f337SSean Bruno #define I40E_PRTE_RUPM_TCCNTR03_TC2COUNT_MASK I40E_MASK(0xFF, I40E_PRTE_RUPM_TCCNTR03_TC2COUNT_SHIFT) 44194294f337SSean Bruno #define I40E_PRTE_RUPM_TCCNTR03_TC3COUNT_SHIFT 24 44204294f337SSean Bruno #define I40E_PRTE_RUPM_TCCNTR03_TC3COUNT_MASK I40E_MASK(0xFF, I40E_PRTE_RUPM_TCCNTR03_TC3COUNT_SHIFT) 44214294f337SSean Bruno #define I40E_PRTPE_RUPM_CNTR 0x0000DB20 /* Reset: PE_CORER */ 44224294f337SSean Bruno #define I40E_PRTPE_RUPM_CNTR_COUNT_SHIFT 0 44234294f337SSean Bruno #define I40E_PRTPE_RUPM_CNTR_COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_CNTR_COUNT_SHIFT) 44244294f337SSean Bruno #define I40E_PRTPE_RUPM_CTL 0x0000DA40 /* Reset: PE_CORER */ 44254294f337SSean Bruno #define I40E_PRTPE_RUPM_CTL_LLTC_SHIFT 13 44264294f337SSean Bruno #define I40E_PRTPE_RUPM_CTL_LLTC_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_CTL_LLTC_SHIFT) 44274294f337SSean Bruno #define I40E_PRTPE_RUPM_CTL_RUPM_MODE_SHIFT 30 44284294f337SSean Bruno #define I40E_PRTPE_RUPM_CTL_RUPM_MODE_MASK I40E_MASK(0x1, I40E_PRTPE_RUPM_CTL_RUPM_MODE_SHIFT) 44294294f337SSean Bruno #define I40E_PRTPE_RUPM_PFCCTL 0x0000DA60 /* Reset: PE_CORER */ 44304294f337SSean Bruno #define I40E_PRTPE_RUPM_PFCCTL_TC2PFC_SHIFT 0 44314294f337SSean Bruno #define I40E_PRTPE_RUPM_PFCCTL_TC2PFC_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PFCCTL_TC2PFC_SHIFT) 44324294f337SSean Bruno #define I40E_PRTPE_RUPM_PFCPC 0x0000DA80 /* Reset: PE_CORER */ 44334294f337SSean Bruno #define I40E_PRTPE_RUPM_PFCPC_PORTOFFTH_SHIFT 0 44344294f337SSean Bruno #define I40E_PRTPE_RUPM_PFCPC_PORTOFFTH_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PFCPC_PORTOFFTH_SHIFT) 44354294f337SSean Bruno #define I40E_PRTPE_RUPM_PFCTCC 0x0000DAA0 /* Reset: PE_CORER */ 44364294f337SSean Bruno #define I40E_PRTPE_RUPM_PFCTCC_TCOFFTH_SHIFT 0 44374294f337SSean Bruno #define I40E_PRTPE_RUPM_PFCTCC_TCOFFTH_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PFCTCC_TCOFFTH_SHIFT) 44384294f337SSean Bruno #define I40E_PRTPE_RUPM_PFCTCC_LL_PRI_TH_SHIFT 16 44394294f337SSean Bruno #define I40E_PRTPE_RUPM_PFCTCC_LL_PRI_TH_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PFCTCC_LL_PRI_TH_SHIFT) 44404294f337SSean Bruno #define I40E_PRTPE_RUPM_PFCTCC_LL_PRI_EN_SHIFT 31 44414294f337SSean Bruno #define I40E_PRTPE_RUPM_PFCTCC_LL_PRI_EN_MASK I40E_MASK(0x1, I40E_PRTPE_RUPM_PFCTCC_LL_PRI_EN_SHIFT) 44424294f337SSean Bruno #define I40E_PRTPE_RUPM_PTCTCCNTR47 0x0000DB60 /* Reset: PE_CORER */ 44434294f337SSean Bruno #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC4COUNT_SHIFT 0 44444294f337SSean Bruno #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC4COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTCTCCNTR47_TC4COUNT_SHIFT) 44454294f337SSean Bruno #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC5COUNT_SHIFT 8 44464294f337SSean Bruno #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC5COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTCTCCNTR47_TC5COUNT_SHIFT) 44474294f337SSean Bruno #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC6COUNT_SHIFT 16 44484294f337SSean Bruno #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC6COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTCTCCNTR47_TC6COUNT_SHIFT) 44494294f337SSean Bruno #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC7COUNT_SHIFT 24 44504294f337SSean Bruno #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC7COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTCTCCNTR47_TC7COUNT_SHIFT) 44514294f337SSean Bruno #define I40E_PRTPE_RUPM_PTXTCCNTR03 0x0000DB40 /* Reset: PE_CORER */ 44524294f337SSean Bruno #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC0COUNT_SHIFT 0 44534294f337SSean Bruno #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC0COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTXTCCNTR03_TC0COUNT_SHIFT) 44544294f337SSean Bruno #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC1COUNT_SHIFT 8 44554294f337SSean Bruno #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC1COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTXTCCNTR03_TC1COUNT_SHIFT) 44564294f337SSean Bruno #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC2COUNT_SHIFT 16 44574294f337SSean Bruno #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC2COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTXTCCNTR03_TC2COUNT_SHIFT) 44584294f337SSean Bruno #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC3COUNT_SHIFT 24 44594294f337SSean Bruno #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC3COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTXTCCNTR03_TC3COUNT_SHIFT) 44604294f337SSean Bruno #define I40E_PRTPE_RUPM_TCCNTR47 0x0000DB00 /* Reset: PE_CORER */ 44614294f337SSean Bruno #define I40E_PRTPE_RUPM_TCCNTR47_TC4COUNT_SHIFT 0 44624294f337SSean Bruno #define I40E_PRTPE_RUPM_TCCNTR47_TC4COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_TCCNTR47_TC4COUNT_SHIFT) 44634294f337SSean Bruno #define I40E_PRTPE_RUPM_TCCNTR47_TC5COUNT_SHIFT 8 44644294f337SSean Bruno #define I40E_PRTPE_RUPM_TCCNTR47_TC5COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_TCCNTR47_TC5COUNT_SHIFT) 44654294f337SSean Bruno #define I40E_PRTPE_RUPM_TCCNTR47_TC6COUNT_SHIFT 16 44664294f337SSean Bruno #define I40E_PRTPE_RUPM_TCCNTR47_TC6COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_TCCNTR47_TC6COUNT_SHIFT) 44674294f337SSean Bruno #define I40E_PRTPE_RUPM_TCCNTR47_TC7COUNT_SHIFT 24 44684294f337SSean Bruno #define I40E_PRTPE_RUPM_TCCNTR47_TC7COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_TCCNTR47_TC7COUNT_SHIFT) 44694294f337SSean Bruno #define I40E_PRTPE_RUPM_THRES 0x0000DA20 /* Reset: PE_CORER */ 44704294f337SSean Bruno #define I40E_PRTPE_RUPM_THRES_MINSPADSPERTC_SHIFT 0 44714294f337SSean Bruno #define I40E_PRTPE_RUPM_THRES_MINSPADSPERTC_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_THRES_MINSPADSPERTC_SHIFT) 44724294f337SSean Bruno #define I40E_PRTPE_RUPM_THRES_MAXSPADS_SHIFT 8 44734294f337SSean Bruno #define I40E_PRTPE_RUPM_THRES_MAXSPADS_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_THRES_MAXSPADS_SHIFT) 44744294f337SSean Bruno #define I40E_PRTPE_RUPM_THRES_MAXSPADSPERTC_SHIFT 16 44754294f337SSean Bruno #define I40E_PRTPE_RUPM_THRES_MAXSPADSPERTC_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_THRES_MAXSPADSPERTC_SHIFT) 44764294f337SSean Bruno #define I40E_VFPE_AEQALLOC(_VF) (0x00130C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 44774294f337SSean Bruno #define I40E_VFPE_AEQALLOC_MAX_INDEX 127 44784294f337SSean Bruno #define I40E_VFPE_AEQALLOC_AECOUNT_SHIFT 0 44794294f337SSean Bruno #define I40E_VFPE_AEQALLOC_AECOUNT_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_AEQALLOC_AECOUNT_SHIFT) 44804294f337SSean Bruno #define I40E_VFPE_CCQPHIGH(_VF) (0x00001000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 44814294f337SSean Bruno #define I40E_VFPE_CCQPHIGH_MAX_INDEX 127 44824294f337SSean Bruno #define I40E_VFPE_CCQPHIGH_PECCQPHIGH_SHIFT 0 44834294f337SSean Bruno #define I40E_VFPE_CCQPHIGH_PECCQPHIGH_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_CCQPHIGH_PECCQPHIGH_SHIFT) 44844294f337SSean Bruno #define I40E_VFPE_CCQPLOW(_VF) (0x00000C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 44854294f337SSean Bruno #define I40E_VFPE_CCQPLOW_MAX_INDEX 127 44864294f337SSean Bruno #define I40E_VFPE_CCQPLOW_PECCQPLOW_SHIFT 0 44874294f337SSean Bruno #define I40E_VFPE_CCQPLOW_PECCQPLOW_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_CCQPLOW_PECCQPLOW_SHIFT) 44884294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS(_VF) (0x00000800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 44894294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS_MAX_INDEX 127 44904294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS_CCQP_DONE_SHIFT 0 44914294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS_CCQP_DONE_MASK I40E_MASK(0x1, I40E_VFPE_CCQPSTATUS_CCQP_DONE_SHIFT) 44924294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS_HMC_PROFILE_SHIFT 4 44934294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS_HMC_PROFILE_MASK I40E_MASK(0x7, I40E_VFPE_CCQPSTATUS_HMC_PROFILE_SHIFT) 44944294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS_RDMA_EN_VFS_SHIFT 16 44954294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS_RDMA_EN_VFS_MASK I40E_MASK(0x3F, I40E_VFPE_CCQPSTATUS_RDMA_EN_VFS_SHIFT) 44964294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS_CCQP_ERR_SHIFT 31 44974294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS_CCQP_ERR_MASK I40E_MASK(0x1, I40E_VFPE_CCQPSTATUS_CCQP_ERR_SHIFT) 44984294f337SSean Bruno #define I40E_VFPE_CQACK(_VF) (0x00130800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 44994294f337SSean Bruno #define I40E_VFPE_CQACK_MAX_INDEX 127 45004294f337SSean Bruno #define I40E_VFPE_CQACK_PECQID_SHIFT 0 45014294f337SSean Bruno #define I40E_VFPE_CQACK_PECQID_MASK I40E_MASK(0x1FFFF, I40E_VFPE_CQACK_PECQID_SHIFT) 45024294f337SSean Bruno #define I40E_VFPE_CQARM(_VF) (0x00130400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 45034294f337SSean Bruno #define I40E_VFPE_CQARM_MAX_INDEX 127 45044294f337SSean Bruno #define I40E_VFPE_CQARM_PECQID_SHIFT 0 45054294f337SSean Bruno #define I40E_VFPE_CQARM_PECQID_MASK I40E_MASK(0x1FFFF, I40E_VFPE_CQARM_PECQID_SHIFT) 45064294f337SSean Bruno #define I40E_VFPE_CQPDB(_VF) (0x00000000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 45074294f337SSean Bruno #define I40E_VFPE_CQPDB_MAX_INDEX 127 45084294f337SSean Bruno #define I40E_VFPE_CQPDB_WQHEAD_SHIFT 0 45094294f337SSean Bruno #define I40E_VFPE_CQPDB_WQHEAD_MASK I40E_MASK(0x7FF, I40E_VFPE_CQPDB_WQHEAD_SHIFT) 45104294f337SSean Bruno #define I40E_VFPE_CQPERRCODES(_VF) (0x00001800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 45114294f337SSean Bruno #define I40E_VFPE_CQPERRCODES_MAX_INDEX 127 45124294f337SSean Bruno #define I40E_VFPE_CQPERRCODES_CQP_MINOR_CODE_SHIFT 0 45134294f337SSean Bruno #define I40E_VFPE_CQPERRCODES_CQP_MINOR_CODE_MASK I40E_MASK(0xFFFF, I40E_VFPE_CQPERRCODES_CQP_MINOR_CODE_SHIFT) 45144294f337SSean Bruno #define I40E_VFPE_CQPERRCODES_CQP_MAJOR_CODE_SHIFT 16 45154294f337SSean Bruno #define I40E_VFPE_CQPERRCODES_CQP_MAJOR_CODE_MASK I40E_MASK(0xFFFF, I40E_VFPE_CQPERRCODES_CQP_MAJOR_CODE_SHIFT) 45164294f337SSean Bruno #define I40E_VFPE_CQPTAIL(_VF) (0x00000400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 45174294f337SSean Bruno #define I40E_VFPE_CQPTAIL_MAX_INDEX 127 45184294f337SSean Bruno #define I40E_VFPE_CQPTAIL_WQTAIL_SHIFT 0 45194294f337SSean Bruno #define I40E_VFPE_CQPTAIL_WQTAIL_MASK I40E_MASK(0x7FF, I40E_VFPE_CQPTAIL_WQTAIL_SHIFT) 45204294f337SSean Bruno #define I40E_VFPE_CQPTAIL_CQP_OP_ERR_SHIFT 31 45214294f337SSean Bruno #define I40E_VFPE_CQPTAIL_CQP_OP_ERR_MASK I40E_MASK(0x1, I40E_VFPE_CQPTAIL_CQP_OP_ERR_SHIFT) 45224294f337SSean Bruno #define I40E_VFPE_IPCONFIG0(_VF) (0x00001400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 45234294f337SSean Bruno #define I40E_VFPE_IPCONFIG0_MAX_INDEX 127 45244294f337SSean Bruno #define I40E_VFPE_IPCONFIG0_PEIPID_SHIFT 0 45254294f337SSean Bruno #define I40E_VFPE_IPCONFIG0_PEIPID_MASK I40E_MASK(0xFFFF, I40E_VFPE_IPCONFIG0_PEIPID_SHIFT) 45264294f337SSean Bruno #define I40E_VFPE_IPCONFIG0_USEENTIREIDRANGE_SHIFT 16 45274294f337SSean Bruno #define I40E_VFPE_IPCONFIG0_USEENTIREIDRANGE_MASK I40E_MASK(0x1, I40E_VFPE_IPCONFIG0_USEENTIREIDRANGE_SHIFT) 45284294f337SSean Bruno #define I40E_VFPE_MRTEIDXMASK(_VF) (0x00003000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 45294294f337SSean Bruno #define I40E_VFPE_MRTEIDXMASK_MAX_INDEX 127 45304294f337SSean Bruno #define I40E_VFPE_MRTEIDXMASK_MRTEIDXMASKBITS_SHIFT 0 45314294f337SSean Bruno #define I40E_VFPE_MRTEIDXMASK_MRTEIDXMASKBITS_MASK I40E_MASK(0x1F, I40E_VFPE_MRTEIDXMASK_MRTEIDXMASKBITS_SHIFT) 45324294f337SSean Bruno #define I40E_VFPE_RCVUNEXPECTEDERROR(_VF) (0x00003400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 45334294f337SSean Bruno #define I40E_VFPE_RCVUNEXPECTEDERROR_MAX_INDEX 127 45344294f337SSean Bruno #define I40E_VFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_SHIFT 0 45354294f337SSean Bruno #define I40E_VFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_MASK I40E_MASK(0xFFFFFF, I40E_VFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_SHIFT) 45364294f337SSean Bruno #define I40E_VFPE_TCPNOWTIMER(_VF) (0x00002C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 45374294f337SSean Bruno #define I40E_VFPE_TCPNOWTIMER_MAX_INDEX 127 45384294f337SSean Bruno #define I40E_VFPE_TCPNOWTIMER_TCP_NOW_SHIFT 0 45394294f337SSean Bruno #define I40E_VFPE_TCPNOWTIMER_TCP_NOW_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_TCPNOWTIMER_TCP_NOW_SHIFT) 45404294f337SSean Bruno #define I40E_VFPE_WQEALLOC(_VF) (0x00138000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */ 45414294f337SSean Bruno #define I40E_VFPE_WQEALLOC_MAX_INDEX 127 45424294f337SSean Bruno #define I40E_VFPE_WQEALLOC_PEQPID_SHIFT 0 45434294f337SSean Bruno #define I40E_VFPE_WQEALLOC_PEQPID_MASK I40E_MASK(0x3FFFF, I40E_VFPE_WQEALLOC_PEQPID_SHIFT) 45444294f337SSean Bruno #define I40E_VFPE_WQEALLOC_WQE_DESC_INDEX_SHIFT 20 45454294f337SSean Bruno #define I40E_VFPE_WQEALLOC_WQE_DESC_INDEX_MASK I40E_MASK(0xFFF, I40E_VFPE_WQEALLOC_WQE_DESC_INDEX_SHIFT) 45464294f337SSean Bruno #define I40E_GLPES_PFIP4RXDISCARD(_i) (0x00010600 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */ 45474294f337SSean Bruno #define I40E_GLPES_PFIP4RXDISCARD_MAX_INDEX 15 45484294f337SSean Bruno #define I40E_GLPES_PFIP4RXDISCARD_IP4RXDISCARD_SHIFT 0 45494294f337SSean Bruno #define I40E_GLPES_PFIP4RXDISCARD_IP4RXDISCARD_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4RXDISCARD_IP4RXDISCARD_SHIFT) 45504294f337SSean Bruno #define I40E_GLPES_PFIP4RXFRAGSHI(_i) (0x00010804 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 45514294f337SSean Bruno #define I40E_GLPES_PFIP4RXFRAGSHI_MAX_INDEX 15 45524294f337SSean Bruno #define I40E_GLPES_PFIP4RXFRAGSHI_IP4RXFRAGSHI_SHIFT 0 45534294f337SSean Bruno #define I40E_GLPES_PFIP4RXFRAGSHI_IP4RXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4RXFRAGSHI_IP4RXFRAGSHI_SHIFT) 45544294f337SSean Bruno #define I40E_GLPES_PFIP4RXFRAGSLO(_i) (0x00010800 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 45554294f337SSean Bruno #define I40E_GLPES_PFIP4RXFRAGSLO_MAX_INDEX 15 45564294f337SSean Bruno #define I40E_GLPES_PFIP4RXFRAGSLO_IP4RXFRAGSLO_SHIFT 0 45574294f337SSean Bruno #define I40E_GLPES_PFIP4RXFRAGSLO_IP4RXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4RXFRAGSLO_IP4RXFRAGSLO_SHIFT) 45584294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCOCTSHI(_i) (0x00010A04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 45594294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCOCTSHI_MAX_INDEX 15 45604294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCOCTSHI_IP4RXMCOCTSHI_SHIFT 0 45614294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCOCTSHI_IP4RXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4RXMCOCTSHI_IP4RXMCOCTSHI_SHIFT) 45624294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCOCTSLO(_i) (0x00010A00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 45634294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCOCTSLO_MAX_INDEX 15 45644294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCOCTSLO_IP4RXMCOCTSLO_SHIFT 0 45654294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCOCTSLO_IP4RXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4RXMCOCTSLO_IP4RXMCOCTSLO_SHIFT) 45664294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCPKTSHI(_i) (0x00010C04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 45674294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCPKTSHI_MAX_INDEX 15 45684294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCPKTSHI_IP4RXMCPKTSHI_SHIFT 0 45694294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCPKTSHI_IP4RXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4RXMCPKTSHI_IP4RXMCPKTSHI_SHIFT) 45704294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCPKTSLO(_i) (0x00010C00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 45714294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCPKTSLO_MAX_INDEX 15 45724294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCPKTSLO_IP4RXMCPKTSLO_SHIFT 0 45734294f337SSean Bruno #define I40E_GLPES_PFIP4RXMCPKTSLO_IP4RXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4RXMCPKTSLO_IP4RXMCPKTSLO_SHIFT) 45744294f337SSean Bruno #define I40E_GLPES_PFIP4RXOCTSHI(_i) (0x00010204 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 45754294f337SSean Bruno #define I40E_GLPES_PFIP4RXOCTSHI_MAX_INDEX 15 45764294f337SSean Bruno #define I40E_GLPES_PFIP4RXOCTSHI_IP4RXOCTSHI_SHIFT 0 45774294f337SSean Bruno #define I40E_GLPES_PFIP4RXOCTSHI_IP4RXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4RXOCTSHI_IP4RXOCTSHI_SHIFT) 45784294f337SSean Bruno #define I40E_GLPES_PFIP4RXOCTSLO(_i) (0x00010200 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 45794294f337SSean Bruno #define I40E_GLPES_PFIP4RXOCTSLO_MAX_INDEX 15 45804294f337SSean Bruno #define I40E_GLPES_PFIP4RXOCTSLO_IP4RXOCTSLO_SHIFT 0 45814294f337SSean Bruno #define I40E_GLPES_PFIP4RXOCTSLO_IP4RXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4RXOCTSLO_IP4RXOCTSLO_SHIFT) 45824294f337SSean Bruno #define I40E_GLPES_PFIP4RXPKTSHI(_i) (0x00010404 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 45834294f337SSean Bruno #define I40E_GLPES_PFIP4RXPKTSHI_MAX_INDEX 15 45844294f337SSean Bruno #define I40E_GLPES_PFIP4RXPKTSHI_IP4RXPKTSHI_SHIFT 0 45854294f337SSean Bruno #define I40E_GLPES_PFIP4RXPKTSHI_IP4RXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4RXPKTSHI_IP4RXPKTSHI_SHIFT) 45864294f337SSean Bruno #define I40E_GLPES_PFIP4RXPKTSLO(_i) (0x00010400 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 45874294f337SSean Bruno #define I40E_GLPES_PFIP4RXPKTSLO_MAX_INDEX 15 45884294f337SSean Bruno #define I40E_GLPES_PFIP4RXPKTSLO_IP4RXPKTSLO_SHIFT 0 45894294f337SSean Bruno #define I40E_GLPES_PFIP4RXPKTSLO_IP4RXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4RXPKTSLO_IP4RXPKTSLO_SHIFT) 45904294f337SSean Bruno #define I40E_GLPES_PFIP4RXTRUNC(_i) (0x00010700 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */ 45914294f337SSean Bruno #define I40E_GLPES_PFIP4RXTRUNC_MAX_INDEX 15 45924294f337SSean Bruno #define I40E_GLPES_PFIP4RXTRUNC_IP4RXTRUNC_SHIFT 0 45934294f337SSean Bruno #define I40E_GLPES_PFIP4RXTRUNC_IP4RXTRUNC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4RXTRUNC_IP4RXTRUNC_SHIFT) 45944294f337SSean Bruno #define I40E_GLPES_PFIP4TXFRAGSHI(_i) (0x00011E04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 45954294f337SSean Bruno #define I40E_GLPES_PFIP4TXFRAGSHI_MAX_INDEX 15 45964294f337SSean Bruno #define I40E_GLPES_PFIP4TXFRAGSHI_IP4TXFRAGSHI_SHIFT 0 45974294f337SSean Bruno #define I40E_GLPES_PFIP4TXFRAGSHI_IP4TXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4TXFRAGSHI_IP4TXFRAGSHI_SHIFT) 45984294f337SSean Bruno #define I40E_GLPES_PFIP4TXFRAGSLO(_i) (0x00011E00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 45994294f337SSean Bruno #define I40E_GLPES_PFIP4TXFRAGSLO_MAX_INDEX 15 46004294f337SSean Bruno #define I40E_GLPES_PFIP4TXFRAGSLO_IP4TXFRAGSLO_SHIFT 0 46014294f337SSean Bruno #define I40E_GLPES_PFIP4TXFRAGSLO_IP4TXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4TXFRAGSLO_IP4TXFRAGSLO_SHIFT) 46024294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCOCTSHI(_i) (0x00012004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46034294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCOCTSHI_MAX_INDEX 15 46044294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCOCTSHI_IP4TXMCOCTSHI_SHIFT 0 46054294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCOCTSHI_IP4TXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4TXMCOCTSHI_IP4TXMCOCTSHI_SHIFT) 46064294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCOCTSLO(_i) (0x00012000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46074294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCOCTSLO_MAX_INDEX 15 46084294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCOCTSLO_IP4TXMCOCTSLO_SHIFT 0 46094294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCOCTSLO_IP4TXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4TXMCOCTSLO_IP4TXMCOCTSLO_SHIFT) 46104294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCPKTSHI(_i) (0x00012204 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46114294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCPKTSHI_MAX_INDEX 15 46124294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCPKTSHI_IP4TXMCPKTSHI_SHIFT 0 46134294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCPKTSHI_IP4TXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4TXMCPKTSHI_IP4TXMCPKTSHI_SHIFT) 46144294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCPKTSLO(_i) (0x00012200 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46154294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCPKTSLO_MAX_INDEX 15 46164294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCPKTSLO_IP4TXMCPKTSLO_SHIFT 0 46174294f337SSean Bruno #define I40E_GLPES_PFIP4TXMCPKTSLO_IP4TXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4TXMCPKTSLO_IP4TXMCPKTSLO_SHIFT) 46184294f337SSean Bruno #define I40E_GLPES_PFIP4TXNOROUTE(_i) (0x00012E00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */ 46194294f337SSean Bruno #define I40E_GLPES_PFIP4TXNOROUTE_MAX_INDEX 15 46204294f337SSean Bruno #define I40E_GLPES_PFIP4TXNOROUTE_IP4TXNOROUTE_SHIFT 0 46214294f337SSean Bruno #define I40E_GLPES_PFIP4TXNOROUTE_IP4TXNOROUTE_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_PFIP4TXNOROUTE_IP4TXNOROUTE_SHIFT) 46224294f337SSean Bruno #define I40E_GLPES_PFIP4TXOCTSHI(_i) (0x00011A04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46234294f337SSean Bruno #define I40E_GLPES_PFIP4TXOCTSHI_MAX_INDEX 15 46244294f337SSean Bruno #define I40E_GLPES_PFIP4TXOCTSHI_IP4TXOCTSHI_SHIFT 0 46254294f337SSean Bruno #define I40E_GLPES_PFIP4TXOCTSHI_IP4TXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4TXOCTSHI_IP4TXOCTSHI_SHIFT) 46264294f337SSean Bruno #define I40E_GLPES_PFIP4TXOCTSLO(_i) (0x00011A00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46274294f337SSean Bruno #define I40E_GLPES_PFIP4TXOCTSLO_MAX_INDEX 15 46284294f337SSean Bruno #define I40E_GLPES_PFIP4TXOCTSLO_IP4TXOCTSLO_SHIFT 0 46294294f337SSean Bruno #define I40E_GLPES_PFIP4TXOCTSLO_IP4TXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4TXOCTSLO_IP4TXOCTSLO_SHIFT) 46304294f337SSean Bruno #define I40E_GLPES_PFIP4TXPKTSHI(_i) (0x00011C04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46314294f337SSean Bruno #define I40E_GLPES_PFIP4TXPKTSHI_MAX_INDEX 15 46324294f337SSean Bruno #define I40E_GLPES_PFIP4TXPKTSHI_IP4TXPKTSHI_SHIFT 0 46334294f337SSean Bruno #define I40E_GLPES_PFIP4TXPKTSHI_IP4TXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4TXPKTSHI_IP4TXPKTSHI_SHIFT) 46344294f337SSean Bruno #define I40E_GLPES_PFIP4TXPKTSLO(_i) (0x00011C00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46354294f337SSean Bruno #define I40E_GLPES_PFIP4TXPKTSLO_MAX_INDEX 15 46364294f337SSean Bruno #define I40E_GLPES_PFIP4TXPKTSLO_IP4TXPKTSLO_SHIFT 0 46374294f337SSean Bruno #define I40E_GLPES_PFIP4TXPKTSLO_IP4TXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4TXPKTSLO_IP4TXPKTSLO_SHIFT) 46384294f337SSean Bruno #define I40E_GLPES_PFIP6RXDISCARD(_i) (0x00011200 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */ 46394294f337SSean Bruno #define I40E_GLPES_PFIP6RXDISCARD_MAX_INDEX 15 46404294f337SSean Bruno #define I40E_GLPES_PFIP6RXDISCARD_IP6RXDISCARD_SHIFT 0 46414294f337SSean Bruno #define I40E_GLPES_PFIP6RXDISCARD_IP6RXDISCARD_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6RXDISCARD_IP6RXDISCARD_SHIFT) 46424294f337SSean Bruno #define I40E_GLPES_PFIP6RXFRAGSHI(_i) (0x00011404 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46434294f337SSean Bruno #define I40E_GLPES_PFIP6RXFRAGSHI_MAX_INDEX 15 46444294f337SSean Bruno #define I40E_GLPES_PFIP6RXFRAGSHI_IP6RXFRAGSHI_SHIFT 0 46454294f337SSean Bruno #define I40E_GLPES_PFIP6RXFRAGSHI_IP6RXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6RXFRAGSHI_IP6RXFRAGSHI_SHIFT) 46464294f337SSean Bruno #define I40E_GLPES_PFIP6RXFRAGSLO(_i) (0x00011400 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46474294f337SSean Bruno #define I40E_GLPES_PFIP6RXFRAGSLO_MAX_INDEX 15 46484294f337SSean Bruno #define I40E_GLPES_PFIP6RXFRAGSLO_IP6RXFRAGSLO_SHIFT 0 46494294f337SSean Bruno #define I40E_GLPES_PFIP6RXFRAGSLO_IP6RXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6RXFRAGSLO_IP6RXFRAGSLO_SHIFT) 46504294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCOCTSHI(_i) (0x00011604 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46514294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCOCTSHI_MAX_INDEX 15 46524294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCOCTSHI_IP6RXMCOCTSHI_SHIFT 0 46534294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCOCTSHI_IP6RXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6RXMCOCTSHI_IP6RXMCOCTSHI_SHIFT) 46544294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCOCTSLO(_i) (0x00011600 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46554294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCOCTSLO_MAX_INDEX 15 46564294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCOCTSLO_IP6RXMCOCTSLO_SHIFT 0 46574294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCOCTSLO_IP6RXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6RXMCOCTSLO_IP6RXMCOCTSLO_SHIFT) 46584294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCPKTSHI(_i) (0x00011804 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46594294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCPKTSHI_MAX_INDEX 15 46604294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCPKTSHI_IP6RXMCPKTSHI_SHIFT 0 46614294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCPKTSHI_IP6RXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6RXMCPKTSHI_IP6RXMCPKTSHI_SHIFT) 46624294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCPKTSLO(_i) (0x00011800 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46634294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCPKTSLO_MAX_INDEX 15 46644294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCPKTSLO_IP6RXMCPKTSLO_SHIFT 0 46654294f337SSean Bruno #define I40E_GLPES_PFIP6RXMCPKTSLO_IP6RXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6RXMCPKTSLO_IP6RXMCPKTSLO_SHIFT) 46664294f337SSean Bruno #define I40E_GLPES_PFIP6RXOCTSHI(_i) (0x00010E04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46674294f337SSean Bruno #define I40E_GLPES_PFIP6RXOCTSHI_MAX_INDEX 15 46684294f337SSean Bruno #define I40E_GLPES_PFIP6RXOCTSHI_IP6RXOCTSHI_SHIFT 0 46694294f337SSean Bruno #define I40E_GLPES_PFIP6RXOCTSHI_IP6RXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6RXOCTSHI_IP6RXOCTSHI_SHIFT) 46704294f337SSean Bruno #define I40E_GLPES_PFIP6RXOCTSLO(_i) (0x00010E00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46714294f337SSean Bruno #define I40E_GLPES_PFIP6RXOCTSLO_MAX_INDEX 15 46724294f337SSean Bruno #define I40E_GLPES_PFIP6RXOCTSLO_IP6RXOCTSLO_SHIFT 0 46734294f337SSean Bruno #define I40E_GLPES_PFIP6RXOCTSLO_IP6RXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6RXOCTSLO_IP6RXOCTSLO_SHIFT) 46744294f337SSean Bruno #define I40E_GLPES_PFIP6RXPKTSHI(_i) (0x00011004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46754294f337SSean Bruno #define I40E_GLPES_PFIP6RXPKTSHI_MAX_INDEX 15 46764294f337SSean Bruno #define I40E_GLPES_PFIP6RXPKTSHI_IP6RXPKTSHI_SHIFT 0 46774294f337SSean Bruno #define I40E_GLPES_PFIP6RXPKTSHI_IP6RXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6RXPKTSHI_IP6RXPKTSHI_SHIFT) 46784294f337SSean Bruno #define I40E_GLPES_PFIP6RXPKTSLO(_i) (0x00011000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46794294f337SSean Bruno #define I40E_GLPES_PFIP6RXPKTSLO_MAX_INDEX 15 46804294f337SSean Bruno #define I40E_GLPES_PFIP6RXPKTSLO_IP6RXPKTSLO_SHIFT 0 46814294f337SSean Bruno #define I40E_GLPES_PFIP6RXPKTSLO_IP6RXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6RXPKTSLO_IP6RXPKTSLO_SHIFT) 46824294f337SSean Bruno #define I40E_GLPES_PFIP6RXTRUNC(_i) (0x00011300 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */ 46834294f337SSean Bruno #define I40E_GLPES_PFIP6RXTRUNC_MAX_INDEX 15 46844294f337SSean Bruno #define I40E_GLPES_PFIP6RXTRUNC_IP6RXTRUNC_SHIFT 0 46854294f337SSean Bruno #define I40E_GLPES_PFIP6RXTRUNC_IP6RXTRUNC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6RXTRUNC_IP6RXTRUNC_SHIFT) 46864294f337SSean Bruno #define I40E_GLPES_PFIP6TXFRAGSHI(_i) (0x00012804 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46874294f337SSean Bruno #define I40E_GLPES_PFIP6TXFRAGSHI_MAX_INDEX 15 46884294f337SSean Bruno #define I40E_GLPES_PFIP6TXFRAGSHI_IP6TXFRAGSHI_SHIFT 0 46894294f337SSean Bruno #define I40E_GLPES_PFIP6TXFRAGSHI_IP6TXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6TXFRAGSHI_IP6TXFRAGSHI_SHIFT) 46904294f337SSean Bruno #define I40E_GLPES_PFIP6TXFRAGSLO(_i) (0x00012800 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46914294f337SSean Bruno #define I40E_GLPES_PFIP6TXFRAGSLO_MAX_INDEX 15 46924294f337SSean Bruno #define I40E_GLPES_PFIP6TXFRAGSLO_IP6TXFRAGSLO_SHIFT 0 46934294f337SSean Bruno #define I40E_GLPES_PFIP6TXFRAGSLO_IP6TXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6TXFRAGSLO_IP6TXFRAGSLO_SHIFT) 46944294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCOCTSHI(_i) (0x00012A04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46954294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCOCTSHI_MAX_INDEX 15 46964294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCOCTSHI_IP6TXMCOCTSHI_SHIFT 0 46974294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCOCTSHI_IP6TXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6TXMCOCTSHI_IP6TXMCOCTSHI_SHIFT) 46984294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCOCTSLO(_i) (0x00012A00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 46994294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCOCTSLO_MAX_INDEX 15 47004294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCOCTSLO_IP6TXMCOCTSLO_SHIFT 0 47014294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCOCTSLO_IP6TXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6TXMCOCTSLO_IP6TXMCOCTSLO_SHIFT) 47024294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCPKTSHI(_i) (0x00012C04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47034294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCPKTSHI_MAX_INDEX 15 47044294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCPKTSHI_IP6TXMCPKTSHI_SHIFT 0 47054294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCPKTSHI_IP6TXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6TXMCPKTSHI_IP6TXMCPKTSHI_SHIFT) 47064294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCPKTSLO(_i) (0x00012C00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47074294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCPKTSLO_MAX_INDEX 15 47084294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCPKTSLO_IP6TXMCPKTSLO_SHIFT 0 47094294f337SSean Bruno #define I40E_GLPES_PFIP6TXMCPKTSLO_IP6TXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6TXMCPKTSLO_IP6TXMCPKTSLO_SHIFT) 47104294f337SSean Bruno #define I40E_GLPES_PFIP6TXNOROUTE(_i) (0x00012F00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */ 47114294f337SSean Bruno #define I40E_GLPES_PFIP6TXNOROUTE_MAX_INDEX 15 47124294f337SSean Bruno #define I40E_GLPES_PFIP6TXNOROUTE_IP6TXNOROUTE_SHIFT 0 47134294f337SSean Bruno #define I40E_GLPES_PFIP6TXNOROUTE_IP6TXNOROUTE_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_PFIP6TXNOROUTE_IP6TXNOROUTE_SHIFT) 47144294f337SSean Bruno #define I40E_GLPES_PFIP6TXOCTSHI(_i) (0x00012404 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47154294f337SSean Bruno #define I40E_GLPES_PFIP6TXOCTSHI_MAX_INDEX 15 47164294f337SSean Bruno #define I40E_GLPES_PFIP6TXOCTSHI_IP6TXOCTSHI_SHIFT 0 47174294f337SSean Bruno #define I40E_GLPES_PFIP6TXOCTSHI_IP6TXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6TXOCTSHI_IP6TXOCTSHI_SHIFT) 47184294f337SSean Bruno #define I40E_GLPES_PFIP6TXOCTSLO(_i) (0x00012400 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47194294f337SSean Bruno #define I40E_GLPES_PFIP6TXOCTSLO_MAX_INDEX 15 47204294f337SSean Bruno #define I40E_GLPES_PFIP6TXOCTSLO_IP6TXOCTSLO_SHIFT 0 47214294f337SSean Bruno #define I40E_GLPES_PFIP6TXOCTSLO_IP6TXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6TXOCTSLO_IP6TXOCTSLO_SHIFT) 47224294f337SSean Bruno #define I40E_GLPES_PFIP6TXPKTSHI(_i) (0x00012604 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47234294f337SSean Bruno #define I40E_GLPES_PFIP6TXPKTSHI_MAX_INDEX 15 47244294f337SSean Bruno #define I40E_GLPES_PFIP6TXPKTSHI_IP6TXPKTSHI_SHIFT 0 47254294f337SSean Bruno #define I40E_GLPES_PFIP6TXPKTSHI_IP6TXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6TXPKTSHI_IP6TXPKTSHI_SHIFT) 47264294f337SSean Bruno #define I40E_GLPES_PFIP6TXPKTSLO(_i) (0x00012600 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47274294f337SSean Bruno #define I40E_GLPES_PFIP6TXPKTSLO_MAX_INDEX 15 47284294f337SSean Bruno #define I40E_GLPES_PFIP6TXPKTSLO_IP6TXPKTSLO_SHIFT 0 47294294f337SSean Bruno #define I40E_GLPES_PFIP6TXPKTSLO_IP6TXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6TXPKTSLO_IP6TXPKTSLO_SHIFT) 47304294f337SSean Bruno #define I40E_GLPES_PFRDMARXRDSHI(_i) (0x00013E04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47314294f337SSean Bruno #define I40E_GLPES_PFRDMARXRDSHI_MAX_INDEX 15 47324294f337SSean Bruno #define I40E_GLPES_PFRDMARXRDSHI_RDMARXRDSHI_SHIFT 0 47334294f337SSean Bruno #define I40E_GLPES_PFRDMARXRDSHI_RDMARXRDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFRDMARXRDSHI_RDMARXRDSHI_SHIFT) 47344294f337SSean Bruno #define I40E_GLPES_PFRDMARXRDSLO(_i) (0x00013E00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47354294f337SSean Bruno #define I40E_GLPES_PFRDMARXRDSLO_MAX_INDEX 15 47364294f337SSean Bruno #define I40E_GLPES_PFRDMARXRDSLO_RDMARXRDSLO_SHIFT 0 47374294f337SSean Bruno #define I40E_GLPES_PFRDMARXRDSLO_RDMARXRDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMARXRDSLO_RDMARXRDSLO_SHIFT) 47384294f337SSean Bruno #define I40E_GLPES_PFRDMARXSNDSHI(_i) (0x00014004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47394294f337SSean Bruno #define I40E_GLPES_PFRDMARXSNDSHI_MAX_INDEX 15 47404294f337SSean Bruno #define I40E_GLPES_PFRDMARXSNDSHI_RDMARXSNDSHI_SHIFT 0 47414294f337SSean Bruno #define I40E_GLPES_PFRDMARXSNDSHI_RDMARXSNDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFRDMARXSNDSHI_RDMARXSNDSHI_SHIFT) 47424294f337SSean Bruno #define I40E_GLPES_PFRDMARXSNDSLO(_i) (0x00014000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47434294f337SSean Bruno #define I40E_GLPES_PFRDMARXSNDSLO_MAX_INDEX 15 47444294f337SSean Bruno #define I40E_GLPES_PFRDMARXSNDSLO_RDMARXSNDSLO_SHIFT 0 47454294f337SSean Bruno #define I40E_GLPES_PFRDMARXSNDSLO_RDMARXSNDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMARXSNDSLO_RDMARXSNDSLO_SHIFT) 47464294f337SSean Bruno #define I40E_GLPES_PFRDMARXWRSHI(_i) (0x00013C04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47474294f337SSean Bruno #define I40E_GLPES_PFRDMARXWRSHI_MAX_INDEX 15 47484294f337SSean Bruno #define I40E_GLPES_PFRDMARXWRSHI_RDMARXWRSHI_SHIFT 0 47494294f337SSean Bruno #define I40E_GLPES_PFRDMARXWRSHI_RDMARXWRSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFRDMARXWRSHI_RDMARXWRSHI_SHIFT) 47504294f337SSean Bruno #define I40E_GLPES_PFRDMARXWRSLO(_i) (0x00013C00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47514294f337SSean Bruno #define I40E_GLPES_PFRDMARXWRSLO_MAX_INDEX 15 47524294f337SSean Bruno #define I40E_GLPES_PFRDMARXWRSLO_RDMARXWRSLO_SHIFT 0 47534294f337SSean Bruno #define I40E_GLPES_PFRDMARXWRSLO_RDMARXWRSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMARXWRSLO_RDMARXWRSLO_SHIFT) 47544294f337SSean Bruno #define I40E_GLPES_PFRDMATXRDSHI(_i) (0x00014404 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47554294f337SSean Bruno #define I40E_GLPES_PFRDMATXRDSHI_MAX_INDEX 15 47564294f337SSean Bruno #define I40E_GLPES_PFRDMATXRDSHI_RDMARXRDSHI_SHIFT 0 47574294f337SSean Bruno #define I40E_GLPES_PFRDMATXRDSHI_RDMARXRDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFRDMATXRDSHI_RDMARXRDSHI_SHIFT) 47584294f337SSean Bruno #define I40E_GLPES_PFRDMATXRDSLO(_i) (0x00014400 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47594294f337SSean Bruno #define I40E_GLPES_PFRDMATXRDSLO_MAX_INDEX 15 47604294f337SSean Bruno #define I40E_GLPES_PFRDMATXRDSLO_RDMARXRDSLO_SHIFT 0 47614294f337SSean Bruno #define I40E_GLPES_PFRDMATXRDSLO_RDMARXRDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMATXRDSLO_RDMARXRDSLO_SHIFT) 47624294f337SSean Bruno #define I40E_GLPES_PFRDMATXSNDSHI(_i) (0x00014604 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47634294f337SSean Bruno #define I40E_GLPES_PFRDMATXSNDSHI_MAX_INDEX 15 47644294f337SSean Bruno #define I40E_GLPES_PFRDMATXSNDSHI_RDMARXSNDSHI_SHIFT 0 47654294f337SSean Bruno #define I40E_GLPES_PFRDMATXSNDSHI_RDMARXSNDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFRDMATXSNDSHI_RDMARXSNDSHI_SHIFT) 47664294f337SSean Bruno #define I40E_GLPES_PFRDMATXSNDSLO(_i) (0x00014600 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47674294f337SSean Bruno #define I40E_GLPES_PFRDMATXSNDSLO_MAX_INDEX 15 47684294f337SSean Bruno #define I40E_GLPES_PFRDMATXSNDSLO_RDMARXSNDSLO_SHIFT 0 47694294f337SSean Bruno #define I40E_GLPES_PFRDMATXSNDSLO_RDMARXSNDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMATXSNDSLO_RDMARXSNDSLO_SHIFT) 47704294f337SSean Bruno #define I40E_GLPES_PFRDMATXWRSHI(_i) (0x00014204 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47714294f337SSean Bruno #define I40E_GLPES_PFRDMATXWRSHI_MAX_INDEX 15 47724294f337SSean Bruno #define I40E_GLPES_PFRDMATXWRSHI_RDMARXWRSHI_SHIFT 0 47734294f337SSean Bruno #define I40E_GLPES_PFRDMATXWRSHI_RDMARXWRSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFRDMATXWRSHI_RDMARXWRSHI_SHIFT) 47744294f337SSean Bruno #define I40E_GLPES_PFRDMATXWRSLO(_i) (0x00014200 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47754294f337SSean Bruno #define I40E_GLPES_PFRDMATXWRSLO_MAX_INDEX 15 47764294f337SSean Bruno #define I40E_GLPES_PFRDMATXWRSLO_RDMARXWRSLO_SHIFT 0 47774294f337SSean Bruno #define I40E_GLPES_PFRDMATXWRSLO_RDMARXWRSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMATXWRSLO_RDMARXWRSLO_SHIFT) 47784294f337SSean Bruno #define I40E_GLPES_PFRDMAVBNDHI(_i) (0x00014804 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47794294f337SSean Bruno #define I40E_GLPES_PFRDMAVBNDHI_MAX_INDEX 15 47804294f337SSean Bruno #define I40E_GLPES_PFRDMAVBNDHI_RDMAVBNDHI_SHIFT 0 47814294f337SSean Bruno #define I40E_GLPES_PFRDMAVBNDHI_RDMAVBNDHI_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMAVBNDHI_RDMAVBNDHI_SHIFT) 47824294f337SSean Bruno #define I40E_GLPES_PFRDMAVBNDLO(_i) (0x00014800 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47834294f337SSean Bruno #define I40E_GLPES_PFRDMAVBNDLO_MAX_INDEX 15 47844294f337SSean Bruno #define I40E_GLPES_PFRDMAVBNDLO_RDMAVBNDLO_SHIFT 0 47854294f337SSean Bruno #define I40E_GLPES_PFRDMAVBNDLO_RDMAVBNDLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMAVBNDLO_RDMAVBNDLO_SHIFT) 47864294f337SSean Bruno #define I40E_GLPES_PFRDMAVINVHI(_i) (0x00014A04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47874294f337SSean Bruno #define I40E_GLPES_PFRDMAVINVHI_MAX_INDEX 15 47884294f337SSean Bruno #define I40E_GLPES_PFRDMAVINVHI_RDMAVINVHI_SHIFT 0 47894294f337SSean Bruno #define I40E_GLPES_PFRDMAVINVHI_RDMAVINVHI_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMAVINVHI_RDMAVINVHI_SHIFT) 47904294f337SSean Bruno #define I40E_GLPES_PFRDMAVINVLO(_i) (0x00014A00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 47914294f337SSean Bruno #define I40E_GLPES_PFRDMAVINVLO_MAX_INDEX 15 47924294f337SSean Bruno #define I40E_GLPES_PFRDMAVINVLO_RDMAVINVLO_SHIFT 0 47934294f337SSean Bruno #define I40E_GLPES_PFRDMAVINVLO_RDMAVINVLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMAVINVLO_RDMAVINVLO_SHIFT) 47944294f337SSean Bruno #define I40E_GLPES_PFRXVLANERR(_i) (0x00010000 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */ 47954294f337SSean Bruno #define I40E_GLPES_PFRXVLANERR_MAX_INDEX 15 47964294f337SSean Bruno #define I40E_GLPES_PFRXVLANERR_RXVLANERR_SHIFT 0 47974294f337SSean Bruno #define I40E_GLPES_PFRXVLANERR_RXVLANERR_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_PFRXVLANERR_RXVLANERR_SHIFT) 47984294f337SSean Bruno #define I40E_GLPES_PFTCPRTXSEG(_i) (0x00013600 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */ 47994294f337SSean Bruno #define I40E_GLPES_PFTCPRTXSEG_MAX_INDEX 15 48004294f337SSean Bruno #define I40E_GLPES_PFTCPRTXSEG_TCPRTXSEG_SHIFT 0 48014294f337SSean Bruno #define I40E_GLPES_PFTCPRTXSEG_TCPRTXSEG_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFTCPRTXSEG_TCPRTXSEG_SHIFT) 48024294f337SSean Bruno #define I40E_GLPES_PFTCPRXOPTERR(_i) (0x00013200 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */ 48034294f337SSean Bruno #define I40E_GLPES_PFTCPRXOPTERR_MAX_INDEX 15 48044294f337SSean Bruno #define I40E_GLPES_PFTCPRXOPTERR_TCPRXOPTERR_SHIFT 0 48054294f337SSean Bruno #define I40E_GLPES_PFTCPRXOPTERR_TCPRXOPTERR_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_PFTCPRXOPTERR_TCPRXOPTERR_SHIFT) 48064294f337SSean Bruno #define I40E_GLPES_PFTCPRXPROTOERR(_i) (0x00013300 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */ 48074294f337SSean Bruno #define I40E_GLPES_PFTCPRXPROTOERR_MAX_INDEX 15 48084294f337SSean Bruno #define I40E_GLPES_PFTCPRXPROTOERR_TCPRXPROTOERR_SHIFT 0 48094294f337SSean Bruno #define I40E_GLPES_PFTCPRXPROTOERR_TCPRXPROTOERR_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_PFTCPRXPROTOERR_TCPRXPROTOERR_SHIFT) 48104294f337SSean Bruno #define I40E_GLPES_PFTCPRXSEGSHI(_i) (0x00013004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 48114294f337SSean Bruno #define I40E_GLPES_PFTCPRXSEGSHI_MAX_INDEX 15 48124294f337SSean Bruno #define I40E_GLPES_PFTCPRXSEGSHI_TCPRXSEGSHI_SHIFT 0 48134294f337SSean Bruno #define I40E_GLPES_PFTCPRXSEGSHI_TCPRXSEGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFTCPRXSEGSHI_TCPRXSEGSHI_SHIFT) 48144294f337SSean Bruno #define I40E_GLPES_PFTCPRXSEGSLO(_i) (0x00013000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 48154294f337SSean Bruno #define I40E_GLPES_PFTCPRXSEGSLO_MAX_INDEX 15 48164294f337SSean Bruno #define I40E_GLPES_PFTCPRXSEGSLO_TCPRXSEGSLO_SHIFT 0 48174294f337SSean Bruno #define I40E_GLPES_PFTCPRXSEGSLO_TCPRXSEGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFTCPRXSEGSLO_TCPRXSEGSLO_SHIFT) 48184294f337SSean Bruno #define I40E_GLPES_PFTCPTXSEGHI(_i) (0x00013404 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 48194294f337SSean Bruno #define I40E_GLPES_PFTCPTXSEGHI_MAX_INDEX 15 48204294f337SSean Bruno #define I40E_GLPES_PFTCPTXSEGHI_TCPTXSEGHI_SHIFT 0 48214294f337SSean Bruno #define I40E_GLPES_PFTCPTXSEGHI_TCPTXSEGHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFTCPTXSEGHI_TCPTXSEGHI_SHIFT) 48224294f337SSean Bruno #define I40E_GLPES_PFTCPTXSEGLO(_i) (0x00013400 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 48234294f337SSean Bruno #define I40E_GLPES_PFTCPTXSEGLO_MAX_INDEX 15 48244294f337SSean Bruno #define I40E_GLPES_PFTCPTXSEGLO_TCPTXSEGLO_SHIFT 0 48254294f337SSean Bruno #define I40E_GLPES_PFTCPTXSEGLO_TCPTXSEGLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFTCPTXSEGLO_TCPTXSEGLO_SHIFT) 48264294f337SSean Bruno #define I40E_GLPES_PFUDPRXPKTSHI(_i) (0x00013804 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 48274294f337SSean Bruno #define I40E_GLPES_PFUDPRXPKTSHI_MAX_INDEX 15 48284294f337SSean Bruno #define I40E_GLPES_PFUDPRXPKTSHI_UDPRXPKTSHI_SHIFT 0 48294294f337SSean Bruno #define I40E_GLPES_PFUDPRXPKTSHI_UDPRXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFUDPRXPKTSHI_UDPRXPKTSHI_SHIFT) 48304294f337SSean Bruno #define I40E_GLPES_PFUDPRXPKTSLO(_i) (0x00013800 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 48314294f337SSean Bruno #define I40E_GLPES_PFUDPRXPKTSLO_MAX_INDEX 15 48324294f337SSean Bruno #define I40E_GLPES_PFUDPRXPKTSLO_UDPRXPKTSLO_SHIFT 0 48334294f337SSean Bruno #define I40E_GLPES_PFUDPRXPKTSLO_UDPRXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFUDPRXPKTSLO_UDPRXPKTSLO_SHIFT) 48344294f337SSean Bruno #define I40E_GLPES_PFUDPTXPKTSHI(_i) (0x00013A04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 48354294f337SSean Bruno #define I40E_GLPES_PFUDPTXPKTSHI_MAX_INDEX 15 48364294f337SSean Bruno #define I40E_GLPES_PFUDPTXPKTSHI_UDPTXPKTSHI_SHIFT 0 48374294f337SSean Bruno #define I40E_GLPES_PFUDPTXPKTSHI_UDPTXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFUDPTXPKTSHI_UDPTXPKTSHI_SHIFT) 48384294f337SSean Bruno #define I40E_GLPES_PFUDPTXPKTSLO(_i) (0x00013A00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */ 48394294f337SSean Bruno #define I40E_GLPES_PFUDPTXPKTSLO_MAX_INDEX 15 48404294f337SSean Bruno #define I40E_GLPES_PFUDPTXPKTSLO_UDPTXPKTSLO_SHIFT 0 48414294f337SSean Bruno #define I40E_GLPES_PFUDPTXPKTSLO_UDPTXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFUDPTXPKTSLO_UDPTXPKTSLO_SHIFT) 48424294f337SSean Bruno #define I40E_GLPES_RDMARXMULTFPDUSHI 0x0001E014 /* Reset: PE_CORER */ 48434294f337SSean Bruno #define I40E_GLPES_RDMARXMULTFPDUSHI_RDMARXMULTFPDUSHI_SHIFT 0 48444294f337SSean Bruno #define I40E_GLPES_RDMARXMULTFPDUSHI_RDMARXMULTFPDUSHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_RDMARXMULTFPDUSHI_RDMARXMULTFPDUSHI_SHIFT) 48454294f337SSean Bruno #define I40E_GLPES_RDMARXMULTFPDUSLO 0x0001E010 /* Reset: PE_CORER */ 48464294f337SSean Bruno #define I40E_GLPES_RDMARXMULTFPDUSLO_RDMARXMULTFPDUSLO_SHIFT 0 48474294f337SSean Bruno #define I40E_GLPES_RDMARXMULTFPDUSLO_RDMARXMULTFPDUSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_RDMARXMULTFPDUSLO_RDMARXMULTFPDUSLO_SHIFT) 48484294f337SSean Bruno #define I40E_GLPES_RDMARXOOODDPHI 0x0001E01C /* Reset: PE_CORER */ 48494294f337SSean Bruno #define I40E_GLPES_RDMARXOOODDPHI_RDMARXOOODDPHI_SHIFT 0 48504294f337SSean Bruno #define I40E_GLPES_RDMARXOOODDPHI_RDMARXOOODDPHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_RDMARXOOODDPHI_RDMARXOOODDPHI_SHIFT) 48514294f337SSean Bruno #define I40E_GLPES_RDMARXOOODDPLO 0x0001E018 /* Reset: PE_CORER */ 48524294f337SSean Bruno #define I40E_GLPES_RDMARXOOODDPLO_RDMARXOOODDPLO_SHIFT 0 48534294f337SSean Bruno #define I40E_GLPES_RDMARXOOODDPLO_RDMARXOOODDPLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_RDMARXOOODDPLO_RDMARXOOODDPLO_SHIFT) 48544294f337SSean Bruno #define I40E_GLPES_RDMARXOOONOMARK 0x0001E004 /* Reset: PE_CORER */ 48554294f337SSean Bruno #define I40E_GLPES_RDMARXOOONOMARK_RDMAOOONOMARK_SHIFT 0 48564294f337SSean Bruno #define I40E_GLPES_RDMARXOOONOMARK_RDMAOOONOMARK_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_RDMARXOOONOMARK_RDMAOOONOMARK_SHIFT) 48574294f337SSean Bruno #define I40E_GLPES_RDMARXUNALIGN 0x0001E000 /* Reset: PE_CORER */ 48584294f337SSean Bruno #define I40E_GLPES_RDMARXUNALIGN_RDMRXAUNALIGN_SHIFT 0 48594294f337SSean Bruno #define I40E_GLPES_RDMARXUNALIGN_RDMRXAUNALIGN_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_RDMARXUNALIGN_RDMRXAUNALIGN_SHIFT) 48604294f337SSean Bruno #define I40E_GLPES_TCPRXFOURHOLEHI 0x0001E044 /* Reset: PE_CORER */ 48614294f337SSean Bruno #define I40E_GLPES_TCPRXFOURHOLEHI_TCPRXFOURHOLEHI_SHIFT 0 48624294f337SSean Bruno #define I40E_GLPES_TCPRXFOURHOLEHI_TCPRXFOURHOLEHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPRXFOURHOLEHI_TCPRXFOURHOLEHI_SHIFT) 48634294f337SSean Bruno #define I40E_GLPES_TCPRXFOURHOLELO 0x0001E040 /* Reset: PE_CORER */ 48644294f337SSean Bruno #define I40E_GLPES_TCPRXFOURHOLELO_TCPRXFOURHOLELO_SHIFT 0 48654294f337SSean Bruno #define I40E_GLPES_TCPRXFOURHOLELO_TCPRXFOURHOLELO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPRXFOURHOLELO_TCPRXFOURHOLELO_SHIFT) 48664294f337SSean Bruno #define I40E_GLPES_TCPRXONEHOLEHI 0x0001E02C /* Reset: PE_CORER */ 48674294f337SSean Bruno #define I40E_GLPES_TCPRXONEHOLEHI_TCPRXONEHOLEHI_SHIFT 0 48684294f337SSean Bruno #define I40E_GLPES_TCPRXONEHOLEHI_TCPRXONEHOLEHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPRXONEHOLEHI_TCPRXONEHOLEHI_SHIFT) 48694294f337SSean Bruno #define I40E_GLPES_TCPRXONEHOLELO 0x0001E028 /* Reset: PE_CORER */ 48704294f337SSean Bruno #define I40E_GLPES_TCPRXONEHOLELO_TCPRXONEHOLELO_SHIFT 0 48714294f337SSean Bruno #define I40E_GLPES_TCPRXONEHOLELO_TCPRXONEHOLELO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPRXONEHOLELO_TCPRXONEHOLELO_SHIFT) 48724294f337SSean Bruno #define I40E_GLPES_TCPRXPUREACKHI 0x0001E024 /* Reset: PE_CORER */ 48734294f337SSean Bruno #define I40E_GLPES_TCPRXPUREACKHI_TCPRXPUREACKSHI_SHIFT 0 48744294f337SSean Bruno #define I40E_GLPES_TCPRXPUREACKHI_TCPRXPUREACKSHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPRXPUREACKHI_TCPRXPUREACKSHI_SHIFT) 48754294f337SSean Bruno #define I40E_GLPES_TCPRXPUREACKSLO 0x0001E020 /* Reset: PE_CORER */ 48764294f337SSean Bruno #define I40E_GLPES_TCPRXPUREACKSLO_TCPRXPUREACKLO_SHIFT 0 48774294f337SSean Bruno #define I40E_GLPES_TCPRXPUREACKSLO_TCPRXPUREACKLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPRXPUREACKSLO_TCPRXPUREACKLO_SHIFT) 48784294f337SSean Bruno #define I40E_GLPES_TCPRXTHREEHOLEHI 0x0001E03C /* Reset: PE_CORER */ 48794294f337SSean Bruno #define I40E_GLPES_TCPRXTHREEHOLEHI_TCPRXTHREEHOLEHI_SHIFT 0 48804294f337SSean Bruno #define I40E_GLPES_TCPRXTHREEHOLEHI_TCPRXTHREEHOLEHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPRXTHREEHOLEHI_TCPRXTHREEHOLEHI_SHIFT) 48814294f337SSean Bruno #define I40E_GLPES_TCPRXTHREEHOLELO 0x0001E038 /* Reset: PE_CORER */ 48824294f337SSean Bruno #define I40E_GLPES_TCPRXTHREEHOLELO_TCPRXTHREEHOLELO_SHIFT 0 48834294f337SSean Bruno #define I40E_GLPES_TCPRXTHREEHOLELO_TCPRXTHREEHOLELO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPRXTHREEHOLELO_TCPRXTHREEHOLELO_SHIFT) 48844294f337SSean Bruno #define I40E_GLPES_TCPRXTWOHOLEHI 0x0001E034 /* Reset: PE_CORER */ 48854294f337SSean Bruno #define I40E_GLPES_TCPRXTWOHOLEHI_TCPRXTWOHOLEHI_SHIFT 0 48864294f337SSean Bruno #define I40E_GLPES_TCPRXTWOHOLEHI_TCPRXTWOHOLEHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPRXTWOHOLEHI_TCPRXTWOHOLEHI_SHIFT) 48874294f337SSean Bruno #define I40E_GLPES_TCPRXTWOHOLELO 0x0001E030 /* Reset: PE_CORER */ 48884294f337SSean Bruno #define I40E_GLPES_TCPRXTWOHOLELO_TCPRXTWOHOLELO_SHIFT 0 48894294f337SSean Bruno #define I40E_GLPES_TCPRXTWOHOLELO_TCPRXTWOHOLELO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPRXTWOHOLELO_TCPRXTWOHOLELO_SHIFT) 48904294f337SSean Bruno #define I40E_GLPES_TCPTXRETRANSFASTHI 0x0001E04C /* Reset: PE_CORER */ 48914294f337SSean Bruno #define I40E_GLPES_TCPTXRETRANSFASTHI_TCPTXRETRANSFASTHI_SHIFT 0 48924294f337SSean Bruno #define I40E_GLPES_TCPTXRETRANSFASTHI_TCPTXRETRANSFASTHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPTXRETRANSFASTHI_TCPTXRETRANSFASTHI_SHIFT) 48934294f337SSean Bruno #define I40E_GLPES_TCPTXRETRANSFASTLO 0x0001E048 /* Reset: PE_CORER */ 48944294f337SSean Bruno #define I40E_GLPES_TCPTXRETRANSFASTLO_TCPTXRETRANSFASTLO_SHIFT 0 48954294f337SSean Bruno #define I40E_GLPES_TCPTXRETRANSFASTLO_TCPTXRETRANSFASTLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPTXRETRANSFASTLO_TCPTXRETRANSFASTLO_SHIFT) 48964294f337SSean Bruno #define I40E_GLPES_TCPTXTOUTSFASTHI 0x0001E054 /* Reset: PE_CORER */ 48974294f337SSean Bruno #define I40E_GLPES_TCPTXTOUTSFASTHI_TCPTXTOUTSFASTHI_SHIFT 0 48984294f337SSean Bruno #define I40E_GLPES_TCPTXTOUTSFASTHI_TCPTXTOUTSFASTHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPTXTOUTSFASTHI_TCPTXTOUTSFASTHI_SHIFT) 48994294f337SSean Bruno #define I40E_GLPES_TCPTXTOUTSFASTLO 0x0001E050 /* Reset: PE_CORER */ 49004294f337SSean Bruno #define I40E_GLPES_TCPTXTOUTSFASTLO_TCPTXTOUTSFASTLO_SHIFT 0 49014294f337SSean Bruno #define I40E_GLPES_TCPTXTOUTSFASTLO_TCPTXTOUTSFASTLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPTXTOUTSFASTLO_TCPTXTOUTSFASTLO_SHIFT) 49024294f337SSean Bruno #define I40E_GLPES_TCPTXTOUTSHI 0x0001E05C /* Reset: PE_CORER */ 49034294f337SSean Bruno #define I40E_GLPES_TCPTXTOUTSHI_TCPTXTOUTSHI_SHIFT 0 49044294f337SSean Bruno #define I40E_GLPES_TCPTXTOUTSHI_TCPTXTOUTSHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPTXTOUTSHI_TCPTXTOUTSHI_SHIFT) 49054294f337SSean Bruno #define I40E_GLPES_TCPTXTOUTSLO 0x0001E058 /* Reset: PE_CORER */ 49064294f337SSean Bruno #define I40E_GLPES_TCPTXTOUTSLO_TCPTXTOUTSLO_SHIFT 0 49074294f337SSean Bruno #define I40E_GLPES_TCPTXTOUTSLO_TCPTXTOUTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPTXTOUTSLO_TCPTXTOUTSLO_SHIFT) 49084294f337SSean Bruno #define I40E_GLPES_VFIP4RXDISCARD(_i) (0x00018600 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 49094294f337SSean Bruno #define I40E_GLPES_VFIP4RXDISCARD_MAX_INDEX 31 49104294f337SSean Bruno #define I40E_GLPES_VFIP4RXDISCARD_IP4RXDISCARD_SHIFT 0 49114294f337SSean Bruno #define I40E_GLPES_VFIP4RXDISCARD_IP4RXDISCARD_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4RXDISCARD_IP4RXDISCARD_SHIFT) 49124294f337SSean Bruno #define I40E_GLPES_VFIP4RXFRAGSHI(_i) (0x00018804 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49134294f337SSean Bruno #define I40E_GLPES_VFIP4RXFRAGSHI_MAX_INDEX 31 49144294f337SSean Bruno #define I40E_GLPES_VFIP4RXFRAGSHI_IP4RXFRAGSHI_SHIFT 0 49154294f337SSean Bruno #define I40E_GLPES_VFIP4RXFRAGSHI_IP4RXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4RXFRAGSHI_IP4RXFRAGSHI_SHIFT) 49164294f337SSean Bruno #define I40E_GLPES_VFIP4RXFRAGSLO(_i) (0x00018800 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49174294f337SSean Bruno #define I40E_GLPES_VFIP4RXFRAGSLO_MAX_INDEX 31 49184294f337SSean Bruno #define I40E_GLPES_VFIP4RXFRAGSLO_IP4RXFRAGSLO_SHIFT 0 49194294f337SSean Bruno #define I40E_GLPES_VFIP4RXFRAGSLO_IP4RXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4RXFRAGSLO_IP4RXFRAGSLO_SHIFT) 49204294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCOCTSHI(_i) (0x00018A04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49214294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCOCTSHI_MAX_INDEX 31 49224294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCOCTSHI_IP4RXMCOCTSHI_SHIFT 0 49234294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCOCTSHI_IP4RXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4RXMCOCTSHI_IP4RXMCOCTSHI_SHIFT) 49244294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCOCTSLO(_i) (0x00018A00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49254294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCOCTSLO_MAX_INDEX 31 49264294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCOCTSLO_IP4RXMCOCTSLO_SHIFT 0 49274294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCOCTSLO_IP4RXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4RXMCOCTSLO_IP4RXMCOCTSLO_SHIFT) 49284294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCPKTSHI(_i) (0x00018C04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49294294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCPKTSHI_MAX_INDEX 31 49304294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCPKTSHI_IP4RXMCPKTSHI_SHIFT 0 49314294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCPKTSHI_IP4RXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4RXMCPKTSHI_IP4RXMCPKTSHI_SHIFT) 49324294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCPKTSLO(_i) (0x00018C00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49334294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCPKTSLO_MAX_INDEX 31 49344294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCPKTSLO_IP4RXMCPKTSLO_SHIFT 0 49354294f337SSean Bruno #define I40E_GLPES_VFIP4RXMCPKTSLO_IP4RXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4RXMCPKTSLO_IP4RXMCPKTSLO_SHIFT) 49364294f337SSean Bruno #define I40E_GLPES_VFIP4RXOCTSHI(_i) (0x00018204 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49374294f337SSean Bruno #define I40E_GLPES_VFIP4RXOCTSHI_MAX_INDEX 31 49384294f337SSean Bruno #define I40E_GLPES_VFIP4RXOCTSHI_IP4RXOCTSHI_SHIFT 0 49394294f337SSean Bruno #define I40E_GLPES_VFIP4RXOCTSHI_IP4RXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4RXOCTSHI_IP4RXOCTSHI_SHIFT) 49404294f337SSean Bruno #define I40E_GLPES_VFIP4RXOCTSLO(_i) (0x00018200 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49414294f337SSean Bruno #define I40E_GLPES_VFIP4RXOCTSLO_MAX_INDEX 31 49424294f337SSean Bruno #define I40E_GLPES_VFIP4RXOCTSLO_IP4RXOCTSLO_SHIFT 0 49434294f337SSean Bruno #define I40E_GLPES_VFIP4RXOCTSLO_IP4RXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4RXOCTSLO_IP4RXOCTSLO_SHIFT) 49444294f337SSean Bruno #define I40E_GLPES_VFIP4RXPKTSHI(_i) (0x00018404 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49454294f337SSean Bruno #define I40E_GLPES_VFIP4RXPKTSHI_MAX_INDEX 31 49464294f337SSean Bruno #define I40E_GLPES_VFIP4RXPKTSHI_IP4RXPKTSHI_SHIFT 0 49474294f337SSean Bruno #define I40E_GLPES_VFIP4RXPKTSHI_IP4RXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4RXPKTSHI_IP4RXPKTSHI_SHIFT) 49484294f337SSean Bruno #define I40E_GLPES_VFIP4RXPKTSLO(_i) (0x00018400 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49494294f337SSean Bruno #define I40E_GLPES_VFIP4RXPKTSLO_MAX_INDEX 31 49504294f337SSean Bruno #define I40E_GLPES_VFIP4RXPKTSLO_IP4RXPKTSLO_SHIFT 0 49514294f337SSean Bruno #define I40E_GLPES_VFIP4RXPKTSLO_IP4RXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4RXPKTSLO_IP4RXPKTSLO_SHIFT) 49524294f337SSean Bruno #define I40E_GLPES_VFIP4RXTRUNC(_i) (0x00018700 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 49534294f337SSean Bruno #define I40E_GLPES_VFIP4RXTRUNC_MAX_INDEX 31 49544294f337SSean Bruno #define I40E_GLPES_VFIP4RXTRUNC_IP4RXTRUNC_SHIFT 0 49554294f337SSean Bruno #define I40E_GLPES_VFIP4RXTRUNC_IP4RXTRUNC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4RXTRUNC_IP4RXTRUNC_SHIFT) 49564294f337SSean Bruno #define I40E_GLPES_VFIP4TXFRAGSHI(_i) (0x00019E04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49574294f337SSean Bruno #define I40E_GLPES_VFIP4TXFRAGSHI_MAX_INDEX 31 49584294f337SSean Bruno #define I40E_GLPES_VFIP4TXFRAGSHI_IP4TXFRAGSHI_SHIFT 0 49594294f337SSean Bruno #define I40E_GLPES_VFIP4TXFRAGSHI_IP4TXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4TXFRAGSHI_IP4TXFRAGSHI_SHIFT) 49604294f337SSean Bruno #define I40E_GLPES_VFIP4TXFRAGSLO(_i) (0x00019E00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49614294f337SSean Bruno #define I40E_GLPES_VFIP4TXFRAGSLO_MAX_INDEX 31 49624294f337SSean Bruno #define I40E_GLPES_VFIP4TXFRAGSLO_IP4TXFRAGSLO_SHIFT 0 49634294f337SSean Bruno #define I40E_GLPES_VFIP4TXFRAGSLO_IP4TXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4TXFRAGSLO_IP4TXFRAGSLO_SHIFT) 49644294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCOCTSHI(_i) (0x0001A004 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49654294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCOCTSHI_MAX_INDEX 31 49664294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCOCTSHI_IP4TXMCOCTSHI_SHIFT 0 49674294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCOCTSHI_IP4TXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4TXMCOCTSHI_IP4TXMCOCTSHI_SHIFT) 49684294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCOCTSLO(_i) (0x0001A000 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49694294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCOCTSLO_MAX_INDEX 31 49704294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCOCTSLO_IP4TXMCOCTSLO_SHIFT 0 49714294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCOCTSLO_IP4TXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4TXMCOCTSLO_IP4TXMCOCTSLO_SHIFT) 49724294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCPKTSHI(_i) (0x0001A204 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49734294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCPKTSHI_MAX_INDEX 31 49744294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCPKTSHI_IP4TXMCPKTSHI_SHIFT 0 49754294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCPKTSHI_IP4TXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4TXMCPKTSHI_IP4TXMCPKTSHI_SHIFT) 49764294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCPKTSLO(_i) (0x0001A200 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49774294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCPKTSLO_MAX_INDEX 31 49784294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCPKTSLO_IP4TXMCPKTSLO_SHIFT 0 49794294f337SSean Bruno #define I40E_GLPES_VFIP4TXMCPKTSLO_IP4TXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4TXMCPKTSLO_IP4TXMCPKTSLO_SHIFT) 49804294f337SSean Bruno #define I40E_GLPES_VFIP4TXNOROUTE(_i) (0x0001AE00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 49814294f337SSean Bruno #define I40E_GLPES_VFIP4TXNOROUTE_MAX_INDEX 31 49824294f337SSean Bruno #define I40E_GLPES_VFIP4TXNOROUTE_IP4TXNOROUTE_SHIFT 0 49834294f337SSean Bruno #define I40E_GLPES_VFIP4TXNOROUTE_IP4TXNOROUTE_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_VFIP4TXNOROUTE_IP4TXNOROUTE_SHIFT) 49844294f337SSean Bruno #define I40E_GLPES_VFIP4TXOCTSHI(_i) (0x00019A04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49854294f337SSean Bruno #define I40E_GLPES_VFIP4TXOCTSHI_MAX_INDEX 31 49864294f337SSean Bruno #define I40E_GLPES_VFIP4TXOCTSHI_IP4TXOCTSHI_SHIFT 0 49874294f337SSean Bruno #define I40E_GLPES_VFIP4TXOCTSHI_IP4TXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4TXOCTSHI_IP4TXOCTSHI_SHIFT) 49884294f337SSean Bruno #define I40E_GLPES_VFIP4TXOCTSLO(_i) (0x00019A00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49894294f337SSean Bruno #define I40E_GLPES_VFIP4TXOCTSLO_MAX_INDEX 31 49904294f337SSean Bruno #define I40E_GLPES_VFIP4TXOCTSLO_IP4TXOCTSLO_SHIFT 0 49914294f337SSean Bruno #define I40E_GLPES_VFIP4TXOCTSLO_IP4TXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4TXOCTSLO_IP4TXOCTSLO_SHIFT) 49924294f337SSean Bruno #define I40E_GLPES_VFIP4TXPKTSHI(_i) (0x00019C04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49934294f337SSean Bruno #define I40E_GLPES_VFIP4TXPKTSHI_MAX_INDEX 31 49944294f337SSean Bruno #define I40E_GLPES_VFIP4TXPKTSHI_IP4TXPKTSHI_SHIFT 0 49954294f337SSean Bruno #define I40E_GLPES_VFIP4TXPKTSHI_IP4TXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4TXPKTSHI_IP4TXPKTSHI_SHIFT) 49964294f337SSean Bruno #define I40E_GLPES_VFIP4TXPKTSLO(_i) (0x00019C00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 49974294f337SSean Bruno #define I40E_GLPES_VFIP4TXPKTSLO_MAX_INDEX 31 49984294f337SSean Bruno #define I40E_GLPES_VFIP4TXPKTSLO_IP4TXPKTSLO_SHIFT 0 49994294f337SSean Bruno #define I40E_GLPES_VFIP4TXPKTSLO_IP4TXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4TXPKTSLO_IP4TXPKTSLO_SHIFT) 50004294f337SSean Bruno #define I40E_GLPES_VFIP6RXDISCARD(_i) (0x00019200 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 50014294f337SSean Bruno #define I40E_GLPES_VFIP6RXDISCARD_MAX_INDEX 31 50024294f337SSean Bruno #define I40E_GLPES_VFIP6RXDISCARD_IP6RXDISCARD_SHIFT 0 50034294f337SSean Bruno #define I40E_GLPES_VFIP6RXDISCARD_IP6RXDISCARD_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6RXDISCARD_IP6RXDISCARD_SHIFT) 50044294f337SSean Bruno #define I40E_GLPES_VFIP6RXFRAGSHI(_i) (0x00019404 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50054294f337SSean Bruno #define I40E_GLPES_VFIP6RXFRAGSHI_MAX_INDEX 31 50064294f337SSean Bruno #define I40E_GLPES_VFIP6RXFRAGSHI_IP6RXFRAGSHI_SHIFT 0 50074294f337SSean Bruno #define I40E_GLPES_VFIP6RXFRAGSHI_IP6RXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6RXFRAGSHI_IP6RXFRAGSHI_SHIFT) 50084294f337SSean Bruno #define I40E_GLPES_VFIP6RXFRAGSLO(_i) (0x00019400 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50094294f337SSean Bruno #define I40E_GLPES_VFIP6RXFRAGSLO_MAX_INDEX 31 50104294f337SSean Bruno #define I40E_GLPES_VFIP6RXFRAGSLO_IP6RXFRAGSLO_SHIFT 0 50114294f337SSean Bruno #define I40E_GLPES_VFIP6RXFRAGSLO_IP6RXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6RXFRAGSLO_IP6RXFRAGSLO_SHIFT) 50124294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCOCTSHI(_i) (0x00019604 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50134294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCOCTSHI_MAX_INDEX 31 50144294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCOCTSHI_IP6RXMCOCTSHI_SHIFT 0 50154294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCOCTSHI_IP6RXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6RXMCOCTSHI_IP6RXMCOCTSHI_SHIFT) 50164294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCOCTSLO(_i) (0x00019600 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50174294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCOCTSLO_MAX_INDEX 31 50184294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCOCTSLO_IP6RXMCOCTSLO_SHIFT 0 50194294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCOCTSLO_IP6RXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6RXMCOCTSLO_IP6RXMCOCTSLO_SHIFT) 50204294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCPKTSHI(_i) (0x00019804 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50214294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCPKTSHI_MAX_INDEX 31 50224294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCPKTSHI_IP6RXMCPKTSHI_SHIFT 0 50234294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCPKTSHI_IP6RXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6RXMCPKTSHI_IP6RXMCPKTSHI_SHIFT) 50244294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCPKTSLO(_i) (0x00019800 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50254294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCPKTSLO_MAX_INDEX 31 50264294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCPKTSLO_IP6RXMCPKTSLO_SHIFT 0 50274294f337SSean Bruno #define I40E_GLPES_VFIP6RXMCPKTSLO_IP6RXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6RXMCPKTSLO_IP6RXMCPKTSLO_SHIFT) 50284294f337SSean Bruno #define I40E_GLPES_VFIP6RXOCTSHI(_i) (0x00018E04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50294294f337SSean Bruno #define I40E_GLPES_VFIP6RXOCTSHI_MAX_INDEX 31 50304294f337SSean Bruno #define I40E_GLPES_VFIP6RXOCTSHI_IP6RXOCTSHI_SHIFT 0 50314294f337SSean Bruno #define I40E_GLPES_VFIP6RXOCTSHI_IP6RXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6RXOCTSHI_IP6RXOCTSHI_SHIFT) 50324294f337SSean Bruno #define I40E_GLPES_VFIP6RXOCTSLO(_i) (0x00018E00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50334294f337SSean Bruno #define I40E_GLPES_VFIP6RXOCTSLO_MAX_INDEX 31 50344294f337SSean Bruno #define I40E_GLPES_VFIP6RXOCTSLO_IP6RXOCTSLO_SHIFT 0 50354294f337SSean Bruno #define I40E_GLPES_VFIP6RXOCTSLO_IP6RXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6RXOCTSLO_IP6RXOCTSLO_SHIFT) 50364294f337SSean Bruno #define I40E_GLPES_VFIP6RXPKTSHI(_i) (0x00019004 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50374294f337SSean Bruno #define I40E_GLPES_VFIP6RXPKTSHI_MAX_INDEX 31 50384294f337SSean Bruno #define I40E_GLPES_VFIP6RXPKTSHI_IP6RXPKTSHI_SHIFT 0 50394294f337SSean Bruno #define I40E_GLPES_VFIP6RXPKTSHI_IP6RXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6RXPKTSHI_IP6RXPKTSHI_SHIFT) 50404294f337SSean Bruno #define I40E_GLPES_VFIP6RXPKTSLO(_i) (0x00019000 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50414294f337SSean Bruno #define I40E_GLPES_VFIP6RXPKTSLO_MAX_INDEX 31 50424294f337SSean Bruno #define I40E_GLPES_VFIP6RXPKTSLO_IP6RXPKTSLO_SHIFT 0 50434294f337SSean Bruno #define I40E_GLPES_VFIP6RXPKTSLO_IP6RXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6RXPKTSLO_IP6RXPKTSLO_SHIFT) 50444294f337SSean Bruno #define I40E_GLPES_VFIP6RXTRUNC(_i) (0x00019300 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 50454294f337SSean Bruno #define I40E_GLPES_VFIP6RXTRUNC_MAX_INDEX 31 50464294f337SSean Bruno #define I40E_GLPES_VFIP6RXTRUNC_IP6RXTRUNC_SHIFT 0 50474294f337SSean Bruno #define I40E_GLPES_VFIP6RXTRUNC_IP6RXTRUNC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6RXTRUNC_IP6RXTRUNC_SHIFT) 50484294f337SSean Bruno #define I40E_GLPES_VFIP6TXFRAGSHI(_i) (0x0001A804 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50494294f337SSean Bruno #define I40E_GLPES_VFIP6TXFRAGSHI_MAX_INDEX 31 50504294f337SSean Bruno #define I40E_GLPES_VFIP6TXFRAGSHI_IP6TXFRAGSHI_SHIFT 0 50514294f337SSean Bruno #define I40E_GLPES_VFIP6TXFRAGSHI_IP6TXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6TXFRAGSHI_IP6TXFRAGSHI_SHIFT) 50524294f337SSean Bruno #define I40E_GLPES_VFIP6TXFRAGSLO(_i) (0x0001A800 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50534294f337SSean Bruno #define I40E_GLPES_VFIP6TXFRAGSLO_MAX_INDEX 31 50544294f337SSean Bruno #define I40E_GLPES_VFIP6TXFRAGSLO_IP6TXFRAGSLO_SHIFT 0 50554294f337SSean Bruno #define I40E_GLPES_VFIP6TXFRAGSLO_IP6TXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6TXFRAGSLO_IP6TXFRAGSLO_SHIFT) 50564294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCOCTSHI(_i) (0x0001AA04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50574294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCOCTSHI_MAX_INDEX 31 50584294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCOCTSHI_IP6TXMCOCTSHI_SHIFT 0 50594294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCOCTSHI_IP6TXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6TXMCOCTSHI_IP6TXMCOCTSHI_SHIFT) 50604294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCOCTSLO(_i) (0x0001AA00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50614294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCOCTSLO_MAX_INDEX 31 50624294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCOCTSLO_IP6TXMCOCTSLO_SHIFT 0 50634294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCOCTSLO_IP6TXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6TXMCOCTSLO_IP6TXMCOCTSLO_SHIFT) 50644294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCPKTSHI(_i) (0x0001AC04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50654294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCPKTSHI_MAX_INDEX 31 50664294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCPKTSHI_IP6TXMCPKTSHI_SHIFT 0 50674294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCPKTSHI_IP6TXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6TXMCPKTSHI_IP6TXMCPKTSHI_SHIFT) 50684294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCPKTSLO(_i) (0x0001AC00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50694294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCPKTSLO_MAX_INDEX 31 50704294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCPKTSLO_IP6TXMCPKTSLO_SHIFT 0 50714294f337SSean Bruno #define I40E_GLPES_VFIP6TXMCPKTSLO_IP6TXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6TXMCPKTSLO_IP6TXMCPKTSLO_SHIFT) 50724294f337SSean Bruno #define I40E_GLPES_VFIP6TXNOROUTE(_i) (0x0001AF00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 50734294f337SSean Bruno #define I40E_GLPES_VFIP6TXNOROUTE_MAX_INDEX 31 50744294f337SSean Bruno #define I40E_GLPES_VFIP6TXNOROUTE_IP6TXNOROUTE_SHIFT 0 50754294f337SSean Bruno #define I40E_GLPES_VFIP6TXNOROUTE_IP6TXNOROUTE_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_VFIP6TXNOROUTE_IP6TXNOROUTE_SHIFT) 50764294f337SSean Bruno #define I40E_GLPES_VFIP6TXOCTSHI(_i) (0x0001A404 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50774294f337SSean Bruno #define I40E_GLPES_VFIP6TXOCTSHI_MAX_INDEX 31 50784294f337SSean Bruno #define I40E_GLPES_VFIP6TXOCTSHI_IP6TXOCTSHI_SHIFT 0 50794294f337SSean Bruno #define I40E_GLPES_VFIP6TXOCTSHI_IP6TXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6TXOCTSHI_IP6TXOCTSHI_SHIFT) 50804294f337SSean Bruno #define I40E_GLPES_VFIP6TXOCTSLO(_i) (0x0001A400 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50814294f337SSean Bruno #define I40E_GLPES_VFIP6TXOCTSLO_MAX_INDEX 31 50824294f337SSean Bruno #define I40E_GLPES_VFIP6TXOCTSLO_IP6TXOCTSLO_SHIFT 0 50834294f337SSean Bruno #define I40E_GLPES_VFIP6TXOCTSLO_IP6TXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6TXOCTSLO_IP6TXOCTSLO_SHIFT) 50844294f337SSean Bruno #define I40E_GLPES_VFIP6TXPKTSHI(_i) (0x0001A604 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50854294f337SSean Bruno #define I40E_GLPES_VFIP6TXPKTSHI_MAX_INDEX 31 50864294f337SSean Bruno #define I40E_GLPES_VFIP6TXPKTSHI_IP6TXPKTSHI_SHIFT 0 50874294f337SSean Bruno #define I40E_GLPES_VFIP6TXPKTSHI_IP6TXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6TXPKTSHI_IP6TXPKTSHI_SHIFT) 50884294f337SSean Bruno #define I40E_GLPES_VFIP6TXPKTSLO(_i) (0x0001A600 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50894294f337SSean Bruno #define I40E_GLPES_VFIP6TXPKTSLO_MAX_INDEX 31 50904294f337SSean Bruno #define I40E_GLPES_VFIP6TXPKTSLO_IP6TXPKTSLO_SHIFT 0 50914294f337SSean Bruno #define I40E_GLPES_VFIP6TXPKTSLO_IP6TXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6TXPKTSLO_IP6TXPKTSLO_SHIFT) 50924294f337SSean Bruno #define I40E_GLPES_VFRDMARXRDSHI(_i) (0x0001BE04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50934294f337SSean Bruno #define I40E_GLPES_VFRDMARXRDSHI_MAX_INDEX 31 50944294f337SSean Bruno #define I40E_GLPES_VFRDMARXRDSHI_RDMARXRDSHI_SHIFT 0 50954294f337SSean Bruno #define I40E_GLPES_VFRDMARXRDSHI_RDMARXRDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFRDMARXRDSHI_RDMARXRDSHI_SHIFT) 50964294f337SSean Bruno #define I40E_GLPES_VFRDMARXRDSLO(_i) (0x0001BE00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 50974294f337SSean Bruno #define I40E_GLPES_VFRDMARXRDSLO_MAX_INDEX 31 50984294f337SSean Bruno #define I40E_GLPES_VFRDMARXRDSLO_RDMARXRDSLO_SHIFT 0 50994294f337SSean Bruno #define I40E_GLPES_VFRDMARXRDSLO_RDMARXRDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMARXRDSLO_RDMARXRDSLO_SHIFT) 51004294f337SSean Bruno #define I40E_GLPES_VFRDMARXSNDSHI(_i) (0x0001C004 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51014294f337SSean Bruno #define I40E_GLPES_VFRDMARXSNDSHI_MAX_INDEX 31 51024294f337SSean Bruno #define I40E_GLPES_VFRDMARXSNDSHI_RDMARXSNDSHI_SHIFT 0 51034294f337SSean Bruno #define I40E_GLPES_VFRDMARXSNDSHI_RDMARXSNDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFRDMARXSNDSHI_RDMARXSNDSHI_SHIFT) 51044294f337SSean Bruno #define I40E_GLPES_VFRDMARXSNDSLO(_i) (0x0001C000 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51054294f337SSean Bruno #define I40E_GLPES_VFRDMARXSNDSLO_MAX_INDEX 31 51064294f337SSean Bruno #define I40E_GLPES_VFRDMARXSNDSLO_RDMARXSNDSLO_SHIFT 0 51074294f337SSean Bruno #define I40E_GLPES_VFRDMARXSNDSLO_RDMARXSNDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMARXSNDSLO_RDMARXSNDSLO_SHIFT) 51084294f337SSean Bruno #define I40E_GLPES_VFRDMARXWRSHI(_i) (0x0001BC04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51094294f337SSean Bruno #define I40E_GLPES_VFRDMARXWRSHI_MAX_INDEX 31 51104294f337SSean Bruno #define I40E_GLPES_VFRDMARXWRSHI_RDMARXWRSHI_SHIFT 0 51114294f337SSean Bruno #define I40E_GLPES_VFRDMARXWRSHI_RDMARXWRSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFRDMARXWRSHI_RDMARXWRSHI_SHIFT) 51124294f337SSean Bruno #define I40E_GLPES_VFRDMARXWRSLO(_i) (0x0001BC00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51134294f337SSean Bruno #define I40E_GLPES_VFRDMARXWRSLO_MAX_INDEX 31 51144294f337SSean Bruno #define I40E_GLPES_VFRDMARXWRSLO_RDMARXWRSLO_SHIFT 0 51154294f337SSean Bruno #define I40E_GLPES_VFRDMARXWRSLO_RDMARXWRSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMARXWRSLO_RDMARXWRSLO_SHIFT) 51164294f337SSean Bruno #define I40E_GLPES_VFRDMATXRDSHI(_i) (0x0001C404 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51174294f337SSean Bruno #define I40E_GLPES_VFRDMATXRDSHI_MAX_INDEX 31 51184294f337SSean Bruno #define I40E_GLPES_VFRDMATXRDSHI_RDMARXRDSHI_SHIFT 0 51194294f337SSean Bruno #define I40E_GLPES_VFRDMATXRDSHI_RDMARXRDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFRDMATXRDSHI_RDMARXRDSHI_SHIFT) 51204294f337SSean Bruno #define I40E_GLPES_VFRDMATXRDSLO(_i) (0x0001C400 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51214294f337SSean Bruno #define I40E_GLPES_VFRDMATXRDSLO_MAX_INDEX 31 51224294f337SSean Bruno #define I40E_GLPES_VFRDMATXRDSLO_RDMARXRDSLO_SHIFT 0 51234294f337SSean Bruno #define I40E_GLPES_VFRDMATXRDSLO_RDMARXRDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMATXRDSLO_RDMARXRDSLO_SHIFT) 51244294f337SSean Bruno #define I40E_GLPES_VFRDMATXSNDSHI(_i) (0x0001C604 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51254294f337SSean Bruno #define I40E_GLPES_VFRDMATXSNDSHI_MAX_INDEX 31 51264294f337SSean Bruno #define I40E_GLPES_VFRDMATXSNDSHI_RDMARXSNDSHI_SHIFT 0 51274294f337SSean Bruno #define I40E_GLPES_VFRDMATXSNDSHI_RDMARXSNDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFRDMATXSNDSHI_RDMARXSNDSHI_SHIFT) 51284294f337SSean Bruno #define I40E_GLPES_VFRDMATXSNDSLO(_i) (0x0001C600 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51294294f337SSean Bruno #define I40E_GLPES_VFRDMATXSNDSLO_MAX_INDEX 31 51304294f337SSean Bruno #define I40E_GLPES_VFRDMATXSNDSLO_RDMARXSNDSLO_SHIFT 0 51314294f337SSean Bruno #define I40E_GLPES_VFRDMATXSNDSLO_RDMARXSNDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMATXSNDSLO_RDMARXSNDSLO_SHIFT) 51324294f337SSean Bruno #define I40E_GLPES_VFRDMATXWRSHI(_i) (0x0001C204 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51334294f337SSean Bruno #define I40E_GLPES_VFRDMATXWRSHI_MAX_INDEX 31 51344294f337SSean Bruno #define I40E_GLPES_VFRDMATXWRSHI_RDMARXWRSHI_SHIFT 0 51354294f337SSean Bruno #define I40E_GLPES_VFRDMATXWRSHI_RDMARXWRSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFRDMATXWRSHI_RDMARXWRSHI_SHIFT) 51364294f337SSean Bruno #define I40E_GLPES_VFRDMATXWRSLO(_i) (0x0001C200 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51374294f337SSean Bruno #define I40E_GLPES_VFRDMATXWRSLO_MAX_INDEX 31 51384294f337SSean Bruno #define I40E_GLPES_VFRDMATXWRSLO_RDMARXWRSLO_SHIFT 0 51394294f337SSean Bruno #define I40E_GLPES_VFRDMATXWRSLO_RDMARXWRSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMATXWRSLO_RDMARXWRSLO_SHIFT) 51404294f337SSean Bruno #define I40E_GLPES_VFRDMAVBNDHI(_i) (0x0001C804 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51414294f337SSean Bruno #define I40E_GLPES_VFRDMAVBNDHI_MAX_INDEX 31 51424294f337SSean Bruno #define I40E_GLPES_VFRDMAVBNDHI_RDMAVBNDHI_SHIFT 0 51434294f337SSean Bruno #define I40E_GLPES_VFRDMAVBNDHI_RDMAVBNDHI_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMAVBNDHI_RDMAVBNDHI_SHIFT) 51444294f337SSean Bruno #define I40E_GLPES_VFRDMAVBNDLO(_i) (0x0001C800 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51454294f337SSean Bruno #define I40E_GLPES_VFRDMAVBNDLO_MAX_INDEX 31 51464294f337SSean Bruno #define I40E_GLPES_VFRDMAVBNDLO_RDMAVBNDLO_SHIFT 0 51474294f337SSean Bruno #define I40E_GLPES_VFRDMAVBNDLO_RDMAVBNDLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMAVBNDLO_RDMAVBNDLO_SHIFT) 51484294f337SSean Bruno #define I40E_GLPES_VFRDMAVINVHI(_i) (0x0001CA04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51494294f337SSean Bruno #define I40E_GLPES_VFRDMAVINVHI_MAX_INDEX 31 51504294f337SSean Bruno #define I40E_GLPES_VFRDMAVINVHI_RDMAVINVHI_SHIFT 0 51514294f337SSean Bruno #define I40E_GLPES_VFRDMAVINVHI_RDMAVINVHI_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMAVINVHI_RDMAVINVHI_SHIFT) 51524294f337SSean Bruno #define I40E_GLPES_VFRDMAVINVLO(_i) (0x0001CA00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51534294f337SSean Bruno #define I40E_GLPES_VFRDMAVINVLO_MAX_INDEX 31 51544294f337SSean Bruno #define I40E_GLPES_VFRDMAVINVLO_RDMAVINVLO_SHIFT 0 51554294f337SSean Bruno #define I40E_GLPES_VFRDMAVINVLO_RDMAVINVLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMAVINVLO_RDMAVINVLO_SHIFT) 51564294f337SSean Bruno #define I40E_GLPES_VFRXVLANERR(_i) (0x00018000 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 51574294f337SSean Bruno #define I40E_GLPES_VFRXVLANERR_MAX_INDEX 31 51584294f337SSean Bruno #define I40E_GLPES_VFRXVLANERR_RXVLANERR_SHIFT 0 51594294f337SSean Bruno #define I40E_GLPES_VFRXVLANERR_RXVLANERR_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_VFRXVLANERR_RXVLANERR_SHIFT) 51604294f337SSean Bruno #define I40E_GLPES_VFTCPRTXSEG(_i) (0x0001B600 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 51614294f337SSean Bruno #define I40E_GLPES_VFTCPRTXSEG_MAX_INDEX 31 51624294f337SSean Bruno #define I40E_GLPES_VFTCPRTXSEG_TCPRTXSEG_SHIFT 0 51634294f337SSean Bruno #define I40E_GLPES_VFTCPRTXSEG_TCPRTXSEG_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFTCPRTXSEG_TCPRTXSEG_SHIFT) 51644294f337SSean Bruno #define I40E_GLPES_VFTCPRXOPTERR(_i) (0x0001B200 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 51654294f337SSean Bruno #define I40E_GLPES_VFTCPRXOPTERR_MAX_INDEX 31 51664294f337SSean Bruno #define I40E_GLPES_VFTCPRXOPTERR_TCPRXOPTERR_SHIFT 0 51674294f337SSean Bruno #define I40E_GLPES_VFTCPRXOPTERR_TCPRXOPTERR_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_VFTCPRXOPTERR_TCPRXOPTERR_SHIFT) 51684294f337SSean Bruno #define I40E_GLPES_VFTCPRXPROTOERR(_i) (0x0001B300 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */ 51694294f337SSean Bruno #define I40E_GLPES_VFTCPRXPROTOERR_MAX_INDEX 31 51704294f337SSean Bruno #define I40E_GLPES_VFTCPRXPROTOERR_TCPRXPROTOERR_SHIFT 0 51714294f337SSean Bruno #define I40E_GLPES_VFTCPRXPROTOERR_TCPRXPROTOERR_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_VFTCPRXPROTOERR_TCPRXPROTOERR_SHIFT) 51724294f337SSean Bruno #define I40E_GLPES_VFTCPRXSEGSHI(_i) (0x0001B004 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51734294f337SSean Bruno #define I40E_GLPES_VFTCPRXSEGSHI_MAX_INDEX 31 51744294f337SSean Bruno #define I40E_GLPES_VFTCPRXSEGSHI_TCPRXSEGSHI_SHIFT 0 51754294f337SSean Bruno #define I40E_GLPES_VFTCPRXSEGSHI_TCPRXSEGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFTCPRXSEGSHI_TCPRXSEGSHI_SHIFT) 51764294f337SSean Bruno #define I40E_GLPES_VFTCPRXSEGSLO(_i) (0x0001B000 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51774294f337SSean Bruno #define I40E_GLPES_VFTCPRXSEGSLO_MAX_INDEX 31 51784294f337SSean Bruno #define I40E_GLPES_VFTCPRXSEGSLO_TCPRXSEGSLO_SHIFT 0 51794294f337SSean Bruno #define I40E_GLPES_VFTCPRXSEGSLO_TCPRXSEGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFTCPRXSEGSLO_TCPRXSEGSLO_SHIFT) 51804294f337SSean Bruno #define I40E_GLPES_VFTCPTXSEGHI(_i) (0x0001B404 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51814294f337SSean Bruno #define I40E_GLPES_VFTCPTXSEGHI_MAX_INDEX 31 51824294f337SSean Bruno #define I40E_GLPES_VFTCPTXSEGHI_TCPTXSEGHI_SHIFT 0 51834294f337SSean Bruno #define I40E_GLPES_VFTCPTXSEGHI_TCPTXSEGHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFTCPTXSEGHI_TCPTXSEGHI_SHIFT) 51844294f337SSean Bruno #define I40E_GLPES_VFTCPTXSEGLO(_i) (0x0001B400 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51854294f337SSean Bruno #define I40E_GLPES_VFTCPTXSEGLO_MAX_INDEX 31 51864294f337SSean Bruno #define I40E_GLPES_VFTCPTXSEGLO_TCPTXSEGLO_SHIFT 0 51874294f337SSean Bruno #define I40E_GLPES_VFTCPTXSEGLO_TCPTXSEGLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFTCPTXSEGLO_TCPTXSEGLO_SHIFT) 51884294f337SSean Bruno #define I40E_GLPES_VFUDPRXPKTSHI(_i) (0x0001B804 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51894294f337SSean Bruno #define I40E_GLPES_VFUDPRXPKTSHI_MAX_INDEX 31 51904294f337SSean Bruno #define I40E_GLPES_VFUDPRXPKTSHI_UDPRXPKTSHI_SHIFT 0 51914294f337SSean Bruno #define I40E_GLPES_VFUDPRXPKTSHI_UDPRXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFUDPRXPKTSHI_UDPRXPKTSHI_SHIFT) 51924294f337SSean Bruno #define I40E_GLPES_VFUDPRXPKTSLO(_i) (0x0001B800 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51934294f337SSean Bruno #define I40E_GLPES_VFUDPRXPKTSLO_MAX_INDEX 31 51944294f337SSean Bruno #define I40E_GLPES_VFUDPRXPKTSLO_UDPRXPKTSLO_SHIFT 0 51954294f337SSean Bruno #define I40E_GLPES_VFUDPRXPKTSLO_UDPRXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFUDPRXPKTSLO_UDPRXPKTSLO_SHIFT) 51964294f337SSean Bruno #define I40E_GLPES_VFUDPTXPKTSHI(_i) (0x0001BA04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 51974294f337SSean Bruno #define I40E_GLPES_VFUDPTXPKTSHI_MAX_INDEX 31 51984294f337SSean Bruno #define I40E_GLPES_VFUDPTXPKTSHI_UDPTXPKTSHI_SHIFT 0 51994294f337SSean Bruno #define I40E_GLPES_VFUDPTXPKTSHI_UDPTXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFUDPTXPKTSHI_UDPTXPKTSHI_SHIFT) 52004294f337SSean Bruno #define I40E_GLPES_VFUDPTXPKTSLO(_i) (0x0001BA00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */ 52014294f337SSean Bruno #define I40E_GLPES_VFUDPTXPKTSLO_MAX_INDEX 31 52024294f337SSean Bruno #define I40E_GLPES_VFUDPTXPKTSLO_UDPTXPKTSLO_SHIFT 0 52034294f337SSean Bruno #define I40E_GLPES_VFUDPTXPKTSLO_UDPTXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFUDPTXPKTSLO_UDPTXPKTSLO_SHIFT) 52044294f337SSean Bruno #define I40E_GLGEN_PME_TO 0x000B81BC /* Reset: POR */ 52054294f337SSean Bruno #define I40E_GLGEN_PME_TO_PME_TO_FOR_PE_SHIFT 0 52064294f337SSean Bruno #define I40E_GLGEN_PME_TO_PME_TO_FOR_PE_MASK I40E_MASK(0x1, I40E_GLGEN_PME_TO_PME_TO_FOR_PE_SHIFT) 52074294f337SSean Bruno #define I40E_GLQF_APBVT(_i) (0x00260000 + ((_i) * 4)) /* _i=0...2047 */ /* Reset: CORER */ 52084294f337SSean Bruno #define I40E_GLQF_APBVT_MAX_INDEX 2047 52094294f337SSean Bruno #define I40E_GLQF_APBVT_APBVT_SHIFT 0 52104294f337SSean Bruno #define I40E_GLQF_APBVT_APBVT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLQF_APBVT_APBVT_SHIFT) 52114294f337SSean Bruno #define I40E_GLQF_FD_PCTYPES(_i) (0x00268000 + ((_i) * 4)) /* _i=0...63 */ /* Reset: POR */ 52124294f337SSean Bruno #define I40E_GLQF_FD_PCTYPES_MAX_INDEX 63 52134294f337SSean Bruno #define I40E_GLQF_FD_PCTYPES_FD_PCTYPE_SHIFT 0 52144294f337SSean Bruno #define I40E_GLQF_FD_PCTYPES_FD_PCTYPE_MASK I40E_MASK(0x3F, I40E_GLQF_FD_PCTYPES_FD_PCTYPE_SHIFT) 52154294f337SSean Bruno #define I40E_GLQF_FD_MSK(_i, _j) (0x00267200 + ((_i) * 4 + (_j) * 8)) /* _i=0...1, _j=0...63 */ /* Reset: CORER */ 52164294f337SSean Bruno #define I40E_GLQF_FD_MSK_MAX_INDEX 1 52174294f337SSean Bruno #define I40E_GLQF_FD_MSK_MASK_SHIFT 0 52184294f337SSean Bruno #define I40E_GLQF_FD_MSK_MASK_MASK I40E_MASK(0xFFFF, I40E_GLQF_FD_MSK_MASK_SHIFT) 52194294f337SSean Bruno #define I40E_GLQF_FD_MSK_OFFSET_SHIFT 16 52204294f337SSean Bruno #define I40E_GLQF_FD_MSK_OFFSET_MASK I40E_MASK(0x3F, I40E_GLQF_FD_MSK_OFFSET_SHIFT) 52214294f337SSean Bruno #define I40E_GLQF_HASH_INSET(_i, _j) (0x00267600 + ((_i) * 4 + (_j) * 8)) /* _i=0...1, _j=0...63 */ /* Reset: CORER */ 52224294f337SSean Bruno #define I40E_GLQF_HASH_INSET_MAX_INDEX 1 52234294f337SSean Bruno #define I40E_GLQF_HASH_INSET_INSET_SHIFT 0 52244294f337SSean Bruno #define I40E_GLQF_HASH_INSET_INSET_MASK I40E_MASK(0xFFFFFFFF, I40E_GLQF_HASH_INSET_INSET_SHIFT) 52254294f337SSean Bruno #define I40E_GLQF_HASH_MSK(_i, _j) (0x00267A00 + ((_i) * 4 + (_j) * 8)) /* _i=0...1, _j=0...63 */ /* Reset: CORER */ 52264294f337SSean Bruno #define I40E_GLQF_HASH_MSK_MAX_INDEX 1 52274294f337SSean Bruno #define I40E_GLQF_HASH_MSK_MASK_SHIFT 0 52284294f337SSean Bruno #define I40E_GLQF_HASH_MSK_MASK_MASK I40E_MASK(0xFFFF, I40E_GLQF_HASH_MSK_MASK_SHIFT) 52294294f337SSean Bruno #define I40E_GLQF_HASH_MSK_OFFSET_SHIFT 16 52304294f337SSean Bruno #define I40E_GLQF_HASH_MSK_OFFSET_MASK I40E_MASK(0x3F, I40E_GLQF_HASH_MSK_OFFSET_SHIFT) 52314294f337SSean Bruno #define I40E_GLQF_ORT(_i) (0x00268900 + ((_i) * 4)) /* _i=0...63 */ /* Reset: CORER */ 52324294f337SSean Bruno #define I40E_GLQF_ORT_MAX_INDEX 63 52334294f337SSean Bruno #define I40E_GLQF_ORT_PIT_INDX_SHIFT 0 52344294f337SSean Bruno #define I40E_GLQF_ORT_PIT_INDX_MASK I40E_MASK(0x1F, I40E_GLQF_ORT_PIT_INDX_SHIFT) 52354294f337SSean Bruno #define I40E_GLQF_ORT_FIELD_CNT_SHIFT 5 52364294f337SSean Bruno #define I40E_GLQF_ORT_FIELD_CNT_MASK I40E_MASK(0x3, I40E_GLQF_ORT_FIELD_CNT_SHIFT) 52374294f337SSean Bruno #define I40E_GLQF_ORT_FLX_PAYLOAD_SHIFT 7 52384294f337SSean Bruno #define I40E_GLQF_ORT_FLX_PAYLOAD_MASK I40E_MASK(0x1, I40E_GLQF_ORT_FLX_PAYLOAD_SHIFT) 52394294f337SSean Bruno #define I40E_GLQF_PIT(_i) (0x00268C80 + ((_i) * 4)) /* _i=0...23 */ /* Reset: CORER */ 52404294f337SSean Bruno #define I40E_GLQF_PIT_MAX_INDEX 23 52414294f337SSean Bruno #define I40E_GLQF_PIT_SOURCE_OFF_SHIFT 0 52424294f337SSean Bruno #define I40E_GLQF_PIT_SOURCE_OFF_MASK I40E_MASK(0x1F, I40E_GLQF_PIT_SOURCE_OFF_SHIFT) 52434294f337SSean Bruno #define I40E_GLQF_PIT_FSIZE_SHIFT 5 52444294f337SSean Bruno #define I40E_GLQF_PIT_FSIZE_MASK I40E_MASK(0x1F, I40E_GLQF_PIT_FSIZE_SHIFT) 52454294f337SSean Bruno #define I40E_GLQF_PIT_DEST_OFF_SHIFT 10 52464294f337SSean Bruno #define I40E_GLQF_PIT_DEST_OFF_MASK I40E_MASK(0x3F, I40E_GLQF_PIT_DEST_OFF_SHIFT) 52474294f337SSean Bruno #define I40E_GLQF_FDEVICTENA(_i) (0x00270384 + ((_i) * 4)) /* _i=0...1 */ /* Reset: CORER */ 52484294f337SSean Bruno #define I40E_GLQF_FDEVICTENA_MAX_INDEX 1 52494294f337SSean Bruno #define I40E_GLQF_FDEVICTENA_GLQF_FDEVICTENA_SHIFT 0 52504294f337SSean Bruno #define I40E_GLQF_FDEVICTENA_GLQF_FDEVICTENA_MASK I40E_MASK(0xFFFFFFFF, I40E_GLQF_FDEVICTENA_GLQF_FDEVICTENA_SHIFT) 52514294f337SSean Bruno #define I40E_GLQF_FDEVICTFLAG 0x00270280 /* Reset: CORER */ 52524294f337SSean Bruno #define I40E_GLQF_FDEVICTFLAG_TX_FLAGS_SHIFT 0 52534294f337SSean Bruno #define I40E_GLQF_FDEVICTFLAG_TX_FLAGS_MASK I40E_MASK(0xFF, I40E_GLQF_FDEVICTFLAG_TX_FLAGS_SHIFT) 52544294f337SSean Bruno #define I40E_GLQF_FDEVICTFLAG_RX_FLAGS_SHIFT 8 52554294f337SSean Bruno #define I40E_GLQF_FDEVICTFLAG_RX_FLAGS_MASK I40E_MASK(0xFF, I40E_GLQF_FDEVICTFLAG_RX_FLAGS_SHIFT) 52564294f337SSean Bruno #define I40E_PFQF_CTL_2 0x00270300 /* Reset: CORER */ 52574294f337SSean Bruno #define I40E_PFQF_CTL_2_PEHSIZE_SHIFT 0 52584294f337SSean Bruno #define I40E_PFQF_CTL_2_PEHSIZE_MASK I40E_MASK(0x1F, I40E_PFQF_CTL_2_PEHSIZE_SHIFT) 52594294f337SSean Bruno #define I40E_PFQF_CTL_2_PEDSIZE_SHIFT 5 52604294f337SSean Bruno #define I40E_PFQF_CTL_2_PEDSIZE_MASK I40E_MASK(0x1F, I40E_PFQF_CTL_2_PEDSIZE_SHIFT) 52614294f337SSean Bruno /* Redefined for X722 family */ 52624294f337SSean Bruno #define I40E_X722_PFQF_HLUT(_i) (0x00240000 + ((_i) * 128)) /* _i=0...127 */ /* Reset: CORER */ 52634294f337SSean Bruno #define I40E_X722_PFQF_HLUT_MAX_INDEX 127 52644294f337SSean Bruno #define I40E_X722_PFQF_HLUT_LUT0_SHIFT 0 52654294f337SSean Bruno #define I40E_X722_PFQF_HLUT_LUT0_MASK I40E_MASK(0x7F, I40E_X722_PFQF_HLUT_LUT0_SHIFT) 52664294f337SSean Bruno #define I40E_X722_PFQF_HLUT_LUT1_SHIFT 8 52674294f337SSean Bruno #define I40E_X722_PFQF_HLUT_LUT1_MASK I40E_MASK(0x7F, I40E_X722_PFQF_HLUT_LUT1_SHIFT) 52684294f337SSean Bruno #define I40E_X722_PFQF_HLUT_LUT2_SHIFT 16 52694294f337SSean Bruno #define I40E_X722_PFQF_HLUT_LUT2_MASK I40E_MASK(0x7F, I40E_X722_PFQF_HLUT_LUT2_SHIFT) 52704294f337SSean Bruno #define I40E_X722_PFQF_HLUT_LUT3_SHIFT 24 52714294f337SSean Bruno #define I40E_X722_PFQF_HLUT_LUT3_MASK I40E_MASK(0x7F, I40E_X722_PFQF_HLUT_LUT3_SHIFT) 52724294f337SSean Bruno #define I40E_PFQF_HREGION(_i) (0x00245400 + ((_i) * 128)) /* _i=0...7 */ /* Reset: CORER */ 52734294f337SSean Bruno #define I40E_PFQF_HREGION_MAX_INDEX 7 52744294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_0_SHIFT 0 52754294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_0_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_0_SHIFT) 52764294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_0_SHIFT 1 52774294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_0_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_0_SHIFT) 52784294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_1_SHIFT 4 52794294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_1_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_1_SHIFT) 52804294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_1_SHIFT 5 52814294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_1_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_1_SHIFT) 52824294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_2_SHIFT 8 52834294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_2_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_2_SHIFT) 52844294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_2_SHIFT 9 52854294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_2_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_2_SHIFT) 52864294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_3_SHIFT 12 52874294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_3_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_3_SHIFT) 52884294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_3_SHIFT 13 52894294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_3_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_3_SHIFT) 52904294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_4_SHIFT 16 52914294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_4_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_4_SHIFT) 52924294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_4_SHIFT 17 52934294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_4_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_4_SHIFT) 52944294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_5_SHIFT 20 52954294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_5_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_5_SHIFT) 52964294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_5_SHIFT 21 52974294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_5_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_5_SHIFT) 52984294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_6_SHIFT 24 52994294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_6_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_6_SHIFT) 53004294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_6_SHIFT 25 53014294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_6_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_6_SHIFT) 53024294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_7_SHIFT 28 53034294f337SSean Bruno #define I40E_PFQF_HREGION_OVERRIDE_ENA_7_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_7_SHIFT) 53044294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_7_SHIFT 29 53054294f337SSean Bruno #define I40E_PFQF_HREGION_REGION_7_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_7_SHIFT) 53064294f337SSean Bruno #define I40E_VSIQF_CTL_RSS_LUT_TYPE_SHIFT 8 53074294f337SSean Bruno #define I40E_VSIQF_CTL_RSS_LUT_TYPE_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_RSS_LUT_TYPE_SHIFT) 53084294f337SSean Bruno #define I40E_VSIQF_HKEY(_i, _VSI) (0x002A0000 + ((_i) * 2048 + (_VSI) * 4)) /* _i=0...12, _VSI=0...383 */ /* Reset: CORER */ 53094294f337SSean Bruno #define I40E_VSIQF_HKEY_MAX_INDEX 12 53104294f337SSean Bruno #define I40E_VSIQF_HKEY_KEY_0_SHIFT 0 53114294f337SSean Bruno #define I40E_VSIQF_HKEY_KEY_0_MASK I40E_MASK(0xFF, I40E_VSIQF_HKEY_KEY_0_SHIFT) 53124294f337SSean Bruno #define I40E_VSIQF_HKEY_KEY_1_SHIFT 8 53134294f337SSean Bruno #define I40E_VSIQF_HKEY_KEY_1_MASK I40E_MASK(0xFF, I40E_VSIQF_HKEY_KEY_1_SHIFT) 53144294f337SSean Bruno #define I40E_VSIQF_HKEY_KEY_2_SHIFT 16 53154294f337SSean Bruno #define I40E_VSIQF_HKEY_KEY_2_MASK I40E_MASK(0xFF, I40E_VSIQF_HKEY_KEY_2_SHIFT) 53164294f337SSean Bruno #define I40E_VSIQF_HKEY_KEY_3_SHIFT 24 53174294f337SSean Bruno #define I40E_VSIQF_HKEY_KEY_3_MASK I40E_MASK(0xFF, I40E_VSIQF_HKEY_KEY_3_SHIFT) 53184294f337SSean Bruno #define I40E_VSIQF_HLUT(_i, _VSI) (0x00220000 + ((_i) * 2048 + (_VSI) * 4)) /* _i=0...15, _VSI=0...383 */ /* Reset: CORER */ 53194294f337SSean Bruno #define I40E_VSIQF_HLUT_MAX_INDEX 15 53204294f337SSean Bruno #define I40E_VSIQF_HLUT_LUT0_SHIFT 0 53214294f337SSean Bruno #define I40E_VSIQF_HLUT_LUT0_MASK I40E_MASK(0xF, I40E_VSIQF_HLUT_LUT0_SHIFT) 53224294f337SSean Bruno #define I40E_VSIQF_HLUT_LUT1_SHIFT 8 53234294f337SSean Bruno #define I40E_VSIQF_HLUT_LUT1_MASK I40E_MASK(0xF, I40E_VSIQF_HLUT_LUT1_SHIFT) 53244294f337SSean Bruno #define I40E_VSIQF_HLUT_LUT2_SHIFT 16 53254294f337SSean Bruno #define I40E_VSIQF_HLUT_LUT2_MASK I40E_MASK(0xF, I40E_VSIQF_HLUT_LUT2_SHIFT) 53264294f337SSean Bruno #define I40E_VSIQF_HLUT_LUT3_SHIFT 24 53274294f337SSean Bruno #define I40E_VSIQF_HLUT_LUT3_MASK I40E_MASK(0xF, I40E_VSIQF_HLUT_LUT3_SHIFT) 53284294f337SSean Bruno #define I40E_GLGEN_STAT_CLEAR 0x00390004 /* Reset: CORER */ 53294294f337SSean Bruno #define I40E_GLGEN_STAT_CLEAR_GLGEN_STAT_CLEAR_SHIFT 0 53304294f337SSean Bruno #define I40E_GLGEN_STAT_CLEAR_GLGEN_STAT_CLEAR_MASK I40E_MASK(0x1, I40E_GLGEN_STAT_CLEAR_GLGEN_STAT_CLEAR_SHIFT) 53314294f337SSean Bruno #define I40E_GLGEN_STAT_HALT 0x00390000 /* Reset: CORER */ 53324294f337SSean Bruno #define I40E_GLGEN_STAT_HALT_HALT_CELLS_SHIFT 0 53334294f337SSean Bruno #define I40E_GLGEN_STAT_HALT_HALT_CELLS_MASK I40E_MASK(0x3FFFFFFF, I40E_GLGEN_STAT_HALT_HALT_CELLS_SHIFT) 53344294f337SSean Bruno #define I40E_VFINT_DYN_CTL01_WB_ON_ITR_SHIFT 30 53354294f337SSean Bruno #define I40E_VFINT_DYN_CTL01_WB_ON_ITR_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_WB_ON_ITR_SHIFT) 53364294f337SSean Bruno #define I40E_VFINT_DYN_CTLN1_WB_ON_ITR_SHIFT 30 53374294f337SSean Bruno #define I40E_VFINT_DYN_CTLN1_WB_ON_ITR_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_WB_ON_ITR_SHIFT) 53384294f337SSean Bruno #define I40E_VFPE_AEQALLOC1 0x0000A400 /* Reset: VFR */ 53394294f337SSean Bruno #define I40E_VFPE_AEQALLOC1_AECOUNT_SHIFT 0 53404294f337SSean Bruno #define I40E_VFPE_AEQALLOC1_AECOUNT_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_AEQALLOC1_AECOUNT_SHIFT) 53414294f337SSean Bruno #define I40E_VFPE_CCQPHIGH1 0x00009800 /* Reset: VFR */ 53424294f337SSean Bruno #define I40E_VFPE_CCQPHIGH1_PECCQPHIGH_SHIFT 0 53434294f337SSean Bruno #define I40E_VFPE_CCQPHIGH1_PECCQPHIGH_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_CCQPHIGH1_PECCQPHIGH_SHIFT) 53444294f337SSean Bruno #define I40E_VFPE_CCQPLOW1 0x0000AC00 /* Reset: VFR */ 53454294f337SSean Bruno #define I40E_VFPE_CCQPLOW1_PECCQPLOW_SHIFT 0 53464294f337SSean Bruno #define I40E_VFPE_CCQPLOW1_PECCQPLOW_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_CCQPLOW1_PECCQPLOW_SHIFT) 53474294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS1 0x0000B800 /* Reset: VFR */ 53484294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS1_CCQP_DONE_SHIFT 0 53494294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS1_CCQP_DONE_MASK I40E_MASK(0x1, I40E_VFPE_CCQPSTATUS1_CCQP_DONE_SHIFT) 53504294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS1_HMC_PROFILE_SHIFT 4 53514294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS1_HMC_PROFILE_MASK I40E_MASK(0x7, I40E_VFPE_CCQPSTATUS1_HMC_PROFILE_SHIFT) 53524294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS1_RDMA_EN_VFS_SHIFT 16 53534294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS1_RDMA_EN_VFS_MASK I40E_MASK(0x3F, I40E_VFPE_CCQPSTATUS1_RDMA_EN_VFS_SHIFT) 53544294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS1_CCQP_ERR_SHIFT 31 53554294f337SSean Bruno #define I40E_VFPE_CCQPSTATUS1_CCQP_ERR_MASK I40E_MASK(0x1, I40E_VFPE_CCQPSTATUS1_CCQP_ERR_SHIFT) 53564294f337SSean Bruno #define I40E_VFPE_CQACK1 0x0000B000 /* Reset: VFR */ 53574294f337SSean Bruno #define I40E_VFPE_CQACK1_PECQID_SHIFT 0 53584294f337SSean Bruno #define I40E_VFPE_CQACK1_PECQID_MASK I40E_MASK(0x1FFFF, I40E_VFPE_CQACK1_PECQID_SHIFT) 53594294f337SSean Bruno #define I40E_VFPE_CQARM1 0x0000B400 /* Reset: VFR */ 53604294f337SSean Bruno #define I40E_VFPE_CQARM1_PECQID_SHIFT 0 53614294f337SSean Bruno #define I40E_VFPE_CQARM1_PECQID_MASK I40E_MASK(0x1FFFF, I40E_VFPE_CQARM1_PECQID_SHIFT) 53624294f337SSean Bruno #define I40E_VFPE_CQPDB1 0x0000BC00 /* Reset: VFR */ 53634294f337SSean Bruno #define I40E_VFPE_CQPDB1_WQHEAD_SHIFT 0 53644294f337SSean Bruno #define I40E_VFPE_CQPDB1_WQHEAD_MASK I40E_MASK(0x7FF, I40E_VFPE_CQPDB1_WQHEAD_SHIFT) 53654294f337SSean Bruno #define I40E_VFPE_CQPERRCODES1 0x00009C00 /* Reset: VFR */ 53664294f337SSean Bruno #define I40E_VFPE_CQPERRCODES1_CQP_MINOR_CODE_SHIFT 0 53674294f337SSean Bruno #define I40E_VFPE_CQPERRCODES1_CQP_MINOR_CODE_MASK I40E_MASK(0xFFFF, I40E_VFPE_CQPERRCODES1_CQP_MINOR_CODE_SHIFT) 53684294f337SSean Bruno #define I40E_VFPE_CQPERRCODES1_CQP_MAJOR_CODE_SHIFT 16 53694294f337SSean Bruno #define I40E_VFPE_CQPERRCODES1_CQP_MAJOR_CODE_MASK I40E_MASK(0xFFFF, I40E_VFPE_CQPERRCODES1_CQP_MAJOR_CODE_SHIFT) 53704294f337SSean Bruno #define I40E_VFPE_CQPTAIL1 0x0000A000 /* Reset: VFR */ 53714294f337SSean Bruno #define I40E_VFPE_CQPTAIL1_WQTAIL_SHIFT 0 53724294f337SSean Bruno #define I40E_VFPE_CQPTAIL1_WQTAIL_MASK I40E_MASK(0x7FF, I40E_VFPE_CQPTAIL1_WQTAIL_SHIFT) 53734294f337SSean Bruno #define I40E_VFPE_CQPTAIL1_CQP_OP_ERR_SHIFT 31 53744294f337SSean Bruno #define I40E_VFPE_CQPTAIL1_CQP_OP_ERR_MASK I40E_MASK(0x1, I40E_VFPE_CQPTAIL1_CQP_OP_ERR_SHIFT) 53754294f337SSean Bruno #define I40E_VFPE_IPCONFIG01 0x00008C00 /* Reset: VFR */ 53764294f337SSean Bruno #define I40E_VFPE_IPCONFIG01_PEIPID_SHIFT 0 53774294f337SSean Bruno #define I40E_VFPE_IPCONFIG01_PEIPID_MASK I40E_MASK(0xFFFF, I40E_VFPE_IPCONFIG01_PEIPID_SHIFT) 53784294f337SSean Bruno #define I40E_VFPE_IPCONFIG01_USEENTIREIDRANGE_SHIFT 16 53794294f337SSean Bruno #define I40E_VFPE_IPCONFIG01_USEENTIREIDRANGE_MASK I40E_MASK(0x1, I40E_VFPE_IPCONFIG01_USEENTIREIDRANGE_SHIFT) 53804294f337SSean Bruno #define I40E_VFPE_MRTEIDXMASK1 0x00009000 /* Reset: VFR */ 53814294f337SSean Bruno #define I40E_VFPE_MRTEIDXMASK1_MRTEIDXMASKBITS_SHIFT 0 53824294f337SSean Bruno #define I40E_VFPE_MRTEIDXMASK1_MRTEIDXMASKBITS_MASK I40E_MASK(0x1F, I40E_VFPE_MRTEIDXMASK1_MRTEIDXMASKBITS_SHIFT) 53834294f337SSean Bruno #define I40E_VFPE_RCVUNEXPECTEDERROR1 0x00009400 /* Reset: VFR */ 53844294f337SSean Bruno #define I40E_VFPE_RCVUNEXPECTEDERROR1_TCP_RX_UNEXP_ERR_SHIFT 0 53854294f337SSean Bruno #define I40E_VFPE_RCVUNEXPECTEDERROR1_TCP_RX_UNEXP_ERR_MASK I40E_MASK(0xFFFFFF, I40E_VFPE_RCVUNEXPECTEDERROR1_TCP_RX_UNEXP_ERR_SHIFT) 53864294f337SSean Bruno #define I40E_VFPE_TCPNOWTIMER1 0x0000A800 /* Reset: VFR */ 53874294f337SSean Bruno #define I40E_VFPE_TCPNOWTIMER1_TCP_NOW_SHIFT 0 53884294f337SSean Bruno #define I40E_VFPE_TCPNOWTIMER1_TCP_NOW_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_TCPNOWTIMER1_TCP_NOW_SHIFT) 53894294f337SSean Bruno #define I40E_VFPE_WQEALLOC1 0x0000C000 /* Reset: VFR */ 53904294f337SSean Bruno #define I40E_VFPE_WQEALLOC1_PEQPID_SHIFT 0 53914294f337SSean Bruno #define I40E_VFPE_WQEALLOC1_PEQPID_MASK I40E_MASK(0x3FFFF, I40E_VFPE_WQEALLOC1_PEQPID_SHIFT) 53924294f337SSean Bruno #define I40E_VFPE_WQEALLOC1_WQE_DESC_INDEX_SHIFT 20 53934294f337SSean Bruno #define I40E_VFPE_WQEALLOC1_WQE_DESC_INDEX_MASK I40E_MASK(0xFFF, I40E_VFPE_WQEALLOC1_WQE_DESC_INDEX_SHIFT) 53944294f337SSean Bruno 5395f247dc25SJack F Vogel #endif /* _I40E_REGISTER_H_ */ 5396