xref: /freebsd/sys/dev/ixl/i40e_adminq_cmd.h (revision b6c8f26052c7c23c4552f97a0fbff4da96284c73)
161ae650dSJack F Vogel /******************************************************************************
261ae650dSJack F Vogel 
3*b6c8f260SJack F Vogel   Copyright (c) 2013-2015, Intel Corporation
461ae650dSJack F Vogel   All rights reserved.
561ae650dSJack F Vogel 
661ae650dSJack F Vogel   Redistribution and use in source and binary forms, with or without
761ae650dSJack F Vogel   modification, are permitted provided that the following conditions are met:
861ae650dSJack F Vogel 
961ae650dSJack F Vogel    1. Redistributions of source code must retain the above copyright notice,
1061ae650dSJack F Vogel       this list of conditions and the following disclaimer.
1161ae650dSJack F Vogel 
1261ae650dSJack F Vogel    2. Redistributions in binary form must reproduce the above copyright
1361ae650dSJack F Vogel       notice, this list of conditions and the following disclaimer in the
1461ae650dSJack F Vogel       documentation and/or other materials provided with the distribution.
1561ae650dSJack F Vogel 
1661ae650dSJack F Vogel    3. Neither the name of the Intel Corporation nor the names of its
1761ae650dSJack F Vogel       contributors may be used to endorse or promote products derived from
1861ae650dSJack F Vogel       this software without specific prior written permission.
1961ae650dSJack F Vogel 
2061ae650dSJack F Vogel   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
2161ae650dSJack F Vogel   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2261ae650dSJack F Vogel   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2361ae650dSJack F Vogel   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
2461ae650dSJack F Vogel   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2561ae650dSJack F Vogel   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2661ae650dSJack F Vogel   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2761ae650dSJack F Vogel   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2861ae650dSJack F Vogel   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2961ae650dSJack F Vogel   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
3061ae650dSJack F Vogel   POSSIBILITY OF SUCH DAMAGE.
3161ae650dSJack F Vogel 
3261ae650dSJack F Vogel ******************************************************************************/
3361ae650dSJack F Vogel /*$FreeBSD$*/
3461ae650dSJack F Vogel 
3561ae650dSJack F Vogel #ifndef _I40E_ADMINQ_CMD_H_
3661ae650dSJack F Vogel #define _I40E_ADMINQ_CMD_H_
3761ae650dSJack F Vogel 
3861ae650dSJack F Vogel /* This header file defines the i40e Admin Queue commands and is shared between
3961ae650dSJack F Vogel  * i40e Firmware and Software.
4061ae650dSJack F Vogel  *
4161ae650dSJack F Vogel  * This file needs to comply with the Linux Kernel coding style.
4261ae650dSJack F Vogel  */
4361ae650dSJack F Vogel 
4461ae650dSJack F Vogel #define I40E_FW_API_VERSION_MAJOR	0x0001
45*b6c8f260SJack F Vogel #define I40E_FW_API_VERSION_MINOR	0x0004
4661ae650dSJack F Vogel 
4761ae650dSJack F Vogel struct i40e_aq_desc {
4861ae650dSJack F Vogel 	__le16 flags;
4961ae650dSJack F Vogel 	__le16 opcode;
5061ae650dSJack F Vogel 	__le16 datalen;
5161ae650dSJack F Vogel 	__le16 retval;
5261ae650dSJack F Vogel 	__le32 cookie_high;
5361ae650dSJack F Vogel 	__le32 cookie_low;
5461ae650dSJack F Vogel 	union {
5561ae650dSJack F Vogel 		struct {
5661ae650dSJack F Vogel 			__le32 param0;
5761ae650dSJack F Vogel 			__le32 param1;
5861ae650dSJack F Vogel 			__le32 param2;
5961ae650dSJack F Vogel 			__le32 param3;
6061ae650dSJack F Vogel 		} internal;
6161ae650dSJack F Vogel 		struct {
6261ae650dSJack F Vogel 			__le32 param0;
6361ae650dSJack F Vogel 			__le32 param1;
6461ae650dSJack F Vogel 			__le32 addr_high;
6561ae650dSJack F Vogel 			__le32 addr_low;
6661ae650dSJack F Vogel 		} external;
6761ae650dSJack F Vogel 		u8 raw[16];
6861ae650dSJack F Vogel 	} params;
6961ae650dSJack F Vogel };
7061ae650dSJack F Vogel 
7161ae650dSJack F Vogel /* Flags sub-structure
7261ae650dSJack F Vogel  * |0  |1  |2  |3  |4  |5  |6  |7  |8  |9  |10 |11 |12 |13 |14 |15 |
7361ae650dSJack F Vogel  * |DD |CMP|ERR|VFE| * *  RESERVED * * |LB |RD |VFC|BUF|SI |EI |FE |
7461ae650dSJack F Vogel  */
7561ae650dSJack F Vogel 
7661ae650dSJack F Vogel /* command flags and offsets*/
7761ae650dSJack F Vogel #define I40E_AQ_FLAG_DD_SHIFT	0
7861ae650dSJack F Vogel #define I40E_AQ_FLAG_CMP_SHIFT	1
7961ae650dSJack F Vogel #define I40E_AQ_FLAG_ERR_SHIFT	2
8061ae650dSJack F Vogel #define I40E_AQ_FLAG_VFE_SHIFT	3
8161ae650dSJack F Vogel #define I40E_AQ_FLAG_LB_SHIFT	9
8261ae650dSJack F Vogel #define I40E_AQ_FLAG_RD_SHIFT	10
8361ae650dSJack F Vogel #define I40E_AQ_FLAG_VFC_SHIFT	11
8461ae650dSJack F Vogel #define I40E_AQ_FLAG_BUF_SHIFT	12
8561ae650dSJack F Vogel #define I40E_AQ_FLAG_SI_SHIFT	13
8661ae650dSJack F Vogel #define I40E_AQ_FLAG_EI_SHIFT	14
8761ae650dSJack F Vogel #define I40E_AQ_FLAG_FE_SHIFT	15
8861ae650dSJack F Vogel 
8961ae650dSJack F Vogel #define I40E_AQ_FLAG_DD		(1 << I40E_AQ_FLAG_DD_SHIFT)  /* 0x1    */
9061ae650dSJack F Vogel #define I40E_AQ_FLAG_CMP	(1 << I40E_AQ_FLAG_CMP_SHIFT) /* 0x2    */
9161ae650dSJack F Vogel #define I40E_AQ_FLAG_ERR	(1 << I40E_AQ_FLAG_ERR_SHIFT) /* 0x4    */
9261ae650dSJack F Vogel #define I40E_AQ_FLAG_VFE	(1 << I40E_AQ_FLAG_VFE_SHIFT) /* 0x8    */
9361ae650dSJack F Vogel #define I40E_AQ_FLAG_LB		(1 << I40E_AQ_FLAG_LB_SHIFT)  /* 0x200  */
9461ae650dSJack F Vogel #define I40E_AQ_FLAG_RD		(1 << I40E_AQ_FLAG_RD_SHIFT)  /* 0x400  */
9561ae650dSJack F Vogel #define I40E_AQ_FLAG_VFC	(1 << I40E_AQ_FLAG_VFC_SHIFT) /* 0x800  */
9661ae650dSJack F Vogel #define I40E_AQ_FLAG_BUF	(1 << I40E_AQ_FLAG_BUF_SHIFT) /* 0x1000 */
9761ae650dSJack F Vogel #define I40E_AQ_FLAG_SI		(1 << I40E_AQ_FLAG_SI_SHIFT)  /* 0x2000 */
9861ae650dSJack F Vogel #define I40E_AQ_FLAG_EI		(1 << I40E_AQ_FLAG_EI_SHIFT)  /* 0x4000 */
9961ae650dSJack F Vogel #define I40E_AQ_FLAG_FE		(1 << I40E_AQ_FLAG_FE_SHIFT)  /* 0x8000 */
10061ae650dSJack F Vogel 
10161ae650dSJack F Vogel /* error codes */
10261ae650dSJack F Vogel enum i40e_admin_queue_err {
10361ae650dSJack F Vogel 	I40E_AQ_RC_OK		= 0,  /* success */
10461ae650dSJack F Vogel 	I40E_AQ_RC_EPERM	= 1,  /* Operation not permitted */
10561ae650dSJack F Vogel 	I40E_AQ_RC_ENOENT	= 2,  /* No such element */
10661ae650dSJack F Vogel 	I40E_AQ_RC_ESRCH	= 3,  /* Bad opcode */
10761ae650dSJack F Vogel 	I40E_AQ_RC_EINTR	= 4,  /* operation interrupted */
10861ae650dSJack F Vogel 	I40E_AQ_RC_EIO		= 5,  /* I/O error */
10961ae650dSJack F Vogel 	I40E_AQ_RC_ENXIO	= 6,  /* No such resource */
11061ae650dSJack F Vogel 	I40E_AQ_RC_E2BIG	= 7,  /* Arg too long */
11161ae650dSJack F Vogel 	I40E_AQ_RC_EAGAIN	= 8,  /* Try again */
11261ae650dSJack F Vogel 	I40E_AQ_RC_ENOMEM	= 9,  /* Out of memory */
11361ae650dSJack F Vogel 	I40E_AQ_RC_EACCES	= 10, /* Permission denied */
11461ae650dSJack F Vogel 	I40E_AQ_RC_EFAULT	= 11, /* Bad address */
11561ae650dSJack F Vogel 	I40E_AQ_RC_EBUSY	= 12, /* Device or resource busy */
11661ae650dSJack F Vogel 	I40E_AQ_RC_EEXIST	= 13, /* object already exists */
11761ae650dSJack F Vogel 	I40E_AQ_RC_EINVAL	= 14, /* Invalid argument */
11861ae650dSJack F Vogel 	I40E_AQ_RC_ENOTTY	= 15, /* Not a typewriter */
11961ae650dSJack F Vogel 	I40E_AQ_RC_ENOSPC	= 16, /* No space left or alloc failure */
12061ae650dSJack F Vogel 	I40E_AQ_RC_ENOSYS	= 17, /* Function not implemented */
12161ae650dSJack F Vogel 	I40E_AQ_RC_ERANGE	= 18, /* Parameter out of range */
12261ae650dSJack F Vogel 	I40E_AQ_RC_EFLUSHED	= 19, /* Cmd flushed due to prev cmd error */
12361ae650dSJack F Vogel 	I40E_AQ_RC_BAD_ADDR	= 20, /* Descriptor contains a bad pointer */
12461ae650dSJack F Vogel 	I40E_AQ_RC_EMODE	= 21, /* Op not allowed in current dev mode */
12561ae650dSJack F Vogel 	I40E_AQ_RC_EFBIG	= 22, /* File too large */
12661ae650dSJack F Vogel };
12761ae650dSJack F Vogel 
12861ae650dSJack F Vogel /* Admin Queue command opcodes */
12961ae650dSJack F Vogel enum i40e_admin_queue_opc {
13061ae650dSJack F Vogel 	/* aq commands */
13161ae650dSJack F Vogel 	i40e_aqc_opc_get_version	= 0x0001,
13261ae650dSJack F Vogel 	i40e_aqc_opc_driver_version	= 0x0002,
13361ae650dSJack F Vogel 	i40e_aqc_opc_queue_shutdown	= 0x0003,
13461ae650dSJack F Vogel 	i40e_aqc_opc_set_pf_context	= 0x0004,
13561ae650dSJack F Vogel 
13661ae650dSJack F Vogel 	/* resource ownership */
13761ae650dSJack F Vogel 	i40e_aqc_opc_request_resource	= 0x0008,
13861ae650dSJack F Vogel 	i40e_aqc_opc_release_resource	= 0x0009,
13961ae650dSJack F Vogel 
14061ae650dSJack F Vogel 	i40e_aqc_opc_list_func_capabilities	= 0x000A,
14161ae650dSJack F Vogel 	i40e_aqc_opc_list_dev_capabilities	= 0x000B,
14261ae650dSJack F Vogel 
14361ae650dSJack F Vogel 	/* LAA */
14461ae650dSJack F Vogel 	i40e_aqc_opc_mac_address_read	= 0x0107,
14561ae650dSJack F Vogel 	i40e_aqc_opc_mac_address_write	= 0x0108,
14661ae650dSJack F Vogel 
14761ae650dSJack F Vogel 	/* PXE */
14861ae650dSJack F Vogel 	i40e_aqc_opc_clear_pxe_mode	= 0x0110,
14961ae650dSJack F Vogel 
15061ae650dSJack F Vogel 	/* internal switch commands */
15161ae650dSJack F Vogel 	i40e_aqc_opc_get_switch_config		= 0x0200,
15261ae650dSJack F Vogel 	i40e_aqc_opc_add_statistics		= 0x0201,
15361ae650dSJack F Vogel 	i40e_aqc_opc_remove_statistics		= 0x0202,
15461ae650dSJack F Vogel 	i40e_aqc_opc_set_port_parameters	= 0x0203,
15561ae650dSJack F Vogel 	i40e_aqc_opc_get_switch_resource_alloc	= 0x0204,
15661ae650dSJack F Vogel 
15761ae650dSJack F Vogel 	i40e_aqc_opc_add_vsi			= 0x0210,
15861ae650dSJack F Vogel 	i40e_aqc_opc_update_vsi_parameters	= 0x0211,
15961ae650dSJack F Vogel 	i40e_aqc_opc_get_vsi_parameters		= 0x0212,
16061ae650dSJack F Vogel 
16161ae650dSJack F Vogel 	i40e_aqc_opc_add_pv			= 0x0220,
16261ae650dSJack F Vogel 	i40e_aqc_opc_update_pv_parameters	= 0x0221,
16361ae650dSJack F Vogel 	i40e_aqc_opc_get_pv_parameters		= 0x0222,
16461ae650dSJack F Vogel 
16561ae650dSJack F Vogel 	i40e_aqc_opc_add_veb			= 0x0230,
16661ae650dSJack F Vogel 	i40e_aqc_opc_update_veb_parameters	= 0x0231,
16761ae650dSJack F Vogel 	i40e_aqc_opc_get_veb_parameters		= 0x0232,
16861ae650dSJack F Vogel 
16961ae650dSJack F Vogel 	i40e_aqc_opc_delete_element		= 0x0243,
17061ae650dSJack F Vogel 
17161ae650dSJack F Vogel 	i40e_aqc_opc_add_macvlan		= 0x0250,
17261ae650dSJack F Vogel 	i40e_aqc_opc_remove_macvlan		= 0x0251,
17361ae650dSJack F Vogel 	i40e_aqc_opc_add_vlan			= 0x0252,
17461ae650dSJack F Vogel 	i40e_aqc_opc_remove_vlan		= 0x0253,
17561ae650dSJack F Vogel 	i40e_aqc_opc_set_vsi_promiscuous_modes	= 0x0254,
17661ae650dSJack F Vogel 	i40e_aqc_opc_add_tag			= 0x0255,
17761ae650dSJack F Vogel 	i40e_aqc_opc_remove_tag			= 0x0256,
17861ae650dSJack F Vogel 	i40e_aqc_opc_add_multicast_etag		= 0x0257,
17961ae650dSJack F Vogel 	i40e_aqc_opc_remove_multicast_etag	= 0x0258,
18061ae650dSJack F Vogel 	i40e_aqc_opc_update_tag			= 0x0259,
18161ae650dSJack F Vogel 	i40e_aqc_opc_add_control_packet_filter	= 0x025A,
18261ae650dSJack F Vogel 	i40e_aqc_opc_remove_control_packet_filter	= 0x025B,
18361ae650dSJack F Vogel 	i40e_aqc_opc_add_cloud_filters		= 0x025C,
18461ae650dSJack F Vogel 	i40e_aqc_opc_remove_cloud_filters	= 0x025D,
18561ae650dSJack F Vogel 
18661ae650dSJack F Vogel 	i40e_aqc_opc_add_mirror_rule	= 0x0260,
18761ae650dSJack F Vogel 	i40e_aqc_opc_delete_mirror_rule	= 0x0261,
18861ae650dSJack F Vogel 
18961ae650dSJack F Vogel 	/* DCB commands */
19061ae650dSJack F Vogel 	i40e_aqc_opc_dcb_ignore_pfc	= 0x0301,
19161ae650dSJack F Vogel 	i40e_aqc_opc_dcb_updated	= 0x0302,
19261ae650dSJack F Vogel 
19361ae650dSJack F Vogel 	/* TX scheduler */
19461ae650dSJack F Vogel 	i40e_aqc_opc_configure_vsi_bw_limit		= 0x0400,
19561ae650dSJack F Vogel 	i40e_aqc_opc_configure_vsi_ets_sla_bw_limit	= 0x0406,
19661ae650dSJack F Vogel 	i40e_aqc_opc_configure_vsi_tc_bw		= 0x0407,
19761ae650dSJack F Vogel 	i40e_aqc_opc_query_vsi_bw_config		= 0x0408,
19861ae650dSJack F Vogel 	i40e_aqc_opc_query_vsi_ets_sla_config		= 0x040A,
19961ae650dSJack F Vogel 	i40e_aqc_opc_configure_switching_comp_bw_limit	= 0x0410,
20061ae650dSJack F Vogel 
20161ae650dSJack F Vogel 	i40e_aqc_opc_enable_switching_comp_ets			= 0x0413,
20261ae650dSJack F Vogel 	i40e_aqc_opc_modify_switching_comp_ets			= 0x0414,
20361ae650dSJack F Vogel 	i40e_aqc_opc_disable_switching_comp_ets			= 0x0415,
20461ae650dSJack F Vogel 	i40e_aqc_opc_configure_switching_comp_ets_bw_limit	= 0x0416,
20561ae650dSJack F Vogel 	i40e_aqc_opc_configure_switching_comp_bw_config		= 0x0417,
20661ae650dSJack F Vogel 	i40e_aqc_opc_query_switching_comp_ets_config		= 0x0418,
20761ae650dSJack F Vogel 	i40e_aqc_opc_query_port_ets_config			= 0x0419,
20861ae650dSJack F Vogel 	i40e_aqc_opc_query_switching_comp_bw_config		= 0x041A,
20961ae650dSJack F Vogel 	i40e_aqc_opc_suspend_port_tx				= 0x041B,
21061ae650dSJack F Vogel 	i40e_aqc_opc_resume_port_tx				= 0x041C,
21161ae650dSJack F Vogel 	i40e_aqc_opc_configure_partition_bw			= 0x041D,
21261ae650dSJack F Vogel 
21361ae650dSJack F Vogel 	/* hmc */
21461ae650dSJack F Vogel 	i40e_aqc_opc_query_hmc_resource_profile	= 0x0500,
21561ae650dSJack F Vogel 	i40e_aqc_opc_set_hmc_resource_profile	= 0x0501,
21661ae650dSJack F Vogel 
21761ae650dSJack F Vogel 	/* phy commands*/
21861ae650dSJack F Vogel 	i40e_aqc_opc_get_phy_abilities		= 0x0600,
21961ae650dSJack F Vogel 	i40e_aqc_opc_set_phy_config		= 0x0601,
22061ae650dSJack F Vogel 	i40e_aqc_opc_set_mac_config		= 0x0603,
22161ae650dSJack F Vogel 	i40e_aqc_opc_set_link_restart_an	= 0x0605,
22261ae650dSJack F Vogel 	i40e_aqc_opc_get_link_status		= 0x0607,
22361ae650dSJack F Vogel 	i40e_aqc_opc_set_phy_int_mask		= 0x0613,
22461ae650dSJack F Vogel 	i40e_aqc_opc_get_local_advt_reg		= 0x0614,
22561ae650dSJack F Vogel 	i40e_aqc_opc_set_local_advt_reg		= 0x0615,
22661ae650dSJack F Vogel 	i40e_aqc_opc_get_partner_advt		= 0x0616,
22761ae650dSJack F Vogel 	i40e_aqc_opc_set_lb_modes		= 0x0618,
22861ae650dSJack F Vogel 	i40e_aqc_opc_get_phy_wol_caps		= 0x0621,
22961ae650dSJack F Vogel 	i40e_aqc_opc_set_phy_debug		= 0x0622,
23061ae650dSJack F Vogel 	i40e_aqc_opc_upload_ext_phy_fm		= 0x0625,
23161ae650dSJack F Vogel 
23261ae650dSJack F Vogel 	/* NVM commands */
23361ae650dSJack F Vogel 	i40e_aqc_opc_nvm_read			= 0x0701,
23461ae650dSJack F Vogel 	i40e_aqc_opc_nvm_erase			= 0x0702,
23561ae650dSJack F Vogel 	i40e_aqc_opc_nvm_update			= 0x0703,
23661ae650dSJack F Vogel 	i40e_aqc_opc_nvm_config_read		= 0x0704,
23761ae650dSJack F Vogel 	i40e_aqc_opc_nvm_config_write		= 0x0705,
23861ae650dSJack F Vogel 
23961ae650dSJack F Vogel 	/* virtualization commands */
24061ae650dSJack F Vogel 	i40e_aqc_opc_send_msg_to_pf		= 0x0801,
24161ae650dSJack F Vogel 	i40e_aqc_opc_send_msg_to_vf		= 0x0802,
24261ae650dSJack F Vogel 	i40e_aqc_opc_send_msg_to_peer		= 0x0803,
24361ae650dSJack F Vogel 
24461ae650dSJack F Vogel 	/* alternate structure */
24561ae650dSJack F Vogel 	i40e_aqc_opc_alternate_write		= 0x0900,
24661ae650dSJack F Vogel 	i40e_aqc_opc_alternate_write_indirect	= 0x0901,
24761ae650dSJack F Vogel 	i40e_aqc_opc_alternate_read		= 0x0902,
24861ae650dSJack F Vogel 	i40e_aqc_opc_alternate_read_indirect	= 0x0903,
24961ae650dSJack F Vogel 	i40e_aqc_opc_alternate_write_done	= 0x0904,
25061ae650dSJack F Vogel 	i40e_aqc_opc_alternate_set_mode		= 0x0905,
25161ae650dSJack F Vogel 	i40e_aqc_opc_alternate_clear_port	= 0x0906,
25261ae650dSJack F Vogel 
25361ae650dSJack F Vogel 	/* LLDP commands */
25461ae650dSJack F Vogel 	i40e_aqc_opc_lldp_get_mib	= 0x0A00,
25561ae650dSJack F Vogel 	i40e_aqc_opc_lldp_update_mib	= 0x0A01,
25661ae650dSJack F Vogel 	i40e_aqc_opc_lldp_add_tlv	= 0x0A02,
25761ae650dSJack F Vogel 	i40e_aqc_opc_lldp_update_tlv	= 0x0A03,
25861ae650dSJack F Vogel 	i40e_aqc_opc_lldp_delete_tlv	= 0x0A04,
25961ae650dSJack F Vogel 	i40e_aqc_opc_lldp_stop		= 0x0A05,
26061ae650dSJack F Vogel 	i40e_aqc_opc_lldp_start		= 0x0A06,
261f247dc25SJack F Vogel 	i40e_aqc_opc_get_cee_dcb_cfg	= 0x0A07,
262f247dc25SJack F Vogel 	i40e_aqc_opc_lldp_set_local_mib	= 0x0A08,
263f247dc25SJack F Vogel 	i40e_aqc_opc_lldp_stop_start_spec_agent	= 0x0A09,
26461ae650dSJack F Vogel 
26561ae650dSJack F Vogel 	/* Tunnel commands */
26661ae650dSJack F Vogel 	i40e_aqc_opc_add_udp_tunnel	= 0x0B00,
26761ae650dSJack F Vogel 	i40e_aqc_opc_del_udp_tunnel	= 0x0B01,
26861ae650dSJack F Vogel 
26961ae650dSJack F Vogel 	/* Async Events */
27061ae650dSJack F Vogel 	i40e_aqc_opc_event_lan_overflow		= 0x1001,
27161ae650dSJack F Vogel 
27261ae650dSJack F Vogel 	/* OEM commands */
27361ae650dSJack F Vogel 	i40e_aqc_opc_oem_parameter_change	= 0xFE00,
27461ae650dSJack F Vogel 	i40e_aqc_opc_oem_device_status_change	= 0xFE01,
275f247dc25SJack F Vogel 	i40e_aqc_opc_oem_ocsd_initialize	= 0xFE02,
276f247dc25SJack F Vogel 	i40e_aqc_opc_oem_ocbb_initialize	= 0xFE03,
27761ae650dSJack F Vogel 
27861ae650dSJack F Vogel 	/* debug commands */
27961ae650dSJack F Vogel 	i40e_aqc_opc_debug_read_reg		= 0xFF03,
28061ae650dSJack F Vogel 	i40e_aqc_opc_debug_write_reg		= 0xFF04,
28161ae650dSJack F Vogel 	i40e_aqc_opc_debug_modify_reg		= 0xFF07,
28261ae650dSJack F Vogel 	i40e_aqc_opc_debug_dump_internals	= 0xFF08,
28361ae650dSJack F Vogel };
28461ae650dSJack F Vogel 
28561ae650dSJack F Vogel /* command structures and indirect data structures */
28661ae650dSJack F Vogel 
28761ae650dSJack F Vogel /* Structure naming conventions:
28861ae650dSJack F Vogel  * - no suffix for direct command descriptor structures
28961ae650dSJack F Vogel  * - _data for indirect sent data
29061ae650dSJack F Vogel  * - _resp for indirect return data (data which is both will use _data)
29161ae650dSJack F Vogel  * - _completion for direct return data
29261ae650dSJack F Vogel  * - _element_ for repeated elements (may also be _data or _resp)
29361ae650dSJack F Vogel  *
29461ae650dSJack F Vogel  * Command structures are expected to overlay the params.raw member of the basic
29561ae650dSJack F Vogel  * descriptor, and as such cannot exceed 16 bytes in length.
29661ae650dSJack F Vogel  */
29761ae650dSJack F Vogel 
29861ae650dSJack F Vogel /* This macro is used to generate a compilation error if a structure
29961ae650dSJack F Vogel  * is not exactly the correct length. It gives a divide by zero error if the
30061ae650dSJack F Vogel  * structure is not of the correct size, otherwise it creates an enum that is
30161ae650dSJack F Vogel  * never used.
30261ae650dSJack F Vogel  */
30361ae650dSJack F Vogel #define I40E_CHECK_STRUCT_LEN(n, X) enum i40e_static_assert_enum_##X \
30461ae650dSJack F Vogel 	{ i40e_static_assert_##X = (n)/((sizeof(struct X) == (n)) ? 1 : 0) }
30561ae650dSJack F Vogel 
30661ae650dSJack F Vogel /* This macro is used extensively to ensure that command structures are 16
30761ae650dSJack F Vogel  * bytes in length as they have to map to the raw array of that size.
30861ae650dSJack F Vogel  */
30961ae650dSJack F Vogel #define I40E_CHECK_CMD_LENGTH(X)	I40E_CHECK_STRUCT_LEN(16, X)
31061ae650dSJack F Vogel 
31161ae650dSJack F Vogel /* internal (0x00XX) commands */
31261ae650dSJack F Vogel 
31361ae650dSJack F Vogel /* Get version (direct 0x0001) */
31461ae650dSJack F Vogel struct i40e_aqc_get_version {
31561ae650dSJack F Vogel 	__le32 rom_ver;
31661ae650dSJack F Vogel 	__le32 fw_build;
31761ae650dSJack F Vogel 	__le16 fw_major;
31861ae650dSJack F Vogel 	__le16 fw_minor;
31961ae650dSJack F Vogel 	__le16 api_major;
32061ae650dSJack F Vogel 	__le16 api_minor;
32161ae650dSJack F Vogel };
32261ae650dSJack F Vogel 
32361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_version);
32461ae650dSJack F Vogel 
32561ae650dSJack F Vogel /* Send driver version (indirect 0x0002) */
32661ae650dSJack F Vogel struct i40e_aqc_driver_version {
32761ae650dSJack F Vogel 	u8	driver_major_ver;
32861ae650dSJack F Vogel 	u8	driver_minor_ver;
32961ae650dSJack F Vogel 	u8	driver_build_ver;
33061ae650dSJack F Vogel 	u8	driver_subbuild_ver;
33161ae650dSJack F Vogel 	u8	reserved[4];
33261ae650dSJack F Vogel 	__le32	address_high;
33361ae650dSJack F Vogel 	__le32	address_low;
33461ae650dSJack F Vogel };
33561ae650dSJack F Vogel 
33661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_driver_version);
33761ae650dSJack F Vogel 
33861ae650dSJack F Vogel /* Queue Shutdown (direct 0x0003) */
33961ae650dSJack F Vogel struct i40e_aqc_queue_shutdown {
34061ae650dSJack F Vogel 	__le32	driver_unloading;
34161ae650dSJack F Vogel #define I40E_AQ_DRIVER_UNLOADING	0x1
34261ae650dSJack F Vogel 	u8	reserved[12];
34361ae650dSJack F Vogel };
34461ae650dSJack F Vogel 
34561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_queue_shutdown);
34661ae650dSJack F Vogel 
34761ae650dSJack F Vogel /* Set PF context (0x0004, direct) */
34861ae650dSJack F Vogel struct i40e_aqc_set_pf_context {
34961ae650dSJack F Vogel 	u8	pf_id;
35061ae650dSJack F Vogel 	u8	reserved[15];
35161ae650dSJack F Vogel };
35261ae650dSJack F Vogel 
35361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_pf_context);
35461ae650dSJack F Vogel 
35561ae650dSJack F Vogel /* Request resource ownership (direct 0x0008)
35661ae650dSJack F Vogel  * Release resource ownership (direct 0x0009)
35761ae650dSJack F Vogel  */
35861ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM			1
35961ae650dSJack F Vogel #define I40E_AQ_RESOURCE_SDP			2
36061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_ACCESS_READ		1
36161ae650dSJack F Vogel #define I40E_AQ_RESOURCE_ACCESS_WRITE		2
36261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM_READ_TIMEOUT	3000
36361ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM_WRITE_TIMEOUT	180000
36461ae650dSJack F Vogel 
36561ae650dSJack F Vogel struct i40e_aqc_request_resource {
36661ae650dSJack F Vogel 	__le16	resource_id;
36761ae650dSJack F Vogel 	__le16	access_type;
36861ae650dSJack F Vogel 	__le32	timeout;
36961ae650dSJack F Vogel 	__le32	resource_number;
37061ae650dSJack F Vogel 	u8	reserved[4];
37161ae650dSJack F Vogel };
37261ae650dSJack F Vogel 
37361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_request_resource);
37461ae650dSJack F Vogel 
37561ae650dSJack F Vogel /* Get function capabilities (indirect 0x000A)
37661ae650dSJack F Vogel  * Get device capabilities (indirect 0x000B)
37761ae650dSJack F Vogel  */
37861ae650dSJack F Vogel struct i40e_aqc_list_capabilites {
37961ae650dSJack F Vogel 	u8 command_flags;
38061ae650dSJack F Vogel #define I40E_AQ_LIST_CAP_PF_INDEX_EN	1
38161ae650dSJack F Vogel 	u8 pf_index;
38261ae650dSJack F Vogel 	u8 reserved[2];
38361ae650dSJack F Vogel 	__le32 count;
38461ae650dSJack F Vogel 	__le32 addr_high;
38561ae650dSJack F Vogel 	__le32 addr_low;
38661ae650dSJack F Vogel };
38761ae650dSJack F Vogel 
38861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_list_capabilites);
38961ae650dSJack F Vogel 
39061ae650dSJack F Vogel struct i40e_aqc_list_capabilities_element_resp {
39161ae650dSJack F Vogel 	__le16	id;
39261ae650dSJack F Vogel 	u8	major_rev;
39361ae650dSJack F Vogel 	u8	minor_rev;
39461ae650dSJack F Vogel 	__le32	number;
39561ae650dSJack F Vogel 	__le32	logical_id;
39661ae650dSJack F Vogel 	__le32	phys_id;
39761ae650dSJack F Vogel 	u8	reserved[16];
39861ae650dSJack F Vogel };
39961ae650dSJack F Vogel 
40061ae650dSJack F Vogel /* list of caps */
40161ae650dSJack F Vogel 
40261ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SWITCH_MODE	0x0001
40361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MNG_MODE		0x0002
40461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_NPAR_ACTIVE	0x0003
40561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_OS2BMC_CAP	0x0004
40661ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FUNCTIONS_VALID	0x0005
40761ae650dSJack F Vogel #define I40E_AQ_CAP_ID_ALTERNATE_RAM	0x0006
40861ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SRIOV		0x0012
40961ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VF		0x0013
41061ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VMDQ		0x0014
41161ae650dSJack F Vogel #define I40E_AQ_CAP_ID_8021QBG		0x0015
41261ae650dSJack F Vogel #define I40E_AQ_CAP_ID_8021QBR		0x0016
41361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VSI		0x0017
41461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_DCB		0x0018
41561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FCOE		0x0021
416f247dc25SJack F Vogel #define I40E_AQ_CAP_ID_ISCSI		0x0022
41761ae650dSJack F Vogel #define I40E_AQ_CAP_ID_RSS		0x0040
41861ae650dSJack F Vogel #define I40E_AQ_CAP_ID_RXQ		0x0041
41961ae650dSJack F Vogel #define I40E_AQ_CAP_ID_TXQ		0x0042
42061ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MSIX		0x0043
42161ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VF_MSIX		0x0044
42261ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FLOW_DIRECTOR	0x0045
42361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_1588		0x0046
42461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_IWARP		0x0051
42561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_LED		0x0061
42661ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SDP		0x0062
42761ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MDIO		0x0063
42861ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FLEX10		0x00F1
42961ae650dSJack F Vogel #define I40E_AQ_CAP_ID_CEM		0x00F2
43061ae650dSJack F Vogel 
43161ae650dSJack F Vogel /* Set CPPM Configuration (direct 0x0103) */
43261ae650dSJack F Vogel struct i40e_aqc_cppm_configuration {
43361ae650dSJack F Vogel 	__le16	command_flags;
43461ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_LTRC	0x0800
43561ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMCTH	0x1000
43661ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMCTLX	0x2000
43761ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_HPTC	0x4000
43861ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMARC	0x8000
43961ae650dSJack F Vogel 	__le16	ttlx;
44061ae650dSJack F Vogel 	__le32	dmacr;
44161ae650dSJack F Vogel 	__le16	dmcth;
44261ae650dSJack F Vogel 	u8	hptc;
44361ae650dSJack F Vogel 	u8	reserved;
44461ae650dSJack F Vogel 	__le32	pfltrc;
44561ae650dSJack F Vogel };
44661ae650dSJack F Vogel 
44761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_cppm_configuration);
44861ae650dSJack F Vogel 
44961ae650dSJack F Vogel /* Set ARP Proxy command / response (indirect 0x0104) */
45061ae650dSJack F Vogel struct i40e_aqc_arp_proxy_data {
45161ae650dSJack F Vogel 	__le16	command_flags;
45261ae650dSJack F Vogel #define I40E_AQ_ARP_INIT_IPV4	0x0008
45361ae650dSJack F Vogel #define I40E_AQ_ARP_UNSUP_CTL	0x0010
45461ae650dSJack F Vogel #define I40E_AQ_ARP_ENA		0x0020
45561ae650dSJack F Vogel #define I40E_AQ_ARP_ADD_IPV4	0x0040
45661ae650dSJack F Vogel #define I40E_AQ_ARP_DEL_IPV4	0x0080
45761ae650dSJack F Vogel 	__le16	table_id;
45861ae650dSJack F Vogel 	__le32	pfpm_proxyfc;
45961ae650dSJack F Vogel 	__le32	ip_addr;
46061ae650dSJack F Vogel 	u8	mac_addr[6];
461f247dc25SJack F Vogel 	u8	reserved[2];
46261ae650dSJack F Vogel };
46361ae650dSJack F Vogel 
464f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x14, i40e_aqc_arp_proxy_data);
465f247dc25SJack F Vogel 
46661ae650dSJack F Vogel /* Set NS Proxy Table Entry Command (indirect 0x0105) */
46761ae650dSJack F Vogel struct i40e_aqc_ns_proxy_data {
46861ae650dSJack F Vogel 	__le16	table_idx_mac_addr_0;
46961ae650dSJack F Vogel 	__le16	table_idx_mac_addr_1;
47061ae650dSJack F Vogel 	__le16	table_idx_ipv6_0;
47161ae650dSJack F Vogel 	__le16	table_idx_ipv6_1;
47261ae650dSJack F Vogel 	__le16	control;
47361ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_ADD_0		0x0100
47461ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_DEL_0		0x0200
47561ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_ADD_1		0x0400
47661ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_DEL_1		0x0800
47761ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_ADD_IPV6_0	0x1000
47861ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_DEL_IPV6_0	0x2000
47961ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_ADD_IPV6_1	0x4000
48061ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_DEL_IPV6_1	0x8000
48161ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_COMMAND_SEQ	0x0001
48261ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_INIT_IPV6_TBL	0x0002
48361ae650dSJack F Vogel #define I40E_AQ_NS_PROXY_INIT_MAC_TBL	0x0004
48461ae650dSJack F Vogel 	u8	mac_addr_0[6];
48561ae650dSJack F Vogel 	u8	mac_addr_1[6];
48661ae650dSJack F Vogel 	u8	local_mac_addr[6];
48761ae650dSJack F Vogel 	u8	ipv6_addr_0[16]; /* Warning! spec specifies BE byte order */
48861ae650dSJack F Vogel 	u8	ipv6_addr_1[16];
48961ae650dSJack F Vogel };
49061ae650dSJack F Vogel 
491f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x3c, i40e_aqc_ns_proxy_data);
492f247dc25SJack F Vogel 
49361ae650dSJack F Vogel /* Manage LAA Command (0x0106) - obsolete */
49461ae650dSJack F Vogel struct i40e_aqc_mng_laa {
49561ae650dSJack F Vogel 	__le16	command_flags;
49661ae650dSJack F Vogel #define I40E_AQ_LAA_FLAG_WR	0x8000
49761ae650dSJack F Vogel 	u8	reserved[2];
49861ae650dSJack F Vogel 	__le32	sal;
49961ae650dSJack F Vogel 	__le16	sah;
50061ae650dSJack F Vogel 	u8	reserved2[6];
50161ae650dSJack F Vogel };
50261ae650dSJack F Vogel 
503f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mng_laa);
504f247dc25SJack F Vogel 
50561ae650dSJack F Vogel /* Manage MAC Address Read Command (indirect 0x0107) */
50661ae650dSJack F Vogel struct i40e_aqc_mac_address_read {
50761ae650dSJack F Vogel 	__le16	command_flags;
50861ae650dSJack F Vogel #define I40E_AQC_LAN_ADDR_VALID		0x10
50961ae650dSJack F Vogel #define I40E_AQC_SAN_ADDR_VALID		0x20
51061ae650dSJack F Vogel #define I40E_AQC_PORT_ADDR_VALID	0x40
51161ae650dSJack F Vogel #define I40E_AQC_WOL_ADDR_VALID		0x80
512*b6c8f260SJack F Vogel #define I40E_AQC_MC_MAG_EN_VALID	0x100
513*b6c8f260SJack F Vogel #define I40E_AQC_ADDR_VALID_MASK	0x1F0
51461ae650dSJack F Vogel 	u8	reserved[6];
51561ae650dSJack F Vogel 	__le32	addr_high;
51661ae650dSJack F Vogel 	__le32	addr_low;
51761ae650dSJack F Vogel };
51861ae650dSJack F Vogel 
51961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_read);
52061ae650dSJack F Vogel 
52161ae650dSJack F Vogel struct i40e_aqc_mac_address_read_data {
52261ae650dSJack F Vogel 	u8 pf_lan_mac[6];
52361ae650dSJack F Vogel 	u8 pf_san_mac[6];
52461ae650dSJack F Vogel 	u8 port_mac[6];
52561ae650dSJack F Vogel 	u8 pf_wol_mac[6];
52661ae650dSJack F Vogel };
52761ae650dSJack F Vogel 
52861ae650dSJack F Vogel I40E_CHECK_STRUCT_LEN(24, i40e_aqc_mac_address_read_data);
52961ae650dSJack F Vogel 
53061ae650dSJack F Vogel /* Manage MAC Address Write Command (0x0108) */
53161ae650dSJack F Vogel struct i40e_aqc_mac_address_write {
53261ae650dSJack F Vogel 	__le16	command_flags;
53361ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_LAA_ONLY	0x0000
53461ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_LAA_WOL	0x4000
53561ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_PORT	0x8000
536*b6c8f260SJack F Vogel #define I40E_AQC_WRITE_TYPE_UPDATE_MC_MAG	0xC000
537*b6c8f260SJack F Vogel #define I40E_AQC_WRITE_TYPE_MASK	0xC000
538*b6c8f260SJack F Vogel 
53961ae650dSJack F Vogel 	__le16	mac_sah;
54061ae650dSJack F Vogel 	__le32	mac_sal;
54161ae650dSJack F Vogel 	u8	reserved[8];
54261ae650dSJack F Vogel };
54361ae650dSJack F Vogel 
54461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_write);
54561ae650dSJack F Vogel 
54661ae650dSJack F Vogel /* PXE commands (0x011x) */
54761ae650dSJack F Vogel 
54861ae650dSJack F Vogel /* Clear PXE Command and response  (direct 0x0110) */
54961ae650dSJack F Vogel struct i40e_aqc_clear_pxe {
55061ae650dSJack F Vogel 	u8	rx_cnt;
55161ae650dSJack F Vogel 	u8	reserved[15];
55261ae650dSJack F Vogel };
55361ae650dSJack F Vogel 
55461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_clear_pxe);
55561ae650dSJack F Vogel 
55661ae650dSJack F Vogel /* Switch configuration commands (0x02xx) */
55761ae650dSJack F Vogel 
55861ae650dSJack F Vogel /* Used by many indirect commands that only pass an seid and a buffer in the
55961ae650dSJack F Vogel  * command
56061ae650dSJack F Vogel  */
56161ae650dSJack F Vogel struct i40e_aqc_switch_seid {
56261ae650dSJack F Vogel 	__le16	seid;
56361ae650dSJack F Vogel 	u8	reserved[6];
56461ae650dSJack F Vogel 	__le32	addr_high;
56561ae650dSJack F Vogel 	__le32	addr_low;
56661ae650dSJack F Vogel };
56761ae650dSJack F Vogel 
56861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_switch_seid);
56961ae650dSJack F Vogel 
57061ae650dSJack F Vogel /* Get Switch Configuration command (indirect 0x0200)
57161ae650dSJack F Vogel  * uses i40e_aqc_switch_seid for the descriptor
57261ae650dSJack F Vogel  */
57361ae650dSJack F Vogel struct i40e_aqc_get_switch_config_header_resp {
57461ae650dSJack F Vogel 	__le16	num_reported;
57561ae650dSJack F Vogel 	__le16	num_total;
57661ae650dSJack F Vogel 	u8	reserved[12];
57761ae650dSJack F Vogel };
57861ae650dSJack F Vogel 
579f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_config_header_resp);
580f247dc25SJack F Vogel 
58161ae650dSJack F Vogel struct i40e_aqc_switch_config_element_resp {
58261ae650dSJack F Vogel 	u8	element_type;
58361ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_MAC	1
58461ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PF		2
58561ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VF		3
58661ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_EMP	4
58761ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_BMC	5
58861ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PV		16
58961ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VEB	17
59061ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PA		18
59161ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VSI	19
59261ae650dSJack F Vogel 	u8	revision;
59361ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_REV_1		1
59461ae650dSJack F Vogel 	__le16	seid;
59561ae650dSJack F Vogel 	__le16	uplink_seid;
59661ae650dSJack F Vogel 	__le16	downlink_seid;
59761ae650dSJack F Vogel 	u8	reserved[3];
59861ae650dSJack F Vogel 	u8	connection_type;
59961ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_REGULAR	0x1
60061ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_DEFAULT	0x2
60161ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_CASCADED	0x3
60261ae650dSJack F Vogel 	__le16	scheduler_id;
60361ae650dSJack F Vogel 	__le16	element_info;
60461ae650dSJack F Vogel };
60561ae650dSJack F Vogel 
606f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_config_element_resp);
607f247dc25SJack F Vogel 
60861ae650dSJack F Vogel /* Get Switch Configuration (indirect 0x0200)
60961ae650dSJack F Vogel  *    an array of elements are returned in the response buffer
61061ae650dSJack F Vogel  *    the first in the array is the header, remainder are elements
61161ae650dSJack F Vogel  */
61261ae650dSJack F Vogel struct i40e_aqc_get_switch_config_resp {
61361ae650dSJack F Vogel 	struct i40e_aqc_get_switch_config_header_resp	header;
61461ae650dSJack F Vogel 	struct i40e_aqc_switch_config_element_resp	element[1];
61561ae650dSJack F Vogel };
61661ae650dSJack F Vogel 
617f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_switch_config_resp);
618f247dc25SJack F Vogel 
61961ae650dSJack F Vogel /* Add Statistics (direct 0x0201)
62061ae650dSJack F Vogel  * Remove Statistics (direct 0x0202)
62161ae650dSJack F Vogel  */
62261ae650dSJack F Vogel struct i40e_aqc_add_remove_statistics {
62361ae650dSJack F Vogel 	__le16	seid;
62461ae650dSJack F Vogel 	__le16	vlan;
62561ae650dSJack F Vogel 	__le16	stat_index;
62661ae650dSJack F Vogel 	u8	reserved[10];
62761ae650dSJack F Vogel };
62861ae650dSJack F Vogel 
62961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_statistics);
63061ae650dSJack F Vogel 
63161ae650dSJack F Vogel /* Set Port Parameters command (direct 0x0203) */
63261ae650dSJack F Vogel struct i40e_aqc_set_port_parameters {
63361ae650dSJack F Vogel 	__le16	command_flags;
63461ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_SAVE_BAD_PACKETS	1
63561ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_PAD_SHORT_PACKETS	2 /* must set! */
63661ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_DOUBLE_VLAN_ENA	4
63761ae650dSJack F Vogel 	__le16	bad_frame_vsi;
63861ae650dSJack F Vogel 	__le16	default_seid;        /* reserved for command */
63961ae650dSJack F Vogel 	u8	reserved[10];
64061ae650dSJack F Vogel };
64161ae650dSJack F Vogel 
64261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_port_parameters);
64361ae650dSJack F Vogel 
64461ae650dSJack F Vogel /* Get Switch Resource Allocation (indirect 0x0204) */
64561ae650dSJack F Vogel struct i40e_aqc_get_switch_resource_alloc {
64661ae650dSJack F Vogel 	u8	num_entries;         /* reserved for command */
64761ae650dSJack F Vogel 	u8	reserved[7];
64861ae650dSJack F Vogel 	__le32	addr_high;
64961ae650dSJack F Vogel 	__le32	addr_low;
65061ae650dSJack F Vogel };
65161ae650dSJack F Vogel 
65261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_resource_alloc);
65361ae650dSJack F Vogel 
65461ae650dSJack F Vogel /* expect an array of these structs in the response buffer */
65561ae650dSJack F Vogel struct i40e_aqc_switch_resource_alloc_element_resp {
65661ae650dSJack F Vogel 	u8	resource_type;
65761ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VEB		0x0
65861ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VSI		0x1
65961ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MACADDR		0x2
66061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_STAG		0x3
66161ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_ETAG		0x4
66261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MULTICAST_HASH	0x5
66361ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_UNICAST_HASH	0x6
66461ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN		0x7
66561ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VSI_LIST_ENTRY	0x8
66661ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_ETAG_LIST_ENTRY	0x9
66761ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN_STAT_POOL	0xA
66861ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MIRROR_RULE	0xB
66961ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_QUEUE_SETS	0xC
67061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN_FILTERS	0xD
67161ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_INNER_MAC_FILTERS	0xF
67261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_IP_FILTERS	0x10
67361ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_GRE_VN_KEYS	0x11
67461ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VN2_KEYS		0x12
67561ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_TUNNEL_PORTS	0x13
67661ae650dSJack F Vogel 	u8	reserved1;
67761ae650dSJack F Vogel 	__le16	guaranteed;
67861ae650dSJack F Vogel 	__le16	total;
67961ae650dSJack F Vogel 	__le16	used;
68061ae650dSJack F Vogel 	__le16	total_unalloced;
68161ae650dSJack F Vogel 	u8	reserved2[6];
68261ae650dSJack F Vogel };
68361ae650dSJack F Vogel 
684f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_resource_alloc_element_resp);
685f247dc25SJack F Vogel 
68661ae650dSJack F Vogel /* Add VSI (indirect 0x0210)
68761ae650dSJack F Vogel  *    this indirect command uses struct i40e_aqc_vsi_properties_data
68861ae650dSJack F Vogel  *    as the indirect buffer (128 bytes)
68961ae650dSJack F Vogel  *
69061ae650dSJack F Vogel  * Update VSI (indirect 0x211)
69161ae650dSJack F Vogel  *     uses the same data structure as Add VSI
69261ae650dSJack F Vogel  *
69361ae650dSJack F Vogel  * Get VSI (indirect 0x0212)
69461ae650dSJack F Vogel  *     uses the same completion and data structure as Add VSI
69561ae650dSJack F Vogel  */
69661ae650dSJack F Vogel struct i40e_aqc_add_get_update_vsi {
69761ae650dSJack F Vogel 	__le16	uplink_seid;
69861ae650dSJack F Vogel 	u8	connection_type;
69961ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_NORMAL	0x1
70061ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_DEFAULT	0x2
70161ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_CASCADED	0x3
70261ae650dSJack F Vogel 	u8	reserved1;
70361ae650dSJack F Vogel 	u8	vf_id;
70461ae650dSJack F Vogel 	u8	reserved2;
70561ae650dSJack F Vogel 	__le16	vsi_flags;
70661ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_SHIFT		0x0
70761ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_MASK		(0x3 << I40E_AQ_VSI_TYPE_SHIFT)
70861ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_VF		0x0
70961ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_VMDQ2		0x1
71061ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_PF		0x2
71161ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_EMP_MNG	0x3
71261ae650dSJack F Vogel #define I40E_AQ_VSI_FLAG_CASCADED_PV	0x4
71361ae650dSJack F Vogel 	__le32	addr_high;
71461ae650dSJack F Vogel 	__le32	addr_low;
71561ae650dSJack F Vogel };
71661ae650dSJack F Vogel 
71761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi);
71861ae650dSJack F Vogel 
71961ae650dSJack F Vogel struct i40e_aqc_add_get_update_vsi_completion {
72061ae650dSJack F Vogel 	__le16 seid;
72161ae650dSJack F Vogel 	__le16 vsi_number;
72261ae650dSJack F Vogel 	__le16 vsi_used;
72361ae650dSJack F Vogel 	__le16 vsi_free;
72461ae650dSJack F Vogel 	__le32 addr_high;
72561ae650dSJack F Vogel 	__le32 addr_low;
72661ae650dSJack F Vogel };
72761ae650dSJack F Vogel 
72861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi_completion);
72961ae650dSJack F Vogel 
73061ae650dSJack F Vogel struct i40e_aqc_vsi_properties_data {
73161ae650dSJack F Vogel 	/* first 96 byte are written by SW */
73261ae650dSJack F Vogel 	__le16	valid_sections;
73361ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SWITCH_VALID		0x0001
73461ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SECURITY_VALID		0x0002
73561ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_VLAN_VALID		0x0004
73661ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_CAS_PV_VALID		0x0008
73761ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_INGRESS_UP_VALID	0x0010
73861ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_EGRESS_UP_VALID	0x0020
73961ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_QUEUE_MAP_VALID	0x0040
74061ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_QUEUE_OPT_VALID	0x0080
74161ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_OUTER_UP_VALID		0x0100
74261ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SCHED_VALID		0x0200
74361ae650dSJack F Vogel 	/* switch section */
74461ae650dSJack F Vogel 	__le16	switch_id; /* 12bit id combined with flags below */
74561ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_SHIFT		0x0000
74661ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_MASK		(0xFFF << I40E_AQ_VSI_SW_ID_SHIFT)
74761ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_NOT_STAG	0x1000
74861ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB	0x2000
74961ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_LOCAL_LB	0x4000
75061ae650dSJack F Vogel 	u8	sw_reserved[2];
75161ae650dSJack F Vogel 	/* security section */
75261ae650dSJack F Vogel 	u8	sec_flags;
75361ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ALLOW_DEST_OVRD	0x01
75461ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ENABLE_VLAN_CHK	0x02
75561ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ENABLE_MAC_CHK	0x04
75661ae650dSJack F Vogel 	u8	sec_reserved;
75761ae650dSJack F Vogel 	/* VLAN section */
75861ae650dSJack F Vogel 	__le16	pvid; /* VLANS include priority bits */
75961ae650dSJack F Vogel 	__le16	fcoe_pvid;
76061ae650dSJack F Vogel 	u8	port_vlan_flags;
76161ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_SHIFT	0x00
76261ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_MASK	(0x03 << \
76361ae650dSJack F Vogel 					 I40E_AQ_VSI_PVLAN_MODE_SHIFT)
76461ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_TAGGED	0x01
76561ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_UNTAGGED	0x02
76661ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_ALL	0x03
76761ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_INSERT_PVID	0x04
76861ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_SHIFT	0x03
76961ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_MASK	(0x3 << \
77061ae650dSJack F Vogel 					 I40E_AQ_VSI_PVLAN_EMOD_SHIFT)
77161ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR_BOTH	0x0
77261ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR_UP	0x08
77361ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR	0x10
77461ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_NOTHING	0x18
77561ae650dSJack F Vogel 	u8	pvlan_reserved[3];
77661ae650dSJack F Vogel 	/* ingress egress up sections */
77761ae650dSJack F Vogel 	__le32	ingress_table; /* bitmap, 3 bits per up */
77861ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP0_SHIFT	0
77961ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP0_MASK	(0x7 << \
78061ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP0_SHIFT)
78161ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP1_SHIFT	3
78261ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP1_MASK	(0x7 << \
78361ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP1_SHIFT)
78461ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP2_SHIFT	6
78561ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP2_MASK	(0x7 << \
78661ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP2_SHIFT)
78761ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP3_SHIFT	9
78861ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP3_MASK	(0x7 << \
78961ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP3_SHIFT)
79061ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP4_SHIFT	12
79161ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP4_MASK	(0x7 << \
79261ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP4_SHIFT)
79361ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP5_SHIFT	15
79461ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP5_MASK	(0x7 << \
79561ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP5_SHIFT)
79661ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP6_SHIFT	18
79761ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP6_MASK	(0x7 << \
79861ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP6_SHIFT)
79961ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP7_SHIFT	21
80061ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP7_MASK	(0x7 << \
80161ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP7_SHIFT)
80261ae650dSJack F Vogel 	__le32	egress_table;   /* same defines as for ingress table */
80361ae650dSJack F Vogel 	/* cascaded PV section */
80461ae650dSJack F Vogel 	__le16	cas_pv_tag;
80561ae650dSJack F Vogel 	u8	cas_pv_flags;
80661ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_SHIFT		0x00
80761ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_MASK		(0x03 << \
80861ae650dSJack F Vogel 						 I40E_AQ_VSI_CAS_PV_TAGX_SHIFT)
80961ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_LEAVE		0x00
81061ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_REMOVE		0x01
81161ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_COPY		0x02
81261ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_INSERT_TAG		0x10
81361ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_ETAG_PRUNE		0x20
81461ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_ACCEPT_HOST_TAG	0x40
81561ae650dSJack F Vogel 	u8	cas_pv_reserved;
81661ae650dSJack F Vogel 	/* queue mapping section */
81761ae650dSJack F Vogel 	__le16	mapping_flags;
81861ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_MAP_CONTIG	0x0
81961ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_MAP_NONCONTIG	0x1
82061ae650dSJack F Vogel 	__le16	queue_mapping[16];
82161ae650dSJack F Vogel #define I40E_AQ_VSI_QUEUE_SHIFT		0x0
82261ae650dSJack F Vogel #define I40E_AQ_VSI_QUEUE_MASK		(0x7FF << I40E_AQ_VSI_QUEUE_SHIFT)
82361ae650dSJack F Vogel 	__le16	tc_mapping[8];
82461ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT	0
82561ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_OFFSET_MASK	(0x1FF << \
82661ae650dSJack F Vogel 					 I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT)
82761ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT	9
82861ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_NUMBER_MASK	(0x7 << \
82961ae650dSJack F Vogel 					 I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT)
83061ae650dSJack F Vogel 	/* queueing option section */
83161ae650dSJack F Vogel 	u8	queueing_opt_flags;
83261ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_OPT_TCP_ENA	0x10
83361ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_OPT_FCOE_ENA	0x20
83461ae650dSJack F Vogel 	u8	queueing_opt_reserved[3];
83561ae650dSJack F Vogel 	/* scheduler section */
83661ae650dSJack F Vogel 	u8	up_enable_bits;
83761ae650dSJack F Vogel 	u8	sched_reserved;
83861ae650dSJack F Vogel 	/* outer up section */
83961ae650dSJack F Vogel 	__le32	outer_up_table; /* same structure and defines as ingress table */
84061ae650dSJack F Vogel 	u8	cmd_reserved[8];
84161ae650dSJack F Vogel 	/* last 32 bytes are written by FW */
84261ae650dSJack F Vogel 	__le16	qs_handle[8];
84361ae650dSJack F Vogel #define I40E_AQ_VSI_QS_HANDLE_INVALID	0xFFFF
84461ae650dSJack F Vogel 	__le16	stat_counter_idx;
84561ae650dSJack F Vogel 	__le16	sched_id;
84661ae650dSJack F Vogel 	u8	resp_reserved[12];
84761ae650dSJack F Vogel };
84861ae650dSJack F Vogel 
84961ae650dSJack F Vogel I40E_CHECK_STRUCT_LEN(128, i40e_aqc_vsi_properties_data);
85061ae650dSJack F Vogel 
85161ae650dSJack F Vogel /* Add Port Virtualizer (direct 0x0220)
85261ae650dSJack F Vogel  * also used for update PV (direct 0x0221) but only flags are used
85361ae650dSJack F Vogel  * (IS_CTRL_PORT only works on add PV)
85461ae650dSJack F Vogel  */
85561ae650dSJack F Vogel struct i40e_aqc_add_update_pv {
85661ae650dSJack F Vogel 	__le16	command_flags;
85761ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_PV_TYPE		0x1
85861ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_STAG_EN	0x2
85961ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_ETAG_EN	0x4
86061ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_IS_CTRL_PORT		0x8
86161ae650dSJack F Vogel 	__le16	uplink_seid;
86261ae650dSJack F Vogel 	__le16	connected_seid;
86361ae650dSJack F Vogel 	u8	reserved[10];
86461ae650dSJack F Vogel };
86561ae650dSJack F Vogel 
86661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv);
86761ae650dSJack F Vogel 
86861ae650dSJack F Vogel struct i40e_aqc_add_update_pv_completion {
86961ae650dSJack F Vogel 	/* reserved for update; for add also encodes error if rc == ENOSPC */
87061ae650dSJack F Vogel 	__le16	pv_seid;
87161ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_PV	0x1
87261ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_SCHED	0x2
87361ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_COUNTER	0x4
87461ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_ENTRY	0x8
87561ae650dSJack F Vogel 	u8	reserved[14];
87661ae650dSJack F Vogel };
87761ae650dSJack F Vogel 
87861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv_completion);
87961ae650dSJack F Vogel 
88061ae650dSJack F Vogel /* Get PV Params (direct 0x0222)
88161ae650dSJack F Vogel  * uses i40e_aqc_switch_seid for the descriptor
88261ae650dSJack F Vogel  */
88361ae650dSJack F Vogel 
88461ae650dSJack F Vogel struct i40e_aqc_get_pv_params_completion {
88561ae650dSJack F Vogel 	__le16	seid;
88661ae650dSJack F Vogel 	__le16	default_stag;
88761ae650dSJack F Vogel 	__le16	pv_flags; /* same flags as add_pv */
88861ae650dSJack F Vogel #define I40E_AQC_GET_PV_PV_TYPE			0x1
88961ae650dSJack F Vogel #define I40E_AQC_GET_PV_FRWD_UNKNOWN_STAG	0x2
89061ae650dSJack F Vogel #define I40E_AQC_GET_PV_FRWD_UNKNOWN_ETAG	0x4
89161ae650dSJack F Vogel 	u8	reserved[8];
89261ae650dSJack F Vogel 	__le16	default_port_seid;
89361ae650dSJack F Vogel };
89461ae650dSJack F Vogel 
89561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_pv_params_completion);
89661ae650dSJack F Vogel 
89761ae650dSJack F Vogel /* Add VEB (direct 0x0230) */
89861ae650dSJack F Vogel struct i40e_aqc_add_veb {
89961ae650dSJack F Vogel 	__le16	uplink_seid;
90061ae650dSJack F Vogel 	__le16	downlink_seid;
90161ae650dSJack F Vogel 	__le16	veb_flags;
90261ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_FLOATING		0x1
90361ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT	1
90461ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_MASK		(0x3 << \
90561ae650dSJack F Vogel 					I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT)
90661ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_DEFAULT	0x2
90761ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_DATA		0x4
90861ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_ENABLE_L2_FILTER	0x8
90961ae650dSJack F Vogel 	u8	enable_tcs;
91061ae650dSJack F Vogel 	u8	reserved[9];
91161ae650dSJack F Vogel };
91261ae650dSJack F Vogel 
91361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb);
91461ae650dSJack F Vogel 
91561ae650dSJack F Vogel struct i40e_aqc_add_veb_completion {
91661ae650dSJack F Vogel 	u8	reserved[6];
91761ae650dSJack F Vogel 	__le16	switch_seid;
91861ae650dSJack F Vogel 	/* also encodes error if rc == ENOSPC; codes are the same as add_pv */
91961ae650dSJack F Vogel 	__le16	veb_seid;
92061ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_VEB		0x1
92161ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_SCHED		0x2
92261ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_COUNTER	0x4
92361ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_ENTRY		0x8
92461ae650dSJack F Vogel 	__le16	statistic_index;
92561ae650dSJack F Vogel 	__le16	vebs_used;
92661ae650dSJack F Vogel 	__le16	vebs_free;
92761ae650dSJack F Vogel };
92861ae650dSJack F Vogel 
92961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb_completion);
93061ae650dSJack F Vogel 
93161ae650dSJack F Vogel /* Get VEB Parameters (direct 0x0232)
93261ae650dSJack F Vogel  * uses i40e_aqc_switch_seid for the descriptor
93361ae650dSJack F Vogel  */
93461ae650dSJack F Vogel struct i40e_aqc_get_veb_parameters_completion {
93561ae650dSJack F Vogel 	__le16	seid;
93661ae650dSJack F Vogel 	__le16	switch_id;
93761ae650dSJack F Vogel 	__le16	veb_flags; /* only the first/last flags from 0x0230 is valid */
93861ae650dSJack F Vogel 	__le16	statistic_index;
93961ae650dSJack F Vogel 	__le16	vebs_used;
94061ae650dSJack F Vogel 	__le16	vebs_free;
94161ae650dSJack F Vogel 	u8	reserved[4];
94261ae650dSJack F Vogel };
94361ae650dSJack F Vogel 
94461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_veb_parameters_completion);
94561ae650dSJack F Vogel 
94661ae650dSJack F Vogel /* Delete Element (direct 0x0243)
94761ae650dSJack F Vogel  * uses the generic i40e_aqc_switch_seid
94861ae650dSJack F Vogel  */
94961ae650dSJack F Vogel 
95061ae650dSJack F Vogel /* Add MAC-VLAN (indirect 0x0250) */
95161ae650dSJack F Vogel 
95261ae650dSJack F Vogel /* used for the command for most vlan commands */
95361ae650dSJack F Vogel struct i40e_aqc_macvlan {
95461ae650dSJack F Vogel 	__le16	num_addresses;
95561ae650dSJack F Vogel 	__le16	seid[3];
95661ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT	0
95761ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_NUM_MASK	(0x3FF << \
95861ae650dSJack F Vogel 					I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
95961ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_VALID		0x8000
96061ae650dSJack F Vogel 	__le32	addr_high;
96161ae650dSJack F Vogel 	__le32	addr_low;
96261ae650dSJack F Vogel };
96361ae650dSJack F Vogel 
96461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_macvlan);
96561ae650dSJack F Vogel 
96661ae650dSJack F Vogel /* indirect data for command and response */
96761ae650dSJack F Vogel struct i40e_aqc_add_macvlan_element_data {
96861ae650dSJack F Vogel 	u8	mac_addr[6];
96961ae650dSJack F Vogel 	__le16	vlan_tag;
97061ae650dSJack F Vogel 	__le16	flags;
97161ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_PERFECT_MATCH	0x0001
97261ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_HASH_MATCH		0x0002
97361ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_IGNORE_VLAN	0x0004
97461ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_TO_QUEUE		0x0008
97561ae650dSJack F Vogel 	__le16	queue_number;
97661ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_QUEUE_SHIFT	0
97761ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_QUEUE_MASK		(0x7FF << \
97861ae650dSJack F Vogel 					I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
97961ae650dSJack F Vogel 	/* response section */
98061ae650dSJack F Vogel 	u8	match_method;
98161ae650dSJack F Vogel #define I40E_AQC_MM_PERFECT_MATCH	0x01
98261ae650dSJack F Vogel #define I40E_AQC_MM_HASH_MATCH		0x02
98361ae650dSJack F Vogel #define I40E_AQC_MM_ERR_NO_RES		0xFF
98461ae650dSJack F Vogel 	u8	reserved1[3];
98561ae650dSJack F Vogel };
98661ae650dSJack F Vogel 
98761ae650dSJack F Vogel struct i40e_aqc_add_remove_macvlan_completion {
98861ae650dSJack F Vogel 	__le16 perfect_mac_used;
98961ae650dSJack F Vogel 	__le16 perfect_mac_free;
99061ae650dSJack F Vogel 	__le16 unicast_hash_free;
99161ae650dSJack F Vogel 	__le16 multicast_hash_free;
99261ae650dSJack F Vogel 	__le32 addr_high;
99361ae650dSJack F Vogel 	__le32 addr_low;
99461ae650dSJack F Vogel };
99561ae650dSJack F Vogel 
99661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_macvlan_completion);
99761ae650dSJack F Vogel 
99861ae650dSJack F Vogel /* Remove MAC-VLAN (indirect 0x0251)
99961ae650dSJack F Vogel  * uses i40e_aqc_macvlan for the descriptor
100061ae650dSJack F Vogel  * data points to an array of num_addresses of elements
100161ae650dSJack F Vogel  */
100261ae650dSJack F Vogel 
100361ae650dSJack F Vogel struct i40e_aqc_remove_macvlan_element_data {
100461ae650dSJack F Vogel 	u8	mac_addr[6];
100561ae650dSJack F Vogel 	__le16	vlan_tag;
100661ae650dSJack F Vogel 	u8	flags;
100761ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_PERFECT_MATCH	0x01
100861ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_HASH_MATCH		0x02
100961ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_IGNORE_VLAN	0x08
101061ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_ALL_VSIS		0x10
101161ae650dSJack F Vogel 	u8	reserved[3];
101261ae650dSJack F Vogel 	/* reply section */
101361ae650dSJack F Vogel 	u8	error_code;
101461ae650dSJack F Vogel #define I40E_AQC_REMOVE_MACVLAN_SUCCESS		0x0
101561ae650dSJack F Vogel #define I40E_AQC_REMOVE_MACVLAN_FAIL		0xFF
101661ae650dSJack F Vogel 	u8	reply_reserved[3];
101761ae650dSJack F Vogel };
101861ae650dSJack F Vogel 
101961ae650dSJack F Vogel /* Add VLAN (indirect 0x0252)
102061ae650dSJack F Vogel  * Remove VLAN (indirect 0x0253)
102161ae650dSJack F Vogel  * use the generic i40e_aqc_macvlan for the command
102261ae650dSJack F Vogel  */
102361ae650dSJack F Vogel struct i40e_aqc_add_remove_vlan_element_data {
102461ae650dSJack F Vogel 	__le16	vlan_tag;
102561ae650dSJack F Vogel 	u8	vlan_flags;
102661ae650dSJack F Vogel /* flags for add VLAN */
102761ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_LOCAL			0x1
102861ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_SHIFT		1
102961ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_MASK	(0x3 << I40E_AQC_ADD_PVLAN_TYPE_SHIFT)
103061ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_REGULAR		0x0
103161ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_PRIMARY		0x2
103261ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_SECONDARY	0x4
103361ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_SHIFT		3
103461ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_MASK	(0x3 << I40E_AQC_VLAN_PTYPE_SHIFT)
103561ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_REGULAR_VSI		0x0
103661ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_PROMISC_VSI		0x8
103761ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_COMMUNITY_VSI	0x10
103861ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_ISOLATED_VSI	0x18
103961ae650dSJack F Vogel /* flags for remove VLAN */
104061ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_ALL	0x1
104161ae650dSJack F Vogel 	u8	reserved;
104261ae650dSJack F Vogel 	u8	result;
104361ae650dSJack F Vogel /* flags for add VLAN */
104461ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_SUCCESS	0x0
104561ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_FAIL_REQUEST	0xFE
104661ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_FAIL_RESOURCE	0xFF
104761ae650dSJack F Vogel /* flags for remove VLAN */
104861ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_SUCCESS	0x0
104961ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_FAIL	0xFF
105061ae650dSJack F Vogel 	u8	reserved1[3];
105161ae650dSJack F Vogel };
105261ae650dSJack F Vogel 
105361ae650dSJack F Vogel struct i40e_aqc_add_remove_vlan_completion {
105461ae650dSJack F Vogel 	u8	reserved[4];
105561ae650dSJack F Vogel 	__le16	vlans_used;
105661ae650dSJack F Vogel 	__le16	vlans_free;
105761ae650dSJack F Vogel 	__le32	addr_high;
105861ae650dSJack F Vogel 	__le32	addr_low;
105961ae650dSJack F Vogel };
106061ae650dSJack F Vogel 
106161ae650dSJack F Vogel /* Set VSI Promiscuous Modes (direct 0x0254) */
106261ae650dSJack F Vogel struct i40e_aqc_set_vsi_promiscuous_modes {
106361ae650dSJack F Vogel 	__le16	promiscuous_flags;
106461ae650dSJack F Vogel 	__le16	valid_flags;
106561ae650dSJack F Vogel /* flags used for both fields above */
106661ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_UNICAST	0x01
106761ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_MULTICAST	0x02
106861ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_BROADCAST	0x04
106961ae650dSJack F Vogel #define I40E_AQC_SET_VSI_DEFAULT		0x08
107061ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_VLAN		0x10
107161ae650dSJack F Vogel 	__le16	seid;
107261ae650dSJack F Vogel #define I40E_AQC_VSI_PROM_CMD_SEID_MASK		0x3FF
107361ae650dSJack F Vogel 	__le16	vlan_tag;
1074*b6c8f260SJack F Vogel #define I40E_AQC_SET_VSI_VLAN_MASK		0x0FFF
107561ae650dSJack F Vogel #define I40E_AQC_SET_VSI_VLAN_VALID		0x8000
107661ae650dSJack F Vogel 	u8	reserved[8];
107761ae650dSJack F Vogel };
107861ae650dSJack F Vogel 
107961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_vsi_promiscuous_modes);
108061ae650dSJack F Vogel 
108161ae650dSJack F Vogel /* Add S/E-tag command (direct 0x0255)
108261ae650dSJack F Vogel  * Uses generic i40e_aqc_add_remove_tag_completion for completion
108361ae650dSJack F Vogel  */
108461ae650dSJack F Vogel struct i40e_aqc_add_tag {
108561ae650dSJack F Vogel 	__le16	flags;
108661ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_FLAG_TO_QUEUE		0x0001
108761ae650dSJack F Vogel 	__le16	seid;
108861ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT	0
108961ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_MASK	(0x3FF << \
109061ae650dSJack F Vogel 					I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT)
109161ae650dSJack F Vogel 	__le16	tag;
109261ae650dSJack F Vogel 	__le16	queue_number;
109361ae650dSJack F Vogel 	u8	reserved[8];
109461ae650dSJack F Vogel };
109561ae650dSJack F Vogel 
109661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_tag);
109761ae650dSJack F Vogel 
109861ae650dSJack F Vogel struct i40e_aqc_add_remove_tag_completion {
109961ae650dSJack F Vogel 	u8	reserved[12];
110061ae650dSJack F Vogel 	__le16	tags_used;
110161ae650dSJack F Vogel 	__le16	tags_free;
110261ae650dSJack F Vogel };
110361ae650dSJack F Vogel 
110461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_tag_completion);
110561ae650dSJack F Vogel 
110661ae650dSJack F Vogel /* Remove S/E-tag command (direct 0x0256)
110761ae650dSJack F Vogel  * Uses generic i40e_aqc_add_remove_tag_completion for completion
110861ae650dSJack F Vogel  */
110961ae650dSJack F Vogel struct i40e_aqc_remove_tag {
111061ae650dSJack F Vogel 	__le16	seid;
111161ae650dSJack F Vogel #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT	0
111261ae650dSJack F Vogel #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_MASK	(0x3FF << \
111361ae650dSJack F Vogel 					I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT)
111461ae650dSJack F Vogel 	__le16	tag;
111561ae650dSJack F Vogel 	u8	reserved[12];
111661ae650dSJack F Vogel };
111761ae650dSJack F Vogel 
1118f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_tag);
1119f247dc25SJack F Vogel 
112061ae650dSJack F Vogel /* Add multicast E-Tag (direct 0x0257)
112161ae650dSJack F Vogel  * del multicast E-Tag (direct 0x0258) only uses pv_seid and etag fields
112261ae650dSJack F Vogel  * and no external data
112361ae650dSJack F Vogel  */
112461ae650dSJack F Vogel struct i40e_aqc_add_remove_mcast_etag {
112561ae650dSJack F Vogel 	__le16	pv_seid;
112661ae650dSJack F Vogel 	__le16	etag;
112761ae650dSJack F Vogel 	u8	num_unicast_etags;
112861ae650dSJack F Vogel 	u8	reserved[3];
112961ae650dSJack F Vogel 	__le32	addr_high;          /* address of array of 2-byte s-tags */
113061ae650dSJack F Vogel 	__le32	addr_low;
113161ae650dSJack F Vogel };
113261ae650dSJack F Vogel 
113361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag);
113461ae650dSJack F Vogel 
113561ae650dSJack F Vogel struct i40e_aqc_add_remove_mcast_etag_completion {
113661ae650dSJack F Vogel 	u8	reserved[4];
113761ae650dSJack F Vogel 	__le16	mcast_etags_used;
113861ae650dSJack F Vogel 	__le16	mcast_etags_free;
113961ae650dSJack F Vogel 	__le32	addr_high;
114061ae650dSJack F Vogel 	__le32	addr_low;
114161ae650dSJack F Vogel 
114261ae650dSJack F Vogel };
114361ae650dSJack F Vogel 
114461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag_completion);
114561ae650dSJack F Vogel 
114661ae650dSJack F Vogel /* Update S/E-Tag (direct 0x0259) */
114761ae650dSJack F Vogel struct i40e_aqc_update_tag {
114861ae650dSJack F Vogel 	__le16	seid;
114961ae650dSJack F Vogel #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT	0
115061ae650dSJack F Vogel #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_MASK	(0x3FF << \
115161ae650dSJack F Vogel 					I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT)
115261ae650dSJack F Vogel 	__le16	old_tag;
115361ae650dSJack F Vogel 	__le16	new_tag;
115461ae650dSJack F Vogel 	u8	reserved[10];
115561ae650dSJack F Vogel };
115661ae650dSJack F Vogel 
115761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag);
115861ae650dSJack F Vogel 
115961ae650dSJack F Vogel struct i40e_aqc_update_tag_completion {
116061ae650dSJack F Vogel 	u8	reserved[12];
116161ae650dSJack F Vogel 	__le16	tags_used;
116261ae650dSJack F Vogel 	__le16	tags_free;
116361ae650dSJack F Vogel };
116461ae650dSJack F Vogel 
116561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag_completion);
116661ae650dSJack F Vogel 
116761ae650dSJack F Vogel /* Add Control Packet filter (direct 0x025A)
116861ae650dSJack F Vogel  * Remove Control Packet filter (direct 0x025B)
116961ae650dSJack F Vogel  * uses the i40e_aqc_add_oveb_cloud,
117061ae650dSJack F Vogel  * and the generic direct completion structure
117161ae650dSJack F Vogel  */
117261ae650dSJack F Vogel struct i40e_aqc_add_remove_control_packet_filter {
117361ae650dSJack F Vogel 	u8	mac[6];
117461ae650dSJack F Vogel 	__le16	etype;
117561ae650dSJack F Vogel 	__le16	flags;
117661ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC	0x0001
117761ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP		0x0002
117861ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TO_QUEUE	0x0004
117961ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TX		0x0008
118061ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_RX		0x0000
118161ae650dSJack F Vogel 	__le16	seid;
118261ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT	0
118361ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_MASK	(0x3FF << \
118461ae650dSJack F Vogel 				I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT)
118561ae650dSJack F Vogel 	__le16	queue;
118661ae650dSJack F Vogel 	u8	reserved[2];
118761ae650dSJack F Vogel };
118861ae650dSJack F Vogel 
118961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter);
119061ae650dSJack F Vogel 
119161ae650dSJack F Vogel struct i40e_aqc_add_remove_control_packet_filter_completion {
119261ae650dSJack F Vogel 	__le16	mac_etype_used;
119361ae650dSJack F Vogel 	__le16	etype_used;
119461ae650dSJack F Vogel 	__le16	mac_etype_free;
119561ae650dSJack F Vogel 	__le16	etype_free;
119661ae650dSJack F Vogel 	u8	reserved[8];
119761ae650dSJack F Vogel };
119861ae650dSJack F Vogel 
119961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter_completion);
120061ae650dSJack F Vogel 
120161ae650dSJack F Vogel /* Add Cloud filters (indirect 0x025C)
120261ae650dSJack F Vogel  * Remove Cloud filters (indirect 0x025D)
120361ae650dSJack F Vogel  * uses the i40e_aqc_add_remove_cloud_filters,
120461ae650dSJack F Vogel  * and the generic indirect completion structure
120561ae650dSJack F Vogel  */
120661ae650dSJack F Vogel struct i40e_aqc_add_remove_cloud_filters {
120761ae650dSJack F Vogel 	u8	num_filters;
120861ae650dSJack F Vogel 	u8	reserved;
120961ae650dSJack F Vogel 	__le16	seid;
121061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT	0
121161ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_MASK	(0x3FF << \
121261ae650dSJack F Vogel 					I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT)
121361ae650dSJack F Vogel 	u8	reserved2[4];
121461ae650dSJack F Vogel 	__le32	addr_high;
121561ae650dSJack F Vogel 	__le32	addr_low;
121661ae650dSJack F Vogel };
121761ae650dSJack F Vogel 
121861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_cloud_filters);
121961ae650dSJack F Vogel 
122061ae650dSJack F Vogel struct i40e_aqc_add_remove_cloud_filters_element_data {
122161ae650dSJack F Vogel 	u8	outer_mac[6];
122261ae650dSJack F Vogel 	u8	inner_mac[6];
122361ae650dSJack F Vogel 	__le16	inner_vlan;
122461ae650dSJack F Vogel 	union {
122561ae650dSJack F Vogel 		struct {
122661ae650dSJack F Vogel 			u8 reserved[12];
122761ae650dSJack F Vogel 			u8 data[4];
122861ae650dSJack F Vogel 		} v4;
122961ae650dSJack F Vogel 		struct {
123061ae650dSJack F Vogel 			u8 data[16];
123161ae650dSJack F Vogel 		} v6;
123261ae650dSJack F Vogel 	} ipaddr;
123361ae650dSJack F Vogel 	__le16	flags;
123461ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_SHIFT			0
123561ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_MASK	(0x3F << \
123661ae650dSJack F Vogel 					I40E_AQC_ADD_CLOUD_FILTER_SHIFT)
123761ae650dSJack F Vogel /* 0x0000 reserved */
123861ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_OIP			0x0001
123961ae650dSJack F Vogel /* 0x0002 reserved */
124061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN		0x0003
124161ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN_TEN_ID	0x0004
124261ae650dSJack F Vogel /* 0x0005 reserved */
124361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_TEN_ID		0x0006
124461ae650dSJack F Vogel /* 0x0007 reserved */
124561ae650dSJack F Vogel /* 0x0008 reserved */
124661ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_OMAC			0x0009
124761ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC			0x000A
124861ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_OMAC_TEN_ID_IMAC	0x000B
124961ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IIP			0x000C
125061ae650dSJack F Vogel 
125161ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_TO_QUEUE		0x0080
125261ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_VNK_SHIFT			6
125361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_VNK_MASK			0x00C0
125461ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_IPV4			0
125561ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_IPV6			0x0100
125661ae650dSJack F Vogel 
125761ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_SHIFT		9
125861ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_MASK		0x1E00
125961ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_XVLAN		0
126061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NVGRE_OMAC		1
126161ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NGE			2
126261ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_IP			3
126361ae650dSJack F Vogel 
126461ae650dSJack F Vogel 	__le32	tenant_id;
126561ae650dSJack F Vogel 	u8	reserved[4];
126661ae650dSJack F Vogel 	__le16	queue_number;
126761ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_QUEUE_SHIFT		0
1268f247dc25SJack F Vogel #define I40E_AQC_ADD_CLOUD_QUEUE_MASK		(0x7FF << \
126961ae650dSJack F Vogel 						 I40E_AQC_ADD_CLOUD_QUEUE_SHIFT)
127061ae650dSJack F Vogel 	u8	reserved2[14];
127161ae650dSJack F Vogel 	/* response section */
127261ae650dSJack F Vogel 	u8	allocation_result;
127361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_SUCCESS	0x0
127461ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_FAIL		0xFF
127561ae650dSJack F Vogel 	u8	response_reserved[7];
127661ae650dSJack F Vogel };
127761ae650dSJack F Vogel 
127861ae650dSJack F Vogel struct i40e_aqc_remove_cloud_filters_completion {
127961ae650dSJack F Vogel 	__le16 perfect_ovlan_used;
128061ae650dSJack F Vogel 	__le16 perfect_ovlan_free;
128161ae650dSJack F Vogel 	__le16 vlan_used;
128261ae650dSJack F Vogel 	__le16 vlan_free;
128361ae650dSJack F Vogel 	__le32 addr_high;
128461ae650dSJack F Vogel 	__le32 addr_low;
128561ae650dSJack F Vogel };
128661ae650dSJack F Vogel 
128761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_cloud_filters_completion);
128861ae650dSJack F Vogel 
128961ae650dSJack F Vogel /* Add Mirror Rule (indirect or direct 0x0260)
129061ae650dSJack F Vogel  * Delete Mirror Rule (indirect or direct 0x0261)
129161ae650dSJack F Vogel  * note: some rule types (4,5) do not use an external buffer.
129261ae650dSJack F Vogel  *       take care to set the flags correctly.
129361ae650dSJack F Vogel  */
129461ae650dSJack F Vogel struct i40e_aqc_add_delete_mirror_rule {
129561ae650dSJack F Vogel 	__le16 seid;
129661ae650dSJack F Vogel 	__le16 rule_type;
129761ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_SHIFT		0
129861ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_MASK		(0x7 << \
129961ae650dSJack F Vogel 						I40E_AQC_MIRROR_RULE_TYPE_SHIFT)
130061ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_INGRESS	1
130161ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_EGRESS	2
130261ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VLAN		3
130361ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_ALL_INGRESS	4
130461ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_ALL_EGRESS	5
130561ae650dSJack F Vogel 	__le16 num_entries;
130661ae650dSJack F Vogel 	__le16 destination;  /* VSI for add, rule id for delete */
130761ae650dSJack F Vogel 	__le32 addr_high;    /* address of array of 2-byte VSI or VLAN ids */
130861ae650dSJack F Vogel 	__le32 addr_low;
130961ae650dSJack F Vogel };
131061ae650dSJack F Vogel 
131161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule);
131261ae650dSJack F Vogel 
131361ae650dSJack F Vogel struct i40e_aqc_add_delete_mirror_rule_completion {
131461ae650dSJack F Vogel 	u8	reserved[2];
131561ae650dSJack F Vogel 	__le16	rule_id;  /* only used on add */
131661ae650dSJack F Vogel 	__le16	mirror_rules_used;
131761ae650dSJack F Vogel 	__le16	mirror_rules_free;
131861ae650dSJack F Vogel 	__le32	addr_high;
131961ae650dSJack F Vogel 	__le32	addr_low;
132061ae650dSJack F Vogel };
132161ae650dSJack F Vogel 
132261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule_completion);
132361ae650dSJack F Vogel 
132461ae650dSJack F Vogel /* DCB 0x03xx*/
132561ae650dSJack F Vogel 
132661ae650dSJack F Vogel /* PFC Ignore (direct 0x0301)
132761ae650dSJack F Vogel  *    the command and response use the same descriptor structure
132861ae650dSJack F Vogel  */
132961ae650dSJack F Vogel struct i40e_aqc_pfc_ignore {
133061ae650dSJack F Vogel 	u8	tc_bitmap;
133161ae650dSJack F Vogel 	u8	command_flags; /* unused on response */
133261ae650dSJack F Vogel #define I40E_AQC_PFC_IGNORE_SET		0x80
133361ae650dSJack F Vogel #define I40E_AQC_PFC_IGNORE_CLEAR	0x0
133461ae650dSJack F Vogel 	u8	reserved[14];
133561ae650dSJack F Vogel };
133661ae650dSJack F Vogel 
133761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_pfc_ignore);
133861ae650dSJack F Vogel 
133961ae650dSJack F Vogel /* DCB Update (direct 0x0302) uses the i40e_aq_desc structure
134061ae650dSJack F Vogel  * with no parameters
134161ae650dSJack F Vogel  */
134261ae650dSJack F Vogel 
134361ae650dSJack F Vogel /* TX scheduler 0x04xx */
134461ae650dSJack F Vogel 
134561ae650dSJack F Vogel /* Almost all the indirect commands use
134661ae650dSJack F Vogel  * this generic struct to pass the SEID in param0
134761ae650dSJack F Vogel  */
134861ae650dSJack F Vogel struct i40e_aqc_tx_sched_ind {
134961ae650dSJack F Vogel 	__le16	vsi_seid;
135061ae650dSJack F Vogel 	u8	reserved[6];
135161ae650dSJack F Vogel 	__le32	addr_high;
135261ae650dSJack F Vogel 	__le32	addr_low;
135361ae650dSJack F Vogel };
135461ae650dSJack F Vogel 
135561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_tx_sched_ind);
135661ae650dSJack F Vogel 
135761ae650dSJack F Vogel /* Several commands respond with a set of queue set handles */
135861ae650dSJack F Vogel struct i40e_aqc_qs_handles_resp {
135961ae650dSJack F Vogel 	__le16 qs_handles[8];
136061ae650dSJack F Vogel };
136161ae650dSJack F Vogel 
136261ae650dSJack F Vogel /* Configure VSI BW limits (direct 0x0400) */
136361ae650dSJack F Vogel struct i40e_aqc_configure_vsi_bw_limit {
136461ae650dSJack F Vogel 	__le16	vsi_seid;
136561ae650dSJack F Vogel 	u8	reserved[2];
136661ae650dSJack F Vogel 	__le16	credit;
136761ae650dSJack F Vogel 	u8	reserved1[2];
136861ae650dSJack F Vogel 	u8	max_credit; /* 0-3, limit = 2^max */
136961ae650dSJack F Vogel 	u8	reserved2[7];
137061ae650dSJack F Vogel };
137161ae650dSJack F Vogel 
137261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_vsi_bw_limit);
137361ae650dSJack F Vogel 
137461ae650dSJack F Vogel /* Configure VSI Bandwidth Limit per Traffic Type (indirect 0x0406)
137561ae650dSJack F Vogel  *    responds with i40e_aqc_qs_handles_resp
137661ae650dSJack F Vogel  */
137761ae650dSJack F Vogel struct i40e_aqc_configure_vsi_ets_sla_bw_data {
137861ae650dSJack F Vogel 	u8	tc_valid_bits;
137961ae650dSJack F Vogel 	u8	reserved[15];
138061ae650dSJack F Vogel 	__le16	tc_bw_credits[8]; /* FW writesback QS handles here */
138161ae650dSJack F Vogel 
138261ae650dSJack F Vogel 	/* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
138361ae650dSJack F Vogel 	__le16	tc_bw_max[2];
138461ae650dSJack F Vogel 	u8	reserved1[28];
138561ae650dSJack F Vogel };
138661ae650dSJack F Vogel 
1387f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_configure_vsi_ets_sla_bw_data);
1388f247dc25SJack F Vogel 
138961ae650dSJack F Vogel /* Configure VSI Bandwidth Allocation per Traffic Type (indirect 0x0407)
139061ae650dSJack F Vogel  *    responds with i40e_aqc_qs_handles_resp
139161ae650dSJack F Vogel  */
139261ae650dSJack F Vogel struct i40e_aqc_configure_vsi_tc_bw_data {
139361ae650dSJack F Vogel 	u8	tc_valid_bits;
139461ae650dSJack F Vogel 	u8	reserved[3];
139561ae650dSJack F Vogel 	u8	tc_bw_credits[8];
139661ae650dSJack F Vogel 	u8	reserved1[4];
139761ae650dSJack F Vogel 	__le16	qs_handles[8];
139861ae650dSJack F Vogel };
139961ae650dSJack F Vogel 
1400f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_vsi_tc_bw_data);
1401f247dc25SJack F Vogel 
140261ae650dSJack F Vogel /* Query vsi bw configuration (indirect 0x0408) */
140361ae650dSJack F Vogel struct i40e_aqc_query_vsi_bw_config_resp {
140461ae650dSJack F Vogel 	u8	tc_valid_bits;
140561ae650dSJack F Vogel 	u8	tc_suspended_bits;
140661ae650dSJack F Vogel 	u8	reserved[14];
140761ae650dSJack F Vogel 	__le16	qs_handles[8];
140861ae650dSJack F Vogel 	u8	reserved1[4];
140961ae650dSJack F Vogel 	__le16	port_bw_limit;
141061ae650dSJack F Vogel 	u8	reserved2[2];
141161ae650dSJack F Vogel 	u8	max_bw; /* 0-3, limit = 2^max */
141261ae650dSJack F Vogel 	u8	reserved3[23];
141361ae650dSJack F Vogel };
141461ae650dSJack F Vogel 
1415f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_vsi_bw_config_resp);
1416f247dc25SJack F Vogel 
141761ae650dSJack F Vogel /* Query VSI Bandwidth Allocation per Traffic Type (indirect 0x040A) */
141861ae650dSJack F Vogel struct i40e_aqc_query_vsi_ets_sla_config_resp {
141961ae650dSJack F Vogel 	u8	tc_valid_bits;
142061ae650dSJack F Vogel 	u8	reserved[3];
142161ae650dSJack F Vogel 	u8	share_credits[8];
142261ae650dSJack F Vogel 	__le16	credits[8];
142361ae650dSJack F Vogel 
142461ae650dSJack F Vogel 	/* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
142561ae650dSJack F Vogel 	__le16	tc_bw_max[2];
142661ae650dSJack F Vogel };
142761ae650dSJack F Vogel 
1428f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_vsi_ets_sla_config_resp);
1429f247dc25SJack F Vogel 
143061ae650dSJack F Vogel /* Configure Switching Component Bandwidth Limit (direct 0x0410) */
143161ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_bw_limit {
143261ae650dSJack F Vogel 	__le16	seid;
143361ae650dSJack F Vogel 	u8	reserved[2];
143461ae650dSJack F Vogel 	__le16	credit;
143561ae650dSJack F Vogel 	u8	reserved1[2];
143661ae650dSJack F Vogel 	u8	max_bw; /* 0-3, limit = 2^max */
143761ae650dSJack F Vogel 	u8	reserved2[7];
143861ae650dSJack F Vogel };
143961ae650dSJack F Vogel 
144061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_switching_comp_bw_limit);
144161ae650dSJack F Vogel 
144261ae650dSJack F Vogel /* Enable  Physical Port ETS (indirect 0x0413)
144361ae650dSJack F Vogel  * Modify  Physical Port ETS (indirect 0x0414)
144461ae650dSJack F Vogel  * Disable Physical Port ETS (indirect 0x0415)
144561ae650dSJack F Vogel  */
144661ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_ets_data {
144761ae650dSJack F Vogel 	u8	reserved[4];
144861ae650dSJack F Vogel 	u8	tc_valid_bits;
144961ae650dSJack F Vogel 	u8	seepage;
145061ae650dSJack F Vogel #define I40E_AQ_ETS_SEEPAGE_EN_MASK	0x1
145161ae650dSJack F Vogel 	u8	tc_strict_priority_flags;
145261ae650dSJack F Vogel 	u8	reserved1[17];
145361ae650dSJack F Vogel 	u8	tc_bw_share_credits[8];
145461ae650dSJack F Vogel 	u8	reserved2[96];
145561ae650dSJack F Vogel };
145661ae650dSJack F Vogel 
1457f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x80, i40e_aqc_configure_switching_comp_ets_data);
1458f247dc25SJack F Vogel 
145961ae650dSJack F Vogel /* Configure Switching Component Bandwidth Limits per Tc (indirect 0x0416) */
146061ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_ets_bw_limit_data {
146161ae650dSJack F Vogel 	u8	tc_valid_bits;
146261ae650dSJack F Vogel 	u8	reserved[15];
146361ae650dSJack F Vogel 	__le16	tc_bw_credit[8];
146461ae650dSJack F Vogel 
146561ae650dSJack F Vogel 	/* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
146661ae650dSJack F Vogel 	__le16	tc_bw_max[2];
146761ae650dSJack F Vogel 	u8	reserved1[28];
146861ae650dSJack F Vogel };
146961ae650dSJack F Vogel 
1470f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_configure_switching_comp_ets_bw_limit_data);
1471f247dc25SJack F Vogel 
147261ae650dSJack F Vogel /* Configure Switching Component Bandwidth Allocation per Tc
147361ae650dSJack F Vogel  * (indirect 0x0417)
147461ae650dSJack F Vogel  */
147561ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_bw_config_data {
147661ae650dSJack F Vogel 	u8	tc_valid_bits;
147761ae650dSJack F Vogel 	u8	reserved[2];
147861ae650dSJack F Vogel 	u8	absolute_credits; /* bool */
147961ae650dSJack F Vogel 	u8	tc_bw_share_credits[8];
148061ae650dSJack F Vogel 	u8	reserved1[20];
148161ae650dSJack F Vogel };
148261ae650dSJack F Vogel 
1483f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_switching_comp_bw_config_data);
1484f247dc25SJack F Vogel 
148561ae650dSJack F Vogel /* Query Switching Component Configuration (indirect 0x0418) */
148661ae650dSJack F Vogel struct i40e_aqc_query_switching_comp_ets_config_resp {
148761ae650dSJack F Vogel 	u8	tc_valid_bits;
148861ae650dSJack F Vogel 	u8	reserved[35];
148961ae650dSJack F Vogel 	__le16	port_bw_limit;
149061ae650dSJack F Vogel 	u8	reserved1[2];
149161ae650dSJack F Vogel 	u8	tc_bw_max; /* 0-3, limit = 2^max */
149261ae650dSJack F Vogel 	u8	reserved2[23];
149361ae650dSJack F Vogel };
149461ae650dSJack F Vogel 
1495f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_switching_comp_ets_config_resp);
1496f247dc25SJack F Vogel 
149761ae650dSJack F Vogel /* Query PhysicalPort ETS Configuration (indirect 0x0419) */
149861ae650dSJack F Vogel struct i40e_aqc_query_port_ets_config_resp {
149961ae650dSJack F Vogel 	u8	reserved[4];
150061ae650dSJack F Vogel 	u8	tc_valid_bits;
150161ae650dSJack F Vogel 	u8	reserved1;
150261ae650dSJack F Vogel 	u8	tc_strict_priority_bits;
150361ae650dSJack F Vogel 	u8	reserved2;
150461ae650dSJack F Vogel 	u8	tc_bw_share_credits[8];
150561ae650dSJack F Vogel 	__le16	tc_bw_limits[8];
150661ae650dSJack F Vogel 
150761ae650dSJack F Vogel 	/* 4 bits per tc 0-7, 4th bit reserved, limit = 2^max */
150861ae650dSJack F Vogel 	__le16	tc_bw_max[2];
150961ae650dSJack F Vogel 	u8	reserved3[32];
151061ae650dSJack F Vogel };
151161ae650dSJack F Vogel 
1512f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x44, i40e_aqc_query_port_ets_config_resp);
1513f247dc25SJack F Vogel 
151461ae650dSJack F Vogel /* Query Switching Component Bandwidth Allocation per Traffic Type
151561ae650dSJack F Vogel  * (indirect 0x041A)
151661ae650dSJack F Vogel  */
151761ae650dSJack F Vogel struct i40e_aqc_query_switching_comp_bw_config_resp {
151861ae650dSJack F Vogel 	u8	tc_valid_bits;
151961ae650dSJack F Vogel 	u8	reserved[2];
152061ae650dSJack F Vogel 	u8	absolute_credits_enable; /* bool */
152161ae650dSJack F Vogel 	u8	tc_bw_share_credits[8];
152261ae650dSJack F Vogel 	__le16	tc_bw_limits[8];
152361ae650dSJack F Vogel 
152461ae650dSJack F Vogel 	/* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
152561ae650dSJack F Vogel 	__le16	tc_bw_max[2];
152661ae650dSJack F Vogel };
152761ae650dSJack F Vogel 
1528f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_switching_comp_bw_config_resp);
1529f247dc25SJack F Vogel 
153061ae650dSJack F Vogel /* Suspend/resume port TX traffic
153161ae650dSJack F Vogel  * (direct 0x041B and 0x041C) uses the generic SEID struct
153261ae650dSJack F Vogel  */
153361ae650dSJack F Vogel 
153461ae650dSJack F Vogel /* Configure partition BW
153561ae650dSJack F Vogel  * (indirect 0x041D)
153661ae650dSJack F Vogel  */
153761ae650dSJack F Vogel struct i40e_aqc_configure_partition_bw_data {
153861ae650dSJack F Vogel 	__le16	pf_valid_bits;
153961ae650dSJack F Vogel 	u8	min_bw[16];      /* guaranteed bandwidth */
154061ae650dSJack F Vogel 	u8	max_bw[16];      /* bandwidth limit */
154161ae650dSJack F Vogel };
154261ae650dSJack F Vogel 
1543f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x22, i40e_aqc_configure_partition_bw_data);
1544f247dc25SJack F Vogel 
154561ae650dSJack F Vogel /* Get and set the active HMC resource profile and status.
154661ae650dSJack F Vogel  * (direct 0x0500) and (direct 0x0501)
154761ae650dSJack F Vogel  */
154861ae650dSJack F Vogel struct i40e_aq_get_set_hmc_resource_profile {
154961ae650dSJack F Vogel 	u8	pm_profile;
155061ae650dSJack F Vogel 	u8	pe_vf_enabled;
155161ae650dSJack F Vogel 	u8	reserved[14];
155261ae650dSJack F Vogel };
155361ae650dSJack F Vogel 
155461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_get_set_hmc_resource_profile);
155561ae650dSJack F Vogel 
155661ae650dSJack F Vogel enum i40e_aq_hmc_profile {
155761ae650dSJack F Vogel 	/* I40E_HMC_PROFILE_NO_CHANGE    = 0, reserved */
155861ae650dSJack F Vogel 	I40E_HMC_PROFILE_DEFAULT	= 1,
155961ae650dSJack F Vogel 	I40E_HMC_PROFILE_FAVOR_VF	= 2,
156061ae650dSJack F Vogel 	I40E_HMC_PROFILE_EQUAL		= 3,
156161ae650dSJack F Vogel };
156261ae650dSJack F Vogel 
156361ae650dSJack F Vogel #define I40E_AQ_GET_HMC_RESOURCE_PROFILE_PM_MASK	0xF
156461ae650dSJack F Vogel #define I40E_AQ_GET_HMC_RESOURCE_PROFILE_COUNT_MASK	0x3F
156561ae650dSJack F Vogel 
156661ae650dSJack F Vogel /* Get PHY Abilities (indirect 0x0600) uses the generic indirect struct */
156761ae650dSJack F Vogel 
156861ae650dSJack F Vogel /* set in param0 for get phy abilities to report qualified modules */
156961ae650dSJack F Vogel #define I40E_AQ_PHY_REPORT_QUALIFIED_MODULES	0x0001
157061ae650dSJack F Vogel #define I40E_AQ_PHY_REPORT_INITIAL_VALUES	0x0002
157161ae650dSJack F Vogel 
157261ae650dSJack F Vogel enum i40e_aq_phy_type {
157361ae650dSJack F Vogel 	I40E_PHY_TYPE_SGMII			= 0x0,
157461ae650dSJack F Vogel 	I40E_PHY_TYPE_1000BASE_KX		= 0x1,
157561ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_KX4		= 0x2,
157661ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_KR		= 0x3,
157761ae650dSJack F Vogel 	I40E_PHY_TYPE_40GBASE_KR4		= 0x4,
157861ae650dSJack F Vogel 	I40E_PHY_TYPE_XAUI			= 0x5,
157961ae650dSJack F Vogel 	I40E_PHY_TYPE_XFI			= 0x6,
158061ae650dSJack F Vogel 	I40E_PHY_TYPE_SFI			= 0x7,
158161ae650dSJack F Vogel 	I40E_PHY_TYPE_XLAUI			= 0x8,
158261ae650dSJack F Vogel 	I40E_PHY_TYPE_XLPPI			= 0x9,
158361ae650dSJack F Vogel 	I40E_PHY_TYPE_40GBASE_CR4_CU		= 0xA,
158461ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_CR1_CU		= 0xB,
158561ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_AOC		= 0xC,
158661ae650dSJack F Vogel 	I40E_PHY_TYPE_40GBASE_AOC		= 0xD,
158761ae650dSJack F Vogel 	I40E_PHY_TYPE_100BASE_TX		= 0x11,
158861ae650dSJack F Vogel 	I40E_PHY_TYPE_1000BASE_T		= 0x12,
158961ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_T			= 0x13,
159061ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_SR		= 0x14,
159161ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_LR		= 0x15,
159261ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_SFPP_CU		= 0x16,
159361ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_CR1		= 0x17,
159461ae650dSJack F Vogel 	I40E_PHY_TYPE_40GBASE_CR4		= 0x18,
159561ae650dSJack F Vogel 	I40E_PHY_TYPE_40GBASE_SR4		= 0x19,
159661ae650dSJack F Vogel 	I40E_PHY_TYPE_40GBASE_LR4		= 0x1A,
159761ae650dSJack F Vogel 	I40E_PHY_TYPE_1000BASE_SX		= 0x1B,
159861ae650dSJack F Vogel 	I40E_PHY_TYPE_1000BASE_LX		= 0x1C,
159961ae650dSJack F Vogel 	I40E_PHY_TYPE_1000BASE_T_OPTICAL	= 0x1D,
160061ae650dSJack F Vogel 	I40E_PHY_TYPE_20GBASE_KR2		= 0x1E,
160161ae650dSJack F Vogel 	I40E_PHY_TYPE_MAX
160261ae650dSJack F Vogel };
160361ae650dSJack F Vogel 
160461ae650dSJack F Vogel #define I40E_LINK_SPEED_100MB_SHIFT	0x1
160561ae650dSJack F Vogel #define I40E_LINK_SPEED_1000MB_SHIFT	0x2
160661ae650dSJack F Vogel #define I40E_LINK_SPEED_10GB_SHIFT	0x3
160761ae650dSJack F Vogel #define I40E_LINK_SPEED_40GB_SHIFT	0x4
160861ae650dSJack F Vogel #define I40E_LINK_SPEED_20GB_SHIFT	0x5
160961ae650dSJack F Vogel 
161061ae650dSJack F Vogel enum i40e_aq_link_speed {
161161ae650dSJack F Vogel 	I40E_LINK_SPEED_UNKNOWN	= 0,
161261ae650dSJack F Vogel 	I40E_LINK_SPEED_100MB	= (1 << I40E_LINK_SPEED_100MB_SHIFT),
161361ae650dSJack F Vogel 	I40E_LINK_SPEED_1GB	= (1 << I40E_LINK_SPEED_1000MB_SHIFT),
161461ae650dSJack F Vogel 	I40E_LINK_SPEED_10GB	= (1 << I40E_LINK_SPEED_10GB_SHIFT),
161561ae650dSJack F Vogel 	I40E_LINK_SPEED_40GB	= (1 << I40E_LINK_SPEED_40GB_SHIFT),
161661ae650dSJack F Vogel 	I40E_LINK_SPEED_20GB	= (1 << I40E_LINK_SPEED_20GB_SHIFT)
161761ae650dSJack F Vogel };
161861ae650dSJack F Vogel 
161961ae650dSJack F Vogel struct i40e_aqc_module_desc {
162061ae650dSJack F Vogel 	u8 oui[3];
162161ae650dSJack F Vogel 	u8 reserved1;
162261ae650dSJack F Vogel 	u8 part_number[16];
162361ae650dSJack F Vogel 	u8 revision[4];
162461ae650dSJack F Vogel 	u8 reserved2[8];
162561ae650dSJack F Vogel };
162661ae650dSJack F Vogel 
1627f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_module_desc);
1628f247dc25SJack F Vogel 
162961ae650dSJack F Vogel struct i40e_aq_get_phy_abilities_resp {
163061ae650dSJack F Vogel 	__le32	phy_type;       /* bitmap using the above enum for offsets */
163161ae650dSJack F Vogel 	u8	link_speed;     /* bitmap using the above enum bit patterns */
163261ae650dSJack F Vogel 	u8	abilities;
163361ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_PAUSE_TX	0x01
163461ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_PAUSE_RX	0x02
163561ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_LOW_POWER	0x04
163661ae650dSJack F Vogel #define I40E_AQ_PHY_LINK_ENABLED	0x08
163761ae650dSJack F Vogel #define I40E_AQ_PHY_AN_ENABLED		0x10
163861ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_MODULE_QUAL	0x20
163961ae650dSJack F Vogel 	__le16	eee_capability;
164061ae650dSJack F Vogel #define I40E_AQ_EEE_100BASE_TX		0x0002
164161ae650dSJack F Vogel #define I40E_AQ_EEE_1000BASE_T		0x0004
164261ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_T		0x0008
164361ae650dSJack F Vogel #define I40E_AQ_EEE_1000BASE_KX		0x0010
164461ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_KX4		0x0020
164561ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_KR		0x0040
164661ae650dSJack F Vogel 	__le32	eeer_val;
164761ae650dSJack F Vogel 	u8	d3_lpan;
164861ae650dSJack F Vogel #define I40E_AQ_SET_PHY_D3_LPAN_ENA	0x01
164961ae650dSJack F Vogel 	u8	reserved[3];
165061ae650dSJack F Vogel 	u8	phy_id[4];
165161ae650dSJack F Vogel 	u8	module_type[3];
165261ae650dSJack F Vogel 	u8	qualified_module_count;
165361ae650dSJack F Vogel #define I40E_AQ_PHY_MAX_QMS		16
165461ae650dSJack F Vogel 	struct i40e_aqc_module_desc	qualified_module[I40E_AQ_PHY_MAX_QMS];
165561ae650dSJack F Vogel };
165661ae650dSJack F Vogel 
1657f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x218, i40e_aq_get_phy_abilities_resp);
1658f247dc25SJack F Vogel 
165961ae650dSJack F Vogel /* Set PHY Config (direct 0x0601) */
166061ae650dSJack F Vogel struct i40e_aq_set_phy_config { /* same bits as above in all */
166161ae650dSJack F Vogel 	__le32	phy_type;
166261ae650dSJack F Vogel 	u8	link_speed;
166361ae650dSJack F Vogel 	u8	abilities;
166461ae650dSJack F Vogel /* bits 0-2 use the values from get_phy_abilities_resp */
166561ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_LINK		0x08
166661ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_AN		0x10
166761ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_ATOMIC_LINK	0x20
166861ae650dSJack F Vogel 	__le16	eee_capability;
166961ae650dSJack F Vogel 	__le32	eeer;
167061ae650dSJack F Vogel 	u8	low_power_ctrl;
167161ae650dSJack F Vogel 	u8	reserved[3];
167261ae650dSJack F Vogel };
167361ae650dSJack F Vogel 
167461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_set_phy_config);
167561ae650dSJack F Vogel 
167661ae650dSJack F Vogel /* Set MAC Config command data structure (direct 0x0603) */
167761ae650dSJack F Vogel struct i40e_aq_set_mac_config {
167861ae650dSJack F Vogel 	__le16	max_frame_size;
167961ae650dSJack F Vogel 	u8	params;
168061ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_CRC_EN		0x04
168161ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_MASK	0x78
168261ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_SHIFT	3
168361ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_NONE	0x0
168461ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1B_13TX	0xF
168561ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_9TX	0x9
168661ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_4TX	0x8
168761ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_7TX	0x7
168861ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_2DW_3TX	0x6
168961ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_1TX	0x5
169061ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_2TX	0x4
169161ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_7DW_3TX	0x3
169261ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_4DW_1TX	0x2
169361ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_9DW_1TX	0x1
169461ae650dSJack F Vogel 	u8	tx_timer_priority; /* bitmap */
169561ae650dSJack F Vogel 	__le16	tx_timer_value;
169661ae650dSJack F Vogel 	__le16	fc_refresh_threshold;
169761ae650dSJack F Vogel 	u8	reserved[8];
169861ae650dSJack F Vogel };
169961ae650dSJack F Vogel 
170061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_set_mac_config);
170161ae650dSJack F Vogel 
170261ae650dSJack F Vogel /* Restart Auto-Negotiation (direct 0x605) */
170361ae650dSJack F Vogel struct i40e_aqc_set_link_restart_an {
170461ae650dSJack F Vogel 	u8	command;
170561ae650dSJack F Vogel #define I40E_AQ_PHY_RESTART_AN	0x02
170661ae650dSJack F Vogel #define I40E_AQ_PHY_LINK_ENABLE	0x04
170761ae650dSJack F Vogel 	u8	reserved[15];
170861ae650dSJack F Vogel };
170961ae650dSJack F Vogel 
171061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_link_restart_an);
171161ae650dSJack F Vogel 
171261ae650dSJack F Vogel /* Get Link Status cmd & response data structure (direct 0x0607) */
171361ae650dSJack F Vogel struct i40e_aqc_get_link_status {
171461ae650dSJack F Vogel 	__le16	command_flags; /* only field set on command */
171561ae650dSJack F Vogel #define I40E_AQ_LSE_MASK		0x3
171661ae650dSJack F Vogel #define I40E_AQ_LSE_NOP			0x0
171761ae650dSJack F Vogel #define I40E_AQ_LSE_DISABLE		0x2
171861ae650dSJack F Vogel #define I40E_AQ_LSE_ENABLE		0x3
171961ae650dSJack F Vogel /* only response uses this flag */
172061ae650dSJack F Vogel #define I40E_AQ_LSE_IS_ENABLED		0x1
172161ae650dSJack F Vogel 	u8	phy_type;    /* i40e_aq_phy_type   */
172261ae650dSJack F Vogel 	u8	link_speed;  /* i40e_aq_link_speed */
172361ae650dSJack F Vogel 	u8	link_info;
172461ae650dSJack F Vogel #define I40E_AQ_LINK_UP			0x01
172561ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT		0x02
172661ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_TX		0x04
172761ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_RX		0x08
172861ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_REMOTE	0x10
172961ae650dSJack F Vogel #define I40E_AQ_MEDIA_AVAILABLE		0x40
173061ae650dSJack F Vogel #define I40E_AQ_SIGNAL_DETECT		0x80
173161ae650dSJack F Vogel 	u8	an_info;
173261ae650dSJack F Vogel #define I40E_AQ_AN_COMPLETED		0x01
173361ae650dSJack F Vogel #define I40E_AQ_LP_AN_ABILITY		0x02
173461ae650dSJack F Vogel #define I40E_AQ_PD_FAULT		0x04
173561ae650dSJack F Vogel #define I40E_AQ_FEC_EN			0x08
173661ae650dSJack F Vogel #define I40E_AQ_PHY_LOW_POWER		0x10
173761ae650dSJack F Vogel #define I40E_AQ_LINK_PAUSE_TX		0x20
173861ae650dSJack F Vogel #define I40E_AQ_LINK_PAUSE_RX		0x40
173961ae650dSJack F Vogel #define I40E_AQ_QUALIFIED_MODULE	0x80
174061ae650dSJack F Vogel 	u8	ext_info;
174161ae650dSJack F Vogel #define I40E_AQ_LINK_PHY_TEMP_ALARM	0x01
174261ae650dSJack F Vogel #define I40E_AQ_LINK_XCESSIVE_ERRORS	0x02
174361ae650dSJack F Vogel #define I40E_AQ_LINK_TX_SHIFT		0x02
174461ae650dSJack F Vogel #define I40E_AQ_LINK_TX_MASK		(0x03 << I40E_AQ_LINK_TX_SHIFT)
174561ae650dSJack F Vogel #define I40E_AQ_LINK_TX_ACTIVE		0x00
174661ae650dSJack F Vogel #define I40E_AQ_LINK_TX_DRAINED		0x01
174761ae650dSJack F Vogel #define I40E_AQ_LINK_TX_FLUSHED		0x03
174861ae650dSJack F Vogel #define I40E_AQ_LINK_FORCED_40G		0x10
174961ae650dSJack F Vogel 	u8	loopback; /* use defines from i40e_aqc_set_lb_mode */
175061ae650dSJack F Vogel 	__le16	max_frame_size;
175161ae650dSJack F Vogel 	u8	config;
175261ae650dSJack F Vogel #define I40E_AQ_CONFIG_CRC_ENA		0x04
175361ae650dSJack F Vogel #define I40E_AQ_CONFIG_PACING_MASK	0x78
175461ae650dSJack F Vogel 	u8	reserved[5];
175561ae650dSJack F Vogel };
175661ae650dSJack F Vogel 
175761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_link_status);
175861ae650dSJack F Vogel 
175961ae650dSJack F Vogel /* Set event mask command (direct 0x613) */
176061ae650dSJack F Vogel struct i40e_aqc_set_phy_int_mask {
176161ae650dSJack F Vogel 	u8	reserved[8];
176261ae650dSJack F Vogel 	__le16	event_mask;
176361ae650dSJack F Vogel #define I40E_AQ_EVENT_LINK_UPDOWN	0x0002
176461ae650dSJack F Vogel #define I40E_AQ_EVENT_MEDIA_NA		0x0004
176561ae650dSJack F Vogel #define I40E_AQ_EVENT_LINK_FAULT	0x0008
176661ae650dSJack F Vogel #define I40E_AQ_EVENT_PHY_TEMP_ALARM	0x0010
176761ae650dSJack F Vogel #define I40E_AQ_EVENT_EXCESSIVE_ERRORS	0x0020
176861ae650dSJack F Vogel #define I40E_AQ_EVENT_SIGNAL_DETECT	0x0040
176961ae650dSJack F Vogel #define I40E_AQ_EVENT_AN_COMPLETED	0x0080
177061ae650dSJack F Vogel #define I40E_AQ_EVENT_MODULE_QUAL_FAIL	0x0100
177161ae650dSJack F Vogel #define I40E_AQ_EVENT_PORT_TX_SUSPENDED	0x0200
177261ae650dSJack F Vogel 	u8	reserved1[6];
177361ae650dSJack F Vogel };
177461ae650dSJack F Vogel 
177561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_int_mask);
177661ae650dSJack F Vogel 
177761ae650dSJack F Vogel /* Get Local AN advt register (direct 0x0614)
177861ae650dSJack F Vogel  * Set Local AN advt register (direct 0x0615)
177961ae650dSJack F Vogel  * Get Link Partner AN advt register (direct 0x0616)
178061ae650dSJack F Vogel  */
178161ae650dSJack F Vogel struct i40e_aqc_an_advt_reg {
178261ae650dSJack F Vogel 	__le32	local_an_reg0;
178361ae650dSJack F Vogel 	__le16	local_an_reg1;
178461ae650dSJack F Vogel 	u8	reserved[10];
178561ae650dSJack F Vogel };
178661ae650dSJack F Vogel 
178761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_an_advt_reg);
178861ae650dSJack F Vogel 
178961ae650dSJack F Vogel /* Set Loopback mode (0x0618) */
179061ae650dSJack F Vogel struct i40e_aqc_set_lb_mode {
179161ae650dSJack F Vogel 	__le16	lb_mode;
179261ae650dSJack F Vogel #define I40E_AQ_LB_PHY_LOCAL	0x01
179361ae650dSJack F Vogel #define I40E_AQ_LB_PHY_REMOTE	0x02
179461ae650dSJack F Vogel #define I40E_AQ_LB_MAC_LOCAL	0x04
179561ae650dSJack F Vogel 	u8	reserved[14];
179661ae650dSJack F Vogel };
179761ae650dSJack F Vogel 
179861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_lb_mode);
179961ae650dSJack F Vogel 
180061ae650dSJack F Vogel /* Set PHY Debug command (0x0622) */
180161ae650dSJack F Vogel struct i40e_aqc_set_phy_debug {
180261ae650dSJack F Vogel 	u8	command_flags;
180361ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_INTERNAL	0x02
180461ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT	2
180561ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_MASK	(0x03 << \
180661ae650dSJack F Vogel 					I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT)
180761ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_NONE	0x00
180861ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_HARD	0x01
180961ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SOFT	0x02
181061ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW	0x10
181161ae650dSJack F Vogel 	u8	reserved[15];
181261ae650dSJack F Vogel };
181361ae650dSJack F Vogel 
181461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_debug);
181561ae650dSJack F Vogel 
181661ae650dSJack F Vogel enum i40e_aq_phy_reg_type {
181761ae650dSJack F Vogel 	I40E_AQC_PHY_REG_INTERNAL	= 0x1,
181861ae650dSJack F Vogel 	I40E_AQC_PHY_REG_EXERNAL_BASET	= 0x2,
181961ae650dSJack F Vogel 	I40E_AQC_PHY_REG_EXERNAL_MODULE	= 0x3
182061ae650dSJack F Vogel };
182161ae650dSJack F Vogel 
182261ae650dSJack F Vogel /* NVM Read command (indirect 0x0701)
182361ae650dSJack F Vogel  * NVM Erase commands (direct 0x0702)
182461ae650dSJack F Vogel  * NVM Update commands (indirect 0x0703)
182561ae650dSJack F Vogel  */
182661ae650dSJack F Vogel struct i40e_aqc_nvm_update {
182761ae650dSJack F Vogel 	u8	command_flags;
182861ae650dSJack F Vogel #define I40E_AQ_NVM_LAST_CMD	0x01
182961ae650dSJack F Vogel #define I40E_AQ_NVM_FLASH_ONLY	0x80
183061ae650dSJack F Vogel 	u8	module_pointer;
183161ae650dSJack F Vogel 	__le16	length;
183261ae650dSJack F Vogel 	__le32	offset;
183361ae650dSJack F Vogel 	__le32	addr_high;
183461ae650dSJack F Vogel 	__le32	addr_low;
183561ae650dSJack F Vogel };
183661ae650dSJack F Vogel 
183761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_update);
183861ae650dSJack F Vogel 
183961ae650dSJack F Vogel /* NVM Config Read (indirect 0x0704) */
184061ae650dSJack F Vogel struct i40e_aqc_nvm_config_read {
184161ae650dSJack F Vogel 	__le16	cmd_flags;
1842f247dc25SJack F Vogel #define I40E_AQ_ANVM_SINGLE_OR_MULTIPLE_FEATURES_MASK	1
1843f247dc25SJack F Vogel #define I40E_AQ_ANVM_READ_SINGLE_FEATURE		0
1844f247dc25SJack F Vogel #define I40E_AQ_ANVM_READ_MULTIPLE_FEATURES		1
184561ae650dSJack F Vogel 	__le16	element_count;
184661ae650dSJack F Vogel 	__le16	element_id;     /* Feature/field ID */
1847f247dc25SJack F Vogel 	__le16	element_id_msw;	/* MSWord of field ID */
184861ae650dSJack F Vogel 	__le32	address_high;
184961ae650dSJack F Vogel 	__le32	address_low;
185061ae650dSJack F Vogel };
185161ae650dSJack F Vogel 
185261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_read);
185361ae650dSJack F Vogel 
185461ae650dSJack F Vogel /* NVM Config Write (indirect 0x0705) */
185561ae650dSJack F Vogel struct i40e_aqc_nvm_config_write {
185661ae650dSJack F Vogel 	__le16	cmd_flags;
185761ae650dSJack F Vogel 	__le16	element_count;
185861ae650dSJack F Vogel 	u8	reserved[4];
185961ae650dSJack F Vogel 	__le32	address_high;
186061ae650dSJack F Vogel 	__le32	address_low;
186161ae650dSJack F Vogel };
186261ae650dSJack F Vogel 
186361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_write);
186461ae650dSJack F Vogel 
1865f247dc25SJack F Vogel /* Used for 0x0704 as well as for 0x0705 commands */
1866f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT		1
1867f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_MASK		(1 << I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT)
1868f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE				0
1869f247dc25SJack F Vogel #define I40E_AQ_ANVM_IMMEDIATE_FIELD			(1 << FEATURE_OR_IMMEDIATE_SHIFT)
187061ae650dSJack F Vogel struct i40e_aqc_nvm_config_data_feature {
187161ae650dSJack F Vogel 	__le16 feature_id;
1872f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_OEM_ONLY		0x01
1873f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_DWORD_MAP		0x08
1874f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_POR_CSR		0x10
187561ae650dSJack F Vogel 	__le16 feature_options;
187661ae650dSJack F Vogel 	__le16 feature_selection;
187761ae650dSJack F Vogel };
187861ae650dSJack F Vogel 
1879f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x6, i40e_aqc_nvm_config_data_feature);
1880f247dc25SJack F Vogel 
188161ae650dSJack F Vogel struct i40e_aqc_nvm_config_data_immediate_field {
1882f247dc25SJack F Vogel 	__le32 field_id;
1883f247dc25SJack F Vogel 	__le32 field_value;
188461ae650dSJack F Vogel 	__le16 field_options;
1885f247dc25SJack F Vogel 	__le16 reserved;
188661ae650dSJack F Vogel };
188761ae650dSJack F Vogel 
1888f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0xc, i40e_aqc_nvm_config_data_immediate_field);
1889f247dc25SJack F Vogel 
189061ae650dSJack F Vogel /* Send to PF command (indirect 0x0801) id is only used by PF
189161ae650dSJack F Vogel  * Send to VF command (indirect 0x0802) id is only used by PF
189261ae650dSJack F Vogel  * Send to Peer PF command (indirect 0x0803)
189361ae650dSJack F Vogel  */
189461ae650dSJack F Vogel struct i40e_aqc_pf_vf_message {
189561ae650dSJack F Vogel 	__le32	id;
189661ae650dSJack F Vogel 	u8	reserved[4];
189761ae650dSJack F Vogel 	__le32	addr_high;
189861ae650dSJack F Vogel 	__le32	addr_low;
189961ae650dSJack F Vogel };
190061ae650dSJack F Vogel 
190161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_pf_vf_message);
190261ae650dSJack F Vogel 
190361ae650dSJack F Vogel /* Alternate structure */
190461ae650dSJack F Vogel 
190561ae650dSJack F Vogel /* Direct write (direct 0x0900)
190661ae650dSJack F Vogel  * Direct read (direct 0x0902)
190761ae650dSJack F Vogel  */
190861ae650dSJack F Vogel struct i40e_aqc_alternate_write {
190961ae650dSJack F Vogel 	__le32 address0;
191061ae650dSJack F Vogel 	__le32 data0;
191161ae650dSJack F Vogel 	__le32 address1;
191261ae650dSJack F Vogel 	__le32 data1;
191361ae650dSJack F Vogel };
191461ae650dSJack F Vogel 
191561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write);
191661ae650dSJack F Vogel 
191761ae650dSJack F Vogel /* Indirect write (indirect 0x0901)
191861ae650dSJack F Vogel  * Indirect read (indirect 0x0903)
191961ae650dSJack F Vogel  */
192061ae650dSJack F Vogel 
192161ae650dSJack F Vogel struct i40e_aqc_alternate_ind_write {
192261ae650dSJack F Vogel 	__le32 address;
192361ae650dSJack F Vogel 	__le32 length;
192461ae650dSJack F Vogel 	__le32 addr_high;
192561ae650dSJack F Vogel 	__le32 addr_low;
192661ae650dSJack F Vogel };
192761ae650dSJack F Vogel 
192861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_ind_write);
192961ae650dSJack F Vogel 
193061ae650dSJack F Vogel /* Done alternate write (direct 0x0904)
193161ae650dSJack F Vogel  * uses i40e_aq_desc
193261ae650dSJack F Vogel  */
193361ae650dSJack F Vogel struct i40e_aqc_alternate_write_done {
193461ae650dSJack F Vogel 	__le16	cmd_flags;
193561ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_MASK	1
193661ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_LEGACY	0
193761ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_UEFI	1
193861ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_RESET_NEEDED		2
193961ae650dSJack F Vogel 	u8	reserved[14];
194061ae650dSJack F Vogel };
194161ae650dSJack F Vogel 
194261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write_done);
194361ae650dSJack F Vogel 
194461ae650dSJack F Vogel /* Set OEM mode (direct 0x0905) */
194561ae650dSJack F Vogel struct i40e_aqc_alternate_set_mode {
194661ae650dSJack F Vogel 	__le32	mode;
194761ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_NONE	0
194861ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_OEM	1
194961ae650dSJack F Vogel 	u8	reserved[12];
195061ae650dSJack F Vogel };
195161ae650dSJack F Vogel 
195261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_set_mode);
195361ae650dSJack F Vogel 
195461ae650dSJack F Vogel /* Clear port Alternate RAM (direct 0x0906) uses i40e_aq_desc */
195561ae650dSJack F Vogel 
195661ae650dSJack F Vogel /* async events 0x10xx */
195761ae650dSJack F Vogel 
195861ae650dSJack F Vogel /* Lan Queue Overflow Event (direct, 0x1001) */
195961ae650dSJack F Vogel struct i40e_aqc_lan_overflow {
196061ae650dSJack F Vogel 	__le32	prtdcb_rupto;
196161ae650dSJack F Vogel 	__le32	otx_ctl;
196261ae650dSJack F Vogel 	u8	reserved[8];
196361ae650dSJack F Vogel };
196461ae650dSJack F Vogel 
196561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lan_overflow);
196661ae650dSJack F Vogel 
196761ae650dSJack F Vogel /* Get LLDP MIB (indirect 0x0A00) */
196861ae650dSJack F Vogel struct i40e_aqc_lldp_get_mib {
196961ae650dSJack F Vogel 	u8	type;
197061ae650dSJack F Vogel 	u8	reserved1;
197161ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_TYPE_MASK		0x3
197261ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_LOCAL			0x0
197361ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_REMOTE			0x1
197461ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_LOCAL_AND_REMOTE	0x2
197561ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_MASK		0xC
197661ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_SHIFT		0x2
197761ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE	0x0
197861ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_NON_TPMR	0x1
197961ae650dSJack F Vogel #define I40E_AQ_LLDP_TX_SHIFT			0x4
198061ae650dSJack F Vogel #define I40E_AQ_LLDP_TX_MASK			(0x03 << I40E_AQ_LLDP_TX_SHIFT)
198161ae650dSJack F Vogel /* TX pause flags use I40E_AQ_LINK_TX_* above */
198261ae650dSJack F Vogel 	__le16	local_len;
198361ae650dSJack F Vogel 	__le16	remote_len;
198461ae650dSJack F Vogel 	u8	reserved2[2];
198561ae650dSJack F Vogel 	__le32	addr_high;
198661ae650dSJack F Vogel 	__le32	addr_low;
198761ae650dSJack F Vogel };
198861ae650dSJack F Vogel 
198961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_get_mib);
199061ae650dSJack F Vogel 
199161ae650dSJack F Vogel /* Configure LLDP MIB Change Event (direct 0x0A01)
199261ae650dSJack F Vogel  * also used for the event (with type in the command field)
199361ae650dSJack F Vogel  */
199461ae650dSJack F Vogel struct i40e_aqc_lldp_update_mib {
199561ae650dSJack F Vogel 	u8	command;
199661ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_UPDATE_ENABLE	0x0
199761ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_UPDATE_DISABLE	0x1
199861ae650dSJack F Vogel 	u8	reserved[7];
199961ae650dSJack F Vogel 	__le32	addr_high;
200061ae650dSJack F Vogel 	__le32	addr_low;
200161ae650dSJack F Vogel };
200261ae650dSJack F Vogel 
200361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_mib);
200461ae650dSJack F Vogel 
200561ae650dSJack F Vogel /* Add LLDP TLV (indirect 0x0A02)
200661ae650dSJack F Vogel  * Delete LLDP TLV (indirect 0x0A04)
200761ae650dSJack F Vogel  */
200861ae650dSJack F Vogel struct i40e_aqc_lldp_add_tlv {
200961ae650dSJack F Vogel 	u8	type; /* only nearest bridge and non-TPMR from 0x0A00 */
201061ae650dSJack F Vogel 	u8	reserved1[1];
201161ae650dSJack F Vogel 	__le16	len;
201261ae650dSJack F Vogel 	u8	reserved2[4];
201361ae650dSJack F Vogel 	__le32	addr_high;
201461ae650dSJack F Vogel 	__le32	addr_low;
201561ae650dSJack F Vogel };
201661ae650dSJack F Vogel 
201761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_add_tlv);
201861ae650dSJack F Vogel 
201961ae650dSJack F Vogel /* Update LLDP TLV (indirect 0x0A03) */
202061ae650dSJack F Vogel struct i40e_aqc_lldp_update_tlv {
202161ae650dSJack F Vogel 	u8	type; /* only nearest bridge and non-TPMR from 0x0A00 */
202261ae650dSJack F Vogel 	u8	reserved;
202361ae650dSJack F Vogel 	__le16	old_len;
202461ae650dSJack F Vogel 	__le16	new_offset;
202561ae650dSJack F Vogel 	__le16	new_len;
202661ae650dSJack F Vogel 	__le32	addr_high;
202761ae650dSJack F Vogel 	__le32	addr_low;
202861ae650dSJack F Vogel };
202961ae650dSJack F Vogel 
203061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_tlv);
203161ae650dSJack F Vogel 
203261ae650dSJack F Vogel /* Stop LLDP (direct 0x0A05) */
203361ae650dSJack F Vogel struct i40e_aqc_lldp_stop {
203461ae650dSJack F Vogel 	u8	command;
203561ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_STOP		0x0
203661ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_SHUTDOWN	0x1
203761ae650dSJack F Vogel 	u8	reserved[15];
203861ae650dSJack F Vogel };
203961ae650dSJack F Vogel 
204061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop);
204161ae650dSJack F Vogel 
204261ae650dSJack F Vogel /* Start LLDP (direct 0x0A06) */
204361ae650dSJack F Vogel 
204461ae650dSJack F Vogel struct i40e_aqc_lldp_start {
204561ae650dSJack F Vogel 	u8	command;
204661ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_START	0x1
204761ae650dSJack F Vogel 	u8	reserved[15];
204861ae650dSJack F Vogel };
204961ae650dSJack F Vogel 
205061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_start);
205161ae650dSJack F Vogel 
2052f247dc25SJack F Vogel /* Get CEE DCBX Oper Config (0x0A07)
2053f247dc25SJack F Vogel  * uses the generic descriptor struct
2054f247dc25SJack F Vogel  * returns below as indirect response
205561ae650dSJack F Vogel  */
205661ae650dSJack F Vogel 
2057f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FCOE_SHIFT	0x0
2058f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FCOE_MASK	(0x7 << I40E_AQC_CEE_APP_FCOE_SHIFT)
2059f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_ISCSI_SHIFT	0x3
2060f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_ISCSI_MASK	(0x7 << I40E_AQC_CEE_APP_ISCSI_SHIFT)
2061f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FIP_SHIFT	0x8
2062f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FIP_MASK	(0x7 << I40E_AQC_CEE_APP_FIP_SHIFT)
2063f247dc25SJack F Vogel #define I40E_AQC_CEE_PG_STATUS_SHIFT	0x0
2064f247dc25SJack F Vogel #define I40E_AQC_CEE_PG_STATUS_MASK	(0x7 << I40E_AQC_CEE_PG_STATUS_SHIFT)
2065f247dc25SJack F Vogel #define I40E_AQC_CEE_PFC_STATUS_SHIFT	0x3
2066f247dc25SJack F Vogel #define I40E_AQC_CEE_PFC_STATUS_MASK	(0x7 << I40E_AQC_CEE_PFC_STATUS_SHIFT)
2067f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_STATUS_SHIFT	0x8
2068f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_STATUS_MASK	(0x7 << I40E_AQC_CEE_APP_STATUS_SHIFT)
2069*b6c8f260SJack F Vogel #define I40E_AQC_CEE_FCOE_STATUS_SHIFT	0x8
2070*b6c8f260SJack F Vogel #define I40E_AQC_CEE_FCOE_STATUS_MASK	(0x7 << I40E_AQC_CEE_FCOE_STATUS_SHIFT)
2071*b6c8f260SJack F Vogel #define I40E_AQC_CEE_ISCSI_STATUS_SHIFT	0xA
2072*b6c8f260SJack F Vogel #define I40E_AQC_CEE_ISCSI_STATUS_MASK	(0x7 << I40E_AQC_CEE_ISCSI_STATUS_SHIFT)
2073*b6c8f260SJack F Vogel #define I40E_AQC_CEE_FIP_STATUS_SHIFT	0x10
2074*b6c8f260SJack F Vogel #define I40E_AQC_CEE_FIP_STATUS_MASK	(0x7 << I40E_AQC_CEE_FIP_STATUS_SHIFT)
2075f247dc25SJack F Vogel struct i40e_aqc_get_cee_dcb_cfg_v1_resp {
2076f247dc25SJack F Vogel 	u8	reserved1;
2077f247dc25SJack F Vogel 	u8	oper_num_tc;
2078f247dc25SJack F Vogel 	u8	oper_prio_tc[4];
2079f247dc25SJack F Vogel 	u8	reserved2;
2080f247dc25SJack F Vogel 	u8	oper_tc_bw[8];
2081f247dc25SJack F Vogel 	u8	oper_pfc_en;
2082f247dc25SJack F Vogel 	u8	reserved3;
2083f247dc25SJack F Vogel 	__le16	oper_app_prio;
2084f247dc25SJack F Vogel 	u8	reserved4;
2085f247dc25SJack F Vogel 	__le16	tlv_status;
2086f247dc25SJack F Vogel };
2087f247dc25SJack F Vogel 
2088f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x18, i40e_aqc_get_cee_dcb_cfg_v1_resp);
2089f247dc25SJack F Vogel 
2090f247dc25SJack F Vogel struct i40e_aqc_get_cee_dcb_cfg_resp {
2091f247dc25SJack F Vogel 	u8	oper_num_tc;
2092f247dc25SJack F Vogel 	u8	oper_prio_tc[4];
2093f247dc25SJack F Vogel 	u8	oper_tc_bw[8];
2094f247dc25SJack F Vogel 	u8	oper_pfc_en;
2095f247dc25SJack F Vogel 	__le16	oper_app_prio;
2096f247dc25SJack F Vogel 	__le32	tlv_status;
2097f247dc25SJack F Vogel 	u8	reserved[12];
2098f247dc25SJack F Vogel };
2099f247dc25SJack F Vogel 
2100f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_cee_dcb_cfg_resp);
2101f247dc25SJack F Vogel 
2102f247dc25SJack F Vogel /*	Set Local LLDP MIB (indirect 0x0A08)
2103f247dc25SJack F Vogel  *	Used to replace the local MIB of a given LLDP agent. e.g. DCBx
2104f247dc25SJack F Vogel  */
2105f247dc25SJack F Vogel struct i40e_aqc_lldp_set_local_mib {
2106f247dc25SJack F Vogel #define SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT	0
2107f247dc25SJack F Vogel #define SET_LOCAL_MIB_AC_TYPE_DCBX_MASK		(1 << SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT)
2108f247dc25SJack F Vogel 	u8	type;
2109f247dc25SJack F Vogel 	u8	reserved0;
2110f247dc25SJack F Vogel 	__le16	length;
2111f247dc25SJack F Vogel 	u8	reserved1[4];
2112f247dc25SJack F Vogel 	__le32	address_high;
2113f247dc25SJack F Vogel 	__le32	address_low;
2114f247dc25SJack F Vogel };
2115f247dc25SJack F Vogel 
2116f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_set_local_mib);
2117f247dc25SJack F Vogel 
2118f247dc25SJack F Vogel /*	Stop/Start LLDP Agent (direct 0x0A09)
2119f247dc25SJack F Vogel  *	Used for stopping/starting specific LLDP agent. e.g. DCBx
2120f247dc25SJack F Vogel  */
2121f247dc25SJack F Vogel struct i40e_aqc_lldp_stop_start_specific_agent {
2122f247dc25SJack F Vogel #define I40E_AQC_START_SPECIFIC_AGENT_SHIFT	0
2123f247dc25SJack F Vogel #define I40E_AQC_START_SPECIFIC_AGENT_MASK	(1 << I40E_AQC_START_SPECIFIC_AGENT_SHIFT)
2124f247dc25SJack F Vogel 	u8	command;
2125f247dc25SJack F Vogel 	u8	reserved[15];
2126f247dc25SJack F Vogel };
2127f247dc25SJack F Vogel 
2128f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop_start_specific_agent);
2129f247dc25SJack F Vogel 
213061ae650dSJack F Vogel /* Add Udp Tunnel command and completion (direct 0x0B00) */
213161ae650dSJack F Vogel struct i40e_aqc_add_udp_tunnel {
213261ae650dSJack F Vogel 	__le16	udp_port;
213361ae650dSJack F Vogel 	u8	reserved0[3];
213461ae650dSJack F Vogel 	u8	protocol_type;
213561ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_VXLAN	0x00
213661ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_NGE	0x01
213761ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_TEREDO	0x10
213861ae650dSJack F Vogel 	u8	reserved1[10];
213961ae650dSJack F Vogel };
214061ae650dSJack F Vogel 
214161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel);
214261ae650dSJack F Vogel 
214361ae650dSJack F Vogel struct i40e_aqc_add_udp_tunnel_completion {
214461ae650dSJack F Vogel 	__le16 udp_port;
214561ae650dSJack F Vogel 	u8	filter_entry_index;
214661ae650dSJack F Vogel 	u8	multiple_pfs;
214761ae650dSJack F Vogel #define I40E_AQC_SINGLE_PF		0x0
214861ae650dSJack F Vogel #define I40E_AQC_MULTIPLE_PFS		0x1
214961ae650dSJack F Vogel 	u8	total_filters;
215061ae650dSJack F Vogel 	u8	reserved[11];
215161ae650dSJack F Vogel };
215261ae650dSJack F Vogel 
215361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel_completion);
215461ae650dSJack F Vogel 
215561ae650dSJack F Vogel /* remove UDP Tunnel command (0x0B01) */
215661ae650dSJack F Vogel struct i40e_aqc_remove_udp_tunnel {
215761ae650dSJack F Vogel 	u8	reserved[2];
215861ae650dSJack F Vogel 	u8	index; /* 0 to 15 */
215961ae650dSJack F Vogel 	u8	reserved2[13];
216061ae650dSJack F Vogel };
216161ae650dSJack F Vogel 
216261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_udp_tunnel);
216361ae650dSJack F Vogel 
216461ae650dSJack F Vogel struct i40e_aqc_del_udp_tunnel_completion {
216561ae650dSJack F Vogel 	__le16	udp_port;
216661ae650dSJack F Vogel 	u8	index; /* 0 to 15 */
216761ae650dSJack F Vogel 	u8	multiple_pfs;
216861ae650dSJack F Vogel 	u8	total_filters_used;
216961ae650dSJack F Vogel 	u8	reserved1[11];
217061ae650dSJack F Vogel };
217161ae650dSJack F Vogel 
217261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_del_udp_tunnel_completion);
217361ae650dSJack F Vogel 
217461ae650dSJack F Vogel /* tunnel key structure 0x0B10 */
217561ae650dSJack F Vogel 
217661ae650dSJack F Vogel struct i40e_aqc_tunnel_key_structure {
217761ae650dSJack F Vogel 	u8	key1_off;
217861ae650dSJack F Vogel 	u8	key2_off;
217961ae650dSJack F Vogel 	u8	key1_len;  /* 0 to 15 */
218061ae650dSJack F Vogel 	u8	key2_len;  /* 0 to 15 */
218161ae650dSJack F Vogel 	u8	flags;
218261ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDE	0x01
218361ae650dSJack F Vogel /* response flags */
218461ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_SUCCESS	0x01
218561ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_MODIFIED	0x02
218661ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDDEN	0x03
218761ae650dSJack F Vogel 	u8	network_key_index;
218861ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_VXLAN		0x0
218961ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_NGE			0x1
219061ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_FLEX_MAC_IN_UDP	0x2
219161ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_GRE			0x3
219261ae650dSJack F Vogel 	u8	reserved[10];
219361ae650dSJack F Vogel };
219461ae650dSJack F Vogel 
219561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_tunnel_key_structure);
219661ae650dSJack F Vogel 
219761ae650dSJack F Vogel /* OEM mode commands (direct 0xFE0x) */
219861ae650dSJack F Vogel struct i40e_aqc_oem_param_change {
219961ae650dSJack F Vogel 	__le32	param_type;
220061ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_TYPE_PF_CTL	0
220161ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_TYPE_BW_CTL	1
220261ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_MAC		2
220361ae650dSJack F Vogel 	__le32	param_value1;
2204f247dc25SJack F Vogel 	__le16	param_value2;
2205f247dc25SJack F Vogel 	u8	reserved[6];
220661ae650dSJack F Vogel };
220761ae650dSJack F Vogel 
220861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_param_change);
220961ae650dSJack F Vogel 
221061ae650dSJack F Vogel struct i40e_aqc_oem_state_change {
221161ae650dSJack F Vogel 	__le32	state;
221261ae650dSJack F Vogel #define I40E_AQ_OEM_STATE_LINK_DOWN	0x0
221361ae650dSJack F Vogel #define I40E_AQ_OEM_STATE_LINK_UP	0x1
221461ae650dSJack F Vogel 	u8	reserved[12];
221561ae650dSJack F Vogel };
221661ae650dSJack F Vogel 
221761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_state_change);
221861ae650dSJack F Vogel 
2219f247dc25SJack F Vogel /* Initialize OCSD (0xFE02, direct) */
2220f247dc25SJack F Vogel struct i40e_aqc_opc_oem_ocsd_initialize {
2221f247dc25SJack F Vogel 	u8 type_status;
2222f247dc25SJack F Vogel 	u8 reserved1[3];
2223f247dc25SJack F Vogel 	__le32 ocsd_memory_block_addr_high;
2224f247dc25SJack F Vogel 	__le32 ocsd_memory_block_addr_low;
2225f247dc25SJack F Vogel 	__le32 requested_update_interval;
2226f247dc25SJack F Vogel };
2227f247dc25SJack F Vogel 
2228f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocsd_initialize);
2229f247dc25SJack F Vogel 
2230f247dc25SJack F Vogel /* Initialize OCBB  (0xFE03, direct) */
2231f247dc25SJack F Vogel struct i40e_aqc_opc_oem_ocbb_initialize {
2232f247dc25SJack F Vogel 	u8 type_status;
2233f247dc25SJack F Vogel 	u8 reserved1[3];
2234f247dc25SJack F Vogel 	__le32 ocbb_memory_block_addr_high;
2235f247dc25SJack F Vogel 	__le32 ocbb_memory_block_addr_low;
2236f247dc25SJack F Vogel 	u8 reserved2[4];
2237f247dc25SJack F Vogel };
2238f247dc25SJack F Vogel 
2239f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocbb_initialize);
2240f247dc25SJack F Vogel 
224161ae650dSJack F Vogel /* debug commands */
224261ae650dSJack F Vogel 
224361ae650dSJack F Vogel /* get device id (0xFF00) uses the generic structure */
224461ae650dSJack F Vogel 
224561ae650dSJack F Vogel /* set test more (0xFF01, internal) */
224661ae650dSJack F Vogel 
224761ae650dSJack F Vogel struct i40e_acq_set_test_mode {
224861ae650dSJack F Vogel 	u8	mode;
224961ae650dSJack F Vogel #define I40E_AQ_TEST_PARTIAL	0
225061ae650dSJack F Vogel #define I40E_AQ_TEST_FULL	1
225161ae650dSJack F Vogel #define I40E_AQ_TEST_NVM	2
225261ae650dSJack F Vogel 	u8	reserved[3];
225361ae650dSJack F Vogel 	u8	command;
225461ae650dSJack F Vogel #define I40E_AQ_TEST_OPEN	0
225561ae650dSJack F Vogel #define I40E_AQ_TEST_CLOSE	1
225661ae650dSJack F Vogel #define I40E_AQ_TEST_INC	2
225761ae650dSJack F Vogel 	u8	reserved2[3];
225861ae650dSJack F Vogel 	__le32	address_high;
225961ae650dSJack F Vogel 	__le32	address_low;
226061ae650dSJack F Vogel };
226161ae650dSJack F Vogel 
226261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_acq_set_test_mode);
226361ae650dSJack F Vogel 
226461ae650dSJack F Vogel /* Debug Read Register command (0xFF03)
226561ae650dSJack F Vogel  * Debug Write Register command (0xFF04)
226661ae650dSJack F Vogel  */
226761ae650dSJack F Vogel struct i40e_aqc_debug_reg_read_write {
226861ae650dSJack F Vogel 	__le32 reserved;
226961ae650dSJack F Vogel 	__le32 address;
227061ae650dSJack F Vogel 	__le32 value_high;
227161ae650dSJack F Vogel 	__le32 value_low;
227261ae650dSJack F Vogel };
227361ae650dSJack F Vogel 
227461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_reg_read_write);
227561ae650dSJack F Vogel 
227661ae650dSJack F Vogel /* Scatter/gather Reg Read  (indirect 0xFF05)
227761ae650dSJack F Vogel  * Scatter/gather Reg Write (indirect 0xFF06)
227861ae650dSJack F Vogel  */
227961ae650dSJack F Vogel 
228061ae650dSJack F Vogel /* i40e_aq_desc is used for the command */
228161ae650dSJack F Vogel struct i40e_aqc_debug_reg_sg_element_data {
228261ae650dSJack F Vogel 	__le32 address;
228361ae650dSJack F Vogel 	__le32 value;
228461ae650dSJack F Vogel };
228561ae650dSJack F Vogel 
228661ae650dSJack F Vogel /* Debug Modify register (direct 0xFF07) */
228761ae650dSJack F Vogel struct i40e_aqc_debug_modify_reg {
228861ae650dSJack F Vogel 	__le32 address;
228961ae650dSJack F Vogel 	__le32 value;
229061ae650dSJack F Vogel 	__le32 clear_mask;
229161ae650dSJack F Vogel 	__le32 set_mask;
229261ae650dSJack F Vogel };
229361ae650dSJack F Vogel 
229461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_reg);
229561ae650dSJack F Vogel 
229661ae650dSJack F Vogel /* dump internal data (0xFF08, indirect) */
229761ae650dSJack F Vogel 
229861ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_AUX		0
229961ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_SWITCH_FLU	1
230061ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_TXSCHED	2
230161ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_HMC		3
230261ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC0		4
230361ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC1		5
230461ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC2		6
230561ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC3		7
230661ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_DCB		8
230761ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_EMP_MEM	9
230861ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_PKT_BUF	10
230961ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_ALTRAM	11
231061ae650dSJack F Vogel 
231161ae650dSJack F Vogel struct i40e_aqc_debug_dump_internals {
231261ae650dSJack F Vogel 	u8	cluster_id;
231361ae650dSJack F Vogel 	u8	table_id;
231461ae650dSJack F Vogel 	__le16	data_size;
231561ae650dSJack F Vogel 	__le32	idx;
231661ae650dSJack F Vogel 	__le32	address_high;
231761ae650dSJack F Vogel 	__le32	address_low;
231861ae650dSJack F Vogel };
231961ae650dSJack F Vogel 
232061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_dump_internals);
232161ae650dSJack F Vogel 
232261ae650dSJack F Vogel struct i40e_aqc_debug_modify_internals {
232361ae650dSJack F Vogel 	u8	cluster_id;
232461ae650dSJack F Vogel 	u8	cluster_specific_params[7];
232561ae650dSJack F Vogel 	__le32	address_high;
232661ae650dSJack F Vogel 	__le32	address_low;
232761ae650dSJack F Vogel };
232861ae650dSJack F Vogel 
232961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_internals);
233061ae650dSJack F Vogel 
233161ae650dSJack F Vogel #endif
2332