xref: /freebsd/sys/dev/ixl/i40e_adminq_cmd.h (revision b4a7ce0690aedd9763b3b47ee7fcdb421f0434c7)
161ae650dSJack F Vogel /******************************************************************************
261ae650dSJack F Vogel 
3f4cc2d17SEric Joyner   Copyright (c) 2013-2018, Intel Corporation
461ae650dSJack F Vogel   All rights reserved.
561ae650dSJack F Vogel 
661ae650dSJack F Vogel   Redistribution and use in source and binary forms, with or without
761ae650dSJack F Vogel   modification, are permitted provided that the following conditions are met:
861ae650dSJack F Vogel 
961ae650dSJack F Vogel    1. Redistributions of source code must retain the above copyright notice,
1061ae650dSJack F Vogel       this list of conditions and the following disclaimer.
1161ae650dSJack F Vogel 
1261ae650dSJack F Vogel    2. Redistributions in binary form must reproduce the above copyright
1361ae650dSJack F Vogel       notice, this list of conditions and the following disclaimer in the
1461ae650dSJack F Vogel       documentation and/or other materials provided with the distribution.
1561ae650dSJack F Vogel 
1661ae650dSJack F Vogel    3. Neither the name of the Intel Corporation nor the names of its
1761ae650dSJack F Vogel       contributors may be used to endorse or promote products derived from
1861ae650dSJack F Vogel       this software without specific prior written permission.
1961ae650dSJack F Vogel 
2061ae650dSJack F Vogel   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
2161ae650dSJack F Vogel   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2261ae650dSJack F Vogel   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2361ae650dSJack F Vogel   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
2461ae650dSJack F Vogel   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2561ae650dSJack F Vogel   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2661ae650dSJack F Vogel   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2761ae650dSJack F Vogel   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2861ae650dSJack F Vogel   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2961ae650dSJack F Vogel   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
3061ae650dSJack F Vogel   POSSIBILITY OF SUCH DAMAGE.
3161ae650dSJack F Vogel 
3261ae650dSJack F Vogel ******************************************************************************/
3361ae650dSJack F Vogel /*$FreeBSD$*/
3461ae650dSJack F Vogel 
3561ae650dSJack F Vogel #ifndef _I40E_ADMINQ_CMD_H_
3661ae650dSJack F Vogel #define _I40E_ADMINQ_CMD_H_
3761ae650dSJack F Vogel 
3861ae650dSJack F Vogel /* This header file defines the i40e Admin Queue commands and is shared between
3961ae650dSJack F Vogel  * i40e Firmware and Software.
4061ae650dSJack F Vogel  *
4161ae650dSJack F Vogel  * This file needs to comply with the Linux Kernel coding style.
4261ae650dSJack F Vogel  */
4361ae650dSJack F Vogel 
44ceebc2f3SEric Joyner 
4561ae650dSJack F Vogel #define I40E_FW_API_VERSION_MAJOR	0x0001
46*b4a7ce06SEric Joyner #define I40E_FW_API_VERSION_MINOR_X722	0x000A
47*b4a7ce06SEric Joyner #define I40E_FW_API_VERSION_MINOR_X710	0x000A
48ceebc2f3SEric Joyner 
49ceebc2f3SEric Joyner #define I40E_FW_MINOR_VERSION(_h) ((_h)->mac.type == I40E_MAC_XL710 ? \
50ceebc2f3SEric Joyner 					I40E_FW_API_VERSION_MINOR_X710 : \
51ceebc2f3SEric Joyner 					I40E_FW_API_VERSION_MINOR_X722)
52ceebc2f3SEric Joyner 
53ceebc2f3SEric Joyner /* API version 1.7 implements additional link and PHY-specific APIs  */
54ceebc2f3SEric Joyner #define I40E_MINOR_VER_GET_LINK_INFO_XL710 0x0007
55*b4a7ce06SEric Joyner /* API version 1.9 for X722 implements additional link and PHY-specific APIs */
56*b4a7ce06SEric Joyner #define I40E_MINOR_VER_GET_LINK_INFO_X722 0x0009
57*b4a7ce06SEric Joyner /* API version 1.6 for X722 devices adds ability to stop FW LLDP agent */
58*b4a7ce06SEric Joyner #define I40E_MINOR_VER_FW_LLDP_STOPPABLE_X722 0x0006
59*b4a7ce06SEric Joyner /* API version 1.10 for X722 devices adds ability to request FEC encoding */
60*b4a7ce06SEric Joyner #define I40E_MINOR_VER_FW_REQUEST_FEC_X722 0x000A
6161ae650dSJack F Vogel 
6261ae650dSJack F Vogel struct i40e_aq_desc {
6361ae650dSJack F Vogel 	__le16 flags;
6461ae650dSJack F Vogel 	__le16 opcode;
6561ae650dSJack F Vogel 	__le16 datalen;
6661ae650dSJack F Vogel 	__le16 retval;
6761ae650dSJack F Vogel 	__le32 cookie_high;
6861ae650dSJack F Vogel 	__le32 cookie_low;
6961ae650dSJack F Vogel 	union {
7061ae650dSJack F Vogel 		struct {
7161ae650dSJack F Vogel 			__le32 param0;
7261ae650dSJack F Vogel 			__le32 param1;
7361ae650dSJack F Vogel 			__le32 param2;
7461ae650dSJack F Vogel 			__le32 param3;
7561ae650dSJack F Vogel 		} internal;
7661ae650dSJack F Vogel 		struct {
7761ae650dSJack F Vogel 			__le32 param0;
7861ae650dSJack F Vogel 			__le32 param1;
7961ae650dSJack F Vogel 			__le32 addr_high;
8061ae650dSJack F Vogel 			__le32 addr_low;
8161ae650dSJack F Vogel 		} external;
8261ae650dSJack F Vogel 		u8 raw[16];
8361ae650dSJack F Vogel 	} params;
8461ae650dSJack F Vogel };
8561ae650dSJack F Vogel 
8661ae650dSJack F Vogel /* Flags sub-structure
8761ae650dSJack F Vogel  * |0  |1  |2  |3  |4  |5  |6  |7  |8  |9  |10 |11 |12 |13 |14 |15 |
8861ae650dSJack F Vogel  * |DD |CMP|ERR|VFE| * *  RESERVED * * |LB |RD |VFC|BUF|SI |EI |FE |
8961ae650dSJack F Vogel  */
9061ae650dSJack F Vogel 
9161ae650dSJack F Vogel /* command flags and offsets*/
9261ae650dSJack F Vogel #define I40E_AQ_FLAG_DD_SHIFT	0
9361ae650dSJack F Vogel #define I40E_AQ_FLAG_CMP_SHIFT	1
9461ae650dSJack F Vogel #define I40E_AQ_FLAG_ERR_SHIFT	2
9561ae650dSJack F Vogel #define I40E_AQ_FLAG_VFE_SHIFT	3
9661ae650dSJack F Vogel #define I40E_AQ_FLAG_LB_SHIFT	9
9761ae650dSJack F Vogel #define I40E_AQ_FLAG_RD_SHIFT	10
9861ae650dSJack F Vogel #define I40E_AQ_FLAG_VFC_SHIFT	11
9961ae650dSJack F Vogel #define I40E_AQ_FLAG_BUF_SHIFT	12
10061ae650dSJack F Vogel #define I40E_AQ_FLAG_SI_SHIFT	13
10161ae650dSJack F Vogel #define I40E_AQ_FLAG_EI_SHIFT	14
10261ae650dSJack F Vogel #define I40E_AQ_FLAG_FE_SHIFT	15
10361ae650dSJack F Vogel 
10461ae650dSJack F Vogel #define I40E_AQ_FLAG_DD		(1 << I40E_AQ_FLAG_DD_SHIFT)  /* 0x1    */
10561ae650dSJack F Vogel #define I40E_AQ_FLAG_CMP	(1 << I40E_AQ_FLAG_CMP_SHIFT) /* 0x2    */
10661ae650dSJack F Vogel #define I40E_AQ_FLAG_ERR	(1 << I40E_AQ_FLAG_ERR_SHIFT) /* 0x4    */
10761ae650dSJack F Vogel #define I40E_AQ_FLAG_VFE	(1 << I40E_AQ_FLAG_VFE_SHIFT) /* 0x8    */
10861ae650dSJack F Vogel #define I40E_AQ_FLAG_LB		(1 << I40E_AQ_FLAG_LB_SHIFT)  /* 0x200  */
10961ae650dSJack F Vogel #define I40E_AQ_FLAG_RD		(1 << I40E_AQ_FLAG_RD_SHIFT)  /* 0x400  */
11061ae650dSJack F Vogel #define I40E_AQ_FLAG_VFC	(1 << I40E_AQ_FLAG_VFC_SHIFT) /* 0x800  */
11161ae650dSJack F Vogel #define I40E_AQ_FLAG_BUF	(1 << I40E_AQ_FLAG_BUF_SHIFT) /* 0x1000 */
11261ae650dSJack F Vogel #define I40E_AQ_FLAG_SI		(1 << I40E_AQ_FLAG_SI_SHIFT)  /* 0x2000 */
11361ae650dSJack F Vogel #define I40E_AQ_FLAG_EI		(1 << I40E_AQ_FLAG_EI_SHIFT)  /* 0x4000 */
11461ae650dSJack F Vogel #define I40E_AQ_FLAG_FE		(1 << I40E_AQ_FLAG_FE_SHIFT)  /* 0x8000 */
11561ae650dSJack F Vogel 
11661ae650dSJack F Vogel /* error codes */
11761ae650dSJack F Vogel enum i40e_admin_queue_err {
11861ae650dSJack F Vogel 	I40E_AQ_RC_OK		= 0,  /* success */
11961ae650dSJack F Vogel 	I40E_AQ_RC_EPERM	= 1,  /* Operation not permitted */
12061ae650dSJack F Vogel 	I40E_AQ_RC_ENOENT	= 2,  /* No such element */
12161ae650dSJack F Vogel 	I40E_AQ_RC_ESRCH	= 3,  /* Bad opcode */
12261ae650dSJack F Vogel 	I40E_AQ_RC_EINTR	= 4,  /* operation interrupted */
12361ae650dSJack F Vogel 	I40E_AQ_RC_EIO		= 5,  /* I/O error */
12461ae650dSJack F Vogel 	I40E_AQ_RC_ENXIO	= 6,  /* No such resource */
12561ae650dSJack F Vogel 	I40E_AQ_RC_E2BIG	= 7,  /* Arg too long */
12661ae650dSJack F Vogel 	I40E_AQ_RC_EAGAIN	= 8,  /* Try again */
12761ae650dSJack F Vogel 	I40E_AQ_RC_ENOMEM	= 9,  /* Out of memory */
12861ae650dSJack F Vogel 	I40E_AQ_RC_EACCES	= 10, /* Permission denied */
12961ae650dSJack F Vogel 	I40E_AQ_RC_EFAULT	= 11, /* Bad address */
13061ae650dSJack F Vogel 	I40E_AQ_RC_EBUSY	= 12, /* Device or resource busy */
13161ae650dSJack F Vogel 	I40E_AQ_RC_EEXIST	= 13, /* object already exists */
13261ae650dSJack F Vogel 	I40E_AQ_RC_EINVAL	= 14, /* Invalid argument */
13361ae650dSJack F Vogel 	I40E_AQ_RC_ENOTTY	= 15, /* Not a typewriter */
13461ae650dSJack F Vogel 	I40E_AQ_RC_ENOSPC	= 16, /* No space left or alloc failure */
13561ae650dSJack F Vogel 	I40E_AQ_RC_ENOSYS	= 17, /* Function not implemented */
13661ae650dSJack F Vogel 	I40E_AQ_RC_ERANGE	= 18, /* Parameter out of range */
13761ae650dSJack F Vogel 	I40E_AQ_RC_EFLUSHED	= 19, /* Cmd flushed due to prev cmd error */
13861ae650dSJack F Vogel 	I40E_AQ_RC_BAD_ADDR	= 20, /* Descriptor contains a bad pointer */
13961ae650dSJack F Vogel 	I40E_AQ_RC_EMODE	= 21, /* Op not allowed in current dev mode */
14061ae650dSJack F Vogel 	I40E_AQ_RC_EFBIG	= 22, /* File too large */
14161ae650dSJack F Vogel };
14261ae650dSJack F Vogel 
14361ae650dSJack F Vogel /* Admin Queue command opcodes */
14461ae650dSJack F Vogel enum i40e_admin_queue_opc {
14561ae650dSJack F Vogel 	/* aq commands */
14661ae650dSJack F Vogel 	i40e_aqc_opc_get_version	= 0x0001,
14761ae650dSJack F Vogel 	i40e_aqc_opc_driver_version	= 0x0002,
14861ae650dSJack F Vogel 	i40e_aqc_opc_queue_shutdown	= 0x0003,
14961ae650dSJack F Vogel 	i40e_aqc_opc_set_pf_context	= 0x0004,
15061ae650dSJack F Vogel 
15161ae650dSJack F Vogel 	/* resource ownership */
15261ae650dSJack F Vogel 	i40e_aqc_opc_request_resource	= 0x0008,
15361ae650dSJack F Vogel 	i40e_aqc_opc_release_resource	= 0x0009,
15461ae650dSJack F Vogel 
15561ae650dSJack F Vogel 	i40e_aqc_opc_list_func_capabilities	= 0x000A,
15661ae650dSJack F Vogel 	i40e_aqc_opc_list_dev_capabilities	= 0x000B,
15761ae650dSJack F Vogel 
1584294f337SSean Bruno 	/* Proxy commands */
1594294f337SSean Bruno 	i40e_aqc_opc_set_proxy_config		= 0x0104,
1604294f337SSean Bruno 	i40e_aqc_opc_set_ns_proxy_table_entry	= 0x0105,
1614294f337SSean Bruno 
16261ae650dSJack F Vogel 	/* LAA */
16361ae650dSJack F Vogel 	i40e_aqc_opc_mac_address_read	= 0x0107,
16461ae650dSJack F Vogel 	i40e_aqc_opc_mac_address_write	= 0x0108,
16561ae650dSJack F Vogel 
16661ae650dSJack F Vogel 	/* PXE */
16761ae650dSJack F Vogel 	i40e_aqc_opc_clear_pxe_mode	= 0x0110,
16861ae650dSJack F Vogel 
1694294f337SSean Bruno 	/* WoL commands */
1704294f337SSean Bruno 	i40e_aqc_opc_set_wol_filter	= 0x0120,
1714294f337SSean Bruno 	i40e_aqc_opc_get_wake_reason	= 0x0121,
172cb6b8299SEric Joyner 	i40e_aqc_opc_clear_all_wol_filters = 0x025E,
1734294f337SSean Bruno 
17461ae650dSJack F Vogel 	/* internal switch commands */
17561ae650dSJack F Vogel 	i40e_aqc_opc_get_switch_config		= 0x0200,
17661ae650dSJack F Vogel 	i40e_aqc_opc_add_statistics		= 0x0201,
17761ae650dSJack F Vogel 	i40e_aqc_opc_remove_statistics		= 0x0202,
17861ae650dSJack F Vogel 	i40e_aqc_opc_set_port_parameters	= 0x0203,
17961ae650dSJack F Vogel 	i40e_aqc_opc_get_switch_resource_alloc	= 0x0204,
180fdb6f38aSEric Joyner 	i40e_aqc_opc_set_switch_config		= 0x0205,
181d4683565SEric Joyner 	i40e_aqc_opc_rx_ctl_reg_read		= 0x0206,
182d4683565SEric Joyner 	i40e_aqc_opc_rx_ctl_reg_write		= 0x0207,
18361ae650dSJack F Vogel 
18461ae650dSJack F Vogel 	i40e_aqc_opc_add_vsi			= 0x0210,
18561ae650dSJack F Vogel 	i40e_aqc_opc_update_vsi_parameters	= 0x0211,
18661ae650dSJack F Vogel 	i40e_aqc_opc_get_vsi_parameters		= 0x0212,
18761ae650dSJack F Vogel 
18861ae650dSJack F Vogel 	i40e_aqc_opc_add_pv			= 0x0220,
18961ae650dSJack F Vogel 	i40e_aqc_opc_update_pv_parameters	= 0x0221,
19061ae650dSJack F Vogel 	i40e_aqc_opc_get_pv_parameters		= 0x0222,
19161ae650dSJack F Vogel 
19261ae650dSJack F Vogel 	i40e_aqc_opc_add_veb			= 0x0230,
19361ae650dSJack F Vogel 	i40e_aqc_opc_update_veb_parameters	= 0x0231,
19461ae650dSJack F Vogel 	i40e_aqc_opc_get_veb_parameters		= 0x0232,
19561ae650dSJack F Vogel 
19661ae650dSJack F Vogel 	i40e_aqc_opc_delete_element		= 0x0243,
19761ae650dSJack F Vogel 
19861ae650dSJack F Vogel 	i40e_aqc_opc_add_macvlan		= 0x0250,
19961ae650dSJack F Vogel 	i40e_aqc_opc_remove_macvlan		= 0x0251,
20061ae650dSJack F Vogel 	i40e_aqc_opc_add_vlan			= 0x0252,
20161ae650dSJack F Vogel 	i40e_aqc_opc_remove_vlan		= 0x0253,
20261ae650dSJack F Vogel 	i40e_aqc_opc_set_vsi_promiscuous_modes	= 0x0254,
20361ae650dSJack F Vogel 	i40e_aqc_opc_add_tag			= 0x0255,
20461ae650dSJack F Vogel 	i40e_aqc_opc_remove_tag			= 0x0256,
20561ae650dSJack F Vogel 	i40e_aqc_opc_add_multicast_etag		= 0x0257,
20661ae650dSJack F Vogel 	i40e_aqc_opc_remove_multicast_etag	= 0x0258,
20761ae650dSJack F Vogel 	i40e_aqc_opc_update_tag			= 0x0259,
20861ae650dSJack F Vogel 	i40e_aqc_opc_add_control_packet_filter	= 0x025A,
20961ae650dSJack F Vogel 	i40e_aqc_opc_remove_control_packet_filter	= 0x025B,
21061ae650dSJack F Vogel 	i40e_aqc_opc_add_cloud_filters		= 0x025C,
21161ae650dSJack F Vogel 	i40e_aqc_opc_remove_cloud_filters	= 0x025D,
2124294f337SSean Bruno 	i40e_aqc_opc_clear_wol_switch_filters	= 0x025E,
213*b4a7ce06SEric Joyner 	i40e_aqc_opc_replace_cloud_filters	= 0x025F,
21461ae650dSJack F Vogel 
21561ae650dSJack F Vogel 	i40e_aqc_opc_add_mirror_rule	= 0x0260,
21661ae650dSJack F Vogel 	i40e_aqc_opc_delete_mirror_rule	= 0x0261,
21761ae650dSJack F Vogel 
21861ae650dSJack F Vogel 	/* DCB commands */
21961ae650dSJack F Vogel 	i40e_aqc_opc_dcb_ignore_pfc	= 0x0301,
22061ae650dSJack F Vogel 	i40e_aqc_opc_dcb_updated	= 0x0302,
221ceebc2f3SEric Joyner 	i40e_aqc_opc_set_dcb_parameters = 0x0303,
22261ae650dSJack F Vogel 
22361ae650dSJack F Vogel 	/* TX scheduler */
22461ae650dSJack F Vogel 	i40e_aqc_opc_configure_vsi_bw_limit		= 0x0400,
22561ae650dSJack F Vogel 	i40e_aqc_opc_configure_vsi_ets_sla_bw_limit	= 0x0406,
22661ae650dSJack F Vogel 	i40e_aqc_opc_configure_vsi_tc_bw		= 0x0407,
22761ae650dSJack F Vogel 	i40e_aqc_opc_query_vsi_bw_config		= 0x0408,
22861ae650dSJack F Vogel 	i40e_aqc_opc_query_vsi_ets_sla_config		= 0x040A,
22961ae650dSJack F Vogel 	i40e_aqc_opc_configure_switching_comp_bw_limit	= 0x0410,
23061ae650dSJack F Vogel 
23161ae650dSJack F Vogel 	i40e_aqc_opc_enable_switching_comp_ets			= 0x0413,
23261ae650dSJack F Vogel 	i40e_aqc_opc_modify_switching_comp_ets			= 0x0414,
23361ae650dSJack F Vogel 	i40e_aqc_opc_disable_switching_comp_ets			= 0x0415,
23461ae650dSJack F Vogel 	i40e_aqc_opc_configure_switching_comp_ets_bw_limit	= 0x0416,
23561ae650dSJack F Vogel 	i40e_aqc_opc_configure_switching_comp_bw_config		= 0x0417,
23661ae650dSJack F Vogel 	i40e_aqc_opc_query_switching_comp_ets_config		= 0x0418,
23761ae650dSJack F Vogel 	i40e_aqc_opc_query_port_ets_config			= 0x0419,
23861ae650dSJack F Vogel 	i40e_aqc_opc_query_switching_comp_bw_config		= 0x041A,
23961ae650dSJack F Vogel 	i40e_aqc_opc_suspend_port_tx				= 0x041B,
24061ae650dSJack F Vogel 	i40e_aqc_opc_resume_port_tx				= 0x041C,
24161ae650dSJack F Vogel 	i40e_aqc_opc_configure_partition_bw			= 0x041D,
24261ae650dSJack F Vogel 	/* hmc */
24361ae650dSJack F Vogel 	i40e_aqc_opc_query_hmc_resource_profile	= 0x0500,
24461ae650dSJack F Vogel 	i40e_aqc_opc_set_hmc_resource_profile	= 0x0501,
24561ae650dSJack F Vogel 
24661ae650dSJack F Vogel 	/* phy commands*/
24761ae650dSJack F Vogel 	i40e_aqc_opc_get_phy_abilities		= 0x0600,
24861ae650dSJack F Vogel 	i40e_aqc_opc_set_phy_config		= 0x0601,
24961ae650dSJack F Vogel 	i40e_aqc_opc_set_mac_config		= 0x0603,
25061ae650dSJack F Vogel 	i40e_aqc_opc_set_link_restart_an	= 0x0605,
25161ae650dSJack F Vogel 	i40e_aqc_opc_get_link_status		= 0x0607,
25261ae650dSJack F Vogel 	i40e_aqc_opc_set_phy_int_mask		= 0x0613,
25361ae650dSJack F Vogel 	i40e_aqc_opc_get_local_advt_reg		= 0x0614,
25461ae650dSJack F Vogel 	i40e_aqc_opc_set_local_advt_reg		= 0x0615,
25561ae650dSJack F Vogel 	i40e_aqc_opc_get_partner_advt		= 0x0616,
25661ae650dSJack F Vogel 	i40e_aqc_opc_set_lb_modes		= 0x0618,
25761ae650dSJack F Vogel 	i40e_aqc_opc_get_phy_wol_caps		= 0x0621,
25861ae650dSJack F Vogel 	i40e_aqc_opc_set_phy_debug		= 0x0622,
25961ae650dSJack F Vogel 	i40e_aqc_opc_upload_ext_phy_fm		= 0x0625,
260fdb6f38aSEric Joyner 	i40e_aqc_opc_run_phy_activity		= 0x0626,
261ceebc2f3SEric Joyner 	i40e_aqc_opc_set_phy_register		= 0x0628,
262ceebc2f3SEric Joyner 	i40e_aqc_opc_get_phy_register		= 0x0629,
26361ae650dSJack F Vogel 
26461ae650dSJack F Vogel 	/* NVM commands */
26561ae650dSJack F Vogel 	i40e_aqc_opc_nvm_read			= 0x0701,
26661ae650dSJack F Vogel 	i40e_aqc_opc_nvm_erase			= 0x0702,
26761ae650dSJack F Vogel 	i40e_aqc_opc_nvm_update			= 0x0703,
26861ae650dSJack F Vogel 	i40e_aqc_opc_nvm_config_read		= 0x0704,
26961ae650dSJack F Vogel 	i40e_aqc_opc_nvm_config_write		= 0x0705,
270ceebc2f3SEric Joyner 	i40e_aqc_opc_nvm_progress		= 0x0706,
271be771cdaSJack F Vogel 	i40e_aqc_opc_oem_post_update		= 0x0720,
272fdb6f38aSEric Joyner 	i40e_aqc_opc_thermal_sensor		= 0x0721,
27361ae650dSJack F Vogel 
27461ae650dSJack F Vogel 	/* virtualization commands */
27561ae650dSJack F Vogel 	i40e_aqc_opc_send_msg_to_pf		= 0x0801,
27661ae650dSJack F Vogel 	i40e_aqc_opc_send_msg_to_vf		= 0x0802,
27761ae650dSJack F Vogel 	i40e_aqc_opc_send_msg_to_peer		= 0x0803,
27861ae650dSJack F Vogel 
27961ae650dSJack F Vogel 	/* alternate structure */
28061ae650dSJack F Vogel 	i40e_aqc_opc_alternate_write		= 0x0900,
28161ae650dSJack F Vogel 	i40e_aqc_opc_alternate_write_indirect	= 0x0901,
28261ae650dSJack F Vogel 	i40e_aqc_opc_alternate_read		= 0x0902,
28361ae650dSJack F Vogel 	i40e_aqc_opc_alternate_read_indirect	= 0x0903,
28461ae650dSJack F Vogel 	i40e_aqc_opc_alternate_write_done	= 0x0904,
28561ae650dSJack F Vogel 	i40e_aqc_opc_alternate_set_mode		= 0x0905,
28661ae650dSJack F Vogel 	i40e_aqc_opc_alternate_clear_port	= 0x0906,
28761ae650dSJack F Vogel 
28861ae650dSJack F Vogel 	/* LLDP commands */
28961ae650dSJack F Vogel 	i40e_aqc_opc_lldp_get_mib	= 0x0A00,
29061ae650dSJack F Vogel 	i40e_aqc_opc_lldp_update_mib	= 0x0A01,
29161ae650dSJack F Vogel 	i40e_aqc_opc_lldp_add_tlv	= 0x0A02,
29261ae650dSJack F Vogel 	i40e_aqc_opc_lldp_update_tlv	= 0x0A03,
29361ae650dSJack F Vogel 	i40e_aqc_opc_lldp_delete_tlv	= 0x0A04,
29461ae650dSJack F Vogel 	i40e_aqc_opc_lldp_stop		= 0x0A05,
29561ae650dSJack F Vogel 	i40e_aqc_opc_lldp_start		= 0x0A06,
296f247dc25SJack F Vogel 	i40e_aqc_opc_get_cee_dcb_cfg	= 0x0A07,
297f247dc25SJack F Vogel 	i40e_aqc_opc_lldp_set_local_mib	= 0x0A08,
298f247dc25SJack F Vogel 	i40e_aqc_opc_lldp_stop_start_spec_agent	= 0x0A09,
299*b4a7ce06SEric Joyner 	i40e_aqc_opc_lldp_restore		= 0x0A0A,
30061ae650dSJack F Vogel 
30161ae650dSJack F Vogel 	/* Tunnel commands */
30261ae650dSJack F Vogel 	i40e_aqc_opc_add_udp_tunnel	= 0x0B00,
30361ae650dSJack F Vogel 	i40e_aqc_opc_del_udp_tunnel	= 0x0B01,
3044294f337SSean Bruno 	i40e_aqc_opc_set_rss_key	= 0x0B02,
3054294f337SSean Bruno 	i40e_aqc_opc_set_rss_lut	= 0x0B03,
3064294f337SSean Bruno 	i40e_aqc_opc_get_rss_key	= 0x0B04,
3074294f337SSean Bruno 	i40e_aqc_opc_get_rss_lut	= 0x0B05,
30861ae650dSJack F Vogel 
30961ae650dSJack F Vogel 	/* Async Events */
31061ae650dSJack F Vogel 	i40e_aqc_opc_event_lan_overflow		= 0x1001,
31161ae650dSJack F Vogel 
31261ae650dSJack F Vogel 	/* OEM commands */
31361ae650dSJack F Vogel 	i40e_aqc_opc_oem_parameter_change	= 0xFE00,
31461ae650dSJack F Vogel 	i40e_aqc_opc_oem_device_status_change	= 0xFE01,
315f247dc25SJack F Vogel 	i40e_aqc_opc_oem_ocsd_initialize	= 0xFE02,
316f247dc25SJack F Vogel 	i40e_aqc_opc_oem_ocbb_initialize	= 0xFE03,
31761ae650dSJack F Vogel 
31861ae650dSJack F Vogel 	/* debug commands */
31961ae650dSJack F Vogel 	i40e_aqc_opc_debug_read_reg		= 0xFF03,
32061ae650dSJack F Vogel 	i40e_aqc_opc_debug_write_reg		= 0xFF04,
32161ae650dSJack F Vogel 	i40e_aqc_opc_debug_modify_reg		= 0xFF07,
32261ae650dSJack F Vogel 	i40e_aqc_opc_debug_dump_internals	= 0xFF08,
32361ae650dSJack F Vogel };
32461ae650dSJack F Vogel 
32561ae650dSJack F Vogel /* command structures and indirect data structures */
32661ae650dSJack F Vogel 
32761ae650dSJack F Vogel /* Structure naming conventions:
32861ae650dSJack F Vogel  * - no suffix for direct command descriptor structures
32961ae650dSJack F Vogel  * - _data for indirect sent data
33061ae650dSJack F Vogel  * - _resp for indirect return data (data which is both will use _data)
33161ae650dSJack F Vogel  * - _completion for direct return data
33261ae650dSJack F Vogel  * - _element_ for repeated elements (may also be _data or _resp)
33361ae650dSJack F Vogel  *
33461ae650dSJack F Vogel  * Command structures are expected to overlay the params.raw member of the basic
33561ae650dSJack F Vogel  * descriptor, and as such cannot exceed 16 bytes in length.
33661ae650dSJack F Vogel  */
33761ae650dSJack F Vogel 
33861ae650dSJack F Vogel /* This macro is used to generate a compilation error if a structure
33961ae650dSJack F Vogel  * is not exactly the correct length. It gives a divide by zero error if the
34061ae650dSJack F Vogel  * structure is not of the correct size, otherwise it creates an enum that is
34161ae650dSJack F Vogel  * never used.
34261ae650dSJack F Vogel  */
34361ae650dSJack F Vogel #define I40E_CHECK_STRUCT_LEN(n, X) enum i40e_static_assert_enum_##X \
34461ae650dSJack F Vogel 	{ i40e_static_assert_##X = (n)/((sizeof(struct X) == (n)) ? 1 : 0) }
34561ae650dSJack F Vogel 
34661ae650dSJack F Vogel /* This macro is used extensively to ensure that command structures are 16
34761ae650dSJack F Vogel  * bytes in length as they have to map to the raw array of that size.
34861ae650dSJack F Vogel  */
34961ae650dSJack F Vogel #define I40E_CHECK_CMD_LENGTH(X)	I40E_CHECK_STRUCT_LEN(16, X)
35061ae650dSJack F Vogel 
35161ae650dSJack F Vogel /* internal (0x00XX) commands */
35261ae650dSJack F Vogel 
35361ae650dSJack F Vogel /* Get version (direct 0x0001) */
35461ae650dSJack F Vogel struct i40e_aqc_get_version {
35561ae650dSJack F Vogel 	__le32 rom_ver;
35661ae650dSJack F Vogel 	__le32 fw_build;
35761ae650dSJack F Vogel 	__le16 fw_major;
35861ae650dSJack F Vogel 	__le16 fw_minor;
35961ae650dSJack F Vogel 	__le16 api_major;
36061ae650dSJack F Vogel 	__le16 api_minor;
36161ae650dSJack F Vogel };
36261ae650dSJack F Vogel 
36361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_version);
36461ae650dSJack F Vogel 
36561ae650dSJack F Vogel /* Send driver version (indirect 0x0002) */
36661ae650dSJack F Vogel struct i40e_aqc_driver_version {
36761ae650dSJack F Vogel 	u8	driver_major_ver;
36861ae650dSJack F Vogel 	u8	driver_minor_ver;
36961ae650dSJack F Vogel 	u8	driver_build_ver;
37061ae650dSJack F Vogel 	u8	driver_subbuild_ver;
37161ae650dSJack F Vogel 	u8	reserved[4];
37261ae650dSJack F Vogel 	__le32	address_high;
37361ae650dSJack F Vogel 	__le32	address_low;
37461ae650dSJack F Vogel };
37561ae650dSJack F Vogel 
37661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_driver_version);
37761ae650dSJack F Vogel 
37861ae650dSJack F Vogel /* Queue Shutdown (direct 0x0003) */
37961ae650dSJack F Vogel struct i40e_aqc_queue_shutdown {
38061ae650dSJack F Vogel 	__le32	driver_unloading;
38161ae650dSJack F Vogel #define I40E_AQ_DRIVER_UNLOADING	0x1
38261ae650dSJack F Vogel 	u8	reserved[12];
38361ae650dSJack F Vogel };
38461ae650dSJack F Vogel 
38561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_queue_shutdown);
38661ae650dSJack F Vogel 
38761ae650dSJack F Vogel /* Set PF context (0x0004, direct) */
38861ae650dSJack F Vogel struct i40e_aqc_set_pf_context {
38961ae650dSJack F Vogel 	u8	pf_id;
39061ae650dSJack F Vogel 	u8	reserved[15];
39161ae650dSJack F Vogel };
39261ae650dSJack F Vogel 
39361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_pf_context);
39461ae650dSJack F Vogel 
39561ae650dSJack F Vogel /* Request resource ownership (direct 0x0008)
39661ae650dSJack F Vogel  * Release resource ownership (direct 0x0009)
39761ae650dSJack F Vogel  */
39861ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM			1
39961ae650dSJack F Vogel #define I40E_AQ_RESOURCE_SDP			2
40061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_ACCESS_READ		1
40161ae650dSJack F Vogel #define I40E_AQ_RESOURCE_ACCESS_WRITE		2
40261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM_READ_TIMEOUT	3000
40361ae650dSJack F Vogel #define I40E_AQ_RESOURCE_NVM_WRITE_TIMEOUT	180000
40461ae650dSJack F Vogel 
40561ae650dSJack F Vogel struct i40e_aqc_request_resource {
40661ae650dSJack F Vogel 	__le16	resource_id;
40761ae650dSJack F Vogel 	__le16	access_type;
40861ae650dSJack F Vogel 	__le32	timeout;
40961ae650dSJack F Vogel 	__le32	resource_number;
41061ae650dSJack F Vogel 	u8	reserved[4];
41161ae650dSJack F Vogel };
41261ae650dSJack F Vogel 
41361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_request_resource);
41461ae650dSJack F Vogel 
41561ae650dSJack F Vogel /* Get function capabilities (indirect 0x000A)
41661ae650dSJack F Vogel  * Get device capabilities (indirect 0x000B)
41761ae650dSJack F Vogel  */
41861ae650dSJack F Vogel struct i40e_aqc_list_capabilites {
41961ae650dSJack F Vogel 	u8 command_flags;
42061ae650dSJack F Vogel #define I40E_AQ_LIST_CAP_PF_INDEX_EN	1
42161ae650dSJack F Vogel 	u8 pf_index;
42261ae650dSJack F Vogel 	u8 reserved[2];
42361ae650dSJack F Vogel 	__le32 count;
42461ae650dSJack F Vogel 	__le32 addr_high;
42561ae650dSJack F Vogel 	__le32 addr_low;
42661ae650dSJack F Vogel };
42761ae650dSJack F Vogel 
42861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_list_capabilites);
42961ae650dSJack F Vogel 
43061ae650dSJack F Vogel struct i40e_aqc_list_capabilities_element_resp {
43161ae650dSJack F Vogel 	__le16	id;
43261ae650dSJack F Vogel 	u8	major_rev;
43361ae650dSJack F Vogel 	u8	minor_rev;
43461ae650dSJack F Vogel 	__le32	number;
43561ae650dSJack F Vogel 	__le32	logical_id;
43661ae650dSJack F Vogel 	__le32	phys_id;
43761ae650dSJack F Vogel 	u8	reserved[16];
43861ae650dSJack F Vogel };
43961ae650dSJack F Vogel 
44061ae650dSJack F Vogel /* list of caps */
44161ae650dSJack F Vogel 
44261ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SWITCH_MODE	0x0001
44361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MNG_MODE		0x0002
44461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_NPAR_ACTIVE	0x0003
44561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_OS2BMC_CAP	0x0004
44661ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FUNCTIONS_VALID	0x0005
44761ae650dSJack F Vogel #define I40E_AQ_CAP_ID_ALTERNATE_RAM	0x0006
4487f70bec6SEric Joyner #define I40E_AQ_CAP_ID_WOL_AND_PROXY	0x0008
44961ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SRIOV		0x0012
45061ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VF		0x0013
45161ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VMDQ		0x0014
45261ae650dSJack F Vogel #define I40E_AQ_CAP_ID_8021QBG		0x0015
45361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_8021QBR		0x0016
45461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VSI		0x0017
45561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_DCB		0x0018
45661ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FCOE		0x0021
457f247dc25SJack F Vogel #define I40E_AQ_CAP_ID_ISCSI		0x0022
45861ae650dSJack F Vogel #define I40E_AQ_CAP_ID_RSS		0x0040
45961ae650dSJack F Vogel #define I40E_AQ_CAP_ID_RXQ		0x0041
46061ae650dSJack F Vogel #define I40E_AQ_CAP_ID_TXQ		0x0042
46161ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MSIX		0x0043
46261ae650dSJack F Vogel #define I40E_AQ_CAP_ID_VF_MSIX		0x0044
46361ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FLOW_DIRECTOR	0x0045
46461ae650dSJack F Vogel #define I40E_AQ_CAP_ID_1588		0x0046
46561ae650dSJack F Vogel #define I40E_AQ_CAP_ID_IWARP		0x0051
46661ae650dSJack F Vogel #define I40E_AQ_CAP_ID_LED		0x0061
46761ae650dSJack F Vogel #define I40E_AQ_CAP_ID_SDP		0x0062
46861ae650dSJack F Vogel #define I40E_AQ_CAP_ID_MDIO		0x0063
4697f70bec6SEric Joyner #define I40E_AQ_CAP_ID_WSR_PROT		0x0064
4704294f337SSean Bruno #define I40E_AQ_CAP_ID_NVM_MGMT		0x0080
47161ae650dSJack F Vogel #define I40E_AQ_CAP_ID_FLEX10		0x00F1
47261ae650dSJack F Vogel #define I40E_AQ_CAP_ID_CEM		0x00F2
47361ae650dSJack F Vogel 
47461ae650dSJack F Vogel /* Set CPPM Configuration (direct 0x0103) */
47561ae650dSJack F Vogel struct i40e_aqc_cppm_configuration {
47661ae650dSJack F Vogel 	__le16	command_flags;
47761ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_LTRC	0x0800
47861ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMCTH	0x1000
47961ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMCTLX	0x2000
48061ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_HPTC	0x4000
48161ae650dSJack F Vogel #define I40E_AQ_CPPM_EN_DMARC	0x8000
48261ae650dSJack F Vogel 	__le16	ttlx;
48361ae650dSJack F Vogel 	__le32	dmacr;
48461ae650dSJack F Vogel 	__le16	dmcth;
48561ae650dSJack F Vogel 	u8	hptc;
48661ae650dSJack F Vogel 	u8	reserved;
48761ae650dSJack F Vogel 	__le32	pfltrc;
48861ae650dSJack F Vogel };
48961ae650dSJack F Vogel 
49061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_cppm_configuration);
49161ae650dSJack F Vogel 
49261ae650dSJack F Vogel /* Set ARP Proxy command / response (indirect 0x0104) */
49361ae650dSJack F Vogel struct i40e_aqc_arp_proxy_data {
49461ae650dSJack F Vogel 	__le16	command_flags;
4954294f337SSean Bruno #define I40E_AQ_ARP_INIT_IPV4	0x0800
4964294f337SSean Bruno #define I40E_AQ_ARP_UNSUP_CTL	0x1000
4974294f337SSean Bruno #define I40E_AQ_ARP_ENA		0x2000
4984294f337SSean Bruno #define I40E_AQ_ARP_ADD_IPV4	0x4000
4994294f337SSean Bruno #define I40E_AQ_ARP_DEL_IPV4	0x8000
50061ae650dSJack F Vogel 	__le16	table_id;
5014294f337SSean Bruno 	__le32	enabled_offloads;
5024294f337SSean Bruno #define I40E_AQ_ARP_DIRECTED_OFFLOAD_ENABLE	0x00000020
5034294f337SSean Bruno #define I40E_AQ_ARP_OFFLOAD_ENABLE		0x00000800
50461ae650dSJack F Vogel 	__le32	ip_addr;
50561ae650dSJack F Vogel 	u8	mac_addr[6];
506f247dc25SJack F Vogel 	u8	reserved[2];
50761ae650dSJack F Vogel };
50861ae650dSJack F Vogel 
509f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x14, i40e_aqc_arp_proxy_data);
510f247dc25SJack F Vogel 
51161ae650dSJack F Vogel /* Set NS Proxy Table Entry Command (indirect 0x0105) */
51261ae650dSJack F Vogel struct i40e_aqc_ns_proxy_data {
51361ae650dSJack F Vogel 	__le16	table_idx_mac_addr_0;
51461ae650dSJack F Vogel 	__le16	table_idx_mac_addr_1;
51561ae650dSJack F Vogel 	__le16	table_idx_ipv6_0;
51661ae650dSJack F Vogel 	__le16	table_idx_ipv6_1;
51761ae650dSJack F Vogel 	__le16	control;
5184294f337SSean Bruno #define I40E_AQ_NS_PROXY_ADD_0		0x0001
5194294f337SSean Bruno #define I40E_AQ_NS_PROXY_DEL_0		0x0002
5204294f337SSean Bruno #define I40E_AQ_NS_PROXY_ADD_1		0x0004
5214294f337SSean Bruno #define I40E_AQ_NS_PROXY_DEL_1		0x0008
5224294f337SSean Bruno #define I40E_AQ_NS_PROXY_ADD_IPV6_0	0x0010
5234294f337SSean Bruno #define I40E_AQ_NS_PROXY_DEL_IPV6_0	0x0020
5244294f337SSean Bruno #define I40E_AQ_NS_PROXY_ADD_IPV6_1	0x0040
5254294f337SSean Bruno #define I40E_AQ_NS_PROXY_DEL_IPV6_1	0x0080
5264294f337SSean Bruno #define I40E_AQ_NS_PROXY_COMMAND_SEQ	0x0100
5274294f337SSean Bruno #define I40E_AQ_NS_PROXY_INIT_IPV6_TBL	0x0200
5284294f337SSean Bruno #define I40E_AQ_NS_PROXY_INIT_MAC_TBL	0x0400
5294294f337SSean Bruno #define I40E_AQ_NS_PROXY_OFFLOAD_ENABLE	0x0800
5304294f337SSean Bruno #define I40E_AQ_NS_PROXY_DIRECTED_OFFLOAD_ENABLE	0x1000
53161ae650dSJack F Vogel 	u8	mac_addr_0[6];
53261ae650dSJack F Vogel 	u8	mac_addr_1[6];
53361ae650dSJack F Vogel 	u8	local_mac_addr[6];
53461ae650dSJack F Vogel 	u8	ipv6_addr_0[16]; /* Warning! spec specifies BE byte order */
53561ae650dSJack F Vogel 	u8	ipv6_addr_1[16];
53661ae650dSJack F Vogel };
53761ae650dSJack F Vogel 
538f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x3c, i40e_aqc_ns_proxy_data);
539f247dc25SJack F Vogel 
54061ae650dSJack F Vogel /* Manage LAA Command (0x0106) - obsolete */
54161ae650dSJack F Vogel struct i40e_aqc_mng_laa {
54261ae650dSJack F Vogel 	__le16	command_flags;
54361ae650dSJack F Vogel #define I40E_AQ_LAA_FLAG_WR	0x8000
54461ae650dSJack F Vogel 	u8	reserved[2];
54561ae650dSJack F Vogel 	__le32	sal;
54661ae650dSJack F Vogel 	__le16	sah;
54761ae650dSJack F Vogel 	u8	reserved2[6];
54861ae650dSJack F Vogel };
54961ae650dSJack F Vogel 
550f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mng_laa);
551f247dc25SJack F Vogel 
55261ae650dSJack F Vogel /* Manage MAC Address Read Command (indirect 0x0107) */
55361ae650dSJack F Vogel struct i40e_aqc_mac_address_read {
55461ae650dSJack F Vogel 	__le16	command_flags;
55561ae650dSJack F Vogel #define I40E_AQC_LAN_ADDR_VALID		0x10
55661ae650dSJack F Vogel #define I40E_AQC_SAN_ADDR_VALID		0x20
55761ae650dSJack F Vogel #define I40E_AQC_PORT_ADDR_VALID	0x40
55861ae650dSJack F Vogel #define I40E_AQC_WOL_ADDR_VALID		0x80
559be771cdaSJack F Vogel #define I40E_AQC_MC_MAG_EN_VALID	0x100
560cb6b8299SEric Joyner #define I40E_AQC_WOL_PRESERVE_STATUS	0x200
561cb6b8299SEric Joyner #define I40E_AQC_ADDR_VALID_MASK	0x3F0
56261ae650dSJack F Vogel 	u8	reserved[6];
56361ae650dSJack F Vogel 	__le32	addr_high;
56461ae650dSJack F Vogel 	__le32	addr_low;
56561ae650dSJack F Vogel };
56661ae650dSJack F Vogel 
56761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_read);
56861ae650dSJack F Vogel 
56961ae650dSJack F Vogel struct i40e_aqc_mac_address_read_data {
57061ae650dSJack F Vogel 	u8 pf_lan_mac[6];
57161ae650dSJack F Vogel 	u8 pf_san_mac[6];
57261ae650dSJack F Vogel 	u8 port_mac[6];
57361ae650dSJack F Vogel 	u8 pf_wol_mac[6];
57461ae650dSJack F Vogel };
57561ae650dSJack F Vogel 
57661ae650dSJack F Vogel I40E_CHECK_STRUCT_LEN(24, i40e_aqc_mac_address_read_data);
57761ae650dSJack F Vogel 
57861ae650dSJack F Vogel /* Manage MAC Address Write Command (0x0108) */
57961ae650dSJack F Vogel struct i40e_aqc_mac_address_write {
58061ae650dSJack F Vogel 	__le16	command_flags;
5814294f337SSean Bruno #define I40E_AQC_MC_MAG_EN		0x0100
582cb6b8299SEric Joyner #define I40E_AQC_WOL_PRESERVE_ON_PFR	0x0200
58361ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_LAA_ONLY	0x0000
58461ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_LAA_WOL	0x4000
58561ae650dSJack F Vogel #define I40E_AQC_WRITE_TYPE_PORT	0x8000
586be771cdaSJack F Vogel #define I40E_AQC_WRITE_TYPE_UPDATE_MC_MAG	0xC000
587be771cdaSJack F Vogel #define I40E_AQC_WRITE_TYPE_MASK	0xC000
588be771cdaSJack F Vogel 
58961ae650dSJack F Vogel 	__le16	mac_sah;
59061ae650dSJack F Vogel 	__le32	mac_sal;
59161ae650dSJack F Vogel 	u8	reserved[8];
59261ae650dSJack F Vogel };
59361ae650dSJack F Vogel 
59461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_write);
59561ae650dSJack F Vogel 
59661ae650dSJack F Vogel /* PXE commands (0x011x) */
59761ae650dSJack F Vogel 
59861ae650dSJack F Vogel /* Clear PXE Command and response  (direct 0x0110) */
59961ae650dSJack F Vogel struct i40e_aqc_clear_pxe {
60061ae650dSJack F Vogel 	u8	rx_cnt;
60161ae650dSJack F Vogel 	u8	reserved[15];
60261ae650dSJack F Vogel };
60361ae650dSJack F Vogel 
60461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_clear_pxe);
60561ae650dSJack F Vogel 
6064294f337SSean Bruno /* Set WoL Filter (0x0120) */
6074294f337SSean Bruno 
6084294f337SSean Bruno struct i40e_aqc_set_wol_filter {
6094294f337SSean Bruno 	__le16 filter_index;
6104294f337SSean Bruno #define I40E_AQC_MAX_NUM_WOL_FILTERS	8
6114294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_SHIFT	15
6124294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_MASK	(0x1 << \
6134294f337SSean Bruno 		I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_SHIFT)
6144294f337SSean Bruno 
6154294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_INDEX_SHIFT		0
6164294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_INDEX_MASK	(0x7 << \
6174294f337SSean Bruno 		I40E_AQC_SET_WOL_FILTER_INDEX_SHIFT)
6184294f337SSean Bruno 	__le16 cmd_flags;
6194294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER				0x8000
6204294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_NO_TCO_WOL		0x4000
621cb6b8299SEric Joyner #define I40E_AQC_SET_WOL_FILTER_WOL_PRESERVE_ON_PFR	0x2000
6224294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_ACTION_CLEAR		0
6234294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_ACTION_SET		1
6244294f337SSean Bruno 	__le16 valid_flags;
6254294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_ACTION_VALID		0x8000
6264294f337SSean Bruno #define I40E_AQC_SET_WOL_FILTER_NO_TCO_ACTION_VALID	0x4000
6274294f337SSean Bruno 	u8 reserved[2];
6284294f337SSean Bruno 	__le32	address_high;
6294294f337SSean Bruno 	__le32	address_low;
6304294f337SSean Bruno };
6314294f337SSean Bruno 
6324294f337SSean Bruno I40E_CHECK_CMD_LENGTH(i40e_aqc_set_wol_filter);
6334294f337SSean Bruno 
6344294f337SSean Bruno struct i40e_aqc_set_wol_filter_data {
6354294f337SSean Bruno 	u8 filter[128];
6364294f337SSean Bruno 	u8 mask[16];
6374294f337SSean Bruno };
6384294f337SSean Bruno 
6394294f337SSean Bruno I40E_CHECK_STRUCT_LEN(0x90, i40e_aqc_set_wol_filter_data);
6404294f337SSean Bruno 
6414294f337SSean Bruno /* Get Wake Reason (0x0121) */
6424294f337SSean Bruno 
6434294f337SSean Bruno struct i40e_aqc_get_wake_reason_completion {
6444294f337SSean Bruno 	u8 reserved_1[2];
6454294f337SSean Bruno 	__le16 wake_reason;
6464294f337SSean Bruno #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_SHIFT	0
6474294f337SSean Bruno #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_MASK (0xFF << \
6484294f337SSean Bruno 		I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_SHIFT)
6494294f337SSean Bruno #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_SHIFT	8
6504294f337SSean Bruno #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_MASK	(0xFF << \
6514294f337SSean Bruno 		I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_SHIFT)
6524294f337SSean Bruno 	u8 reserved_2[12];
6534294f337SSean Bruno };
6544294f337SSean Bruno 
6554294f337SSean Bruno I40E_CHECK_CMD_LENGTH(i40e_aqc_get_wake_reason_completion);
6564294f337SSean Bruno 
65761ae650dSJack F Vogel /* Switch configuration commands (0x02xx) */
65861ae650dSJack F Vogel 
65961ae650dSJack F Vogel /* Used by many indirect commands that only pass an seid and a buffer in the
66061ae650dSJack F Vogel  * command
66161ae650dSJack F Vogel  */
66261ae650dSJack F Vogel struct i40e_aqc_switch_seid {
66361ae650dSJack F Vogel 	__le16	seid;
66461ae650dSJack F Vogel 	u8	reserved[6];
66561ae650dSJack F Vogel 	__le32	addr_high;
66661ae650dSJack F Vogel 	__le32	addr_low;
66761ae650dSJack F Vogel };
66861ae650dSJack F Vogel 
66961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_switch_seid);
67061ae650dSJack F Vogel 
67161ae650dSJack F Vogel /* Get Switch Configuration command (indirect 0x0200)
67261ae650dSJack F Vogel  * uses i40e_aqc_switch_seid for the descriptor
67361ae650dSJack F Vogel  */
67461ae650dSJack F Vogel struct i40e_aqc_get_switch_config_header_resp {
67561ae650dSJack F Vogel 	__le16	num_reported;
67661ae650dSJack F Vogel 	__le16	num_total;
67761ae650dSJack F Vogel 	u8	reserved[12];
67861ae650dSJack F Vogel };
67961ae650dSJack F Vogel 
680f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_config_header_resp);
681f247dc25SJack F Vogel 
68261ae650dSJack F Vogel struct i40e_aqc_switch_config_element_resp {
68361ae650dSJack F Vogel 	u8	element_type;
68461ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_MAC	1
68561ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PF		2
68661ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VF		3
68761ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_EMP	4
68861ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_BMC	5
68961ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PV		16
69061ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VEB	17
69161ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_PA		18
69261ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_TYPE_VSI	19
69361ae650dSJack F Vogel 	u8	revision;
69461ae650dSJack F Vogel #define I40E_AQ_SW_ELEM_REV_1		1
69561ae650dSJack F Vogel 	__le16	seid;
69661ae650dSJack F Vogel 	__le16	uplink_seid;
69761ae650dSJack F Vogel 	__le16	downlink_seid;
69861ae650dSJack F Vogel 	u8	reserved[3];
69961ae650dSJack F Vogel 	u8	connection_type;
70061ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_REGULAR	0x1
70161ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_DEFAULT	0x2
70261ae650dSJack F Vogel #define I40E_AQ_CONN_TYPE_CASCADED	0x3
70361ae650dSJack F Vogel 	__le16	scheduler_id;
70461ae650dSJack F Vogel 	__le16	element_info;
70561ae650dSJack F Vogel };
70661ae650dSJack F Vogel 
707f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_config_element_resp);
708f247dc25SJack F Vogel 
70961ae650dSJack F Vogel /* Get Switch Configuration (indirect 0x0200)
71061ae650dSJack F Vogel  *    an array of elements are returned in the response buffer
71161ae650dSJack F Vogel  *    the first in the array is the header, remainder are elements
71261ae650dSJack F Vogel  */
71361ae650dSJack F Vogel struct i40e_aqc_get_switch_config_resp {
71461ae650dSJack F Vogel 	struct i40e_aqc_get_switch_config_header_resp	header;
71561ae650dSJack F Vogel 	struct i40e_aqc_switch_config_element_resp	element[1];
71661ae650dSJack F Vogel };
71761ae650dSJack F Vogel 
718f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_switch_config_resp);
719f247dc25SJack F Vogel 
72061ae650dSJack F Vogel /* Add Statistics (direct 0x0201)
72161ae650dSJack F Vogel  * Remove Statistics (direct 0x0202)
72261ae650dSJack F Vogel  */
72361ae650dSJack F Vogel struct i40e_aqc_add_remove_statistics {
72461ae650dSJack F Vogel 	__le16	seid;
72561ae650dSJack F Vogel 	__le16	vlan;
72661ae650dSJack F Vogel 	__le16	stat_index;
72761ae650dSJack F Vogel 	u8	reserved[10];
72861ae650dSJack F Vogel };
72961ae650dSJack F Vogel 
73061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_statistics);
73161ae650dSJack F Vogel 
73261ae650dSJack F Vogel /* Set Port Parameters command (direct 0x0203) */
73361ae650dSJack F Vogel struct i40e_aqc_set_port_parameters {
73461ae650dSJack F Vogel 	__le16	command_flags;
73561ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_SAVE_BAD_PACKETS	1
73661ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_PAD_SHORT_PACKETS	2 /* must set! */
73761ae650dSJack F Vogel #define I40E_AQ_SET_P_PARAMS_DOUBLE_VLAN_ENA	4
73861ae650dSJack F Vogel 	__le16	bad_frame_vsi;
7394294f337SSean Bruno #define I40E_AQ_SET_P_PARAMS_BFRAME_SEID_SHIFT	0x0
7404294f337SSean Bruno #define I40E_AQ_SET_P_PARAMS_BFRAME_SEID_MASK	0x3FF
74161ae650dSJack F Vogel 	__le16	default_seid;        /* reserved for command */
74261ae650dSJack F Vogel 	u8	reserved[10];
74361ae650dSJack F Vogel };
74461ae650dSJack F Vogel 
74561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_port_parameters);
74661ae650dSJack F Vogel 
74761ae650dSJack F Vogel /* Get Switch Resource Allocation (indirect 0x0204) */
74861ae650dSJack F Vogel struct i40e_aqc_get_switch_resource_alloc {
74961ae650dSJack F Vogel 	u8	num_entries;         /* reserved for command */
75061ae650dSJack F Vogel 	u8	reserved[7];
75161ae650dSJack F Vogel 	__le32	addr_high;
75261ae650dSJack F Vogel 	__le32	addr_low;
75361ae650dSJack F Vogel };
75461ae650dSJack F Vogel 
75561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_resource_alloc);
75661ae650dSJack F Vogel 
75761ae650dSJack F Vogel /* expect an array of these structs in the response buffer */
75861ae650dSJack F Vogel struct i40e_aqc_switch_resource_alloc_element_resp {
75961ae650dSJack F Vogel 	u8	resource_type;
76061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VEB		0x0
76161ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VSI		0x1
76261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MACADDR		0x2
76361ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_STAG		0x3
76461ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_ETAG		0x4
76561ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MULTICAST_HASH	0x5
76661ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_UNICAST_HASH	0x6
76761ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN		0x7
76861ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VSI_LIST_ENTRY	0x8
76961ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_ETAG_LIST_ENTRY	0x9
77061ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN_STAT_POOL	0xA
77161ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_MIRROR_RULE	0xB
77261ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_QUEUE_SETS	0xC
77361ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VLAN_FILTERS	0xD
77461ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_INNER_MAC_FILTERS	0xF
77561ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_IP_FILTERS	0x10
77661ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_GRE_VN_KEYS	0x11
77761ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_VN2_KEYS		0x12
77861ae650dSJack F Vogel #define I40E_AQ_RESOURCE_TYPE_TUNNEL_PORTS	0x13
77961ae650dSJack F Vogel 	u8	reserved1;
78061ae650dSJack F Vogel 	__le16	guaranteed;
78161ae650dSJack F Vogel 	__le16	total;
78261ae650dSJack F Vogel 	__le16	used;
78361ae650dSJack F Vogel 	__le16	total_unalloced;
78461ae650dSJack F Vogel 	u8	reserved2[6];
78561ae650dSJack F Vogel };
78661ae650dSJack F Vogel 
787f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_resource_alloc_element_resp);
788f247dc25SJack F Vogel 
789fdb6f38aSEric Joyner /* Set Switch Configuration (direct 0x0205) */
790fdb6f38aSEric Joyner struct i40e_aqc_set_switch_config {
791fdb6f38aSEric Joyner 	__le16	flags;
7924294f337SSean Bruno /* flags used for both fields below */
793fdb6f38aSEric Joyner #define I40E_AQ_SET_SWITCH_CFG_PROMISC		0x0001
794fdb6f38aSEric Joyner #define I40E_AQ_SET_SWITCH_CFG_L2_FILTER	0x0002
795ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_CFG_HW_ATR_EVICT	0x0004
796fdb6f38aSEric Joyner 	__le16	valid_flags;
797ceebc2f3SEric Joyner 	/* The ethertype in switch_tag is dropped on ingress and used
798ceebc2f3SEric Joyner 	 * internally by the switch. Set this to zero for the default
799ceebc2f3SEric Joyner 	 * of 0x88a8 (802.1ad). Should be zero for firmware API
800ceebc2f3SEric Joyner 	 * versions lower than 1.7.
801ceebc2f3SEric Joyner 	 */
802ceebc2f3SEric Joyner 	__le16	switch_tag;
803ceebc2f3SEric Joyner 	/* The ethertypes in first_tag and second_tag are used to
804ceebc2f3SEric Joyner 	 * match the outer and inner VLAN tags (respectively) when HW
805ceebc2f3SEric Joyner 	 * double VLAN tagging is enabled via the set port parameters
806ceebc2f3SEric Joyner 	 * AQ command. Otherwise these are both ignored. Set them to
807ceebc2f3SEric Joyner 	 * zero for their defaults of 0x8100 (802.1Q). Should be zero
808ceebc2f3SEric Joyner 	 * for firmware API versions lower than 1.7.
809ceebc2f3SEric Joyner 	 */
810ceebc2f3SEric Joyner 	__le16	first_tag;
811ceebc2f3SEric Joyner 	__le16	second_tag;
812ceebc2f3SEric Joyner 	/* Next byte is split into following:
813ceebc2f3SEric Joyner 	 * Bit 7    : 0 : No action, 1: Switch to mode defined by bits 6:0
814ceebc2f3SEric Joyner 	 * Bit 6    : 0 : Destination Port, 1: source port
815ceebc2f3SEric Joyner 	 * Bit 5..4 : L4 type
816ceebc2f3SEric Joyner 	 * 0: rsvd
817ceebc2f3SEric Joyner 	 * 1: TCP
818ceebc2f3SEric Joyner 	 * 2: UDP
819ceebc2f3SEric Joyner 	 * 3: Both TCP and UDP
820ceebc2f3SEric Joyner 	 * Bits 3:0 Mode
821ceebc2f3SEric Joyner 	 * 0: default mode
822ceebc2f3SEric Joyner 	 * 1: L4 port only mode
823ceebc2f3SEric Joyner 	 * 2: non-tunneled mode
824ceebc2f3SEric Joyner 	 * 3: tunneled mode
825ceebc2f3SEric Joyner 	 */
826ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_BIT7_VALID		0x80
827ceebc2f3SEric Joyner 
828ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_L4_SRC_PORT		0x40
829ceebc2f3SEric Joyner 
830ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_L4_TYPE_RSVD		0x00
831ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_L4_TYPE_TCP		0x10
832ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_L4_TYPE_UDP		0x20
833ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_L4_TYPE_BOTH		0x30
834ceebc2f3SEric Joyner 
835ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_MODE_DEFAULT		0x00
836ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_MODE_L4_PORT		0x01
837ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_MODE_NON_TUNNEL	0x02
838ceebc2f3SEric Joyner #define I40E_AQ_SET_SWITCH_MODE_TUNNEL		0x03
839ceebc2f3SEric Joyner 	u8	mode;
840ceebc2f3SEric Joyner 	u8	rsvd5[5];
841fdb6f38aSEric Joyner };
842fdb6f38aSEric Joyner 
843fdb6f38aSEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_set_switch_config);
844fdb6f38aSEric Joyner 
845d4683565SEric Joyner /* Read Receive control registers  (direct 0x0206)
846d4683565SEric Joyner  * Write Receive control registers (direct 0x0207)
847d4683565SEric Joyner  *     used for accessing Rx control registers that can be
848d4683565SEric Joyner  *     slow and need special handling when under high Rx load
849d4683565SEric Joyner  */
850d4683565SEric Joyner struct i40e_aqc_rx_ctl_reg_read_write {
851d4683565SEric Joyner 	__le32 reserved1;
852d4683565SEric Joyner 	__le32 address;
853d4683565SEric Joyner 	__le32 reserved2;
854d4683565SEric Joyner 	__le32 value;
855d4683565SEric Joyner };
856d4683565SEric Joyner 
857d4683565SEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_rx_ctl_reg_read_write);
858d4683565SEric Joyner 
85961ae650dSJack F Vogel /* Add VSI (indirect 0x0210)
86061ae650dSJack F Vogel  *    this indirect command uses struct i40e_aqc_vsi_properties_data
86161ae650dSJack F Vogel  *    as the indirect buffer (128 bytes)
86261ae650dSJack F Vogel  *
86361ae650dSJack F Vogel  * Update VSI (indirect 0x211)
86461ae650dSJack F Vogel  *     uses the same data structure as Add VSI
86561ae650dSJack F Vogel  *
86661ae650dSJack F Vogel  * Get VSI (indirect 0x0212)
86761ae650dSJack F Vogel  *     uses the same completion and data structure as Add VSI
86861ae650dSJack F Vogel  */
86961ae650dSJack F Vogel struct i40e_aqc_add_get_update_vsi {
87061ae650dSJack F Vogel 	__le16	uplink_seid;
87161ae650dSJack F Vogel 	u8	connection_type;
87261ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_NORMAL	0x1
87361ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_DEFAULT	0x2
87461ae650dSJack F Vogel #define I40E_AQ_VSI_CONN_TYPE_CASCADED	0x3
87561ae650dSJack F Vogel 	u8	reserved1;
87661ae650dSJack F Vogel 	u8	vf_id;
87761ae650dSJack F Vogel 	u8	reserved2;
87861ae650dSJack F Vogel 	__le16	vsi_flags;
87961ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_SHIFT		0x0
88061ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_MASK		(0x3 << I40E_AQ_VSI_TYPE_SHIFT)
88161ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_VF		0x0
88261ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_VMDQ2		0x1
88361ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_PF		0x2
88461ae650dSJack F Vogel #define I40E_AQ_VSI_TYPE_EMP_MNG	0x3
88561ae650dSJack F Vogel #define I40E_AQ_VSI_FLAG_CASCADED_PV	0x4
88661ae650dSJack F Vogel 	__le32	addr_high;
88761ae650dSJack F Vogel 	__le32	addr_low;
88861ae650dSJack F Vogel };
88961ae650dSJack F Vogel 
89061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi);
89161ae650dSJack F Vogel 
89261ae650dSJack F Vogel struct i40e_aqc_add_get_update_vsi_completion {
89361ae650dSJack F Vogel 	__le16 seid;
89461ae650dSJack F Vogel 	__le16 vsi_number;
89561ae650dSJack F Vogel 	__le16 vsi_used;
89661ae650dSJack F Vogel 	__le16 vsi_free;
89761ae650dSJack F Vogel 	__le32 addr_high;
89861ae650dSJack F Vogel 	__le32 addr_low;
89961ae650dSJack F Vogel };
90061ae650dSJack F Vogel 
90161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi_completion);
90261ae650dSJack F Vogel 
90361ae650dSJack F Vogel struct i40e_aqc_vsi_properties_data {
90461ae650dSJack F Vogel 	/* first 96 byte are written by SW */
90561ae650dSJack F Vogel 	__le16	valid_sections;
90661ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SWITCH_VALID		0x0001
90761ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SECURITY_VALID		0x0002
90861ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_VLAN_VALID		0x0004
90961ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_CAS_PV_VALID		0x0008
91061ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_INGRESS_UP_VALID	0x0010
91161ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_EGRESS_UP_VALID	0x0020
91261ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_QUEUE_MAP_VALID	0x0040
91361ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_QUEUE_OPT_VALID	0x0080
91461ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_OUTER_UP_VALID		0x0100
91561ae650dSJack F Vogel #define I40E_AQ_VSI_PROP_SCHED_VALID		0x0200
91661ae650dSJack F Vogel 	/* switch section */
91761ae650dSJack F Vogel 	__le16	switch_id; /* 12bit id combined with flags below */
91861ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_SHIFT		0x0000
91961ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_MASK		(0xFFF << I40E_AQ_VSI_SW_ID_SHIFT)
92061ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_NOT_STAG	0x1000
92161ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB	0x2000
92261ae650dSJack F Vogel #define I40E_AQ_VSI_SW_ID_FLAG_LOCAL_LB	0x4000
92361ae650dSJack F Vogel 	u8	sw_reserved[2];
92461ae650dSJack F Vogel 	/* security section */
92561ae650dSJack F Vogel 	u8	sec_flags;
92661ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ALLOW_DEST_OVRD	0x01
92761ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ENABLE_VLAN_CHK	0x02
92861ae650dSJack F Vogel #define I40E_AQ_VSI_SEC_FLAG_ENABLE_MAC_CHK	0x04
92961ae650dSJack F Vogel 	u8	sec_reserved;
93061ae650dSJack F Vogel 	/* VLAN section */
93161ae650dSJack F Vogel 	__le16	pvid; /* VLANS include priority bits */
93261ae650dSJack F Vogel 	__le16	fcoe_pvid;
93361ae650dSJack F Vogel 	u8	port_vlan_flags;
93461ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_SHIFT	0x00
93561ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_MASK	(0x03 << \
93661ae650dSJack F Vogel 					 I40E_AQ_VSI_PVLAN_MODE_SHIFT)
93761ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_TAGGED	0x01
93861ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_UNTAGGED	0x02
93961ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_MODE_ALL	0x03
94061ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_INSERT_PVID	0x04
94161ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_SHIFT	0x03
94261ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_MASK	(0x3 << \
94361ae650dSJack F Vogel 					 I40E_AQ_VSI_PVLAN_EMOD_SHIFT)
94461ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR_BOTH	0x0
94561ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR_UP	0x08
94661ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_STR	0x10
94761ae650dSJack F Vogel #define I40E_AQ_VSI_PVLAN_EMOD_NOTHING	0x18
94861ae650dSJack F Vogel 	u8	pvlan_reserved[3];
94961ae650dSJack F Vogel 	/* ingress egress up sections */
95061ae650dSJack F Vogel 	__le32	ingress_table; /* bitmap, 3 bits per up */
95161ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP0_SHIFT	0
95261ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP0_MASK	(0x7 << \
95361ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP0_SHIFT)
95461ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP1_SHIFT	3
95561ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP1_MASK	(0x7 << \
95661ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP1_SHIFT)
95761ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP2_SHIFT	6
95861ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP2_MASK	(0x7 << \
95961ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP2_SHIFT)
96061ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP3_SHIFT	9
96161ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP3_MASK	(0x7 << \
96261ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP3_SHIFT)
96361ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP4_SHIFT	12
96461ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP4_MASK	(0x7 << \
96561ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP4_SHIFT)
96661ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP5_SHIFT	15
96761ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP5_MASK	(0x7 << \
96861ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP5_SHIFT)
96961ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP6_SHIFT	18
97061ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP6_MASK	(0x7 << \
97161ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP6_SHIFT)
97261ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP7_SHIFT	21
97361ae650dSJack F Vogel #define I40E_AQ_VSI_UP_TABLE_UP7_MASK	(0x7 << \
97461ae650dSJack F Vogel 					 I40E_AQ_VSI_UP_TABLE_UP7_SHIFT)
97561ae650dSJack F Vogel 	__le32	egress_table;   /* same defines as for ingress table */
97661ae650dSJack F Vogel 	/* cascaded PV section */
97761ae650dSJack F Vogel 	__le16	cas_pv_tag;
97861ae650dSJack F Vogel 	u8	cas_pv_flags;
97961ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_SHIFT		0x00
98061ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_MASK		(0x03 << \
98161ae650dSJack F Vogel 						 I40E_AQ_VSI_CAS_PV_TAGX_SHIFT)
98261ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_LEAVE		0x00
98361ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_REMOVE		0x01
98461ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_TAGX_COPY		0x02
98561ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_INSERT_TAG		0x10
98661ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_ETAG_PRUNE		0x20
98761ae650dSJack F Vogel #define I40E_AQ_VSI_CAS_PV_ACCEPT_HOST_TAG	0x40
98861ae650dSJack F Vogel 	u8	cas_pv_reserved;
98961ae650dSJack F Vogel 	/* queue mapping section */
99061ae650dSJack F Vogel 	__le16	mapping_flags;
99161ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_MAP_CONTIG	0x0
99261ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_MAP_NONCONTIG	0x1
99361ae650dSJack F Vogel 	__le16	queue_mapping[16];
99461ae650dSJack F Vogel #define I40E_AQ_VSI_QUEUE_SHIFT		0x0
99561ae650dSJack F Vogel #define I40E_AQ_VSI_QUEUE_MASK		(0x7FF << I40E_AQ_VSI_QUEUE_SHIFT)
99661ae650dSJack F Vogel 	__le16	tc_mapping[8];
99761ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT	0
99861ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_OFFSET_MASK	(0x1FF << \
99961ae650dSJack F Vogel 					 I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT)
100061ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT	9
100161ae650dSJack F Vogel #define I40E_AQ_VSI_TC_QUE_NUMBER_MASK	(0x7 << \
100261ae650dSJack F Vogel 					 I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT)
100361ae650dSJack F Vogel 	/* queueing option section */
100461ae650dSJack F Vogel 	u8	queueing_opt_flags;
10054294f337SSean Bruno #define I40E_AQ_VSI_QUE_OPT_MULTICAST_UDP_ENA	0x04
10064294f337SSean Bruno #define I40E_AQ_VSI_QUE_OPT_UNICAST_UDP_ENA	0x08
100761ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_OPT_TCP_ENA	0x10
100861ae650dSJack F Vogel #define I40E_AQ_VSI_QUE_OPT_FCOE_ENA	0x20
10094294f337SSean Bruno #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_PF	0x00
10104294f337SSean Bruno #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_VSI	0x40
101161ae650dSJack F Vogel 	u8	queueing_opt_reserved[3];
101261ae650dSJack F Vogel 	/* scheduler section */
101361ae650dSJack F Vogel 	u8	up_enable_bits;
101461ae650dSJack F Vogel 	u8	sched_reserved;
101561ae650dSJack F Vogel 	/* outer up section */
1016d4683565SEric Joyner 	__le32	outer_up_table; /* same structure and defines as ingress tbl */
101761ae650dSJack F Vogel 	u8	cmd_reserved[8];
101861ae650dSJack F Vogel 	/* last 32 bytes are written by FW */
101961ae650dSJack F Vogel 	__le16	qs_handle[8];
102061ae650dSJack F Vogel #define I40E_AQ_VSI_QS_HANDLE_INVALID	0xFFFF
102161ae650dSJack F Vogel 	__le16	stat_counter_idx;
102261ae650dSJack F Vogel 	__le16	sched_id;
102361ae650dSJack F Vogel 	u8	resp_reserved[12];
102461ae650dSJack F Vogel };
102561ae650dSJack F Vogel 
102661ae650dSJack F Vogel I40E_CHECK_STRUCT_LEN(128, i40e_aqc_vsi_properties_data);
102761ae650dSJack F Vogel 
102861ae650dSJack F Vogel /* Add Port Virtualizer (direct 0x0220)
102961ae650dSJack F Vogel  * also used for update PV (direct 0x0221) but only flags are used
103061ae650dSJack F Vogel  * (IS_CTRL_PORT only works on add PV)
103161ae650dSJack F Vogel  */
103261ae650dSJack F Vogel struct i40e_aqc_add_update_pv {
103361ae650dSJack F Vogel 	__le16	command_flags;
103461ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_PV_TYPE		0x1
103561ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_STAG_EN	0x2
103661ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_ETAG_EN	0x4
103761ae650dSJack F Vogel #define I40E_AQC_PV_FLAG_IS_CTRL_PORT		0x8
103861ae650dSJack F Vogel 	__le16	uplink_seid;
103961ae650dSJack F Vogel 	__le16	connected_seid;
104061ae650dSJack F Vogel 	u8	reserved[10];
104161ae650dSJack F Vogel };
104261ae650dSJack F Vogel 
104361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv);
104461ae650dSJack F Vogel 
104561ae650dSJack F Vogel struct i40e_aqc_add_update_pv_completion {
104661ae650dSJack F Vogel 	/* reserved for update; for add also encodes error if rc == ENOSPC */
104761ae650dSJack F Vogel 	__le16	pv_seid;
104861ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_PV	0x1
104961ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_SCHED	0x2
105061ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_COUNTER	0x4
105161ae650dSJack F Vogel #define I40E_AQC_PV_ERR_FLAG_NO_ENTRY	0x8
105261ae650dSJack F Vogel 	u8	reserved[14];
105361ae650dSJack F Vogel };
105461ae650dSJack F Vogel 
105561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv_completion);
105661ae650dSJack F Vogel 
105761ae650dSJack F Vogel /* Get PV Params (direct 0x0222)
105861ae650dSJack F Vogel  * uses i40e_aqc_switch_seid for the descriptor
105961ae650dSJack F Vogel  */
106061ae650dSJack F Vogel 
106161ae650dSJack F Vogel struct i40e_aqc_get_pv_params_completion {
106261ae650dSJack F Vogel 	__le16	seid;
106361ae650dSJack F Vogel 	__le16	default_stag;
106461ae650dSJack F Vogel 	__le16	pv_flags; /* same flags as add_pv */
106561ae650dSJack F Vogel #define I40E_AQC_GET_PV_PV_TYPE			0x1
106661ae650dSJack F Vogel #define I40E_AQC_GET_PV_FRWD_UNKNOWN_STAG	0x2
106761ae650dSJack F Vogel #define I40E_AQC_GET_PV_FRWD_UNKNOWN_ETAG	0x4
106861ae650dSJack F Vogel 	u8	reserved[8];
106961ae650dSJack F Vogel 	__le16	default_port_seid;
107061ae650dSJack F Vogel };
107161ae650dSJack F Vogel 
107261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_pv_params_completion);
107361ae650dSJack F Vogel 
107461ae650dSJack F Vogel /* Add VEB (direct 0x0230) */
107561ae650dSJack F Vogel struct i40e_aqc_add_veb {
107661ae650dSJack F Vogel 	__le16	uplink_seid;
107761ae650dSJack F Vogel 	__le16	downlink_seid;
107861ae650dSJack F Vogel 	__le16	veb_flags;
107961ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_FLOATING		0x1
108061ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT	1
108161ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_MASK		(0x3 << \
108261ae650dSJack F Vogel 					I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT)
108361ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_DEFAULT	0x2
108461ae650dSJack F Vogel #define I40E_AQC_ADD_VEB_PORT_TYPE_DATA		0x4
1085fdb6f38aSEric Joyner #define I40E_AQC_ADD_VEB_ENABLE_L2_FILTER	0x8     /* deprecated */
1086fdb6f38aSEric Joyner #define I40E_AQC_ADD_VEB_ENABLE_DISABLE_STATS	0x10
108761ae650dSJack F Vogel 	u8	enable_tcs;
108861ae650dSJack F Vogel 	u8	reserved[9];
108961ae650dSJack F Vogel };
109061ae650dSJack F Vogel 
109161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb);
109261ae650dSJack F Vogel 
109361ae650dSJack F Vogel struct i40e_aqc_add_veb_completion {
109461ae650dSJack F Vogel 	u8	reserved[6];
109561ae650dSJack F Vogel 	__le16	switch_seid;
109661ae650dSJack F Vogel 	/* also encodes error if rc == ENOSPC; codes are the same as add_pv */
109761ae650dSJack F Vogel 	__le16	veb_seid;
109861ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_VEB		0x1
109961ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_SCHED		0x2
110061ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_COUNTER	0x4
110161ae650dSJack F Vogel #define I40E_AQC_VEB_ERR_FLAG_NO_ENTRY		0x8
110261ae650dSJack F Vogel 	__le16	statistic_index;
110361ae650dSJack F Vogel 	__le16	vebs_used;
110461ae650dSJack F Vogel 	__le16	vebs_free;
110561ae650dSJack F Vogel };
110661ae650dSJack F Vogel 
110761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb_completion);
110861ae650dSJack F Vogel 
110961ae650dSJack F Vogel /* Get VEB Parameters (direct 0x0232)
111061ae650dSJack F Vogel  * uses i40e_aqc_switch_seid for the descriptor
111161ae650dSJack F Vogel  */
111261ae650dSJack F Vogel struct i40e_aqc_get_veb_parameters_completion {
111361ae650dSJack F Vogel 	__le16	seid;
111461ae650dSJack F Vogel 	__le16	switch_id;
111561ae650dSJack F Vogel 	__le16	veb_flags; /* only the first/last flags from 0x0230 is valid */
111661ae650dSJack F Vogel 	__le16	statistic_index;
111761ae650dSJack F Vogel 	__le16	vebs_used;
111861ae650dSJack F Vogel 	__le16	vebs_free;
111961ae650dSJack F Vogel 	u8	reserved[4];
112061ae650dSJack F Vogel };
112161ae650dSJack F Vogel 
112261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_veb_parameters_completion);
112361ae650dSJack F Vogel 
112461ae650dSJack F Vogel /* Delete Element (direct 0x0243)
112561ae650dSJack F Vogel  * uses the generic i40e_aqc_switch_seid
112661ae650dSJack F Vogel  */
112761ae650dSJack F Vogel 
112861ae650dSJack F Vogel /* Add MAC-VLAN (indirect 0x0250) */
112961ae650dSJack F Vogel 
113061ae650dSJack F Vogel /* used for the command for most vlan commands */
113161ae650dSJack F Vogel struct i40e_aqc_macvlan {
113261ae650dSJack F Vogel 	__le16	num_addresses;
113361ae650dSJack F Vogel 	__le16	seid[3];
113461ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT	0
113561ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_NUM_MASK	(0x3FF << \
113661ae650dSJack F Vogel 					I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
113761ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_SEID_VALID		0x8000
113861ae650dSJack F Vogel 	__le32	addr_high;
113961ae650dSJack F Vogel 	__le32	addr_low;
114061ae650dSJack F Vogel };
114161ae650dSJack F Vogel 
114261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_macvlan);
114361ae650dSJack F Vogel 
114461ae650dSJack F Vogel /* indirect data for command and response */
114561ae650dSJack F Vogel struct i40e_aqc_add_macvlan_element_data {
114661ae650dSJack F Vogel 	u8	mac_addr[6];
114761ae650dSJack F Vogel 	__le16	vlan_tag;
114861ae650dSJack F Vogel 	__le16	flags;
114961ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_PERFECT_MATCH	0x0001
115061ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_HASH_MATCH		0x0002
115161ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_IGNORE_VLAN	0x0004
115261ae650dSJack F Vogel #define I40E_AQC_MACVLAN_ADD_TO_QUEUE		0x0008
1153fdb6f38aSEric Joyner #define I40E_AQC_MACVLAN_ADD_USE_SHARED_MAC	0x0010
115461ae650dSJack F Vogel 	__le16	queue_number;
115561ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_QUEUE_SHIFT	0
115661ae650dSJack F Vogel #define I40E_AQC_MACVLAN_CMD_QUEUE_MASK		(0x7FF << \
115761ae650dSJack F Vogel 					I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
115861ae650dSJack F Vogel 	/* response section */
115961ae650dSJack F Vogel 	u8	match_method;
116061ae650dSJack F Vogel #define I40E_AQC_MM_PERFECT_MATCH	0x01
116161ae650dSJack F Vogel #define I40E_AQC_MM_HASH_MATCH		0x02
116261ae650dSJack F Vogel #define I40E_AQC_MM_ERR_NO_RES		0xFF
116361ae650dSJack F Vogel 	u8	reserved1[3];
116461ae650dSJack F Vogel };
116561ae650dSJack F Vogel 
116661ae650dSJack F Vogel struct i40e_aqc_add_remove_macvlan_completion {
116761ae650dSJack F Vogel 	__le16 perfect_mac_used;
116861ae650dSJack F Vogel 	__le16 perfect_mac_free;
116961ae650dSJack F Vogel 	__le16 unicast_hash_free;
117061ae650dSJack F Vogel 	__le16 multicast_hash_free;
117161ae650dSJack F Vogel 	__le32 addr_high;
117261ae650dSJack F Vogel 	__le32 addr_low;
117361ae650dSJack F Vogel };
117461ae650dSJack F Vogel 
117561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_macvlan_completion);
117661ae650dSJack F Vogel 
117761ae650dSJack F Vogel /* Remove MAC-VLAN (indirect 0x0251)
117861ae650dSJack F Vogel  * uses i40e_aqc_macvlan for the descriptor
117961ae650dSJack F Vogel  * data points to an array of num_addresses of elements
118061ae650dSJack F Vogel  */
118161ae650dSJack F Vogel 
118261ae650dSJack F Vogel struct i40e_aqc_remove_macvlan_element_data {
118361ae650dSJack F Vogel 	u8	mac_addr[6];
118461ae650dSJack F Vogel 	__le16	vlan_tag;
118561ae650dSJack F Vogel 	u8	flags;
118661ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_PERFECT_MATCH	0x01
118761ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_HASH_MATCH		0x02
118861ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_IGNORE_VLAN	0x08
118961ae650dSJack F Vogel #define I40E_AQC_MACVLAN_DEL_ALL_VSIS		0x10
119061ae650dSJack F Vogel 	u8	reserved[3];
119161ae650dSJack F Vogel 	/* reply section */
119261ae650dSJack F Vogel 	u8	error_code;
119361ae650dSJack F Vogel #define I40E_AQC_REMOVE_MACVLAN_SUCCESS		0x0
119461ae650dSJack F Vogel #define I40E_AQC_REMOVE_MACVLAN_FAIL		0xFF
119561ae650dSJack F Vogel 	u8	reply_reserved[3];
119661ae650dSJack F Vogel };
119761ae650dSJack F Vogel 
119861ae650dSJack F Vogel /* Add VLAN (indirect 0x0252)
119961ae650dSJack F Vogel  * Remove VLAN (indirect 0x0253)
120061ae650dSJack F Vogel  * use the generic i40e_aqc_macvlan for the command
120161ae650dSJack F Vogel  */
120261ae650dSJack F Vogel struct i40e_aqc_add_remove_vlan_element_data {
120361ae650dSJack F Vogel 	__le16	vlan_tag;
120461ae650dSJack F Vogel 	u8	vlan_flags;
120561ae650dSJack F Vogel /* flags for add VLAN */
120661ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_LOCAL			0x1
120761ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_SHIFT		1
120861ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_MASK	(0x3 << I40E_AQC_ADD_PVLAN_TYPE_SHIFT)
120961ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_REGULAR		0x0
121061ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_PRIMARY		0x2
121161ae650dSJack F Vogel #define I40E_AQC_ADD_PVLAN_TYPE_SECONDARY	0x4
121261ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_SHIFT		3
121361ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_MASK	(0x3 << I40E_AQC_VLAN_PTYPE_SHIFT)
121461ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_REGULAR_VSI		0x0
121561ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_PROMISC_VSI		0x8
121661ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_COMMUNITY_VSI	0x10
121761ae650dSJack F Vogel #define I40E_AQC_VLAN_PTYPE_ISOLATED_VSI	0x18
121861ae650dSJack F Vogel /* flags for remove VLAN */
121961ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_ALL	0x1
122061ae650dSJack F Vogel 	u8	reserved;
122161ae650dSJack F Vogel 	u8	result;
122261ae650dSJack F Vogel /* flags for add VLAN */
122361ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_SUCCESS	0x0
122461ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_FAIL_REQUEST	0xFE
122561ae650dSJack F Vogel #define I40E_AQC_ADD_VLAN_FAIL_RESOURCE	0xFF
122661ae650dSJack F Vogel /* flags for remove VLAN */
122761ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_SUCCESS	0x0
122861ae650dSJack F Vogel #define I40E_AQC_REMOVE_VLAN_FAIL	0xFF
122961ae650dSJack F Vogel 	u8	reserved1[3];
123061ae650dSJack F Vogel };
123161ae650dSJack F Vogel 
123261ae650dSJack F Vogel struct i40e_aqc_add_remove_vlan_completion {
123361ae650dSJack F Vogel 	u8	reserved[4];
123461ae650dSJack F Vogel 	__le16	vlans_used;
123561ae650dSJack F Vogel 	__le16	vlans_free;
123661ae650dSJack F Vogel 	__le32	addr_high;
123761ae650dSJack F Vogel 	__le32	addr_low;
123861ae650dSJack F Vogel };
123961ae650dSJack F Vogel 
124061ae650dSJack F Vogel /* Set VSI Promiscuous Modes (direct 0x0254) */
124161ae650dSJack F Vogel struct i40e_aqc_set_vsi_promiscuous_modes {
124261ae650dSJack F Vogel 	__le16	promiscuous_flags;
124361ae650dSJack F Vogel 	__le16	valid_flags;
124461ae650dSJack F Vogel /* flags used for both fields above */
124561ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_UNICAST	0x01
124661ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_MULTICAST	0x02
124761ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_BROADCAST	0x04
124861ae650dSJack F Vogel #define I40E_AQC_SET_VSI_DEFAULT		0x08
124961ae650dSJack F Vogel #define I40E_AQC_SET_VSI_PROMISC_VLAN		0x10
12506d011ad5SEric Joyner #define I40E_AQC_SET_VSI_PROMISC_TX		0x8000
125161ae650dSJack F Vogel 	__le16	seid;
125261ae650dSJack F Vogel #define I40E_AQC_VSI_PROM_CMD_SEID_MASK		0x3FF
125361ae650dSJack F Vogel 	__le16	vlan_tag;
1254be771cdaSJack F Vogel #define I40E_AQC_SET_VSI_VLAN_MASK		0x0FFF
125561ae650dSJack F Vogel #define I40E_AQC_SET_VSI_VLAN_VALID		0x8000
125661ae650dSJack F Vogel 	u8	reserved[8];
125761ae650dSJack F Vogel };
125861ae650dSJack F Vogel 
125961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_vsi_promiscuous_modes);
126061ae650dSJack F Vogel 
126161ae650dSJack F Vogel /* Add S/E-tag command (direct 0x0255)
126261ae650dSJack F Vogel  * Uses generic i40e_aqc_add_remove_tag_completion for completion
126361ae650dSJack F Vogel  */
126461ae650dSJack F Vogel struct i40e_aqc_add_tag {
126561ae650dSJack F Vogel 	__le16	flags;
126661ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_FLAG_TO_QUEUE		0x0001
126761ae650dSJack F Vogel 	__le16	seid;
126861ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT	0
126961ae650dSJack F Vogel #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_MASK	(0x3FF << \
127061ae650dSJack F Vogel 					I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT)
127161ae650dSJack F Vogel 	__le16	tag;
127261ae650dSJack F Vogel 	__le16	queue_number;
127361ae650dSJack F Vogel 	u8	reserved[8];
127461ae650dSJack F Vogel };
127561ae650dSJack F Vogel 
127661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_tag);
127761ae650dSJack F Vogel 
127861ae650dSJack F Vogel struct i40e_aqc_add_remove_tag_completion {
127961ae650dSJack F Vogel 	u8	reserved[12];
128061ae650dSJack F Vogel 	__le16	tags_used;
128161ae650dSJack F Vogel 	__le16	tags_free;
128261ae650dSJack F Vogel };
128361ae650dSJack F Vogel 
128461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_tag_completion);
128561ae650dSJack F Vogel 
128661ae650dSJack F Vogel /* Remove S/E-tag command (direct 0x0256)
128761ae650dSJack F Vogel  * Uses generic i40e_aqc_add_remove_tag_completion for completion
128861ae650dSJack F Vogel  */
128961ae650dSJack F Vogel struct i40e_aqc_remove_tag {
129061ae650dSJack F Vogel 	__le16	seid;
129161ae650dSJack F Vogel #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT	0
129261ae650dSJack F Vogel #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_MASK	(0x3FF << \
129361ae650dSJack F Vogel 					I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT)
129461ae650dSJack F Vogel 	__le16	tag;
129561ae650dSJack F Vogel 	u8	reserved[12];
129661ae650dSJack F Vogel };
129761ae650dSJack F Vogel 
1298f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_tag);
1299f247dc25SJack F Vogel 
130061ae650dSJack F Vogel /* Add multicast E-Tag (direct 0x0257)
130161ae650dSJack F Vogel  * del multicast E-Tag (direct 0x0258) only uses pv_seid and etag fields
130261ae650dSJack F Vogel  * and no external data
130361ae650dSJack F Vogel  */
130461ae650dSJack F Vogel struct i40e_aqc_add_remove_mcast_etag {
130561ae650dSJack F Vogel 	__le16	pv_seid;
130661ae650dSJack F Vogel 	__le16	etag;
130761ae650dSJack F Vogel 	u8	num_unicast_etags;
130861ae650dSJack F Vogel 	u8	reserved[3];
130961ae650dSJack F Vogel 	__le32	addr_high;          /* address of array of 2-byte s-tags */
131061ae650dSJack F Vogel 	__le32	addr_low;
131161ae650dSJack F Vogel };
131261ae650dSJack F Vogel 
131361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag);
131461ae650dSJack F Vogel 
131561ae650dSJack F Vogel struct i40e_aqc_add_remove_mcast_etag_completion {
131661ae650dSJack F Vogel 	u8	reserved[4];
131761ae650dSJack F Vogel 	__le16	mcast_etags_used;
131861ae650dSJack F Vogel 	__le16	mcast_etags_free;
131961ae650dSJack F Vogel 	__le32	addr_high;
132061ae650dSJack F Vogel 	__le32	addr_low;
132161ae650dSJack F Vogel 
132261ae650dSJack F Vogel };
132361ae650dSJack F Vogel 
132461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag_completion);
132561ae650dSJack F Vogel 
132661ae650dSJack F Vogel /* Update S/E-Tag (direct 0x0259) */
132761ae650dSJack F Vogel struct i40e_aqc_update_tag {
132861ae650dSJack F Vogel 	__le16	seid;
132961ae650dSJack F Vogel #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT	0
133061ae650dSJack F Vogel #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_MASK	(0x3FF << \
133161ae650dSJack F Vogel 					I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT)
133261ae650dSJack F Vogel 	__le16	old_tag;
133361ae650dSJack F Vogel 	__le16	new_tag;
133461ae650dSJack F Vogel 	u8	reserved[10];
133561ae650dSJack F Vogel };
133661ae650dSJack F Vogel 
133761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag);
133861ae650dSJack F Vogel 
133961ae650dSJack F Vogel struct i40e_aqc_update_tag_completion {
134061ae650dSJack F Vogel 	u8	reserved[12];
134161ae650dSJack F Vogel 	__le16	tags_used;
134261ae650dSJack F Vogel 	__le16	tags_free;
134361ae650dSJack F Vogel };
134461ae650dSJack F Vogel 
134561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag_completion);
134661ae650dSJack F Vogel 
134761ae650dSJack F Vogel /* Add Control Packet filter (direct 0x025A)
134861ae650dSJack F Vogel  * Remove Control Packet filter (direct 0x025B)
134961ae650dSJack F Vogel  * uses the i40e_aqc_add_oveb_cloud,
135061ae650dSJack F Vogel  * and the generic direct completion structure
135161ae650dSJack F Vogel  */
135261ae650dSJack F Vogel struct i40e_aqc_add_remove_control_packet_filter {
135361ae650dSJack F Vogel 	u8	mac[6];
135461ae650dSJack F Vogel 	__le16	etype;
135561ae650dSJack F Vogel 	__le16	flags;
135661ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC	0x0001
135761ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP		0x0002
135861ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TO_QUEUE	0x0004
135961ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TX		0x0008
136061ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_RX		0x0000
136161ae650dSJack F Vogel 	__le16	seid;
136261ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT	0
136361ae650dSJack F Vogel #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_MASK	(0x3FF << \
136461ae650dSJack F Vogel 				I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT)
136561ae650dSJack F Vogel 	__le16	queue;
136661ae650dSJack F Vogel 	u8	reserved[2];
136761ae650dSJack F Vogel };
136861ae650dSJack F Vogel 
136961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter);
137061ae650dSJack F Vogel 
137161ae650dSJack F Vogel struct i40e_aqc_add_remove_control_packet_filter_completion {
137261ae650dSJack F Vogel 	__le16	mac_etype_used;
137361ae650dSJack F Vogel 	__le16	etype_used;
137461ae650dSJack F Vogel 	__le16	mac_etype_free;
137561ae650dSJack F Vogel 	__le16	etype_free;
137661ae650dSJack F Vogel 	u8	reserved[8];
137761ae650dSJack F Vogel };
137861ae650dSJack F Vogel 
137961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter_completion);
138061ae650dSJack F Vogel 
138161ae650dSJack F Vogel /* Add Cloud filters (indirect 0x025C)
138261ae650dSJack F Vogel  * Remove Cloud filters (indirect 0x025D)
138361ae650dSJack F Vogel  * uses the i40e_aqc_add_remove_cloud_filters,
138461ae650dSJack F Vogel  * and the generic indirect completion structure
138561ae650dSJack F Vogel  */
138661ae650dSJack F Vogel struct i40e_aqc_add_remove_cloud_filters {
138761ae650dSJack F Vogel 	u8	num_filters;
138861ae650dSJack F Vogel 	u8	reserved;
138961ae650dSJack F Vogel 	__le16	seid;
139061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT	0
139161ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_MASK	(0x3FF << \
139261ae650dSJack F Vogel 					I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT)
1393*b4a7ce06SEric Joyner 	u8	big_buffer_flag;
1394*b4a7ce06SEric Joyner #define I40E_AQC_ADD_REM_CLOUD_CMD_BIG_BUFFER	1
1395*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_CMD_BB		1
1396*b4a7ce06SEric Joyner 	u8	reserved2[3];
139761ae650dSJack F Vogel 	__le32	addr_high;
139861ae650dSJack F Vogel 	__le32	addr_low;
139961ae650dSJack F Vogel };
140061ae650dSJack F Vogel 
140161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_cloud_filters);
140261ae650dSJack F Vogel 
1403*b4a7ce06SEric Joyner struct i40e_aqc_cloud_filters_element_data {
140461ae650dSJack F Vogel 	u8	outer_mac[6];
140561ae650dSJack F Vogel 	u8	inner_mac[6];
140661ae650dSJack F Vogel 	__le16	inner_vlan;
140761ae650dSJack F Vogel 	union {
140861ae650dSJack F Vogel 		struct {
140961ae650dSJack F Vogel 			u8 reserved[12];
141061ae650dSJack F Vogel 			u8 data[4];
141161ae650dSJack F Vogel 		} v4;
141261ae650dSJack F Vogel 		struct {
141361ae650dSJack F Vogel 			u8 data[16];
141461ae650dSJack F Vogel 		} v6;
1415*b4a7ce06SEric Joyner 		struct {
1416*b4a7ce06SEric Joyner 			__le16 data[8];
1417*b4a7ce06SEric Joyner 		} raw_v6;
141861ae650dSJack F Vogel 	} ipaddr;
141961ae650dSJack F Vogel 	__le16	flags;
142061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_SHIFT			0
142161ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_MASK	(0x3F << \
142261ae650dSJack F Vogel 					I40E_AQC_ADD_CLOUD_FILTER_SHIFT)
142361ae650dSJack F Vogel /* 0x0000 reserved */
1424*b4a7ce06SEric Joyner /* 0x0001 reserved */
142561ae650dSJack F Vogel /* 0x0002 reserved */
142661ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN		0x0003
142761ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN_TEN_ID	0x0004
142861ae650dSJack F Vogel /* 0x0005 reserved */
142961ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_TEN_ID		0x0006
143061ae650dSJack F Vogel /* 0x0007 reserved */
143161ae650dSJack F Vogel /* 0x0008 reserved */
143261ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_OMAC			0x0009
143361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IMAC			0x000A
143461ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_OMAC_TEN_ID_IMAC	0x000B
143561ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_IIP			0x000C
1436*b4a7ce06SEric Joyner /* 0x000D reserved */
1437*b4a7ce06SEric Joyner /* 0x000E reserved */
1438*b4a7ce06SEric Joyner /* 0x000F reserved */
1439*b4a7ce06SEric Joyner /* 0x0010 to 0x0017 is for custom filters */
1440*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FILTER_IP_PORT		0x0010 /* Dest IP + L4 Port */
1441*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FILTER_MAC_PORT		0x0011 /* Dest MAC + L4 Port */
1442*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FILTER_MAC_VLAN_PORT		0x0012 /* Dest MAC + VLAN + L4 Port */
144361ae650dSJack F Vogel 
144461ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_TO_QUEUE		0x0080
144561ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_VNK_SHIFT			6
144661ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_VNK_MASK			0x00C0
144761ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_IPV4			0
144861ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FLAGS_IPV6			0x0100
144961ae650dSJack F Vogel 
145061ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_SHIFT		9
145161ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_MASK		0x1E00
1452fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN		0
145361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NVGRE_OMAC		1
1454fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_TNL_TYPE_GENEVE		2
145561ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_TNL_TYPE_IP			3
1456fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_TNL_TYPE_RESERVED		4
1457fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN_GPE		5
1458fdb6f38aSEric Joyner 
1459fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_OUTER_MAC	0x2000
1460fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_INNER_MAC	0x4000
1461fdb6f38aSEric Joyner #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_OUTER_IP	0x8000
146261ae650dSJack F Vogel 
146361ae650dSJack F Vogel 	__le32	tenant_id;
146461ae650dSJack F Vogel 	u8	reserved[4];
146561ae650dSJack F Vogel 	__le16	queue_number;
146661ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_QUEUE_SHIFT		0
1467f247dc25SJack F Vogel #define I40E_AQC_ADD_CLOUD_QUEUE_MASK		(0x7FF << \
146861ae650dSJack F Vogel 						 I40E_AQC_ADD_CLOUD_QUEUE_SHIFT)
146961ae650dSJack F Vogel 	u8	reserved2[14];
147061ae650dSJack F Vogel 	/* response section */
147161ae650dSJack F Vogel 	u8	allocation_result;
147261ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_SUCCESS	0x0
147361ae650dSJack F Vogel #define I40E_AQC_ADD_CLOUD_FILTER_FAIL		0xFF
147461ae650dSJack F Vogel 	u8	response_reserved[7];
147561ae650dSJack F Vogel };
147661ae650dSJack F Vogel 
1477*b4a7ce06SEric Joyner /* i40e_aqc_add_rm_cloud_filt_elem_ext is used when
1478*b4a7ce06SEric Joyner  * I40E_AQC_ADD_REM_CLOUD_CMD_BIG_BUFFER flag is set.
1479*b4a7ce06SEric Joyner  */
1480*b4a7ce06SEric Joyner struct i40e_aqc_add_rm_cloud_filt_elem_ext {
1481*b4a7ce06SEric Joyner 	struct i40e_aqc_cloud_filters_element_data element;
1482*b4a7ce06SEric Joyner 	u16     general_fields[32];
1483*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD0	0
1484*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD1	1
1485*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD2	2
1486*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD0	3
1487*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD1	4
1488*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD2	5
1489*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD0	6
1490*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD1	7
1491*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD2	8
1492*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD0	9
1493*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD1	10
1494*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD2	11
1495*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD0	12
1496*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD1	13
1497*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD2	14
1498*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD0	15
1499*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD1	16
1500*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD2	17
1501*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD3	18
1502*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD4	19
1503*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD5	20
1504*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD6	21
1505*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD7	22
1506*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD0	23
1507*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD1	24
1508*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD2	25
1509*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD3	26
1510*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD4	27
1511*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD5	28
1512*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD6	29
1513*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD7	30
1514*b4a7ce06SEric Joyner };
1515*b4a7ce06SEric Joyner 
1516*b4a7ce06SEric Joyner I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_cloud_filters_element_data);
1517*b4a7ce06SEric Joyner 
1518*b4a7ce06SEric Joyner /* i40e_aqc_cloud_filters_element_bb is used when
1519*b4a7ce06SEric Joyner  * I40E_AQC_CLOUD_CMD_BB flag is set.
1520*b4a7ce06SEric Joyner  */
1521*b4a7ce06SEric Joyner struct i40e_aqc_cloud_filters_element_bb {
1522*b4a7ce06SEric Joyner 	struct i40e_aqc_cloud_filters_element_data element;
1523*b4a7ce06SEric Joyner 	u16     general_fields[32];
1524*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD0	0
1525*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD1	1
1526*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD2	2
1527*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD0	3
1528*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD1	4
1529*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD2	5
1530*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD0	6
1531*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD1	7
1532*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD2	8
1533*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD0	9
1534*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD1	10
1535*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD2	11
1536*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD0	12
1537*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD1	13
1538*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD2	14
1539*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD0	15
1540*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD1	16
1541*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD2	17
1542*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD3	18
1543*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD4	19
1544*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD5	20
1545*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD6	21
1546*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD7	22
1547*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD0	23
1548*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD1	24
1549*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD2	25
1550*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD3	26
1551*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD4	27
1552*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD5	28
1553*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD6	29
1554*b4a7ce06SEric Joyner #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD7	30
1555*b4a7ce06SEric Joyner };
1556*b4a7ce06SEric Joyner 
1557*b4a7ce06SEric Joyner I40E_CHECK_STRUCT_LEN(0x80, i40e_aqc_cloud_filters_element_bb);
1558*b4a7ce06SEric Joyner 
155961ae650dSJack F Vogel struct i40e_aqc_remove_cloud_filters_completion {
156061ae650dSJack F Vogel 	__le16 perfect_ovlan_used;
156161ae650dSJack F Vogel 	__le16 perfect_ovlan_free;
156261ae650dSJack F Vogel 	__le16 vlan_used;
156361ae650dSJack F Vogel 	__le16 vlan_free;
156461ae650dSJack F Vogel 	__le32 addr_high;
156561ae650dSJack F Vogel 	__le32 addr_low;
156661ae650dSJack F Vogel };
156761ae650dSJack F Vogel 
156861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_cloud_filters_completion);
156961ae650dSJack F Vogel 
1570*b4a7ce06SEric Joyner /* Replace filter Command 0x025F
1571*b4a7ce06SEric Joyner  * uses the i40e_aqc_replace_cloud_filters,
1572*b4a7ce06SEric Joyner  * and the generic indirect completion structure
1573*b4a7ce06SEric Joyner  */
1574*b4a7ce06SEric Joyner struct i40e_filter_data {
1575*b4a7ce06SEric Joyner 	u8 filter_type;
1576*b4a7ce06SEric Joyner 	u8 input[3];
1577*b4a7ce06SEric Joyner };
1578*b4a7ce06SEric Joyner 
1579*b4a7ce06SEric Joyner I40E_CHECK_STRUCT_LEN(4, i40e_filter_data);
1580*b4a7ce06SEric Joyner 
1581*b4a7ce06SEric Joyner struct i40e_aqc_replace_cloud_filters_cmd {
1582*b4a7ce06SEric Joyner 	u8	valid_flags;
1583*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_L1_FILTER		0x0
1584*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_CLOUD_FILTER		0x1
1585*b4a7ce06SEric Joyner #define I40E_AQC_GET_CLOUD_FILTERS		0x2
1586*b4a7ce06SEric Joyner #define I40E_AQC_MIRROR_CLOUD_FILTER		0x4
1587*b4a7ce06SEric Joyner #define I40E_AQC_HIGH_PRIORITY_CLOUD_FILTER	0x8
1588*b4a7ce06SEric Joyner 	u8	old_filter_type;
1589*b4a7ce06SEric Joyner 	u8	new_filter_type;
1590*b4a7ce06SEric Joyner 	u8	tr_bit;
1591*b4a7ce06SEric Joyner 	u8	tr_bit2;
1592*b4a7ce06SEric Joyner 	u8	reserved[3];
1593*b4a7ce06SEric Joyner 	__le32 addr_high;
1594*b4a7ce06SEric Joyner 	__le32 addr_low;
1595*b4a7ce06SEric Joyner };
1596*b4a7ce06SEric Joyner 
1597*b4a7ce06SEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_replace_cloud_filters_cmd);
1598*b4a7ce06SEric Joyner 
1599*b4a7ce06SEric Joyner struct i40e_aqc_replace_cloud_filters_cmd_buf {
1600*b4a7ce06SEric Joyner 	u8	data[32];
1601*b4a7ce06SEric Joyner /* Filter type INPUT codes*/
1602*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_ENTRIES_MAX	3
1603*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED	(1 << 7UL)
1604*b4a7ce06SEric Joyner 
1605*b4a7ce06SEric Joyner /* Field Vector offsets */
1606*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_MAC_DA		0
1607*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG_ETH		6
1608*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG		7
1609*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_VLAN		8
1610*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG_OVLAN		9
1611*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG_IVLAN		10
1612*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_TUNNLE_KEY		11
1613*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_IMAC		12
1614*b4a7ce06SEric Joyner /* big FLU */
1615*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_IP_DA		14
1616*b4a7ce06SEric Joyner /* big FLU */
1617*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_OIP_DA		15
1618*b4a7ce06SEric Joyner 
1619*b4a7ce06SEric Joyner #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_INNER_VLAN		37
1620*b4a7ce06SEric Joyner 	struct i40e_filter_data	filters[8];
1621*b4a7ce06SEric Joyner };
1622*b4a7ce06SEric Joyner 
1623*b4a7ce06SEric Joyner I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_replace_cloud_filters_cmd_buf);
1624*b4a7ce06SEric Joyner 
162561ae650dSJack F Vogel /* Add Mirror Rule (indirect or direct 0x0260)
162661ae650dSJack F Vogel  * Delete Mirror Rule (indirect or direct 0x0261)
162761ae650dSJack F Vogel  * note: some rule types (4,5) do not use an external buffer.
162861ae650dSJack F Vogel  *       take care to set the flags correctly.
162961ae650dSJack F Vogel  */
163061ae650dSJack F Vogel struct i40e_aqc_add_delete_mirror_rule {
163161ae650dSJack F Vogel 	__le16 seid;
163261ae650dSJack F Vogel 	__le16 rule_type;
163361ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_SHIFT		0
163461ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_MASK		(0x7 << \
163561ae650dSJack F Vogel 						I40E_AQC_MIRROR_RULE_TYPE_SHIFT)
163661ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_INGRESS	1
163761ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_EGRESS	2
163861ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_VLAN		3
163961ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_ALL_INGRESS	4
164061ae650dSJack F Vogel #define I40E_AQC_MIRROR_RULE_TYPE_ALL_EGRESS	5
164161ae650dSJack F Vogel 	__le16 num_entries;
164261ae650dSJack F Vogel 	__le16 destination;  /* VSI for add, rule id for delete */
164361ae650dSJack F Vogel 	__le32 addr_high;    /* address of array of 2-byte VSI or VLAN ids */
164461ae650dSJack F Vogel 	__le32 addr_low;
164561ae650dSJack F Vogel };
164661ae650dSJack F Vogel 
164761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule);
164861ae650dSJack F Vogel 
164961ae650dSJack F Vogel struct i40e_aqc_add_delete_mirror_rule_completion {
165061ae650dSJack F Vogel 	u8	reserved[2];
165161ae650dSJack F Vogel 	__le16	rule_id;  /* only used on add */
165261ae650dSJack F Vogel 	__le16	mirror_rules_used;
165361ae650dSJack F Vogel 	__le16	mirror_rules_free;
165461ae650dSJack F Vogel 	__le32	addr_high;
165561ae650dSJack F Vogel 	__le32	addr_low;
165661ae650dSJack F Vogel };
165761ae650dSJack F Vogel 
165861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule_completion);
165961ae650dSJack F Vogel 
166061ae650dSJack F Vogel /* DCB 0x03xx*/
166161ae650dSJack F Vogel 
166261ae650dSJack F Vogel /* PFC Ignore (direct 0x0301)
166361ae650dSJack F Vogel  *    the command and response use the same descriptor structure
166461ae650dSJack F Vogel  */
166561ae650dSJack F Vogel struct i40e_aqc_pfc_ignore {
166661ae650dSJack F Vogel 	u8	tc_bitmap;
166761ae650dSJack F Vogel 	u8	command_flags; /* unused on response */
166861ae650dSJack F Vogel #define I40E_AQC_PFC_IGNORE_SET		0x80
166961ae650dSJack F Vogel #define I40E_AQC_PFC_IGNORE_CLEAR	0x0
167061ae650dSJack F Vogel 	u8	reserved[14];
167161ae650dSJack F Vogel };
167261ae650dSJack F Vogel 
167361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_pfc_ignore);
167461ae650dSJack F Vogel 
167561ae650dSJack F Vogel /* DCB Update (direct 0x0302) uses the i40e_aq_desc structure
167661ae650dSJack F Vogel  * with no parameters
167761ae650dSJack F Vogel  */
167861ae650dSJack F Vogel 
167961ae650dSJack F Vogel /* TX scheduler 0x04xx */
168061ae650dSJack F Vogel 
168161ae650dSJack F Vogel /* Almost all the indirect commands use
168261ae650dSJack F Vogel  * this generic struct to pass the SEID in param0
168361ae650dSJack F Vogel  */
168461ae650dSJack F Vogel struct i40e_aqc_tx_sched_ind {
168561ae650dSJack F Vogel 	__le16	vsi_seid;
168661ae650dSJack F Vogel 	u8	reserved[6];
168761ae650dSJack F Vogel 	__le32	addr_high;
168861ae650dSJack F Vogel 	__le32	addr_low;
168961ae650dSJack F Vogel };
169061ae650dSJack F Vogel 
169161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_tx_sched_ind);
169261ae650dSJack F Vogel 
169361ae650dSJack F Vogel /* Several commands respond with a set of queue set handles */
169461ae650dSJack F Vogel struct i40e_aqc_qs_handles_resp {
169561ae650dSJack F Vogel 	__le16 qs_handles[8];
169661ae650dSJack F Vogel };
169761ae650dSJack F Vogel 
169861ae650dSJack F Vogel /* Configure VSI BW limits (direct 0x0400) */
169961ae650dSJack F Vogel struct i40e_aqc_configure_vsi_bw_limit {
170061ae650dSJack F Vogel 	__le16	vsi_seid;
170161ae650dSJack F Vogel 	u8	reserved[2];
170261ae650dSJack F Vogel 	__le16	credit;
170361ae650dSJack F Vogel 	u8	reserved1[2];
170461ae650dSJack F Vogel 	u8	max_credit; /* 0-3, limit = 2^max */
170561ae650dSJack F Vogel 	u8	reserved2[7];
170661ae650dSJack F Vogel };
170761ae650dSJack F Vogel 
170861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_vsi_bw_limit);
170961ae650dSJack F Vogel 
171061ae650dSJack F Vogel /* Configure VSI Bandwidth Limit per Traffic Type (indirect 0x0406)
171161ae650dSJack F Vogel  *    responds with i40e_aqc_qs_handles_resp
171261ae650dSJack F Vogel  */
171361ae650dSJack F Vogel struct i40e_aqc_configure_vsi_ets_sla_bw_data {
171461ae650dSJack F Vogel 	u8	tc_valid_bits;
171561ae650dSJack F Vogel 	u8	reserved[15];
171661ae650dSJack F Vogel 	__le16	tc_bw_credits[8]; /* FW writesback QS handles here */
171761ae650dSJack F Vogel 
171861ae650dSJack F Vogel 	/* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
171961ae650dSJack F Vogel 	__le16	tc_bw_max[2];
172061ae650dSJack F Vogel 	u8	reserved1[28];
172161ae650dSJack F Vogel };
172261ae650dSJack F Vogel 
1723f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_configure_vsi_ets_sla_bw_data);
1724f247dc25SJack F Vogel 
172561ae650dSJack F Vogel /* Configure VSI Bandwidth Allocation per Traffic Type (indirect 0x0407)
172661ae650dSJack F Vogel  *    responds with i40e_aqc_qs_handles_resp
172761ae650dSJack F Vogel  */
172861ae650dSJack F Vogel struct i40e_aqc_configure_vsi_tc_bw_data {
172961ae650dSJack F Vogel 	u8	tc_valid_bits;
173061ae650dSJack F Vogel 	u8	reserved[3];
173161ae650dSJack F Vogel 	u8	tc_bw_credits[8];
173261ae650dSJack F Vogel 	u8	reserved1[4];
173361ae650dSJack F Vogel 	__le16	qs_handles[8];
173461ae650dSJack F Vogel };
173561ae650dSJack F Vogel 
1736f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_vsi_tc_bw_data);
1737f247dc25SJack F Vogel 
173861ae650dSJack F Vogel /* Query vsi bw configuration (indirect 0x0408) */
173961ae650dSJack F Vogel struct i40e_aqc_query_vsi_bw_config_resp {
174061ae650dSJack F Vogel 	u8	tc_valid_bits;
174161ae650dSJack F Vogel 	u8	tc_suspended_bits;
174261ae650dSJack F Vogel 	u8	reserved[14];
174361ae650dSJack F Vogel 	__le16	qs_handles[8];
174461ae650dSJack F Vogel 	u8	reserved1[4];
174561ae650dSJack F Vogel 	__le16	port_bw_limit;
174661ae650dSJack F Vogel 	u8	reserved2[2];
174761ae650dSJack F Vogel 	u8	max_bw; /* 0-3, limit = 2^max */
174861ae650dSJack F Vogel 	u8	reserved3[23];
174961ae650dSJack F Vogel };
175061ae650dSJack F Vogel 
1751f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_vsi_bw_config_resp);
1752f247dc25SJack F Vogel 
175361ae650dSJack F Vogel /* Query VSI Bandwidth Allocation per Traffic Type (indirect 0x040A) */
175461ae650dSJack F Vogel struct i40e_aqc_query_vsi_ets_sla_config_resp {
175561ae650dSJack F Vogel 	u8	tc_valid_bits;
175661ae650dSJack F Vogel 	u8	reserved[3];
175761ae650dSJack F Vogel 	u8	share_credits[8];
175861ae650dSJack F Vogel 	__le16	credits[8];
175961ae650dSJack F Vogel 
176061ae650dSJack F Vogel 	/* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
176161ae650dSJack F Vogel 	__le16	tc_bw_max[2];
176261ae650dSJack F Vogel };
176361ae650dSJack F Vogel 
1764f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_vsi_ets_sla_config_resp);
1765f247dc25SJack F Vogel 
176661ae650dSJack F Vogel /* Configure Switching Component Bandwidth Limit (direct 0x0410) */
176761ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_bw_limit {
176861ae650dSJack F Vogel 	__le16	seid;
176961ae650dSJack F Vogel 	u8	reserved[2];
177061ae650dSJack F Vogel 	__le16	credit;
177161ae650dSJack F Vogel 	u8	reserved1[2];
177261ae650dSJack F Vogel 	u8	max_bw; /* 0-3, limit = 2^max */
177361ae650dSJack F Vogel 	u8	reserved2[7];
177461ae650dSJack F Vogel };
177561ae650dSJack F Vogel 
177661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_switching_comp_bw_limit);
177761ae650dSJack F Vogel 
177861ae650dSJack F Vogel /* Enable  Physical Port ETS (indirect 0x0413)
177961ae650dSJack F Vogel  * Modify  Physical Port ETS (indirect 0x0414)
178061ae650dSJack F Vogel  * Disable Physical Port ETS (indirect 0x0415)
178161ae650dSJack F Vogel  */
178261ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_ets_data {
178361ae650dSJack F Vogel 	u8	reserved[4];
178461ae650dSJack F Vogel 	u8	tc_valid_bits;
178561ae650dSJack F Vogel 	u8	seepage;
178661ae650dSJack F Vogel #define I40E_AQ_ETS_SEEPAGE_EN_MASK	0x1
178761ae650dSJack F Vogel 	u8	tc_strict_priority_flags;
178861ae650dSJack F Vogel 	u8	reserved1[17];
178961ae650dSJack F Vogel 	u8	tc_bw_share_credits[8];
179061ae650dSJack F Vogel 	u8	reserved2[96];
179161ae650dSJack F Vogel };
179261ae650dSJack F Vogel 
1793f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x80, i40e_aqc_configure_switching_comp_ets_data);
1794f247dc25SJack F Vogel 
179561ae650dSJack F Vogel /* Configure Switching Component Bandwidth Limits per Tc (indirect 0x0416) */
179661ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_ets_bw_limit_data {
179761ae650dSJack F Vogel 	u8	tc_valid_bits;
179861ae650dSJack F Vogel 	u8	reserved[15];
179961ae650dSJack F Vogel 	__le16	tc_bw_credit[8];
180061ae650dSJack F Vogel 
180161ae650dSJack F Vogel 	/* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
180261ae650dSJack F Vogel 	__le16	tc_bw_max[2];
180361ae650dSJack F Vogel 	u8	reserved1[28];
180461ae650dSJack F Vogel };
180561ae650dSJack F Vogel 
1806d4683565SEric Joyner I40E_CHECK_STRUCT_LEN(0x40,
1807d4683565SEric Joyner 		      i40e_aqc_configure_switching_comp_ets_bw_limit_data);
1808f247dc25SJack F Vogel 
180961ae650dSJack F Vogel /* Configure Switching Component Bandwidth Allocation per Tc
181061ae650dSJack F Vogel  * (indirect 0x0417)
181161ae650dSJack F Vogel  */
181261ae650dSJack F Vogel struct i40e_aqc_configure_switching_comp_bw_config_data {
181361ae650dSJack F Vogel 	u8	tc_valid_bits;
181461ae650dSJack F Vogel 	u8	reserved[2];
181561ae650dSJack F Vogel 	u8	absolute_credits; /* bool */
181661ae650dSJack F Vogel 	u8	tc_bw_share_credits[8];
181761ae650dSJack F Vogel 	u8	reserved1[20];
181861ae650dSJack F Vogel };
181961ae650dSJack F Vogel 
1820f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_switching_comp_bw_config_data);
1821f247dc25SJack F Vogel 
182261ae650dSJack F Vogel /* Query Switching Component Configuration (indirect 0x0418) */
182361ae650dSJack F Vogel struct i40e_aqc_query_switching_comp_ets_config_resp {
182461ae650dSJack F Vogel 	u8	tc_valid_bits;
182561ae650dSJack F Vogel 	u8	reserved[35];
182661ae650dSJack F Vogel 	__le16	port_bw_limit;
182761ae650dSJack F Vogel 	u8	reserved1[2];
182861ae650dSJack F Vogel 	u8	tc_bw_max; /* 0-3, limit = 2^max */
182961ae650dSJack F Vogel 	u8	reserved2[23];
183061ae650dSJack F Vogel };
183161ae650dSJack F Vogel 
1832f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_switching_comp_ets_config_resp);
1833f247dc25SJack F Vogel 
183461ae650dSJack F Vogel /* Query PhysicalPort ETS Configuration (indirect 0x0419) */
183561ae650dSJack F Vogel struct i40e_aqc_query_port_ets_config_resp {
183661ae650dSJack F Vogel 	u8	reserved[4];
183761ae650dSJack F Vogel 	u8	tc_valid_bits;
183861ae650dSJack F Vogel 	u8	reserved1;
183961ae650dSJack F Vogel 	u8	tc_strict_priority_bits;
184061ae650dSJack F Vogel 	u8	reserved2;
184161ae650dSJack F Vogel 	u8	tc_bw_share_credits[8];
184261ae650dSJack F Vogel 	__le16	tc_bw_limits[8];
184361ae650dSJack F Vogel 
184461ae650dSJack F Vogel 	/* 4 bits per tc 0-7, 4th bit reserved, limit = 2^max */
184561ae650dSJack F Vogel 	__le16	tc_bw_max[2];
184661ae650dSJack F Vogel 	u8	reserved3[32];
184761ae650dSJack F Vogel };
184861ae650dSJack F Vogel 
1849f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x44, i40e_aqc_query_port_ets_config_resp);
1850f247dc25SJack F Vogel 
185161ae650dSJack F Vogel /* Query Switching Component Bandwidth Allocation per Traffic Type
185261ae650dSJack F Vogel  * (indirect 0x041A)
185361ae650dSJack F Vogel  */
185461ae650dSJack F Vogel struct i40e_aqc_query_switching_comp_bw_config_resp {
185561ae650dSJack F Vogel 	u8	tc_valid_bits;
185661ae650dSJack F Vogel 	u8	reserved[2];
185761ae650dSJack F Vogel 	u8	absolute_credits_enable; /* bool */
185861ae650dSJack F Vogel 	u8	tc_bw_share_credits[8];
185961ae650dSJack F Vogel 	__le16	tc_bw_limits[8];
186061ae650dSJack F Vogel 
186161ae650dSJack F Vogel 	/* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
186261ae650dSJack F Vogel 	__le16	tc_bw_max[2];
186361ae650dSJack F Vogel };
186461ae650dSJack F Vogel 
1865f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_switching_comp_bw_config_resp);
1866f247dc25SJack F Vogel 
186761ae650dSJack F Vogel /* Suspend/resume port TX traffic
186861ae650dSJack F Vogel  * (direct 0x041B and 0x041C) uses the generic SEID struct
186961ae650dSJack F Vogel  */
187061ae650dSJack F Vogel 
187161ae650dSJack F Vogel /* Configure partition BW
187261ae650dSJack F Vogel  * (indirect 0x041D)
187361ae650dSJack F Vogel  */
187461ae650dSJack F Vogel struct i40e_aqc_configure_partition_bw_data {
187561ae650dSJack F Vogel 	__le16	pf_valid_bits;
187661ae650dSJack F Vogel 	u8	min_bw[16];      /* guaranteed bandwidth */
187761ae650dSJack F Vogel 	u8	max_bw[16];      /* bandwidth limit */
187861ae650dSJack F Vogel };
187961ae650dSJack F Vogel 
1880f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x22, i40e_aqc_configure_partition_bw_data);
1881f247dc25SJack F Vogel 
188261ae650dSJack F Vogel /* Get and set the active HMC resource profile and status.
188361ae650dSJack F Vogel  * (direct 0x0500) and (direct 0x0501)
188461ae650dSJack F Vogel  */
188561ae650dSJack F Vogel struct i40e_aq_get_set_hmc_resource_profile {
188661ae650dSJack F Vogel 	u8	pm_profile;
188761ae650dSJack F Vogel 	u8	pe_vf_enabled;
188861ae650dSJack F Vogel 	u8	reserved[14];
188961ae650dSJack F Vogel };
189061ae650dSJack F Vogel 
189161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_get_set_hmc_resource_profile);
189261ae650dSJack F Vogel 
189361ae650dSJack F Vogel enum i40e_aq_hmc_profile {
189461ae650dSJack F Vogel 	/* I40E_HMC_PROFILE_NO_CHANGE	= 0, reserved */
189561ae650dSJack F Vogel 	I40E_HMC_PROFILE_DEFAULT	= 1,
189661ae650dSJack F Vogel 	I40E_HMC_PROFILE_FAVOR_VF	= 2,
189761ae650dSJack F Vogel 	I40E_HMC_PROFILE_EQUAL		= 3,
189861ae650dSJack F Vogel };
189961ae650dSJack F Vogel 
190061ae650dSJack F Vogel /* Get PHY Abilities (indirect 0x0600) uses the generic indirect struct */
190161ae650dSJack F Vogel 
190261ae650dSJack F Vogel /* set in param0 for get phy abilities to report qualified modules */
190361ae650dSJack F Vogel #define I40E_AQ_PHY_REPORT_QUALIFIED_MODULES	0x0001
190461ae650dSJack F Vogel #define I40E_AQ_PHY_REPORT_INITIAL_VALUES	0x0002
190561ae650dSJack F Vogel 
190661ae650dSJack F Vogel enum i40e_aq_phy_type {
190761ae650dSJack F Vogel 	I40E_PHY_TYPE_SGMII			= 0x0,
190861ae650dSJack F Vogel 	I40E_PHY_TYPE_1000BASE_KX		= 0x1,
190961ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_KX4		= 0x2,
191061ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_KR		= 0x3,
191161ae650dSJack F Vogel 	I40E_PHY_TYPE_40GBASE_KR4		= 0x4,
191261ae650dSJack F Vogel 	I40E_PHY_TYPE_XAUI			= 0x5,
191361ae650dSJack F Vogel 	I40E_PHY_TYPE_XFI			= 0x6,
191461ae650dSJack F Vogel 	I40E_PHY_TYPE_SFI			= 0x7,
191561ae650dSJack F Vogel 	I40E_PHY_TYPE_XLAUI			= 0x8,
191661ae650dSJack F Vogel 	I40E_PHY_TYPE_XLPPI			= 0x9,
191761ae650dSJack F Vogel 	I40E_PHY_TYPE_40GBASE_CR4_CU		= 0xA,
191861ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_CR1_CU		= 0xB,
191961ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_AOC		= 0xC,
192061ae650dSJack F Vogel 	I40E_PHY_TYPE_40GBASE_AOC		= 0xD,
1921ceebc2f3SEric Joyner 	I40E_PHY_TYPE_UNRECOGNIZED		= 0xE,
1922ceebc2f3SEric Joyner 	I40E_PHY_TYPE_UNSUPPORTED		= 0xF,
192361ae650dSJack F Vogel 	I40E_PHY_TYPE_100BASE_TX		= 0x11,
192461ae650dSJack F Vogel 	I40E_PHY_TYPE_1000BASE_T		= 0x12,
192561ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_T			= 0x13,
192661ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_SR		= 0x14,
192761ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_LR		= 0x15,
192861ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_SFPP_CU		= 0x16,
192961ae650dSJack F Vogel 	I40E_PHY_TYPE_10GBASE_CR1		= 0x17,
193061ae650dSJack F Vogel 	I40E_PHY_TYPE_40GBASE_CR4		= 0x18,
193161ae650dSJack F Vogel 	I40E_PHY_TYPE_40GBASE_SR4		= 0x19,
193261ae650dSJack F Vogel 	I40E_PHY_TYPE_40GBASE_LR4		= 0x1A,
193361ae650dSJack F Vogel 	I40E_PHY_TYPE_1000BASE_SX		= 0x1B,
193461ae650dSJack F Vogel 	I40E_PHY_TYPE_1000BASE_LX		= 0x1C,
193561ae650dSJack F Vogel 	I40E_PHY_TYPE_1000BASE_T_OPTICAL	= 0x1D,
193661ae650dSJack F Vogel 	I40E_PHY_TYPE_20GBASE_KR2		= 0x1E,
19374294f337SSean Bruno 	I40E_PHY_TYPE_25GBASE_KR		= 0x1F,
19384294f337SSean Bruno 	I40E_PHY_TYPE_25GBASE_CR		= 0x20,
19394294f337SSean Bruno 	I40E_PHY_TYPE_25GBASE_SR		= 0x21,
19404294f337SSean Bruno 	I40E_PHY_TYPE_25GBASE_LR		= 0x22,
1941ceebc2f3SEric Joyner 	I40E_PHY_TYPE_25GBASE_AOC		= 0x23,
1942ceebc2f3SEric Joyner 	I40E_PHY_TYPE_25GBASE_ACC		= 0x24,
1943ceebc2f3SEric Joyner 	I40E_PHY_TYPE_MAX,
1944ceebc2f3SEric Joyner 	I40E_PHY_TYPE_NOT_SUPPORTED_HIGH_TEMP	= 0xFD,
1945ceebc2f3SEric Joyner 	I40E_PHY_TYPE_EMPTY			= 0xFE,
1946ceebc2f3SEric Joyner 	I40E_PHY_TYPE_DEFAULT			= 0xFF,
194761ae650dSJack F Vogel };
194861ae650dSJack F Vogel 
1949ceebc2f3SEric Joyner #define I40E_PHY_TYPES_BITMASK (BIT_ULL(I40E_PHY_TYPE_SGMII) | \
1950ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_1000BASE_KX) | \
1951ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_10GBASE_KX4) | \
1952ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_10GBASE_KR) | \
1953ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_40GBASE_KR4) | \
1954ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_XAUI) | \
1955ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_XFI) | \
1956ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_SFI) | \
1957ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_XLAUI) | \
1958ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_XLPPI) | \
1959ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_40GBASE_CR4_CU) | \
1960ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_10GBASE_CR1_CU) | \
1961ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_10GBASE_AOC) | \
1962ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_40GBASE_AOC) | \
1963ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_UNRECOGNIZED) | \
1964ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_UNSUPPORTED) | \
1965ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_100BASE_TX) | \
1966ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_1000BASE_T) | \
1967ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_10GBASE_T) | \
1968ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_10GBASE_SR) | \
1969ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_10GBASE_LR) | \
1970ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_10GBASE_SFPP_CU) | \
1971ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_10GBASE_CR1) | \
1972ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_40GBASE_CR4) | \
1973ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_40GBASE_SR4) | \
1974ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_40GBASE_LR4) | \
1975ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_1000BASE_SX) | \
1976ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_1000BASE_LX) | \
1977ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_1000BASE_T_OPTICAL) | \
1978ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_20GBASE_KR2) | \
1979ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_25GBASE_KR) | \
1980ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_25GBASE_CR) | \
1981ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_25GBASE_SR) | \
1982ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_25GBASE_LR) | \
1983ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_25GBASE_AOC) | \
1984ceebc2f3SEric Joyner 				BIT_ULL(I40E_PHY_TYPE_25GBASE_ACC))
1985ceebc2f3SEric Joyner 
198661ae650dSJack F Vogel #define I40E_LINK_SPEED_100MB_SHIFT	0x1
198761ae650dSJack F Vogel #define I40E_LINK_SPEED_1000MB_SHIFT	0x2
198861ae650dSJack F Vogel #define I40E_LINK_SPEED_10GB_SHIFT	0x3
198961ae650dSJack F Vogel #define I40E_LINK_SPEED_40GB_SHIFT	0x4
199061ae650dSJack F Vogel #define I40E_LINK_SPEED_20GB_SHIFT	0x5
19914294f337SSean Bruno #define I40E_LINK_SPEED_25GB_SHIFT	0x6
199261ae650dSJack F Vogel 
199361ae650dSJack F Vogel enum i40e_aq_link_speed {
199461ae650dSJack F Vogel 	I40E_LINK_SPEED_UNKNOWN	= 0,
199561ae650dSJack F Vogel 	I40E_LINK_SPEED_100MB	= (1 << I40E_LINK_SPEED_100MB_SHIFT),
199661ae650dSJack F Vogel 	I40E_LINK_SPEED_1GB	= (1 << I40E_LINK_SPEED_1000MB_SHIFT),
199761ae650dSJack F Vogel 	I40E_LINK_SPEED_10GB	= (1 << I40E_LINK_SPEED_10GB_SHIFT),
199861ae650dSJack F Vogel 	I40E_LINK_SPEED_40GB	= (1 << I40E_LINK_SPEED_40GB_SHIFT),
19994294f337SSean Bruno 	I40E_LINK_SPEED_20GB	= (1 << I40E_LINK_SPEED_20GB_SHIFT),
20004294f337SSean Bruno 	I40E_LINK_SPEED_25GB	= (1 << I40E_LINK_SPEED_25GB_SHIFT),
200161ae650dSJack F Vogel };
200261ae650dSJack F Vogel 
200361ae650dSJack F Vogel struct i40e_aqc_module_desc {
200461ae650dSJack F Vogel 	u8 oui[3];
200561ae650dSJack F Vogel 	u8 reserved1;
200661ae650dSJack F Vogel 	u8 part_number[16];
200761ae650dSJack F Vogel 	u8 revision[4];
200861ae650dSJack F Vogel 	u8 reserved2[8];
200961ae650dSJack F Vogel };
201061ae650dSJack F Vogel 
2011f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_module_desc);
2012f247dc25SJack F Vogel 
201361ae650dSJack F Vogel struct i40e_aq_get_phy_abilities_resp {
201461ae650dSJack F Vogel 	__le32	phy_type;       /* bitmap using the above enum for offsets */
201561ae650dSJack F Vogel 	u8	link_speed;     /* bitmap using the above enum bit patterns */
201661ae650dSJack F Vogel 	u8	abilities;
201761ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_PAUSE_TX	0x01
201861ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_PAUSE_RX	0x02
201961ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_LOW_POWER	0x04
202061ae650dSJack F Vogel #define I40E_AQ_PHY_LINK_ENABLED	0x08
202161ae650dSJack F Vogel #define I40E_AQ_PHY_AN_ENABLED		0x10
202261ae650dSJack F Vogel #define I40E_AQ_PHY_FLAG_MODULE_QUAL	0x20
2023cb6b8299SEric Joyner #define I40E_AQ_PHY_FEC_ABILITY_KR	0x40
2024cb6b8299SEric Joyner #define I40E_AQ_PHY_FEC_ABILITY_RS	0x80
202561ae650dSJack F Vogel 	__le16	eee_capability;
2026*b4a7ce06SEric Joyner #define I40E_AQ_EEE_AUTO		0x0001
202761ae650dSJack F Vogel #define I40E_AQ_EEE_100BASE_TX		0x0002
202861ae650dSJack F Vogel #define I40E_AQ_EEE_1000BASE_T		0x0004
202961ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_T		0x0008
203061ae650dSJack F Vogel #define I40E_AQ_EEE_1000BASE_KX		0x0010
203161ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_KX4		0x0020
203261ae650dSJack F Vogel #define I40E_AQ_EEE_10GBASE_KR		0x0040
203361ae650dSJack F Vogel 	__le32	eeer_val;
203461ae650dSJack F Vogel 	u8	d3_lpan;
203561ae650dSJack F Vogel #define I40E_AQ_SET_PHY_D3_LPAN_ENA	0x01
20364294f337SSean Bruno 	u8	phy_type_ext;
2037cb6b8299SEric Joyner #define I40E_AQ_PHY_TYPE_EXT_25G_KR	0x01
2038cb6b8299SEric Joyner #define I40E_AQ_PHY_TYPE_EXT_25G_CR	0x02
20394294f337SSean Bruno #define I40E_AQ_PHY_TYPE_EXT_25G_SR	0x04
20404294f337SSean Bruno #define I40E_AQ_PHY_TYPE_EXT_25G_LR	0x08
2041ceebc2f3SEric Joyner #define I40E_AQ_PHY_TYPE_EXT_25G_AOC	0x10
2042ceebc2f3SEric Joyner #define I40E_AQ_PHY_TYPE_EXT_25G_ACC	0x20
2043cb6b8299SEric Joyner 	u8	fec_cfg_curr_mod_ext_info;
2044cb6b8299SEric Joyner #define I40E_AQ_ENABLE_FEC_KR		0x01
2045cb6b8299SEric Joyner #define I40E_AQ_ENABLE_FEC_RS		0x02
2046cb6b8299SEric Joyner #define I40E_AQ_REQUEST_FEC_KR		0x04
2047cb6b8299SEric Joyner #define I40E_AQ_REQUEST_FEC_RS		0x08
2048cb6b8299SEric Joyner #define I40E_AQ_ENABLE_FEC_AUTO		0x10
2049cb6b8299SEric Joyner #define I40E_AQ_FEC
2050cb6b8299SEric Joyner #define I40E_AQ_MODULE_TYPE_EXT_MASK	0xE0
2051cb6b8299SEric Joyner #define I40E_AQ_MODULE_TYPE_EXT_SHIFT	5
2052cb6b8299SEric Joyner 
20534294f337SSean Bruno 	u8	ext_comp_code;
205461ae650dSJack F Vogel 	u8	phy_id[4];
205561ae650dSJack F Vogel 	u8	module_type[3];
205661ae650dSJack F Vogel 	u8	qualified_module_count;
205761ae650dSJack F Vogel #define I40E_AQ_PHY_MAX_QMS		16
205861ae650dSJack F Vogel 	struct i40e_aqc_module_desc	qualified_module[I40E_AQ_PHY_MAX_QMS];
205961ae650dSJack F Vogel };
206061ae650dSJack F Vogel 
2061f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x218, i40e_aq_get_phy_abilities_resp);
2062f247dc25SJack F Vogel 
206361ae650dSJack F Vogel /* Set PHY Config (direct 0x0601) */
206461ae650dSJack F Vogel struct i40e_aq_set_phy_config { /* same bits as above in all */
206561ae650dSJack F Vogel 	__le32	phy_type;
206661ae650dSJack F Vogel 	u8	link_speed;
206761ae650dSJack F Vogel 	u8	abilities;
206861ae650dSJack F Vogel /* bits 0-2 use the values from get_phy_abilities_resp */
206961ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_LINK		0x08
207061ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_AN		0x10
207161ae650dSJack F Vogel #define I40E_AQ_PHY_ENABLE_ATOMIC_LINK	0x20
207261ae650dSJack F Vogel 	__le16	eee_capability;
207361ae650dSJack F Vogel 	__le32	eeer;
207461ae650dSJack F Vogel 	u8	low_power_ctrl;
20754294f337SSean Bruno 	u8	phy_type_ext;
2076cb6b8299SEric Joyner 	u8	fec_config;
2077cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_ABILITY_KR	BIT(0)
2078cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_ABILITY_RS	BIT(1)
2079cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_REQUEST_KR	BIT(2)
2080cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_REQUEST_RS	BIT(3)
2081cb6b8299SEric Joyner #define I40E_AQ_SET_FEC_AUTO		BIT(4)
2082cb6b8299SEric Joyner #define I40E_AQ_PHY_FEC_CONFIG_SHIFT	0x0
2083cb6b8299SEric Joyner #define I40E_AQ_PHY_FEC_CONFIG_MASK	(0x1F << I40E_AQ_PHY_FEC_CONFIG_SHIFT)
2084cb6b8299SEric Joyner 	u8	reserved;
208561ae650dSJack F Vogel };
208661ae650dSJack F Vogel 
208761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_set_phy_config);
208861ae650dSJack F Vogel 
208961ae650dSJack F Vogel /* Set MAC Config command data structure (direct 0x0603) */
209061ae650dSJack F Vogel struct i40e_aq_set_mac_config {
209161ae650dSJack F Vogel 	__le16	max_frame_size;
209261ae650dSJack F Vogel 	u8	params;
209361ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_CRC_EN			0x04
209461ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_MASK		0x78
209561ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_SHIFT		3
209661ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_NONE		0x0
209761ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1B_13TX		0xF
209861ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_9TX		0x9
209961ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_4TX		0x8
210061ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_7TX		0x7
210161ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_2DW_3TX		0x6
210261ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_1TX		0x5
210361ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_2TX		0x4
210461ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_7DW_3TX		0x3
210561ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_4DW_1TX		0x2
210661ae650dSJack F Vogel #define I40E_AQ_SET_MAC_CONFIG_PACING_9DW_1TX		0x1
2107*b4a7ce06SEric Joyner #define I40E_AQ_SET_MAC_CONFIG_DROP_BLOCKING_PACKET_EN	0x80
210861ae650dSJack F Vogel 	u8	tx_timer_priority; /* bitmap */
210961ae650dSJack F Vogel 	__le16	tx_timer_value;
211061ae650dSJack F Vogel 	__le16	fc_refresh_threshold;
211161ae650dSJack F Vogel 	u8	reserved[8];
211261ae650dSJack F Vogel };
211361ae650dSJack F Vogel 
211461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aq_set_mac_config);
211561ae650dSJack F Vogel 
211661ae650dSJack F Vogel /* Restart Auto-Negotiation (direct 0x605) */
211761ae650dSJack F Vogel struct i40e_aqc_set_link_restart_an {
211861ae650dSJack F Vogel 	u8	command;
211961ae650dSJack F Vogel #define I40E_AQ_PHY_RESTART_AN	0x02
212061ae650dSJack F Vogel #define I40E_AQ_PHY_LINK_ENABLE	0x04
212161ae650dSJack F Vogel 	u8	reserved[15];
212261ae650dSJack F Vogel };
212361ae650dSJack F Vogel 
212461ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_link_restart_an);
212561ae650dSJack F Vogel 
212661ae650dSJack F Vogel /* Get Link Status cmd & response data structure (direct 0x0607) */
212761ae650dSJack F Vogel struct i40e_aqc_get_link_status {
212861ae650dSJack F Vogel 	__le16	command_flags; /* only field set on command */
212961ae650dSJack F Vogel #define I40E_AQ_LSE_MASK		0x3
213061ae650dSJack F Vogel #define I40E_AQ_LSE_NOP			0x0
213161ae650dSJack F Vogel #define I40E_AQ_LSE_DISABLE		0x2
213261ae650dSJack F Vogel #define I40E_AQ_LSE_ENABLE		0x3
213361ae650dSJack F Vogel /* only response uses this flag */
213461ae650dSJack F Vogel #define I40E_AQ_LSE_IS_ENABLED		0x1
213561ae650dSJack F Vogel 	u8	phy_type;    /* i40e_aq_phy_type   */
213661ae650dSJack F Vogel 	u8	link_speed;  /* i40e_aq_link_speed */
213761ae650dSJack F Vogel 	u8	link_info;
2138be771cdaSJack F Vogel #define I40E_AQ_LINK_UP			0x01    /* obsolete */
2139be771cdaSJack F Vogel #define I40E_AQ_LINK_UP_FUNCTION	0x01
214061ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT		0x02
214161ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_TX		0x04
214261ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_RX		0x08
214361ae650dSJack F Vogel #define I40E_AQ_LINK_FAULT_REMOTE	0x10
2144be771cdaSJack F Vogel #define I40E_AQ_LINK_UP_PORT		0x20
214561ae650dSJack F Vogel #define I40E_AQ_MEDIA_AVAILABLE		0x40
214661ae650dSJack F Vogel #define I40E_AQ_SIGNAL_DETECT		0x80
214761ae650dSJack F Vogel 	u8	an_info;
214861ae650dSJack F Vogel #define I40E_AQ_AN_COMPLETED		0x01
214961ae650dSJack F Vogel #define I40E_AQ_LP_AN_ABILITY		0x02
215061ae650dSJack F Vogel #define I40E_AQ_PD_FAULT		0x04
215161ae650dSJack F Vogel #define I40E_AQ_FEC_EN			0x08
215261ae650dSJack F Vogel #define I40E_AQ_PHY_LOW_POWER		0x10
215361ae650dSJack F Vogel #define I40E_AQ_LINK_PAUSE_TX		0x20
215461ae650dSJack F Vogel #define I40E_AQ_LINK_PAUSE_RX		0x40
215561ae650dSJack F Vogel #define I40E_AQ_QUALIFIED_MODULE	0x80
215661ae650dSJack F Vogel 	u8	ext_info;
215761ae650dSJack F Vogel #define I40E_AQ_LINK_PHY_TEMP_ALARM	0x01
215861ae650dSJack F Vogel #define I40E_AQ_LINK_XCESSIVE_ERRORS	0x02
215961ae650dSJack F Vogel #define I40E_AQ_LINK_TX_SHIFT		0x02
216061ae650dSJack F Vogel #define I40E_AQ_LINK_TX_MASK		(0x03 << I40E_AQ_LINK_TX_SHIFT)
216161ae650dSJack F Vogel #define I40E_AQ_LINK_TX_ACTIVE		0x00
216261ae650dSJack F Vogel #define I40E_AQ_LINK_TX_DRAINED		0x01
216361ae650dSJack F Vogel #define I40E_AQ_LINK_TX_FLUSHED		0x03
216461ae650dSJack F Vogel #define I40E_AQ_LINK_FORCED_40G		0x10
21654294f337SSean Bruno /* 25G Error Codes */
21664294f337SSean Bruno #define I40E_AQ_25G_NO_ERR		0X00
21674294f337SSean Bruno #define I40E_AQ_25G_NOT_PRESENT		0X01
21684294f337SSean Bruno #define I40E_AQ_25G_NVM_CRC_ERR		0X02
21694294f337SSean Bruno #define I40E_AQ_25G_SBUS_UCODE_ERR	0X03
21704294f337SSean Bruno #define I40E_AQ_25G_SERDES_UCODE_ERR	0X04
21714294f337SSean Bruno #define I40E_AQ_25G_NIMB_UCODE_ERR	0X05
217261ae650dSJack F Vogel 	u8	loopback; /* use defines from i40e_aqc_set_lb_mode */
2173ceebc2f3SEric Joyner /* Since firmware API 1.7 loopback field keeps power class info as well */
2174ceebc2f3SEric Joyner #define I40E_AQ_LOOPBACK_MASK		0x07
2175ceebc2f3SEric Joyner #define I40E_AQ_PWR_CLASS_SHIFT_LB	6
2176ceebc2f3SEric Joyner #define I40E_AQ_PWR_CLASS_MASK_LB	(0x03 << I40E_AQ_PWR_CLASS_SHIFT_LB)
217761ae650dSJack F Vogel 	__le16	max_frame_size;
217861ae650dSJack F Vogel 	u8	config;
2179cb6b8299SEric Joyner #define I40E_AQ_CONFIG_FEC_KR_ENA	0x01
2180cb6b8299SEric Joyner #define I40E_AQ_CONFIG_FEC_RS_ENA	0x02
218161ae650dSJack F Vogel #define I40E_AQ_CONFIG_CRC_ENA		0x04
218261ae650dSJack F Vogel #define I40E_AQ_CONFIG_PACING_MASK	0x78
2183ceebc2f3SEric Joyner 	union {
2184ceebc2f3SEric Joyner 		struct {
21854294f337SSean Bruno 			u8	power_desc;
2186fdb6f38aSEric Joyner #define I40E_AQ_LINK_POWER_CLASS_1	0x00
2187fdb6f38aSEric Joyner #define I40E_AQ_LINK_POWER_CLASS_2	0x01
2188fdb6f38aSEric Joyner #define I40E_AQ_LINK_POWER_CLASS_3	0x02
2189fdb6f38aSEric Joyner #define I40E_AQ_LINK_POWER_CLASS_4	0x03
21904294f337SSean Bruno #define I40E_AQ_PWR_CLASS_MASK		0x03
2191fdb6f38aSEric Joyner 			u8	reserved[4];
219261ae650dSJack F Vogel 		};
2193ceebc2f3SEric Joyner 		struct {
2194ceebc2f3SEric Joyner 			u8	link_type[4];
2195ceebc2f3SEric Joyner 			u8	link_type_ext;
2196ceebc2f3SEric Joyner 		};
2197ceebc2f3SEric Joyner 	};
2198ceebc2f3SEric Joyner };
219961ae650dSJack F Vogel 
220061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_get_link_status);
220161ae650dSJack F Vogel 
220261ae650dSJack F Vogel /* Set event mask command (direct 0x613) */
220361ae650dSJack F Vogel struct i40e_aqc_set_phy_int_mask {
220461ae650dSJack F Vogel 	u8	reserved[8];
220561ae650dSJack F Vogel 	__le16	event_mask;
220661ae650dSJack F Vogel #define I40E_AQ_EVENT_LINK_UPDOWN	0x0002
220761ae650dSJack F Vogel #define I40E_AQ_EVENT_MEDIA_NA		0x0004
220861ae650dSJack F Vogel #define I40E_AQ_EVENT_LINK_FAULT	0x0008
220961ae650dSJack F Vogel #define I40E_AQ_EVENT_PHY_TEMP_ALARM	0x0010
221061ae650dSJack F Vogel #define I40E_AQ_EVENT_EXCESSIVE_ERRORS	0x0020
221161ae650dSJack F Vogel #define I40E_AQ_EVENT_SIGNAL_DETECT	0x0040
221261ae650dSJack F Vogel #define I40E_AQ_EVENT_AN_COMPLETED	0x0080
221361ae650dSJack F Vogel #define I40E_AQ_EVENT_MODULE_QUAL_FAIL	0x0100
221461ae650dSJack F Vogel #define I40E_AQ_EVENT_PORT_TX_SUSPENDED	0x0200
221561ae650dSJack F Vogel 	u8	reserved1[6];
221661ae650dSJack F Vogel };
221761ae650dSJack F Vogel 
221861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_int_mask);
221961ae650dSJack F Vogel 
222061ae650dSJack F Vogel /* Get Local AN advt register (direct 0x0614)
222161ae650dSJack F Vogel  * Set Local AN advt register (direct 0x0615)
222261ae650dSJack F Vogel  * Get Link Partner AN advt register (direct 0x0616)
222361ae650dSJack F Vogel  */
222461ae650dSJack F Vogel struct i40e_aqc_an_advt_reg {
222561ae650dSJack F Vogel 	__le32	local_an_reg0;
222661ae650dSJack F Vogel 	__le16	local_an_reg1;
222761ae650dSJack F Vogel 	u8	reserved[10];
222861ae650dSJack F Vogel };
222961ae650dSJack F Vogel 
223061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_an_advt_reg);
223161ae650dSJack F Vogel 
223261ae650dSJack F Vogel /* Set Loopback mode (0x0618) */
223361ae650dSJack F Vogel struct i40e_aqc_set_lb_mode {
2234ceebc2f3SEric Joyner 	u8	lb_level;
2235ceebc2f3SEric Joyner #define I40E_AQ_LB_NONE	0
2236ceebc2f3SEric Joyner #define I40E_AQ_LB_MAC	1
2237ceebc2f3SEric Joyner #define I40E_AQ_LB_SERDES	2
2238ceebc2f3SEric Joyner #define I40E_AQ_LB_PHY_INT	3
2239ceebc2f3SEric Joyner #define I40E_AQ_LB_PHY_EXT	4
2240*b4a7ce06SEric Joyner #define I40E_AQ_LB_BASE_T_PCS	5
2241*b4a7ce06SEric Joyner #define I40E_AQ_LB_BASE_T_EXT	6
224261ae650dSJack F Vogel #define I40E_AQ_LB_PHY_LOCAL	0x01
224361ae650dSJack F Vogel #define I40E_AQ_LB_PHY_REMOTE	0x02
224461ae650dSJack F Vogel #define I40E_AQ_LB_MAC_LOCAL	0x04
2245ceebc2f3SEric Joyner 	u8	lb_type;
2246ceebc2f3SEric Joyner #define I40E_AQ_LB_LOCAL	0
2247ceebc2f3SEric Joyner #define I40E_AQ_LB_FAR	0x01
2248ceebc2f3SEric Joyner 	u8	speed;
2249ceebc2f3SEric Joyner #define I40E_AQ_LB_SPEED_NONE	0
2250ceebc2f3SEric Joyner #define I40E_AQ_LB_SPEED_1G	1
2251ceebc2f3SEric Joyner #define I40E_AQ_LB_SPEED_10G	2
2252ceebc2f3SEric Joyner #define I40E_AQ_LB_SPEED_40G	3
2253ceebc2f3SEric Joyner #define I40E_AQ_LB_SPEED_20G	4
2254ceebc2f3SEric Joyner 	u8	force_speed;
2255ceebc2f3SEric Joyner 	u8	reserved[12];
225661ae650dSJack F Vogel };
225761ae650dSJack F Vogel 
225861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_lb_mode);
225961ae650dSJack F Vogel 
226061ae650dSJack F Vogel /* Set PHY Debug command (0x0622) */
226161ae650dSJack F Vogel struct i40e_aqc_set_phy_debug {
226261ae650dSJack F Vogel 	u8	command_flags;
226361ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_INTERNAL	0x02
226461ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT	2
226561ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_MASK	(0x03 << \
226661ae650dSJack F Vogel 					I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT)
226761ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_NONE	0x00
226861ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_HARD	0x01
226961ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SOFT	0x02
22704294f337SSean Bruno /* Disable link manageability on a single port */
227161ae650dSJack F Vogel #define I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW	0x10
22724294f337SSean Bruno /* Disable link manageability on all ports needs both bits 4 and 5 */
22734294f337SSean Bruno #define I40E_AQ_PHY_DEBUG_DISABLE_ALL_LINK_FW	0x20
227461ae650dSJack F Vogel 	u8	reserved[15];
227561ae650dSJack F Vogel };
227661ae650dSJack F Vogel 
227761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_debug);
227861ae650dSJack F Vogel 
227961ae650dSJack F Vogel enum i40e_aq_phy_reg_type {
228061ae650dSJack F Vogel 	I40E_AQC_PHY_REG_INTERNAL	= 0x1,
228161ae650dSJack F Vogel 	I40E_AQC_PHY_REG_EXERNAL_BASET	= 0x2,
228261ae650dSJack F Vogel 	I40E_AQC_PHY_REG_EXERNAL_MODULE	= 0x3
228361ae650dSJack F Vogel };
228461ae650dSJack F Vogel 
2285fdb6f38aSEric Joyner /* Run PHY Activity (0x0626) */
2286fdb6f38aSEric Joyner struct i40e_aqc_run_phy_activity {
2287fdb6f38aSEric Joyner 	__le16  activity_id;
2288fdb6f38aSEric Joyner 	u8      flags;
2289fdb6f38aSEric Joyner 	u8      reserved1;
2290fdb6f38aSEric Joyner 	__le32  control;
2291fdb6f38aSEric Joyner 	__le32  data;
2292fdb6f38aSEric Joyner 	u8      reserved2[4];
2293fdb6f38aSEric Joyner };
2294fdb6f38aSEric Joyner 
2295fdb6f38aSEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_run_phy_activity);
2296fdb6f38aSEric Joyner 
2297ceebc2f3SEric Joyner /* Set PHY Register command (0x0628) */
2298ceebc2f3SEric Joyner /* Get PHY Register command (0x0629) */
2299ceebc2f3SEric Joyner struct i40e_aqc_phy_register_access {
2300ceebc2f3SEric Joyner 	u8	phy_interface;
2301ceebc2f3SEric Joyner #define I40E_AQ_PHY_REG_ACCESS_INTERNAL	0
2302ceebc2f3SEric Joyner #define I40E_AQ_PHY_REG_ACCESS_EXTERNAL	1
2303ceebc2f3SEric Joyner #define I40E_AQ_PHY_REG_ACCESS_EXTERNAL_MODULE	2
2304ceebc2f3SEric Joyner 	u8	dev_addres;
2305*b4a7ce06SEric Joyner 	u8	cmd_flags;
2306*b4a7ce06SEric Joyner #define I40E_AQ_PHY_REG_ACCESS_DONT_CHANGE_QSFP_PAGE	0x01
2307*b4a7ce06SEric Joyner #define I40E_AQ_PHY_REG_ACCESS_SET_MDIO_IF_NUMBER	0x02
2308*b4a7ce06SEric Joyner #define I40E_AQ_PHY_REG_ACCESS_MDIO_IF_NUMBER_SHIFT	2
2309*b4a7ce06SEric Joyner #define I40E_AQ_PHY_REG_ACCESS_MDIO_IF_NUMBER_MASK	(0x3 << \
2310*b4a7ce06SEric Joyner 		I40E_AQ_PHY_REG_ACCESS_MDIO_IF_NUMBER_SHIFT)
2311*b4a7ce06SEric Joyner 	u8	reserved1;
2312ceebc2f3SEric Joyner 	__le32	reg_address;
2313ceebc2f3SEric Joyner 	__le32	reg_value;
2314ceebc2f3SEric Joyner 	u8	reserved2[4];
2315ceebc2f3SEric Joyner };
2316ceebc2f3SEric Joyner 
2317ceebc2f3SEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_phy_register_access);
2318ceebc2f3SEric Joyner 
231961ae650dSJack F Vogel /* NVM Read command (indirect 0x0701)
232061ae650dSJack F Vogel  * NVM Erase commands (direct 0x0702)
232161ae650dSJack F Vogel  * NVM Update commands (indirect 0x0703)
232261ae650dSJack F Vogel  */
232361ae650dSJack F Vogel struct i40e_aqc_nvm_update {
232461ae650dSJack F Vogel 	u8	command_flags;
232561ae650dSJack F Vogel #define I40E_AQ_NVM_LAST_CMD			0x01
2326*b4a7ce06SEric Joyner #define I40E_AQ_NVM_REARRANGE_TO_FLAT		0x20
2327*b4a7ce06SEric Joyner #define I40E_AQ_NVM_REARRANGE_TO_STRUCT		0x40
232861ae650dSJack F Vogel #define I40E_AQ_NVM_FLASH_ONLY			0x80
2329ceebc2f3SEric Joyner #define I40E_AQ_NVM_PRESERVATION_FLAGS_SHIFT	1
2330ceebc2f3SEric Joyner #define I40E_AQ_NVM_PRESERVATION_FLAGS_MASK	0x03
2331ceebc2f3SEric Joyner #define I40E_AQ_NVM_PRESERVATION_FLAGS_SELECTED	0x03
2332ceebc2f3SEric Joyner #define I40E_AQ_NVM_PRESERVATION_FLAGS_ALL	0x01
233361ae650dSJack F Vogel 	u8	module_pointer;
233461ae650dSJack F Vogel 	__le16	length;
233561ae650dSJack F Vogel 	__le32	offset;
233661ae650dSJack F Vogel 	__le32	addr_high;
233761ae650dSJack F Vogel 	__le32	addr_low;
233861ae650dSJack F Vogel };
233961ae650dSJack F Vogel 
234061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_update);
234161ae650dSJack F Vogel 
234261ae650dSJack F Vogel /* NVM Config Read (indirect 0x0704) */
234361ae650dSJack F Vogel struct i40e_aqc_nvm_config_read {
234461ae650dSJack F Vogel 	__le16	cmd_flags;
2345f247dc25SJack F Vogel #define I40E_AQ_ANVM_SINGLE_OR_MULTIPLE_FEATURES_MASK	1
2346f247dc25SJack F Vogel #define I40E_AQ_ANVM_READ_SINGLE_FEATURE		0
2347f247dc25SJack F Vogel #define I40E_AQ_ANVM_READ_MULTIPLE_FEATURES		1
234861ae650dSJack F Vogel 	__le16	element_count;
234961ae650dSJack F Vogel 	__le16	element_id;	/* Feature/field ID */
2350f247dc25SJack F Vogel 	__le16	element_id_msw;	/* MSWord of field ID */
235161ae650dSJack F Vogel 	__le32	address_high;
235261ae650dSJack F Vogel 	__le32	address_low;
235361ae650dSJack F Vogel };
235461ae650dSJack F Vogel 
235561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_read);
235661ae650dSJack F Vogel 
235761ae650dSJack F Vogel /* NVM Config Write (indirect 0x0705) */
235861ae650dSJack F Vogel struct i40e_aqc_nvm_config_write {
235961ae650dSJack F Vogel 	__le16	cmd_flags;
236061ae650dSJack F Vogel 	__le16	element_count;
236161ae650dSJack F Vogel 	u8	reserved[4];
236261ae650dSJack F Vogel 	__le32	address_high;
236361ae650dSJack F Vogel 	__le32	address_low;
236461ae650dSJack F Vogel };
236561ae650dSJack F Vogel 
236661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_write);
236761ae650dSJack F Vogel 
2368f247dc25SJack F Vogel /* Used for 0x0704 as well as for 0x0705 commands */
2369f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT		1
2370d4683565SEric Joyner #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_MASK \
2371d4683565SEric Joyner 				(1 << I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT)
2372f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE		0
2373f247dc25SJack F Vogel #define I40E_AQ_ANVM_IMMEDIATE_FIELD	(1 << FEATURE_OR_IMMEDIATE_SHIFT)
237461ae650dSJack F Vogel struct i40e_aqc_nvm_config_data_feature {
237561ae650dSJack F Vogel 	__le16 feature_id;
2376f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_OEM_ONLY		0x01
2377f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_DWORD_MAP		0x08
2378f247dc25SJack F Vogel #define I40E_AQ_ANVM_FEATURE_OPTION_POR_CSR		0x10
237961ae650dSJack F Vogel 	__le16 feature_options;
238061ae650dSJack F Vogel 	__le16 feature_selection;
238161ae650dSJack F Vogel };
238261ae650dSJack F Vogel 
2383f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x6, i40e_aqc_nvm_config_data_feature);
2384f247dc25SJack F Vogel 
238561ae650dSJack F Vogel struct i40e_aqc_nvm_config_data_immediate_field {
2386f247dc25SJack F Vogel 	__le32 field_id;
2387f247dc25SJack F Vogel 	__le32 field_value;
238861ae650dSJack F Vogel 	__le16 field_options;
2389f247dc25SJack F Vogel 	__le16 reserved;
239061ae650dSJack F Vogel };
239161ae650dSJack F Vogel 
2392f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0xc, i40e_aqc_nvm_config_data_immediate_field);
2393f247dc25SJack F Vogel 
2394be771cdaSJack F Vogel /* OEM Post Update (indirect 0x0720)
2395be771cdaSJack F Vogel  * no command data struct used
2396be771cdaSJack F Vogel  */
2397be771cdaSJack F Vogel struct i40e_aqc_nvm_oem_post_update {
2398be771cdaSJack F Vogel #define I40E_AQ_NVM_OEM_POST_UPDATE_EXTERNAL_DATA	0x01
2399be771cdaSJack F Vogel 	u8 sel_data;
2400be771cdaSJack F Vogel 	u8 reserved[7];
2401be771cdaSJack F Vogel };
2402be771cdaSJack F Vogel 
2403be771cdaSJack F Vogel I40E_CHECK_STRUCT_LEN(0x8, i40e_aqc_nvm_oem_post_update);
2404be771cdaSJack F Vogel 
2405be771cdaSJack F Vogel struct i40e_aqc_nvm_oem_post_update_buffer {
2406be771cdaSJack F Vogel 	u8 str_len;
2407be771cdaSJack F Vogel 	u8 dev_addr;
2408be771cdaSJack F Vogel 	__le16 eeprom_addr;
2409be771cdaSJack F Vogel 	u8 data[36];
2410be771cdaSJack F Vogel };
2411be771cdaSJack F Vogel 
2412be771cdaSJack F Vogel I40E_CHECK_STRUCT_LEN(0x28, i40e_aqc_nvm_oem_post_update_buffer);
2413be771cdaSJack F Vogel 
2414fdb6f38aSEric Joyner /* Thermal Sensor (indirect 0x0721)
2415fdb6f38aSEric Joyner  *     read or set thermal sensor configs and values
2416fdb6f38aSEric Joyner  *     takes a sensor and command specific data buffer, not detailed here
2417fdb6f38aSEric Joyner  */
2418fdb6f38aSEric Joyner struct i40e_aqc_thermal_sensor {
2419fdb6f38aSEric Joyner 	u8 sensor_action;
2420fdb6f38aSEric Joyner #define I40E_AQ_THERMAL_SENSOR_READ_CONFIG	0
2421fdb6f38aSEric Joyner #define I40E_AQ_THERMAL_SENSOR_SET_CONFIG	1
2422fdb6f38aSEric Joyner #define I40E_AQ_THERMAL_SENSOR_READ_TEMP	2
2423fdb6f38aSEric Joyner 	u8 reserved[7];
2424fdb6f38aSEric Joyner 	__le32	addr_high;
2425fdb6f38aSEric Joyner 	__le32	addr_low;
2426fdb6f38aSEric Joyner };
2427fdb6f38aSEric Joyner 
2428fdb6f38aSEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_thermal_sensor);
2429fdb6f38aSEric Joyner 
243061ae650dSJack F Vogel /* Send to PF command (indirect 0x0801) id is only used by PF
243161ae650dSJack F Vogel  * Send to VF command (indirect 0x0802) id is only used by PF
243261ae650dSJack F Vogel  * Send to Peer PF command (indirect 0x0803)
243361ae650dSJack F Vogel  */
243461ae650dSJack F Vogel struct i40e_aqc_pf_vf_message {
243561ae650dSJack F Vogel 	__le32	id;
243661ae650dSJack F Vogel 	u8	reserved[4];
243761ae650dSJack F Vogel 	__le32	addr_high;
243861ae650dSJack F Vogel 	__le32	addr_low;
243961ae650dSJack F Vogel };
244061ae650dSJack F Vogel 
244161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_pf_vf_message);
244261ae650dSJack F Vogel 
244361ae650dSJack F Vogel /* Alternate structure */
244461ae650dSJack F Vogel 
244561ae650dSJack F Vogel /* Direct write (direct 0x0900)
244661ae650dSJack F Vogel  * Direct read (direct 0x0902)
244761ae650dSJack F Vogel  */
244861ae650dSJack F Vogel struct i40e_aqc_alternate_write {
244961ae650dSJack F Vogel 	__le32 address0;
245061ae650dSJack F Vogel 	__le32 data0;
245161ae650dSJack F Vogel 	__le32 address1;
245261ae650dSJack F Vogel 	__le32 data1;
245361ae650dSJack F Vogel };
245461ae650dSJack F Vogel 
245561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write);
245661ae650dSJack F Vogel 
245761ae650dSJack F Vogel /* Indirect write (indirect 0x0901)
245861ae650dSJack F Vogel  * Indirect read (indirect 0x0903)
245961ae650dSJack F Vogel  */
246061ae650dSJack F Vogel 
246161ae650dSJack F Vogel struct i40e_aqc_alternate_ind_write {
246261ae650dSJack F Vogel 	__le32 address;
246361ae650dSJack F Vogel 	__le32 length;
246461ae650dSJack F Vogel 	__le32 addr_high;
246561ae650dSJack F Vogel 	__le32 addr_low;
246661ae650dSJack F Vogel };
246761ae650dSJack F Vogel 
246861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_ind_write);
246961ae650dSJack F Vogel 
247061ae650dSJack F Vogel /* Done alternate write (direct 0x0904)
247161ae650dSJack F Vogel  * uses i40e_aq_desc
247261ae650dSJack F Vogel  */
247361ae650dSJack F Vogel struct i40e_aqc_alternate_write_done {
247461ae650dSJack F Vogel 	__le16	cmd_flags;
247561ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_MASK	1
247661ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_LEGACY	0
247761ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_BIOS_UEFI	1
247861ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_RESET_NEEDED		2
247961ae650dSJack F Vogel 	u8	reserved[14];
248061ae650dSJack F Vogel };
248161ae650dSJack F Vogel 
248261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write_done);
248361ae650dSJack F Vogel 
248461ae650dSJack F Vogel /* Set OEM mode (direct 0x0905) */
248561ae650dSJack F Vogel struct i40e_aqc_alternate_set_mode {
248661ae650dSJack F Vogel 	__le32	mode;
248761ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_NONE	0
248861ae650dSJack F Vogel #define I40E_AQ_ALTERNATE_MODE_OEM	1
248961ae650dSJack F Vogel 	u8	reserved[12];
249061ae650dSJack F Vogel };
249161ae650dSJack F Vogel 
249261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_set_mode);
249361ae650dSJack F Vogel 
249461ae650dSJack F Vogel /* Clear port Alternate RAM (direct 0x0906) uses i40e_aq_desc */
249561ae650dSJack F Vogel 
249661ae650dSJack F Vogel /* async events 0x10xx */
249761ae650dSJack F Vogel 
249861ae650dSJack F Vogel /* Lan Queue Overflow Event (direct, 0x1001) */
249961ae650dSJack F Vogel struct i40e_aqc_lan_overflow {
250061ae650dSJack F Vogel 	__le32	prtdcb_rupto;
250161ae650dSJack F Vogel 	__le32	otx_ctl;
250261ae650dSJack F Vogel 	u8	reserved[8];
250361ae650dSJack F Vogel };
250461ae650dSJack F Vogel 
250561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lan_overflow);
250661ae650dSJack F Vogel 
250761ae650dSJack F Vogel /* Get LLDP MIB (indirect 0x0A00) */
250861ae650dSJack F Vogel struct i40e_aqc_lldp_get_mib {
250961ae650dSJack F Vogel 	u8	type;
251061ae650dSJack F Vogel 	u8	reserved1;
251161ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_TYPE_MASK		0x3
251261ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_LOCAL			0x0
251361ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_REMOTE			0x1
251461ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_LOCAL_AND_REMOTE	0x2
251561ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_MASK		0xC
251661ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_SHIFT		0x2
251761ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE	0x0
251861ae650dSJack F Vogel #define I40E_AQ_LLDP_BRIDGE_TYPE_NON_TPMR	0x1
251961ae650dSJack F Vogel #define I40E_AQ_LLDP_TX_SHIFT			0x4
252061ae650dSJack F Vogel #define I40E_AQ_LLDP_TX_MASK			(0x03 << I40E_AQ_LLDP_TX_SHIFT)
252161ae650dSJack F Vogel /* TX pause flags use I40E_AQ_LINK_TX_* above */
252261ae650dSJack F Vogel 	__le16	local_len;
252361ae650dSJack F Vogel 	__le16	remote_len;
252461ae650dSJack F Vogel 	u8	reserved2[2];
252561ae650dSJack F Vogel 	__le32	addr_high;
252661ae650dSJack F Vogel 	__le32	addr_low;
252761ae650dSJack F Vogel };
252861ae650dSJack F Vogel 
252961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_get_mib);
253061ae650dSJack F Vogel 
253161ae650dSJack F Vogel /* Configure LLDP MIB Change Event (direct 0x0A01)
253261ae650dSJack F Vogel  * also used for the event (with type in the command field)
253361ae650dSJack F Vogel  */
253461ae650dSJack F Vogel struct i40e_aqc_lldp_update_mib {
253561ae650dSJack F Vogel 	u8	command;
253661ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_UPDATE_ENABLE	0x0
253761ae650dSJack F Vogel #define I40E_AQ_LLDP_MIB_UPDATE_DISABLE	0x1
253861ae650dSJack F Vogel 	u8	reserved[7];
253961ae650dSJack F Vogel 	__le32	addr_high;
254061ae650dSJack F Vogel 	__le32	addr_low;
254161ae650dSJack F Vogel };
254261ae650dSJack F Vogel 
254361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_mib);
254461ae650dSJack F Vogel 
254561ae650dSJack F Vogel /* Add LLDP TLV (indirect 0x0A02)
254661ae650dSJack F Vogel  * Delete LLDP TLV (indirect 0x0A04)
254761ae650dSJack F Vogel  */
254861ae650dSJack F Vogel struct i40e_aqc_lldp_add_tlv {
254961ae650dSJack F Vogel 	u8	type; /* only nearest bridge and non-TPMR from 0x0A00 */
255061ae650dSJack F Vogel 	u8	reserved1[1];
255161ae650dSJack F Vogel 	__le16	len;
255261ae650dSJack F Vogel 	u8	reserved2[4];
255361ae650dSJack F Vogel 	__le32	addr_high;
255461ae650dSJack F Vogel 	__le32	addr_low;
255561ae650dSJack F Vogel };
255661ae650dSJack F Vogel 
255761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_add_tlv);
255861ae650dSJack F Vogel 
255961ae650dSJack F Vogel /* Update LLDP TLV (indirect 0x0A03) */
256061ae650dSJack F Vogel struct i40e_aqc_lldp_update_tlv {
256161ae650dSJack F Vogel 	u8	type; /* only nearest bridge and non-TPMR from 0x0A00 */
256261ae650dSJack F Vogel 	u8	reserved;
256361ae650dSJack F Vogel 	__le16	old_len;
256461ae650dSJack F Vogel 	__le16	new_offset;
256561ae650dSJack F Vogel 	__le16	new_len;
256661ae650dSJack F Vogel 	__le32	addr_high;
256761ae650dSJack F Vogel 	__le32	addr_low;
256861ae650dSJack F Vogel };
256961ae650dSJack F Vogel 
257061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_tlv);
257161ae650dSJack F Vogel 
257261ae650dSJack F Vogel /* Stop LLDP (direct 0x0A05) */
257361ae650dSJack F Vogel struct i40e_aqc_lldp_stop {
257461ae650dSJack F Vogel 	u8	command;
257561ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_STOP			0x0
257661ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_SHUTDOWN		0x1
2577*b4a7ce06SEric Joyner #define I40E_AQ_LLDP_AGENT_STOP_PERSIST		0x2
257861ae650dSJack F Vogel 	u8	reserved[15];
257961ae650dSJack F Vogel };
258061ae650dSJack F Vogel 
258161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop);
258261ae650dSJack F Vogel 
258361ae650dSJack F Vogel /* Start LLDP (direct 0x0A06) */
258461ae650dSJack F Vogel struct i40e_aqc_lldp_start {
258561ae650dSJack F Vogel 	u8	command;
258661ae650dSJack F Vogel #define I40E_AQ_LLDP_AGENT_START		0x1
2587*b4a7ce06SEric Joyner #define I40E_AQ_LLDP_AGENT_START_PERSIST	0x2
258861ae650dSJack F Vogel 	u8	reserved[15];
258961ae650dSJack F Vogel };
259061ae650dSJack F Vogel 
259161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_start);
259261ae650dSJack F Vogel 
2593ceebc2f3SEric Joyner /* Set DCB (direct 0x0303) */
2594ceebc2f3SEric Joyner struct i40e_aqc_set_dcb_parameters {
2595ceebc2f3SEric Joyner 	u8 command;
2596ceebc2f3SEric Joyner #define I40E_AQ_DCB_SET_AGENT	0x1
2597ceebc2f3SEric Joyner #define I40E_DCB_VALID		0x1
2598ceebc2f3SEric Joyner 	u8 valid_flags;
2599ceebc2f3SEric Joyner 	u8 reserved[14];
2600ceebc2f3SEric Joyner };
2601ceebc2f3SEric Joyner 
2602ceebc2f3SEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_set_dcb_parameters);
2603ceebc2f3SEric Joyner 
2604f247dc25SJack F Vogel /* Get CEE DCBX Oper Config (0x0A07)
2605f247dc25SJack F Vogel  * uses the generic descriptor struct
2606f247dc25SJack F Vogel  * returns below as indirect response
260761ae650dSJack F Vogel  */
260861ae650dSJack F Vogel 
2609f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FCOE_SHIFT	0x0
2610f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FCOE_MASK	(0x7 << I40E_AQC_CEE_APP_FCOE_SHIFT)
2611f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_ISCSI_SHIFT	0x3
2612f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_ISCSI_MASK	(0x7 << I40E_AQC_CEE_APP_ISCSI_SHIFT)
2613f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FIP_SHIFT	0x8
2614f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_FIP_MASK	(0x7 << I40E_AQC_CEE_APP_FIP_SHIFT)
2615be771cdaSJack F Vogel 
2616f247dc25SJack F Vogel #define I40E_AQC_CEE_PG_STATUS_SHIFT	0x0
2617f247dc25SJack F Vogel #define I40E_AQC_CEE_PG_STATUS_MASK	(0x7 << I40E_AQC_CEE_PG_STATUS_SHIFT)
2618f247dc25SJack F Vogel #define I40E_AQC_CEE_PFC_STATUS_SHIFT	0x3
2619f247dc25SJack F Vogel #define I40E_AQC_CEE_PFC_STATUS_MASK	(0x7 << I40E_AQC_CEE_PFC_STATUS_SHIFT)
2620f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_STATUS_SHIFT	0x8
2621f247dc25SJack F Vogel #define I40E_AQC_CEE_APP_STATUS_MASK	(0x7 << I40E_AQC_CEE_APP_STATUS_SHIFT)
2622be771cdaSJack F Vogel #define I40E_AQC_CEE_FCOE_STATUS_SHIFT	0x8
2623be771cdaSJack F Vogel #define I40E_AQC_CEE_FCOE_STATUS_MASK	(0x7 << I40E_AQC_CEE_FCOE_STATUS_SHIFT)
2624be771cdaSJack F Vogel #define I40E_AQC_CEE_ISCSI_STATUS_SHIFT	0xB
2625be771cdaSJack F Vogel #define I40E_AQC_CEE_ISCSI_STATUS_MASK	(0x7 << I40E_AQC_CEE_ISCSI_STATUS_SHIFT)
2626be771cdaSJack F Vogel #define I40E_AQC_CEE_FIP_STATUS_SHIFT	0x10
2627be771cdaSJack F Vogel #define I40E_AQC_CEE_FIP_STATUS_MASK	(0x7 << I40E_AQC_CEE_FIP_STATUS_SHIFT)
2628be771cdaSJack F Vogel 
2629be771cdaSJack F Vogel /* struct i40e_aqc_get_cee_dcb_cfg_v1_resp was originally defined with
2630be771cdaSJack F Vogel  * word boundary layout issues, which the Linux compilers silently deal
2631be771cdaSJack F Vogel  * with by adding padding, making the actual struct larger than designed.
2632be771cdaSJack F Vogel  * However, the FW compiler for the NIC is less lenient and complains
2633be771cdaSJack F Vogel  * about the struct.  Hence, the struct defined here has an extra byte in
2634be771cdaSJack F Vogel  * fields reserved3 and reserved4 to directly acknowledge that padding,
2635be771cdaSJack F Vogel  * and the new length is used in the length check macro.
2636be771cdaSJack F Vogel  */
2637f247dc25SJack F Vogel struct i40e_aqc_get_cee_dcb_cfg_v1_resp {
2638f247dc25SJack F Vogel 	u8	reserved1;
2639f247dc25SJack F Vogel 	u8	oper_num_tc;
2640f247dc25SJack F Vogel 	u8	oper_prio_tc[4];
2641f247dc25SJack F Vogel 	u8	reserved2;
2642f247dc25SJack F Vogel 	u8	oper_tc_bw[8];
2643f247dc25SJack F Vogel 	u8	oper_pfc_en;
2644be771cdaSJack F Vogel 	u8	reserved3[2];
2645f247dc25SJack F Vogel 	__le16	oper_app_prio;
2646be771cdaSJack F Vogel 	u8	reserved4[2];
2647f247dc25SJack F Vogel 	__le16	tlv_status;
2648f247dc25SJack F Vogel };
2649f247dc25SJack F Vogel 
2650f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x18, i40e_aqc_get_cee_dcb_cfg_v1_resp);
2651f247dc25SJack F Vogel 
2652f247dc25SJack F Vogel struct i40e_aqc_get_cee_dcb_cfg_resp {
2653f247dc25SJack F Vogel 	u8	oper_num_tc;
2654f247dc25SJack F Vogel 	u8	oper_prio_tc[4];
2655f247dc25SJack F Vogel 	u8	oper_tc_bw[8];
2656f247dc25SJack F Vogel 	u8	oper_pfc_en;
2657f247dc25SJack F Vogel 	__le16	oper_app_prio;
2658f247dc25SJack F Vogel 	__le32	tlv_status;
2659f247dc25SJack F Vogel 	u8	reserved[12];
2660f247dc25SJack F Vogel };
2661f247dc25SJack F Vogel 
2662f247dc25SJack F Vogel I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_cee_dcb_cfg_resp);
2663f247dc25SJack F Vogel 
2664f247dc25SJack F Vogel /*	Set Local LLDP MIB (indirect 0x0A08)
2665f247dc25SJack F Vogel  *	Used to replace the local MIB of a given LLDP agent. e.g. DCBx
2666f247dc25SJack F Vogel  */
2667f247dc25SJack F Vogel struct i40e_aqc_lldp_set_local_mib {
2668f247dc25SJack F Vogel #define SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT	0
2669ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_DCBX_MASK	(1 << \
2670ac83ea83SEric Joyner 					SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT)
2671ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_LOCAL_MIB	0x0
2672ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_SHIFT	(1)
2673ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_MASK	(1 << \
2674ac83ea83SEric Joyner 				SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_SHIFT)
2675ac83ea83SEric Joyner #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS		0x1
2676f247dc25SJack F Vogel 	u8	type;
2677f247dc25SJack F Vogel 	u8	reserved0;
2678f247dc25SJack F Vogel 	__le16	length;
2679f247dc25SJack F Vogel 	u8	reserved1[4];
2680f247dc25SJack F Vogel 	__le32	address_high;
2681f247dc25SJack F Vogel 	__le32	address_low;
2682f247dc25SJack F Vogel };
2683f247dc25SJack F Vogel 
2684f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_set_local_mib);
2685f247dc25SJack F Vogel 
2686223d846dSEric Joyner struct i40e_aqc_lldp_set_local_mib_resp {
2687223d846dSEric Joyner #define SET_LOCAL_MIB_RESP_EVENT_TRIGGERED_MASK      0x01
2688223d846dSEric Joyner 	u8  status;
2689223d846dSEric Joyner 	u8  reserved[15];
2690223d846dSEric Joyner };
2691223d846dSEric Joyner 
2692223d846dSEric Joyner I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_lldp_set_local_mib_resp);
2693223d846dSEric Joyner 
2694f247dc25SJack F Vogel /*	Stop/Start LLDP Agent (direct 0x0A09)
2695f247dc25SJack F Vogel  *	Used for stopping/starting specific LLDP agent. e.g. DCBx
2696f247dc25SJack F Vogel  */
2697f247dc25SJack F Vogel struct i40e_aqc_lldp_stop_start_specific_agent {
2698f247dc25SJack F Vogel #define I40E_AQC_START_SPECIFIC_AGENT_SHIFT	0
2699d4683565SEric Joyner #define I40E_AQC_START_SPECIFIC_AGENT_MASK \
2700d4683565SEric Joyner 				(1 << I40E_AQC_START_SPECIFIC_AGENT_SHIFT)
2701f247dc25SJack F Vogel 	u8	command;
2702f247dc25SJack F Vogel 	u8	reserved[15];
2703f247dc25SJack F Vogel };
2704f247dc25SJack F Vogel 
2705f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop_start_specific_agent);
2706f247dc25SJack F Vogel 
2707*b4a7ce06SEric Joyner /* Restore LLDP Agent factory settings (direct 0x0A0A) */
2708*b4a7ce06SEric Joyner struct i40e_aqc_lldp_restore {
2709*b4a7ce06SEric Joyner 	u8	command;
2710*b4a7ce06SEric Joyner #define I40E_AQ_LLDP_AGENT_RESTORE_NOT		0x0
2711*b4a7ce06SEric Joyner #define I40E_AQ_LLDP_AGENT_RESTORE		0x1
2712*b4a7ce06SEric Joyner 	u8	reserved[15];
2713*b4a7ce06SEric Joyner };
2714*b4a7ce06SEric Joyner 
2715*b4a7ce06SEric Joyner I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_restore);
2716*b4a7ce06SEric Joyner 
271761ae650dSJack F Vogel /* Add Udp Tunnel command and completion (direct 0x0B00) */
271861ae650dSJack F Vogel struct i40e_aqc_add_udp_tunnel {
271961ae650dSJack F Vogel 	__le16	udp_port;
272061ae650dSJack F Vogel 	u8	reserved0[3];
272161ae650dSJack F Vogel 	u8	protocol_type;
272261ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_VXLAN	0x00
272361ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_NGE	0x01
272461ae650dSJack F Vogel #define I40E_AQC_TUNNEL_TYPE_TEREDO	0x10
2725fdb6f38aSEric Joyner #define I40E_AQC_TUNNEL_TYPE_VXLAN_GPE	0x11
272661ae650dSJack F Vogel 	u8	reserved1[10];
272761ae650dSJack F Vogel };
272861ae650dSJack F Vogel 
272961ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel);
273061ae650dSJack F Vogel 
273161ae650dSJack F Vogel struct i40e_aqc_add_udp_tunnel_completion {
273261ae650dSJack F Vogel 	__le16	udp_port;
273361ae650dSJack F Vogel 	u8	filter_entry_index;
273461ae650dSJack F Vogel 	u8	multiple_pfs;
273561ae650dSJack F Vogel #define I40E_AQC_SINGLE_PF		0x0
273661ae650dSJack F Vogel #define I40E_AQC_MULTIPLE_PFS		0x1
273761ae650dSJack F Vogel 	u8	total_filters;
273861ae650dSJack F Vogel 	u8	reserved[11];
273961ae650dSJack F Vogel };
274061ae650dSJack F Vogel 
274161ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel_completion);
274261ae650dSJack F Vogel 
274361ae650dSJack F Vogel /* remove UDP Tunnel command (0x0B01) */
274461ae650dSJack F Vogel struct i40e_aqc_remove_udp_tunnel {
274561ae650dSJack F Vogel 	u8	reserved[2];
274661ae650dSJack F Vogel 	u8	index; /* 0 to 15 */
274761ae650dSJack F Vogel 	u8	reserved2[13];
274861ae650dSJack F Vogel };
274961ae650dSJack F Vogel 
275061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_udp_tunnel);
275161ae650dSJack F Vogel 
275261ae650dSJack F Vogel struct i40e_aqc_del_udp_tunnel_completion {
275361ae650dSJack F Vogel 	__le16	udp_port;
275461ae650dSJack F Vogel 	u8	index; /* 0 to 15 */
275561ae650dSJack F Vogel 	u8	multiple_pfs;
275661ae650dSJack F Vogel 	u8	total_filters_used;
275761ae650dSJack F Vogel 	u8	reserved1[11];
275861ae650dSJack F Vogel };
275961ae650dSJack F Vogel 
276061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_del_udp_tunnel_completion);
276161ae650dSJack F Vogel 
27624294f337SSean Bruno struct i40e_aqc_get_set_rss_key {
27634294f337SSean Bruno #define I40E_AQC_SET_RSS_KEY_VSI_VALID		(0x1 << 15)
27644294f337SSean Bruno #define I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT	0
27654294f337SSean Bruno #define I40E_AQC_SET_RSS_KEY_VSI_ID_MASK	(0x3FF << \
27664294f337SSean Bruno 					I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT)
27674294f337SSean Bruno 	__le16	vsi_id;
27684294f337SSean Bruno 	u8	reserved[6];
27694294f337SSean Bruno 	__le32	addr_high;
27704294f337SSean Bruno 	__le32	addr_low;
27714294f337SSean Bruno };
27724294f337SSean Bruno 
27734294f337SSean Bruno I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_key);
27744294f337SSean Bruno 
27754294f337SSean Bruno struct i40e_aqc_get_set_rss_key_data {
27764294f337SSean Bruno 	u8 standard_rss_key[0x28];
27774294f337SSean Bruno 	u8 extended_hash_key[0xc];
27784294f337SSean Bruno };
27794294f337SSean Bruno 
27804294f337SSean Bruno I40E_CHECK_STRUCT_LEN(0x34, i40e_aqc_get_set_rss_key_data);
27814294f337SSean Bruno 
27824294f337SSean Bruno struct  i40e_aqc_get_set_rss_lut {
27834294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_VSI_VALID		(0x1 << 15)
27844294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT	0
27854294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_VSI_ID_MASK	(0x3FF << \
27864294f337SSean Bruno 					I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT)
27874294f337SSean Bruno 	__le16	vsi_id;
27884294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT	0
27894294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_MASK	(0x1 << \
27904294f337SSean Bruno 					I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT)
27914294f337SSean Bruno 
27924294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_VSI	0
27934294f337SSean Bruno #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_PF	1
27944294f337SSean Bruno 	__le16	flags;
27954294f337SSean Bruno 	u8	reserved[4];
27964294f337SSean Bruno 	__le32	addr_high;
27974294f337SSean Bruno 	__le32	addr_low;
27984294f337SSean Bruno };
27994294f337SSean Bruno 
28004294f337SSean Bruno I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_lut);
28014294f337SSean Bruno 
280261ae650dSJack F Vogel /* tunnel key structure 0x0B10 */
280361ae650dSJack F Vogel 
280461ae650dSJack F Vogel struct i40e_aqc_tunnel_key_structure {
280561ae650dSJack F Vogel 	u8	key1_off;
280661ae650dSJack F Vogel 	u8	key2_off;
280761ae650dSJack F Vogel 	u8	key1_len;  /* 0 to 15 */
280861ae650dSJack F Vogel 	u8	key2_len;  /* 0 to 15 */
280961ae650dSJack F Vogel 	u8	flags;
281061ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDE	0x01
281161ae650dSJack F Vogel /* response flags */
281261ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_SUCCESS	0x01
281361ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_MODIFIED	0x02
281461ae650dSJack F Vogel #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDDEN	0x03
281561ae650dSJack F Vogel 	u8	network_key_index;
281661ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_VXLAN		0x0
281761ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_NGE			0x1
281861ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_FLEX_MAC_IN_UDP	0x2
281961ae650dSJack F Vogel #define I40E_AQC_NETWORK_KEY_INDEX_GRE			0x3
282061ae650dSJack F Vogel 	u8	reserved[10];
282161ae650dSJack F Vogel };
282261ae650dSJack F Vogel 
282361ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_tunnel_key_structure);
282461ae650dSJack F Vogel 
282561ae650dSJack F Vogel /* OEM mode commands (direct 0xFE0x) */
282661ae650dSJack F Vogel struct i40e_aqc_oem_param_change {
282761ae650dSJack F Vogel 	__le32	param_type;
282861ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_TYPE_PF_CTL	0
282961ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_TYPE_BW_CTL	1
283061ae650dSJack F Vogel #define I40E_AQ_OEM_PARAM_MAC		2
283161ae650dSJack F Vogel 	__le32	param_value1;
2832f247dc25SJack F Vogel 	__le16	param_value2;
2833f247dc25SJack F Vogel 	u8	reserved[6];
283461ae650dSJack F Vogel };
283561ae650dSJack F Vogel 
283661ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_param_change);
283761ae650dSJack F Vogel 
283861ae650dSJack F Vogel struct i40e_aqc_oem_state_change {
283961ae650dSJack F Vogel 	__le32	state;
284061ae650dSJack F Vogel #define I40E_AQ_OEM_STATE_LINK_DOWN	0x0
284161ae650dSJack F Vogel #define I40E_AQ_OEM_STATE_LINK_UP	0x1
284261ae650dSJack F Vogel 	u8	reserved[12];
284361ae650dSJack F Vogel };
284461ae650dSJack F Vogel 
284561ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_state_change);
284661ae650dSJack F Vogel 
2847f247dc25SJack F Vogel /* Initialize OCSD (0xFE02, direct) */
2848f247dc25SJack F Vogel struct i40e_aqc_opc_oem_ocsd_initialize {
2849f247dc25SJack F Vogel 	u8 type_status;
2850f247dc25SJack F Vogel 	u8 reserved1[3];
2851f247dc25SJack F Vogel 	__le32 ocsd_memory_block_addr_high;
2852f247dc25SJack F Vogel 	__le32 ocsd_memory_block_addr_low;
2853f247dc25SJack F Vogel 	__le32 requested_update_interval;
2854f247dc25SJack F Vogel };
2855f247dc25SJack F Vogel 
2856f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocsd_initialize);
2857f247dc25SJack F Vogel 
2858f247dc25SJack F Vogel /* Initialize OCBB  (0xFE03, direct) */
2859f247dc25SJack F Vogel struct i40e_aqc_opc_oem_ocbb_initialize {
2860f247dc25SJack F Vogel 	u8 type_status;
2861f247dc25SJack F Vogel 	u8 reserved1[3];
2862f247dc25SJack F Vogel 	__le32 ocbb_memory_block_addr_high;
2863f247dc25SJack F Vogel 	__le32 ocbb_memory_block_addr_low;
2864f247dc25SJack F Vogel 	u8 reserved2[4];
2865f247dc25SJack F Vogel };
2866f247dc25SJack F Vogel 
2867f247dc25SJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocbb_initialize);
2868f247dc25SJack F Vogel 
286961ae650dSJack F Vogel /* debug commands */
287061ae650dSJack F Vogel 
287161ae650dSJack F Vogel /* get device id (0xFF00) uses the generic structure */
287261ae650dSJack F Vogel 
287361ae650dSJack F Vogel /* set test more (0xFF01, internal) */
287461ae650dSJack F Vogel 
287561ae650dSJack F Vogel struct i40e_acq_set_test_mode {
287661ae650dSJack F Vogel 	u8	mode;
287761ae650dSJack F Vogel #define I40E_AQ_TEST_PARTIAL	0
287861ae650dSJack F Vogel #define I40E_AQ_TEST_FULL	1
287961ae650dSJack F Vogel #define I40E_AQ_TEST_NVM	2
288061ae650dSJack F Vogel 	u8	reserved[3];
288161ae650dSJack F Vogel 	u8	command;
288261ae650dSJack F Vogel #define I40E_AQ_TEST_OPEN	0
288361ae650dSJack F Vogel #define I40E_AQ_TEST_CLOSE	1
288461ae650dSJack F Vogel #define I40E_AQ_TEST_INC	2
288561ae650dSJack F Vogel 	u8	reserved2[3];
288661ae650dSJack F Vogel 	__le32	address_high;
288761ae650dSJack F Vogel 	__le32	address_low;
288861ae650dSJack F Vogel };
288961ae650dSJack F Vogel 
289061ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_acq_set_test_mode);
289161ae650dSJack F Vogel 
289261ae650dSJack F Vogel /* Debug Read Register command (0xFF03)
289361ae650dSJack F Vogel  * Debug Write Register command (0xFF04)
289461ae650dSJack F Vogel  */
289561ae650dSJack F Vogel struct i40e_aqc_debug_reg_read_write {
289661ae650dSJack F Vogel 	__le32 reserved;
289761ae650dSJack F Vogel 	__le32 address;
289861ae650dSJack F Vogel 	__le32 value_high;
289961ae650dSJack F Vogel 	__le32 value_low;
290061ae650dSJack F Vogel };
290161ae650dSJack F Vogel 
290261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_reg_read_write);
290361ae650dSJack F Vogel 
290461ae650dSJack F Vogel /* Scatter/gather Reg Read  (indirect 0xFF05)
290561ae650dSJack F Vogel  * Scatter/gather Reg Write (indirect 0xFF06)
290661ae650dSJack F Vogel  */
290761ae650dSJack F Vogel 
290861ae650dSJack F Vogel /* i40e_aq_desc is used for the command */
290961ae650dSJack F Vogel struct i40e_aqc_debug_reg_sg_element_data {
291061ae650dSJack F Vogel 	__le32 address;
291161ae650dSJack F Vogel 	__le32 value;
291261ae650dSJack F Vogel };
291361ae650dSJack F Vogel 
291461ae650dSJack F Vogel /* Debug Modify register (direct 0xFF07) */
291561ae650dSJack F Vogel struct i40e_aqc_debug_modify_reg {
291661ae650dSJack F Vogel 	__le32 address;
291761ae650dSJack F Vogel 	__le32 value;
291861ae650dSJack F Vogel 	__le32 clear_mask;
291961ae650dSJack F Vogel 	__le32 set_mask;
292061ae650dSJack F Vogel };
292161ae650dSJack F Vogel 
292261ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_reg);
292361ae650dSJack F Vogel 
292461ae650dSJack F Vogel /* dump internal data (0xFF08, indirect) */
292561ae650dSJack F Vogel 
292661ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_AUX		0
292761ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_SWITCH_FLU	1
292861ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_TXSCHED	2
292961ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_HMC		3
293061ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC0		4
293161ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC1		5
293261ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC2		6
293361ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_MAC3		7
293461ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_DCB		8
293561ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_EMP_MEM	9
293661ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_PKT_BUF	10
293761ae650dSJack F Vogel #define I40E_AQ_CLUSTER_ID_ALTRAM	11
293861ae650dSJack F Vogel 
293961ae650dSJack F Vogel struct i40e_aqc_debug_dump_internals {
294061ae650dSJack F Vogel 	u8	cluster_id;
294161ae650dSJack F Vogel 	u8	table_id;
294261ae650dSJack F Vogel 	__le16	data_size;
294361ae650dSJack F Vogel 	__le32	idx;
294461ae650dSJack F Vogel 	__le32	address_high;
294561ae650dSJack F Vogel 	__le32	address_low;
294661ae650dSJack F Vogel };
294761ae650dSJack F Vogel 
294861ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_dump_internals);
294961ae650dSJack F Vogel 
295061ae650dSJack F Vogel struct i40e_aqc_debug_modify_internals {
295161ae650dSJack F Vogel 	u8	cluster_id;
295261ae650dSJack F Vogel 	u8	cluster_specific_params[7];
295361ae650dSJack F Vogel 	__le32	address_high;
295461ae650dSJack F Vogel 	__le32	address_low;
295561ae650dSJack F Vogel };
295661ae650dSJack F Vogel 
295761ae650dSJack F Vogel I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_internals);
295861ae650dSJack F Vogel 
2959223d846dSEric Joyner #endif /* _I40E_ADMINQ_CMD_H_ */
2960