xref: /freebsd/sys/dev/iwn/if_iwnreg.h (revision 4ed925457ab06e83238a5db33e89ccc94b99a713)
1 /*	$FreeBSD$	*/
2 /*	$OpenBSD: if_iwnreg.h,v 1.34 2009/11/08 11:54:48 damien Exp $	*/
3 
4 /*-
5  * Copyright (c) 2007, 2008
6  *	Damien Bergamini <damien.bergamini@free.fr>
7  *
8  * Permission to use, copy, modify, and distribute this software for any
9  * purpose with or without fee is hereby granted, provided that the above
10  * copyright notice and this permission notice appear in all copies.
11  *
12  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
19  */
20 
21 #define IWN_TX_RING_COUNT	256
22 #define IWN_TX_RING_LOMARK	192
23 #define IWN_TX_RING_HIMARK	224
24 #define IWN_RX_RING_COUNT_LOG	6
25 #define IWN_RX_RING_COUNT	(1 << IWN_RX_RING_COUNT_LOG)
26 
27 #define IWN4965_NTXQUEUES	16
28 #define IWN5000_NTXQUEUES	20
29 
30 #define IWN4965_NDMACHNLS	7
31 #define IWN5000_NDMACHNLS	8
32 
33 #define IWN_SRVC_DMACHNL	9
34 
35 #define IWN_ICT_SIZE		4096
36 #define IWN_ICT_COUNT		(IWN_ICT_SIZE / sizeof (uint32_t))
37 
38 /* Maximum number of DMA segments for TX. */
39 #define IWN_MAX_SCATTER	20
40 
41 /* RX buffers must be large enough to hold a full 4K A-MPDU. */
42 #define IWN_RBUF_SIZE	(4 * 1024)
43 
44 #if defined(__LP64__)
45 /* HW supports 36-bit DMA addresses. */
46 #define IWN_LOADDR(paddr)	((uint32_t)(paddr))
47 #define IWN_HIADDR(paddr)	(((paddr) >> 32) & 0xf)
48 #else
49 #define IWN_LOADDR(paddr)	(paddr)
50 #define IWN_HIADDR(paddr)	(0)
51 #endif
52 
53 /* Base Address Register. */
54 #define IWN_PCI_BAR0	PCI_MAPREG_START
55 
56 /*
57  * Control and status registers.
58  */
59 #define IWN_HW_IF_CONFIG	0x000
60 #define IWN_INT_COALESCING	0x004
61 #define IWN_INT_PERIODIC	0x005	/* use IWN_WRITE_1 */
62 #define IWN_INT			0x008
63 #define IWN_INT_MASK		0x00c
64 #define IWN_FH_INT		0x010
65 #define IWN_RESET		0x020
66 #define IWN_GP_CNTRL		0x024
67 #define IWN_HW_REV		0x028
68 #define IWN_EEPROM		0x02c
69 #define IWN_EEPROM_GP		0x030
70 #define IWN_OTP_GP		0x034
71 #define IWN_GIO			0x03c
72 #define IWN_GP_DRIVER		0x050
73 #define IWN_UCODE_GP1_CLR	0x05c
74 #define IWN_LED			0x094
75 #define IWN_DRAM_INT_TBL	0x0a0
76 #define IWN_GIO_CHICKEN		0x100
77 #define IWN_ANA_PLL		0x20c
78 #define IWN_HW_REV_WA		0x22c
79 #define IWN_DBG_HPET_MEM	0x240
80 #define IWN_DBG_LINK_PWR_MGMT	0x250
81 #define IWN_MEM_RADDR		0x40c
82 #define IWN_MEM_WADDR		0x410
83 #define IWN_MEM_WDATA		0x418
84 #define IWN_MEM_RDATA		0x41c
85 #define IWN_PRPH_WADDR		0x444
86 #define IWN_PRPH_RADDR		0x448
87 #define IWN_PRPH_WDATA		0x44c
88 #define IWN_PRPH_RDATA		0x450
89 #define IWN_HBUS_TARG_WRPTR	0x460
90 
91 /*
92  * Flow-Handler registers.
93  */
94 #define IWN_FH_TFBD_CTRL0(qid)		(0x1900 + (qid) * 8)
95 #define IWN_FH_TFBD_CTRL1(qid)		(0x1904 + (qid) * 8)
96 #define IWN_FH_KW_ADDR			0x197c
97 #define IWN_FH_SRAM_ADDR(qid)		(0x19a4 + (qid) * 4)
98 #define IWN_FH_CBBC_QUEUE(qid)		(0x19d0 + (qid) * 4)
99 #define IWN_FH_STATUS_WPTR		0x1bc0
100 #define IWN_FH_RX_BASE			0x1bc4
101 #define IWN_FH_RX_WPTR			0x1bc8
102 #define IWN_FH_RX_CONFIG		0x1c00
103 #define IWN_FH_RX_STATUS		0x1c44
104 #define IWN_FH_TX_CONFIG(qid)		(0x1d00 + (qid) * 32)
105 #define IWN_FH_TXBUF_STATUS(qid)	(0x1d08 + (qid) * 32)
106 #define IWN_FH_TX_CHICKEN		0x1e98
107 #define IWN_FH_TX_STATUS		0x1eb0
108 
109 /*
110  * TX scheduler registers.
111  */
112 #define IWN_SCHED_BASE			0xa02c00
113 #define IWN_SCHED_SRAM_ADDR		(IWN_SCHED_BASE + 0x000)
114 #define IWN5000_SCHED_DRAM_ADDR		(IWN_SCHED_BASE + 0x008)
115 #define IWN4965_SCHED_DRAM_ADDR		(IWN_SCHED_BASE + 0x010)
116 #define IWN5000_SCHED_TXFACT		(IWN_SCHED_BASE + 0x010)
117 #define IWN4965_SCHED_TXFACT		(IWN_SCHED_BASE + 0x01c)
118 #define IWN4965_SCHED_QUEUE_RDPTR(qid)	(IWN_SCHED_BASE + 0x064 + (qid) * 4)
119 #define IWN5000_SCHED_QUEUE_RDPTR(qid)	(IWN_SCHED_BASE + 0x068 + (qid) * 4)
120 #define IWN4965_SCHED_QCHAIN_SEL	(IWN_SCHED_BASE + 0x0d0)
121 #define IWN4965_SCHED_INTR_MASK		(IWN_SCHED_BASE + 0x0e4)
122 #define IWN5000_SCHED_QCHAIN_SEL	(IWN_SCHED_BASE + 0x0e8)
123 #define IWN4965_SCHED_QUEUE_STATUS(qid)	(IWN_SCHED_BASE + 0x104 + (qid) * 4)
124 #define IWN5000_SCHED_INTR_MASK		(IWN_SCHED_BASE + 0x108)
125 #define IWN5000_SCHED_QUEUE_STATUS(qid)	(IWN_SCHED_BASE + 0x10c + (qid) * 4)
126 #define IWN5000_SCHED_AGGR_SEL		(IWN_SCHED_BASE + 0x248)
127 
128 /*
129  * Offsets in TX scheduler's SRAM.
130  */
131 #define IWN4965_SCHED_CTX_OFF		0x380
132 #define IWN4965_SCHED_CTX_LEN		416
133 #define IWN4965_SCHED_QUEUE_OFFSET(qid)	(0x380 + (qid) * 8)
134 #define IWN4965_SCHED_TRANS_TBL(qid)	(0x500 + (qid) * 2)
135 #define IWN5000_SCHED_CTX_OFF		0x600
136 #define IWN5000_SCHED_CTX_LEN		520
137 #define IWN5000_SCHED_QUEUE_OFFSET(qid)	(0x600 + (qid) * 8)
138 #define IWN5000_SCHED_TRANS_TBL(qid)	(0x7e0 + (qid) * 2)
139 
140 /*
141  * NIC internal memory offsets.
142  */
143 #define IWN_APMG_CLK_CTRL	0x3000
144 #define IWN_APMG_CLK_EN		0x3004
145 #define IWN_APMG_CLK_DIS	0x3008
146 #define IWN_APMG_PS		0x300c
147 #define IWN_APMG_DIGITAL_SVR	0x3058
148 #define IWN_APMG_ANALOG_SVR	0x306c
149 #define IWN_APMG_PCI_STT	0x3010
150 #define IWN_BSM_WR_CTRL		0x3400
151 #define IWN_BSM_WR_MEM_SRC	0x3404
152 #define IWN_BSM_WR_MEM_DST	0x3408
153 #define IWN_BSM_WR_DWCOUNT	0x340c
154 #define IWN_BSM_DRAM_TEXT_ADDR	0x3490
155 #define IWN_BSM_DRAM_TEXT_SIZE	0x3494
156 #define IWN_BSM_DRAM_DATA_ADDR	0x3498
157 #define IWN_BSM_DRAM_DATA_SIZE	0x349c
158 #define IWN_BSM_SRAM_BASE	0x3800
159 
160 /* Possible flags for register IWN_HW_IF_CONFIG. */
161 #define IWN_HW_IF_CONFIG_4965_R		(1 <<  4)
162 #define IWN_HW_IF_CONFIG_MAC_SI		(1 <<  8)
163 #define IWN_HW_IF_CONFIG_RADIO_SI	(1 <<  9)
164 #define IWN_HW_IF_CONFIG_EEPROM_LOCKED	(1 << 21)
165 #define IWN_HW_IF_CONFIG_NIC_READY	(1 << 22)
166 #define IWN_HW_IF_CONFIG_HAP_WAKE_L1A	(1 << 23)
167 #define IWN_HW_IF_CONFIG_PREPARE_DONE	(1 << 25)
168 #define IWN_HW_IF_CONFIG_PREPARE	(1 << 27)
169 
170 /* Possible values for register IWN_INT_PERIODIC. */
171 #define IWN_INT_PERIODIC_DIS	0x00
172 #define IWN_INT_PERIODIC_ENA	0xff
173 
174 /* Possible flags for registers IWN_PRPH_RADDR/IWN_PRPH_WADDR. */
175 #define IWN_PRPH_DWORD	((sizeof (uint32_t) - 1) << 24)
176 
177 /* Possible values for IWN_BSM_WR_MEM_DST. */
178 #define IWN_FW_TEXT_BASE	0x00000000
179 #define IWN_FW_DATA_BASE	0x00800000
180 
181 /* Possible flags for register IWN_RESET. */
182 #define IWN_RESET_NEVO			(1 << 0)
183 #define IWN_RESET_SW			(1 << 7)
184 #define IWN_RESET_MASTER_DISABLED	(1 << 8)
185 #define IWN_RESET_STOP_MASTER		(1 << 9)
186 #define IWN_RESET_LINK_PWR_MGMT_DIS	(1 << 31)
187 
188 /* Possible flags for register IWN_GP_CNTRL. */
189 #define IWN_GP_CNTRL_MAC_ACCESS_ENA	(1 << 0)
190 #define IWN_GP_CNTRL_MAC_CLOCK_READY	(1 << 0)
191 #define IWN_GP_CNTRL_INIT_DONE		(1 << 2)
192 #define IWN_GP_CNTRL_MAC_ACCESS_REQ	(1 << 3)
193 #define IWN_GP_CNTRL_SLEEP		(1 << 4)
194 #define IWN_GP_CNTRL_RFKILL		(1 << 27)
195 
196 /* Possible flags for register IWN_HW_REV. */
197 #define IWN_HW_REV_TYPE_SHIFT	4
198 #define IWN_HW_REV_TYPE_MASK	0x000000f0
199 #define IWN_HW_REV_TYPE_4965	0
200 #define IWN_HW_REV_TYPE_5300	2
201 #define IWN_HW_REV_TYPE_5350	3
202 #define IWN_HW_REV_TYPE_5150	4
203 #define IWN_HW_REV_TYPE_5100	5
204 #define IWN_HW_REV_TYPE_1000	6
205 #define IWN_HW_REV_TYPE_6000	7
206 #define IWN_HW_REV_TYPE_6050	8
207 
208 /* Possible flags for register IWN_GIO_CHICKEN. */
209 #define IWN_GIO_CHICKEN_L1A_NO_L0S_RX	(1 << 23)
210 #define IWN_GIO_CHICKEN_DIS_L0S_TIMER	(1 << 29)
211 
212 /* Possible flags for register IWN_GIO. */
213 #define IWN_GIO_L0S_ENA		(1 << 1)
214 
215 /* Possible flags for register IWN_GP_DRIVER. */
216 #define IWN_GP_DRIVER_RADIO_3X3_HYB	(0 << 0)
217 #define IWN_GP_DRIVER_RADIO_2X2_HYB	(1 << 0)
218 #define IWN_GP_DRIVER_RADIO_2X2_IPA	(2 << 0)
219 
220 /* Possible flags for register IWN_UCODE_GP1_CLR. */
221 #define IWN_UCODE_GP1_RFKILL		(1 << 1)
222 #define IWN_UCODE_GP1_CMD_BLOCKED	(1 << 2)
223 #define IWN_UCODE_GP1_CTEMP_STOP_RF	(1 << 3)
224 
225 /* Possible flags/values for register IWN_LED. */
226 #define IWN_LED_BSM_CTRL	(1 << 5)
227 #define IWN_LED_OFF		0x00000038
228 #define IWN_LED_ON		0x00000078
229 
230 /* Possible flags for register IWN_DRAM_INT_TBL. */
231 #define IWN_DRAM_INT_TBL_WRAP_CHECK	(1 << 27)
232 #define IWN_DRAM_INT_TBL_ENABLE		(1 << 31)
233 
234 /* Possible values for register IWN_ANA_PLL. */
235 #define IWN_ANA_PLL_INIT	0x00880300
236 
237 /* Possible flags for register IWN_FH_RX_STATUS. */
238 #define	IWN_FH_RX_STATUS_IDLE	(1 << 24)
239 
240 /* Possible flags for register IWN_BSM_WR_CTRL. */
241 #define IWN_BSM_WR_CTRL_START_EN	(1 << 30)
242 #define IWN_BSM_WR_CTRL_START		(1 << 31)
243 
244 /* Possible flags for register IWN_INT. */
245 #define IWN_INT_ALIVE		(1 <<  0)
246 #define IWN_INT_WAKEUP		(1 <<  1)
247 #define IWN_INT_SW_RX		(1 <<  3)
248 #define IWN_INT_CT_REACHED	(1 <<  6)
249 #define IWN_INT_RF_TOGGLED	(1 <<  7)
250 #define IWN_INT_SW_ERR		(1 << 25)
251 #define IWN_INT_SCHED		(1 << 26)
252 #define IWN_INT_FH_TX		(1 << 27)
253 #define IWN_INT_RX_PERIODIC	(1 << 28)
254 #define IWN_INT_HW_ERR		(1 << 29)
255 #define IWN_INT_FH_RX		(1 << 31)
256 
257 /* Shortcut. */
258 #define IWN_INT_MASK_DEF						\
259 	(IWN_INT_SW_ERR | IWN_INT_HW_ERR | IWN_INT_FH_TX |		\
260 	 IWN_INT_FH_RX | IWN_INT_ALIVE | IWN_INT_WAKEUP |		\
261 	 IWN_INT_SW_RX | IWN_INT_CT_REACHED | IWN_INT_RF_TOGGLED)
262 
263 /* Possible flags for register IWN_FH_INT. */
264 #define IWN_FH_INT_TX_CHNL(x)	(1 << (x))
265 #define IWN_FH_INT_RX_CHNL(x)	(1 << ((x) + 16))
266 #define IWN_FH_INT_HI_PRIOR	(1 << 30)
267 /* Shortcuts for the above. */
268 #define IWN_FH_INT_TX							\
269 	(IWN_FH_INT_TX_CHNL(0) | IWN_FH_INT_TX_CHNL(1))
270 #define IWN_FH_INT_RX							\
271 	(IWN_FH_INT_RX_CHNL(0) | IWN_FH_INT_RX_CHNL(1) | IWN_FH_INT_HI_PRIOR)
272 
273 /* Possible flags/values for register IWN_FH_TX_CONFIG. */
274 #define IWN_FH_TX_CONFIG_DMA_PAUSE		0
275 #define IWN_FH_TX_CONFIG_DMA_ENA		(1 << 31)
276 #define IWN_FH_TX_CONFIG_CIRQ_HOST_ENDTFD	(1 << 20)
277 
278 /* Possible flags/values for register IWN_FH_TXBUF_STATUS. */
279 #define IWN_FH_TXBUF_STATUS_TBNUM(x)	((x) << 20)
280 #define IWN_FH_TXBUF_STATUS_TBIDX(x)	((x) << 12)
281 #define IWN_FH_TXBUF_STATUS_TFBD_VALID	3
282 
283 /* Possible flags for register IWN_FH_TX_CHICKEN. */
284 #define IWN_FH_TX_CHICKEN_SCHED_RETRY	(1 << 1)
285 
286 /* Possible flags for register IWN_FH_TX_STATUS. */
287 #define IWN_FH_TX_STATUS_IDLE(chnl)					\
288 	(1 << ((chnl) + 24) | 1 << ((chnl) + 16))
289 
290 /* Possible flags for register IWN_FH_RX_CONFIG. */
291 #define IWN_FH_RX_CONFIG_ENA		(1 << 31)
292 #define IWN_FH_RX_CONFIG_NRBD(x)	((x) << 20)
293 #define IWN_FH_RX_CONFIG_RB_SIZE_8K	(1 << 16)
294 #define IWN_FH_RX_CONFIG_SINGLE_FRAME	(1 << 15)
295 #define IWN_FH_RX_CONFIG_IRQ_DST_HOST	(1 << 12)
296 #define IWN_FH_RX_CONFIG_RB_TIMEOUT(x)	((x) << 4)
297 #define IWN_FH_RX_CONFIG_IGN_RXF_EMPTY	(1 <<  2)
298 
299 /* Possible flags for register IWN_FH_TX_CONFIG. */
300 #define IWN_FH_TX_CONFIG_DMA_ENA	(1 << 31)
301 #define IWN_FH_TX_CONFIG_DMA_CREDIT_ENA	(1 <<  3)
302 
303 /* Possible flags for register IWN_EEPROM. */
304 #define IWN_EEPROM_READ_VALID	(1 << 0)
305 #define IWN_EEPROM_CMD		(1 << 1)
306 
307 /* Possible flags for register IWN_EEPROM_GP. */
308 #define IWN_EEPROM_GP_IF_OWNER	0x00000180
309 
310 /* Possible flags for register IWN_OTP_GP. */
311 #define IWN_OTP_GP_DEV_SEL_OTP		(1 << 16)
312 #define IWN_OTP_GP_RELATIVE_ACCESS	(1 << 17)
313 #define IWN_OTP_GP_ECC_CORR_STTS	(1 << 20)
314 #define IWN_OTP_GP_ECC_UNCORR_STTS	(1 << 21)
315 
316 /* Possible flags for register IWN_SCHED_QUEUE_STATUS. */
317 #define IWN4965_TXQ_STATUS_ACTIVE	0x0007fc01
318 #define IWN4965_TXQ_STATUS_INACTIVE	0x0007fc00
319 #define IWN4965_TXQ_STATUS_AGGR_ENA	(1 << 5 | 1 << 8)
320 #define IWN4965_TXQ_STATUS_CHGACT	(1 << 10)
321 #define IWN5000_TXQ_STATUS_ACTIVE	0x00ff0018
322 #define IWN5000_TXQ_STATUS_INACTIVE	0x00ff0010
323 #define IWN5000_TXQ_STATUS_CHGACT	(1 << 19)
324 
325 /* Possible flags for registers IWN_APMG_CLK_*. */
326 #define IWN_APMG_CLK_CTRL_DMA_CLK_RQT	(1 <<  9)
327 #define IWN_APMG_CLK_CTRL_BSM_CLK_RQT	(1 << 11)
328 
329 /* Possible flags for register IWN_APMG_PS. */
330 #define IWN_APMG_PS_EARLY_PWROFF_DIS	(1 << 22)
331 #define IWN_APMG_PS_PWR_SRC(x)		((x) << 24)
332 #define IWN_APMG_PS_PWR_SRC_VMAIN	0
333 #define IWN_APMG_PS_PWR_SRC_VAUX	2
334 #define IWN_APMG_PS_PWR_SRC_MASK	IWN_APMG_PS_PWR_SRC(3)
335 #define IWN_APMG_PS_RESET_REQ		(1 << 26)
336 
337 /* Possible flags for register IWN_APMG_DIGITAL_SVR. */
338 #define IWN_APMG_DIGITAL_SVR_VOLTAGE(x)		(((x) & 0xf) << 5)
339 #define IWN_APMG_DIGITAL_SVR_VOLTAGE_MASK	\
340 	IWN_APMG_DIGITAL_SVR_VOLTAGE(0xf)
341 #define IWN_APMG_DIGITAL_SVR_VOLTAGE_1_32	\
342 	IWN_APMG_DIGITAL_SVR_VOLTAGE(3)
343 
344 /* Possible flags for IWN_APMG_PCI_STT. */
345 #define IWN_APMG_PCI_STT_L1A_DIS	(1 << 11)
346 
347 /* Possible flags for register IWN_BSM_DRAM_TEXT_SIZE. */
348 #define IWN_FW_UPDATED	(1 << 31)
349 
350 #define IWN_SCHED_WINSZ		64
351 #define IWN_SCHED_LIMIT		64
352 #define IWN4965_SCHED_COUNT	512
353 #define IWN5000_SCHED_COUNT	(IWN_TX_RING_COUNT + IWN_SCHED_WINSZ)
354 #define IWN4965_SCHEDSZ		(IWN4965_NTXQUEUES * IWN4965_SCHED_COUNT * 2)
355 #define IWN5000_SCHEDSZ		(IWN5000_NTXQUEUES * IWN5000_SCHED_COUNT * 2)
356 
357 struct iwn_tx_desc {
358 	uint8_t		reserved1[3];
359 	uint8_t		nsegs;
360 	struct {
361 		uint32_t	addr;
362 		uint16_t	len;
363 	} __packed	segs[IWN_MAX_SCATTER];
364 	/* Pad to 128 bytes. */
365 	uint32_t	reserved2;
366 } __packed;
367 
368 struct iwn_rx_status {
369 	uint16_t	closed_count;
370 	uint16_t	closed_rx_count;
371 	uint16_t	finished_count;
372 	uint16_t	finished_rx_count;
373 	uint32_t	reserved[2];
374 } __packed;
375 
376 struct iwn_rx_desc {
377 	uint32_t	len;
378 	uint8_t		type;
379 #define IWN_UC_READY			  1
380 #define IWN_ADD_NODE_DONE		 24
381 #define IWN_TX_DONE			 28
382 #define IWN5000_CALIBRATION_RESULT	102
383 #define IWN5000_CALIBRATION_DONE	103
384 #define IWN_START_SCAN			130
385 #define IWN_STOP_SCAN			132
386 #define IWN_RX_STATISTICS		156
387 #define IWN_BEACON_STATISTICS		157
388 #define IWN_STATE_CHANGED		161
389 #define IWN_BEACON_MISSED		162
390 #define IWN_RX_PHY			192
391 #define IWN_MPDU_RX_DONE		193
392 #define IWN_RX_DONE			195
393 #define IWN_RX_COMPRESSED_BA		197
394 
395 	uint8_t		flags;
396 	uint8_t		idx;
397 	uint8_t		qid;
398 } __packed;
399 
400 /* Possible RX status flags. */
401 #define IWN_RX_NO_CRC_ERR	(1 <<  0)
402 #define IWN_RX_NO_OVFL_ERR	(1 <<  1)
403 /* Shortcut for the above. */
404 #define IWN_RX_NOERROR	(IWN_RX_NO_CRC_ERR | IWN_RX_NO_OVFL_ERR)
405 #define IWN_RX_MPDU_MIC_OK	(1 <<  6)
406 #define IWN_RX_CIPHER_MASK	(7 <<  8)
407 #define IWN_RX_CIPHER_CCMP	(2 <<  8)
408 #define IWN_RX_MPDU_DEC		(1 << 11)
409 #define IWN_RX_DECRYPT_MASK	(3 << 11)
410 #define IWN_RX_DECRYPT_OK	(3 << 11)
411 
412 struct iwn_tx_cmd {
413 	uint8_t	code;
414 #define IWN_CMD_RXON			 16
415 #define IWN_CMD_RXON_ASSOC		 17
416 #define IWN_CMD_EDCA_PARAMS		 19
417 #define IWN_CMD_TIMING			 20
418 #define IWN_CMD_ADD_NODE		 24
419 #define IWN_CMD_TX_DATA			 28
420 #define IWN_CMD_LINK_QUALITY		 78
421 #define IWN_CMD_SET_LED			 72
422 #define IWN5000_CMD_WIMAX_COEX		 90
423 #define IWN5000_CMD_CALIB_CONFIG	101
424 #define IWN5000_CMD_CALIB_RESULT	102
425 #define IWN5000_CMD_CALIB_COMPLETE	103
426 #define IWN_CMD_SET_POWER_MODE		119
427 #define IWN_CMD_SCAN			128
428 #define IWN_CMD_SCAN_RESULTS		131
429 #define IWN_CMD_TXPOWER_DBM		149
430 #define IWN_CMD_TXPOWER			151
431 #define IWN5000_CMD_TX_ANT_CONFIG	152
432 #define IWN_CMD_BT_COEX			155
433 #define IWN_CMD_GET_STATISTICS		156
434 #define IWN_CMD_SET_CRITICAL_TEMP	164
435 #define IWN_CMD_SET_SENSITIVITY		168
436 #define IWN_CMD_PHY_CALIB		176
437 
438 	uint8_t	flags;
439 	uint8_t	idx;
440 	uint8_t	qid;
441 	uint8_t	data[136];
442 } __packed;
443 
444 /* Antenna flags, used in various commands. */
445 #define IWN_ANT_A	(1 << 0)
446 #define IWN_ANT_B	(1 << 1)
447 #define IWN_ANT_C	(1 << 2)
448 /* Shortcuts. */
449 #define IWN_ANT_AB	(IWN_ANT_A | IWN_ANT_B)
450 #define IWN_ANT_BC	(IWN_ANT_B | IWN_ANT_C)
451 #define IWN_ANT_ABC	(IWN_ANT_A | IWN_ANT_B | IWN_ANT_C)
452 
453 /* Structure for command IWN_CMD_RXON. */
454 struct iwn_rxon {
455 	uint8_t		myaddr[IEEE80211_ADDR_LEN];
456 	uint16_t	reserved1;
457 	uint8_t		bssid[IEEE80211_ADDR_LEN];
458 	uint16_t	reserved2;
459 	uint8_t		wlap[IEEE80211_ADDR_LEN];
460 	uint16_t	reserved3;
461 	uint8_t		mode;
462 #define IWN_MODE_HOSTAP		1
463 #define IWN_MODE_STA		3
464 #define IWN_MODE_IBSS		4
465 #define IWN_MODE_MONITOR	6
466 
467 	uint8_t		air;
468 	uint16_t	rxchain;
469 #define IWN_RXCHAIN_DRIVER_FORCE	(1 << 0)
470 #define IWN_RXCHAIN_VALID(x)		(((x) & IWN_ANT_ABC) << 1)
471 #define IWN_RXCHAIN_FORCE_SEL(x)	(((x) & IWN_ANT_ABC) << 4)
472 #define IWN_RXCHAIN_FORCE_MIMO_SEL(x)	(((x) & IWN_ANT_ABC) << 7)
473 #define IWN_RXCHAIN_IDLE_COUNT(x)	((x) << 10)
474 #define IWN_RXCHAIN_MIMO_COUNT(x)	((x) << 12)
475 #define IWN_RXCHAIN_MIMO_FORCE		(1 << 14)
476 
477 	uint8_t		ofdm_mask;
478 	uint8_t		cck_mask;
479 	uint16_t	associd;
480 	uint32_t	flags;
481 #define IWN_RXON_24GHZ		(1 <<  0)
482 #define IWN_RXON_CCK		(1 <<  1)
483 #define IWN_RXON_AUTO		(1 <<  2)
484 #define IWN_RXON_SHSLOT		(1 <<  4)
485 #define IWN_RXON_SHPREAMBLE	(1 <<  5)
486 #define IWN_RXON_NODIVERSITY	(1 <<  7)
487 #define IWN_RXON_ANTENNA_A	(1 <<  8)
488 #define IWN_RXON_ANTENNA_B	(1 <<  9)
489 #define IWN_RXON_TSF		(1 << 15)
490 #define IWN_RXON_CTS_TO_SELF	(1 << 30)
491 
492 	uint32_t	filter;
493 #define IWN_FILTER_PROMISC	(1 << 0)
494 #define IWN_FILTER_CTL		(1 << 1)
495 #define IWN_FILTER_MULTICAST	(1 << 2)
496 #define IWN_FILTER_NODECRYPT	(1 << 3)
497 #define IWN_FILTER_BSS		(1 << 5)
498 #define IWN_FILTER_BEACON	(1 << 6)
499 
500 	uint8_t		chan;
501 	uint8_t		reserved4;
502 	uint8_t		ht_single_mask;
503 	uint8_t		ht_dual_mask;
504 	/* The following fields are for >=5000 Series only. */
505 	uint8_t		ht_triple_mask;
506 	uint8_t		reserved5;
507 	uint16_t	acquisition;
508 	uint16_t	reserved6;
509 } __packed;
510 
511 #define IWN4965_RXONSZ	(sizeof (struct iwn_rxon) - 6)
512 #define IWN5000_RXONSZ	(sizeof (struct iwn_rxon))
513 
514 /* Structure for command IWN_CMD_ASSOCIATE. */
515 struct iwn_assoc {
516 	uint32_t	flags;
517 	uint32_t	filter;
518 	uint8_t		ofdm_mask;
519 	uint8_t		cck_mask;
520 	uint16_t	reserved;
521 } __packed;
522 
523 /* Structure for command IWN_CMD_EDCA_PARAMS. */
524 struct iwn_edca_params {
525 	uint32_t	flags;
526 #define IWN_EDCA_UPDATE	(1 << 0)
527 #define IWN_EDCA_TXOP	(1 << 4)
528 
529 	struct {
530 		uint16_t	cwmin;
531 		uint16_t	cwmax;
532 		uint8_t		aifsn;
533 		uint8_t		reserved;
534 		uint16_t	txoplimit;
535 	} __packed	ac[WME_NUM_AC];
536 } __packed;
537 
538 /* Structure for command IWN_CMD_TIMING. */
539 struct iwn_cmd_timing {
540 	uint64_t	tstamp;
541 	uint16_t	bintval;
542 	uint16_t	atim;
543 	uint32_t	binitval;
544 	uint16_t	lintval;
545 	uint16_t	reserved;
546 } __packed;
547 
548 /* Structure for command IWN_CMD_ADD_NODE. */
549 struct iwn_node_info {
550 	uint8_t		control;
551 #define IWN_NODE_UPDATE		(1 << 0)
552 
553 	uint8_t		reserved1[3];
554 
555 	uint8_t		macaddr[IEEE80211_ADDR_LEN];
556 	uint16_t	reserved2;
557 	uint8_t		id;
558 #define IWN_ID_BSS		 0
559 #define IWN5000_ID_BROADCAST	15
560 #define IWN4965_ID_BROADCAST	31
561 
562 	uint8_t		flags;
563 #define IWN_FLAG_SET_KEY		(1 << 0)
564 #define IWN_FLAG_SET_DISABLE_TID	(1 << 1)
565 #define IWN_FLAG_SET_TXRATE		(1 << 2)
566 #define IWN_FLAG_SET_ADDBA		(1 << 3)
567 #define IWN_FLAG_SET_DELBA		(1 << 4)
568 
569 	uint16_t	reserved3;
570 	uint16_t	kflags;
571 #define IWN_KFLAG_CCMP		(1 <<  1)
572 #define IWN_KFLAG_MAP		(1 <<  3)
573 #define IWN_KFLAG_KID(kid)	((kid) << 8)
574 #define IWN_KFLAG_INVALID	(1 << 11)
575 #define IWN_KFLAG_GROUP		(1 << 14)
576 
577 	uint8_t		tsc2;	/* TKIP TSC2 */
578 	uint8_t		reserved4;
579 	uint16_t	ttak[5];
580 	uint8_t		kid;
581 	uint8_t		reserved5;
582 	uint8_t		key[16];
583 	/* The following 3 fields are for 5000 Series only. */
584 	uint64_t	tsc;
585 	uint8_t		rxmic[8];
586 	uint8_t		txmic[8];
587 
588 	uint32_t	htflags;
589 #define IWN_AMDPU_SIZE_FACTOR(x)	((x) << 19)
590 #define IWN_AMDPU_DENSITY(x)		((x) << 23)
591 
592 	uint32_t	mask;
593 	uint16_t	disable_tid;
594 	uint16_t	reserved6;
595 	uint8_t		addba_tid;
596 	uint8_t		delba_tid;
597 	uint16_t	addba_ssn;
598 	uint32_t	reserved7;
599 } __packed;
600 
601 struct iwn4965_node_info {
602 	uint8_t		control;
603 	uint8_t		reserved1[3];
604 	uint8_t		macaddr[IEEE80211_ADDR_LEN];
605 	uint16_t	reserved2;
606 	uint8_t		id;
607 	uint8_t		flags;
608 	uint16_t	reserved3;
609 	uint16_t	kflags;
610 	uint8_t		tsc2;	/* TKIP TSC2 */
611 	uint8_t		reserved4;
612 	uint16_t	ttak[5];
613 	uint8_t		kid;
614 	uint8_t		reserved5;
615 	uint8_t		key[16];
616 	uint32_t	htflags;
617 	uint32_t	mask;
618 	uint16_t	disable_tid;
619 	uint16_t	reserved6;
620 	uint8_t		addba_tid;
621 	uint8_t		delba_tid;
622 	uint16_t	addba_ssn;
623 	uint32_t	reserved7;
624 } __packed;
625 
626 #define IWN_RFLAG_CCK		(1 << 1)
627 #define IWN_RFLAG_ANT(x)	((x) << 6)
628 
629 /* Structure for command IWN_CMD_TX_DATA. */
630 struct iwn_cmd_data {
631 	uint16_t	len;
632 	uint16_t	lnext;
633 	uint32_t	flags;
634 #define IWN_TX_NEED_PROTECTION	(1 <<  0)	/* 5000 only */
635 #define IWN_TX_NEED_RTS		(1 <<  1)
636 #define IWN_TX_NEED_CTS		(1 <<  2)
637 #define IWN_TX_NEED_ACK		(1 <<  3)
638 #define IWN_TX_LINKQ		(1 <<  4)
639 #define IWN_TX_IMM_BA		(1 <<  6)
640 #define IWN_TX_FULL_TXOP	(1 <<  7)
641 #define IWN_TX_BT_DISABLE	(1 << 12)	/* bluetooth coexistence */
642 #define IWN_TX_AUTO_SEQ		(1 << 13)
643 #define IWN_TX_MORE_FRAG	(1 << 14)
644 #define IWN_TX_INSERT_TSTAMP	(1 << 16)
645 #define IWN_TX_NEED_PADDING	(1 << 20)
646 
647 	uint32_t	scratch;
648 	uint8_t		plcp;
649 	uint8_t		rflags;
650 	uint16_t	xrflags;
651 
652 	uint8_t		id;
653 	uint8_t		security;
654 #define IWN_CIPHER_WEP40	1
655 #define IWN_CIPHER_CCMP		2
656 #define IWN_CIPHER_TKIP		3
657 #define IWN_CIPHER_WEP104	9
658 
659 	uint8_t		linkq;
660 	uint8_t		reserved2;
661 	uint8_t		key[16];
662 	uint16_t	fnext;
663 	uint16_t	reserved3;
664 	uint32_t	lifetime;
665 #define IWN_LIFETIME_INFINITE	0xffffffff
666 
667 	uint32_t	loaddr;
668 	uint8_t		hiaddr;
669 	uint8_t		rts_ntries;
670 	uint8_t		data_ntries;
671 	uint8_t		tid;
672 	uint16_t	timeout;
673 	uint16_t	txop;
674 } __packed;
675 
676 /* Structure for command IWN_CMD_LINK_QUALITY. */
677 #define IWN_MAX_TX_RETRIES	16
678 struct iwn_cmd_link_quality {
679 	uint8_t		id;
680 	uint8_t		reserved1;
681 	uint16_t	ctl;
682 	uint8_t		flags;
683 	uint8_t		mimo;
684 	uint8_t		antmsk_1stream;
685 	uint8_t		antmsk_2stream;
686 	uint8_t		ridx[WME_NUM_AC];
687 	uint16_t	ampdu_limit;
688 	uint8_t		ampdu_threshold;
689 	uint8_t		ampdu_max;
690 	uint32_t	reserved2;
691 	struct {
692 		uint8_t		plcp;
693 		uint8_t		rflags;
694 		uint16_t	xrflags;
695 	} __packed	retry[IWN_MAX_TX_RETRIES];
696 	uint32_t	reserved3;
697 } __packed;
698 
699 /* Structure for command IWN_CMD_SET_LED. */
700 struct iwn_cmd_led {
701 	uint32_t	unit;	/* multiplier (in usecs) */
702 	uint8_t		which;
703 #define IWN_LED_ACTIVITY	1
704 #define IWN_LED_LINK		2
705 
706 	uint8_t		off;
707 	uint8_t		on;
708 	uint8_t		reserved;
709 } __packed;
710 
711 /* Structure for command IWN5000_CMD_WIMAX_COEX. */
712 struct iwn5000_wimax_coex {
713 	uint32_t	flags;
714 #define IWN_WIMAX_COEX_STA_TABLE_VALID		(1 << 0)
715 #define IWN_WIMAX_COEX_UNASSOC_WA_UNMASK	(1 << 2)
716 #define IWN_WIMAX_COEX_ASSOC_WA_UNMASK		(1 << 3)
717 #define IWN_WIMAX_COEX_ENABLE			(1 << 7)
718 
719 	struct iwn5000_wimax_event {
720 		uint8_t	request;
721 		uint8_t	window;
722 		uint8_t	reserved;
723 		uint8_t	flags;
724 	} __packed	events[16];
725 } __packed;
726 
727 /* Structures for command IWN5000_CMD_CALIB_CONFIG. */
728 struct iwn5000_calib_elem {
729 	uint32_t	enable;
730 	uint32_t	start;
731 	uint32_t	send;
732 	uint32_t	apply;
733 	uint32_t	reserved;
734 } __packed;
735 
736 struct iwn5000_calib_status {
737 	struct iwn5000_calib_elem	once;
738 	struct iwn5000_calib_elem	perd;
739 	uint32_t			flags;
740 } __packed;
741 
742 struct iwn5000_calib_config {
743 	struct iwn5000_calib_status	ucode;
744 	struct iwn5000_calib_status	driver;
745 	uint32_t			reserved;
746 } __packed;
747 
748 /* Structure for command IWN_CMD_SET_POWER_MODE. */
749 struct iwn_pmgt_cmd {
750 	uint16_t	flags;
751 #define IWN_PS_ALLOW_SLEEP	(1 << 0)
752 #define IWN_PS_NOTIFY		(1 << 1)
753 #define IWN_PS_SLEEP_OVER_DTIM	(1 << 2)
754 #define IWN_PS_PCI_PMGT		(1 << 3)
755 #define IWN_PS_FAST_PD		(1 << 4)
756 
757 	uint8_t		keepalive;
758 	uint8_t		debug;
759 	uint32_t	rxtimeout;
760 	uint32_t	txtimeout;
761 	uint32_t	intval[5];
762 	uint32_t	beacons;
763 } __packed;
764 
765 /* Structures for command IWN_CMD_SCAN. */
766 struct iwn_scan_essid {
767 	uint8_t	id;
768 	uint8_t	len;
769 	uint8_t	data[IEEE80211_NWID_LEN];
770 } __packed;
771 
772 struct iwn_scan_hdr {
773 	uint16_t	len;
774 	uint8_t		reserved1;
775 	uint8_t		nchan;
776 	uint16_t	quiet_time;
777 	uint16_t	quiet_threshold;
778 	uint16_t	crc_threshold;
779 	uint16_t	rxchain;
780 	uint32_t	max_svc;	/* background scans */
781 	uint32_t	pause_svc;	/* background scans */
782 	uint32_t	flags;
783 	uint32_t	filter;
784 
785 	/* Followed by a struct iwn_cmd_data. */
786 	/* Followed by an array of 20 structs iwn_scan_essid. */
787 	/* Followed by probe request body. */
788 	/* Followed by an array of ``nchan'' structs iwn_scan_chan. */
789 } __packed;
790 
791 struct iwn_scan_chan {
792 	uint32_t	flags;
793 #define IWN_CHAN_ACTIVE		(1 << 0)
794 #define IWN_CHAN_NPBREQS(x)	(((1 << (x)) - 1) << 1)
795 
796 	uint16_t	chan;
797 	uint8_t		rf_gain;
798 	uint8_t		dsp_gain;
799 	uint16_t	active;		/* msecs */
800 	uint16_t	passive;	/* msecs */
801 } __packed;
802 
803 /* Maximum size of a scan command. */
804 #define IWN_SCAN_MAXSZ	(MCLBYTES - 4)
805 
806 /* Structure for command IWN_CMD_TXPOWER (4965AGN only.) */
807 #define IWN_RIDX_MAX	32
808 struct iwn4965_cmd_txpower {
809 	uint8_t		band;
810 	uint8_t		reserved1;
811 	uint8_t		chan;
812 	uint8_t		reserved2;
813 	struct {
814 		uint8_t	rf_gain[2];
815 		uint8_t	dsp_gain[2];
816 	} __packed	power[IWN_RIDX_MAX + 1];
817 } __packed;
818 
819 /* Structure for command IWN_CMD_TXPOWER_DBM (5000 Series only.) */
820 struct iwn5000_cmd_txpower {
821 	int8_t	global_limit;	/* in half-dBm */
822 #define IWN5000_TXPOWER_AUTO		0x7f
823 #define IWN5000_TXPOWER_MAX_DBM		16
824 
825 	uint8_t	flags;
826 #define IWN5000_TXPOWER_NO_CLOSED	(1 << 6)
827 
828 	int8_t	srv_limit;	/* in half-dBm */
829 	uint8_t	reserved;
830 } __packed;
831 
832 /* Structure for command IWN_CMD_BLUETOOTH. */
833 struct iwn_bluetooth {
834 	uint8_t		flags;
835 #define IWN_BT_COEX_DISABLE	0
836 #define IWN_BT_COEX_MODE_2WIRE	1
837 #define IWN_BT_COEX_MODE_3WIRE	2
838 #define IWN_BT_COEX_MODE_4WIRE	3
839 
840 	uint8_t		lead_time;
841 #define IWN_BT_LEAD_TIME_DEF	30
842 
843 	uint8_t		max_kill;
844 #define IWN_BT_MAX_KILL_DEF	5
845 
846 	uint8_t		reserved;
847 	uint32_t	kill_ack;
848 	uint32_t	kill_cts;
849 } __packed;
850 
851 /* Structure for command IWN_CMD_SET_CRITICAL_TEMP. */
852 struct iwn_critical_temp {
853 	uint32_t	reserved;
854 	uint32_t	tempM;
855 	uint32_t	tempR;
856 /* degK <-> degC conversion macros. */
857 #define IWN_CTOK(c)	((c) + 273)
858 #define IWN_KTOC(k)	((k) - 273)
859 #define IWN_CTOMUK(c)	(((c) * 1000000) + 273150000)
860 } __packed;
861 
862 /* Structure for command IWN_CMD_SET_SENSITIVITY. */
863 struct iwn_sensitivity_cmd {
864 	uint16_t	which;
865 #define IWN_SENSITIVITY_DEFAULTTBL	0
866 #define IWN_SENSITIVITY_WORKTBL		1
867 
868 	uint16_t	energy_cck;
869 	uint16_t	energy_ofdm;
870 	uint16_t	corr_ofdm_x1;
871 	uint16_t	corr_ofdm_mrc_x1;
872 	uint16_t	corr_cck_mrc_x4;
873 	uint16_t	corr_ofdm_x4;
874 	uint16_t	corr_ofdm_mrc_x4;
875 	uint16_t	corr_barker;
876 	uint16_t	corr_barker_mrc;
877 	uint16_t	corr_cck_x4;
878 	uint16_t	energy_ofdm_th;
879 } __packed;
880 
881 /* Structures for command IWN_CMD_PHY_CALIB. */
882 struct iwn_phy_calib {
883 	uint8_t	code;
884 #define IWN4965_PHY_CALIB_DIFF_GAIN		 7
885 #define IWN5000_PHY_CALIB_DC			 8
886 #define IWN5000_PHY_CALIB_LO			 9
887 #define IWN5000_PHY_CALIB_TX_IQ			11
888 #define IWN5000_PHY_CALIB_CRYSTAL		15
889 #define IWN5000_PHY_CALIB_BASE_BAND		16
890 #define IWN5000_PHY_CALIB_TX_IQ_PERIODIC	17
891 #define IWN5000_PHY_CALIB_RESET_NOISE_GAIN	18
892 #define IWN5000_PHY_CALIB_NOISE_GAIN		19
893 
894 	uint8_t	group;
895 	uint8_t	ngroups;
896 	uint8_t	isvalid;
897 } __packed;
898 
899 struct iwn5000_phy_calib_crystal {
900 	uint8_t	code;
901 	uint8_t	group;
902 	uint8_t	ngroups;
903 	uint8_t	isvalid;
904 
905 	uint8_t	cap_pin[2];
906 	uint8_t	reserved[2];
907 } __packed;
908 
909 struct iwn_phy_calib_gain {
910 	uint8_t	code;
911 	uint8_t	group;
912 	uint8_t	ngroups;
913 	uint8_t	isvalid;
914 
915 	int8_t	gain[3];
916 	uint8_t	reserved;
917 } __packed;
918 
919 /* Structure for command IWN_CMD_SPECTRUM_MEASUREMENT. */
920 struct iwn_spectrum_cmd {
921 	uint16_t	len;
922 	uint8_t		token;
923 	uint8_t		id;
924 	uint8_t		origin;
925 	uint8_t		periodic;
926 	uint16_t	timeout;
927 	uint32_t	start;
928 	uint32_t	reserved1;
929 	uint32_t	flags;
930 	uint32_t	filter;
931 	uint16_t	nchan;
932 	uint16_t	reserved2;
933 	struct {
934 		uint32_t	duration;
935 		uint8_t		chan;
936 		uint8_t		type;
937 #define IWN_MEASUREMENT_BASIC		(1 << 0)
938 #define IWN_MEASUREMENT_CCA		(1 << 1)
939 #define IWN_MEASUREMENT_RPI_HISTOGRAM	(1 << 2)
940 #define IWN_MEASUREMENT_NOISE_HISTOGRAM	(1 << 3)
941 #define IWN_MEASUREMENT_FRAME		(1 << 4)
942 #define IWN_MEASUREMENT_IDLE		(1 << 7)
943 
944 		uint16_t	reserved;
945 	} __packed	chan[10];
946 } __packed;
947 
948 /* Structure for IWN_UC_READY notification. */
949 #define IWN_NATTEN_GROUPS	5
950 struct iwn_ucode_info {
951 	uint8_t		minor;
952 	uint8_t		major;
953 	uint16_t	reserved1;
954 	uint8_t		revision[8];
955 	uint8_t		type;
956 	uint8_t		subtype;
957 #define IWN_UCODE_RUNTIME	0
958 #define IWN_UCODE_INIT		9
959 
960 	uint16_t	reserved2;
961 	uint32_t	logptr;
962 	uint32_t	errptr;
963 	uint32_t	tstamp;
964 	uint32_t	valid;
965 
966 	/* The following fields are for UCODE_INIT only. */
967 	int32_t		volt;
968 	struct {
969 		int32_t	chan20MHz;
970 		int32_t	chan40MHz;
971 	} __packed	temp[4];
972 	int32_t		atten[IWN_NATTEN_GROUPS][2];
973 } __packed;
974 
975 /* Structures for IWN_TX_DONE notification. */
976 #define IWN_TX_SUCCESS			0x00
977 #define IWN_TX_FAIL			0x80	/* all failures have 0x80 set */
978 #define IWN_TX_FAIL_SHORT_LIMIT		0x82	/* too many RTS retries */
979 #define IWN_TX_FAIL_LONG_LIMIT		0x83	/* too many retries */
980 #define IWN_TX_FAIL_FIFO_UNDERRRUN	0x84	/* tx fifo not kept running */
981 #define IWN_TX_FAIL_DEST_IN_PS		0x88	/* sta found in power save */
982 #define IWN_TX_FAIL_TX_LOCKED		0x90	/* waiting to see traffic */
983 
984 struct iwn4965_tx_stat {
985 	uint8_t		nframes;
986 	uint8_t		btkillcnt;
987 	uint8_t		rtsfailcnt;
988 	uint8_t		ackfailcnt;
989 	uint8_t		rate;
990 	uint8_t		rflags;
991 	uint16_t	xrflags;
992 	uint16_t	duration;
993 	uint16_t	reserved;
994 	uint32_t	power[2];
995 	uint32_t	status;
996 } __packed;
997 
998 struct iwn5000_tx_stat {
999 	uint8_t		nframes;
1000 	uint8_t		btkillcnt;
1001 	uint8_t		rtsfailcnt;
1002 	uint8_t		ackfailcnt;
1003 	uint8_t		rate;
1004 	uint8_t		rflags;
1005 	uint16_t	xrflags;
1006 	uint16_t	duration;
1007 	uint16_t	reserved;
1008 	uint32_t	power[2];
1009 	uint32_t	info;
1010 	uint16_t	seq;
1011 	uint16_t	len;
1012 	uint8_t		tlc;
1013 	uint8_t		ratid;
1014 	uint8_t		fc[2];
1015 	uint16_t	status;
1016 	uint16_t	sequence;
1017 } __packed;
1018 
1019 /* Structure for IWN_BEACON_MISSED notification. */
1020 struct iwn_beacon_missed {
1021 	uint32_t	consecutive;
1022 	uint32_t	total;
1023 	uint32_t	expected;
1024 	uint32_t	received;
1025 } __packed;
1026 
1027 /* Structure for IWN_MPDU_RX_DONE notification. */
1028 struct iwn_rx_mpdu {
1029 	uint16_t	len;
1030 	uint16_t	reserved;
1031 } __packed;
1032 
1033 /* Structures for IWN_RX_DONE and IWN_MPDU_RX_DONE notifications. */
1034 struct iwn4965_rx_phystat {
1035 	uint16_t	antenna;
1036 	uint16_t	agc;
1037 	uint8_t		rssi[6];
1038 } __packed;
1039 
1040 struct iwn5000_rx_phystat {
1041 	uint32_t	reserved1;
1042 	uint32_t	agc;
1043 	uint16_t	rssi[3];
1044 } __packed;
1045 
1046 struct iwn_rx_stat {
1047 	uint8_t		phy_len;
1048 	uint8_t		cfg_phy_len;
1049 #define IWN_STAT_MAXLEN	20
1050 
1051 	uint8_t		id;
1052 	uint8_t		reserved1;
1053 	uint64_t	tstamp;
1054 	uint32_t	beacon;
1055 	uint16_t	flags;
1056 #define IWN_STAT_FLAG_SHPREAMBLE	(1 << 2)
1057 
1058 	uint16_t	chan;
1059 	uint8_t		phybuf[32];
1060 	uint8_t		rate;
1061 	uint8_t		rflags;
1062 	uint16_t	xrflags;
1063 	uint16_t	len;
1064 	uint16_t	reserve3;
1065 } __packed;
1066 
1067 #define IWN_RSSI_TO_DBM	44
1068 
1069 /* Structure for IWN_RX_COMPRESSED_BA notification. */
1070 struct iwn_compressed_ba {
1071 	uint8_t		macaddr[IEEE80211_ADDR_LEN];
1072 	uint16_t	reserved;
1073 	uint8_t		id;
1074 	uint8_t		tid;
1075 	uint16_t	seq;
1076 	uint64_t	bitmap;
1077 	uint16_t	qid;
1078 	uint16_t	ssn;
1079 } __packed;
1080 
1081 /* Structure for IWN_START_SCAN notification. */
1082 struct iwn_start_scan {
1083 	uint64_t	tstamp;
1084 	uint32_t	tbeacon;
1085 	uint8_t		chan;
1086 	uint8_t		band;
1087 	uint16_t	reserved;
1088 	uint32_t	status;
1089 } __packed;
1090 
1091 /* Structure for IWN_STOP_SCAN notification. */
1092 struct iwn_stop_scan {
1093 	uint8_t		nchan;
1094 	uint8_t		status;
1095 	uint8_t		reserved;
1096 	uint8_t		chan;
1097 	uint64_t	tsf;
1098 } __packed;
1099 
1100 /* Structure for IWN_SPECTRUM_MEASUREMENT notification. */
1101 struct iwn_spectrum_notif {
1102 	uint8_t		id;
1103 	uint8_t		token;
1104 	uint8_t		idx;
1105 	uint8_t		state;
1106 #define IWN_MEASUREMENT_START	0
1107 #define IWN_MEASUREMENT_STOP	1
1108 
1109 	uint32_t	start;
1110 	uint8_t		band;
1111 	uint8_t		chan;
1112 	uint8_t		type;
1113 	uint8_t		reserved1;
1114 	uint32_t	cca_ofdm;
1115 	uint32_t	cca_cck;
1116 	uint32_t	cca_time;
1117 	uint8_t		basic;
1118 	uint8_t		reserved2[3];
1119 	uint32_t	ofdm[8];
1120 	uint32_t	cck[8];
1121 	uint32_t	stop;
1122 	uint32_t	status;
1123 #define IWN_MEASUREMENT_OK		0
1124 #define IWN_MEASUREMENT_CONCURRENT	1
1125 #define IWN_MEASUREMENT_CSA_CONFLICT	2
1126 #define IWN_MEASUREMENT_TGH_CONFLICT	3
1127 #define IWN_MEASUREMENT_STOPPED		6
1128 #define IWN_MEASUREMENT_TIMEOUT		7
1129 #define IWN_MEASUREMENT_FAILED		8
1130 } __packed;
1131 
1132 /* Structures for IWN_{RX,BEACON}_STATISTICS notification. */
1133 struct iwn_rx_phy_stats {
1134 	uint32_t	ina;
1135 	uint32_t	fina;
1136 	uint32_t	bad_plcp;
1137 	uint32_t	bad_crc32;
1138 	uint32_t	overrun;
1139 	uint32_t	eoverrun;
1140 	uint32_t	good_crc32;
1141 	uint32_t	fa;
1142 	uint32_t	bad_fina_sync;
1143 	uint32_t	sfd_timeout;
1144 	uint32_t	fina_timeout;
1145 	uint32_t	no_rts_ack;
1146 	uint32_t	rxe_limit;
1147 	uint32_t	ack;
1148 	uint32_t	cts;
1149 	uint32_t	ba_resp;
1150 	uint32_t	dsp_kill;
1151 	uint32_t	bad_mh;
1152 	uint32_t	rssi_sum;
1153 	uint32_t	reserved;
1154 } __packed;
1155 
1156 struct iwn_rx_general_stats {
1157 	uint32_t	bad_cts;
1158 	uint32_t	bad_ack;
1159 	uint32_t	not_bss;
1160 	uint32_t	filtered;
1161 	uint32_t	bad_chan;
1162 	uint32_t	beacons;
1163 	uint32_t	missed_beacons;
1164 	uint32_t	adc_saturated;	/* time in 0.8us */
1165 	uint32_t	ina_searched;	/* time in 0.8us */
1166 	uint32_t	noise[3];
1167 	uint32_t	flags;
1168 	uint32_t	load;
1169 	uint32_t	fa;
1170 	uint32_t	rssi[3];
1171 	uint32_t	energy[3];
1172 } __packed;
1173 
1174 struct iwn_rx_ht_phy_stats {
1175 	uint32_t	bad_plcp;
1176 	uint32_t	overrun;
1177 	uint32_t	eoverrun;
1178 	uint32_t	good_crc32;
1179 	uint32_t	bad_crc32;
1180 	uint32_t	bad_mh;
1181 	uint32_t	good_ampdu_crc32;
1182 	uint32_t	ampdu;
1183 	uint32_t	fragment;
1184 	uint32_t	reserved;
1185 } __packed;
1186 
1187 struct iwn_rx_stats {
1188 	struct iwn_rx_phy_stats		ofdm;
1189 	struct iwn_rx_phy_stats		cck;
1190 	struct iwn_rx_general_stats	general;
1191 	struct iwn_rx_ht_phy_stats	ht;
1192 } __packed;
1193 
1194 struct iwn_tx_stats {
1195 	uint32_t	preamble;
1196 	uint32_t	rx_detected;
1197 	uint32_t	bt_defer;
1198 	uint32_t	bt_kill;
1199 	uint32_t	short_len;
1200 	uint32_t	cts_timeout;
1201 	uint32_t	ack_timeout;
1202 	uint32_t	exp_ack;
1203 	uint32_t	ack;
1204 	uint32_t	msdu;
1205 	uint32_t	busrt_err1;
1206 	uint32_t	burst_err2;
1207 	uint32_t	cts_collision;
1208 	uint32_t	ack_collision;
1209 	uint32_t	ba_timeout;
1210 	uint32_t	ba_resched;
1211 	uint32_t	query_ampdu;
1212 	uint32_t	query;
1213 	uint32_t	query_ampdu_frag;
1214 	uint32_t	query_mismatch;
1215 	uint32_t	not_ready;
1216 	uint32_t	underrun;
1217 	uint32_t	bt_ht_kill;
1218 	uint32_t	rx_ba_resp;
1219 	uint32_t	reserved[2];
1220 } __packed;
1221 
1222 struct iwn_general_stats {
1223 	uint32_t	temp;
1224 	uint32_t	temp_m;
1225 	uint32_t	burst_check;
1226 	uint32_t	burst;
1227 	uint32_t	reserved1[4];
1228 	uint32_t	sleep;
1229 	uint32_t	slot_out;
1230 	uint32_t	slot_idle;
1231 	uint32_t	ttl_tstamp;
1232 	uint32_t	tx_ant_a;
1233 	uint32_t	tx_ant_b;
1234 	uint32_t	exec;
1235 	uint32_t	probe;
1236 	uint32_t	reserved2[2];
1237 	uint32_t	rx_enabled;
1238 	uint32_t	reserved3[3];
1239 } __packed;
1240 
1241 struct iwn_stats {
1242 	uint32_t			flags;
1243 	struct iwn_rx_stats		rx;
1244 	struct iwn_tx_stats		tx;
1245 	struct iwn_general_stats	general;
1246 } __packed;
1247 
1248 
1249 /* Firmware error dump. */
1250 struct iwn_fw_dump {
1251 	uint32_t	valid;
1252 	uint32_t	id;
1253 	uint32_t	pc;
1254 	uint32_t	branch_link[2];
1255 	uint32_t	interrupt_link[2];
1256 	uint32_t	error_data[2];
1257 	uint32_t	src_line;
1258 	uint32_t	tsf;
1259 	uint32_t	time[2];
1260 } __packed;
1261 
1262 #define IWN4965_FW_TEXT_MAXSZ	( 96 * 1024)
1263 #define IWN4965_FW_DATA_MAXSZ	( 40 * 1024)
1264 #define IWN5000_FW_TEXT_MAXSZ	(256 * 1024)
1265 #define IWN5000_FW_DATA_MAXSZ	( 80 * 1024)
1266 #define IWN_FW_BOOT_TEXT_MAXSZ	1024
1267 #define IWN4965_FWSZ		(IWN4965_FW_TEXT_MAXSZ + IWN4965_FW_DATA_MAXSZ)
1268 #define IWN5000_FWSZ		IWN5000_FW_TEXT_MAXSZ
1269 
1270 #define IWN_FW_API(x)	(((x) >> 8) & 0xff)
1271 
1272 /*
1273  * Offsets into EEPROM.
1274  */
1275 #define IWN_EEPROM_MAC		0x015
1276 #define IWN_EEPROM_RFCFG	0x048
1277 #define IWN4965_EEPROM_DOMAIN	0x060
1278 #define IWN4965_EEPROM_BAND1	0x063
1279 #define IWN5000_EEPROM_REG	0x066
1280 #define IWN5000_EEPROM_CAL	0x067
1281 #define IWN4965_EEPROM_BAND2	0x072
1282 #define IWN4965_EEPROM_BAND3	0x080
1283 #define IWN4965_EEPROM_BAND4	0x08d
1284 #define IWN4965_EEPROM_BAND5	0x099
1285 #define IWN4965_EEPROM_BAND6	0x0a0
1286 #define IWN4965_EEPROM_BAND7	0x0a8
1287 #define IWN4965_EEPROM_MAXPOW	0x0e8
1288 #define IWN4965_EEPROM_VOLTAGE	0x0e9
1289 #define IWN4965_EEPROM_BANDS	0x0ea
1290 /* Indirect offsets. */
1291 #define IWN5000_EEPROM_DOMAIN	0x001
1292 #define IWN5000_EEPROM_BAND1	0x004
1293 #define IWN5000_EEPROM_BAND2	0x013
1294 #define IWN5000_EEPROM_BAND3	0x021
1295 #define IWN5000_EEPROM_BAND4	0x02e
1296 #define IWN5000_EEPROM_BAND5	0x03a
1297 #define IWN5000_EEPROM_BAND6	0x041
1298 #define IWN5000_EEPROM_BAND7	0x049
1299 #define IWN6000_EEPROM_ENHINFO	0x054
1300 #define IWN5000_EEPROM_CRYSTAL	0x128
1301 #define IWN5000_EEPROM_TEMP	0x12a
1302 #define IWN5000_EEPROM_VOLT	0x12b
1303 
1304 /* Possible flags for IWN_EEPROM_RFCFG. */
1305 #define IWN_RFCFG_TYPE(x)	(((x) >>  0) & 0x3)
1306 #define IWN_RFCFG_STEP(x)	(((x) >>  2) & 0x3)
1307 #define IWN_RFCFG_DASH(x)	(((x) >>  4) & 0x3)
1308 #define IWN_RFCFG_TXANTMSK(x)	(((x) >>  8) & 0xf)
1309 #define IWN_RFCFG_RXANTMSK(x)	(((x) >> 12) & 0xf)
1310 
1311 struct iwn_eeprom_chan {
1312 	uint8_t	flags;
1313 #define IWN_EEPROM_CHAN_VALID	(1 << 0)
1314 #define IWN_EEPROM_CHAN_IBSS	(1 << 1)
1315 #define IWN_EEPROM_CHAN_ACTIVE	(1 << 3)
1316 #define IWN_EEPROM_CHAN_RADAR	(1 << 4)
1317 
1318 	int8_t	maxpwr;
1319 } __packed;
1320 
1321 struct iwn_eeprom_enhinfo {
1322 	uint16_t	chan;
1323 	int8_t		chain[3];	/* max power in half-dBm */
1324 	uint8_t		reserved;
1325 	int8_t		mimo2;		/* max power in half-dBm */
1326 	int8_t		mimo3;		/* max power in half-dBm */
1327 } __packed;
1328 
1329 #define IWN_NSAMPLES	3
1330 struct iwn4965_eeprom_chan_samples {
1331 	uint8_t	num;
1332 	struct {
1333 		uint8_t temp;
1334 		uint8_t	gain;
1335 		uint8_t	power;
1336 		int8_t	pa_det;
1337 	}	samples[2][IWN_NSAMPLES];
1338 } __packed;
1339 
1340 #define IWN_NBANDS	8
1341 struct iwn4965_eeprom_band {
1342 	uint8_t	lo;	/* low channel number */
1343 	uint8_t	hi;	/* high channel number */
1344 	struct	iwn4965_eeprom_chan_samples chans[2];
1345 } __packed;
1346 
1347 /*
1348  * Offsets of channels descriptions in EEPROM.
1349  */
1350 static const uint32_t iwn4965_regulatory_bands[IWN_NBANDS] = {
1351 	IWN4965_EEPROM_BAND1,
1352 	IWN4965_EEPROM_BAND2,
1353 	IWN4965_EEPROM_BAND3,
1354 	IWN4965_EEPROM_BAND4,
1355 	IWN4965_EEPROM_BAND5,
1356 	IWN4965_EEPROM_BAND6,
1357 	IWN4965_EEPROM_BAND7
1358 };
1359 
1360 static const uint32_t iwn5000_regulatory_bands[IWN_NBANDS] = {
1361 	IWN5000_EEPROM_BAND1,
1362 	IWN5000_EEPROM_BAND2,
1363 	IWN5000_EEPROM_BAND3,
1364 	IWN5000_EEPROM_BAND4,
1365 	IWN5000_EEPROM_BAND5,
1366 	IWN5000_EEPROM_BAND6,
1367 	IWN5000_EEPROM_BAND7
1368 };
1369 
1370 #define IWN_CHAN_BANDS_COUNT	 7
1371 #define IWN_MAX_CHAN_PER_BAND	14
1372 static const struct iwn_chan_band {
1373 	uint8_t	nchan;
1374 	uint8_t	chan[IWN_MAX_CHAN_PER_BAND];
1375 } iwn_bands[] = {
1376 	/* 20MHz channels, 2GHz band. */
1377 	{ 14, { 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14 } },
1378 	/* 20MHz channels, 5GHz band. */
1379 	{ 13, { 183, 184, 185, 187, 188, 189, 192, 196, 7, 8, 11, 12, 16 } },
1380 	{ 12, { 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64 } },
1381 	{ 11, { 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140 } },
1382 	{  6, { 145, 149, 153, 157, 161, 165 } },
1383 	/* 40MHz channels (primary channels), 2GHz band. */
1384 	{  7, { 1, 2, 3, 4, 5, 6, 7 } },
1385 	/* 40MHz channels (primary channels), 5GHz band. */
1386 	{ 11, { 36, 44, 52, 60, 100, 108, 116, 124, 132, 149, 157 } }
1387 };
1388 
1389 #define IWN1000_OTP_NBLOCKS	3
1390 #define IWN6000_OTP_NBLOCKS	4
1391 #define IWN6050_OTP_NBLOCKS	7
1392 
1393 /* HW rate indices. */
1394 #define IWN_RIDX_CCK1	 0
1395 #define IWN_RIDX_CCK11	 3
1396 #define IWN_RIDX_OFDM6	 4
1397 #define IWN_RIDX_OFDM54	11
1398 
1399 static const struct iwn_rate {
1400 	uint8_t	rate;
1401 	uint8_t	plcp;
1402 	uint8_t	flags;
1403 } iwn_rates[IWN_RIDX_MAX + 1] = {
1404 	{   2,  10, IWN_RFLAG_CCK },
1405 	{   4,  20, IWN_RFLAG_CCK },
1406 	{  11,  55, IWN_RFLAG_CCK },
1407 	{  22, 110, IWN_RFLAG_CCK },
1408 	{  12, 0xd, 0 },
1409 	{  18, 0xf, 0 },
1410 	{  24, 0x5, 0 },
1411 	{  36, 0x7, 0 },
1412 	{  48, 0x9, 0 },
1413 	{  72, 0xb, 0 },
1414 	{  96, 0x1, 0 },
1415 	{ 108, 0x3, 0 },
1416 	{ 120, 0x3, 0 }
1417 };
1418 
1419 #define IWN4965_MAX_PWR_INDEX	107
1420 
1421 /*
1422  * RF Tx gain values from highest to lowest power (values obtained from
1423  * the reference driver.)
1424  */
1425 static const uint8_t iwn4965_rf_gain_2ghz[IWN4965_MAX_PWR_INDEX + 1] = {
1426 	0x3f, 0x3f, 0x3f, 0x3e, 0x3e, 0x3e, 0x3d, 0x3d, 0x3d, 0x3c, 0x3c,
1427 	0x3c, 0x3b, 0x3b, 0x3b, 0x3a, 0x3a, 0x3a, 0x39, 0x39, 0x39, 0x38,
1428 	0x38, 0x38, 0x37, 0x37, 0x37, 0x36, 0x36, 0x36, 0x35, 0x35, 0x35,
1429 	0x34, 0x34, 0x34, 0x33, 0x33, 0x33, 0x32, 0x32, 0x32, 0x31, 0x31,
1430 	0x31, 0x30, 0x30, 0x30, 0x06, 0x06, 0x06, 0x05, 0x05, 0x05, 0x04,
1431 	0x04, 0x04, 0x03, 0x03, 0x03, 0x02, 0x02, 0x02, 0x01, 0x01, 0x01,
1432 	0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
1433 	0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
1434 	0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
1435 	0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
1436 };
1437 
1438 static const uint8_t iwn4965_rf_gain_5ghz[IWN4965_MAX_PWR_INDEX + 1] = {
1439 	0x3f, 0x3f, 0x3f, 0x3f, 0x3f, 0x3e, 0x3e, 0x3e, 0x3d, 0x3d, 0x3d,
1440 	0x3c, 0x3c, 0x3c, 0x3b, 0x3b, 0x3b, 0x3a, 0x3a, 0x3a, 0x39, 0x39,
1441 	0x39, 0x38, 0x38, 0x38, 0x37, 0x37, 0x37, 0x36, 0x36, 0x36, 0x35,
1442 	0x35, 0x35, 0x34, 0x34, 0x34, 0x33, 0x33, 0x33, 0x32, 0x32, 0x32,
1443 	0x31, 0x31, 0x31, 0x30, 0x30, 0x30, 0x25, 0x25, 0x25, 0x24, 0x24,
1444 	0x24, 0x23, 0x23, 0x23, 0x22, 0x18, 0x18, 0x17, 0x17, 0x17, 0x16,
1445 	0x16, 0x16, 0x15, 0x15, 0x15, 0x14, 0x14, 0x14, 0x13, 0x13, 0x13,
1446 	0x12, 0x08, 0x08, 0x07, 0x07, 0x07, 0x06, 0x06, 0x06, 0x05, 0x05,
1447 	0x05, 0x04, 0x04, 0x04, 0x03, 0x03, 0x03, 0x02, 0x02, 0x02, 0x01,
1448 	0x01, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
1449 };
1450 
1451 /*
1452  * DSP pre-DAC gain values from highest to lowest power (values obtained
1453  * from the reference driver.)
1454  */
1455 static const uint8_t iwn4965_dsp_gain_2ghz[IWN4965_MAX_PWR_INDEX + 1] = {
1456 	0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68,
1457 	0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e,
1458 	0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62,
1459 	0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68,
1460 	0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e,
1461 	0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62,
1462 	0x6e, 0x68, 0x62, 0x61, 0x60, 0x5f, 0x5e, 0x5d, 0x5c, 0x5b, 0x5a,
1463 	0x59, 0x58, 0x57, 0x56, 0x55, 0x54, 0x53, 0x52, 0x51, 0x50, 0x4f,
1464 	0x4e, 0x4d, 0x4c, 0x4b, 0x4a, 0x49, 0x48, 0x47, 0x46, 0x45, 0x44,
1465 	0x43, 0x42, 0x41, 0x40, 0x3f, 0x3e, 0x3d, 0x3c, 0x3b
1466 };
1467 
1468 static const uint8_t iwn4965_dsp_gain_5ghz[IWN4965_MAX_PWR_INDEX + 1] = {
1469 	0x7b, 0x75, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62,
1470 	0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68,
1471 	0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e,
1472 	0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62,
1473 	0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68,
1474 	0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e,
1475 	0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62,
1476 	0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68,
1477 	0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e, 0x68, 0x62, 0x6e,
1478 	0x68, 0x62, 0x6e, 0x68, 0x62, 0x5d, 0x58, 0x53, 0x4e
1479 };
1480 
1481 /*
1482  * Power saving settings (values obtained from the reference driver.)
1483  */
1484 #define IWN_NDTIMRANGES		3
1485 #define IWN_NPOWERLEVELS	6
1486 static const struct iwn_pmgt {
1487 	uint32_t	rxtimeout;
1488 	uint32_t	txtimeout;
1489 	uint32_t	intval[5];
1490 	int		skip_dtim;
1491 } iwn_pmgt[IWN_NDTIMRANGES][IWN_NPOWERLEVELS] = {
1492 	/* DTIM <= 2 */
1493 	{
1494 	{   0,   0, {  0,  0,  0,  0,  0 }, 0 },	/* CAM */
1495 	{ 200, 500, {  1,  2,  2,  2, -1 }, 0 },	/* PS level 1 */
1496 	{ 200, 300, {  1,  2,  2,  2, -1 }, 0 },	/* PS level 2 */
1497 	{  50, 100, {  2,  2,  2,  2, -1 }, 0 },	/* PS level 3 */
1498 	{  50,  25, {  2,  2,  4,  4, -1 }, 1 },	/* PS level 4 */
1499 	{  25,  25, {  2,  2,  4,  6, -1 }, 2 }		/* PS level 5 */
1500 	},
1501 	/* 3 <= DTIM <= 10 */
1502 	{
1503 	{   0,   0, {  0,  0,  0,  0,  0 }, 0 },	/* CAM */
1504 	{ 200, 500, {  1,  2,  3,  4,  4 }, 0 },	/* PS level 1 */
1505 	{ 200, 300, {  1,  2,  3,  4,  7 }, 0 },	/* PS level 2 */
1506 	{  50, 100, {  2,  4,  6,  7,  9 }, 0 },	/* PS level 3 */
1507 	{  50,  25, {  2,  4,  6,  9, 10 }, 1 },	/* PS level 4 */
1508 	{  25,  25, {  2,  4,  7, 10, 10 }, 2 }		/* PS level 5 */
1509 	},
1510 	/* DTIM >= 11 */
1511 	{
1512 	{   0,   0, {  0,  0,  0,  0,  0 }, 0 },	/* CAM */
1513 	{ 200, 500, {  1,  2,  3,  4, -1 }, 0 },	/* PS level 1 */
1514 	{ 200, 300, {  2,  4,  6,  7, -1 }, 0 },	/* PS level 2 */
1515 	{  50, 100, {  2,  7,  9,  9, -1 }, 0 },	/* PS level 3 */
1516 	{  50,  25, {  2,  7,  9,  9, -1 }, 0 },	/* PS level 4 */
1517 	{  25,  25, {  4,  7, 10, 10, -1 }, 0 }		/* PS level 5 */
1518 	}
1519 };
1520 
1521 struct iwn_sensitivity_limits {
1522 	uint32_t	min_ofdm_x1;
1523 	uint32_t	max_ofdm_x1;
1524 	uint32_t	min_ofdm_mrc_x1;
1525 	uint32_t	max_ofdm_mrc_x1;
1526 	uint32_t	min_ofdm_x4;
1527 	uint32_t	max_ofdm_x4;
1528 	uint32_t	min_ofdm_mrc_x4;
1529 	uint32_t	max_ofdm_mrc_x4;
1530 	uint32_t	min_cck_x4;
1531 	uint32_t	max_cck_x4;
1532 	uint32_t	min_cck_mrc_x4;
1533 	uint32_t	max_cck_mrc_x4;
1534 	uint32_t	min_energy_cck;
1535 	uint32_t	energy_cck;
1536 	uint32_t	energy_ofdm;
1537 };
1538 
1539 /*
1540  * RX sensitivity limits (values obtained from the reference driver.)
1541  */
1542 static const struct iwn_sensitivity_limits iwn4965_sensitivity_limits = {
1543 	105, 140,
1544 	220, 270,
1545 	 85, 120,
1546 	170, 210,
1547 	125, 200,
1548 	200, 400,
1549 	 97,
1550 	100,
1551 	100
1552 };
1553 
1554 static const struct iwn_sensitivity_limits iwn5000_sensitivity_limits = {
1555 	120, 155,
1556 	240, 290,
1557 	 90, 120,
1558 	170, 210,
1559 	125, 200,
1560 	170, 400,
1561 	 95,
1562 	 95,
1563 	 95
1564 };
1565 
1566 static const struct iwn_sensitivity_limits iwn5150_sensitivity_limits = {
1567 	105, 105,	/* min = max for performance bug in DSP. */
1568 	220, 220,	/* min = max for performance bug in DSP. */
1569 	 90, 120,
1570 	170, 210,
1571 	125, 200,
1572 	170, 400,
1573 	 95,
1574 	 95,
1575 	 95
1576 };
1577 
1578 static const struct iwn_sensitivity_limits iwn6000_sensitivity_limits = {
1579 	105, 145,
1580 	192, 232,
1581 	 80, 145,
1582 	128, 232,
1583 	125, 175,
1584 	160, 310,
1585 	 97,
1586 	 97,
1587 	100
1588 };
1589 
1590 /* Map TID to TX scheduler's FIFO. */
1591 static const uint8_t iwn_tid2fifo[] = {
1592 	1, 0, 0, 1, 2, 2, 3, 3, 7, 7, 7, 7, 7, 7, 7, 7, 3
1593 };
1594 
1595 /* WiFi/WiMAX coexist event priority table for 6050. */
1596 static const struct iwn5000_wimax_event iwn6050_wimax_events[] = {
1597 	{ 0x04, 0x03, 0x00, 0x00 },
1598 	{ 0x04, 0x03, 0x00, 0x03 },
1599 	{ 0x04, 0x03, 0x00, 0x03 },
1600 	{ 0x04, 0x03, 0x00, 0x03 },
1601 	{ 0x04, 0x03, 0x00, 0x00 },
1602 	{ 0x04, 0x03, 0x00, 0x07 },
1603 	{ 0x04, 0x03, 0x00, 0x00 },
1604 	{ 0x04, 0x03, 0x00, 0x03 },
1605 	{ 0x04, 0x03, 0x00, 0x03 },
1606 	{ 0x04, 0x03, 0x00, 0x00 },
1607 	{ 0x06, 0x03, 0x00, 0x07 },
1608 	{ 0x04, 0x03, 0x00, 0x00 },
1609 	{ 0x06, 0x06, 0x00, 0x03 },
1610 	{ 0x04, 0x03, 0x00, 0x07 },
1611 	{ 0x04, 0x03, 0x00, 0x00 },
1612 	{ 0x04, 0x03, 0x00, 0x00 }
1613 };
1614 
1615 /* Firmware errors. */
1616 static const char * const iwn_fw_errmsg[] = {
1617 	"OK",
1618 	"FAIL",
1619 	"BAD_PARAM",
1620 	"BAD_CHECKSUM",
1621 	"NMI_INTERRUPT_WDG",
1622 	"SYSASSERT",
1623 	"FATAL_ERROR",
1624 	"BAD_COMMAND",
1625 	"HW_ERROR_TUNE_LOCK",
1626 	"HW_ERROR_TEMPERATURE",
1627 	"ILLEGAL_CHAN_FREQ",
1628 	"VCC_NOT_STABLE",
1629 	"FH_ERROR",
1630 	"NMI_INTERRUPT_HOST",
1631 	"NMI_INTERRUPT_ACTION_PT",
1632 	"NMI_INTERRUPT_UNKNOWN",
1633 	"UCODE_VERSION_MISMATCH",
1634 	"HW_ERROR_ABS_LOCK",
1635 	"HW_ERROR_CAL_LOCK_FAIL",
1636 	"NMI_INTERRUPT_INST_ACTION_PT",
1637 	"NMI_INTERRUPT_DATA_ACTION_PT",
1638 	"NMI_TRM_HW_ER",
1639 	"NMI_INTERRUPT_TRM",
1640 	"NMI_INTERRUPT_BREAKPOINT"
1641 	"DEBUG_0",
1642 	"DEBUG_1",
1643 	"DEBUG_2",
1644 	"DEBUG_3",
1645 	"UNKNOWN"
1646 };
1647 
1648 /* Find least significant bit that is set. */
1649 #define IWN_LSB(x)	((((x) - 1) & (x)) ^ (x))
1650 
1651 #define IWN_READ(sc, reg)						\
1652 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
1653 
1654 #define IWN_WRITE(sc, reg, val)						\
1655 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
1656 
1657 #define IWN_WRITE_1(sc, reg, val)					\
1658 	bus_space_write_1((sc)->sc_st, (sc)->sc_sh, (reg), (val))
1659 
1660 #define IWN_SETBITS(sc, reg, mask)					\
1661 	IWN_WRITE(sc, reg, IWN_READ(sc, reg) | (mask))
1662 
1663 #define IWN_CLRBITS(sc, reg, mask)					\
1664 	IWN_WRITE(sc, reg, IWN_READ(sc, reg) & ~(mask))
1665 
1666 #define IWN_BARRIER_WRITE(sc)						\
1667 	bus_space_barrier((sc)->sc_st, (sc)->sc_sh, 0, (sc)->sc_sz,	\
1668 	    BUS_SPACE_BARRIER_WRITE)
1669 
1670 #define IWN_BARRIER_READ_WRITE(sc)					\
1671 	bus_space_barrier((sc)->sc_st, (sc)->sc_sh, 0, (sc)->sc_sz,	\
1672 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE)
1673