xref: /freebsd/sys/dev/iwm/if_iwm_pcie_trans.c (revision 685dc743dc3b5645e34836464128e1c0558b404b)
1d4886179SRui Paulo /*	$OpenBSD: if_iwm.c,v 1.39 2015/03/23 00:35:19 jsg Exp $	*/
2d4886179SRui Paulo 
3d4886179SRui Paulo /*
4d4886179SRui Paulo  * Copyright (c) 2014 genua mbh <info@genua.de>
5d4886179SRui Paulo  * Copyright (c) 2014 Fixup Software Ltd.
6d4886179SRui Paulo  *
7d4886179SRui Paulo  * Permission to use, copy, modify, and distribute this software for any
8d4886179SRui Paulo  * purpose with or without fee is hereby granted, provided that the above
9d4886179SRui Paulo  * copyright notice and this permission notice appear in all copies.
10d4886179SRui Paulo  *
11d4886179SRui Paulo  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12d4886179SRui Paulo  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13d4886179SRui Paulo  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14d4886179SRui Paulo  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15d4886179SRui Paulo  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16d4886179SRui Paulo  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17d4886179SRui Paulo  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18d4886179SRui Paulo  */
19d4886179SRui Paulo 
20d4886179SRui Paulo /*-
21d4886179SRui Paulo  * Based on BSD-licensed source modules in the Linux iwlwifi driver,
22d4886179SRui Paulo  * which were used as the reference documentation for this implementation.
23d4886179SRui Paulo  *
24d4886179SRui Paulo  * Driver version we are currently based off of is
25d4886179SRui Paulo  * Linux 3.14.3 (tag id a2df521e42b1d9a23f620ac79dbfe8655a8391dd)
26d4886179SRui Paulo  *
27d4886179SRui Paulo  ***********************************************************************
28d4886179SRui Paulo  *
29d4886179SRui Paulo  * This file is provided under a dual BSD/GPLv2 license.  When using or
30d4886179SRui Paulo  * redistributing this file, you may do so under either license.
31d4886179SRui Paulo  *
32d4886179SRui Paulo  * GPL LICENSE SUMMARY
33d4886179SRui Paulo  *
34d4886179SRui Paulo  * Copyright(c) 2007 - 2013 Intel Corporation. All rights reserved.
35d4886179SRui Paulo  *
36d4886179SRui Paulo  * This program is free software; you can redistribute it and/or modify
37d4886179SRui Paulo  * it under the terms of version 2 of the GNU General Public License as
38d4886179SRui Paulo  * published by the Free Software Foundation.
39d4886179SRui Paulo  *
40d4886179SRui Paulo  * This program is distributed in the hope that it will be useful, but
41d4886179SRui Paulo  * WITHOUT ANY WARRANTY; without even the implied warranty of
42d4886179SRui Paulo  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
43d4886179SRui Paulo  * General Public License for more details.
44d4886179SRui Paulo  *
45d4886179SRui Paulo  * You should have received a copy of the GNU General Public License
46d4886179SRui Paulo  * along with this program; if not, write to the Free Software
47d4886179SRui Paulo  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
48d4886179SRui Paulo  * USA
49d4886179SRui Paulo  *
50d4886179SRui Paulo  * The full GNU General Public License is included in this distribution
51d4886179SRui Paulo  * in the file called COPYING.
52d4886179SRui Paulo  *
53d4886179SRui Paulo  * Contact Information:
54d4886179SRui Paulo  *  Intel Linux Wireless <ilw@linux.intel.com>
55d4886179SRui Paulo  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
56d4886179SRui Paulo  *
57d4886179SRui Paulo  *
58d4886179SRui Paulo  * BSD LICENSE
59d4886179SRui Paulo  *
60d4886179SRui Paulo  * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
61d4886179SRui Paulo  * All rights reserved.
62d4886179SRui Paulo  *
63d4886179SRui Paulo  * Redistribution and use in source and binary forms, with or without
64d4886179SRui Paulo  * modification, are permitted provided that the following conditions
65d4886179SRui Paulo  * are met:
66d4886179SRui Paulo  *
67d4886179SRui Paulo  *  * Redistributions of source code must retain the above copyright
68d4886179SRui Paulo  *    notice, this list of conditions and the following disclaimer.
69d4886179SRui Paulo  *  * Redistributions in binary form must reproduce the above copyright
70d4886179SRui Paulo  *    notice, this list of conditions and the following disclaimer in
71d4886179SRui Paulo  *    the documentation and/or other materials provided with the
72d4886179SRui Paulo  *    distribution.
73d4886179SRui Paulo  *  * Neither the name Intel Corporation nor the names of its
74d4886179SRui Paulo  *    contributors may be used to endorse or promote products derived
75d4886179SRui Paulo  *    from this software without specific prior written permission.
76d4886179SRui Paulo  *
77d4886179SRui Paulo  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
78d4886179SRui Paulo  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
79d4886179SRui Paulo  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
80d4886179SRui Paulo  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
81d4886179SRui Paulo  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
82d4886179SRui Paulo  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
83d4886179SRui Paulo  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
84d4886179SRui Paulo  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
85d4886179SRui Paulo  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
86d4886179SRui Paulo  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
87d4886179SRui Paulo  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
88d4886179SRui Paulo  */
89d4886179SRui Paulo 
90d4886179SRui Paulo /*-
91d4886179SRui Paulo  * Copyright (c) 2007-2010 Damien Bergamini <damien.bergamini@free.fr>
92d4886179SRui Paulo  *
93d4886179SRui Paulo  * Permission to use, copy, modify, and distribute this software for any
94d4886179SRui Paulo  * purpose with or without fee is hereby granted, provided that the above
95d4886179SRui Paulo  * copyright notice and this permission notice appear in all copies.
96d4886179SRui Paulo  *
97d4886179SRui Paulo  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
98d4886179SRui Paulo  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
99d4886179SRui Paulo  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
100d4886179SRui Paulo  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
101d4886179SRui Paulo  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
102d4886179SRui Paulo  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
103d4886179SRui Paulo  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
104d4886179SRui Paulo  */
105d4886179SRui Paulo #include <sys/cdefs.h>
106b789292fSAndriy Voskoboinyk #include "opt_wlan.h"
107616201d1SAdrian Chadd #include "opt_iwm.h"
108b789292fSAndriy Voskoboinyk 
109d4886179SRui Paulo #include <sys/param.h>
110d4886179SRui Paulo #include <sys/bus.h>
111d4886179SRui Paulo #include <sys/conf.h>
112d4886179SRui Paulo #include <sys/endian.h>
113d4886179SRui Paulo #include <sys/firmware.h>
114d4886179SRui Paulo #include <sys/kernel.h>
115d4886179SRui Paulo #include <sys/malloc.h>
116d4886179SRui Paulo #include <sys/mbuf.h>
117d4886179SRui Paulo #include <sys/mutex.h>
118d4886179SRui Paulo #include <sys/module.h>
119d4886179SRui Paulo #include <sys/proc.h>
120d4886179SRui Paulo #include <sys/rman.h>
121d4886179SRui Paulo #include <sys/socket.h>
122d4886179SRui Paulo #include <sys/sockio.h>
123d4886179SRui Paulo #include <sys/sysctl.h>
124d4886179SRui Paulo #include <sys/linker.h>
125d4886179SRui Paulo 
126d4886179SRui Paulo #include <machine/bus.h>
127d4886179SRui Paulo #include <machine/endian.h>
128d4886179SRui Paulo #include <machine/resource.h>
129d4886179SRui Paulo 
130d4886179SRui Paulo #include <dev/pci/pcivar.h>
131d4886179SRui Paulo #include <dev/pci/pcireg.h>
132d4886179SRui Paulo 
133d4886179SRui Paulo #include <net/bpf.h>
134d4886179SRui Paulo 
135d4886179SRui Paulo #include <net/if.h>
136d4886179SRui Paulo #include <net/if_var.h>
137d4886179SRui Paulo #include <net/if_arp.h>
138d4886179SRui Paulo #include <net/if_dl.h>
139d4886179SRui Paulo #include <net/if_media.h>
140d4886179SRui Paulo #include <net/if_types.h>
141d4886179SRui Paulo 
142d4886179SRui Paulo #include <netinet/in.h>
143d4886179SRui Paulo #include <netinet/in_systm.h>
144d4886179SRui Paulo #include <netinet/if_ether.h>
145d4886179SRui Paulo #include <netinet/ip.h>
146d4886179SRui Paulo 
147d4886179SRui Paulo #include <net80211/ieee80211_var.h>
148d4886179SRui Paulo #include <net80211/ieee80211_regdomain.h>
149d4886179SRui Paulo #include <net80211/ieee80211_ratectl.h>
150d4886179SRui Paulo #include <net80211/ieee80211_radiotap.h>
151d4886179SRui Paulo 
15249fdbf0aSRui Paulo #include <dev/iwm/if_iwmreg.h>
15349fdbf0aSRui Paulo #include <dev/iwm/if_iwmvar.h>
1546c2c3bd8SAdrian Chadd #include <dev/iwm/if_iwm_config.h>
15549fdbf0aSRui Paulo #include <dev/iwm/if_iwm_debug.h>
15649fdbf0aSRui Paulo #include <dev/iwm/if_iwm_pcie_trans.h>
157d4886179SRui Paulo 
158d4886179SRui Paulo /*
159d4886179SRui Paulo  * This is a subset of what's in linux iwlwifi/pcie/trans.c.
160d4886179SRui Paulo  * The rest can be migrated out into here once they're no longer in
161d4886179SRui Paulo  * if_iwm.c.
162d4886179SRui Paulo  */
163d4886179SRui Paulo 
164d4886179SRui Paulo /*
165d4886179SRui Paulo  * basic device access
166d4886179SRui Paulo  */
167d4886179SRui Paulo 
168d4886179SRui Paulo uint32_t
iwm_read_prph(struct iwm_softc * sc,uint32_t addr)169d4886179SRui Paulo iwm_read_prph(struct iwm_softc *sc, uint32_t addr)
170d4886179SRui Paulo {
171d4886179SRui Paulo 	IWM_WRITE(sc,
172d4886179SRui Paulo 	    IWM_HBUS_TARG_PRPH_RADDR, ((addr & 0x000fffff) | (3 << 24)));
173d4886179SRui Paulo 	IWM_BARRIER_READ_WRITE(sc);
174d4886179SRui Paulo 	return IWM_READ(sc, IWM_HBUS_TARG_PRPH_RDAT);
175d4886179SRui Paulo }
176d4886179SRui Paulo 
177d4886179SRui Paulo void
iwm_write_prph(struct iwm_softc * sc,uint32_t addr,uint32_t val)178d4886179SRui Paulo iwm_write_prph(struct iwm_softc *sc, uint32_t addr, uint32_t val)
179d4886179SRui Paulo {
180d4886179SRui Paulo 	IWM_WRITE(sc,
181d4886179SRui Paulo 	    IWM_HBUS_TARG_PRPH_WADDR, ((addr & 0x000fffff) | (3 << 24)));
182d4886179SRui Paulo 	IWM_BARRIER_WRITE(sc);
183d4886179SRui Paulo 	IWM_WRITE(sc, IWM_HBUS_TARG_PRPH_WDAT, val);
184d4886179SRui Paulo }
185d4886179SRui Paulo 
1864e5deb67SMark Johnston void
iwm_write_prph64(struct iwm_softc * sc,uint64_t addr,uint64_t val)1874e5deb67SMark Johnston iwm_write_prph64(struct iwm_softc *sc, uint64_t addr, uint64_t val)
1884e5deb67SMark Johnston {
1894e5deb67SMark Johnston 	iwm_write_prph(sc, (uint32_t)addr, val & 0xffffffff);
1904e5deb67SMark Johnston 	iwm_write_prph(sc, (uint32_t)addr + 4, val >> 32);
1914e5deb67SMark Johnston }
1924e5deb67SMark Johnston 
1934e5deb67SMark Johnston int
iwm_poll_prph(struct iwm_softc * sc,uint32_t addr,uint32_t bits,uint32_t mask,int timeout)1944e5deb67SMark Johnston iwm_poll_prph(struct iwm_softc *sc, uint32_t addr, uint32_t bits, uint32_t mask,
1954e5deb67SMark Johnston     int timeout)
1964e5deb67SMark Johnston {
1974e5deb67SMark Johnston 	do {
1984e5deb67SMark Johnston 		if ((iwm_read_prph(sc, addr) & mask) == (bits & mask))
1994e5deb67SMark Johnston 			return (0);
2004e5deb67SMark Johnston 		DELAY(10);
2014e5deb67SMark Johnston 		timeout -= 10;
2024e5deb67SMark Johnston 	} while (timeout > 0);
2034e5deb67SMark Johnston 
2044e5deb67SMark Johnston 	return (ETIMEDOUT);
2054e5deb67SMark Johnston }
2064e5deb67SMark Johnston 
207d4886179SRui Paulo #ifdef IWM_DEBUG
208d4886179SRui Paulo /* iwlwifi: pcie/trans.c */
209d4886179SRui Paulo int
iwm_read_mem(struct iwm_softc * sc,uint32_t addr,void * buf,int dwords)210d4886179SRui Paulo iwm_read_mem(struct iwm_softc *sc, uint32_t addr, void *buf, int dwords)
211d4886179SRui Paulo {
212d4886179SRui Paulo 	int offs, ret = 0;
213d4886179SRui Paulo 	uint32_t *vals = buf;
214d4886179SRui Paulo 
215d4886179SRui Paulo 	if (iwm_nic_lock(sc)) {
216d4886179SRui Paulo 		IWM_WRITE(sc, IWM_HBUS_TARG_MEM_RADDR, addr);
217d4886179SRui Paulo 		for (offs = 0; offs < dwords; offs++)
218d4886179SRui Paulo 			vals[offs] = IWM_READ(sc, IWM_HBUS_TARG_MEM_RDAT);
219d4886179SRui Paulo 		iwm_nic_unlock(sc);
220d4886179SRui Paulo 	} else {
221d4886179SRui Paulo 		ret = EBUSY;
222d4886179SRui Paulo 	}
223d4886179SRui Paulo 	return ret;
224d4886179SRui Paulo }
225d4886179SRui Paulo #endif
226d4886179SRui Paulo 
227d4886179SRui Paulo /* iwlwifi: pcie/trans.c */
228d4886179SRui Paulo int
iwm_write_mem(struct iwm_softc * sc,uint32_t addr,const void * buf,int dwords)229d4886179SRui Paulo iwm_write_mem(struct iwm_softc *sc, uint32_t addr, const void *buf, int dwords)
230d4886179SRui Paulo {
231d4886179SRui Paulo 	int offs;
232d4886179SRui Paulo 	const uint32_t *vals = buf;
233d4886179SRui Paulo 
234d4886179SRui Paulo 	if (iwm_nic_lock(sc)) {
235d4886179SRui Paulo 		IWM_WRITE(sc, IWM_HBUS_TARG_MEM_WADDR, addr);
236d4886179SRui Paulo 		/* WADDR auto-increments */
237d4886179SRui Paulo 		for (offs = 0; offs < dwords; offs++) {
238d4886179SRui Paulo 			uint32_t val = vals ? vals[offs] : 0;
239d4886179SRui Paulo 			IWM_WRITE(sc, IWM_HBUS_TARG_MEM_WDAT, val);
240d4886179SRui Paulo 		}
241d4886179SRui Paulo 		iwm_nic_unlock(sc);
242d4886179SRui Paulo 	} else {
243d4886179SRui Paulo 		IWM_DPRINTF(sc, IWM_DEBUG_TRANS,
244d4886179SRui Paulo 		    "%s: write_mem failed\n", __func__);
245d4886179SRui Paulo 		return EBUSY;
246d4886179SRui Paulo 	}
247d4886179SRui Paulo 	return 0;
248d4886179SRui Paulo }
249d4886179SRui Paulo 
250d4886179SRui Paulo int
iwm_write_mem32(struct iwm_softc * sc,uint32_t addr,uint32_t val)251d4886179SRui Paulo iwm_write_mem32(struct iwm_softc *sc, uint32_t addr, uint32_t val)
252d4886179SRui Paulo {
253d4886179SRui Paulo 	return iwm_write_mem(sc, addr, &val, 1);
254d4886179SRui Paulo }
255d4886179SRui Paulo 
256d4886179SRui Paulo int
iwm_poll_bit(struct iwm_softc * sc,int reg,uint32_t bits,uint32_t mask,int timo)257d4886179SRui Paulo iwm_poll_bit(struct iwm_softc *sc, int reg,
258d4886179SRui Paulo 	uint32_t bits, uint32_t mask, int timo)
259d4886179SRui Paulo {
260d4886179SRui Paulo 	for (;;) {
261d4886179SRui Paulo 		if ((IWM_READ(sc, reg) & mask) == (bits & mask)) {
262d4886179SRui Paulo 			return 1;
263d4886179SRui Paulo 		}
264d4886179SRui Paulo 		if (timo < 10) {
265d4886179SRui Paulo 			return 0;
266d4886179SRui Paulo 		}
267d4886179SRui Paulo 		timo -= 10;
268d4886179SRui Paulo 		DELAY(10);
269d4886179SRui Paulo 	}
270d4886179SRui Paulo }
271d4886179SRui Paulo 
272d4886179SRui Paulo int
iwm_nic_lock(struct iwm_softc * sc)273d4886179SRui Paulo iwm_nic_lock(struct iwm_softc *sc)
274d4886179SRui Paulo {
275d4886179SRui Paulo 	int rv = 0;
276d4886179SRui Paulo 
27799baf303SAdrian Chadd 	if (sc->cmd_hold_nic_awake)
27899baf303SAdrian Chadd 		return 1;
27999baf303SAdrian Chadd 
280d4886179SRui Paulo 	IWM_SETBITS(sc, IWM_CSR_GP_CNTRL,
281d4886179SRui Paulo 	    IWM_CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
282d4886179SRui Paulo 
2833bf2d5ddSMark Johnston 	if (sc->cfg->device_family >= IWM_DEVICE_FAMILY_8000)
2846a5bc1d1SSean Bruno 		DELAY(2);
2856a5bc1d1SSean Bruno 
286d4886179SRui Paulo 	if (iwm_poll_bit(sc, IWM_CSR_GP_CNTRL,
287d4886179SRui Paulo 	    IWM_CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
288d4886179SRui Paulo 	    IWM_CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY
289d4886179SRui Paulo 	     | IWM_CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP, 15000)) {
290d4886179SRui Paulo 		rv = 1;
291d4886179SRui Paulo 	} else {
292d4886179SRui Paulo 		/* jolt */
2936a5bc1d1SSean Bruno 		IWM_DPRINTF(sc, IWM_DEBUG_RESET,
2946a5bc1d1SSean Bruno 		    "%s: resetting device via NMI\n", __func__);
295d4886179SRui Paulo 		IWM_WRITE(sc, IWM_CSR_RESET, IWM_CSR_RESET_REG_FLAG_FORCE_NMI);
296d4886179SRui Paulo 	}
297d4886179SRui Paulo 
298d4886179SRui Paulo 	return rv;
299d4886179SRui Paulo }
300d4886179SRui Paulo 
301d4886179SRui Paulo void
iwm_nic_unlock(struct iwm_softc * sc)302d4886179SRui Paulo iwm_nic_unlock(struct iwm_softc *sc)
303d4886179SRui Paulo {
30499baf303SAdrian Chadd 	if (sc->cmd_hold_nic_awake)
30599baf303SAdrian Chadd 		return;
30699baf303SAdrian Chadd 
307d4886179SRui Paulo 	IWM_CLRBITS(sc, IWM_CSR_GP_CNTRL,
308d4886179SRui Paulo 	    IWM_CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
309d4886179SRui Paulo }
310d4886179SRui Paulo 
311d4886179SRui Paulo void
iwm_set_bits_mask_prph(struct iwm_softc * sc,uint32_t reg,uint32_t bits,uint32_t mask)312d4886179SRui Paulo iwm_set_bits_mask_prph(struct iwm_softc *sc,
313d4886179SRui Paulo 	uint32_t reg, uint32_t bits, uint32_t mask)
314d4886179SRui Paulo {
315d4886179SRui Paulo 	uint32_t val;
316d4886179SRui Paulo 
317d4886179SRui Paulo 	/* XXX: no error path? */
318d4886179SRui Paulo 	if (iwm_nic_lock(sc)) {
319d4886179SRui Paulo 		val = iwm_read_prph(sc, reg) & mask;
320d4886179SRui Paulo 		val |= bits;
321d4886179SRui Paulo 		iwm_write_prph(sc, reg, val);
322d4886179SRui Paulo 		iwm_nic_unlock(sc);
323d4886179SRui Paulo 	}
324d4886179SRui Paulo }
325d4886179SRui Paulo 
326d4886179SRui Paulo void
iwm_set_bits_prph(struct iwm_softc * sc,uint32_t reg,uint32_t bits)327d4886179SRui Paulo iwm_set_bits_prph(struct iwm_softc *sc, uint32_t reg, uint32_t bits)
328d4886179SRui Paulo {
329d4886179SRui Paulo 	iwm_set_bits_mask_prph(sc, reg, bits, ~0);
330d4886179SRui Paulo }
331d4886179SRui Paulo 
332d4886179SRui Paulo void
iwm_clear_bits_prph(struct iwm_softc * sc,uint32_t reg,uint32_t bits)333d4886179SRui Paulo iwm_clear_bits_prph(struct iwm_softc *sc, uint32_t reg, uint32_t bits)
334d4886179SRui Paulo {
335d4886179SRui Paulo 	iwm_set_bits_mask_prph(sc, reg, 0, ~bits);
336d4886179SRui Paulo }
337d4886179SRui Paulo 
338d4886179SRui Paulo /*
339d4886179SRui Paulo  * High-level hardware frobbing routines
340d4886179SRui Paulo  */
341d4886179SRui Paulo 
342d4886179SRui Paulo void
iwm_enable_rfkill_int(struct iwm_softc * sc)343d4886179SRui Paulo iwm_enable_rfkill_int(struct iwm_softc *sc)
344d4886179SRui Paulo {
345d4886179SRui Paulo 	sc->sc_intmask = IWM_CSR_INT_BIT_RF_KILL;
346d4886179SRui Paulo 	IWM_WRITE(sc, IWM_CSR_INT_MASK, sc->sc_intmask);
347*1903c600SMark Johnston 	IWM_SETBITS(sc, IWM_CSR_GP_CNTRL,
348*1903c600SMark Johnston 	    IWM_CSR_GP_CNTRL_REG_FLAG_RFKILL_WAKE_L1A_EN);
349d4886179SRui Paulo }
350d4886179SRui Paulo 
351d4886179SRui Paulo int
iwm_check_rfkill(struct iwm_softc * sc)352d4886179SRui Paulo iwm_check_rfkill(struct iwm_softc *sc)
353d4886179SRui Paulo {
354d4886179SRui Paulo 	uint32_t v;
355d4886179SRui Paulo 	int rv;
356d4886179SRui Paulo 
357d4886179SRui Paulo 	/*
358d4886179SRui Paulo 	 * "documentation" is not really helpful here:
359d4886179SRui Paulo 	 *  27:	HW_RF_KILL_SW
360d4886179SRui Paulo 	 *	Indicates state of (platform's) hardware RF-Kill switch
361d4886179SRui Paulo 	 *
362d4886179SRui Paulo 	 * But apparently when it's off, it's on ...
363d4886179SRui Paulo 	 */
364d4886179SRui Paulo 	v = IWM_READ(sc, IWM_CSR_GP_CNTRL);
365d4886179SRui Paulo 	rv = (v & IWM_CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW) == 0;
366d4886179SRui Paulo 	if (rv) {
367d4886179SRui Paulo 		sc->sc_flags |= IWM_FLAG_RFKILL;
368d4886179SRui Paulo 	} else {
369d4886179SRui Paulo 		sc->sc_flags &= ~IWM_FLAG_RFKILL;
370d4886179SRui Paulo 	}
371d4886179SRui Paulo 
372d4886179SRui Paulo 	return rv;
373d4886179SRui Paulo }
374d4886179SRui Paulo 
375d4886179SRui Paulo 
376d4886179SRui Paulo #define IWM_HW_READY_TIMEOUT 50
377d4886179SRui Paulo int
iwm_set_hw_ready(struct iwm_softc * sc)378d4886179SRui Paulo iwm_set_hw_ready(struct iwm_softc *sc)
379d4886179SRui Paulo {
3806a5bc1d1SSean Bruno 	int ready;
3816a5bc1d1SSean Bruno 
382d4886179SRui Paulo 	IWM_SETBITS(sc, IWM_CSR_HW_IF_CONFIG_REG,
383d4886179SRui Paulo 	    IWM_CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
384d4886179SRui Paulo 
3856a5bc1d1SSean Bruno 	ready = iwm_poll_bit(sc, IWM_CSR_HW_IF_CONFIG_REG,
386d4886179SRui Paulo 	    IWM_CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
387d4886179SRui Paulo 	    IWM_CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
388d4886179SRui Paulo 	    IWM_HW_READY_TIMEOUT);
3896a5bc1d1SSean Bruno 	if (ready) {
3906a5bc1d1SSean Bruno 		IWM_SETBITS(sc, IWM_CSR_MBOX_SET_REG,
3916a5bc1d1SSean Bruno 		    IWM_CSR_MBOX_SET_REG_OS_ALIVE);
3926a5bc1d1SSean Bruno 	}
3936a5bc1d1SSean Bruno 	return ready;
394d4886179SRui Paulo }
395d4886179SRui Paulo #undef IWM_HW_READY_TIMEOUT
396d4886179SRui Paulo 
397d4886179SRui Paulo int
iwm_prepare_card_hw(struct iwm_softc * sc)398d4886179SRui Paulo iwm_prepare_card_hw(struct iwm_softc *sc)
399d4886179SRui Paulo {
400d4886179SRui Paulo 	int rv = 0;
401d4886179SRui Paulo 	int t = 0;
402d4886179SRui Paulo 
403d4886179SRui Paulo 	IWM_DPRINTF(sc, IWM_DEBUG_RESET, "->%s\n", __func__);
404d4886179SRui Paulo 	if (iwm_set_hw_ready(sc))
405d4886179SRui Paulo 		goto out;
406d4886179SRui Paulo 
407*1903c600SMark Johnston 	IWM_SETBITS(sc, IWM_CSR_DBG_LINK_PWR_MGMT_REG,
408*1903c600SMark Johnston 	    IWM_CSR_RESET_LINK_PWR_MGMT_DISABLED);
409*1903c600SMark Johnston 	DELAY(1000);
41088b6e4f3SAdrian Chadd 
411d4886179SRui Paulo 	/* If HW is not ready, prepare the conditions to check again */
412d4886179SRui Paulo 	IWM_SETBITS(sc, IWM_CSR_HW_IF_CONFIG_REG,
413d4886179SRui Paulo 	    IWM_CSR_HW_IF_CONFIG_REG_PREPARE);
414d4886179SRui Paulo 
415d4886179SRui Paulo 	do {
416d4886179SRui Paulo 		if (iwm_set_hw_ready(sc))
417d4886179SRui Paulo 			goto out;
418d4886179SRui Paulo 		DELAY(200);
419d4886179SRui Paulo 		t += 200;
420d4886179SRui Paulo 	} while (t < 150000);
421d4886179SRui Paulo 
422d4886179SRui Paulo 	rv = ETIMEDOUT;
423d4886179SRui Paulo 
424d4886179SRui Paulo  out:
425d4886179SRui Paulo 	IWM_DPRINTF(sc, IWM_DEBUG_RESET, "<-%s\n", __func__);
426d4886179SRui Paulo 	return rv;
427d4886179SRui Paulo }
428d4886179SRui Paulo 
429d4886179SRui Paulo void
iwm_apm_config(struct iwm_softc * sc)430d4886179SRui Paulo iwm_apm_config(struct iwm_softc *sc)
431d4886179SRui Paulo {
4329612bbf4SKyle Evans 	uint16_t lctl, cap;
4339612bbf4SKyle Evans 	int pcie_ptr;
434d4886179SRui Paulo 
4359612bbf4SKyle Evans 	/*
4369612bbf4SKyle Evans 	 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
4379612bbf4SKyle Evans 	 * Check if BIOS (or OS) enabled L1-ASPM on this device.
4389612bbf4SKyle Evans 	 * If so (likely), disable L0S, so device moves directly L0->L1;
4399612bbf4SKyle Evans 	 *    costs negligible amount of power savings.
4409612bbf4SKyle Evans 	 * If not (unlikely), enable L0S, so there is at least some
4419612bbf4SKyle Evans 	 *    power savings, even without L1.
4429612bbf4SKyle Evans 	 */
4439612bbf4SKyle Evans 	int error;
4449612bbf4SKyle Evans 
4459612bbf4SKyle Evans 	error = pci_find_cap(sc->sc_dev, PCIY_EXPRESS, &pcie_ptr);
4469612bbf4SKyle Evans 	if (error != 0)
4479612bbf4SKyle Evans 		return;
4489612bbf4SKyle Evans 	lctl = pci_read_config(sc->sc_dev, pcie_ptr + PCIER_LINK_CTL,
4499612bbf4SKyle Evans 	    sizeof(lctl));
4509612bbf4SKyle Evans 	if (lctl & PCIEM_LINK_CTL_ASPMC_L1)  {
451d4886179SRui Paulo 		IWM_SETBITS(sc, IWM_CSR_GIO_REG,
452d4886179SRui Paulo 		    IWM_CSR_GIO_REG_VAL_L0S_ENABLED);
453d4886179SRui Paulo 	} else {
454d4886179SRui Paulo 		IWM_CLRBITS(sc, IWM_CSR_GIO_REG,
455d4886179SRui Paulo 		    IWM_CSR_GIO_REG_VAL_L0S_ENABLED);
456d4886179SRui Paulo 	}
4579612bbf4SKyle Evans 
4589612bbf4SKyle Evans 	cap = pci_read_config(sc->sc_dev, pcie_ptr + PCIER_DEVICE_CTL2,
4599612bbf4SKyle Evans 	    sizeof(cap));
4609612bbf4SKyle Evans 	sc->sc_ltr_enabled = (cap & PCIEM_CTL2_LTR_ENABLE) ? 1 : 0;
4619612bbf4SKyle Evans 	IWM_DPRINTF(sc, IWM_DEBUG_RESET | IWM_DEBUG_PWRSAVE,
4629612bbf4SKyle Evans 	    "L1 %sabled - LTR %sabled\n",
4639612bbf4SKyle Evans 	    (lctl & PCIEM_LINK_CTL_ASPMC_L1) ? "En" : "Dis",
4649612bbf4SKyle Evans 	    sc->sc_ltr_enabled ? "En" : "Dis");
465d4886179SRui Paulo }
466d4886179SRui Paulo 
467d4886179SRui Paulo /*
468d4886179SRui Paulo  * Start up NIC's basic functionality after it has been reset
469d4886179SRui Paulo  * (e.g. after platform boot, or shutdown via iwm_pcie_apm_stop())
470d4886179SRui Paulo  * NOTE:  This does not load uCode nor start the embedded processor
471d4886179SRui Paulo  */
472d4886179SRui Paulo int
iwm_apm_init(struct iwm_softc * sc)473d4886179SRui Paulo iwm_apm_init(struct iwm_softc *sc)
474d4886179SRui Paulo {
475d4886179SRui Paulo 	int error = 0;
476d4886179SRui Paulo 
477d4886179SRui Paulo 	IWM_DPRINTF(sc, IWM_DEBUG_RESET, "iwm apm start\n");
478d4886179SRui Paulo 
479d4886179SRui Paulo 	/* Disable L0S exit timer (platform NMI Work/Around) */
4803bf2d5ddSMark Johnston 	if (sc->cfg->device_family < IWM_DEVICE_FAMILY_8000) {
481d4886179SRui Paulo 		IWM_SETBITS(sc, IWM_CSR_GIO_CHICKEN_BITS,
482d4886179SRui Paulo 		    IWM_CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
4836a5bc1d1SSean Bruno 	}
484d4886179SRui Paulo 
485d4886179SRui Paulo 	/*
486d4886179SRui Paulo 	 * Disable L0s without affecting L1;
487d4886179SRui Paulo 	 *  don't wait for ICH L0s (ICH bug W/A)
488d4886179SRui Paulo 	 */
489d4886179SRui Paulo 	IWM_SETBITS(sc, IWM_CSR_GIO_CHICKEN_BITS,
490d4886179SRui Paulo 	    IWM_CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
491d4886179SRui Paulo 
492d4886179SRui Paulo 	/* Set FH wait threshold to maximum (HW error during stress W/A) */
493d4886179SRui Paulo 	IWM_SETBITS(sc, IWM_CSR_DBG_HPET_MEM_REG, IWM_CSR_DBG_HPET_MEM_REG_VAL);
494d4886179SRui Paulo 
495d4886179SRui Paulo 	/*
496d4886179SRui Paulo 	 * Enable HAP INTA (interrupt from management bus) to
497d4886179SRui Paulo 	 * wake device's PCI Express link L1a -> L0s
498d4886179SRui Paulo 	 */
499d4886179SRui Paulo 	IWM_SETBITS(sc, IWM_CSR_HW_IF_CONFIG_REG,
500d4886179SRui Paulo 	    IWM_CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
501d4886179SRui Paulo 
502d4886179SRui Paulo 	iwm_apm_config(sc);
503d4886179SRui Paulo 
5046a5bc1d1SSean Bruno #if 0 /* not for 7k/8k */
505d4886179SRui Paulo 	/* Configure analog phase-lock-loop before activating to D0A */
506d4886179SRui Paulo 	if (trans->cfg->base_params->pll_cfg_val)
507d4886179SRui Paulo 		IWM_SETBITS(trans, IWM_CSR_ANA_PLL_CFG,
508d4886179SRui Paulo 		    trans->cfg->base_params->pll_cfg_val);
509d4886179SRui Paulo #endif
510d4886179SRui Paulo 
511d4886179SRui Paulo 	/*
512d4886179SRui Paulo 	 * Set "initialization complete" bit to move adapter from
513d4886179SRui Paulo 	 * D0U* --> D0A* (powered-up active) state.
514d4886179SRui Paulo 	 */
515d4886179SRui Paulo 	IWM_SETBITS(sc, IWM_CSR_GP_CNTRL, IWM_CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
516d4886179SRui Paulo 
517d4886179SRui Paulo 	/*
518d4886179SRui Paulo 	 * Wait for clock stabilization; once stabilized, access to
519d4886179SRui Paulo 	 * device-internal resources is supported, e.g. iwm_write_prph()
520d4886179SRui Paulo 	 * and accesses to uCode SRAM.
521d4886179SRui Paulo 	 */
522d4886179SRui Paulo 	if (!iwm_poll_bit(sc, IWM_CSR_GP_CNTRL,
523d4886179SRui Paulo 	    IWM_CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
524d4886179SRui Paulo 	    IWM_CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000)) {
525d4886179SRui Paulo 		device_printf(sc->sc_dev,
526d4886179SRui Paulo 		    "timeout waiting for clock stabilization\n");
52788b6e4f3SAdrian Chadd 		error = ETIMEDOUT;
528d4886179SRui Paulo 		goto out;
529d4886179SRui Paulo 	}
530d4886179SRui Paulo 
5318c03b090SAdrian Chadd 	if (sc->cfg->host_interrupt_operation_mode) {
532d4886179SRui Paulo 		/*
533d4886179SRui Paulo 		 * This is a bit of an abuse - This is needed for 7260 / 3160
534d4886179SRui Paulo 		 * only check host_interrupt_operation_mode even if this is
535d4886179SRui Paulo 		 * not related to host_interrupt_operation_mode.
536d4886179SRui Paulo 		 *
537d4886179SRui Paulo 		 * Enable the oscillator to count wake up time for L1 exit. This
538d4886179SRui Paulo 		 * consumes slightly more power (100uA) - but allows to be sure
539d4886179SRui Paulo 		 * that we wake up from L1 on time.
540d4886179SRui Paulo 		 *
541d4886179SRui Paulo 		 * This looks weird: read twice the same register, discard the
542d4886179SRui Paulo 		 * value, set a bit, and yet again, read that same register
543d4886179SRui Paulo 		 * just to discard the value. But that's the way the hardware
544d4886179SRui Paulo 		 * seems to like it.
545d4886179SRui Paulo 		 */
546ab492a57SAdrian Chadd 		if (iwm_nic_lock(sc)) {
547d4886179SRui Paulo 			iwm_read_prph(sc, IWM_OSC_CLK);
548d4886179SRui Paulo 			iwm_read_prph(sc, IWM_OSC_CLK);
549522f6fe4SAdrian Chadd 			iwm_nic_unlock(sc);
550ab492a57SAdrian Chadd 		}
551d4886179SRui Paulo 		iwm_set_bits_prph(sc, IWM_OSC_CLK, IWM_OSC_CLK_FORCE_CONTROL);
552ab492a57SAdrian Chadd 		if (iwm_nic_lock(sc)) {
553d4886179SRui Paulo 			iwm_read_prph(sc, IWM_OSC_CLK);
554d4886179SRui Paulo 			iwm_read_prph(sc, IWM_OSC_CLK);
555522f6fe4SAdrian Chadd 			iwm_nic_unlock(sc);
556d4886179SRui Paulo 		}
557ab492a57SAdrian Chadd 	}
558d4886179SRui Paulo 
559d4886179SRui Paulo 	/*
560d4886179SRui Paulo 	 * Enable DMA clock and wait for it to stabilize.
561d4886179SRui Paulo 	 *
562d4886179SRui Paulo 	 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
563d4886179SRui Paulo 	 * do not disable clocks.  This preserves any hardware bits already
564d4886179SRui Paulo 	 * set by default in "CLK_CTRL_REG" after reset.
565d4886179SRui Paulo 	 */
5668c03b090SAdrian Chadd 	if (sc->cfg->device_family == IWM_DEVICE_FAMILY_7000) {
567ab492a57SAdrian Chadd 		if (iwm_nic_lock(sc)) {
5686a5bc1d1SSean Bruno 			iwm_write_prph(sc, IWM_APMG_CLK_EN_REG,
5696a5bc1d1SSean Bruno 			    IWM_APMG_CLK_VAL_DMA_CLK_RQT);
570522f6fe4SAdrian Chadd 			iwm_nic_unlock(sc);
571ab492a57SAdrian Chadd 		}
572d4886179SRui Paulo 		DELAY(20);
573d4886179SRui Paulo 
574d4886179SRui Paulo 		/* Disable L1-Active */
575d4886179SRui Paulo 		iwm_set_bits_prph(sc, IWM_APMG_PCIDEV_STT_REG,
576d4886179SRui Paulo 		    IWM_APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
577d4886179SRui Paulo 
578d4886179SRui Paulo 		/* Clear the interrupt in APMG if the NIC is in RFKILL */
579ab492a57SAdrian Chadd 		if (iwm_nic_lock(sc)) {
580d4886179SRui Paulo 			iwm_write_prph(sc, IWM_APMG_RTC_INT_STT_REG,
581d4886179SRui Paulo 			    IWM_APMG_RTC_INT_STT_RFKILL);
582522f6fe4SAdrian Chadd 			iwm_nic_unlock(sc);
5836a5bc1d1SSean Bruno 		}
584ab492a57SAdrian Chadd 	}
585d4886179SRui Paulo  out:
586d4886179SRui Paulo 	if (error)
587d4886179SRui Paulo 		device_printf(sc->sc_dev, "apm init error %d\n", error);
588d4886179SRui Paulo 	return error;
589d4886179SRui Paulo }
590d4886179SRui Paulo 
591d4886179SRui Paulo /* iwlwifi/pcie/trans.c */
592d4886179SRui Paulo void
iwm_apm_stop(struct iwm_softc * sc)593d4886179SRui Paulo iwm_apm_stop(struct iwm_softc *sc)
594d4886179SRui Paulo {
595*1903c600SMark Johnston 	IWM_SETBITS(sc, IWM_CSR_DBG_LINK_PWR_MGMT_REG,
596*1903c600SMark Johnston 	    IWM_CSR_RESET_LINK_PWR_MGMT_DISABLED);
597*1903c600SMark Johnston 	IWM_SETBITS(sc, IWM_CSR_HW_IF_CONFIG_REG,
598*1903c600SMark Johnston 	    IWM_CSR_HW_IF_CONFIG_REG_PREPARE |
599*1903c600SMark Johnston 	    IWM_CSR_HW_IF_CONFIG_REG_ENABLE_PME);
600*1903c600SMark Johnston 	DELAY(1000);
601*1903c600SMark Johnston 	IWM_CLRBITS(sc, IWM_CSR_DBG_LINK_PWR_MGMT_REG,
602*1903c600SMark Johnston 	    IWM_CSR_RESET_LINK_PWR_MGMT_DISABLED);
603*1903c600SMark Johnston 	DELAY(5000);
604*1903c600SMark Johnston 
605d4886179SRui Paulo 	/* stop device's busmaster DMA activity */
606d4886179SRui Paulo 	IWM_SETBITS(sc, IWM_CSR_RESET, IWM_CSR_RESET_REG_FLAG_STOP_MASTER);
607d4886179SRui Paulo 
608d4886179SRui Paulo 	if (!iwm_poll_bit(sc, IWM_CSR_RESET,
609d4886179SRui Paulo 	    IWM_CSR_RESET_REG_FLAG_MASTER_DISABLED,
610d4886179SRui Paulo 	    IWM_CSR_RESET_REG_FLAG_MASTER_DISABLED, 100))
611d4886179SRui Paulo 		device_printf(sc->sc_dev, "timeout waiting for master\n");
612*1903c600SMark Johnston 
613*1903c600SMark Johnston 	/*
614*1903c600SMark Johnston 	 * Clear "initialization complete" bit to move adapter from
615*1903c600SMark Johnston 	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
616*1903c600SMark Johnston 	 */
617*1903c600SMark Johnston 	IWM_CLRBITS(sc, IWM_CSR_GP_CNTRL,
618*1903c600SMark Johnston 	    IWM_CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
619*1903c600SMark Johnston 
620d4886179SRui Paulo 	IWM_DPRINTF(sc, IWM_DEBUG_TRANS, "%s: iwm apm stop\n", __func__);
621d4886179SRui Paulo }
622d4886179SRui Paulo 
623d4886179SRui Paulo /* iwlwifi pcie/trans.c */
624d4886179SRui Paulo int
iwm_start_hw(struct iwm_softc * sc)625d4886179SRui Paulo iwm_start_hw(struct iwm_softc *sc)
626d4886179SRui Paulo {
627d4886179SRui Paulo 	int error;
628d4886179SRui Paulo 
629d4886179SRui Paulo 	if ((error = iwm_prepare_card_hw(sc)) != 0)
630d4886179SRui Paulo 		return error;
631d4886179SRui Paulo 
632d4886179SRui Paulo 	/* Reset the entire device */
6336a5bc1d1SSean Bruno 	IWM_WRITE(sc, IWM_CSR_RESET, IWM_CSR_RESET_REG_FLAG_SW_RESET);
634be05a0fdSMark Johnston 	DELAY(5000);
635d4886179SRui Paulo 
636d4886179SRui Paulo 	if ((error = iwm_apm_init(sc)) != 0)
637d4886179SRui Paulo 		return error;
638d4886179SRui Paulo 
639b1a48cccSMark Johnston 	/* On newer chipsets MSI is disabled by default. */
640b1a48cccSMark Johnston 	if (sc->cfg->mqrx_supported)
641b1a48cccSMark Johnston 		iwm_write_prph(sc, IWM_UREG_CHICK, IWM_UREG_CHICK_MSI_ENABLE);
642b1a48cccSMark Johnston 
643d4886179SRui Paulo 	iwm_enable_rfkill_int(sc);
644d4886179SRui Paulo 	iwm_check_rfkill(sc);
645d4886179SRui Paulo 
646d4886179SRui Paulo 	return 0;
647d4886179SRui Paulo }
648d4886179SRui Paulo 
649d4886179SRui Paulo /* iwlwifi pcie/trans.c (always main power) */
650d4886179SRui Paulo void
iwm_set_pwr(struct iwm_softc * sc)651d4886179SRui Paulo iwm_set_pwr(struct iwm_softc *sc)
652d4886179SRui Paulo {
653d4886179SRui Paulo 	iwm_set_bits_mask_prph(sc, IWM_APMG_PS_CTRL_REG,
654d4886179SRui Paulo 	    IWM_APMG_PS_CTRL_VAL_PWR_SRC_VMAIN, ~IWM_APMG_PS_CTRL_MSK_PWR_SRC);
655d4886179SRui Paulo }
656d4886179SRui Paulo 
657d4886179SRui Paulo /* iwlwifi pcie/rx.c */
658d4886179SRui Paulo int
iwm_pcie_rx_stop(struct iwm_softc * sc)659d4886179SRui Paulo iwm_pcie_rx_stop(struct iwm_softc *sc)
660d4886179SRui Paulo {
66196c5aa2fSMark Johnston 	int ret;
66296c5aa2fSMark Johnston 
66396c5aa2fSMark Johnston 	ret = 0;
664760f56b7SAdrian Chadd 	if (iwm_nic_lock(sc)) {
66596c5aa2fSMark Johnston 		if (sc->cfg->mqrx_supported) {
66696c5aa2fSMark Johnston 			iwm_write_prph(sc, IWM_RFH_RXF_DMA_CFG, 0);
66796c5aa2fSMark Johnston 			ret = iwm_poll_prph(sc, IWM_RFH_GEN_STATUS,
66896c5aa2fSMark Johnston 			    IWM_RXF_DMA_IDLE, IWM_RXF_DMA_IDLE, 1000);
66996c5aa2fSMark Johnston 		} else {
670d4886179SRui Paulo 			IWM_WRITE(sc, IWM_FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
671760f56b7SAdrian Chadd 			ret = iwm_poll_bit(sc, IWM_FH_MEM_RSSR_RX_STATUS_REG,
672d4886179SRui Paulo 			    IWM_FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
673d4886179SRui Paulo 			    IWM_FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
674760f56b7SAdrian Chadd 			    1000);
67596c5aa2fSMark Johnston 		}
676760f56b7SAdrian Chadd 		iwm_nic_unlock(sc);
677760f56b7SAdrian Chadd 	}
678760f56b7SAdrian Chadd 	return ret;
679d4886179SRui Paulo }
68099baf303SAdrian Chadd 
68199baf303SAdrian Chadd void
iwm_pcie_clear_cmd_in_flight(struct iwm_softc * sc)68299baf303SAdrian Chadd iwm_pcie_clear_cmd_in_flight(struct iwm_softc *sc)
68399baf303SAdrian Chadd {
68499baf303SAdrian Chadd 	if (!sc->cfg->apmg_wake_up_wa)
68599baf303SAdrian Chadd 		return;
68699baf303SAdrian Chadd 
68799baf303SAdrian Chadd 	if (!sc->cmd_hold_nic_awake) {
68899baf303SAdrian Chadd 		device_printf(sc->sc_dev,
68999baf303SAdrian Chadd 		    "%s: cmd_hold_nic_awake not set\n", __func__);
69099baf303SAdrian Chadd 		return;
69199baf303SAdrian Chadd 	}
69299baf303SAdrian Chadd 
69399baf303SAdrian Chadd 	sc->cmd_hold_nic_awake = 0;
69499baf303SAdrian Chadd 	IWM_CLRBITS(sc, IWM_CSR_GP_CNTRL,
69599baf303SAdrian Chadd 	    IWM_CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
69699baf303SAdrian Chadd }
69799baf303SAdrian Chadd 
69899baf303SAdrian Chadd int
iwm_pcie_set_cmd_in_flight(struct iwm_softc * sc)69999baf303SAdrian Chadd iwm_pcie_set_cmd_in_flight(struct iwm_softc *sc)
70099baf303SAdrian Chadd {
70199baf303SAdrian Chadd 	int ret;
70299baf303SAdrian Chadd 
70399baf303SAdrian Chadd 	/*
70499baf303SAdrian Chadd 	 * wake up the NIC to make sure that the firmware will see the host
70599baf303SAdrian Chadd 	 * command - we will let the NIC sleep once all the host commands
70699baf303SAdrian Chadd 	 * returned. This needs to be done only on NICs that have
70799baf303SAdrian Chadd 	 * apmg_wake_up_wa set.
70899baf303SAdrian Chadd 	 */
70999baf303SAdrian Chadd 	if (sc->cfg->apmg_wake_up_wa &&
71099baf303SAdrian Chadd 	    !sc->cmd_hold_nic_awake) {
71199baf303SAdrian Chadd 
71299baf303SAdrian Chadd 		IWM_SETBITS(sc, IWM_CSR_GP_CNTRL,
71399baf303SAdrian Chadd 		    IWM_CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
71499baf303SAdrian Chadd 
71599baf303SAdrian Chadd 		ret = iwm_poll_bit(sc, IWM_CSR_GP_CNTRL,
71699baf303SAdrian Chadd 		    IWM_CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
71799baf303SAdrian Chadd 		    (IWM_CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
71899baf303SAdrian Chadd 		     IWM_CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
71999baf303SAdrian Chadd 		    15000);
72099baf303SAdrian Chadd 		if (ret == 0) {
72199baf303SAdrian Chadd 			IWM_CLRBITS(sc, IWM_CSR_GP_CNTRL,
72299baf303SAdrian Chadd 			    IWM_CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
72399baf303SAdrian Chadd 			device_printf(sc->sc_dev,
72499baf303SAdrian Chadd 			    "%s: Failed to wake NIC for hcmd\n", __func__);
72599baf303SAdrian Chadd 			return EIO;
72699baf303SAdrian Chadd 		}
72799baf303SAdrian Chadd 		sc->cmd_hold_nic_awake = 1;
72899baf303SAdrian Chadd 	}
72999baf303SAdrian Chadd 
73099baf303SAdrian Chadd 	return 0;
73199baf303SAdrian Chadd }
732