xref: /freebsd/sys/dev/isp/ispreg.h (revision ce4946daa5ce852d28008dac492029500ab2ee95)
1 /* $FreeBSD$ */
2 /*
3  * Machine Independent (well, as best as possible) register
4  * definitions for Qlogic ISP SCSI adapters.
5  *
6  * Copyright (c) 1997, 1998, 1999, 2000 by Matthew Jacob
7  * All rights reserved.
8  *
9  * Redistribution and use in source and binary forms, with or without
10  * modification, are permitted provided that the following conditions
11  * are met:
12  * 1. Redistributions of source code must retain the above copyright
13  *    notice immediately at the beginning of the file, without modification,
14  *    this list of conditions, and the following disclaimer.
15  * 2. The name of the author may not be used to endorse or promote products
16  *    derived from this software without specific prior written permission.
17  *
18  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
22  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28  * SUCH DAMAGE.
29  */
30 #ifndef	_ISPREG_H
31 #define	_ISPREG_H
32 
33 /*
34  * Hardware definitions for the Qlogic ISP  registers.
35  */
36 
37 /*
38  * This defines types of access to various registers.
39  *
40  *  	R:		Read Only
41  *	W:		Write Only
42  *	RW:		Read/Write
43  *
44  *	R*, W*, RW*:	Read Only, Write Only, Read/Write, but only
45  *			if RISC processor in ISP is paused.
46  */
47 
48 /*
49  * Offsets for various register blocks.
50  *
51  * Sad but true, different architectures have different offsets.
52  *
53  * Don't be alarmed if none of this makes sense. The original register
54  * layout set some defines in a certain pattern. Everything else has been
55  * grafted on since. For example, the ISP1080 manual will state that DMA
56  * registers start at 0x80 from the base of the register address space.
57  * That's true, but for our purposes, we define DMA_REGS_OFF for the 1080
58  * to start at offset 0x60 because the DMA registers are all defined to
59  * be DMA_BLOCK+0x20 and so on. Clear?
60  */
61 
62 #define	BIU_REGS_OFF			0x00
63 
64 #define	PCI_MBOX_REGS_OFF		0x70
65 #define	PCI_MBOX_REGS2100_OFF		0x10
66 #define	SBUS_MBOX_REGS_OFF		0x80
67 
68 #define	PCI_SXP_REGS_OFF		0x80
69 #define	SBUS_SXP_REGS_OFF		0x200
70 
71 #define	PCI_RISC_REGS_OFF		0x80
72 #define	SBUS_RISC_REGS_OFF		0x400
73 
74 /* Bless me! Chip designers have putzed it again! */
75 #define	ISP1080_DMA_REGS_OFF		0x60
76 #define	DMA_REGS_OFF			0x00	/* same as BIU block */
77 
78 #define	SBUS_REGSIZE			0x450
79 #define	PCI_REGSIZE			0x100
80 
81 /*
82  * NB:	The *_BLOCK definitions have no specific hardware meaning.
83  *	They serve simply to note to the MD layer which block of
84  *	registers offsets are being accessed.
85  */
86 #define	_NREG_BLKS	5
87 #define	_BLK_REG_SHFT	13
88 #define	_BLK_REG_MASK	(7 << _BLK_REG_SHFT)
89 #define	BIU_BLOCK	(0 << _BLK_REG_SHFT)
90 #define	MBOX_BLOCK	(1 << _BLK_REG_SHFT)
91 #define	SXP_BLOCK	(2 << _BLK_REG_SHFT)
92 #define	RISC_BLOCK	(3 << _BLK_REG_SHFT)
93 #define	DMA_BLOCK	(4 << _BLK_REG_SHFT)
94 
95 /*
96  * Bus Interface Block Register Offsets
97  */
98 
99 #define	BIU_ID_LO	(BIU_BLOCK+0x0)		/* R  : Bus ID, Low */
100 #define		BIU2100_FLASH_ADDR	(BIU_BLOCK+0x0)
101 #define	BIU_ID_HI	(BIU_BLOCK+0x2)		/* R  : Bus ID, High */
102 #define		BIU2100_FLASH_DATA	(BIU_BLOCK+0x2)
103 #define	BIU_CONF0	(BIU_BLOCK+0x4)		/* R  : Bus Configuration #0 */
104 #define	BIU_CONF1	(BIU_BLOCK+0x6)		/* R  : Bus Configuration #1 */
105 #define		BIU2100_CSR		(BIU_BLOCK+0x6)
106 #define	BIU_ICR		(BIU_BLOCK+0x8)		/* RW : Bus Interface Ctrl */
107 #define	BIU_ISR		(BIU_BLOCK+0xA)		/* R  : Bus Interface Status */
108 #define	BIU_SEMA	(BIU_BLOCK+0xC)		/* RW : Bus Semaphore */
109 #define	BIU_NVRAM	(BIU_BLOCK+0xE)		/* RW : Bus NVRAM */
110 #define	DFIFO_COMMAND	(BIU_BLOCK+0x60)	/* RW : Command FIFO Port */
111 #define		RDMA2100_CONTROL	DFIFO_COMMAND
112 #define	DFIFO_DATA	(BIU_BLOCK+0x62)	/* RW : Data FIFO Port */
113 
114 /*
115  * Putzed DMA register layouts.
116  */
117 #define	CDMA_CONF	(DMA_BLOCK+0x20)	/* RW*: DMA Configuration */
118 #define		CDMA2100_CONTROL	CDMA_CONF
119 #define	CDMA_CONTROL	(DMA_BLOCK+0x22)	/* RW*: DMA Control */
120 #define	CDMA_STATUS 	(DMA_BLOCK+0x24)	/* R  : DMA Status */
121 #define	CDMA_FIFO_STS	(DMA_BLOCK+0x26)	/* R  : DMA FIFO Status */
122 #define	CDMA_COUNT	(DMA_BLOCK+0x28)	/* RW*: DMA Transfer Count */
123 #define	CDMA_ADDR0	(DMA_BLOCK+0x2C)	/* RW*: DMA Address, Word 0 */
124 #define	CDMA_ADDR1	(DMA_BLOCK+0x2E)	/* RW*: DMA Address, Word 1 */
125 #define	CDMA_ADDR2	(DMA_BLOCK+0x30)	/* RW*: DMA Address, Word 2 */
126 #define	CDMA_ADDR3	(DMA_BLOCK+0x32)	/* RW*: DMA Address, Word 3 */
127 
128 #define	DDMA_CONF	(DMA_BLOCK+0x40)	/* RW*: DMA Configuration */
129 #define		TDMA2100_CONTROL	DDMA_CONF
130 #define	DDMA_CONTROL	(DMA_BLOCK+0x42)	/* RW*: DMA Control */
131 #define	DDMA_STATUS	(DMA_BLOCK+0x44)	/* R  : DMA Status */
132 #define	DDMA_FIFO_STS	(DMA_BLOCK+0x46)	/* R  : DMA FIFO Status */
133 #define	DDMA_COUNT_LO	(DMA_BLOCK+0x48)	/* RW*: DMA Xfer Count, Low */
134 #define	DDMA_COUNT_HI	(DMA_BLOCK+0x4A)	/* RW*: DMA Xfer Count, High */
135 #define	DDMA_ADDR0	(DMA_BLOCK+0x4C)	/* RW*: DMA Address, Word 0 */
136 #define	DDMA_ADDR1	(DMA_BLOCK+0x4E)	/* RW*: DMA Address, Word 1 */
137 /* these are for the 1040A cards */
138 #define	DDMA_ADDR2	(DMA_BLOCK+0x50)	/* RW*: DMA Address, Word 2 */
139 #define	DDMA_ADDR3	(DMA_BLOCK+0x52)	/* RW*: DMA Address, Word 3 */
140 
141 
142 /*
143  * Bus Interface Block Register Definitions
144  */
145 /* BUS CONFIGURATION REGISTER #0 */
146 #define	BIU_CONF0_HW_MASK		0x000F	/* Hardware revision mask */
147 /* BUS CONFIGURATION REGISTER #1 */
148 
149 #define	BIU_SBUS_CONF1_PARITY		0x0100 	/* Enable parity checking */
150 #define	BIU_SBUS_CONF1_FCODE_MASK	0x00F0	/* Fcode cycle mask */
151 
152 #define	BIU_PCI_CONF1_FIFO_128		0x0040	/* 128 bytes FIFO threshold */
153 #define	BIU_PCI_CONF1_FIFO_64		0x0030	/* 64 bytes FIFO threshold */
154 #define	BIU_PCI_CONF1_FIFO_32		0x0020	/* 32 bytes FIFO threshold */
155 #define	BIU_PCI_CONF1_FIFO_16		0x0010	/* 16 bytes FIFO threshold */
156 #define	BIU_BURST_ENABLE		0x0004	/* Global enable Bus bursts */
157 #define	BIU_SBUS_CONF1_FIFO_64		0x0003	/* 64 bytes FIFO threshold */
158 #define	BIU_SBUS_CONF1_FIFO_32		0x0002	/* 32 bytes FIFO threshold */
159 #define	BIU_SBUS_CONF1_FIFO_16		0x0001	/* 16 bytes FIFO threshold */
160 #define	BIU_SBUS_CONF1_FIFO_8		0x0000	/* 8 bytes FIFO threshold */
161 #define	BIU_SBUS_CONF1_BURST8		0x0008 	/* Enable 8-byte  bursts */
162 #define	BIU_PCI_CONF1_SXP		0x0008	/* SXP register select */
163 
164 #define	BIU_PCI1080_CONF1_SXP0		0x0100	/* SXP bank #1 select */
165 #define	BIU_PCI1080_CONF1_SXP1		0x0200	/* SXP bank #2 select */
166 #define	BIU_PCI1080_CONF1_DMA		0x0300	/* DMA bank select */
167 
168 /* ISP2100 Bus Control/Status Register */
169 
170 #define	BIU2100_ICSR_REGBSEL		0x30	/* RW: register bank select */
171 #define		BIU2100_RISC_REGS	(0 << 4)	/* RISC Regs */
172 #define		BIU2100_FB_REGS		(1 << 4)	/* FrameBuffer Regs */
173 #define		BIU2100_FPM0_REGS	(2 << 4)	/* FPM 0 Regs */
174 #define		BIU2100_FPM1_REGS	(3 << 4)	/* FPM 1 Regs */
175 #define	BIU2100_PCI64			0x04	/*  R: 64 Bit PCI slot */
176 #define	BIU2100_FLASH_ENABLE		0x02	/* RW: Enable Flash RAM */
177 #define	BIU2100_SOFT_RESET		0x01
178 /* SOFT RESET FOR ISP2100 is same bit, but in this register, not ICR */
179 
180 
181 /* BUS CONTROL REGISTER */
182 #define	BIU_ICR_ENABLE_DMA_INT		0x0020	/* Enable DMA interrupts */
183 #define	BIU_ICR_ENABLE_CDMA_INT		0x0010	/* Enable CDMA interrupts */
184 #define	BIU_ICR_ENABLE_SXP_INT		0x0008	/* Enable SXP interrupts */
185 #define	BIU_ICR_ENABLE_RISC_INT		0x0004	/* Enable Risc interrupts */
186 #define	BIU_ICR_ENABLE_ALL_INTS		0x0002	/* Global enable all inter */
187 #define	BIU_ICR_SOFT_RESET		0x0001	/* Soft Reset of ISP */
188 
189 #define	BIU2100_ICR_ENABLE_ALL_INTS	0x8000
190 #define	BIU2100_ICR_ENA_FPM_INT		0x0020
191 #define	BIU2100_ICR_ENA_FB_INT		0x0010
192 #define	BIU2100_ICR_ENA_RISC_INT	0x0008
193 #define	BIU2100_ICR_ENA_CDMA_INT	0x0004
194 #define	BIU2100_ICR_ENABLE_RXDMA_INT	0x0002
195 #define	BIU2100_ICR_ENABLE_TXDMA_INT	0x0001
196 #define	BIU2100_ICR_DISABLE_ALL_INTS	0x0000
197 
198 #define	ENABLE_INTS(isp)	(IS_SCSI(isp))?  \
199  ISP_WRITE(isp, BIU_ICR, BIU_ICR_ENABLE_RISC_INT | BIU_ICR_ENABLE_ALL_INTS) : \
200  ISP_WRITE(isp, BIU_ICR, BIU2100_ICR_ENA_RISC_INT | BIU2100_ICR_ENABLE_ALL_INTS)
201 
202 #define	INTS_ENABLED(isp)	((IS_SCSI(isp))?  \
203  (ISP_READ(isp, BIU_ICR) & (BIU_ICR_ENABLE_RISC_INT|BIU_ICR_ENABLE_ALL_INTS)) :\
204  (ISP_READ(isp, BIU_ICR) & \
205 	(BIU2100_ICR_ENA_RISC_INT|BIU2100_ICR_ENABLE_ALL_INTS)))
206 
207 #define	DISABLE_INTS(isp)	ISP_WRITE(isp, BIU_ICR, 0)
208 
209 /* BUS STATUS REGISTER */
210 #define	BIU_ISR_DMA_INT			0x0020	/* DMA interrupt pending */
211 #define	BIU_ISR_CDMA_INT		0x0010	/* CDMA interrupt pending */
212 #define	BIU_ISR_SXP_INT			0x0008	/* SXP interrupt pending */
213 #define	BIU_ISR_RISC_INT		0x0004	/* Risc interrupt pending */
214 #define	BIU_ISR_IPEND			0x0002	/* Global interrupt pending */
215 
216 #define	BIU2100_ISR_INT_PENDING		0x8000	/* Global interrupt pending */
217 #define	BIU2100_ISR_FPM_INT		0x0020	/* FPM interrupt pending */
218 #define	BIU2100_ISR_FB_INT		0x0010	/* FB interrupt pending */
219 #define	BIU2100_ISR_RISC_INT		0x0008	/* Risc interrupt pending */
220 #define	BIU2100_ISR_CDMA_INT		0x0004	/* CDMA interrupt pending */
221 #define	BIU2100_ISR_RXDMA_INT_PENDING	0x0002	/* Global interrupt pending */
222 #define	BIU2100_ISR_TXDMA_INT_PENDING	0x0001	/* Global interrupt pending */
223 
224 #define	INT_PENDING(isp, isr)	(IS_FC(isp)? \
225 	((isr & BIU2100_ISR_RISC_INT) != 0) : ((isr & BIU_ISR_RISC_INT) != 0))
226 
227 #define	INT_PENDING_MASK(isp)	\
228 	(IS_FC(isp)? BIU2100_ISR_RISC_INT: BIU_ISR_RISC_INT)
229 
230 /* BUS SEMAPHORE REGISTER */
231 #define	BIU_SEMA_STATUS		0x0002	/* Semaphore Status Bit */
232 #define	BIU_SEMA_LOCK  		0x0001	/* Semaphore Lock Bit */
233 
234 /* NVRAM SEMAPHORE REGISTER */
235 #define	BIU_NVRAM_CLOCK		0x0001
236 #define	BIU_NVRAM_SELECT	0x0002
237 #define	BIU_NVRAM_DATAOUT	0x0004
238 #define	BIU_NVRAM_DATAIN	0x0008
239 #define		ISP_NVRAM_READ		6
240 
241 /* COMNMAND && DATA DMA CONFIGURATION REGISTER */
242 #define	DMA_ENABLE_SXP_DMA		0x0008	/* Enable SXP to DMA Data */
243 #define	DMA_ENABLE_INTS			0x0004	/* Enable interrupts to RISC */
244 #define	DMA_ENABLE_BURST		0x0002	/* Enable Bus burst trans */
245 #define	DMA_DMA_DIRECTION		0x0001	/*
246 						 * Set DMA direction:
247 						 *	0 - DMA FIFO to host
248 						 *	1 - Host to DMA FIFO
249 						 */
250 
251 /* COMMAND && DATA DMA CONTROL REGISTER */
252 #define	DMA_CNTRL_SUSPEND_CHAN		0x0010	/* Suspend DMA transfer */
253 #define	DMA_CNTRL_CLEAR_CHAN		0x0008	/*
254 						 * Clear FIFO and DMA Channel,
255 						 * reset DMA registers
256 						 */
257 #define	DMA_CNTRL_CLEAR_FIFO		0x0004	/* Clear DMA FIFO */
258 #define	DMA_CNTRL_RESET_INT		0x0002	/* Clear DMA interrupt */
259 #define	DMA_CNTRL_STROBE		0x0001	/* Start DMA transfer */
260 
261 /*
262  * Variants of same for 2100
263  */
264 #define	DMA_CNTRL2100_CLEAR_CHAN	0x0004
265 #define	DMA_CNTRL2100_RESET_INT		0x0002
266 
267 
268 
269 /* DMA STATUS REGISTER */
270 #define	DMA_SBUS_STATUS_PIPE_MASK	0x00C0	/* DMA Pipeline status mask */
271 #define	DMA_SBUS_STATUS_CHAN_MASK	0x0030	/* Channel status mask */
272 #define	DMA_SBUS_STATUS_BUS_PARITY	0x0008	/* Parity Error on bus */
273 #define	DMA_SBUS_STATUS_BUS_ERR		0x0004	/* Error Detected on bus */
274 #define	DMA_SBUS_STATUS_TERM_COUNT	0x0002	/* DMA Transfer Completed */
275 #define	DMA_SBUS_STATUS_INTERRUPT	0x0001	/* Enable DMA channel inter */
276 
277 #define	DMA_PCI_STATUS_INTERRUPT	0x8000	/* Enable DMA channel inter */
278 #define	DMA_PCI_STATUS_RETRY_STAT	0x4000	/* Retry status */
279 #define	DMA_PCI_STATUS_CHAN_MASK	0x3000	/* Channel status mask */
280 #define	DMA_PCI_STATUS_FIFO_OVR		0x0100	/* DMA FIFO overrun cond */
281 #define	DMA_PCI_STATUS_FIFO_UDR		0x0080	/* DMA FIFO underrun cond */
282 #define	DMA_PCI_STATUS_BUS_ERR		0x0040	/* Error Detected on bus */
283 #define	DMA_PCI_STATUS_BUS_PARITY	0x0020	/* Parity Error on bus */
284 #define	DMA_PCI_STATUS_CLR_PEND		0x0010	/* DMA clear pending */
285 #define	DMA_PCI_STATUS_TERM_COUNT	0x0008	/* DMA Transfer Completed */
286 #define	DMA_PCI_STATUS_DMA_SUSP		0x0004	/* DMA suspended */
287 #define	DMA_PCI_STATUS_PIPE_MASK	0x0003	/* DMA Pipeline status mask */
288 
289 /* DMA Status Register, pipeline status bits */
290 #define	DMA_SBUS_PIPE_FULL		0x00C0	/* Both pipeline stages full */
291 #define	DMA_SBUS_PIPE_OVERRUN		0x0080	/* Pipeline overrun */
292 #define	DMA_SBUS_PIPE_STAGE1		0x0040	/*
293 						 * Pipeline stage 1 Loaded,
294 						 * stage 2 empty
295 						 */
296 #define	DMA_PCI_PIPE_FULL		0x0003	/* Both pipeline stages full */
297 #define	DMA_PCI_PIPE_OVERRUN		0x0002	/* Pipeline overrun */
298 #define	DMA_PCI_PIPE_STAGE1		0x0001	/*
299 						 * Pipeline stage 1 Loaded,
300 						 * stage 2 empty
301 						 */
302 #define	DMA_PIPE_EMPTY			0x0000	/* All pipeline stages empty */
303 
304 /* DMA Status Register, channel status bits */
305 #define	DMA_SBUS_CHAN_SUSPEND	0x0030	/* Channel error or suspended */
306 #define	DMA_SBUS_CHAN_TRANSFER	0x0020	/* Chan transfer in progress */
307 #define	DMA_SBUS_CHAN_ACTIVE	0x0010	/* Chan trans to host active */
308 #define	DMA_PCI_CHAN_TRANSFER	0x3000	/* Chan transfer in progress */
309 #define	DMA_PCI_CHAN_SUSPEND	0x2000	/* Channel error or suspended */
310 #define	DMA_PCI_CHAN_ACTIVE	0x1000	/* Chan trans to host active */
311 #define	ISP_DMA_CHAN_IDLE	0x0000	/* Chan idle (normal comp) */
312 
313 
314 /* DMA FIFO STATUS REGISTER */
315 #define	DMA_FIFO_STATUS_OVERRUN		0x0200	/* FIFO Overrun Condition */
316 #define	DMA_FIFO_STATUS_UNDERRUN	0x0100	/* FIFO Underrun Condition */
317 #define	DMA_FIFO_SBUS_COUNT_MASK	0x007F	/* FIFO Byte count mask */
318 #define	DMA_FIFO_PCI_COUNT_MASK		0x00FF	/* FIFO Byte count mask */
319 
320 /*
321  * Mailbox Block Register Offsets
322  */
323 
324 #define	INMAILBOX0	(MBOX_BLOCK+0x0)
325 #define	INMAILBOX1	(MBOX_BLOCK+0x2)
326 #define	INMAILBOX2	(MBOX_BLOCK+0x4)
327 #define	INMAILBOX3	(MBOX_BLOCK+0x6)
328 #define	INMAILBOX4	(MBOX_BLOCK+0x8)
329 #define	INMAILBOX5	(MBOX_BLOCK+0xA)
330 #define	INMAILBOX6	(MBOX_BLOCK+0xC)
331 #define	INMAILBOX7	(MBOX_BLOCK+0xE)
332 
333 #define	OUTMAILBOX0	(MBOX_BLOCK+0x0)
334 #define	OUTMAILBOX1	(MBOX_BLOCK+0x2)
335 #define	OUTMAILBOX2	(MBOX_BLOCK+0x4)
336 #define	OUTMAILBOX3	(MBOX_BLOCK+0x6)
337 #define	OUTMAILBOX4	(MBOX_BLOCK+0x8)
338 #define	OUTMAILBOX5	(MBOX_BLOCK+0xA)
339 #define	OUTMAILBOX6	(MBOX_BLOCK+0xC)
340 #define	OUTMAILBOX7	(MBOX_BLOCK+0xE)
341 
342 #define	MBOX_OFF(n)	(MBOX_BLOCK + ((n) << 1))
343 #define	NMBOX(isp)	\
344 	(((((isp)->isp_type & ISP_HA_SCSI) >= ISP_HA_SCSI_1040A) || \
345 	 ((isp)->isp_type & ISP_HA_FC))? 8 : 6)
346 #define	NMBOX_BMASK(isp)	\
347 	(((((isp)->isp_type & ISP_HA_SCSI) >= ISP_HA_SCSI_1040A) || \
348 	 ((isp)->isp_type & ISP_HA_FC))? 0xff : 0x3f)
349 
350 #define	MAX_MAILBOX	8
351 
352 /*
353  * Fibre Protocol Module and Frame Buffer Register Offsets/Definitions (2X00).
354  * NB: The RISC processor must be paused and the appropriate register
355  * bank selected via BIU2100_CSR bits.
356  */
357 
358 #define	FPM_DIAG_CONFIG	(BIU_BLOCK + 0x96)
359 #define		FPM_SOFT_RESET		0x0100
360 
361 #define	FBM_CMD		(BIU_BLOCK + 0xB8)
362 #define		FBMCMD_FIFO_RESET_ALL	0xA000
363 
364 
365 /*
366  * SXP Block Register Offsets
367  */
368 #define	SXP_PART_ID	(SXP_BLOCK+0x0)		/* R  : Part ID Code */
369 #define	SXP_CONFIG1	(SXP_BLOCK+0x2)		/* RW*: Configuration Reg #1 */
370 #define	SXP_CONFIG2	(SXP_BLOCK+0x4)		/* RW*: Configuration Reg #2 */
371 #define	SXP_CONFIG3	(SXP_BLOCK+0x6)		/* RW*: Configuration Reg #2 */
372 #define	SXP_INSTRUCTION	(SXP_BLOCK+0xC)		/* RW*: Instruction Pointer */
373 #define	SXP_RETURN_ADDR	(SXP_BLOCK+0x10)	/* RW*: Return Address */
374 #define	SXP_COMMAND	(SXP_BLOCK+0x14)	/* RW*: Command */
375 #define	SXP_INTERRUPT	(SXP_BLOCK+0x18)	/* R  : Interrupt */
376 #define	SXP_SEQUENCE	(SXP_BLOCK+0x1C)	/* RW*: Sequence */
377 #define	SXP_GROSS_ERR	(SXP_BLOCK+0x1E)	/* R  : Gross Error */
378 #define	SXP_EXCEPTION	(SXP_BLOCK+0x20)	/* RW*: Exception Enable */
379 #define	SXP_OVERRIDE	(SXP_BLOCK+0x24)	/* RW*: Override */
380 #define	SXP_LIT_BASE	(SXP_BLOCK+0x28)	/* RW*: Literal Base */
381 #define	SXP_USER_FLAGS	(SXP_BLOCK+0x2C)	/* RW*: User Flags */
382 #define	SXP_USER_EXCEPT	(SXP_BLOCK+0x30)	/* RW*: User Exception */
383 #define	SXP_BREAKPOINT	(SXP_BLOCK+0x34)	/* RW*: Breakpoint */
384 #define	SXP_SCSI_ID	(SXP_BLOCK+0x40)	/* RW*: SCSI ID */
385 #define	SXP_DEV_CONFIG1	(SXP_BLOCK+0x42)	/* RW*: Device Config Reg #1 */
386 #define	SXP_DEV_CONFIG2	(SXP_BLOCK+0x44)	/* RW*: Device Config Reg #2 */
387 #define	SXP_PHASE_PTR	(SXP_BLOCK+0x48)	/* RW*: SCSI Phase Pointer */
388 #define	SXP_BUF_PTR	(SXP_BLOCK+0x4C)	/* RW*: SCSI Buffer Pointer */
389 #define	SXP_BUF_CTR	(SXP_BLOCK+0x50)	/* RW*: SCSI Buffer Counter */
390 #define	SXP_BUFFER	(SXP_BLOCK+0x52)	/* RW*: SCSI Buffer */
391 #define	SXP_BUF_BYTE	(SXP_BLOCK+0x54)	/* RW*: SCSI Buffer Byte */
392 #define	SXP_BUF_WD	(SXP_BLOCK+0x56)	/* RW*: SCSI Buffer Word */
393 #define	SXP_BUF_WD_TRAN	(SXP_BLOCK+0x58)	/* RW*: SCSI Buffer Wd xlate */
394 #define	SXP_FIFO	(SXP_BLOCK+0x5A)	/* RW*: SCSI FIFO */
395 #define	SXP_FIFO_STATUS	(SXP_BLOCK+0x5C)	/* RW*: SCSI FIFO Status */
396 #define	SXP_FIFO_TOP	(SXP_BLOCK+0x5E)	/* RW*: SCSI FIFO Top Resid */
397 #define	SXP_FIFO_BOTTOM	(SXP_BLOCK+0x60)	/* RW*: SCSI FIFO Bot Resid */
398 #define	SXP_TRAN_REG	(SXP_BLOCK+0x64)	/* RW*: SCSI Transferr Reg */
399 #define	SXP_TRAN_CNT_LO	(SXP_BLOCK+0x68)	/* RW*: SCSI Trans Count */
400 #define	SXP_TRAN_CNT_HI	(SXP_BLOCK+0x6A)	/* RW*: SCSI Trans Count */
401 #define	SXP_TRAN_CTR_LO	(SXP_BLOCK+0x6C)	/* RW*: SCSI Trans Counter */
402 #define	SXP_TRAN_CTR_HI	(SXP_BLOCK+0x6E)	/* RW*: SCSI Trans Counter */
403 #define	SXP_ARB_DATA	(SXP_BLOCK+0x70)	/* R  : SCSI Arb Data */
404 #define	SXP_PINS_CTRL	(SXP_BLOCK+0x72)	/* RW*: SCSI Control Pins */
405 #define	SXP_PINS_DATA	(SXP_BLOCK+0x74)	/* RW*: SCSI Data Pins */
406 #define	SXP_PINS_DIFF	(SXP_BLOCK+0x76)	/* RW*: SCSI Diff Pins */
407 
408 /* for 1080/1280/1240 only */
409 #define	SXP_BANK1_SELECT	0x100
410 
411 
412 /* SXP CONF1 REGISTER */
413 #define	SXP_CONF1_ASYNCH_SETUP		0xF000	/* Asynchronous setup time */
414 #define	SXP_CONF1_SELECTION_UNIT	0x0000	/* Selection time unit */
415 #define	SXP_CONF1_SELECTION_TIMEOUT	0x0600	/* Selection timeout */
416 #define	SXP_CONF1_CLOCK_FACTOR		0x00E0	/* Clock factor */
417 #define	SXP_CONF1_SCSI_ID		0x000F	/* SCSI id */
418 
419 /* SXP CONF2 REGISTER */
420 #define	SXP_CONF2_DISABLE_FILTER	0x0040	/* Disable SCSI rec filters */
421 #define	SXP_CONF2_REQ_ACK_PULLUPS	0x0020	/* Enable req/ack pullups */
422 #define	SXP_CONF2_DATA_PULLUPS		0x0010	/* Enable data pullups */
423 #define	SXP_CONF2_CONFIG_AUTOLOAD	0x0008	/* Enable dev conf auto-load */
424 #define	SXP_CONF2_RESELECT		0x0002	/* Enable reselection */
425 #define	SXP_CONF2_SELECT		0x0001	/* Enable selection */
426 
427 /* SXP INTERRUPT REGISTER */
428 #define	SXP_INT_PARITY_ERR		0x8000	/* Parity error detected */
429 #define	SXP_INT_GROSS_ERR		0x4000	/* Gross error detected */
430 #define	SXP_INT_FUNCTION_ABORT		0x2000	/* Last cmd aborted */
431 #define	SXP_INT_CONDITION_FAILED	0x1000	/* Last cond failed test */
432 #define	SXP_INT_FIFO_EMPTY		0x0800	/* SCSI FIFO is empty */
433 #define	SXP_INT_BUF_COUNTER_ZERO	0x0400	/* SCSI buf count == zero */
434 #define	SXP_INT_XFER_ZERO		0x0200	/* SCSI trans count == zero */
435 #define	SXP_INT_INT_PENDING		0x0080	/* SXP interrupt pending */
436 #define	SXP_INT_CMD_RUNNING		0x0040	/* SXP is running a command */
437 #define	SXP_INT_INT_RETURN_CODE		0x000F	/* Interrupt return code */
438 
439 
440 /* SXP GROSS ERROR REGISTER */
441 #define	SXP_GROSS_OFFSET_RESID		0x0040	/* Req/Ack offset not zero */
442 #define	SXP_GROSS_OFFSET_UNDERFLOW	0x0020	/* Req/Ack offset underflow */
443 #define	SXP_GROSS_OFFSET_OVERFLOW	0x0010	/* Req/Ack offset overflow */
444 #define	SXP_GROSS_FIFO_UNDERFLOW	0x0008	/* SCSI FIFO underflow */
445 #define	SXP_GROSS_FIFO_OVERFLOW		0x0004	/* SCSI FIFO overflow */
446 #define	SXP_GROSS_WRITE_ERR		0x0002	/* SXP and RISC wrote to reg */
447 #define	SXP_GROSS_ILLEGAL_INST		0x0001	/* Bad inst loaded into SXP */
448 
449 /* SXP EXCEPTION REGISTER */
450 #define	SXP_EXCEPT_USER_0		0x8000	/* Enable user exception #0 */
451 #define	SXP_EXCEPT_USER_1		0x4000	/* Enable user exception #1 */
452 #define	PCI_SXP_EXCEPT_SCAM		0x0400	/* SCAM Selection enable */
453 #define	SXP_EXCEPT_BUS_FREE		0x0200	/* Enable Bus Free det */
454 #define	SXP_EXCEPT_TARGET_ATN		0x0100	/* Enable TGT mode atten det */
455 #define	SXP_EXCEPT_RESELECTED		0x0080	/* Enable ReSEL exc handling */
456 #define	SXP_EXCEPT_SELECTED		0x0040	/* Enable SEL exc handling */
457 #define	SXP_EXCEPT_ARBITRATION		0x0020	/* Enable ARB exc handling */
458 #define	SXP_EXCEPT_GROSS_ERR		0x0010	/* Enable gross error except */
459 #define	SXP_EXCEPT_BUS_RESET		0x0008	/* Enable Bus Reset except */
460 
461 	/* SXP OVERRIDE REGISTER */
462 #define	SXP_ORIDE_EXT_TRIGGER		0x8000	/* Enable external trigger */
463 #define	SXP_ORIDE_STEP			0x4000	/* Enable single step mode */
464 #define	SXP_ORIDE_BREAKPOINT		0x2000	/* Enable breakpoint reg */
465 #define	SXP_ORIDE_PIN_WRITE		0x1000	/* Enable write to SCSI pins */
466 #define	SXP_ORIDE_FORCE_OUTPUTS		0x0800	/* Force SCSI outputs on */
467 #define	SXP_ORIDE_LOOPBACK		0x0400	/* Enable SCSI loopback mode */
468 #define	SXP_ORIDE_PARITY_TEST		0x0200	/* Enable parity test mode */
469 #define	SXP_ORIDE_TRISTATE_ENA_PINS	0x0100	/* Tristate SCSI enable pins */
470 #define	SXP_ORIDE_TRISTATE_PINS		0x0080	/* Tristate SCSI pins */
471 #define	SXP_ORIDE_FIFO_RESET		0x0008	/* Reset SCSI FIFO */
472 #define	SXP_ORIDE_CMD_TERMINATE		0x0004	/* Terminate cur SXP com */
473 #define	SXP_ORIDE_RESET_REG		0x0002	/* Reset SXP registers */
474 #define	SXP_ORIDE_RESET_MODULE		0x0001	/* Reset SXP module */
475 
476 /* SXP COMMANDS */
477 #define	SXP_RESET_BUS_CMD		0x300b
478 
479 /* SXP SCSI ID REGISTER */
480 #define	SXP_SELECTING_ID		0x0F00	/* (Re)Selecting id */
481 #define	SXP_SELECT_ID			0x000F	/* Select id */
482 
483 /* SXP DEV CONFIG1 REGISTER */
484 #define	SXP_DCONF1_SYNC_HOLD		0x7000	/* Synchronous data hold */
485 #define	SXP_DCONF1_SYNC_SETUP		0x0F00	/* Synchronous data setup */
486 #define	SXP_DCONF1_SYNC_OFFSET		0x000F	/* Synchronous data offset */
487 
488 
489 /* SXP DEV CONFIG2 REGISTER */
490 #define	SXP_DCONF2_FLAGS_MASK		0xF000	/* Device flags */
491 #define	SXP_DCONF2_WIDE			0x0400	/* Enable wide SCSI */
492 #define	SXP_DCONF2_PARITY		0x0200	/* Enable parity checking */
493 #define	SXP_DCONF2_BLOCK_MODE		0x0100	/* Enable blk mode xfr count */
494 #define	SXP_DCONF2_ASSERTION_MASK	0x0007	/* Assersion period mask */
495 
496 
497 /* SXP PHASE POINTER REGISTER */
498 #define	SXP_PHASE_STATUS_PTR		0x1000	/* Status buffer offset */
499 #define	SXP_PHASE_MSG_IN_PTR		0x0700	/* Msg in buffer offset */
500 #define	SXP_PHASE_COM_PTR		0x00F0	/* Command buffer offset */
501 #define	SXP_PHASE_MSG_OUT_PTR		0x0007	/* Msg out buffer offset */
502 
503 
504 /* SXP FIFO STATUS REGISTER */
505 #define	SXP_FIFO_TOP_RESID		0x8000	/* Top residue reg full */
506 #define	SXP_FIFO_ACK_RESID		0x4000	/* Wide transfers odd resid */
507 #define	SXP_FIFO_COUNT_MASK		0x001C	/* Words in SXP FIFO */
508 #define	SXP_FIFO_BOTTOM_RESID		0x0001	/* Bottom residue reg full */
509 
510 
511 /* SXP CONTROL PINS REGISTER */
512 #define	SXP_PINS_CON_PHASE		0x8000	/* Scsi phase valid */
513 #define	SXP_PINS_CON_PARITY_HI		0x0400	/* Parity pin */
514 #define	SXP_PINS_CON_PARITY_LO		0x0200	/* Parity pin */
515 #define	SXP_PINS_CON_REQ		0x0100	/* SCSI bus REQUEST */
516 #define	SXP_PINS_CON_ACK		0x0080	/* SCSI bus ACKNOWLEDGE */
517 #define	SXP_PINS_CON_RST		0x0040	/* SCSI bus RESET */
518 #define	SXP_PINS_CON_BSY		0x0020	/* SCSI bus BUSY */
519 #define	SXP_PINS_CON_SEL		0x0010	/* SCSI bus SELECT */
520 #define	SXP_PINS_CON_ATN		0x0008	/* SCSI bus ATTENTION */
521 #define	SXP_PINS_CON_MSG		0x0004	/* SCSI bus MESSAGE */
522 #define	SXP_PINS_CON_CD 		0x0002	/* SCSI bus COMMAND */
523 #define	SXP_PINS_CON_IO 		0x0001	/* SCSI bus INPUT */
524 
525 /*
526  * Set the hold time for the SCSI Bus Reset to be 250 ms
527  */
528 #define	SXP_SCSI_BUS_RESET_HOLD_TIME	250
529 
530 /* SXP DIFF PINS REGISTER */
531 #define	SXP_PINS_DIFF_SENSE		0x0200	/* DIFFSENS sig on SCSI bus */
532 #define	SXP_PINS_DIFF_MODE		0x0100	/* DIFFM signal */
533 #define	SXP_PINS_DIFF_ENABLE_OUTPUT	0x0080	/* Enable SXP SCSI data drv */
534 #define	SXP_PINS_DIFF_PINS_MASK		0x007C	/* Differential control pins */
535 #define	SXP_PINS_DIFF_TARGET		0x0002	/* Enable SXP target mode */
536 #define	SXP_PINS_DIFF_INITIATOR		0x0001	/* Enable SXP initiator mode */
537 
538 /* Ultra2 only */
539 #define	SXP_PINS_LVD_MODE		0x1000
540 #define	SXP_PINS_HVD_MODE		0x0800
541 #define	SXP_PINS_SE_MODE		0x0400
542 
543 /* The above have to be put together with the DIFFM pin to make sense */
544 #define	ISP1080_LVD_MODE		(SXP_PINS_LVD_MODE)
545 #define	ISP1080_HVD_MODE		(SXP_PINS_HVD_MODE|SXP_PINS_DIFF_MODE)
546 #define	ISP1080_SE_MODE			(SXP_PINS_SE_MODE)
547 #define	ISP1080_MODE_MASK	\
548     (SXP_PINS_LVD_MODE|SXP_PINS_HVD_MODE|SXP_PINS_SE_MODE|SXP_PINS_DIFF_MODE)
549 
550 /*
551  * RISC and Host Command and Control Block Register Offsets
552  */
553 
554 #define	RISC_ACC	RISC_BLOCK+0x0	/* RW*: Accumulator */
555 #define	RISC_R1		RISC_BLOCK+0x2	/* RW*: GP Reg R1  */
556 #define	RISC_R2		RISC_BLOCK+0x4	/* RW*: GP Reg R2  */
557 #define	RISC_R3		RISC_BLOCK+0x6	/* RW*: GP Reg R3  */
558 #define	RISC_R4		RISC_BLOCK+0x8	/* RW*: GP Reg R4  */
559 #define	RISC_R5		RISC_BLOCK+0xA	/* RW*: GP Reg R5  */
560 #define	RISC_R6		RISC_BLOCK+0xC	/* RW*: GP Reg R6  */
561 #define	RISC_R7		RISC_BLOCK+0xE	/* RW*: GP Reg R7  */
562 #define	RISC_R8		RISC_BLOCK+0x10	/* RW*: GP Reg R8  */
563 #define	RISC_R9		RISC_BLOCK+0x12	/* RW*: GP Reg R9  */
564 #define	RISC_R10	RISC_BLOCK+0x14	/* RW*: GP Reg R10 */
565 #define	RISC_R11	RISC_BLOCK+0x16	/* RW*: GP Reg R11 */
566 #define	RISC_R12	RISC_BLOCK+0x18	/* RW*: GP Reg R12 */
567 #define	RISC_R13	RISC_BLOCK+0x1a	/* RW*: GP Reg R13 */
568 #define	RISC_R14	RISC_BLOCK+0x1c	/* RW*: GP Reg R14 */
569 #define	RISC_R15	RISC_BLOCK+0x1e	/* RW*: GP Reg R15 */
570 #define	RISC_PSR	RISC_BLOCK+0x20	/* RW*: Processor Status */
571 #define	RISC_IVR	RISC_BLOCK+0x22	/* RW*: Interrupt Vector */
572 #define	RISC_PCR	RISC_BLOCK+0x24	/* RW*: Processor Ctrl */
573 #define	RISC_RAR0	RISC_BLOCK+0x26	/* RW*: Ram Address #0 */
574 #define	RISC_RAR1	RISC_BLOCK+0x28	/* RW*: Ram Address #1 */
575 #define	RISC_LCR	RISC_BLOCK+0x2a	/* RW*: Loop Counter */
576 #define	RISC_PC		RISC_BLOCK+0x2c	/* R  : Program Counter */
577 #define	RISC_MTR	RISC_BLOCK+0x2e	/* RW*: Memory Timing */
578 #define		RISC_MTR2100	RISC_BLOCK+0x30
579 
580 #define	RISC_EMB	RISC_BLOCK+0x30	/* RW*: Ext Mem Boundary */
581 #define		DUAL_BANK	8
582 #define	RISC_SP		RISC_BLOCK+0x32	/* RW*: Stack Pointer */
583 #define	RISC_HRL	RISC_BLOCK+0x3e	/* R *: Hardware Rev Level */
584 #define	HCCR		RISC_BLOCK+0x40	/* RW : Host Command & Ctrl */
585 #define	BP0		RISC_BLOCK+0x42	/* RW : Processor Brkpt #0 */
586 #define	BP1		RISC_BLOCK+0x44	/* RW : Processor Brkpt #1 */
587 #define	TCR		RISC_BLOCK+0x46	/*  W : Test Control */
588 #define	TMR		RISC_BLOCK+0x48	/*  W : Test Mode */
589 
590 
591 /* PROCESSOR STATUS REGISTER */
592 #define	RISC_PSR_FORCE_TRUE		0x8000
593 #define	RISC_PSR_LOOP_COUNT_DONE	0x4000
594 #define	RISC_PSR_RISC_INT		0x2000
595 #define	RISC_PSR_TIMER_ROLLOVER		0x1000
596 #define	RISC_PSR_ALU_OVERFLOW		0x0800
597 #define	RISC_PSR_ALU_MSB		0x0400
598 #define	RISC_PSR_ALU_CARRY		0x0200
599 #define	RISC_PSR_ALU_ZERO		0x0100
600 
601 #define	RISC_PSR_PCI_ULTRA		0x0080
602 #define	RISC_PSR_SBUS_ULTRA		0x0020
603 
604 #define	RISC_PSR_DMA_INT		0x0010
605 #define	RISC_PSR_SXP_INT		0x0008
606 #define	RISC_PSR_HOST_INT		0x0004
607 #define	RISC_PSR_INT_PENDING		0x0002
608 #define	RISC_PSR_FORCE_FALSE  		0x0001
609 
610 
611 /* Host Command and Control */
612 #define	HCCR_CMD_NOP			0x0000	/* NOP */
613 #define	HCCR_CMD_RESET			0x1000	/* Reset RISC */
614 #define	HCCR_CMD_PAUSE			0x2000	/* Pause RISC */
615 #define	HCCR_CMD_RELEASE		0x3000	/* Release Paused RISC */
616 #define	HCCR_CMD_STEP			0x4000	/* Single Step RISC */
617 #define	HCCR_2X00_DISABLE_PARITY_PAUSE	0x4001	/*
618 						 * Disable RISC pause on FPM
619 						 * parity error.
620 						 */
621 #define	HCCR_CMD_SET_HOST_INT		0x5000	/* Set Host Interrupt */
622 #define	HCCR_CMD_CLEAR_HOST_INT		0x6000	/* Clear Host Interrupt */
623 #define	HCCR_CMD_CLEAR_RISC_INT		0x7000	/* Clear RISC interrupt */
624 #define	HCCR_CMD_BREAKPOINT		0x8000	/* Change breakpoint enables */
625 #define	PCI_HCCR_CMD_BIOS		0x9000	/* Write BIOS (disable) */
626 #define	PCI_HCCR_CMD_PARITY		0xA000	/* Write parity enable */
627 #define	PCI_HCCR_CMD_PARITY_ERR		0xE000	/* Generate parity error */
628 #define	HCCR_CMD_TEST_MODE		0xF000	/* Set Test Mode */
629 
630 #define	ISP2100_HCCR_PARITY_ENABLE_2	0x0400
631 #define	ISP2100_HCCR_PARITY_ENABLE_1	0x0200
632 #define	ISP2100_HCCR_PARITY_ENABLE_0	0x0100
633 #define	ISP2100_HCCR_PARITY		0x0001
634 
635 #define	PCI_HCCR_PARITY			0x0400	/* Parity error flag */
636 #define	PCI_HCCR_PARITY_ENABLE_1	0x0200	/* Parity enable bank 1 */
637 #define	PCI_HCCR_PARITY_ENABLE_0	0x0100	/* Parity enable bank 0 */
638 
639 #define	HCCR_HOST_INT			0x0080	/* R  : Host interrupt set */
640 #define	HCCR_RESET			0x0040	/* R  : reset in progress */
641 #define	HCCR_PAUSE			0x0020	/* R  : RISC paused */
642 
643 #define	PCI_HCCR_BIOS			0x0001	/*  W : BIOS enable */
644 
645 /*
646  * NVRAM Definitions (PCI cards only)
647  */
648 
649 #define	ISPBSMX(c, byte, shift, mask)	\
650 	(((c)[(byte)] >> (shift)) & (mask))
651 /*
652  * Qlogic 1020/1040 NVRAM is an array of 128 bytes.
653  *
654  * Some portion of the front of this is for general host adapter properties
655  * This is followed by an array of per-target parameters, and is tailed off
656  * with a checksum xor byte at offset 127. For non-byte entities data is
657  * stored in Little Endian order.
658  */
659 
660 #define	ISP_NVRAM_SIZE	128
661 
662 #define	ISP_NVRAM_VERSION(c)			(c)[4]
663 #define	ISP_NVRAM_FIFO_THRESHOLD(c)		ISPBSMX(c, 5, 0, 0x03)
664 #define	ISP_NVRAM_BIOS_DISABLE(c)		ISPBSMX(c, 5, 2, 0x01)
665 #define	ISP_NVRAM_HBA_ENABLE(c)			ISPBSMX(c, 5, 3, 0x01)
666 #define	ISP_NVRAM_INITIATOR_ID(c)		ISPBSMX(c, 5, 4, 0x0f)
667 #define	ISP_NVRAM_BUS_RESET_DELAY(c)		(c)[6]
668 #define	ISP_NVRAM_BUS_RETRY_COUNT(c)		(c)[7]
669 #define	ISP_NVRAM_BUS_RETRY_DELAY(c)		(c)[8]
670 #define	ISP_NVRAM_ASYNC_DATA_SETUP_TIME(c)	ISPBSMX(c, 9, 0, 0x0f)
671 #define	ISP_NVRAM_REQ_ACK_ACTIVE_NEGATION(c)	ISPBSMX(c, 9, 4, 0x01)
672 #define	ISP_NVRAM_DATA_LINE_ACTIVE_NEGATION(c)	ISPBSMX(c, 9, 5, 0x01)
673 #define	ISP_NVRAM_DATA_DMA_BURST_ENABLE(c)	ISPBSMX(c, 9, 6, 0x01)
674 #define	ISP_NVRAM_CMD_DMA_BURST_ENABLE(c)	ISPBSMX(c, 9, 7, 0x01)
675 #define	ISP_NVRAM_TAG_AGE_LIMIT(c)		(c)[10]
676 #define	ISP_NVRAM_LOWTRM_ENABLE(c)		ISPBSMX(c, 11, 0, 0x01)
677 #define	ISP_NVRAM_HITRM_ENABLE(c)		ISPBSMX(c, 11, 1, 0x01)
678 #define	ISP_NVRAM_PCMC_BURST_ENABLE(c)		ISPBSMX(c, 11, 2, 0x01)
679 #define	ISP_NVRAM_ENABLE_60_MHZ(c)		ISPBSMX(c, 11, 3, 0x01)
680 #define	ISP_NVRAM_SCSI_RESET_DISABLE(c)		ISPBSMX(c, 11, 4, 0x01)
681 #define	ISP_NVRAM_ENABLE_AUTO_TERM(c)		ISPBSMX(c, 11, 5, 0x01)
682 #define	ISP_NVRAM_FIFO_THRESHOLD_128(c)		ISPBSMX(c, 11, 6, 0x01)
683 #define	ISP_NVRAM_AUTO_TERM_SUPPORT(c)		ISPBSMX(c, 11, 7, 0x01)
684 #define	ISP_NVRAM_SELECTION_TIMEOUT(c)		(((c)[12]) | ((c)[13] << 8))
685 #define	ISP_NVRAM_MAX_QUEUE_DEPTH(c)		(((c)[14]) | ((c)[15] << 8))
686 #define	ISP_NVRAM_SCSI_BUS_SIZE(c)		ISPBSMX(c, 16, 0, 0x01)
687 #define	ISP_NVRAM_SCSI_BUS_TYPE(c)		ISPBSMX(c, 16, 1, 0x01)
688 #define	ISP_NVRAM_ADAPTER_CLK_SPEED(c)		ISPBSMX(c, 16, 2, 0x01)
689 #define	ISP_NVRAM_SOFT_TERM_SUPPORT(c)		ISPBSMX(c, 16, 3, 0x01)
690 #define	ISP_NVRAM_FLASH_ONBOARD(c)		ISPBSMX(c, 16, 4, 0x01)
691 #define	ISP_NVRAM_FAST_MTTR_ENABLE(c)		ISPBSMX(c, 22, 0, 0x01)
692 
693 #define	ISP_NVRAM_TARGOFF			28
694 #define	ISP_NVARM_TARGSIZE			6
695 #define	_IxT(tgt, tidx)			\
696 	(ISP_NVRAM_TARGOFF + (ISP_NVARM_TARGSIZE * (tgt)) + (tidx))
697 #define	ISP_NVRAM_TGT_RENEG(c, t)		ISPBSMX(c, _IxT(t, 0), 0, 0x01)
698 #define	ISP_NVRAM_TGT_QFRZ(c, t)		ISPBSMX(c, _IxT(t, 0), 1, 0x01)
699 #define	ISP_NVRAM_TGT_ARQ(c, t)			ISPBSMX(c, _IxT(t, 0), 2, 0x01)
700 #define	ISP_NVRAM_TGT_TQING(c, t)		ISPBSMX(c, _IxT(t, 0), 3, 0x01)
701 #define	ISP_NVRAM_TGT_SYNC(c, t)		ISPBSMX(c, _IxT(t, 0), 4, 0x01)
702 #define	ISP_NVRAM_TGT_WIDE(c, t)		ISPBSMX(c, _IxT(t, 0), 5, 0x01)
703 #define	ISP_NVRAM_TGT_PARITY(c, t)		ISPBSMX(c, _IxT(t, 0), 6, 0x01)
704 #define	ISP_NVRAM_TGT_DISC(c, t)		ISPBSMX(c, _IxT(t, 0), 7, 0x01)
705 #define	ISP_NVRAM_TGT_EXEC_THROTTLE(c, t)	ISPBSMX(c, _IxT(t, 1), 0, 0xff)
706 #define	ISP_NVRAM_TGT_SYNC_PERIOD(c, t)		ISPBSMX(c, _IxT(t, 2), 0, 0xff)
707 #define	ISP_NVRAM_TGT_SYNC_OFFSET(c, t)		ISPBSMX(c, _IxT(t, 3), 0, 0x0f)
708 #define	ISP_NVRAM_TGT_DEVICE_ENABLE(c, t)	ISPBSMX(c, _IxT(t, 3), 4, 0x01)
709 #define	ISP_NVRAM_TGT_LUN_DISABLE(c, t)		ISPBSMX(c, _IxT(t, 3), 5, 0x01)
710 
711 /*
712  * Qlogic 1080/1240 NVRAM is an array of 256 bytes.
713  *
714  * Some portion of the front of this is for general host adapter properties
715  * This is followed by an array of per-target parameters, and is tailed off
716  * with a checksum xor byte at offset 256. For non-byte entities data is
717  * stored in Little Endian order.
718  */
719 
720 #define	ISP1080_NVRAM_SIZE	256
721 
722 #define	ISP1080_NVRAM_VERSION(c)		ISP_NVRAM_VERSION(c)
723 
724 /* Offset 5 */
725 /*
726 	u_int8_t bios_configuration_mode     :2;
727 	u_int8_t bios_disable                :1;
728 	u_int8_t selectable_scsi_boot_enable :1;
729 	u_int8_t cd_rom_boot_enable          :1;
730 	u_int8_t disable_loading_risc_code   :1;
731 	u_int8_t enable_64bit_addressing     :1;
732 	u_int8_t unused_7                    :1;
733  */
734 
735 /* Offsets 6, 7 */
736 /*
737         u_int8_t boot_lun_number    :5;
738         u_int8_t scsi_bus_number    :1;
739         u_int8_t unused_6           :1;
740         u_int8_t unused_7           :1;
741         u_int8_t boot_target_number :4;
742         u_int8_t unused_12          :1;
743         u_int8_t unused_13          :1;
744         u_int8_t unused_14          :1;
745         u_int8_t unused_15          :1;
746  */
747 
748 #define	ISP1080_NVRAM_HBA_ENABLE(c)			ISPBSMX(c, 16, 3, 0x01)
749 
750 #define	ISP1080_NVRAM_BURST_ENABLE(c)			ISPBSMX(c, 16, 1, 0x01)
751 #define	ISP1080_NVRAM_FIFO_THRESHOLD(c)			ISPBSMX(c, 16, 4, 0x0f)
752 
753 #define	ISP1080_NVRAM_AUTO_TERM_SUPPORT(c)		ISPBSMX(c, 17, 7, 0x01)
754 #define	ISP1080_NVRAM_BUS0_TERM_MODE(c)			ISPBSMX(c, 17, 0, 0x03)
755 #define	ISP1080_NVRAM_BUS1_TERM_MODE(c)			ISPBSMX(c, 17, 2, 0x03)
756 
757 #define	ISP1080_ISP_PARAMETER(c)			\
758 	(((c)[18]) | ((c)[19] << 8))
759 
760 #define	ISP1080_FAST_POST(c)				ISPBSMX(c, 20, 0, 0x01)
761 #define	ISP1080_REPORT_LVD_TRANSITION(c)		ISPBSMX(c, 20, 1, 0x01)
762 
763 #define	ISP1080_BUS1_OFF				112
764 
765 #define	ISP1080_NVRAM_INITIATOR_ID(c, b)		\
766 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 24, 0, 0x0f)
767 #define	ISP1080_NVRAM_BUS_RESET_DELAY(c, b)		\
768 	(c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 25]
769 #define	ISP1080_NVRAM_BUS_RETRY_COUNT(c, b)		\
770 	(c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 26]
771 #define	ISP1080_NVRAM_BUS_RETRY_DELAY(c, b)		\
772 	(c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 27]
773 
774 #define	ISP1080_NVRAM_ASYNC_DATA_SETUP_TIME(c, b)	\
775 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 0, 0x0f)
776 #define	ISP1080_NVRAM_REQ_ACK_ACTIVE_NEGATION(c, b)	\
777 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 4, 0x01)
778 #define	ISP1080_NVRAM_DATA_LINE_ACTIVE_NEGATION(c, b)	\
779 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 5, 0x01)
780 #define	ISP1080_NVRAM_SELECTION_TIMEOUT(c, b)		\
781 	(((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 30]) | \
782 	((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 31] << 8))
783 #define	ISP1080_NVRAM_MAX_QUEUE_DEPTH(c, b)		\
784 	(((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 32]) | \
785 	((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 33] << 8))
786 
787 #define	ISP1080_NVRAM_TARGOFF(b)		\
788 	((b == 0)? 40: (40 + ISP1080_BUS1_OFF))
789 #define	ISP1080_NVRAM_TARGSIZE			6
790 #define	_IxT8(tgt, tidx, b)			\
791 	(ISP1080_NVRAM_TARGOFF((b)) + (ISP1080_NVRAM_TARGSIZE * (tgt)) + (tidx))
792 
793 #define	ISP1080_NVRAM_TGT_RENEG(c, t, b)		\
794 	ISPBSMX(c, _IxT8(t, 0, (b)), 0, 0x01)
795 #define	ISP1080_NVRAM_TGT_QFRZ(c, t, b)			\
796 	ISPBSMX(c, _IxT8(t, 0, (b)), 1, 0x01)
797 #define	ISP1080_NVRAM_TGT_ARQ(c, t, b)			\
798 	ISPBSMX(c, _IxT8(t, 0, (b)), 2, 0x01)
799 #define	ISP1080_NVRAM_TGT_TQING(c, t, b)		\
800 	ISPBSMX(c, _IxT8(t, 0, (b)), 3, 0x01)
801 #define	ISP1080_NVRAM_TGT_SYNC(c, t, b)			\
802 	ISPBSMX(c, _IxT8(t, 0, (b)), 4, 0x01)
803 #define	ISP1080_NVRAM_TGT_WIDE(c, t, b)			\
804 	ISPBSMX(c, _IxT8(t, 0, (b)), 5, 0x01)
805 #define	ISP1080_NVRAM_TGT_PARITY(c, t, b)		\
806 	ISPBSMX(c, _IxT8(t, 0, (b)), 6, 0x01)
807 #define	ISP1080_NVRAM_TGT_DISC(c, t, b)			\
808 	ISPBSMX(c, _IxT8(t, 0, (b)), 7, 0x01)
809 #define	ISP1080_NVRAM_TGT_EXEC_THROTTLE(c, t, b)	\
810 	ISPBSMX(c, _IxT8(t, 1, (b)), 0, 0xff)
811 #define	ISP1080_NVRAM_TGT_SYNC_PERIOD(c, t, b)		\
812 	ISPBSMX(c, _IxT8(t, 2, (b)), 0, 0xff)
813 #define	ISP1080_NVRAM_TGT_SYNC_OFFSET(c, t, b)		\
814 	ISPBSMX(c, _IxT8(t, 3, (b)), 0, 0x0f)
815 #define	ISP1080_NVRAM_TGT_DEVICE_ENABLE(c, t, b)	\
816 	ISPBSMX(c, _IxT8(t, 3, (b)), 4, 0x01)
817 #define	ISP1080_NVRAM_TGT_LUN_DISABLE(c, t, b)		\
818 	ISPBSMX(c, _IxT8(t, 3, (b)), 5, 0x01)
819 
820 #define	ISP12160_NVRAM_HBA_ENABLE	ISP1080_NVRAM_HBA_ENABLE
821 #define	ISP12160_NVRAM_BURST_ENABLE	ISP1080_NVRAM_BURST_ENABLE
822 #define	ISP12160_NVRAM_FIFO_THRESHOLD	ISP1080_NVRAM_FIFO_THRESHOLD
823 #define	ISP12160_NVRAM_AUTO_TERM_SUPPORT	ISP1080_NVRAM_AUTO_TERM_SUPPORT
824 #define	ISP12160_NVRAM_BUS0_TERM_MODE	ISP1080_NVRAM_BUS0_TERM_MODE
825 #define	ISP12160_NVRAM_BUS1_TERM_MODE	ISP1080_NVRAM_BUS1_TERM_MODE
826 #define	ISP12160_ISP_PARAMETER		ISP12160_ISP_PARAMETER
827 #define	ISP12160_FAST_POST		ISP1080_FAST_POST
828 #define	ISP12160_REPORT_LVD_TRANSITION	ISP1080_REPORT_LVD_TRANSTION
829 
830 #define	ISP12160_NVRAM_INITIATOR_ID			\
831 	ISP1080_NVRAM_INITIATOR_ID
832 #define	ISP12160_NVRAM_BUS_RESET_DELAY			\
833 	ISP1080_NVRAM_BUS_RESET_DELAY
834 #define	ISP12160_NVRAM_BUS_RETRY_COUNT			\
835 	ISP1080_NVRAM_BUS_RETRY_COUNT
836 #define	ISP12160_NVRAM_BUS_RETRY_DELAY			\
837 	ISP1080_NVRAM_BUS_RETRY_DELAY
838 #define	ISP12160_NVRAM_ASYNC_DATA_SETUP_TIME		\
839 	ISP1080_NVRAM_ASYNC_DATA_SETUP_TIME
840 #define	ISP12160_NVRAM_REQ_ACK_ACTIVE_NEGATION		\
841 	ISP1080_NVRAM_REQ_ACK_ACTIVE_NEGATION
842 #define	ISP12160_NVRAM_DATA_LINE_ACTIVE_NEGATION	\
843 	ISP1080_NVRAM_DATA_LINE_ACTIVE_NEGATION
844 #define	ISP12160_NVRAM_SELECTION_TIMEOUT		\
845 	ISP1080_NVRAM_SELECTION_TIMEOUT
846 #define	ISP12160_NVRAM_MAX_QUEUE_DEPTH			\
847 	ISP1080_NVRAM_MAX_QUEUE_DEPTH
848 
849 
850 #define	ISP12160_BUS0_OFF	24
851 #define	ISP12160_BUS1_OFF	136
852 
853 #define	ISP12160_NVRAM_TARGOFF(b)		\
854 	(((b == 0)? ISP12160_BUS0_OFF : ISP12160_BUS1_OFF) + 16)
855 
856 #define	ISP12160_NVRAM_TARGSIZE			6
857 #define	_IxT16(tgt, tidx, b)			\
858 	(ISP12160_NVRAM_TARGOFF((b))+(ISP12160_NVRAM_TARGSIZE * (tgt))+(tidx))
859 
860 #define	ISP12160_NVRAM_TGT_RENEG(c, t, b)		\
861 	ISPBSMX(c, _IxT16(t, 0, (b)), 0, 0x01)
862 #define	ISP12160_NVRAM_TGT_QFRZ(c, t, b)		\
863 	ISPBSMX(c, _IxT16(t, 0, (b)), 1, 0x01)
864 #define	ISP12160_NVRAM_TGT_ARQ(c, t, b)			\
865 	ISPBSMX(c, _IxT16(t, 0, (b)), 2, 0x01)
866 #define	ISP12160_NVRAM_TGT_TQING(c, t, b)		\
867 	ISPBSMX(c, _IxT16(t, 0, (b)), 3, 0x01)
868 #define	ISP12160_NVRAM_TGT_SYNC(c, t, b)		\
869 	ISPBSMX(c, _IxT16(t, 0, (b)), 4, 0x01)
870 #define	ISP12160_NVRAM_TGT_WIDE(c, t, b)		\
871 	ISPBSMX(c, _IxT16(t, 0, (b)), 5, 0x01)
872 #define	ISP12160_NVRAM_TGT_PARITY(c, t, b)		\
873 	ISPBSMX(c, _IxT16(t, 0, (b)), 6, 0x01)
874 #define	ISP12160_NVRAM_TGT_DISC(c, t, b)		\
875 	ISPBSMX(c, _IxT16(t, 0, (b)), 7, 0x01)
876 
877 #define	ISP12160_NVRAM_TGT_EXEC_THROTTLE(c, t, b)	\
878 	ISPBSMX(c, _IxT16(t, 1, (b)), 0, 0xff)
879 #define	ISP12160_NVRAM_TGT_SYNC_PERIOD(c, t, b)		\
880 	ISPBSMX(c, _IxT16(t, 2, (b)), 0, 0xff)
881 
882 #define	ISP12160_NVRAM_TGT_SYNC_OFFSET(c, t, b)		\
883 	ISPBSMX(c, _IxT16(t, 3, (b)), 0, 0x1f)
884 #define	ISP12160_NVRAM_TGT_DEVICE_ENABLE(c, t, b)	\
885 	ISPBSMX(c, _IxT16(t, 3, (b)), 5, 0x01)
886 
887 #define	ISP12160_NVRAM_PPR_OPTIONS(c, t, b)		\
888 	ISPBSMX(c, _IxT16(t, 4, (b)), 0, 0x0f)
889 #define	ISP12160_NVRAM_PPR_WIDTH(c, t, b)		\
890 	ISPBSMX(c, _IxT16(t, 4, (b)), 4, 0x03)
891 #define	ISP12160_NVRAM_PPR_ENABLE(c, t, b)		\
892 	ISPBSMX(c, _IxT16(t, 4, (b)), 7, 0x01)
893 
894 /*
895  * Qlogic 2XXX NVRAM is an array of 256 bytes.
896  *
897  * Some portion of the front of this is for general RISC engine parameters,
898  * mostly reflecting the state of the last INITIALIZE FIRMWARE mailbox command.
899  *
900  * This is followed by some general host adapter parameters, and ends with
901  * a checksum xor byte at offset 255. For non-byte entities data is stored
902  * in Little Endian order.
903  */
904 #define	ISP2100_NVRAM_SIZE	256
905 /* ISP_NVRAM_VERSION is in same overall place */
906 #define	ISP2100_NVRAM_RISCVER(c)		(c)[6]
907 #define	ISP2100_NVRAM_OPTIONS(c)		(c)[8]
908 #define	ISP2100_NVRAM_MAXFRAMELENGTH(c)		(((c)[10]) | ((c)[11] << 8))
909 #define	ISP2100_NVRAM_MAXIOCBALLOCATION(c)	(((c)[12]) | ((c)[13] << 8))
910 #define	ISP2100_NVRAM_EXECUTION_THROTTLE(c)	(((c)[14]) | ((c)[15] << 8))
911 #define	ISP2100_NVRAM_RETRY_COUNT(c)		(c)[16]
912 #define	ISP2100_NVRAM_RETRY_DELAY(c)		(c)[17]
913 
914 #define	ISP2100_NVRAM_PORT_NAME(c)	(\
915 		(((u_int64_t)(c)[18]) << 56) | \
916 		(((u_int64_t)(c)[19]) << 48) | \
917 		(((u_int64_t)(c)[20]) << 40) | \
918 		(((u_int64_t)(c)[21]) << 32) | \
919 		(((u_int64_t)(c)[22]) << 24) | \
920 		(((u_int64_t)(c)[23]) << 16) | \
921 		(((u_int64_t)(c)[24]) <<  8) | \
922 		(((u_int64_t)(c)[25]) <<  0))
923 
924 #define	ISP2100_NVRAM_HARDLOOPID(c)		(c)[26]
925 
926 #define	ISP2100_NVRAM_NODE_NAME(c)	(\
927 		(((u_int64_t)(c)[30]) << 56) | \
928 		(((u_int64_t)(c)[31]) << 48) | \
929 		(((u_int64_t)(c)[32]) << 40) | \
930 		(((u_int64_t)(c)[33]) << 32) | \
931 		(((u_int64_t)(c)[34]) << 24) | \
932 		(((u_int64_t)(c)[35]) << 16) | \
933 		(((u_int64_t)(c)[36]) <<  8) | \
934 		(((u_int64_t)(c)[37]) <<  0))
935 
936 #define	ISP2100_NVRAM_HBA_OPTIONS(c)		(c)[70]
937 #define	ISP2100_NVRAM_HBA_DISABLE(c)		ISPBSMX(c, 70, 0, 0x01)
938 #define	ISP2100_NVRAM_BIOS_DISABLE(c)		ISPBSMX(c, 70, 1, 0x01)
939 #define	ISP2100_NVRAM_LUN_DISABLE(c)		ISPBSMX(c, 70, 2, 0x01)
940 #define	ISP2100_NVRAM_ENABLE_SELECT_BOOT(c)	ISPBSMX(c, 70, 3, 0x01)
941 #define	ISP2100_NVRAM_DISABLE_CODELOAD(c)	ISPBSMX(c, 70, 4, 0x01)
942 #define	ISP2100_NVRAM_SET_CACHELINESZ(c)	ISPBSMX(c, 70, 5, 0x01)
943 
944 #define	ISP2100_NVRAM_BOOT_NODE_NAME(c)	(\
945 		(((u_int64_t)(c)[72]) << 56) | \
946 		(((u_int64_t)(c)[73]) << 48) | \
947 		(((u_int64_t)(c)[74]) << 40) | \
948 		(((u_int64_t)(c)[75]) << 32) | \
949 		(((u_int64_t)(c)[76]) << 24) | \
950 		(((u_int64_t)(c)[77]) << 16) | \
951 		(((u_int64_t)(c)[78]) <<  8) | \
952 		(((u_int64_t)(c)[79]) <<  0))
953 
954 #define	ISP2100_NVRAM_BOOT_LUN(c)		(c)[80]
955 
956 #endif	/* _ISPREG_H */
957