xref: /freebsd/sys/dev/isp/ispreg.h (revision 144ff1190310840255e90a29836eb03ecbb69ece)
1c3aac50fSPeter Wemm /* $FreeBSD$ */
26054c3f6SMatt Jacob /*
36054c3f6SMatt Jacob  * Machine Independent (well, as best as possible) register
46054c3f6SMatt Jacob  * definitions for Qlogic ISP SCSI adapters.
56054c3f6SMatt Jacob  *
6aa57fd6fSMatt Jacob  * Copyright (c) 1997, 1998, 1999, 2000 by Matthew Jacob
76054c3f6SMatt Jacob  * All rights reserved.
84394c92fSMatt Jacob  *
96054c3f6SMatt Jacob  * Redistribution and use in source and binary forms, with or without
106054c3f6SMatt Jacob  * modification, are permitted provided that the following conditions
116054c3f6SMatt Jacob  * are met:
126054c3f6SMatt Jacob  * 1. Redistributions of source code must retain the above copyright
136054c3f6SMatt Jacob  *    notice immediately at the beginning of the file, without modification,
146054c3f6SMatt Jacob  *    this list of conditions, and the following disclaimer.
15aa57fd6fSMatt Jacob  * 2. The name of the author may not be used to endorse or promote products
166054c3f6SMatt Jacob  *    derived from this software without specific prior written permission.
176054c3f6SMatt Jacob  *
186054c3f6SMatt Jacob  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
196054c3f6SMatt Jacob  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
206054c3f6SMatt Jacob  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
216054c3f6SMatt Jacob  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
226054c3f6SMatt Jacob  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
236054c3f6SMatt Jacob  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
246054c3f6SMatt Jacob  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
256054c3f6SMatt Jacob  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
266054c3f6SMatt Jacob  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
276054c3f6SMatt Jacob  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
286054c3f6SMatt Jacob  * SUCH DAMAGE.
296054c3f6SMatt Jacob  */
306054c3f6SMatt Jacob #ifndef	_ISPREG_H
316054c3f6SMatt Jacob #define	_ISPREG_H
326054c3f6SMatt Jacob 
336054c3f6SMatt Jacob /*
346054c3f6SMatt Jacob  * Hardware definitions for the Qlogic ISP  registers.
356054c3f6SMatt Jacob  */
366054c3f6SMatt Jacob 
376054c3f6SMatt Jacob /*
386054c3f6SMatt Jacob  * This defines types of access to various registers.
396054c3f6SMatt Jacob  *
406054c3f6SMatt Jacob  *  	R:		Read Only
416054c3f6SMatt Jacob  *	W:		Write Only
426054c3f6SMatt Jacob  *	RW:		Read/Write
436054c3f6SMatt Jacob  *
446054c3f6SMatt Jacob  *	R*, W*, RW*:	Read Only, Write Only, Read/Write, but only
456054c3f6SMatt Jacob  *			if RISC processor in ISP is paused.
466054c3f6SMatt Jacob  */
476054c3f6SMatt Jacob 
486054c3f6SMatt Jacob /*
496054c3f6SMatt Jacob  * Offsets for various register blocks.
506054c3f6SMatt Jacob  *
516054c3f6SMatt Jacob  * Sad but true, different architectures have different offsets.
52981e6b25SMatt Jacob  *
53981e6b25SMatt Jacob  * Don't be alarmed if none of this makes sense. The original register
54981e6b25SMatt Jacob  * layout set some defines in a certain pattern. Everything else has been
55981e6b25SMatt Jacob  * grafted on since. For example, the ISP1080 manual will state that DMA
56981e6b25SMatt Jacob  * registers start at 0x80 from the base of the register address space.
57981e6b25SMatt Jacob  * That's true, but for our purposes, we define DMA_REGS_OFF for the 1080
58981e6b25SMatt Jacob  * to start at offset 0x60 because the DMA registers are all defined to
59981e6b25SMatt Jacob  * be DMA_BLOCK+0x20 and so on. Clear?
606054c3f6SMatt Jacob  */
616054c3f6SMatt Jacob 
626054c3f6SMatt Jacob #define	BIU_REGS_OFF			0x00
636054c3f6SMatt Jacob 
646054c3f6SMatt Jacob #define	PCI_MBOX_REGS_OFF		0x70
656054c3f6SMatt Jacob #define	PCI_MBOX_REGS2100_OFF		0x10
666054c3f6SMatt Jacob #define	SBUS_MBOX_REGS_OFF		0x80
676054c3f6SMatt Jacob 
686054c3f6SMatt Jacob #define	PCI_SXP_REGS_OFF		0x80
696054c3f6SMatt Jacob #define	SBUS_SXP_REGS_OFF		0x200
706054c3f6SMatt Jacob 
716054c3f6SMatt Jacob #define	PCI_RISC_REGS_OFF		0x80
726054c3f6SMatt Jacob #define	SBUS_RISC_REGS_OFF		0x400
736054c3f6SMatt Jacob 
7457c801f5SMatt Jacob /* Bless me! Chip designers have putzed it again! */
7557c801f5SMatt Jacob #define	ISP1080_DMA_REGS_OFF		0x60
7657c801f5SMatt Jacob #define	DMA_REGS_OFF			0x00	/* same as BIU block */
7757c801f5SMatt Jacob 
78a6db0ba6SMatt Jacob #define	SBUS_REGSIZE			0x450
79a6db0ba6SMatt Jacob #define	PCI_REGSIZE			0x100
80a6db0ba6SMatt Jacob 
816054c3f6SMatt Jacob /*
826054c3f6SMatt Jacob  * NB:	The *_BLOCK definitions have no specific hardware meaning.
836054c3f6SMatt Jacob  *	They serve simply to note to the MD layer which block of
846054c3f6SMatt Jacob  *	registers offsets are being accessed.
856054c3f6SMatt Jacob  */
8657c801f5SMatt Jacob #define	_NREG_BLKS	5
8757c801f5SMatt Jacob #define	_BLK_REG_SHFT	13
8857c801f5SMatt Jacob #define	_BLK_REG_MASK	(7 << _BLK_REG_SHFT)
8957c801f5SMatt Jacob #define	BIU_BLOCK	(0 << _BLK_REG_SHFT)
9057c801f5SMatt Jacob #define	MBOX_BLOCK	(1 << _BLK_REG_SHFT)
9157c801f5SMatt Jacob #define	SXP_BLOCK	(2 << _BLK_REG_SHFT)
9257c801f5SMatt Jacob #define	RISC_BLOCK	(3 << _BLK_REG_SHFT)
9357c801f5SMatt Jacob #define	DMA_BLOCK	(4 << _BLK_REG_SHFT)
946054c3f6SMatt Jacob 
956054c3f6SMatt Jacob /*
966054c3f6SMatt Jacob  * Bus Interface Block Register Offsets
976054c3f6SMatt Jacob  */
9857c801f5SMatt Jacob 
9922e1dc85SMatt Jacob #define	BIU_ID_LO	(BIU_BLOCK+0x0)		/* R  : Bus ID, Low */
10022e1dc85SMatt Jacob #define		BIU2100_FLASH_ADDR	(BIU_BLOCK+0x0)
10122e1dc85SMatt Jacob #define	BIU_ID_HI	(BIU_BLOCK+0x2)		/* R  : Bus ID, High */
10222e1dc85SMatt Jacob #define		BIU2100_FLASH_DATA	(BIU_BLOCK+0x2)
10322e1dc85SMatt Jacob #define	BIU_CONF0	(BIU_BLOCK+0x4)		/* R  : Bus Configuration #0 */
10422e1dc85SMatt Jacob #define	BIU_CONF1	(BIU_BLOCK+0x6)		/* R  : Bus Configuration #1 */
10522e1dc85SMatt Jacob #define		BIU2100_CSR		(BIU_BLOCK+0x6)
10622e1dc85SMatt Jacob #define	BIU_ICR		(BIU_BLOCK+0x8)		/* RW : Bus Interface Ctrl */
10722e1dc85SMatt Jacob #define	BIU_ISR		(BIU_BLOCK+0xA)		/* R  : Bus Interface Status */
10822e1dc85SMatt Jacob #define	BIU_SEMA	(BIU_BLOCK+0xC)		/* RW : Bus Semaphore */
10922e1dc85SMatt Jacob #define	BIU_NVRAM	(BIU_BLOCK+0xE)		/* RW : Bus NVRAM */
11022e1dc85SMatt Jacob #define	DFIFO_COMMAND	(BIU_BLOCK+0x60)	/* RW : Command FIFO Port */
1116054c3f6SMatt Jacob #define		RDMA2100_CONTROL	DFIFO_COMMAND
11222e1dc85SMatt Jacob #define	DFIFO_DATA	(BIU_BLOCK+0x62)	/* RW : Data FIFO Port */
1136054c3f6SMatt Jacob 
1146054c3f6SMatt Jacob /*
11557c801f5SMatt Jacob  * Putzed DMA register layouts.
11657c801f5SMatt Jacob  */
11722e1dc85SMatt Jacob #define	CDMA_CONF	(DMA_BLOCK+0x20)	/* RW*: DMA Configuration */
11857c801f5SMatt Jacob #define		CDMA2100_CONTROL	CDMA_CONF
11922e1dc85SMatt Jacob #define	CDMA_CONTROL	(DMA_BLOCK+0x22)	/* RW*: DMA Control */
12022e1dc85SMatt Jacob #define	CDMA_STATUS 	(DMA_BLOCK+0x24)	/* R  : DMA Status */
12122e1dc85SMatt Jacob #define	CDMA_FIFO_STS	(DMA_BLOCK+0x26)	/* R  : DMA FIFO Status */
12222e1dc85SMatt Jacob #define	CDMA_COUNT	(DMA_BLOCK+0x28)	/* RW*: DMA Transfer Count */
12322e1dc85SMatt Jacob #define	CDMA_ADDR0	(DMA_BLOCK+0x2C)	/* RW*: DMA Address, Word 0 */
12422e1dc85SMatt Jacob #define	CDMA_ADDR1	(DMA_BLOCK+0x2E)	/* RW*: DMA Address, Word 1 */
12522e1dc85SMatt Jacob #define	CDMA_ADDR2	(DMA_BLOCK+0x30)	/* RW*: DMA Address, Word 2 */
12622e1dc85SMatt Jacob #define	CDMA_ADDR3	(DMA_BLOCK+0x32)	/* RW*: DMA Address, Word 3 */
12757c801f5SMatt Jacob 
12822e1dc85SMatt Jacob #define	DDMA_CONF	(DMA_BLOCK+0x40)	/* RW*: DMA Configuration */
12957c801f5SMatt Jacob #define		TDMA2100_CONTROL	DDMA_CONF
13022e1dc85SMatt Jacob #define	DDMA_CONTROL	(DMA_BLOCK+0x42)	/* RW*: DMA Control */
13122e1dc85SMatt Jacob #define	DDMA_STATUS	(DMA_BLOCK+0x44)	/* R  : DMA Status */
13222e1dc85SMatt Jacob #define	DDMA_FIFO_STS	(DMA_BLOCK+0x46)	/* R  : DMA FIFO Status */
13322e1dc85SMatt Jacob #define	DDMA_COUNT_LO	(DMA_BLOCK+0x48)	/* RW*: DMA Xfer Count, Low */
13422e1dc85SMatt Jacob #define	DDMA_COUNT_HI	(DMA_BLOCK+0x4A)	/* RW*: DMA Xfer Count, High */
13522e1dc85SMatt Jacob #define	DDMA_ADDR0	(DMA_BLOCK+0x4C)	/* RW*: DMA Address, Word 0 */
13622e1dc85SMatt Jacob #define	DDMA_ADDR1	(DMA_BLOCK+0x4E)	/* RW*: DMA Address, Word 1 */
13757c801f5SMatt Jacob /* these are for the 1040A cards */
13822e1dc85SMatt Jacob #define	DDMA_ADDR2	(DMA_BLOCK+0x50)	/* RW*: DMA Address, Word 2 */
13922e1dc85SMatt Jacob #define	DDMA_ADDR3	(DMA_BLOCK+0x52)	/* RW*: DMA Address, Word 3 */
14057c801f5SMatt Jacob 
14157c801f5SMatt Jacob 
14257c801f5SMatt Jacob /*
1436054c3f6SMatt Jacob  * Bus Interface Block Register Definitions
1446054c3f6SMatt Jacob  */
1456054c3f6SMatt Jacob /* BUS CONFIGURATION REGISTER #0 */
1466054c3f6SMatt Jacob #define	BIU_CONF0_HW_MASK		0x000F	/* Hardware revision mask */
1476054c3f6SMatt Jacob /* BUS CONFIGURATION REGISTER #1 */
1486054c3f6SMatt Jacob 
1496054c3f6SMatt Jacob #define	BIU_SBUS_CONF1_PARITY		0x0100 	/* Enable parity checking */
1506054c3f6SMatt Jacob #define	BIU_SBUS_CONF1_FCODE_MASK	0x00F0	/* Fcode cycle mask */
1516054c3f6SMatt Jacob 
1526054c3f6SMatt Jacob #define	BIU_PCI_CONF1_FIFO_128		0x0040	/* 128 bytes FIFO threshold */
1536054c3f6SMatt Jacob #define	BIU_PCI_CONF1_FIFO_64		0x0030	/* 64 bytes FIFO threshold */
1546054c3f6SMatt Jacob #define	BIU_PCI_CONF1_FIFO_32		0x0020	/* 32 bytes FIFO threshold */
1556054c3f6SMatt Jacob #define	BIU_PCI_CONF1_FIFO_16		0x0010	/* 16 bytes FIFO threshold */
1566054c3f6SMatt Jacob #define	BIU_BURST_ENABLE		0x0004	/* Global enable Bus bursts */
1576054c3f6SMatt Jacob #define	BIU_SBUS_CONF1_FIFO_64		0x0003	/* 64 bytes FIFO threshold */
1586054c3f6SMatt Jacob #define	BIU_SBUS_CONF1_FIFO_32		0x0002	/* 32 bytes FIFO threshold */
1596054c3f6SMatt Jacob #define	BIU_SBUS_CONF1_FIFO_16		0x0001	/* 16 bytes FIFO threshold */
1606054c3f6SMatt Jacob #define	BIU_SBUS_CONF1_FIFO_8		0x0000	/* 8 bytes FIFO threshold */
1616054c3f6SMatt Jacob #define	BIU_SBUS_CONF1_BURST8		0x0008 	/* Enable 8-byte  bursts */
1626054c3f6SMatt Jacob #define	BIU_PCI_CONF1_SXP		0x0008	/* SXP register select */
1636054c3f6SMatt Jacob 
16422e1dc85SMatt Jacob #define	BIU_PCI1080_CONF1_SXP0		0x0100	/* SXP bank #1 select */
16522e1dc85SMatt Jacob #define	BIU_PCI1080_CONF1_SXP1		0x0200	/* SXP bank #2 select */
16657c801f5SMatt Jacob #define	BIU_PCI1080_CONF1_DMA		0x0300	/* DMA bank select */
16757c801f5SMatt Jacob 
1686054c3f6SMatt Jacob /* ISP2100 Bus Control/Status Register */
1696054c3f6SMatt Jacob 
1706054c3f6SMatt Jacob #define	BIU2100_ICSR_REGBSEL		0x30	/* RW: register bank select */
1716054c3f6SMatt Jacob #define		BIU2100_RISC_REGS	(0 << 4)	/* RISC Regs */
1726054c3f6SMatt Jacob #define		BIU2100_FB_REGS		(1 << 4)	/* FrameBuffer Regs */
1736054c3f6SMatt Jacob #define		BIU2100_FPM0_REGS	(2 << 4)	/* FPM 0 Regs */
1746054c3f6SMatt Jacob #define		BIU2100_FPM1_REGS	(3 << 4)	/* FPM 1 Regs */
1756054c3f6SMatt Jacob #define	BIU2100_PCI64			0x04	/*  R: 64 Bit PCI slot */
1766054c3f6SMatt Jacob #define	BIU2100_FLASH_ENABLE		0x02	/* RW: Enable Flash RAM */
1776054c3f6SMatt Jacob #define	BIU2100_SOFT_RESET		0x01
1786054c3f6SMatt Jacob /* SOFT RESET FOR ISP2100 is same bit, but in this register, not ICR */
1796054c3f6SMatt Jacob 
1806054c3f6SMatt Jacob 
1816054c3f6SMatt Jacob /* BUS CONTROL REGISTER */
1826054c3f6SMatt Jacob #define	BIU_ICR_ENABLE_DMA_INT		0x0020	/* Enable DMA interrupts */
1836054c3f6SMatt Jacob #define	BIU_ICR_ENABLE_CDMA_INT		0x0010	/* Enable CDMA interrupts */
1846054c3f6SMatt Jacob #define	BIU_ICR_ENABLE_SXP_INT		0x0008	/* Enable SXP interrupts */
1856054c3f6SMatt Jacob #define	BIU_ICR_ENABLE_RISC_INT		0x0004	/* Enable Risc interrupts */
1866054c3f6SMatt Jacob #define	BIU_ICR_ENABLE_ALL_INTS		0x0002	/* Global enable all inter */
1876054c3f6SMatt Jacob #define	BIU_ICR_SOFT_RESET		0x0001	/* Soft Reset of ISP */
1886054c3f6SMatt Jacob 
1896054c3f6SMatt Jacob #define	BIU2100_ICR_ENABLE_ALL_INTS	0x8000
1906054c3f6SMatt Jacob #define	BIU2100_ICR_ENA_FPM_INT		0x0020
1916054c3f6SMatt Jacob #define	BIU2100_ICR_ENA_FB_INT		0x0010
1926054c3f6SMatt Jacob #define	BIU2100_ICR_ENA_RISC_INT	0x0008
1936054c3f6SMatt Jacob #define	BIU2100_ICR_ENA_CDMA_INT	0x0004
1946054c3f6SMatt Jacob #define	BIU2100_ICR_ENABLE_RXDMA_INT	0x0002
1956054c3f6SMatt Jacob #define	BIU2100_ICR_ENABLE_TXDMA_INT	0x0001
1966054c3f6SMatt Jacob #define	BIU2100_ICR_DISABLE_ALL_INTS	0x0000
1976054c3f6SMatt Jacob 
198981e6b25SMatt Jacob #define	ENABLE_INTS(isp)	(IS_SCSI(isp))?  \
1996054c3f6SMatt Jacob  ISP_WRITE(isp, BIU_ICR, BIU_ICR_ENABLE_RISC_INT | BIU_ICR_ENABLE_ALL_INTS) : \
2006054c3f6SMatt Jacob  ISP_WRITE(isp, BIU_ICR, BIU2100_ICR_ENA_RISC_INT | BIU2100_ICR_ENABLE_ALL_INTS)
2016054c3f6SMatt Jacob 
202981e6b25SMatt Jacob #define	INTS_ENABLED(isp)	((IS_SCSI(isp))?  \
20357c801f5SMatt Jacob  (ISP_READ(isp, BIU_ICR) & (BIU_ICR_ENABLE_RISC_INT|BIU_ICR_ENABLE_ALL_INTS)) :\
20457c801f5SMatt Jacob  (ISP_READ(isp, BIU_ICR) & \
20557c801f5SMatt Jacob 	(BIU2100_ICR_ENA_RISC_INT|BIU2100_ICR_ENABLE_ALL_INTS)))
20657c801f5SMatt Jacob 
2076054c3f6SMatt Jacob #define	DISABLE_INTS(isp)	ISP_WRITE(isp, BIU_ICR, 0)
2086054c3f6SMatt Jacob 
2096054c3f6SMatt Jacob /* BUS STATUS REGISTER */
2106054c3f6SMatt Jacob #define	BIU_ISR_DMA_INT			0x0020	/* DMA interrupt pending */
2116054c3f6SMatt Jacob #define	BIU_ISR_CDMA_INT		0x0010	/* CDMA interrupt pending */
2126054c3f6SMatt Jacob #define	BIU_ISR_SXP_INT			0x0008	/* SXP interrupt pending */
2136054c3f6SMatt Jacob #define	BIU_ISR_RISC_INT		0x0004	/* Risc interrupt pending */
2146054c3f6SMatt Jacob #define	BIU_ISR_IPEND			0x0002	/* Global interrupt pending */
2156054c3f6SMatt Jacob 
2166054c3f6SMatt Jacob #define	BIU2100_ISR_INT_PENDING		0x8000	/* Global interrupt pending */
2176054c3f6SMatt Jacob #define	BIU2100_ISR_FPM_INT		0x0020	/* FPM interrupt pending */
2186054c3f6SMatt Jacob #define	BIU2100_ISR_FB_INT		0x0010	/* FB interrupt pending */
2196054c3f6SMatt Jacob #define	BIU2100_ISR_RISC_INT		0x0008	/* Risc interrupt pending */
2206054c3f6SMatt Jacob #define	BIU2100_ISR_CDMA_INT		0x0004	/* CDMA interrupt pending */
2216054c3f6SMatt Jacob #define	BIU2100_ISR_RXDMA_INT_PENDING	0x0002	/* Global interrupt pending */
2226054c3f6SMatt Jacob #define	BIU2100_ISR_TXDMA_INT_PENDING	0x0001	/* Global interrupt pending */
2236054c3f6SMatt Jacob 
224b996239fSMatt Jacob #define	INT_PENDING(isp, isr)	(IS_FC(isp)? \
225b996239fSMatt Jacob 	((isr & BIU2100_ISR_RISC_INT) != 0) : ((isr & BIU_ISR_RISC_INT) != 0))
2266054c3f6SMatt Jacob 
22740e88de6SMatt Jacob #define	INT_PENDING_MASK(isp)	\
22840e88de6SMatt Jacob 	(IS_FC(isp)? BIU2100_ISR_RISC_INT: BIU_ISR_RISC_INT)
22940e88de6SMatt Jacob 
2306054c3f6SMatt Jacob /* BUS SEMAPHORE REGISTER */
2316054c3f6SMatt Jacob #define	BIU_SEMA_STATUS		0x0002	/* Semaphore Status Bit */
2326054c3f6SMatt Jacob #define	BIU_SEMA_LOCK  		0x0001	/* Semaphore Lock Bit */
2336054c3f6SMatt Jacob 
234478f8a96SJustin T. Gibbs /* NVRAM SEMAPHORE REGISTER */
235478f8a96SJustin T. Gibbs #define	BIU_NVRAM_CLOCK		0x0001
236478f8a96SJustin T. Gibbs #define	BIU_NVRAM_SELECT	0x0002
237478f8a96SJustin T. Gibbs #define	BIU_NVRAM_DATAOUT	0x0004
238478f8a96SJustin T. Gibbs #define	BIU_NVRAM_DATAIN	0x0008
239478f8a96SJustin T. Gibbs #define		ISP_NVRAM_READ		6
2406054c3f6SMatt Jacob 
2416054c3f6SMatt Jacob /* COMNMAND && DATA DMA CONFIGURATION REGISTER */
2426054c3f6SMatt Jacob #define	DMA_ENABLE_SXP_DMA		0x0008	/* Enable SXP to DMA Data */
2436054c3f6SMatt Jacob #define	DMA_ENABLE_INTS			0x0004	/* Enable interrupts to RISC */
2446054c3f6SMatt Jacob #define	DMA_ENABLE_BURST		0x0002	/* Enable Bus burst trans */
2456054c3f6SMatt Jacob #define	DMA_DMA_DIRECTION		0x0001	/*
2466054c3f6SMatt Jacob 						 * Set DMA direction:
2476054c3f6SMatt Jacob 						 *	0 - DMA FIFO to host
2486054c3f6SMatt Jacob 						 *	1 - Host to DMA FIFO
2496054c3f6SMatt Jacob 						 */
2506054c3f6SMatt Jacob 
2516054c3f6SMatt Jacob /* COMMAND && DATA DMA CONTROL REGISTER */
2526054c3f6SMatt Jacob #define	DMA_CNTRL_SUSPEND_CHAN		0x0010	/* Suspend DMA transfer */
2536054c3f6SMatt Jacob #define	DMA_CNTRL_CLEAR_CHAN		0x0008	/*
2546054c3f6SMatt Jacob 						 * Clear FIFO and DMA Channel,
2556054c3f6SMatt Jacob 						 * reset DMA registers
2566054c3f6SMatt Jacob 						 */
2576054c3f6SMatt Jacob #define	DMA_CNTRL_CLEAR_FIFO		0x0004	/* Clear DMA FIFO */
2586054c3f6SMatt Jacob #define	DMA_CNTRL_RESET_INT		0x0002	/* Clear DMA interrupt */
2596054c3f6SMatt Jacob #define	DMA_CNTRL_STROBE		0x0001	/* Start DMA transfer */
2606054c3f6SMatt Jacob 
2616054c3f6SMatt Jacob /*
2626054c3f6SMatt Jacob  * Variants of same for 2100
2636054c3f6SMatt Jacob  */
2646054c3f6SMatt Jacob #define	DMA_CNTRL2100_CLEAR_CHAN	0x0004
2656054c3f6SMatt Jacob #define	DMA_CNTRL2100_RESET_INT		0x0002
2666054c3f6SMatt Jacob 
2676054c3f6SMatt Jacob 
2686054c3f6SMatt Jacob 
2696054c3f6SMatt Jacob /* DMA STATUS REGISTER */
2706054c3f6SMatt Jacob #define	DMA_SBUS_STATUS_PIPE_MASK	0x00C0	/* DMA Pipeline status mask */
2716054c3f6SMatt Jacob #define	DMA_SBUS_STATUS_CHAN_MASK	0x0030	/* Channel status mask */
2726054c3f6SMatt Jacob #define	DMA_SBUS_STATUS_BUS_PARITY	0x0008	/* Parity Error on bus */
2736054c3f6SMatt Jacob #define	DMA_SBUS_STATUS_BUS_ERR		0x0004	/* Error Detected on bus */
2746054c3f6SMatt Jacob #define	DMA_SBUS_STATUS_TERM_COUNT	0x0002	/* DMA Transfer Completed */
2756054c3f6SMatt Jacob #define	DMA_SBUS_STATUS_INTERRUPT	0x0001	/* Enable DMA channel inter */
2766054c3f6SMatt Jacob 
2776054c3f6SMatt Jacob #define	DMA_PCI_STATUS_INTERRUPT	0x8000	/* Enable DMA channel inter */
2786054c3f6SMatt Jacob #define	DMA_PCI_STATUS_RETRY_STAT	0x4000	/* Retry status */
2796054c3f6SMatt Jacob #define	DMA_PCI_STATUS_CHAN_MASK	0x3000	/* Channel status mask */
2806054c3f6SMatt Jacob #define	DMA_PCI_STATUS_FIFO_OVR		0x0100	/* DMA FIFO overrun cond */
2816054c3f6SMatt Jacob #define	DMA_PCI_STATUS_FIFO_UDR		0x0080	/* DMA FIFO underrun cond */
2826054c3f6SMatt Jacob #define	DMA_PCI_STATUS_BUS_ERR		0x0040	/* Error Detected on bus */
2836054c3f6SMatt Jacob #define	DMA_PCI_STATUS_BUS_PARITY	0x0020	/* Parity Error on bus */
2846054c3f6SMatt Jacob #define	DMA_PCI_STATUS_CLR_PEND		0x0010	/* DMA clear pending */
2856054c3f6SMatt Jacob #define	DMA_PCI_STATUS_TERM_COUNT	0x0008	/* DMA Transfer Completed */
2866054c3f6SMatt Jacob #define	DMA_PCI_STATUS_DMA_SUSP		0x0004	/* DMA suspended */
2876054c3f6SMatt Jacob #define	DMA_PCI_STATUS_PIPE_MASK	0x0003	/* DMA Pipeline status mask */
2886054c3f6SMatt Jacob 
2896054c3f6SMatt Jacob /* DMA Status Register, pipeline status bits */
2906054c3f6SMatt Jacob #define	DMA_SBUS_PIPE_FULL		0x00C0	/* Both pipeline stages full */
2916054c3f6SMatt Jacob #define	DMA_SBUS_PIPE_OVERRUN		0x0080	/* Pipeline overrun */
2926054c3f6SMatt Jacob #define	DMA_SBUS_PIPE_STAGE1		0x0040	/*
2936054c3f6SMatt Jacob 						 * Pipeline stage 1 Loaded,
2946054c3f6SMatt Jacob 						 * stage 2 empty
2956054c3f6SMatt Jacob 						 */
2966054c3f6SMatt Jacob #define	DMA_PCI_PIPE_FULL		0x0003	/* Both pipeline stages full */
2976054c3f6SMatt Jacob #define	DMA_PCI_PIPE_OVERRUN		0x0002	/* Pipeline overrun */
2986054c3f6SMatt Jacob #define	DMA_PCI_PIPE_STAGE1		0x0001	/*
2996054c3f6SMatt Jacob 						 * Pipeline stage 1 Loaded,
3006054c3f6SMatt Jacob 						 * stage 2 empty
3016054c3f6SMatt Jacob 						 */
3026054c3f6SMatt Jacob #define	DMA_PIPE_EMPTY			0x0000	/* All pipeline stages empty */
3036054c3f6SMatt Jacob 
3046054c3f6SMatt Jacob /* DMA Status Register, channel status bits */
3056054c3f6SMatt Jacob #define	DMA_SBUS_CHAN_SUSPEND	0x0030	/* Channel error or suspended */
3066054c3f6SMatt Jacob #define	DMA_SBUS_CHAN_TRANSFER	0x0020	/* Chan transfer in progress */
3076054c3f6SMatt Jacob #define	DMA_SBUS_CHAN_ACTIVE	0x0010	/* Chan trans to host active */
3086054c3f6SMatt Jacob #define	DMA_PCI_CHAN_TRANSFER	0x3000	/* Chan transfer in progress */
3096054c3f6SMatt Jacob #define	DMA_PCI_CHAN_SUSPEND	0x2000	/* Channel error or suspended */
3106054c3f6SMatt Jacob #define	DMA_PCI_CHAN_ACTIVE	0x1000	/* Chan trans to host active */
3116054c3f6SMatt Jacob #define	ISP_DMA_CHAN_IDLE	0x0000	/* Chan idle (normal comp) */
3126054c3f6SMatt Jacob 
3136054c3f6SMatt Jacob 
3146054c3f6SMatt Jacob /* DMA FIFO STATUS REGISTER */
3156054c3f6SMatt Jacob #define	DMA_FIFO_STATUS_OVERRUN		0x0200	/* FIFO Overrun Condition */
3166054c3f6SMatt Jacob #define	DMA_FIFO_STATUS_UNDERRUN	0x0100	/* FIFO Underrun Condition */
3176054c3f6SMatt Jacob #define	DMA_FIFO_SBUS_COUNT_MASK	0x007F	/* FIFO Byte count mask */
3186054c3f6SMatt Jacob #define	DMA_FIFO_PCI_COUNT_MASK		0x00FF	/* FIFO Byte count mask */
3196054c3f6SMatt Jacob 
3206054c3f6SMatt Jacob /*
3216054c3f6SMatt Jacob  * Mailbox Block Register Offsets
3226054c3f6SMatt Jacob  */
3236054c3f6SMatt Jacob 
32422e1dc85SMatt Jacob #define	INMAILBOX0	(MBOX_BLOCK+0x0)
32522e1dc85SMatt Jacob #define	INMAILBOX1	(MBOX_BLOCK+0x2)
32622e1dc85SMatt Jacob #define	INMAILBOX2	(MBOX_BLOCK+0x4)
32722e1dc85SMatt Jacob #define	INMAILBOX3	(MBOX_BLOCK+0x6)
32822e1dc85SMatt Jacob #define	INMAILBOX4	(MBOX_BLOCK+0x8)
32922e1dc85SMatt Jacob #define	INMAILBOX5	(MBOX_BLOCK+0xA)
33022e1dc85SMatt Jacob #define	INMAILBOX6	(MBOX_BLOCK+0xC)
33122e1dc85SMatt Jacob #define	INMAILBOX7	(MBOX_BLOCK+0xE)
3326054c3f6SMatt Jacob 
33322e1dc85SMatt Jacob #define	OUTMAILBOX0	(MBOX_BLOCK+0x0)
33422e1dc85SMatt Jacob #define	OUTMAILBOX1	(MBOX_BLOCK+0x2)
33522e1dc85SMatt Jacob #define	OUTMAILBOX2	(MBOX_BLOCK+0x4)
33622e1dc85SMatt Jacob #define	OUTMAILBOX3	(MBOX_BLOCK+0x6)
33722e1dc85SMatt Jacob #define	OUTMAILBOX4	(MBOX_BLOCK+0x8)
33822e1dc85SMatt Jacob #define	OUTMAILBOX5	(MBOX_BLOCK+0xA)
33922e1dc85SMatt Jacob #define	OUTMAILBOX6	(MBOX_BLOCK+0xC)
34022e1dc85SMatt Jacob #define	OUTMAILBOX7	(MBOX_BLOCK+0xE)
3416054c3f6SMatt Jacob 
34240e88de6SMatt Jacob #define	MBOX_OFF(n)	(MBOX_BLOCK + ((n) << 1))
3436054c3f6SMatt Jacob #define	NMBOX(isp)	\
3446054c3f6SMatt Jacob 	(((((isp)->isp_type & ISP_HA_SCSI) >= ISP_HA_SCSI_1040A) || \
3456054c3f6SMatt Jacob 	 ((isp)->isp_type & ISP_HA_FC))? 8 : 6)
34640e88de6SMatt Jacob #define	NMBOX_BMASK(isp)	\
34740e88de6SMatt Jacob 	(((((isp)->isp_type & ISP_HA_SCSI) >= ISP_HA_SCSI_1040A) || \
34840e88de6SMatt Jacob 	 ((isp)->isp_type & ISP_HA_FC))? 0xff : 0x3f)
34940e88de6SMatt Jacob 
35040e88de6SMatt Jacob #define	MAX_MAILBOX	8
3516054c3f6SMatt Jacob 
3526054c3f6SMatt Jacob /*
353144ff119SMatt Jacob  * Fibre Protocol Module and Frame Buffer Register Offsets/Definitions (2X00).
354144ff119SMatt Jacob  * NB: The RISC processor must be paused and the appropriate register
355144ff119SMatt Jacob  * bank selected via BIU2100_CSR bits.
356144ff119SMatt Jacob  */
357144ff119SMatt Jacob 
358144ff119SMatt Jacob #define	FPM_DIAG_CONFIG	(BIU_BLOCK + 0x96)
359144ff119SMatt Jacob #define		FPM_SOFT_RESET		0x0100
360144ff119SMatt Jacob 
361144ff119SMatt Jacob #define	FBM_CMD		(BIU_BLOCK + 0xB8)
362144ff119SMatt Jacob #define		FBMCMD_FIFO_RESET_ALL	0xA000
363144ff119SMatt Jacob 
364144ff119SMatt Jacob 
365144ff119SMatt Jacob /*
3666054c3f6SMatt Jacob  * SXP Block Register Offsets
3676054c3f6SMatt Jacob  */
36822e1dc85SMatt Jacob #define	SXP_PART_ID	(SXP_BLOCK+0x0)		/* R  : Part ID Code */
36922e1dc85SMatt Jacob #define	SXP_CONFIG1	(SXP_BLOCK+0x2)		/* RW*: Configuration Reg #1 */
37022e1dc85SMatt Jacob #define	SXP_CONFIG2	(SXP_BLOCK+0x4)		/* RW*: Configuration Reg #2 */
37122e1dc85SMatt Jacob #define	SXP_CONFIG3	(SXP_BLOCK+0x6)		/* RW*: Configuration Reg #2 */
37222e1dc85SMatt Jacob #define	SXP_INSTRUCTION	(SXP_BLOCK+0xC)		/* RW*: Instruction Pointer */
37322e1dc85SMatt Jacob #define	SXP_RETURN_ADDR	(SXP_BLOCK+0x10)	/* RW*: Return Address */
37422e1dc85SMatt Jacob #define	SXP_COMMAND	(SXP_BLOCK+0x14)	/* RW*: Command */
37522e1dc85SMatt Jacob #define	SXP_INTERRUPT	(SXP_BLOCK+0x18)	/* R  : Interrupt */
37622e1dc85SMatt Jacob #define	SXP_SEQUENCE	(SXP_BLOCK+0x1C)	/* RW*: Sequence */
37722e1dc85SMatt Jacob #define	SXP_GROSS_ERR	(SXP_BLOCK+0x1E)	/* R  : Gross Error */
37822e1dc85SMatt Jacob #define	SXP_EXCEPTION	(SXP_BLOCK+0x20)	/* RW*: Exception Enable */
37922e1dc85SMatt Jacob #define	SXP_OVERRIDE	(SXP_BLOCK+0x24)	/* RW*: Override */
38022e1dc85SMatt Jacob #define	SXP_LIT_BASE	(SXP_BLOCK+0x28)	/* RW*: Literal Base */
38122e1dc85SMatt Jacob #define	SXP_USER_FLAGS	(SXP_BLOCK+0x2C)	/* RW*: User Flags */
38222e1dc85SMatt Jacob #define	SXP_USER_EXCEPT	(SXP_BLOCK+0x30)	/* RW*: User Exception */
38322e1dc85SMatt Jacob #define	SXP_BREAKPOINT	(SXP_BLOCK+0x34)	/* RW*: Breakpoint */
38422e1dc85SMatt Jacob #define	SXP_SCSI_ID	(SXP_BLOCK+0x40)	/* RW*: SCSI ID */
38522e1dc85SMatt Jacob #define	SXP_DEV_CONFIG1	(SXP_BLOCK+0x42)	/* RW*: Device Config Reg #1 */
38622e1dc85SMatt Jacob #define	SXP_DEV_CONFIG2	(SXP_BLOCK+0x44)	/* RW*: Device Config Reg #2 */
38722e1dc85SMatt Jacob #define	SXP_PHASE_PTR	(SXP_BLOCK+0x48)	/* RW*: SCSI Phase Pointer */
38822e1dc85SMatt Jacob #define	SXP_BUF_PTR	(SXP_BLOCK+0x4C)	/* RW*: SCSI Buffer Pointer */
38922e1dc85SMatt Jacob #define	SXP_BUF_CTR	(SXP_BLOCK+0x50)	/* RW*: SCSI Buffer Counter */
39022e1dc85SMatt Jacob #define	SXP_BUFFER	(SXP_BLOCK+0x52)	/* RW*: SCSI Buffer */
39122e1dc85SMatt Jacob #define	SXP_BUF_BYTE	(SXP_BLOCK+0x54)	/* RW*: SCSI Buffer Byte */
39222e1dc85SMatt Jacob #define	SXP_BUF_WD	(SXP_BLOCK+0x56)	/* RW*: SCSI Buffer Word */
39322e1dc85SMatt Jacob #define	SXP_BUF_WD_TRAN	(SXP_BLOCK+0x58)	/* RW*: SCSI Buffer Wd xlate */
39422e1dc85SMatt Jacob #define	SXP_FIFO	(SXP_BLOCK+0x5A)	/* RW*: SCSI FIFO */
39522e1dc85SMatt Jacob #define	SXP_FIFO_STATUS	(SXP_BLOCK+0x5C)	/* RW*: SCSI FIFO Status */
39622e1dc85SMatt Jacob #define	SXP_FIFO_TOP	(SXP_BLOCK+0x5E)	/* RW*: SCSI FIFO Top Resid */
39722e1dc85SMatt Jacob #define	SXP_FIFO_BOTTOM	(SXP_BLOCK+0x60)	/* RW*: SCSI FIFO Bot Resid */
39822e1dc85SMatt Jacob #define	SXP_TRAN_REG	(SXP_BLOCK+0x64)	/* RW*: SCSI Transferr Reg */
39922e1dc85SMatt Jacob #define	SXP_TRAN_CNT_LO	(SXP_BLOCK+0x68)	/* RW*: SCSI Trans Count */
40022e1dc85SMatt Jacob #define	SXP_TRAN_CNT_HI	(SXP_BLOCK+0x6A)	/* RW*: SCSI Trans Count */
40122e1dc85SMatt Jacob #define	SXP_TRAN_CTR_LO	(SXP_BLOCK+0x6C)	/* RW*: SCSI Trans Counter */
40222e1dc85SMatt Jacob #define	SXP_TRAN_CTR_HI	(SXP_BLOCK+0x6E)	/* RW*: SCSI Trans Counter */
40322e1dc85SMatt Jacob #define	SXP_ARB_DATA	(SXP_BLOCK+0x70)	/* R  : SCSI Arb Data */
40422e1dc85SMatt Jacob #define	SXP_PINS_CTRL	(SXP_BLOCK+0x72)	/* RW*: SCSI Control Pins */
40522e1dc85SMatt Jacob #define	SXP_PINS_DATA	(SXP_BLOCK+0x74)	/* RW*: SCSI Data Pins */
40622e1dc85SMatt Jacob #define	SXP_PINS_DIFF	(SXP_BLOCK+0x76)	/* RW*: SCSI Diff Pins */
40722e1dc85SMatt Jacob 
40822e1dc85SMatt Jacob /* for 1080/1280/1240 only */
40922e1dc85SMatt Jacob #define	SXP_BANK1_SELECT	0x100
4106054c3f6SMatt Jacob 
4116054c3f6SMatt Jacob 
4126054c3f6SMatt Jacob /* SXP CONF1 REGISTER */
4136054c3f6SMatt Jacob #define	SXP_CONF1_ASYNCH_SETUP		0xF000	/* Asynchronous setup time */
4146054c3f6SMatt Jacob #define	SXP_CONF1_SELECTION_UNIT	0x0000	/* Selection time unit */
4156054c3f6SMatt Jacob #define	SXP_CONF1_SELECTION_TIMEOUT	0x0600	/* Selection timeout */
4166054c3f6SMatt Jacob #define	SXP_CONF1_CLOCK_FACTOR		0x00E0	/* Clock factor */
4176054c3f6SMatt Jacob #define	SXP_CONF1_SCSI_ID		0x000F	/* SCSI id */
4186054c3f6SMatt Jacob 
4196054c3f6SMatt Jacob /* SXP CONF2 REGISTER */
4206054c3f6SMatt Jacob #define	SXP_CONF2_DISABLE_FILTER	0x0040	/* Disable SCSI rec filters */
4216054c3f6SMatt Jacob #define	SXP_CONF2_REQ_ACK_PULLUPS	0x0020	/* Enable req/ack pullups */
4226054c3f6SMatt Jacob #define	SXP_CONF2_DATA_PULLUPS		0x0010	/* Enable data pullups */
4236054c3f6SMatt Jacob #define	SXP_CONF2_CONFIG_AUTOLOAD	0x0008	/* Enable dev conf auto-load */
4246054c3f6SMatt Jacob #define	SXP_CONF2_RESELECT		0x0002	/* Enable reselection */
4256054c3f6SMatt Jacob #define	SXP_CONF2_SELECT		0x0001	/* Enable selection */
4266054c3f6SMatt Jacob 
4276054c3f6SMatt Jacob /* SXP INTERRUPT REGISTER */
4286054c3f6SMatt Jacob #define	SXP_INT_PARITY_ERR		0x8000	/* Parity error detected */
4296054c3f6SMatt Jacob #define	SXP_INT_GROSS_ERR		0x4000	/* Gross error detected */
4306054c3f6SMatt Jacob #define	SXP_INT_FUNCTION_ABORT		0x2000	/* Last cmd aborted */
4316054c3f6SMatt Jacob #define	SXP_INT_CONDITION_FAILED	0x1000	/* Last cond failed test */
4326054c3f6SMatt Jacob #define	SXP_INT_FIFO_EMPTY		0x0800	/* SCSI FIFO is empty */
4336054c3f6SMatt Jacob #define	SXP_INT_BUF_COUNTER_ZERO	0x0400	/* SCSI buf count == zero */
4346054c3f6SMatt Jacob #define	SXP_INT_XFER_ZERO		0x0200	/* SCSI trans count == zero */
4356054c3f6SMatt Jacob #define	SXP_INT_INT_PENDING		0x0080	/* SXP interrupt pending */
4366054c3f6SMatt Jacob #define	SXP_INT_CMD_RUNNING		0x0040	/* SXP is running a command */
4376054c3f6SMatt Jacob #define	SXP_INT_INT_RETURN_CODE		0x000F	/* Interrupt return code */
4386054c3f6SMatt Jacob 
4396054c3f6SMatt Jacob 
4406054c3f6SMatt Jacob /* SXP GROSS ERROR REGISTER */
4416054c3f6SMatt Jacob #define	SXP_GROSS_OFFSET_RESID		0x0040	/* Req/Ack offset not zero */
4426054c3f6SMatt Jacob #define	SXP_GROSS_OFFSET_UNDERFLOW	0x0020	/* Req/Ack offset underflow */
4436054c3f6SMatt Jacob #define	SXP_GROSS_OFFSET_OVERFLOW	0x0010	/* Req/Ack offset overflow */
4446054c3f6SMatt Jacob #define	SXP_GROSS_FIFO_UNDERFLOW	0x0008	/* SCSI FIFO underflow */
4456054c3f6SMatt Jacob #define	SXP_GROSS_FIFO_OVERFLOW		0x0004	/* SCSI FIFO overflow */
4466054c3f6SMatt Jacob #define	SXP_GROSS_WRITE_ERR		0x0002	/* SXP and RISC wrote to reg */
4476054c3f6SMatt Jacob #define	SXP_GROSS_ILLEGAL_INST		0x0001	/* Bad inst loaded into SXP */
4486054c3f6SMatt Jacob 
4496054c3f6SMatt Jacob /* SXP EXCEPTION REGISTER */
4506054c3f6SMatt Jacob #define	SXP_EXCEPT_USER_0		0x8000	/* Enable user exception #0 */
4516054c3f6SMatt Jacob #define	SXP_EXCEPT_USER_1		0x4000	/* Enable user exception #1 */
4526054c3f6SMatt Jacob #define	PCI_SXP_EXCEPT_SCAM		0x0400	/* SCAM Selection enable */
4536054c3f6SMatt Jacob #define	SXP_EXCEPT_BUS_FREE		0x0200	/* Enable Bus Free det */
4546054c3f6SMatt Jacob #define	SXP_EXCEPT_TARGET_ATN		0x0100	/* Enable TGT mode atten det */
4556054c3f6SMatt Jacob #define	SXP_EXCEPT_RESELECTED		0x0080	/* Enable ReSEL exc handling */
4566054c3f6SMatt Jacob #define	SXP_EXCEPT_SELECTED		0x0040	/* Enable SEL exc handling */
4576054c3f6SMatt Jacob #define	SXP_EXCEPT_ARBITRATION		0x0020	/* Enable ARB exc handling */
4586054c3f6SMatt Jacob #define	SXP_EXCEPT_GROSS_ERR		0x0010	/* Enable gross error except */
4596054c3f6SMatt Jacob #define	SXP_EXCEPT_BUS_RESET		0x0008	/* Enable Bus Reset except */
4606054c3f6SMatt Jacob 
4616054c3f6SMatt Jacob 	/* SXP OVERRIDE REGISTER */
4626054c3f6SMatt Jacob #define	SXP_ORIDE_EXT_TRIGGER		0x8000	/* Enable external trigger */
4636054c3f6SMatt Jacob #define	SXP_ORIDE_STEP			0x4000	/* Enable single step mode */
4646054c3f6SMatt Jacob #define	SXP_ORIDE_BREAKPOINT		0x2000	/* Enable breakpoint reg */
4656054c3f6SMatt Jacob #define	SXP_ORIDE_PIN_WRITE		0x1000	/* Enable write to SCSI pins */
4666054c3f6SMatt Jacob #define	SXP_ORIDE_FORCE_OUTPUTS		0x0800	/* Force SCSI outputs on */
4676054c3f6SMatt Jacob #define	SXP_ORIDE_LOOPBACK		0x0400	/* Enable SCSI loopback mode */
4686054c3f6SMatt Jacob #define	SXP_ORIDE_PARITY_TEST		0x0200	/* Enable parity test mode */
4696054c3f6SMatt Jacob #define	SXP_ORIDE_TRISTATE_ENA_PINS	0x0100	/* Tristate SCSI enable pins */
4706054c3f6SMatt Jacob #define	SXP_ORIDE_TRISTATE_PINS		0x0080	/* Tristate SCSI pins */
4716054c3f6SMatt Jacob #define	SXP_ORIDE_FIFO_RESET		0x0008	/* Reset SCSI FIFO */
4726054c3f6SMatt Jacob #define	SXP_ORIDE_CMD_TERMINATE		0x0004	/* Terminate cur SXP com */
4736054c3f6SMatt Jacob #define	SXP_ORIDE_RESET_REG		0x0002	/* Reset SXP registers */
4746054c3f6SMatt Jacob #define	SXP_ORIDE_RESET_MODULE		0x0001	/* Reset SXP module */
4756054c3f6SMatt Jacob 
4766054c3f6SMatt Jacob /* SXP COMMANDS */
4776054c3f6SMatt Jacob #define	SXP_RESET_BUS_CMD		0x300b
4786054c3f6SMatt Jacob 
4796054c3f6SMatt Jacob /* SXP SCSI ID REGISTER */
4806054c3f6SMatt Jacob #define	SXP_SELECTING_ID		0x0F00	/* (Re)Selecting id */
4816054c3f6SMatt Jacob #define	SXP_SELECT_ID			0x000F	/* Select id */
4826054c3f6SMatt Jacob 
4836054c3f6SMatt Jacob /* SXP DEV CONFIG1 REGISTER */
4846054c3f6SMatt Jacob #define	SXP_DCONF1_SYNC_HOLD		0x7000	/* Synchronous data hold */
4856054c3f6SMatt Jacob #define	SXP_DCONF1_SYNC_SETUP		0x0F00	/* Synchronous data setup */
4866054c3f6SMatt Jacob #define	SXP_DCONF1_SYNC_OFFSET		0x000F	/* Synchronous data offset */
4876054c3f6SMatt Jacob 
4886054c3f6SMatt Jacob 
4896054c3f6SMatt Jacob /* SXP DEV CONFIG2 REGISTER */
4906054c3f6SMatt Jacob #define	SXP_DCONF2_FLAGS_MASK		0xF000	/* Device flags */
4916054c3f6SMatt Jacob #define	SXP_DCONF2_WIDE			0x0400	/* Enable wide SCSI */
4926054c3f6SMatt Jacob #define	SXP_DCONF2_PARITY		0x0200	/* Enable parity checking */
4936054c3f6SMatt Jacob #define	SXP_DCONF2_BLOCK_MODE		0x0100	/* Enable blk mode xfr count */
4946054c3f6SMatt Jacob #define	SXP_DCONF2_ASSERTION_MASK	0x0007	/* Assersion period mask */
4956054c3f6SMatt Jacob 
4966054c3f6SMatt Jacob 
4976054c3f6SMatt Jacob /* SXP PHASE POINTER REGISTER */
4986054c3f6SMatt Jacob #define	SXP_PHASE_STATUS_PTR		0x1000	/* Status buffer offset */
4996054c3f6SMatt Jacob #define	SXP_PHASE_MSG_IN_PTR		0x0700	/* Msg in buffer offset */
5006054c3f6SMatt Jacob #define	SXP_PHASE_COM_PTR		0x00F0	/* Command buffer offset */
5016054c3f6SMatt Jacob #define	SXP_PHASE_MSG_OUT_PTR		0x0007	/* Msg out buffer offset */
5026054c3f6SMatt Jacob 
5036054c3f6SMatt Jacob 
5046054c3f6SMatt Jacob /* SXP FIFO STATUS REGISTER */
5056054c3f6SMatt Jacob #define	SXP_FIFO_TOP_RESID		0x8000	/* Top residue reg full */
5066054c3f6SMatt Jacob #define	SXP_FIFO_ACK_RESID		0x4000	/* Wide transfers odd resid */
5076054c3f6SMatt Jacob #define	SXP_FIFO_COUNT_MASK		0x001C	/* Words in SXP FIFO */
5086054c3f6SMatt Jacob #define	SXP_FIFO_BOTTOM_RESID		0x0001	/* Bottom residue reg full */
5096054c3f6SMatt Jacob 
5106054c3f6SMatt Jacob 
5116054c3f6SMatt Jacob /* SXP CONTROL PINS REGISTER */
5126054c3f6SMatt Jacob #define	SXP_PINS_CON_PHASE		0x8000	/* Scsi phase valid */
5136054c3f6SMatt Jacob #define	SXP_PINS_CON_PARITY_HI		0x0400	/* Parity pin */
5146054c3f6SMatt Jacob #define	SXP_PINS_CON_PARITY_LO		0x0200	/* Parity pin */
5156054c3f6SMatt Jacob #define	SXP_PINS_CON_REQ		0x0100	/* SCSI bus REQUEST */
5166054c3f6SMatt Jacob #define	SXP_PINS_CON_ACK		0x0080	/* SCSI bus ACKNOWLEDGE */
5176054c3f6SMatt Jacob #define	SXP_PINS_CON_RST		0x0040	/* SCSI bus RESET */
5186054c3f6SMatt Jacob #define	SXP_PINS_CON_BSY		0x0020	/* SCSI bus BUSY */
5196054c3f6SMatt Jacob #define	SXP_PINS_CON_SEL		0x0010	/* SCSI bus SELECT */
5206054c3f6SMatt Jacob #define	SXP_PINS_CON_ATN		0x0008	/* SCSI bus ATTENTION */
5216054c3f6SMatt Jacob #define	SXP_PINS_CON_MSG		0x0004	/* SCSI bus MESSAGE */
5226054c3f6SMatt Jacob #define	SXP_PINS_CON_CD 		0x0002	/* SCSI bus COMMAND */
5236054c3f6SMatt Jacob #define	SXP_PINS_CON_IO 		0x0001	/* SCSI bus INPUT */
5246054c3f6SMatt Jacob 
5256054c3f6SMatt Jacob /*
5266054c3f6SMatt Jacob  * Set the hold time for the SCSI Bus Reset to be 250 ms
5276054c3f6SMatt Jacob  */
5286054c3f6SMatt Jacob #define	SXP_SCSI_BUS_RESET_HOLD_TIME	250
5296054c3f6SMatt Jacob 
5306054c3f6SMatt Jacob /* SXP DIFF PINS REGISTER */
5316054c3f6SMatt Jacob #define	SXP_PINS_DIFF_SENSE		0x0200	/* DIFFSENS sig on SCSI bus */
5326054c3f6SMatt Jacob #define	SXP_PINS_DIFF_MODE		0x0100	/* DIFFM signal */
5336054c3f6SMatt Jacob #define	SXP_PINS_DIFF_ENABLE_OUTPUT	0x0080	/* Enable SXP SCSI data drv */
5346054c3f6SMatt Jacob #define	SXP_PINS_DIFF_PINS_MASK		0x007C	/* Differential control pins */
5356054c3f6SMatt Jacob #define	SXP_PINS_DIFF_TARGET		0x0002	/* Enable SXP target mode */
5366054c3f6SMatt Jacob #define	SXP_PINS_DIFF_INITIATOR		0x0001	/* Enable SXP initiator mode */
5376054c3f6SMatt Jacob 
53822e1dc85SMatt Jacob /* Ultra2 only */
5394394c92fSMatt Jacob #define	SXP_PINS_LVD_MODE		0x1000
5404394c92fSMatt Jacob #define	SXP_PINS_HVD_MODE		0x0800
5414394c92fSMatt Jacob #define	SXP_PINS_SE_MODE		0x0400
5424394c92fSMatt Jacob 
5434394c92fSMatt Jacob /* The above have to be put together with the DIFFM pin to make sense */
5444394c92fSMatt Jacob #define	ISP1080_LVD_MODE		(SXP_PINS_LVD_MODE)
5454394c92fSMatt Jacob #define	ISP1080_HVD_MODE		(SXP_PINS_HVD_MODE|SXP_PINS_DIFF_MODE)
5464394c92fSMatt Jacob #define	ISP1080_SE_MODE			(SXP_PINS_SE_MODE)
5474394c92fSMatt Jacob #define	ISP1080_MODE_MASK	\
5484394c92fSMatt Jacob     (SXP_PINS_LVD_MODE|SXP_PINS_HVD_MODE|SXP_PINS_SE_MODE|SXP_PINS_DIFF_MODE)
5494394c92fSMatt Jacob 
5506054c3f6SMatt Jacob /*
5516054c3f6SMatt Jacob  * RISC and Host Command and Control Block Register Offsets
5526054c3f6SMatt Jacob  */
5536054c3f6SMatt Jacob 
5546054c3f6SMatt Jacob #define	RISC_ACC	RISC_BLOCK+0x0	/* RW*: Accumulator */
5556054c3f6SMatt Jacob #define	RISC_R1		RISC_BLOCK+0x2	/* RW*: GP Reg R1  */
5566054c3f6SMatt Jacob #define	RISC_R2		RISC_BLOCK+0x4	/* RW*: GP Reg R2  */
5576054c3f6SMatt Jacob #define	RISC_R3		RISC_BLOCK+0x6	/* RW*: GP Reg R3  */
5586054c3f6SMatt Jacob #define	RISC_R4		RISC_BLOCK+0x8	/* RW*: GP Reg R4  */
5596054c3f6SMatt Jacob #define	RISC_R5		RISC_BLOCK+0xA	/* RW*: GP Reg R5  */
5606054c3f6SMatt Jacob #define	RISC_R6		RISC_BLOCK+0xC	/* RW*: GP Reg R6  */
5616054c3f6SMatt Jacob #define	RISC_R7		RISC_BLOCK+0xE	/* RW*: GP Reg R7  */
5626054c3f6SMatt Jacob #define	RISC_R8		RISC_BLOCK+0x10	/* RW*: GP Reg R8  */
5636054c3f6SMatt Jacob #define	RISC_R9		RISC_BLOCK+0x12	/* RW*: GP Reg R9  */
5646054c3f6SMatt Jacob #define	RISC_R10	RISC_BLOCK+0x14	/* RW*: GP Reg R10 */
5656054c3f6SMatt Jacob #define	RISC_R11	RISC_BLOCK+0x16	/* RW*: GP Reg R11 */
5666054c3f6SMatt Jacob #define	RISC_R12	RISC_BLOCK+0x18	/* RW*: GP Reg R12 */
5676054c3f6SMatt Jacob #define	RISC_R13	RISC_BLOCK+0x1a	/* RW*: GP Reg R13 */
5686054c3f6SMatt Jacob #define	RISC_R14	RISC_BLOCK+0x1c	/* RW*: GP Reg R14 */
5696054c3f6SMatt Jacob #define	RISC_R15	RISC_BLOCK+0x1e	/* RW*: GP Reg R15 */
5706054c3f6SMatt Jacob #define	RISC_PSR	RISC_BLOCK+0x20	/* RW*: Processor Status */
5716054c3f6SMatt Jacob #define	RISC_IVR	RISC_BLOCK+0x22	/* RW*: Interrupt Vector */
5726054c3f6SMatt Jacob #define	RISC_PCR	RISC_BLOCK+0x24	/* RW*: Processor Ctrl */
5736054c3f6SMatt Jacob #define	RISC_RAR0	RISC_BLOCK+0x26	/* RW*: Ram Address #0 */
5746054c3f6SMatt Jacob #define	RISC_RAR1	RISC_BLOCK+0x28	/* RW*: Ram Address #1 */
5756054c3f6SMatt Jacob #define	RISC_LCR	RISC_BLOCK+0x2a	/* RW*: Loop Counter */
5766054c3f6SMatt Jacob #define	RISC_PC		RISC_BLOCK+0x2c	/* R  : Program Counter */
5776054c3f6SMatt Jacob #define	RISC_MTR	RISC_BLOCK+0x2e	/* RW*: Memory Timing */
5786054c3f6SMatt Jacob #define		RISC_MTR2100	RISC_BLOCK+0x30
5796054c3f6SMatt Jacob 
5806054c3f6SMatt Jacob #define	RISC_EMB	RISC_BLOCK+0x30	/* RW*: Ext Mem Boundary */
581cbf57b47SMatt Jacob #define		DUAL_BANK	8
5826054c3f6SMatt Jacob #define	RISC_SP		RISC_BLOCK+0x32	/* RW*: Stack Pointer */
5836054c3f6SMatt Jacob #define	RISC_HRL	RISC_BLOCK+0x3e	/* R *: Hardware Rev Level */
5846054c3f6SMatt Jacob #define	HCCR		RISC_BLOCK+0x40	/* RW : Host Command & Ctrl */
5856054c3f6SMatt Jacob #define	BP0		RISC_BLOCK+0x42	/* RW : Processor Brkpt #0 */
5866054c3f6SMatt Jacob #define	BP1		RISC_BLOCK+0x44	/* RW : Processor Brkpt #1 */
5876054c3f6SMatt Jacob #define	TCR		RISC_BLOCK+0x46	/*  W : Test Control */
5886054c3f6SMatt Jacob #define	TMR		RISC_BLOCK+0x48	/*  W : Test Mode */
5896054c3f6SMatt Jacob 
5906054c3f6SMatt Jacob 
5916054c3f6SMatt Jacob /* PROCESSOR STATUS REGISTER */
5926054c3f6SMatt Jacob #define	RISC_PSR_FORCE_TRUE		0x8000
5936054c3f6SMatt Jacob #define	RISC_PSR_LOOP_COUNT_DONE	0x4000
5946054c3f6SMatt Jacob #define	RISC_PSR_RISC_INT		0x2000
5956054c3f6SMatt Jacob #define	RISC_PSR_TIMER_ROLLOVER		0x1000
5966054c3f6SMatt Jacob #define	RISC_PSR_ALU_OVERFLOW		0x0800
5976054c3f6SMatt Jacob #define	RISC_PSR_ALU_MSB		0x0400
5986054c3f6SMatt Jacob #define	RISC_PSR_ALU_CARRY		0x0200
5996054c3f6SMatt Jacob #define	RISC_PSR_ALU_ZERO		0x0100
600478f8a96SJustin T. Gibbs 
601478f8a96SJustin T. Gibbs #define	RISC_PSR_PCI_ULTRA		0x0080
602478f8a96SJustin T. Gibbs #define	RISC_PSR_SBUS_ULTRA		0x0020
603478f8a96SJustin T. Gibbs 
6046054c3f6SMatt Jacob #define	RISC_PSR_DMA_INT		0x0010
6056054c3f6SMatt Jacob #define	RISC_PSR_SXP_INT		0x0008
6066054c3f6SMatt Jacob #define	RISC_PSR_HOST_INT		0x0004
6076054c3f6SMatt Jacob #define	RISC_PSR_INT_PENDING		0x0002
6086054c3f6SMatt Jacob #define	RISC_PSR_FORCE_FALSE  		0x0001
6096054c3f6SMatt Jacob 
6106054c3f6SMatt Jacob 
6116054c3f6SMatt Jacob /* Host Command and Control */
6126054c3f6SMatt Jacob #define	HCCR_CMD_NOP			0x0000	/* NOP */
6136054c3f6SMatt Jacob #define	HCCR_CMD_RESET			0x1000	/* Reset RISC */
6146054c3f6SMatt Jacob #define	HCCR_CMD_PAUSE			0x2000	/* Pause RISC */
6156054c3f6SMatt Jacob #define	HCCR_CMD_RELEASE		0x3000	/* Release Paused RISC */
6166054c3f6SMatt Jacob #define	HCCR_CMD_STEP			0x4000	/* Single Step RISC */
617144ff119SMatt Jacob #define	HCCR_2X00_DISABLE_PARITY_PAUSE	0x4001	/*
618144ff119SMatt Jacob 						 * Disable RISC pause on FPM
619144ff119SMatt Jacob 						 * parity error.
620144ff119SMatt Jacob 						 */
6216054c3f6SMatt Jacob #define	HCCR_CMD_SET_HOST_INT		0x5000	/* Set Host Interrupt */
6226054c3f6SMatt Jacob #define	HCCR_CMD_CLEAR_HOST_INT		0x6000	/* Clear Host Interrupt */
6236054c3f6SMatt Jacob #define	HCCR_CMD_CLEAR_RISC_INT		0x7000	/* Clear RISC interrupt */
6246054c3f6SMatt Jacob #define	HCCR_CMD_BREAKPOINT		0x8000	/* Change breakpoint enables */
6256054c3f6SMatt Jacob #define	PCI_HCCR_CMD_BIOS		0x9000	/* Write BIOS (disable) */
6266054c3f6SMatt Jacob #define	PCI_HCCR_CMD_PARITY		0xA000	/* Write parity enable */
6276054c3f6SMatt Jacob #define	PCI_HCCR_CMD_PARITY_ERR		0xE000	/* Generate parity error */
6286054c3f6SMatt Jacob #define	HCCR_CMD_TEST_MODE		0xF000	/* Set Test Mode */
6296054c3f6SMatt Jacob 
6306054c3f6SMatt Jacob #define	ISP2100_HCCR_PARITY_ENABLE_2	0x0400
6316054c3f6SMatt Jacob #define	ISP2100_HCCR_PARITY_ENABLE_1	0x0200
6326054c3f6SMatt Jacob #define	ISP2100_HCCR_PARITY_ENABLE_0	0x0100
6336054c3f6SMatt Jacob #define	ISP2100_HCCR_PARITY		0x0001
6346054c3f6SMatt Jacob 
6356054c3f6SMatt Jacob #define	PCI_HCCR_PARITY			0x0400	/* Parity error flag */
6366054c3f6SMatt Jacob #define	PCI_HCCR_PARITY_ENABLE_1	0x0200	/* Parity enable bank 1 */
6376054c3f6SMatt Jacob #define	PCI_HCCR_PARITY_ENABLE_0	0x0100	/* Parity enable bank 0 */
6386054c3f6SMatt Jacob 
6396054c3f6SMatt Jacob #define	HCCR_HOST_INT			0x0080	/* R  : Host interrupt set */
6406054c3f6SMatt Jacob #define	HCCR_RESET			0x0040	/* R  : reset in progress */
6416054c3f6SMatt Jacob #define	HCCR_PAUSE			0x0020	/* R  : RISC paused */
6426054c3f6SMatt Jacob 
6436054c3f6SMatt Jacob #define	PCI_HCCR_BIOS			0x0001	/*  W : BIOS enable */
644478f8a96SJustin T. Gibbs 
645478f8a96SJustin T. Gibbs /*
646981e6b25SMatt Jacob  * NVRAM Definitions (PCI cards only)
647981e6b25SMatt Jacob  */
648981e6b25SMatt Jacob 
649981e6b25SMatt Jacob #define	ISPBSMX(c, byte, shift, mask)	\
650981e6b25SMatt Jacob 	(((c)[(byte)] >> (shift)) & (mask))
651981e6b25SMatt Jacob /*
652981e6b25SMatt Jacob  * Qlogic 1020/1040 NVRAM is an array of 128 bytes.
653478f8a96SJustin T. Gibbs  *
654478f8a96SJustin T. Gibbs  * Some portion of the front of this is for general host adapter properties
655478f8a96SJustin T. Gibbs  * This is followed by an array of per-target parameters, and is tailed off
656478f8a96SJustin T. Gibbs  * with a checksum xor byte at offset 127. For non-byte entities data is
657478f8a96SJustin T. Gibbs  * stored in Little Endian order.
658478f8a96SJustin T. Gibbs  */
659478f8a96SJustin T. Gibbs 
660478f8a96SJustin T. Gibbs #define	ISP_NVRAM_SIZE	128
661478f8a96SJustin T. Gibbs 
662478f8a96SJustin T. Gibbs #define	ISP_NVRAM_VERSION(c)			(c)[4]
663478f8a96SJustin T. Gibbs #define	ISP_NVRAM_FIFO_THRESHOLD(c)		ISPBSMX(c, 5, 0, 0x03)
664478f8a96SJustin T. Gibbs #define	ISP_NVRAM_BIOS_DISABLE(c)		ISPBSMX(c, 5, 2, 0x01)
665478f8a96SJustin T. Gibbs #define	ISP_NVRAM_HBA_ENABLE(c)			ISPBSMX(c, 5, 3, 0x01)
666478f8a96SJustin T. Gibbs #define	ISP_NVRAM_INITIATOR_ID(c)		ISPBSMX(c, 5, 4, 0x0f)
667478f8a96SJustin T. Gibbs #define	ISP_NVRAM_BUS_RESET_DELAY(c)		(c)[6]
668478f8a96SJustin T. Gibbs #define	ISP_NVRAM_BUS_RETRY_COUNT(c)		(c)[7]
669478f8a96SJustin T. Gibbs #define	ISP_NVRAM_BUS_RETRY_DELAY(c)		(c)[8]
670478f8a96SJustin T. Gibbs #define	ISP_NVRAM_ASYNC_DATA_SETUP_TIME(c)	ISPBSMX(c, 9, 0, 0x0f)
671478f8a96SJustin T. Gibbs #define	ISP_NVRAM_REQ_ACK_ACTIVE_NEGATION(c)	ISPBSMX(c, 9, 4, 0x01)
672478f8a96SJustin T. Gibbs #define	ISP_NVRAM_DATA_LINE_ACTIVE_NEGATION(c)	ISPBSMX(c, 9, 5, 0x01)
673478f8a96SJustin T. Gibbs #define	ISP_NVRAM_DATA_DMA_BURST_ENABLE(c)	ISPBSMX(c, 9, 6, 0x01)
674478f8a96SJustin T. Gibbs #define	ISP_NVRAM_CMD_DMA_BURST_ENABLE(c)	ISPBSMX(c, 9, 7, 0x01)
675478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TAG_AGE_LIMIT(c)		(c)[10]
676478f8a96SJustin T. Gibbs #define	ISP_NVRAM_LOWTRM_ENABLE(c)		ISPBSMX(c, 11, 0, 0x01)
677478f8a96SJustin T. Gibbs #define	ISP_NVRAM_HITRM_ENABLE(c)		ISPBSMX(c, 11, 1, 0x01)
678478f8a96SJustin T. Gibbs #define	ISP_NVRAM_PCMC_BURST_ENABLE(c)		ISPBSMX(c, 11, 2, 0x01)
679478f8a96SJustin T. Gibbs #define	ISP_NVRAM_ENABLE_60_MHZ(c)		ISPBSMX(c, 11, 3, 0x01)
680478f8a96SJustin T. Gibbs #define	ISP_NVRAM_SCSI_RESET_DISABLE(c)		ISPBSMX(c, 11, 4, 0x01)
681478f8a96SJustin T. Gibbs #define	ISP_NVRAM_ENABLE_AUTO_TERM(c)		ISPBSMX(c, 11, 5, 0x01)
682478f8a96SJustin T. Gibbs #define	ISP_NVRAM_FIFO_THRESHOLD_128(c)		ISPBSMX(c, 11, 6, 0x01)
683478f8a96SJustin T. Gibbs #define	ISP_NVRAM_AUTO_TERM_SUPPORT(c)		ISPBSMX(c, 11, 7, 0x01)
684478f8a96SJustin T. Gibbs #define	ISP_NVRAM_SELECTION_TIMEOUT(c)		(((c)[12]) | ((c)[13] << 8))
685478f8a96SJustin T. Gibbs #define	ISP_NVRAM_MAX_QUEUE_DEPTH(c)		(((c)[14]) | ((c)[15] << 8))
686478f8a96SJustin T. Gibbs #define	ISP_NVRAM_SCSI_BUS_SIZE(c)		ISPBSMX(c, 16, 0, 0x01)
687478f8a96SJustin T. Gibbs #define	ISP_NVRAM_SCSI_BUS_TYPE(c)		ISPBSMX(c, 16, 1, 0x01)
688478f8a96SJustin T. Gibbs #define	ISP_NVRAM_ADAPTER_CLK_SPEED(c)		ISPBSMX(c, 16, 2, 0x01)
689478f8a96SJustin T. Gibbs #define	ISP_NVRAM_SOFT_TERM_SUPPORT(c)		ISPBSMX(c, 16, 3, 0x01)
690478f8a96SJustin T. Gibbs #define	ISP_NVRAM_FLASH_ONBOARD(c)		ISPBSMX(c, 16, 4, 0x01)
691478f8a96SJustin T. Gibbs #define	ISP_NVRAM_FAST_MTTR_ENABLE(c)		ISPBSMX(c, 22, 0, 0x01)
692478f8a96SJustin T. Gibbs 
693478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TARGOFF			28
694478f8a96SJustin T. Gibbs #define	ISP_NVARM_TARGSIZE			6
695478f8a96SJustin T. Gibbs #define	_IxT(tgt, tidx)			\
696478f8a96SJustin T. Gibbs 	(ISP_NVRAM_TARGOFF + (ISP_NVARM_TARGSIZE * (tgt)) + (tidx))
697478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TGT_RENEG(c, t)		ISPBSMX(c, _IxT(t, 0), 0, 0x01)
698478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TGT_QFRZ(c, t)		ISPBSMX(c, _IxT(t, 0), 1, 0x01)
699478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TGT_ARQ(c, t)			ISPBSMX(c, _IxT(t, 0), 2, 0x01)
700478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TGT_TQING(c, t)		ISPBSMX(c, _IxT(t, 0), 3, 0x01)
701478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TGT_SYNC(c, t)		ISPBSMX(c, _IxT(t, 0), 4, 0x01)
702478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TGT_WIDE(c, t)		ISPBSMX(c, _IxT(t, 0), 5, 0x01)
703478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TGT_PARITY(c, t)		ISPBSMX(c, _IxT(t, 0), 6, 0x01)
704478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TGT_DISC(c, t)		ISPBSMX(c, _IxT(t, 0), 7, 0x01)
705478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TGT_EXEC_THROTTLE(c, t)	ISPBSMX(c, _IxT(t, 1), 0, 0xff)
706478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TGT_SYNC_PERIOD(c, t)		ISPBSMX(c, _IxT(t, 2), 0, 0xff)
707478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TGT_SYNC_OFFSET(c, t)		ISPBSMX(c, _IxT(t, 3), 0, 0x0f)
708478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TGT_DEVICE_ENABLE(c, t)	ISPBSMX(c, _IxT(t, 3), 4, 0x01)
709478f8a96SJustin T. Gibbs #define	ISP_NVRAM_TGT_LUN_DISABLE(c, t)		ISPBSMX(c, _IxT(t, 3), 5, 0x01)
710478f8a96SJustin T. Gibbs 
711478f8a96SJustin T. Gibbs /*
712981e6b25SMatt Jacob  * Qlogic 1080/1240 NVRAM is an array of 256 bytes.
713981e6b25SMatt Jacob  *
714981e6b25SMatt Jacob  * Some portion of the front of this is for general host adapter properties
715981e6b25SMatt Jacob  * This is followed by an array of per-target parameters, and is tailed off
716981e6b25SMatt Jacob  * with a checksum xor byte at offset 256. For non-byte entities data is
717981e6b25SMatt Jacob  * stored in Little Endian order.
718981e6b25SMatt Jacob  */
719981e6b25SMatt Jacob 
720981e6b25SMatt Jacob #define	ISP1080_NVRAM_SIZE	256
721981e6b25SMatt Jacob 
722981e6b25SMatt Jacob #define	ISP1080_NVRAM_VERSION(c)		ISP_NVRAM_VERSION(c)
723981e6b25SMatt Jacob 
724981e6b25SMatt Jacob /* Offset 5 */
725981e6b25SMatt Jacob /*
72622e83dacSMatt Jacob 	u_int8_t bios_configuration_mode     :2;
72722e83dacSMatt Jacob 	u_int8_t bios_disable                :1;
72822e83dacSMatt Jacob 	u_int8_t selectable_scsi_boot_enable :1;
72922e83dacSMatt Jacob 	u_int8_t cd_rom_boot_enable          :1;
73022e83dacSMatt Jacob 	u_int8_t disable_loading_risc_code   :1;
73122e83dacSMatt Jacob 	u_int8_t enable_64bit_addressing     :1;
73222e83dacSMatt Jacob 	u_int8_t unused_7                    :1;
733981e6b25SMatt Jacob  */
734981e6b25SMatt Jacob 
735981e6b25SMatt Jacob /* Offsets 6, 7 */
736981e6b25SMatt Jacob /*
73722e83dacSMatt Jacob         u_int8_t boot_lun_number    :5;
73822e83dacSMatt Jacob         u_int8_t scsi_bus_number    :1;
73922e83dacSMatt Jacob         u_int8_t unused_6           :1;
74022e83dacSMatt Jacob         u_int8_t unused_7           :1;
74122e83dacSMatt Jacob         u_int8_t boot_target_number :4;
74222e83dacSMatt Jacob         u_int8_t unused_12          :1;
74322e83dacSMatt Jacob         u_int8_t unused_13          :1;
74422e83dacSMatt Jacob         u_int8_t unused_14          :1;
74522e83dacSMatt Jacob         u_int8_t unused_15          :1;
746981e6b25SMatt Jacob  */
747981e6b25SMatt Jacob 
748981e6b25SMatt Jacob #define	ISP1080_NVRAM_HBA_ENABLE(c)			ISPBSMX(c, 16, 3, 0x01)
749981e6b25SMatt Jacob 
750981e6b25SMatt Jacob #define	ISP1080_NVRAM_BURST_ENABLE(c)			ISPBSMX(c, 16, 1, 0x01)
751981e6b25SMatt Jacob #define	ISP1080_NVRAM_FIFO_THRESHOLD(c)			ISPBSMX(c, 16, 4, 0x0f)
752981e6b25SMatt Jacob 
753981e6b25SMatt Jacob #define	ISP1080_NVRAM_AUTO_TERM_SUPPORT(c)		ISPBSMX(c, 17, 7, 0x01)
754981e6b25SMatt Jacob #define	ISP1080_NVRAM_BUS0_TERM_MODE(c)			ISPBSMX(c, 17, 0, 0x03)
755981e6b25SMatt Jacob #define	ISP1080_NVRAM_BUS1_TERM_MODE(c)			ISPBSMX(c, 17, 2, 0x03)
756981e6b25SMatt Jacob 
757981e6b25SMatt Jacob #define	ISP1080_ISP_PARAMETER(c)			\
758981e6b25SMatt Jacob 	(((c)[18]) | ((c)[19] << 8))
759981e6b25SMatt Jacob 
760c211f23bSMatt Jacob #define	ISP1080_FAST_POST(c)				ISPBSMX(c, 20, 0, 0x01)
761c211f23bSMatt Jacob #define	ISP1080_REPORT_LVD_TRANSITION(c)		ISPBSMX(c, 20, 1, 0x01)
762981e6b25SMatt Jacob 
763981e6b25SMatt Jacob #define	ISP1080_BUS1_OFF				112
764981e6b25SMatt Jacob 
765981e6b25SMatt Jacob #define	ISP1080_NVRAM_INITIATOR_ID(c, b)		\
766981e6b25SMatt Jacob 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 24, 0, 0x0f)
767981e6b25SMatt Jacob #define	ISP1080_NVRAM_BUS_RESET_DELAY(c, b)		\
768981e6b25SMatt Jacob 	(c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 25]
769981e6b25SMatt Jacob #define	ISP1080_NVRAM_BUS_RETRY_COUNT(c, b)		\
770981e6b25SMatt Jacob 	(c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 26]
771981e6b25SMatt Jacob #define	ISP1080_NVRAM_BUS_RETRY_DELAY(c, b)		\
772981e6b25SMatt Jacob 	(c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 27]
773981e6b25SMatt Jacob 
774981e6b25SMatt Jacob #define	ISP1080_NVRAM_ASYNC_DATA_SETUP_TIME(c, b)	\
775981e6b25SMatt Jacob 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 0, 0x0f)
776981e6b25SMatt Jacob #define	ISP1080_NVRAM_REQ_ACK_ACTIVE_NEGATION(c, b)	\
777981e6b25SMatt Jacob 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 4, 0x01)
778981e6b25SMatt Jacob #define	ISP1080_NVRAM_DATA_LINE_ACTIVE_NEGATION(c, b)	\
779981e6b25SMatt Jacob 	ISPBSMX(c, ((b == 0)? 0 : ISP1080_BUS1_OFF) + 28, 5, 0x01)
780981e6b25SMatt Jacob #define	ISP1080_NVRAM_SELECTION_TIMEOUT(c, b)		\
781981e6b25SMatt Jacob 	(((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 30]) | \
782981e6b25SMatt Jacob 	((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 31] << 8))
783981e6b25SMatt Jacob #define	ISP1080_NVRAM_MAX_QUEUE_DEPTH(c, b)		\
784981e6b25SMatt Jacob 	(((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 32]) | \
785981e6b25SMatt Jacob 	((c)[((b == 0)? 0 : ISP1080_BUS1_OFF) + 33] << 8))
786981e6b25SMatt Jacob 
787981e6b25SMatt Jacob #define	ISP1080_NVRAM_TARGOFF(b)		\
788981e6b25SMatt Jacob 	((b == 0)? 40: (40 + ISP1080_BUS1_OFF))
789981e6b25SMatt Jacob #define	ISP1080_NVRAM_TARGSIZE			6
790981e6b25SMatt Jacob #define	_IxT8(tgt, tidx, b)			\
791981e6b25SMatt Jacob 	(ISP1080_NVRAM_TARGOFF((b)) + (ISP1080_NVRAM_TARGSIZE * (tgt)) + (tidx))
792981e6b25SMatt Jacob 
793981e6b25SMatt Jacob #define	ISP1080_NVRAM_TGT_RENEG(c, t, b)		\
794981e6b25SMatt Jacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 0, 0x01)
795981e6b25SMatt Jacob #define	ISP1080_NVRAM_TGT_QFRZ(c, t, b)			\
796981e6b25SMatt Jacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 1, 0x01)
797981e6b25SMatt Jacob #define	ISP1080_NVRAM_TGT_ARQ(c, t, b)			\
798981e6b25SMatt Jacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 2, 0x01)
799981e6b25SMatt Jacob #define	ISP1080_NVRAM_TGT_TQING(c, t, b)		\
800981e6b25SMatt Jacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 3, 0x01)
801981e6b25SMatt Jacob #define	ISP1080_NVRAM_TGT_SYNC(c, t, b)			\
802981e6b25SMatt Jacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 4, 0x01)
803981e6b25SMatt Jacob #define	ISP1080_NVRAM_TGT_WIDE(c, t, b)			\
804981e6b25SMatt Jacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 5, 0x01)
805981e6b25SMatt Jacob #define	ISP1080_NVRAM_TGT_PARITY(c, t, b)		\
806981e6b25SMatt Jacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 6, 0x01)
807981e6b25SMatt Jacob #define	ISP1080_NVRAM_TGT_DISC(c, t, b)			\
808981e6b25SMatt Jacob 	ISPBSMX(c, _IxT8(t, 0, (b)), 7, 0x01)
809981e6b25SMatt Jacob #define	ISP1080_NVRAM_TGT_EXEC_THROTTLE(c, t, b)	\
810981e6b25SMatt Jacob 	ISPBSMX(c, _IxT8(t, 1, (b)), 0, 0xff)
811981e6b25SMatt Jacob #define	ISP1080_NVRAM_TGT_SYNC_PERIOD(c, t, b)		\
812981e6b25SMatt Jacob 	ISPBSMX(c, _IxT8(t, 2, (b)), 0, 0xff)
813981e6b25SMatt Jacob #define	ISP1080_NVRAM_TGT_SYNC_OFFSET(c, t, b)		\
814981e6b25SMatt Jacob 	ISPBSMX(c, _IxT8(t, 3, (b)), 0, 0x0f)
815981e6b25SMatt Jacob #define	ISP1080_NVRAM_TGT_DEVICE_ENABLE(c, t, b)	\
816981e6b25SMatt Jacob 	ISPBSMX(c, _IxT8(t, 3, (b)), 4, 0x01)
817981e6b25SMatt Jacob #define	ISP1080_NVRAM_TGT_LUN_DISABLE(c, t, b)		\
818981e6b25SMatt Jacob 	ISPBSMX(c, _IxT8(t, 3, (b)), 5, 0x01)
819981e6b25SMatt Jacob 
820c211f23bSMatt Jacob #define	ISP12160_NVRAM_HBA_ENABLE	ISP1080_NVRAM_HBA_ENABLE
821c211f23bSMatt Jacob #define	ISP12160_NVRAM_BURST_ENABLE	ISP1080_NVRAM_BURST_ENABLE
822c211f23bSMatt Jacob #define	ISP12160_NVRAM_FIFO_THRESHOLD	ISP1080_NVRAM_FIFO_THRESHOLD
823c211f23bSMatt Jacob #define	ISP12160_NVRAM_AUTO_TERM_SUPPORT	ISP1080_NVRAM_AUTO_TERM_SUPPORT
824c211f23bSMatt Jacob #define	ISP12160_NVRAM_BUS0_TERM_MODE	ISP1080_NVRAM_BUS0_TERM_MODE
825c211f23bSMatt Jacob #define	ISP12160_NVRAM_BUS1_TERM_MODE	ISP1080_NVRAM_BUS1_TERM_MODE
826c211f23bSMatt Jacob #define	ISP12160_ISP_PARAMETER		ISP12160_ISP_PARAMETER
827c211f23bSMatt Jacob #define	ISP12160_FAST_POST		ISP1080_FAST_POST
828c211f23bSMatt Jacob #define	ISP12160_REPORT_LVD_TRANSITION	ISP1080_REPORT_LVD_TRANSTION
829c211f23bSMatt Jacob 
830c211f23bSMatt Jacob #define	ISP12160_NVRAM_INITIATOR_ID			\
831c211f23bSMatt Jacob 	ISP1080_NVRAM_INITIATOR_ID
832c211f23bSMatt Jacob #define	ISP12160_NVRAM_BUS_RESET_DELAY			\
833c211f23bSMatt Jacob 	ISP1080_NVRAM_BUS_RESET_DELAY
834c211f23bSMatt Jacob #define	ISP12160_NVRAM_BUS_RETRY_COUNT			\
835c211f23bSMatt Jacob 	ISP1080_NVRAM_BUS_RETRY_COUNT
836c211f23bSMatt Jacob #define	ISP12160_NVRAM_BUS_RETRY_DELAY			\
837c211f23bSMatt Jacob 	ISP1080_NVRAM_BUS_RETRY_DELAY
838c211f23bSMatt Jacob #define	ISP12160_NVRAM_ASYNC_DATA_SETUP_TIME		\
839c211f23bSMatt Jacob 	ISP1080_NVRAM_ASYNC_DATA_SETUP_TIME
840c211f23bSMatt Jacob #define	ISP12160_NVRAM_REQ_ACK_ACTIVE_NEGATION		\
841c211f23bSMatt Jacob 	ISP1080_NVRAM_REQ_ACK_ACTIVE_NEGATION
842c211f23bSMatt Jacob #define	ISP12160_NVRAM_DATA_LINE_ACTIVE_NEGATION	\
843c211f23bSMatt Jacob 	ISP1080_NVRAM_DATA_LINE_ACTIVE_NEGATION
844c211f23bSMatt Jacob #define	ISP12160_NVRAM_SELECTION_TIMEOUT		\
845c211f23bSMatt Jacob 	ISP1080_NVRAM_SELECTION_TIMEOUT
846c211f23bSMatt Jacob #define	ISP12160_NVRAM_MAX_QUEUE_DEPTH			\
847c211f23bSMatt Jacob 	ISP1080_NVRAM_MAX_QUEUE_DEPTH
848c211f23bSMatt Jacob 
849c211f23bSMatt Jacob 
850c211f23bSMatt Jacob #define	ISP12160_BUS0_OFF	24
851c211f23bSMatt Jacob #define	ISP12160_BUS1_OFF	136
852c211f23bSMatt Jacob 
853c211f23bSMatt Jacob #define	ISP12160_NVRAM_TARGOFF(b)		\
854c211f23bSMatt Jacob 	(((b == 0)? ISP12160_BUS0_OFF : ISP12160_BUS1_OFF) + 16)
855c211f23bSMatt Jacob 
856c211f23bSMatt Jacob #define	ISP12160_NVRAM_TARGSIZE			6
857c211f23bSMatt Jacob #define	_IxT16(tgt, tidx, b)			\
858c211f23bSMatt Jacob 	(ISP12160_NVRAM_TARGOFF((b))+(ISP12160_NVRAM_TARGSIZE * (tgt))+(tidx))
859c211f23bSMatt Jacob 
860c211f23bSMatt Jacob #define	ISP12160_NVRAM_TGT_RENEG(c, t, b)		\
861c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 0, 0x01)
862c211f23bSMatt Jacob #define	ISP12160_NVRAM_TGT_QFRZ(c, t, b)		\
863c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 1, 0x01)
864c211f23bSMatt Jacob #define	ISP12160_NVRAM_TGT_ARQ(c, t, b)			\
865c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 2, 0x01)
866c211f23bSMatt Jacob #define	ISP12160_NVRAM_TGT_TQING(c, t, b)		\
867c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 3, 0x01)
868c211f23bSMatt Jacob #define	ISP12160_NVRAM_TGT_SYNC(c, t, b)		\
869c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 4, 0x01)
870c211f23bSMatt Jacob #define	ISP12160_NVRAM_TGT_WIDE(c, t, b)		\
871c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 5, 0x01)
872c211f23bSMatt Jacob #define	ISP12160_NVRAM_TGT_PARITY(c, t, b)		\
873c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 6, 0x01)
874c211f23bSMatt Jacob #define	ISP12160_NVRAM_TGT_DISC(c, t, b)		\
875c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 0, (b)), 7, 0x01)
876c211f23bSMatt Jacob 
877c211f23bSMatt Jacob #define	ISP12160_NVRAM_TGT_EXEC_THROTTLE(c, t, b)	\
878c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 1, (b)), 0, 0xff)
879c211f23bSMatt Jacob #define	ISP12160_NVRAM_TGT_SYNC_PERIOD(c, t, b)		\
880c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 2, (b)), 0, 0xff)
881c211f23bSMatt Jacob 
882c211f23bSMatt Jacob #define	ISP12160_NVRAM_TGT_SYNC_OFFSET(c, t, b)		\
883c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 3, (b)), 0, 0x1f)
884c211f23bSMatt Jacob #define	ISP12160_NVRAM_TGT_DEVICE_ENABLE(c, t, b)	\
885c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 3, (b)), 5, 0x01)
886c211f23bSMatt Jacob 
887c211f23bSMatt Jacob #define	ISP12160_NVRAM_PPR_OPTIONS(c, t, b)		\
888c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 4, (b)), 0, 0x0f)
889c211f23bSMatt Jacob #define	ISP12160_NVRAM_PPR_WIDTH(c, t, b)		\
890c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 4, (b)), 4, 0x03)
891c211f23bSMatt Jacob #define	ISP12160_NVRAM_PPR_ENABLE(c, t, b)		\
892c211f23bSMatt Jacob 	ISPBSMX(c, _IxT16(t, 4, (b)), 7, 0x01)
893c211f23bSMatt Jacob 
894981e6b25SMatt Jacob /*
895478f8a96SJustin T. Gibbs  * Qlogic 2XXX NVRAM is an array of 256 bytes.
896478f8a96SJustin T. Gibbs  *
897478f8a96SJustin T. Gibbs  * Some portion of the front of this is for general RISC engine parameters,
898478f8a96SJustin T. Gibbs  * mostly reflecting the state of the last INITIALIZE FIRMWARE mailbox command.
899478f8a96SJustin T. Gibbs  *
900478f8a96SJustin T. Gibbs  * This is followed by some general host adapter parameters, and ends with
901478f8a96SJustin T. Gibbs  * a checksum xor byte at offset 255. For non-byte entities data is stored
902478f8a96SJustin T. Gibbs  * in Little Endian order.
903478f8a96SJustin T. Gibbs  */
904478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_SIZE	256
905478f8a96SJustin T. Gibbs /* ISP_NVRAM_VERSION is in same overall place */
906478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_RISCVER(c)		(c)[6]
90768ce4ba5SMatt Jacob #define	ISP2100_NVRAM_OPTIONS(c)		(c)[8]
908478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_MAXFRAMELENGTH(c)		(((c)[10]) | ((c)[11] << 8))
909478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_MAXIOCBALLOCATION(c)	(((c)[12]) | ((c)[13] << 8))
910478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_EXECUTION_THROTTLE(c)	(((c)[14]) | ((c)[15] << 8))
911478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_RETRY_COUNT(c)		(c)[16]
912478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_RETRY_DELAY(c)		(c)[17]
913478f8a96SJustin T. Gibbs 
914a96d513dSMatt Jacob #define	ISP2100_NVRAM_PORT_NAME(c)	(\
915478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[18]) << 56) | \
916478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[19]) << 48) | \
917478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[20]) << 40) | \
918478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[21]) << 32) | \
919478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[22]) << 24) | \
920478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[23]) << 16) | \
921478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[24]) <<  8) | \
922478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[25]) <<  0))
923a96d513dSMatt Jacob 
924f1535c02SMatt Jacob #define	ISP2100_NVRAM_HARDLOOPID(c)		(c)[26]
925478f8a96SJustin T. Gibbs 
926a96d513dSMatt Jacob #define	ISP2100_NVRAM_NODE_NAME(c)	(\
927a96d513dSMatt Jacob 		(((u_int64_t)(c)[30]) << 56) | \
928a96d513dSMatt Jacob 		(((u_int64_t)(c)[31]) << 48) | \
929a96d513dSMatt Jacob 		(((u_int64_t)(c)[32]) << 40) | \
930a96d513dSMatt Jacob 		(((u_int64_t)(c)[33]) << 32) | \
931a96d513dSMatt Jacob 		(((u_int64_t)(c)[34]) << 24) | \
932a96d513dSMatt Jacob 		(((u_int64_t)(c)[35]) << 16) | \
933a96d513dSMatt Jacob 		(((u_int64_t)(c)[36]) <<  8) | \
934a96d513dSMatt Jacob 		(((u_int64_t)(c)[37]) <<  0))
935a96d513dSMatt Jacob 
93668ce4ba5SMatt Jacob #define	ISP2100_NVRAM_HBA_OPTIONS(c)		(c)[70]
937478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_HBA_DISABLE(c)		ISPBSMX(c, 70, 0, 0x01)
938478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_BIOS_DISABLE(c)		ISPBSMX(c, 70, 1, 0x01)
939478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_LUN_DISABLE(c)		ISPBSMX(c, 70, 2, 0x01)
940478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_ENABLE_SELECT_BOOT(c)	ISPBSMX(c, 70, 3, 0x01)
941478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_DISABLE_CODELOAD(c)	ISPBSMX(c, 70, 4, 0x01)
942478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_SET_CACHELINESZ(c)	ISPBSMX(c, 70, 5, 0x01)
943478f8a96SJustin T. Gibbs 
944478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_BOOT_NODE_NAME(c)	(\
945478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[72]) << 56) | \
946478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[73]) << 48) | \
947478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[74]) << 40) | \
948478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[75]) << 32) | \
949478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[76]) << 24) | \
950478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[77]) << 16) | \
951478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[78]) <<  8) | \
952478f8a96SJustin T. Gibbs 		(((u_int64_t)(c)[79]) <<  0))
95368ce4ba5SMatt Jacob 
954478f8a96SJustin T. Gibbs #define	ISP2100_NVRAM_BOOT_LUN(c)		(c)[80]
955478f8a96SJustin T. Gibbs 
9566054c3f6SMatt Jacob #endif	/* _ISPREG_H */
957