157c801f5SMatt Jacob /* $Id: ispmbox.h,v 1.6 1999/02/09 01:05:42 mjacob Exp $ */ 257c801f5SMatt Jacob /* release_03_16_99 */ 36054c3f6SMatt Jacob /* 4478f8a96SJustin T. Gibbs * Mailbox and Queue Entry Definitions for for Qlogic ISP SCSI adapters. 56054c3f6SMatt Jacob * 66054c3f6SMatt Jacob *--------------------------------------- 76054c3f6SMatt Jacob * Copyright (c) 1997, 1998 by Matthew Jacob 86054c3f6SMatt Jacob * NASA/Ames Research Center 96054c3f6SMatt Jacob * All rights reserved. 106054c3f6SMatt Jacob *--------------------------------------- 116054c3f6SMatt Jacob * 126054c3f6SMatt Jacob * Redistribution and use in source and binary forms, with or without 136054c3f6SMatt Jacob * modification, are permitted provided that the following conditions 146054c3f6SMatt Jacob * are met: 156054c3f6SMatt Jacob * 1. Redistributions of source code must retain the above copyright 166054c3f6SMatt Jacob * notice immediately at the beginning of the file, without modification, 176054c3f6SMatt Jacob * this list of conditions, and the following disclaimer. 186054c3f6SMatt Jacob * 2. Redistributions in binary form must reproduce the above copyright 196054c3f6SMatt Jacob * notice, this list of conditions and the following disclaimer in the 206054c3f6SMatt Jacob * documentation and/or other materials provided with the distribution. 216054c3f6SMatt Jacob * 3. The name of the author may not be used to endorse or promote products 226054c3f6SMatt Jacob * derived from this software without specific prior written permission. 236054c3f6SMatt Jacob * 246054c3f6SMatt Jacob * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 256054c3f6SMatt Jacob * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 266054c3f6SMatt Jacob * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 276054c3f6SMatt Jacob * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR 286054c3f6SMatt Jacob * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 296054c3f6SMatt Jacob * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 306054c3f6SMatt Jacob * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 316054c3f6SMatt Jacob * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 326054c3f6SMatt Jacob * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 336054c3f6SMatt Jacob * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 346054c3f6SMatt Jacob * SUCH DAMAGE. 356054c3f6SMatt Jacob * 366054c3f6SMatt Jacob */ 376054c3f6SMatt Jacob #ifndef _ISPMBOX_H 386054c3f6SMatt Jacob #define _ISPMBOX_H 396054c3f6SMatt Jacob 406054c3f6SMatt Jacob /* 416054c3f6SMatt Jacob * Mailbox Command Opcodes 426054c3f6SMatt Jacob */ 436054c3f6SMatt Jacob 446054c3f6SMatt Jacob #define MBOX_NO_OP 0x0000 456054c3f6SMatt Jacob #define MBOX_LOAD_RAM 0x0001 466054c3f6SMatt Jacob #define MBOX_EXEC_FIRMWARE 0x0002 476054c3f6SMatt Jacob #define MBOX_DUMP_RAM 0x0003 486054c3f6SMatt Jacob #define MBOX_WRITE_RAM_WORD 0x0004 496054c3f6SMatt Jacob #define MBOX_READ_RAM_WORD 0x0005 506054c3f6SMatt Jacob #define MBOX_MAILBOX_REG_TEST 0x0006 516054c3f6SMatt Jacob #define MBOX_VERIFY_CHECKSUM 0x0007 526054c3f6SMatt Jacob #define MBOX_ABOUT_FIRMWARE 0x0008 536054c3f6SMatt Jacob /* 9 */ 546054c3f6SMatt Jacob /* a */ 556054c3f6SMatt Jacob /* b */ 566054c3f6SMatt Jacob /* c */ 576054c3f6SMatt Jacob /* d */ 586054c3f6SMatt Jacob #define MBOX_CHECK_FIRMWARE 0x000e 596054c3f6SMatt Jacob /* f */ 606054c3f6SMatt Jacob #define MBOX_INIT_REQ_QUEUE 0x0010 616054c3f6SMatt Jacob #define MBOX_INIT_RES_QUEUE 0x0011 626054c3f6SMatt Jacob #define MBOX_EXECUTE_IOCB 0x0012 636054c3f6SMatt Jacob #define MBOX_WAKE_UP 0x0013 646054c3f6SMatt Jacob #define MBOX_STOP_FIRMWARE 0x0014 656054c3f6SMatt Jacob #define MBOX_ABORT 0x0015 666054c3f6SMatt Jacob #define MBOX_ABORT_DEVICE 0x0016 676054c3f6SMatt Jacob #define MBOX_ABORT_TARGET 0x0017 686054c3f6SMatt Jacob #define MBOX_BUS_RESET 0x0018 696054c3f6SMatt Jacob #define MBOX_STOP_QUEUE 0x0019 706054c3f6SMatt Jacob #define MBOX_START_QUEUE 0x001a 716054c3f6SMatt Jacob #define MBOX_SINGLE_STEP_QUEUE 0x001b 726054c3f6SMatt Jacob #define MBOX_ABORT_QUEUE 0x001c 736054c3f6SMatt Jacob #define MBOX_GET_DEV_QUEUE_STATUS 0x001d 746054c3f6SMatt Jacob /* 1e */ 756054c3f6SMatt Jacob #define MBOX_GET_FIRMWARE_STATUS 0x001f 766054c3f6SMatt Jacob #define MBOX_GET_INIT_SCSI_ID 0x0020 776054c3f6SMatt Jacob #define MBOX_GET_SELECT_TIMEOUT 0x0021 786054c3f6SMatt Jacob #define MBOX_GET_RETRY_COUNT 0x0022 796054c3f6SMatt Jacob #define MBOX_GET_TAG_AGE_LIMIT 0x0023 806054c3f6SMatt Jacob #define MBOX_GET_CLOCK_RATE 0x0024 816054c3f6SMatt Jacob #define MBOX_GET_ACT_NEG_STATE 0x0025 826054c3f6SMatt Jacob #define MBOX_GET_ASYNC_DATA_SETUP_TIME 0x0026 836054c3f6SMatt Jacob #define MBOX_GET_SBUS_PARAMS 0x0027 846054c3f6SMatt Jacob #define MBOX_GET_TARGET_PARAMS 0x0028 856054c3f6SMatt Jacob #define MBOX_GET_DEV_QUEUE_PARAMS 0x0029 866054c3f6SMatt Jacob /* 2a */ 876054c3f6SMatt Jacob /* 2b */ 886054c3f6SMatt Jacob /* 2c */ 896054c3f6SMatt Jacob /* 2d */ 906054c3f6SMatt Jacob /* 2e */ 916054c3f6SMatt Jacob /* 2f */ 926054c3f6SMatt Jacob #define MBOX_SET_INIT_SCSI_ID 0x0030 936054c3f6SMatt Jacob #define MBOX_SET_SELECT_TIMEOUT 0x0031 946054c3f6SMatt Jacob #define MBOX_SET_RETRY_COUNT 0x0032 956054c3f6SMatt Jacob #define MBOX_SET_TAG_AGE_LIMIT 0x0033 966054c3f6SMatt Jacob #define MBOX_SET_CLOCK_RATE 0x0034 976054c3f6SMatt Jacob #define MBOX_SET_ACTIVE_NEG_STATE 0x0035 986054c3f6SMatt Jacob #define MBOX_SET_ASYNC_DATA_SETUP_TIME 0x0036 996054c3f6SMatt Jacob #define MBOX_SET_SBUS_CONTROL_PARAMS 0x0037 1006054c3f6SMatt Jacob #define MBOX_SET_PCI_PARAMETERS 0x0037 1016054c3f6SMatt Jacob #define MBOX_SET_TARGET_PARAMS 0x0038 1026054c3f6SMatt Jacob #define MBOX_SET_DEV_QUEUE_PARAMS 0x0039 1036054c3f6SMatt Jacob /* 3a */ 1046054c3f6SMatt Jacob /* 3b */ 1056054c3f6SMatt Jacob /* 3c */ 1066054c3f6SMatt Jacob /* 3d */ 1076054c3f6SMatt Jacob /* 3e */ 1086054c3f6SMatt Jacob /* 3f */ 1096054c3f6SMatt Jacob #define MBOX_RETURN_BIOS_BLOCK_ADDR 0x0040 1106054c3f6SMatt Jacob #define MBOX_WRITE_FOUR_RAM_WORDS 0x0041 1116054c3f6SMatt Jacob #define MBOX_EXEC_BIOS_IOCB 0x0042 112cbf57b47SMatt Jacob #define MBOX_SET_FW_FEATURES 0x004a 113cbf57b47SMatt Jacob #define MBOX_GET_FW_FEATURES 0x004b 114cbf57b47SMatt Jacob #define FW_FEATURE_LVD_NOTIFY 0x2 115cbf57b47SMatt Jacob #define FW_FEATURE_FAST_POST 0x1 1166054c3f6SMatt Jacob 1176054c3f6SMatt Jacob /* These are for the ISP2100 FC cards */ 1186054c3f6SMatt Jacob #define MBOX_GET_LOOP_ID 0x20 1196054c3f6SMatt Jacob #define MBOX_EXEC_COMMAND_IOCB_A64 0x54 1206054c3f6SMatt Jacob #define MBOX_INIT_FIRMWARE 0x60 1216054c3f6SMatt Jacob #define MBOX_GET_INIT_CONTROL_BLOCK 0x61 1226054c3f6SMatt Jacob #define MBOX_INIT_LIP 0x62 1236054c3f6SMatt Jacob #define MBOX_GET_FC_AL_POSITION_MAP 0x63 1246054c3f6SMatt Jacob #define MBOX_GET_PORT_DB 0x64 1256054c3f6SMatt Jacob #define MBOX_CLEAR_ACA 0x65 1266054c3f6SMatt Jacob #define MBOX_TARGET_RESET 0x66 1276054c3f6SMatt Jacob #define MBOX_CLEAR_TASK_SET 0x67 1286054c3f6SMatt Jacob #define MBOX_ABORT_TASK_SET 0x68 1296054c3f6SMatt Jacob #define MBOX_GET_FW_STATE 0x69 13057c801f5SMatt Jacob #define MBOX_GET_PORT_NAME 0x6a 13157c801f5SMatt Jacob #define MBOX_GET_LINK_STATUS 0x6b 132478f8a96SJustin T. Gibbs #define MBOX_INIT_LIP_RESET 0x6c 133478f8a96SJustin T. Gibbs #define MBOX_INIT_LIP_LOGIN 0x72 1346054c3f6SMatt Jacob 1356054c3f6SMatt Jacob #define ISP2100_SET_PCI_PARAM 0x00ff 1366054c3f6SMatt Jacob 1376054c3f6SMatt Jacob #define MBOX_BUSY 0x04 1386054c3f6SMatt Jacob 1396054c3f6SMatt Jacob typedef struct { 1406054c3f6SMatt Jacob u_int16_t param[8]; 1416054c3f6SMatt Jacob } mbreg_t; 1426054c3f6SMatt Jacob 1436054c3f6SMatt Jacob /* 144478f8a96SJustin T. Gibbs * Mailbox Command Complete Status Codes 145478f8a96SJustin T. Gibbs */ 146478f8a96SJustin T. Gibbs #define MBOX_COMMAND_COMPLETE 0x4000 147478f8a96SJustin T. Gibbs #define MBOX_INVALID_COMMAND 0x4001 148478f8a96SJustin T. Gibbs #define MBOX_HOST_INTERFACE_ERROR 0x4002 149478f8a96SJustin T. Gibbs #define MBOX_TEST_FAILED 0x4003 150478f8a96SJustin T. Gibbs #define MBOX_COMMAND_ERROR 0x4005 151478f8a96SJustin T. Gibbs #define MBOX_COMMAND_PARAM_ERROR 0x4006 152478f8a96SJustin T. Gibbs 153478f8a96SJustin T. Gibbs /* 154478f8a96SJustin T. Gibbs * Asynchronous event status codes 155478f8a96SJustin T. Gibbs */ 156478f8a96SJustin T. Gibbs #define ASYNC_BUS_RESET 0x8001 157478f8a96SJustin T. Gibbs #define ASYNC_SYSTEM_ERROR 0x8002 158478f8a96SJustin T. Gibbs #define ASYNC_RQS_XFER_ERR 0x8003 159478f8a96SJustin T. Gibbs #define ASYNC_RSP_XFER_ERR 0x8004 160478f8a96SJustin T. Gibbs #define ASYNC_QWAKEUP 0x8005 161478f8a96SJustin T. Gibbs #define ASYNC_TIMEOUT_RESET 0x8006 162ff717ff3SMatt Jacob #define ASYNC_DEVICE_RESET 0x8007 163478f8a96SJustin T. Gibbs #define ASYNC_EXTMSG_UNDERRUN 0x800A 164478f8a96SJustin T. Gibbs #define ASYNC_SCAM_INT 0x800B 165478f8a96SJustin T. Gibbs #define ASYNC_HUNG_SCSI 0x800C 166478f8a96SJustin T. Gibbs #define ASYNC_KILLED_BUS 0x800D 167478f8a96SJustin T. Gibbs #define ASYNC_BUS_TRANSIT 0x800E /* LVD -> HVD, eg. */ 168478f8a96SJustin T. Gibbs #define ASYNC_CMD_CMPLT 0x8020 169478f8a96SJustin T. Gibbs #define ASYNC_CTIO_DONE 0x8021 170478f8a96SJustin T. Gibbs 171478f8a96SJustin T. Gibbs /* for ISP2100 only */ 172478f8a96SJustin T. Gibbs #define ASYNC_LIP_OCCURRED 0x8010 173478f8a96SJustin T. Gibbs #define ASYNC_LOOP_UP 0x8011 174478f8a96SJustin T. Gibbs #define ASYNC_LOOP_DOWN 0x8012 175478f8a96SJustin T. Gibbs #define ASYNC_LOOP_RESET 0x8013 176ff717ff3SMatt Jacob #define ASYNC_PDB_CHANGED 0x8014 177478f8a96SJustin T. Gibbs #define ASYNC_CHANGE_NOTIFY 0x8015 178478f8a96SJustin T. Gibbs 179478f8a96SJustin T. Gibbs /* 1806054c3f6SMatt Jacob * Command Structure Definitions 1816054c3f6SMatt Jacob */ 1826054c3f6SMatt Jacob 1836054c3f6SMatt Jacob typedef struct { 1846054c3f6SMatt Jacob u_int32_t ds_base; 1856054c3f6SMatt Jacob u_int32_t ds_count; 1866054c3f6SMatt Jacob } ispds_t; 1876054c3f6SMatt Jacob 1886054c3f6SMatt Jacob typedef struct { 1896054c3f6SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 1906054c3f6SMatt Jacob u_int8_t rqs_entry_count; 1916054c3f6SMatt Jacob u_int8_t rqs_entry_type; 1926054c3f6SMatt Jacob u_int8_t rqs_flags; 1936054c3f6SMatt Jacob u_int8_t rqs_seqno; 1946054c3f6SMatt Jacob #else 1956054c3f6SMatt Jacob u_int8_t rqs_entry_type; 1966054c3f6SMatt Jacob u_int8_t rqs_entry_count; 1976054c3f6SMatt Jacob u_int8_t rqs_seqno; 1986054c3f6SMatt Jacob u_int8_t rqs_flags; 1996054c3f6SMatt Jacob #endif 2006054c3f6SMatt Jacob } isphdr_t; 2016054c3f6SMatt Jacob 2026054c3f6SMatt Jacob /* RQS Flag definitions */ 2036054c3f6SMatt Jacob #define RQSFLAG_CONTINUATION 0x01 2046054c3f6SMatt Jacob #define RQSFLAG_FULL 0x02 2056054c3f6SMatt Jacob #define RQSFLAG_BADHEADER 0x04 2066054c3f6SMatt Jacob #define RQSFLAG_BADPACKET 0x08 2076054c3f6SMatt Jacob 2086054c3f6SMatt Jacob /* RQS entry_type definitions */ 209478f8a96SJustin T. Gibbs #define RQSTYPE_REQUEST 0x01 210478f8a96SJustin T. Gibbs #define RQSTYPE_DATASEG 0x02 211478f8a96SJustin T. Gibbs #define RQSTYPE_RESPONSE 0x03 212478f8a96SJustin T. Gibbs #define RQSTYPE_MARKER 0x04 213478f8a96SJustin T. Gibbs #define RQSTYPE_CMDONLY 0x05 214478f8a96SJustin T. Gibbs #define RQSTYPE_ATIO 0x06 /* Target Mode */ 215478f8a96SJustin T. Gibbs #define RQSTYPE_CTIO0 0x07 /* Target Mode */ 216478f8a96SJustin T. Gibbs #define RQSTYPE_SCAM 0x08 217478f8a96SJustin T. Gibbs #define RQSTYPE_A64 0x09 218478f8a96SJustin T. Gibbs #define RQSTYPE_A64_CONT 0x0a 219478f8a96SJustin T. Gibbs #define RQSTYPE_ENABLE_LUN 0x0b /* Target Mode */ 220478f8a96SJustin T. Gibbs #define RQSTYPE_MODIFY_LUN 0x0c /* Target Mode */ 221478f8a96SJustin T. Gibbs #define RQSTYPE_NOTIFY 0x0d /* Target Mode */ 222478f8a96SJustin T. Gibbs #define RQSTYPE_NOTIFY_ACK 0x0e /* Target Mode */ 223478f8a96SJustin T. Gibbs #define RQSTYPE_CTIO1 0x0f /* Target Mode */ 224478f8a96SJustin T. Gibbs #define RQSTYPE_STATUS_CONT 0x10 225478f8a96SJustin T. Gibbs #define RQSTYPE_T2RQS 0x11 226478f8a96SJustin T. Gibbs 227478f8a96SJustin T. Gibbs #define RQSTYPE_T4RQS 0x15 228478f8a96SJustin T. Gibbs #define RQSTYPE_ATIO2 0x16 229478f8a96SJustin T. Gibbs #define RQSTYPE_CTIO2 0x17 230478f8a96SJustin T. Gibbs #define RQSTYPE_CSET0 0x18 231478f8a96SJustin T. Gibbs #define RQSTYPE_T3RQS 0x19 232478f8a96SJustin T. Gibbs 233478f8a96SJustin T. Gibbs #define RQSTYPE_CTIO3 0x1f 2346054c3f6SMatt Jacob 2356054c3f6SMatt Jacob 2366054c3f6SMatt Jacob #define ISP_RQDSEG 4 2376054c3f6SMatt Jacob typedef struct { 2386054c3f6SMatt Jacob isphdr_t req_header; 2396054c3f6SMatt Jacob u_int32_t req_handle; 2406054c3f6SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 2416054c3f6SMatt Jacob u_int8_t req_target; 2426054c3f6SMatt Jacob u_int8_t req_lun_trn; 2436054c3f6SMatt Jacob #else 2446054c3f6SMatt Jacob u_int8_t req_lun_trn; 2456054c3f6SMatt Jacob u_int8_t req_target; 2466054c3f6SMatt Jacob #endif 2476054c3f6SMatt Jacob u_int16_t req_cdblen; 2486054c3f6SMatt Jacob #define req_modifier req_cdblen /* marker packet */ 2496054c3f6SMatt Jacob u_int16_t req_flags; 250ff717ff3SMatt Jacob u_int16_t req_reserved; 2516054c3f6SMatt Jacob u_int16_t req_time; 2526054c3f6SMatt Jacob u_int16_t req_seg_count; 2536054c3f6SMatt Jacob u_int8_t req_cdb[12]; 2546054c3f6SMatt Jacob ispds_t req_dataseg[ISP_RQDSEG]; 2556054c3f6SMatt Jacob } ispreq_t; 2566054c3f6SMatt Jacob 2576054c3f6SMatt Jacob #define ISP_RQDSEG_T2 3 2586054c3f6SMatt Jacob typedef struct { 2596054c3f6SMatt Jacob isphdr_t req_header; 2606054c3f6SMatt Jacob u_int32_t req_handle; 2616054c3f6SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 2626054c3f6SMatt Jacob u_int8_t req_target; 2636054c3f6SMatt Jacob u_int8_t req_lun_trn; 2646054c3f6SMatt Jacob #else 2656054c3f6SMatt Jacob u_int8_t req_lun_trn; 2666054c3f6SMatt Jacob u_int8_t req_target; 2676054c3f6SMatt Jacob #endif 268ff717ff3SMatt Jacob u_int16_t req_scclun; 2696054c3f6SMatt Jacob u_int16_t req_flags; 2706054c3f6SMatt Jacob u_int16_t _res2; 2716054c3f6SMatt Jacob u_int16_t req_time; 2726054c3f6SMatt Jacob u_int16_t req_seg_count; 2736054c3f6SMatt Jacob u_int32_t req_cdb[4]; 2746054c3f6SMatt Jacob u_int32_t req_totalcnt; 2756054c3f6SMatt Jacob ispds_t req_dataseg[ISP_RQDSEG_T2]; 2766054c3f6SMatt Jacob } ispreqt2_t; 2776054c3f6SMatt Jacob 2786054c3f6SMatt Jacob /* req_flag values */ 2796054c3f6SMatt Jacob #define REQFLAG_NODISCON 0x0001 2806054c3f6SMatt Jacob #define REQFLAG_HTAG 0x0002 2816054c3f6SMatt Jacob #define REQFLAG_OTAG 0x0004 2826054c3f6SMatt Jacob #define REQFLAG_STAG 0x0008 2836054c3f6SMatt Jacob #define REQFLAG_TARGET_RTN 0x0010 2846054c3f6SMatt Jacob 2856054c3f6SMatt Jacob #define REQFLAG_NODATA 0x0000 2866054c3f6SMatt Jacob #define REQFLAG_DATA_IN 0x0020 2876054c3f6SMatt Jacob #define REQFLAG_DATA_OUT 0x0040 2886054c3f6SMatt Jacob #define REQFLAG_DATA_UNKNOWN 0x0060 2896054c3f6SMatt Jacob 2906054c3f6SMatt Jacob #define REQFLAG_DISARQ 0x0100 291478f8a96SJustin T. Gibbs #define REQFLAG_FRC_ASYNC 0x0200 292478f8a96SJustin T. Gibbs #define REQFLAG_FRC_SYNC 0x0400 293478f8a96SJustin T. Gibbs #define REQFLAG_FRC_WIDE 0x0800 294478f8a96SJustin T. Gibbs #define REQFLAG_NOPARITY 0x1000 295478f8a96SJustin T. Gibbs #define REQFLAG_STOPQ 0x2000 296478f8a96SJustin T. Gibbs #define REQFLAG_XTRASNS 0x4000 297478f8a96SJustin T. Gibbs #define REQFLAG_PRIORITY 0x8000 2986054c3f6SMatt Jacob 2996054c3f6SMatt Jacob typedef struct { 3006054c3f6SMatt Jacob isphdr_t req_header; 3016054c3f6SMatt Jacob u_int32_t req_handle; 3026054c3f6SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 3036054c3f6SMatt Jacob u_int8_t req_target; 3046054c3f6SMatt Jacob u_int8_t req_lun_trn; 3056054c3f6SMatt Jacob #else 3066054c3f6SMatt Jacob u_int8_t req_lun_trn; 3076054c3f6SMatt Jacob u_int8_t req_target; 3086054c3f6SMatt Jacob #endif 3096054c3f6SMatt Jacob u_int16_t req_cdblen; 3106054c3f6SMatt Jacob u_int16_t req_flags; 3116054c3f6SMatt Jacob u_int16_t _res1; 3126054c3f6SMatt Jacob u_int16_t req_time; 3136054c3f6SMatt Jacob u_int16_t req_seg_count; 3146054c3f6SMatt Jacob u_int8_t req_cdb[44]; 3156054c3f6SMatt Jacob } ispextreq_t; 3166054c3f6SMatt Jacob 3176054c3f6SMatt Jacob #define ISP_CDSEG 7 3186054c3f6SMatt Jacob typedef struct { 3196054c3f6SMatt Jacob isphdr_t req_header; 3206054c3f6SMatt Jacob u_int32_t _res1; 3216054c3f6SMatt Jacob ispds_t req_dataseg[ISP_CDSEG]; 3226054c3f6SMatt Jacob } ispcontreq_t; 3236054c3f6SMatt Jacob 3246054c3f6SMatt Jacob typedef struct { 3256054c3f6SMatt Jacob isphdr_t req_header; 3266054c3f6SMatt Jacob u_int32_t _res1; 3276054c3f6SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 3286054c3f6SMatt Jacob u_int8_t req_target; 3296054c3f6SMatt Jacob u_int8_t req_lun_trn; 3306054c3f6SMatt Jacob u_int8_t _res2; 3316054c3f6SMatt Jacob u_int8_t req_modifier; 3326054c3f6SMatt Jacob #else 3336054c3f6SMatt Jacob u_int8_t req_lun_trn; 3346054c3f6SMatt Jacob u_int8_t req_target; 3356054c3f6SMatt Jacob u_int8_t req_modifier; 3366054c3f6SMatt Jacob u_int8_t _res2; 3376054c3f6SMatt Jacob #endif 3386054c3f6SMatt Jacob } ispmarkreq_t; 3396054c3f6SMatt Jacob 3406054c3f6SMatt Jacob #define SYNC_DEVICE 0 3416054c3f6SMatt Jacob #define SYNC_TARGET 1 3426054c3f6SMatt Jacob #define SYNC_ALL 2 3436054c3f6SMatt Jacob 3446054c3f6SMatt Jacob typedef struct { 3456054c3f6SMatt Jacob isphdr_t req_header; 3466054c3f6SMatt Jacob u_int32_t req_handle; 3476054c3f6SMatt Jacob u_int16_t req_scsi_status; 3486054c3f6SMatt Jacob u_int16_t req_completion_status; 3496054c3f6SMatt Jacob u_int16_t req_state_flags; 3506054c3f6SMatt Jacob u_int16_t req_status_flags; 3516054c3f6SMatt Jacob u_int16_t req_time; 3526054c3f6SMatt Jacob u_int16_t req_sense_len; 3536054c3f6SMatt Jacob u_int32_t req_resid; 3546054c3f6SMatt Jacob u_int8_t _res1[8]; 3556054c3f6SMatt Jacob u_int8_t req_sense_data[32]; 3566054c3f6SMatt Jacob } ispstatusreq_t; 3576054c3f6SMatt Jacob 3586054c3f6SMatt Jacob /* 3596054c3f6SMatt Jacob * For Qlogic 2100, the high order byte of SCSI status has 3606054c3f6SMatt Jacob * additional meaning. 3616054c3f6SMatt Jacob */ 3626054c3f6SMatt Jacob #define RQCS_RU 0x800 /* Residual Under */ 3636054c3f6SMatt Jacob #define RQCS_RO 0x400 /* Residual Over */ 3646054c3f6SMatt Jacob #define RQCS_SV 0x200 /* Sense Length Valid */ 3656054c3f6SMatt Jacob #define RQCS_RV 0x100 /* Residual Valid */ 3666054c3f6SMatt Jacob 3676054c3f6SMatt Jacob /* 3686054c3f6SMatt Jacob * Completion Status Codes. 3696054c3f6SMatt Jacob */ 3706054c3f6SMatt Jacob #define RQCS_COMPLETE 0x0000 3716054c3f6SMatt Jacob #define RQCS_INCOMPLETE 0x0001 3726054c3f6SMatt Jacob #define RQCS_DMA_ERROR 0x0002 3736054c3f6SMatt Jacob #define RQCS_TRANSPORT_ERROR 0x0003 3746054c3f6SMatt Jacob #define RQCS_RESET_OCCURRED 0x0004 3756054c3f6SMatt Jacob #define RQCS_ABORTED 0x0005 3766054c3f6SMatt Jacob #define RQCS_TIMEOUT 0x0006 3776054c3f6SMatt Jacob #define RQCS_DATA_OVERRUN 0x0007 3786054c3f6SMatt Jacob #define RQCS_COMMAND_OVERRUN 0x0008 3796054c3f6SMatt Jacob #define RQCS_STATUS_OVERRUN 0x0009 3806054c3f6SMatt Jacob #define RQCS_BAD_MESSAGE 0x000a 3816054c3f6SMatt Jacob #define RQCS_NO_MESSAGE_OUT 0x000b 3826054c3f6SMatt Jacob #define RQCS_EXT_ID_FAILED 0x000c 3836054c3f6SMatt Jacob #define RQCS_IDE_MSG_FAILED 0x000d 3846054c3f6SMatt Jacob #define RQCS_ABORT_MSG_FAILED 0x000e 3856054c3f6SMatt Jacob #define RQCS_REJECT_MSG_FAILED 0x000f 3866054c3f6SMatt Jacob #define RQCS_NOP_MSG_FAILED 0x0010 3876054c3f6SMatt Jacob #define RQCS_PARITY_ERROR_MSG_FAILED 0x0011 3886054c3f6SMatt Jacob #define RQCS_DEVICE_RESET_MSG_FAILED 0x0012 3896054c3f6SMatt Jacob #define RQCS_ID_MSG_FAILED 0x0013 3906054c3f6SMatt Jacob #define RQCS_UNEXP_BUS_FREE 0x0014 3916054c3f6SMatt Jacob #define RQCS_DATA_UNDERRUN 0x0015 392478f8a96SJustin T. Gibbs #define RQCS_XACT_ERR1 0x0018 393478f8a96SJustin T. Gibbs #define RQCS_XACT_ERR2 0x0019 394478f8a96SJustin T. Gibbs #define RQCS_XACT_ERR3 0x001A 395478f8a96SJustin T. Gibbs #define RQCS_BAD_ENTRY 0x001B 396478f8a96SJustin T. Gibbs #define RQCS_QUEUE_FULL 0x001C 397478f8a96SJustin T. Gibbs #define RQCS_PHASE_SKIPPED 0x001D 398478f8a96SJustin T. Gibbs #define RQCS_ARQS_FAILED 0x001E 399478f8a96SJustin T. Gibbs #define RQCS_WIDE_FAILED 0x001F 400478f8a96SJustin T. Gibbs #define RQCS_SYNCXFER_FAILED 0x0020 401478f8a96SJustin T. Gibbs #define RQCS_LVD_BUSERR 0x0021 402478f8a96SJustin T. Gibbs 4036054c3f6SMatt Jacob /* 2100 Only Completion Codes */ 4046054c3f6SMatt Jacob #define RQCS_PORT_UNAVAILABLE 0x0028 4056054c3f6SMatt Jacob #define RQCS_PORT_LOGGED_OUT 0x0029 4066054c3f6SMatt Jacob #define RQCS_PORT_CHANGED 0x002A 4076054c3f6SMatt Jacob #define RQCS_PORT_BUSY 0x002B 4086054c3f6SMatt Jacob 4096054c3f6SMatt Jacob /* 4106054c3f6SMatt Jacob * State Flags (not applicable to 2100) 4116054c3f6SMatt Jacob */ 4126054c3f6SMatt Jacob #define RQSF_GOT_BUS 0x0100 4136054c3f6SMatt Jacob #define RQSF_GOT_TARGET 0x0200 4146054c3f6SMatt Jacob #define RQSF_SENT_CDB 0x0400 4156054c3f6SMatt Jacob #define RQSF_XFRD_DATA 0x0800 4166054c3f6SMatt Jacob #define RQSF_GOT_STATUS 0x1000 4176054c3f6SMatt Jacob #define RQSF_GOT_SENSE 0x2000 4186054c3f6SMatt Jacob #define RQSF_XFER_COMPLETE 0x4000 4196054c3f6SMatt Jacob 4206054c3f6SMatt Jacob /* 4216054c3f6SMatt Jacob * Status Flags (not applicable to 2100) 4226054c3f6SMatt Jacob */ 4236054c3f6SMatt Jacob #define RQSTF_DISCONNECT 0x0001 4246054c3f6SMatt Jacob #define RQSTF_SYNCHRONOUS 0x0002 4256054c3f6SMatt Jacob #define RQSTF_PARITY_ERROR 0x0004 4266054c3f6SMatt Jacob #define RQSTF_BUS_RESET 0x0008 4276054c3f6SMatt Jacob #define RQSTF_DEVICE_RESET 0x0010 4286054c3f6SMatt Jacob #define RQSTF_ABORTED 0x0020 4296054c3f6SMatt Jacob #define RQSTF_TIMEOUT 0x0040 4306054c3f6SMatt Jacob #define RQSTF_NEGOTIATION 0x0080 4316054c3f6SMatt Jacob 4326054c3f6SMatt Jacob /* 43357c801f5SMatt Jacob * FC (ISP2100) specific data structures 4346054c3f6SMatt Jacob */ 4356054c3f6SMatt Jacob 4366054c3f6SMatt Jacob /* 4376054c3f6SMatt Jacob * Initialization Control Block 438478f8a96SJustin T. Gibbs * 439478f8a96SJustin T. Gibbs * Version One format. 4406054c3f6SMatt Jacob */ 4416054c3f6SMatt Jacob typedef struct { 4426054c3f6SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 4436054c3f6SMatt Jacob u_int8_t _reserved0; 4446054c3f6SMatt Jacob u_int8_t icb_version; 4456054c3f6SMatt Jacob #else 4466054c3f6SMatt Jacob u_int8_t icb_version; 4476054c3f6SMatt Jacob u_int8_t _reserved0; 4486054c3f6SMatt Jacob #endif 4496054c3f6SMatt Jacob u_int16_t icb_fwoptions; 4506054c3f6SMatt Jacob u_int16_t icb_maxfrmlen; 4516054c3f6SMatt Jacob u_int16_t icb_maxalloc; 4526054c3f6SMatt Jacob u_int16_t icb_execthrottle; 4536054c3f6SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 4546054c3f6SMatt Jacob u_int8_t icb_retry_delay; 4556054c3f6SMatt Jacob u_int8_t icb_retry_count; 4566054c3f6SMatt Jacob #else 4576054c3f6SMatt Jacob u_int8_t icb_retry_count; 4586054c3f6SMatt Jacob u_int8_t icb_retry_delay; 4596054c3f6SMatt Jacob #endif 460478f8a96SJustin T. Gibbs u_int8_t icb_nodename[8]; 4616054c3f6SMatt Jacob u_int16_t icb_hardaddr; 462478f8a96SJustin T. Gibbs #if BYTE_ORDER == BIG_ENDIAN 463478f8a96SJustin T. Gibbs u_int8_t _reserved1; 464478f8a96SJustin T. Gibbs u_int8_t icb_iqdevtype; 465478f8a96SJustin T. Gibbs #else 466478f8a96SJustin T. Gibbs u_int8_t icb_iqdevtype; 467478f8a96SJustin T. Gibbs u_int8_t _reserved1; 468478f8a96SJustin T. Gibbs #endif 469478f8a96SJustin T. Gibbs u_int8_t icb_portname[8]; 4706054c3f6SMatt Jacob u_int16_t icb_rqstout; 4716054c3f6SMatt Jacob u_int16_t icb_rspnsin; 4726054c3f6SMatt Jacob u_int16_t icb_rqstqlen; 4736054c3f6SMatt Jacob u_int16_t icb_rsltqlen; 4746054c3f6SMatt Jacob u_int16_t icb_rqstaddr[4]; 4756054c3f6SMatt Jacob u_int16_t icb_respaddr[4]; 4766054c3f6SMatt Jacob } isp_icb_t; 477478f8a96SJustin T. Gibbs #define ICB_VERSION1 1 4786054c3f6SMatt Jacob 479478f8a96SJustin T. Gibbs #define ICBOPT_HARD_ADDRESS (1<<0) 480478f8a96SJustin T. Gibbs #define ICBOPT_FAIRNESS (1<<1) 481478f8a96SJustin T. Gibbs #define ICBOPT_FULL_DUPLEX (1<<2) 482478f8a96SJustin T. Gibbs #define ICBOPT_FAST_POST (1<<3) 483478f8a96SJustin T. Gibbs #define ICBOPT_TGT_ENABLE (1<<4) 484478f8a96SJustin T. Gibbs #define ICBOPT_INI_DISABLE (1<<5) 485478f8a96SJustin T. Gibbs #define ICBOPT_INI_ADISC (1<<6) 486478f8a96SJustin T. Gibbs #define ICBOPT_INI_TGTTYPE (1<<7) 487478f8a96SJustin T. Gibbs #define ICBOPT_PDBCHANGE_AE (1<<8) 488478f8a96SJustin T. Gibbs #define ICBOPT_NOLIP (1<<9) 489478f8a96SJustin T. Gibbs #define ICBOPT_SRCHDOWN (1<<10) 490478f8a96SJustin T. Gibbs #define ICBOPT_PREVLOOP (1<<11) 491478f8a96SJustin T. Gibbs #define ICBOPT_STOP_ON_QFULL (1<<12) 492478f8a96SJustin T. Gibbs #define ICBOPT_FULL_LOGIN (1<<13) 493478f8a96SJustin T. Gibbs #define ICBOPT_USE_PORTNAME (1<<14) 494478f8a96SJustin T. Gibbs 495478f8a96SJustin T. Gibbs 496478f8a96SJustin T. Gibbs #define ICB_MIN_FRMLEN 256 497478f8a96SJustin T. Gibbs #define ICB_MAX_FRMLEN 2112 4986054c3f6SMatt Jacob #define ICB_DFLT_FRMLEN 1024 499478f8a96SJustin T. Gibbs 500478f8a96SJustin T. Gibbs #define RQRSP_ADDR0015 0 501478f8a96SJustin T. Gibbs #define RQRSP_ADDR1631 1 502478f8a96SJustin T. Gibbs #define RQRSP_ADDR3247 2 503478f8a96SJustin T. Gibbs #define RQRSP_ADDR4863 3 504478f8a96SJustin T. Gibbs 505478f8a96SJustin T. Gibbs 506478f8a96SJustin T. Gibbs #define ICB_NNM0 7 507478f8a96SJustin T. Gibbs #define ICB_NNM1 6 508478f8a96SJustin T. Gibbs #define ICB_NNM2 5 509478f8a96SJustin T. Gibbs #define ICB_NNM3 4 510478f8a96SJustin T. Gibbs #define ICB_NNM4 3 511478f8a96SJustin T. Gibbs #define ICB_NNM5 2 512478f8a96SJustin T. Gibbs #define ICB_NNM6 1 513478f8a96SJustin T. Gibbs #define ICB_NNM7 0 514478f8a96SJustin T. Gibbs 515478f8a96SJustin T. Gibbs #define MAKE_NODE_NAME_FROM_WWN(array, wwn) \ 516478f8a96SJustin T. Gibbs array[ICB_NNM0] = (u_int8_t) ((wwn >> 0) & 0xff), \ 517478f8a96SJustin T. Gibbs array[ICB_NNM1] = (u_int8_t) ((wwn >> 8) & 0xff), \ 518478f8a96SJustin T. Gibbs array[ICB_NNM2] = (u_int8_t) ((wwn >> 16) & 0xff), \ 519478f8a96SJustin T. Gibbs array[ICB_NNM3] = (u_int8_t) ((wwn >> 24) & 0xff), \ 520478f8a96SJustin T. Gibbs array[ICB_NNM4] = (u_int8_t) ((wwn >> 32) & 0xff), \ 521478f8a96SJustin T. Gibbs array[ICB_NNM5] = (u_int8_t) ((wwn >> 40) & 0xff), \ 522478f8a96SJustin T. Gibbs array[ICB_NNM6] = (u_int8_t) ((wwn >> 48) & 0xff), \ 523478f8a96SJustin T. Gibbs array[ICB_NNM7] = (u_int8_t) ((wwn >> 56) & 0xff) 5246054c3f6SMatt Jacob 525ff717ff3SMatt Jacob /* 52657c801f5SMatt Jacob * Port Data Base Element 52757c801f5SMatt Jacob */ 52857c801f5SMatt Jacob 52957c801f5SMatt Jacob typedef struct { 53057c801f5SMatt Jacob u_int16_t pdb_options; 53157c801f5SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 53257c801f5SMatt Jacob u_int8_t pdb_sstate; 53357c801f5SMatt Jacob u_int8_t pdb_mstate; 53457c801f5SMatt Jacob #else 53557c801f5SMatt Jacob u_int8_t pdb_mstate; 53657c801f5SMatt Jacob u_int8_t pdb_sstate; 53757c801f5SMatt Jacob #endif 53857c801f5SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 53957c801f5SMatt Jacob #define BITS2WORD(x) \ 54057c801f5SMatt Jacob (x)[1] << 16 | (x)[2] << 8 | (x)[3] 54157c801f5SMatt Jacob #else 54257c801f5SMatt Jacob #define BITS2WORD(x) \ 54357c801f5SMatt Jacob (x)[0] << 16 | (x)[3] << 8 | (x)[2] 54457c801f5SMatt Jacob #endif 54557c801f5SMatt Jacob u_int8_t pdb_hardaddr_bits[4]; 54657c801f5SMatt Jacob u_int8_t pdb_portid_bits[4]; 54757c801f5SMatt Jacob u_int8_t pdb_nodename[8]; 54857c801f5SMatt Jacob u_int8_t pdb_portname[8]; 54957c801f5SMatt Jacob u_int16_t pdb_execthrottle; 55057c801f5SMatt Jacob u_int16_t pdb_exec_count; 55157c801f5SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 55257c801f5SMatt Jacob u_int8_t pdb_retry_delay; 55357c801f5SMatt Jacob u_int8_t pdb_retry_count; 55457c801f5SMatt Jacob #else 55557c801f5SMatt Jacob u_int8_t pdb_retry_count; 55657c801f5SMatt Jacob u_int8_t pdb_retry_delay; 55757c801f5SMatt Jacob #endif 55857c801f5SMatt Jacob u_int16_t pdb_resalloc; 55957c801f5SMatt Jacob u_int16_t pdb_curalloc; 56057c801f5SMatt Jacob u_int16_t pdb_qhead; 56157c801f5SMatt Jacob u_int16_t pdb_qtail; 56257c801f5SMatt Jacob u_int16_t pdb_tl_next; 56357c801f5SMatt Jacob u_int16_t pdb_tl_last; 56457c801f5SMatt Jacob u_int16_t pdb_features; /* PLOGI, Common Service */ 56557c801f5SMatt Jacob u_int16_t pdb_pconcurrnt; /* PLOGI, Common Service */ 56657c801f5SMatt Jacob u_int16_t pdb_roi; /* PLOGI, Common Service */ 56757c801f5SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 56857c801f5SMatt Jacob u_int8_t pdb_initiator; /* PLOGI, Class 3 Control Flags */ 56957c801f5SMatt Jacob u_int8_t pdb_target; 57057c801f5SMatt Jacob #else 57157c801f5SMatt Jacob u_int8_t pdb_target; 57257c801f5SMatt Jacob u_int8_t pdb_initiator; /* PLOGI, Class 3 Control Flags */ 57357c801f5SMatt Jacob #endif 57457c801f5SMatt Jacob u_int16_t pdb_rdsiz; /* PLOGI, Class 3 */ 57557c801f5SMatt Jacob u_int16_t pdb_ncseq; /* PLOGI, Class 3 */ 57657c801f5SMatt Jacob u_int16_t pdb_noseq; /* PLOGI, Class 3 */ 57757c801f5SMatt Jacob u_int16_t pdb_labrtflg; 57857c801f5SMatt Jacob u_int16_t pdb_lstopflg; 57957c801f5SMatt Jacob u_int16_t pdb_sqhead; 58057c801f5SMatt Jacob u_int16_t pdb_sqtail; 58157c801f5SMatt Jacob u_int16_t pdb_ptimer; 58257c801f5SMatt Jacob u_int16_t pdb_nxt_seqid; 58357c801f5SMatt Jacob u_int16_t pdb_fcount; 58457c801f5SMatt Jacob u_int16_t pdb_prli_len; 58557c801f5SMatt Jacob u_int16_t pdb_prli_svc0; 58657c801f5SMatt Jacob u_int16_t pdb_prli_svc3; 58757c801f5SMatt Jacob u_int16_t pdb_loopid; 58857c801f5SMatt Jacob u_int16_t pdb_il_ptr; 58957c801f5SMatt Jacob u_int16_t pdb_sl_ptr; 59057c801f5SMatt Jacob } isp_pdb_t; 59157c801f5SMatt Jacob 59257c801f5SMatt Jacob #define INVALID_PDB_OPTIONS 0xDEAD 59357c801f5SMatt Jacob 59457c801f5SMatt Jacob #define PDB_OPTIONS_XMITTING (1<<11) 59557c801f5SMatt Jacob #define PDB_OPTIONS_LNKXMIT (1<<10) 59657c801f5SMatt Jacob #define PDB_OPTIONS_ABORTED (1<<9) 59757c801f5SMatt Jacob #define PDB_OPTIONS_ADISC (1<<1) 59857c801f5SMatt Jacob 59957c801f5SMatt Jacob #define PDB_STATE_DISCOVERY 0 60057c801f5SMatt Jacob #define PDB_STATE_WDISC_ACK 1 60157c801f5SMatt Jacob #define PDB_STATE_PLOGI 2 60257c801f5SMatt Jacob #define PDB_STATE_PLOGI_ACK 3 60357c801f5SMatt Jacob #define PDB_STATE_PRLI 4 60457c801f5SMatt Jacob #define PDB_STATE_PRLI_ACK 5 60557c801f5SMatt Jacob #define PDB_STATE_LOGGED_IN 6 60657c801f5SMatt Jacob #define PDB_STATE_PORT_UNAVAIL 7 60757c801f5SMatt Jacob #define PDB_STATE_PRLO 8 60857c801f5SMatt Jacob #define PDB_STATE_PRLO_ACK 9 60957c801f5SMatt Jacob #define PDB_STATE_PLOGO 10 61057c801f5SMatt Jacob #define PDB_STATE_PLOG_ACK 11 61157c801f5SMatt Jacob 61257c801f5SMatt Jacob #define SVC3_TGT_ROLE 0x10 61357c801f5SMatt Jacob #define SVC3_INI_ROLE 0x20 61457c801f5SMatt Jacob #define SVC3_ROLE_MASK 0x30 61557c801f5SMatt Jacob 61657c801f5SMatt Jacob /* 617ff717ff3SMatt Jacob * Target Mode Structures 618ff717ff3SMatt Jacob */ 619ff717ff3SMatt Jacob #define TGTSVALID 0x80 /* scsi status & sense data valid */ 620ff717ff3SMatt Jacob #define SUGGSENSELEN 18 621ff717ff3SMatt Jacob 622ff717ff3SMatt Jacob /* 623ff717ff3SMatt Jacob * Structure for Enable Lun and Modify Lun queue entries 624ff717ff3SMatt Jacob */ 625ff717ff3SMatt Jacob typedef struct { 626ff717ff3SMatt Jacob isphdr_t le_header; 627ff717ff3SMatt Jacob u_int32_t le_reserved2; 628ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 629ff717ff3SMatt Jacob #else 630ff717ff3SMatt Jacob u_int8_t le_lun; 631ff717ff3SMatt Jacob u_int8_t le_rsvd; 632ff717ff3SMatt Jacob u_int8_t le_ops; /* Modify LUN only */ 633ff717ff3SMatt Jacob u_int8_t le_tgt; /* Not for FC */ 634ff717ff3SMatt Jacob #endif 635ff717ff3SMatt Jacob u_int32_t le_flags; /* Not for FC */ 636ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 637ff717ff3SMatt Jacob #else 638ff717ff3SMatt Jacob u_int8_t le_status; 639ff717ff3SMatt Jacob u_int8_t le_rsvd2; 640ff717ff3SMatt Jacob u_int8_t le_cmd_count; 641ff717ff3SMatt Jacob u_int8_t le_in_count; 642ff717ff3SMatt Jacob u_int8_t le_cdb6len; /* Not for FC */ 643ff717ff3SMatt Jacob u_int8_t le_cdb7len; /* Not for FC */ 644ff717ff3SMatt Jacob #endif 645ff717ff3SMatt Jacob u_int16_t le_timeout; 646ff717ff3SMatt Jacob u_int16_t le_reserved[20]; 647ff717ff3SMatt Jacob } lun_entry_t; 648ff717ff3SMatt Jacob 649ff717ff3SMatt Jacob /* 650ff717ff3SMatt Jacob * le_flags values 651ff717ff3SMatt Jacob */ 652ff717ff3SMatt Jacob #define LUN_TQAE 0x00000001 /* Tagged Queue Action Enable */ 653ff717ff3SMatt Jacob #define LUN_DSSM 0x01000000 /* Disable Sending SDP Message */ 654ff717ff3SMatt Jacob #define LUN_DM 0x40000000 /* Disconnects Mandatory */ 655ff717ff3SMatt Jacob 656ff717ff3SMatt Jacob /* 657ff717ff3SMatt Jacob * le_ops values 658ff717ff3SMatt Jacob */ 659ff717ff3SMatt Jacob #define LUN_CCINCR 0x01 /* increment command count */ 660ff717ff3SMatt Jacob #define LUN_CCDECR 0x02 /* decrement command count */ 661ff717ff3SMatt Jacob #define LUN_ININCR 0x40 /* increment immed. notify count */ 662ff717ff3SMatt Jacob #define LUN_INDECR 0x80 /* decrement immed. notify count */ 663ff717ff3SMatt Jacob 664ff717ff3SMatt Jacob /* 665ff717ff3SMatt Jacob * le_status values 666ff717ff3SMatt Jacob */ 667ff717ff3SMatt Jacob #define LUN_ERR 0x04 /* request completed with error */ 668ff717ff3SMatt Jacob #define LUN_INVAL 0x06 /* invalid request */ 669ff717ff3SMatt Jacob #define LUN_NOCAP 0x16 /* can't provide requested capability */ 670ff717ff3SMatt Jacob #define LUN_ENABLED 0x3E /* LUN already enabled */ 671ff717ff3SMatt Jacob 672ff717ff3SMatt Jacob /* 673ff717ff3SMatt Jacob * Immediate Notify Entry structure 674ff717ff3SMatt Jacob */ 675ff717ff3SMatt Jacob #define IN_MSGLEN 8 /* 8 bytes */ 676ff717ff3SMatt Jacob #define IN_RSVDLEN 8 /* 8 words */ 677ff717ff3SMatt Jacob typedef struct { 678ff717ff3SMatt Jacob isphdr_t in_header; 679ff717ff3SMatt Jacob u_int32_t in_reserved2; 680ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 681ff717ff3SMatt Jacob #else 682ff717ff3SMatt Jacob u_int8_t in_lun; /* lun */ 683ff717ff3SMatt Jacob u_int8_t in_iid; /* initiator */ 684ff717ff3SMatt Jacob u_int8_t in_rsvd; 685ff717ff3SMatt Jacob u_int8_t in_tgt; /* target */ 686ff717ff3SMatt Jacob #endif 687ff717ff3SMatt Jacob u_int32_t in_flags; 688ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 689ff717ff3SMatt Jacob #else 690ff717ff3SMatt Jacob u_int8_t in_status; 691ff717ff3SMatt Jacob u_int8_t in_rsvd2; 692ff717ff3SMatt Jacob u_int8_t in_tag_val; /* tag value */ 693ff717ff3SMatt Jacob u_int8_t in_tag_type; /* tag type */ 694ff717ff3SMatt Jacob #endif 695ff717ff3SMatt Jacob u_int16_t in_seqid; /* sequence id */ 696ff717ff3SMatt Jacob u_int8_t in_msg[IN_MSGLEN]; /* SCSI message bytes */ 697ff717ff3SMatt Jacob u_int16_t in_reserved[IN_RSVDLEN]; 698ff717ff3SMatt Jacob u_int8_t in_sense[SUGGSENSELEN]; /* suggested sense data */ 699ff717ff3SMatt Jacob } in_entry_t; 700ff717ff3SMatt Jacob 701ff717ff3SMatt Jacob typedef struct { 702ff717ff3SMatt Jacob isphdr_t in_header; 703ff717ff3SMatt Jacob u_int32_t in_reserved2; 704ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 705ff717ff3SMatt Jacob #else 706ff717ff3SMatt Jacob u_int8_t in_lun; /* lun */ 707ff717ff3SMatt Jacob u_int8_t in_iid; /* initiator */ 708ff717ff3SMatt Jacob #endif 709ff717ff3SMatt Jacob u_int16_t in_rsvd; 710ff717ff3SMatt Jacob u_int32_t in_rsvd2; 711ff717ff3SMatt Jacob u_int16_t in_status; 712ff717ff3SMatt Jacob u_int16_t in_task_flags; 713ff717ff3SMatt Jacob u_int16_t in_seqid; /* sequence id */ 714ff717ff3SMatt Jacob } in_fcentry_t; 715ff717ff3SMatt Jacob 716ff717ff3SMatt Jacob /* 717ff717ff3SMatt Jacob * Values for the in_status field 718ff717ff3SMatt Jacob */ 719ff717ff3SMatt Jacob #define IN_NO_RCAP 0x16 /* requested capability not available */ 720ff717ff3SMatt Jacob #define IN_IDE_RECEIVED 0x33 /* Initiator Detected Error msg received */ 721ff717ff3SMatt Jacob #define IN_RSRC_UNAVAIL 0x34 /* resource unavailable */ 722ff717ff3SMatt Jacob #define IN_MSG_RECEIVED 0x36 /* SCSI message received */ 723ff717ff3SMatt Jacob #define IN_PORT_LOGOUT 0x29 /* port has logged out (FC) */ 724ff717ff3SMatt Jacob #define IN_ABORT_TASK 0x20 /* task named in RX_ID is being aborted (FC) */ 725ff717ff3SMatt Jacob 726ff717ff3SMatt Jacob /* 727ff717ff3SMatt Jacob * Notify Acknowledge Entry structure 728ff717ff3SMatt Jacob */ 729ff717ff3SMatt Jacob #define NA_RSVDLEN 22 730ff717ff3SMatt Jacob typedef struct { 731ff717ff3SMatt Jacob isphdr_t na_header; 732ff717ff3SMatt Jacob u_int32_t na_reserved2; 733ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 734ff717ff3SMatt Jacob #else 735ff717ff3SMatt Jacob u_int8_t na_lun; /* lun */ 736ff717ff3SMatt Jacob u_int8_t na_iid; /* initiator */ 737ff717ff3SMatt Jacob u_int8_t na_rsvd; 738ff717ff3SMatt Jacob u_int8_t na_tgt; /* target */ 739ff717ff3SMatt Jacob #endif 740ff717ff3SMatt Jacob u_int32_t na_flags; 741ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 742ff717ff3SMatt Jacob #else 743ff717ff3SMatt Jacob u_int8_t na_status; 744ff717ff3SMatt Jacob u_int8_t na_event; 745ff717ff3SMatt Jacob #endif 746ff717ff3SMatt Jacob u_int16_t na_seqid; /* sequence id */ 747ff717ff3SMatt Jacob u_int16_t na_reserved[NA_RSVDLEN]; 748ff717ff3SMatt Jacob } na_entry_t; 749ff717ff3SMatt Jacob 750ff717ff3SMatt Jacob /* 751ff717ff3SMatt Jacob * Value for the na_event field 752ff717ff3SMatt Jacob */ 753ff717ff3SMatt Jacob #define NA_RST_CLRD 0x80 /* Clear an async event notification */ 754ff717ff3SMatt Jacob 755ff717ff3SMatt Jacob #define NA2_RSVDLEN 21 756ff717ff3SMatt Jacob typedef struct { 757ff717ff3SMatt Jacob isphdr_t na_header; 758ff717ff3SMatt Jacob u_int32_t na_reserved2; 759ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 760ff717ff3SMatt Jacob #else 761ff717ff3SMatt Jacob u_int8_t na_lun; /* lun */ 762ff717ff3SMatt Jacob u_int8_t na_iid; /* initiator */ 763ff717ff3SMatt Jacob #endif 764ff717ff3SMatt Jacob u_int16_t na_rsvd; 765ff717ff3SMatt Jacob u_int16_t na_flags; 766ff717ff3SMatt Jacob u_int16_t na_rsvd2; 767ff717ff3SMatt Jacob u_int16_t na_status; 768ff717ff3SMatt Jacob u_int16_t na_task_flags; 769ff717ff3SMatt Jacob u_int16_t na_seqid; /* sequence id */ 770ff717ff3SMatt Jacob u_int16_t na_reserved[NA2_RSVDLEN]; 771ff717ff3SMatt Jacob } na_fcentry_t; 772ff717ff3SMatt Jacob #define NAFC_RST_CLRD 0x40 773ff717ff3SMatt Jacob 774ff717ff3SMatt Jacob /* 775ff717ff3SMatt Jacob * Value for the na_event field 776ff717ff3SMatt Jacob */ 777ff717ff3SMatt Jacob #define NA_RST_CLRD 0x80 /* Clear an async event notification */ 778ff717ff3SMatt Jacob /* 779ff717ff3SMatt Jacob * Accept Target I/O Entry structure 780ff717ff3SMatt Jacob */ 781ff717ff3SMatt Jacob #define ATIO_CDBLEN 26 782ff717ff3SMatt Jacob 783ff717ff3SMatt Jacob typedef struct { 784ff717ff3SMatt Jacob isphdr_t at_header; 785ff717ff3SMatt Jacob u_int32_t at_reserved2; 786ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 787ff717ff3SMatt Jacob #else 788ff717ff3SMatt Jacob u_int8_t at_lun; /* lun */ 789ff717ff3SMatt Jacob u_int8_t at_iid; /* initiator */ 790ff717ff3SMatt Jacob u_int8_t at_cdblen; /* cdb length */ 791ff717ff3SMatt Jacob u_int8_t at_tgt; /* target */ 792ff717ff3SMatt Jacob #endif 793ff717ff3SMatt Jacob u_int32_t at_flags; 794ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 795ff717ff3SMatt Jacob #else 796ff717ff3SMatt Jacob u_int8_t at_status; /* firmware status */ 797ff717ff3SMatt Jacob u_int8_t at_scsi_status; /* scsi status */ 798ff717ff3SMatt Jacob u_int8_t at_tag_val; /* tag value */ 799ff717ff3SMatt Jacob u_int8_t at_tag_type; /* tag type */ 800ff717ff3SMatt Jacob #endif 801ff717ff3SMatt Jacob u_int8_t at_cdb[ATIO_CDBLEN]; /* received CDB */ 802ff717ff3SMatt Jacob u_int8_t at_sense[SUGGSENSELEN]; /* suggested sense data */ 803ff717ff3SMatt Jacob } at_entry_t; 804ff717ff3SMatt Jacob 805ff717ff3SMatt Jacob /* 806ff717ff3SMatt Jacob * at_flags values 807ff717ff3SMatt Jacob */ 808ff717ff3SMatt Jacob #define AT_NODISC 0x00008000 /* disconnect disabled */ 809ff717ff3SMatt Jacob #define AT_TQAE 0x00000001 /* Tagged Queue Action enabled */ 810ff717ff3SMatt Jacob 811ff717ff3SMatt Jacob /* 812ff717ff3SMatt Jacob * at_status values 813ff717ff3SMatt Jacob */ 814ff717ff3SMatt Jacob #define AT_PATH_INVALID 0x07 /* ATIO sent to firmware for disabled lun */ 815ff717ff3SMatt Jacob #define AT_PHASE_ERROR 0x14 /* Bus phase sequence error */ 816ff717ff3SMatt Jacob #define AT_NOCAP 0x16 /* Requested capability not available */ 817ff717ff3SMatt Jacob #define AT_BDR_MSG 0x17 /* Bus Device Reset msg received */ 818ff717ff3SMatt Jacob #define AT_CDB 0x3D /* CDB received */ 819ff717ff3SMatt Jacob 820ff717ff3SMatt Jacob /* 821ff717ff3SMatt Jacob * Accept Target I/O Entry structure, Type 2 822ff717ff3SMatt Jacob */ 823ff717ff3SMatt Jacob #define ATIO2_CDBLEN 16 824ff717ff3SMatt Jacob 825ff717ff3SMatt Jacob typedef struct { 826ff717ff3SMatt Jacob isphdr_t at_header; 827ff717ff3SMatt Jacob u_int32_t at_reserved2; 828ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 829ff717ff3SMatt Jacob #else 830ff717ff3SMatt Jacob u_int8_t at_lun; /* lun */ 831ff717ff3SMatt Jacob u_int8_t at_iid; /* initiator */ 832ff717ff3SMatt Jacob #endif 833ff717ff3SMatt Jacob u_int16_t at_rxid; /* response ID */ 834ff717ff3SMatt Jacob u_int16_t at_flags; 835ff717ff3SMatt Jacob u_int16_t at_status; /* firmware status */ 836ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 837ff717ff3SMatt Jacob #else 838ff717ff3SMatt Jacob u_int8_t at_reserved1; 839ff717ff3SMatt Jacob u_int8_t at_taskcodes; 840ff717ff3SMatt Jacob u_int8_t at_taskflags; 841ff717ff3SMatt Jacob u_int8_t at_execodes; 842ff717ff3SMatt Jacob #endif 843ff717ff3SMatt Jacob u_int8_t at_cdb[ATIO2_CDBLEN]; /* received CDB */ 844ff717ff3SMatt Jacob u_int32_t at_datalen; /* allocated data len */ 845ff717ff3SMatt Jacob u_int16_t at_scclun; 846ff717ff3SMatt Jacob u_int16_t at_reserved3; 847ff717ff3SMatt Jacob u_int16_t at_scsi_status; 848ff717ff3SMatt Jacob u_int8_t at_sense[SUGGSENSELEN]; /* suggested sense data */ 849ff717ff3SMatt Jacob } at2_entry_t; 850ff717ff3SMatt Jacob 851ff717ff3SMatt Jacob #define ATIO2_TC_ATTR_MASK 0x7 852ff717ff3SMatt Jacob #define ATIO2_TC_ATTR_SIMPLEQ 0 853ff717ff3SMatt Jacob #define ATIO2_TC_ATTR_HEADOFQ 1 854ff717ff3SMatt Jacob #define ATIO2_TC_ATTR_ORDERED 2 855ff717ff3SMatt Jacob #define ATIO2_TC_ATTR_ACAQ 4 856ff717ff3SMatt Jacob #define ATIO2_TC_ATTR_UNTAGGED 5 857ff717ff3SMatt Jacob #define TC2TT(code) \ 858ff717ff3SMatt Jacob (((code) == ATIO2_TC_ATTR_SIMPLEQ)? 0x20 : \ 859ff717ff3SMatt Jacob (((code) == ATIO2_TC_ATTR_HEADOFQ)? 0x21 : \ 860ff717ff3SMatt Jacob (((code) == ATIO2_TC_ATTR_ORDERED)? 0x22 : \ 861ff717ff3SMatt Jacob (((code) == ATIO2_TC_ATTR_ACAQ)? 0x24 : 0)))) 862ff717ff3SMatt Jacob 863ff717ff3SMatt Jacob 864ff717ff3SMatt Jacob /* 865ff717ff3SMatt Jacob * Continue Target I/O Entry structure 866ff717ff3SMatt Jacob * Request from driver. The response from the 867ff717ff3SMatt Jacob * ISP firmware is the same except that the last 18 868ff717ff3SMatt Jacob * bytes are overwritten by suggested sense data if 869ff717ff3SMatt Jacob * the 'autosense valid' bit is set in the status byte. 870ff717ff3SMatt Jacob */ 871ff717ff3SMatt Jacob typedef struct { 872ff717ff3SMatt Jacob isphdr_t ct_header; 873ff717ff3SMatt Jacob u_int32_t ct_reserved; 874ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 875ff717ff3SMatt Jacob #else 876ff717ff3SMatt Jacob u_int8_t ct_lun; /* lun */ 877ff717ff3SMatt Jacob u_int8_t ct_iid; /* initiator id */ 878ff717ff3SMatt Jacob u_int8_t ct_rsvd; 879ff717ff3SMatt Jacob u_int8_t ct_tgt; /* our target id */ 880ff717ff3SMatt Jacob #endif 881ff717ff3SMatt Jacob u_int32_t ct_flags; 882ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 883ff717ff3SMatt Jacob #else 884ff717ff3SMatt Jacob u_int8_t ct_status; /* isp status */ 885ff717ff3SMatt Jacob u_int8_t ct_scsi_status; /* scsi status */ 886ff717ff3SMatt Jacob u_int8_t ct_tag_val; /* tag value */ 887ff717ff3SMatt Jacob u_int8_t ct_tag_type; /* tag type */ 888ff717ff3SMatt Jacob #endif 889ff717ff3SMatt Jacob u_int32_t ct_xfrlen; /* transfer length */ 890ff717ff3SMatt Jacob u_int32_t ct_resid; /* residual length */ 891ff717ff3SMatt Jacob u_int16_t ct_timeout; 892ff717ff3SMatt Jacob u_int16_t ct_seg_count; 893ff717ff3SMatt Jacob ispds_t ct_dataseg[ISP_RQDSEG]; 894ff717ff3SMatt Jacob } ct_entry_t; 895ff717ff3SMatt Jacob 896ff717ff3SMatt Jacob /* 897ff717ff3SMatt Jacob * ct_flags values 898ff717ff3SMatt Jacob */ 899ff717ff3SMatt Jacob #define CT_TQAE 0x00000001 /* Tagged Queue Action enable */ 900ff717ff3SMatt Jacob #define CT_DATA_IN 0x00000040 /* Data direction */ 901ff717ff3SMatt Jacob #define CT_DATA_OUT 0x00000080 /* Data direction */ 902ff717ff3SMatt Jacob #define CT_NO_DATA 0x000000C0 /* Data direction */ 903ff717ff3SMatt Jacob #define CT_DATAMASK 0x000000C0 /* Data direction */ 904ff717ff3SMatt Jacob #define CT_NODISC 0x00008000 /* Disconnects disabled */ 905ff717ff3SMatt Jacob #define CT_DSDP 0x01000000 /* Disable Save Data Pointers */ 906ff717ff3SMatt Jacob #define CT_SENDRDP 0x04000000 /* Send Restore Pointers msg */ 907ff717ff3SMatt Jacob #define CT_SENDSTATUS 0x80000000 /* Send SCSI status byte */ 908ff717ff3SMatt Jacob 909ff717ff3SMatt Jacob /* 910ff717ff3SMatt Jacob * ct_status values 911ff717ff3SMatt Jacob * - set by the firmware when it returns the CTIO 912ff717ff3SMatt Jacob */ 913ff717ff3SMatt Jacob #define CT_OK 0x01 /* completed without error */ 914ff717ff3SMatt Jacob #define CT_ABORTED 0x02 /* aborted by host */ 915ff717ff3SMatt Jacob #define CT_ERR 0x04 /* see sense data for error */ 916ff717ff3SMatt Jacob #define CT_INVAL 0x06 /* request for disabled lun */ 917ff717ff3SMatt Jacob #define CT_NOPATH 0x07 /* invalid ITL nexus */ 918ff717ff3SMatt Jacob #define CT_INVRXID 0x08 /* (FC only) Invalid RX_ID */ 919ff717ff3SMatt Jacob #define CT_RSELTMO 0x0A /* reselection timeout after 2 tries */ 920ff717ff3SMatt Jacob #define CT_TIMEOUT 0x0B /* timed out */ 921ff717ff3SMatt Jacob #define CT_RESET 0x0E /* SCSI Bus Reset occurred */ 922ff717ff3SMatt Jacob #define CT_PHASE_ERROR 0x14 /* Bus phase sequence error */ 923ff717ff3SMatt Jacob #define CT_BDR_MSG 0x17 /* Bus Device Reset msg received */ 924ff717ff3SMatt Jacob #define CT_TERMINATED 0x19 /* due to Terminate Transfer mbox cmd */ 925ff717ff3SMatt Jacob #define CT_LOGOUT 0x29 /* port logout not acknowledged yet */ 926ff717ff3SMatt Jacob #define CT_NOACK 0x35 /* Outstanding Immed. Notify. entry */ 927ff717ff3SMatt Jacob 928ff717ff3SMatt Jacob /* 929ff717ff3SMatt Jacob * When the firmware returns a CTIO entry, it may overwrite the last 930ff717ff3SMatt Jacob * part of the structure with sense data. This starts at offset 0x2E 931ff717ff3SMatt Jacob * into the entry, which is in the middle of ct_dataseg[1]. Rather 932ff717ff3SMatt Jacob * than define a new struct for this, I'm just using the sense data 933ff717ff3SMatt Jacob * offset. 934ff717ff3SMatt Jacob */ 935ff717ff3SMatt Jacob #define CTIO_SENSE_OFFSET 0x2E 936ff717ff3SMatt Jacob 937ff717ff3SMatt Jacob /* 938ff717ff3SMatt Jacob * Entry length in u_longs. All entries are the same size so 939ff717ff3SMatt Jacob * any one will do as the numerator. 940ff717ff3SMatt Jacob */ 941ff717ff3SMatt Jacob #define UINT32_ENTRY_SIZE (sizeof(at_entry_t)/sizeof(u_int32_t)) 942ff717ff3SMatt Jacob 943ff717ff3SMatt Jacob /* 944ff717ff3SMatt Jacob * QLA2100 CTIO (type 2) entry 945ff717ff3SMatt Jacob */ 946ff717ff3SMatt Jacob #define MAXRESPLEN 26 947ff717ff3SMatt Jacob typedef struct { 948ff717ff3SMatt Jacob isphdr_t ct_header; 949ff717ff3SMatt Jacob u_int32_t ct_reserved; 950ff717ff3SMatt Jacob #if BYTE_ORDER == BIG_ENDIAN 951ff717ff3SMatt Jacob #else 952ff717ff3SMatt Jacob u_int8_t ct_lun; /* lun */ 953ff717ff3SMatt Jacob u_int8_t ct_iid; /* initiator id */ 954ff717ff3SMatt Jacob #endif 955ff717ff3SMatt Jacob u_int16_t ct_rxid; /* response ID */ 956ff717ff3SMatt Jacob u_int16_t ct_flags; 957ff717ff3SMatt Jacob u_int16_t ct_status; /* isp status */ 958ff717ff3SMatt Jacob u_int16_t ct_timeout; 959ff717ff3SMatt Jacob u_int16_t ct_seg_count; 960ff717ff3SMatt Jacob u_int32_t ct_reloff; /* relative offset */ 961ff717ff3SMatt Jacob u_int32_t ct_resid; /* residual length */ 962ff717ff3SMatt Jacob union { 963ff717ff3SMatt Jacob /* 964ff717ff3SMatt Jacob * The three different modes that the target driver 965ff717ff3SMatt Jacob * can set the CTIO2 up as. 966ff717ff3SMatt Jacob * 967ff717ff3SMatt Jacob * The first is for sending FCP_DATA_IUs as well as 968ff717ff3SMatt Jacob * (optionally) sending a terminal SCSI status FCP_RSP_IU. 969ff717ff3SMatt Jacob * 970ff717ff3SMatt Jacob * The second is for sending SCSI sense data in an FCP_RSP_IU. 971ff717ff3SMatt Jacob * Note that no FCP_DATA_IUs will be sent. 972ff717ff3SMatt Jacob * 973ff717ff3SMatt Jacob * The third is for sending FCP_RSP_IUs as built specifically 974ff717ff3SMatt Jacob * in system memory as located by the isp_dataseg. 975ff717ff3SMatt Jacob */ 976ff717ff3SMatt Jacob struct { 977ff717ff3SMatt Jacob u_int32_t _reserved; 978ff717ff3SMatt Jacob u_int16_t _reserved2; 979ff717ff3SMatt Jacob u_int16_t ct_scsi_status; 980ff717ff3SMatt Jacob u_int32_t ct_xfrlen; 981ff717ff3SMatt Jacob ispds_t ct_dataseg[ISP_RQDSEG_T2]; 982ff717ff3SMatt Jacob } m0; 983ff717ff3SMatt Jacob struct { 984ff717ff3SMatt Jacob u_int16_t _reserved; 985ff717ff3SMatt Jacob u_int16_t _reserved2; 986ff717ff3SMatt Jacob u_int16_t ct_senselen; 987ff717ff3SMatt Jacob u_int16_t ct_scsi_status; 988ff717ff3SMatt Jacob u_int16_t ct_resplen; 989ff717ff3SMatt Jacob u_int8_t ct_resp[MAXRESPLEN]; 990ff717ff3SMatt Jacob } m1; 991ff717ff3SMatt Jacob struct { 992ff717ff3SMatt Jacob u_int32_t _reserved; 993ff717ff3SMatt Jacob u_int16_t _reserved2; 994ff717ff3SMatt Jacob u_int16_t _reserved3; 995ff717ff3SMatt Jacob u_int32_t ct_datalen; 996ff717ff3SMatt Jacob ispds_t ct_fcp_rsp_iudata; 997ff717ff3SMatt Jacob } m2; 998ff717ff3SMatt Jacob /* 999ff717ff3SMatt Jacob * CTIO2 returned from F/W... 1000ff717ff3SMatt Jacob */ 1001ff717ff3SMatt Jacob struct { 1002ff717ff3SMatt Jacob u_int32_t _reserved[4]; 1003ff717ff3SMatt Jacob u_int16_t ct_scsi_status; 1004ff717ff3SMatt Jacob u_int8_t ct_sense[SUGGSENSELEN]; 1005ff717ff3SMatt Jacob } fw; 1006ff717ff3SMatt Jacob } rsp; 1007ff717ff3SMatt Jacob } ct2_entry_t; 1008ff717ff3SMatt Jacob /* 1009ff717ff3SMatt Jacob * ct_flags values for CTIO2 1010ff717ff3SMatt Jacob */ 1011ff717ff3SMatt Jacob #define CT2_FLAG_MMASK 0x0003 1012ff717ff3SMatt Jacob #define CT2_FLAG_MODE0 0x0000 1013ff717ff3SMatt Jacob #define CT2_FLAG_MODE1 0x0001 1014ff717ff3SMatt Jacob #define CT2_FLAG_MODE2 0x0002 1015ff717ff3SMatt Jacob #define CT2_DATA_IN CT_DATA_IN 1016ff717ff3SMatt Jacob #define CT2_DATA_OUT CT_DATA_OUT 1017ff717ff3SMatt Jacob #define CT2_NO_DATA CT_NO_DATA 1018ff717ff3SMatt Jacob #define CT2_DATAMASK CT_DATA_MASK 1019ff717ff3SMatt Jacob #define CT2_CCINCR 0x0100 1020ff717ff3SMatt Jacob #define CT2_FASTPOST 0x0200 1021ff717ff3SMatt Jacob #define CT2_SENDSTATUS 0x8000 1022ff717ff3SMatt Jacob 1023ff717ff3SMatt Jacob /* 1024ff717ff3SMatt Jacob * ct_status values are (mostly) the same as that for ct_entry. 1025ff717ff3SMatt Jacob */ 1026ff717ff3SMatt Jacob 1027ff717ff3SMatt Jacob /* 1028ff717ff3SMatt Jacob * ct_scsi_status values- the low 8 bits are the normal SCSI status 1029ff717ff3SMatt Jacob * we know and love. The upper 8 bits are validity markers for FCP_RSP_IU 1030ff717ff3SMatt Jacob * fields. 1031ff717ff3SMatt Jacob */ 1032ff717ff3SMatt Jacob #define CT2_RSPLEN_VALID 0x0100 1033ff717ff3SMatt Jacob #define CT2_SNSLEN_VALID 0x0200 1034ff717ff3SMatt Jacob #define CT2_DATA_OVER 0x0400 1035ff717ff3SMatt Jacob #define CT2_DATA_UNDER 0x0800 1036ff717ff3SMatt Jacob 10376054c3f6SMatt Jacob #endif /* _ISPMBOX_H */ 1038