1*f11c7f63SJim Harris /*- 2*f11c7f63SJim Harris * This file is provided under a dual BSD/GPLv2 license. When using or 3*f11c7f63SJim Harris * redistributing this file, you may do so under either license. 4*f11c7f63SJim Harris * 5*f11c7f63SJim Harris * GPL LICENSE SUMMARY 6*f11c7f63SJim Harris * 7*f11c7f63SJim Harris * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved. 8*f11c7f63SJim Harris * 9*f11c7f63SJim Harris * This program is free software; you can redistribute it and/or modify 10*f11c7f63SJim Harris * it under the terms of version 2 of the GNU General Public License as 11*f11c7f63SJim Harris * published by the Free Software Foundation. 12*f11c7f63SJim Harris * 13*f11c7f63SJim Harris * This program is distributed in the hope that it will be useful, but 14*f11c7f63SJim Harris * WITHOUT ANY WARRANTY; without even the implied warranty of 15*f11c7f63SJim Harris * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 16*f11c7f63SJim Harris * General Public License for more details. 17*f11c7f63SJim Harris * 18*f11c7f63SJim Harris * You should have received a copy of the GNU General Public License 19*f11c7f63SJim Harris * along with this program; if not, write to the Free Software 20*f11c7f63SJim Harris * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 21*f11c7f63SJim Harris * The full GNU General Public License is included in this distribution 22*f11c7f63SJim Harris * in the file called LICENSE.GPL. 23*f11c7f63SJim Harris * 24*f11c7f63SJim Harris * BSD LICENSE 25*f11c7f63SJim Harris * 26*f11c7f63SJim Harris * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved. 27*f11c7f63SJim Harris * All rights reserved. 28*f11c7f63SJim Harris * 29*f11c7f63SJim Harris * Redistribution and use in source and binary forms, with or without 30*f11c7f63SJim Harris * modification, are permitted provided that the following conditions 31*f11c7f63SJim Harris * are met: 32*f11c7f63SJim Harris * 33*f11c7f63SJim Harris * * Redistributions of source code must retain the above copyright 34*f11c7f63SJim Harris * notice, this list of conditions and the following disclaimer. 35*f11c7f63SJim Harris * * Redistributions in binary form must reproduce the above copyright 36*f11c7f63SJim Harris * notice, this list of conditions and the following disclaimer in 37*f11c7f63SJim Harris * the documentation and/or other materials provided with the 38*f11c7f63SJim Harris * distribution. 39*f11c7f63SJim Harris * 40*f11c7f63SJim Harris * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 41*f11c7f63SJim Harris * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 42*f11c7f63SJim Harris * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 43*f11c7f63SJim Harris * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 44*f11c7f63SJim Harris * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 45*f11c7f63SJim Harris * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 46*f11c7f63SJim Harris * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 47*f11c7f63SJim Harris * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 48*f11c7f63SJim Harris * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 49*f11c7f63SJim Harris * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 50*f11c7f63SJim Harris * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 51*f11c7f63SJim Harris * 52*f11c7f63SJim Harris * $FreeBSD$ 53*f11c7f63SJim Harris */ 54*f11c7f63SJim Harris #ifndef _SCIC_SDS_PCI_H_ 55*f11c7f63SJim Harris #define _SCIC_SDS_PCI_H_ 56*f11c7f63SJim Harris 57*f11c7f63SJim Harris /** 58*f11c7f63SJim Harris * @file 59*f11c7f63SJim Harris * 60*f11c7f63SJim Harris * @brief This file contains the prototypes/macros utilized in writing 61*f11c7f63SJim Harris * out PCI data for the SCI core. 62*f11c7f63SJim Harris */ 63*f11c7f63SJim Harris 64*f11c7f63SJim Harris #ifdef __cplusplus 65*f11c7f63SJim Harris extern "C" { 66*f11c7f63SJim Harris #endif // __cplusplus 67*f11c7f63SJim Harris 68*f11c7f63SJim Harris #include <dev/isci/scil/sci_types.h> 69*f11c7f63SJim Harris 70*f11c7f63SJim Harris #define PATSBURG_SMU_BAR 0 71*f11c7f63SJim Harris #define PATSBURG_SCU_BAR 1 72*f11c7f63SJim Harris #define PATSBURG_IO_SPACE_BAR0 2 73*f11c7f63SJim Harris #define PATSBURG_IO_SPACE_BAR1 3 74*f11c7f63SJim Harris 75*f11c7f63SJim Harris #define SCIC_SDS_PCI_REVISION_A0 0 76*f11c7f63SJim Harris #define SCIC_SDS_PCI_REVISION_A2 2 77*f11c7f63SJim Harris #define SCIC_SDS_PCI_REVISION_B0 4 78*f11c7f63SJim Harris #define SCIC_SDS_PCI_REVISION_C0 5 79*f11c7f63SJim Harris #define SCIC_SDS_PCI_REVISION_C1 6 80*f11c7f63SJim Harris 81*f11c7f63SJim Harris enum SCU_CONTROLLER_PCI_REVISION_CODE 82*f11c7f63SJim Harris { 83*f11c7f63SJim Harris SCU_PBG_HBA_REV_A0 = SCIC_SDS_PCI_REVISION_A0, 84*f11c7f63SJim Harris SCU_PBG_HBA_REV_A2 = SCIC_SDS_PCI_REVISION_A2, 85*f11c7f63SJim Harris SCU_PBG_HBA_REV_B0 = SCIC_SDS_PCI_REVISION_B0, 86*f11c7f63SJim Harris SCU_PBG_HBA_REV_C0 = SCIC_SDS_PCI_REVISION_C0, 87*f11c7f63SJim Harris SCU_PBG_HBA_REV_C1 = SCIC_SDS_PCI_REVISION_C1 88*f11c7f63SJim Harris }; 89*f11c7f63SJim Harris 90*f11c7f63SJim Harris struct SCIC_SDS_CONTROLLER; 91*f11c7f63SJim Harris 92*f11c7f63SJim Harris void scic_sds_pci_bar_initialization( 93*f11c7f63SJim Harris struct SCIC_SDS_CONTROLLER * this_controller 94*f11c7f63SJim Harris ); 95*f11c7f63SJim Harris 96*f11c7f63SJim Harris #if !defined(ENABLE_PCI_IO_SPACE_ACCESS) || defined(ARLINGTON_BUILD) 97*f11c7f63SJim Harris 98*f11c7f63SJim Harris #define scic_sds_pci_read_smu_dword scic_cb_pci_read_dword 99*f11c7f63SJim Harris #define scic_sds_pci_write_smu_dword scic_cb_pci_write_dword 100*f11c7f63SJim Harris #define scic_sds_pci_read_scu_dword scic_cb_pci_read_dword 101*f11c7f63SJim Harris #define scic_sds_pci_write_scu_dword scic_cb_pci_write_dword 102*f11c7f63SJim Harris 103*f11c7f63SJim Harris #else // !defined(ENABLE_PCI_IO_SPACE_ACCESS) 104*f11c7f63SJim Harris 105*f11c7f63SJim Harris // These two registers form the Data/Index pair equivalent in the 106*f11c7f63SJim Harris // SCU. They are only used for access registers in BAR 1, not BAR 0. 107*f11c7f63SJim Harris #define SCU_MMR_ADDRESS_WINDOW_OFFSET 0xA0 108*f11c7f63SJim Harris #define SCU_MMR_DATA_WINDOW_OFFSET 0xA4 109*f11c7f63SJim Harris 110*f11c7f63SJim Harris U32 scic_sds_pci_read_smu_dword( 111*f11c7f63SJim Harris SCI_CONTROLLER_HANDLE_T controller, 112*f11c7f63SJim Harris void * address 113*f11c7f63SJim Harris ); 114*f11c7f63SJim Harris 115*f11c7f63SJim Harris void scic_sds_pci_write_smu_dword( 116*f11c7f63SJim Harris SCI_CONTROLLER_HANDLE_T controller, 117*f11c7f63SJim Harris void * address, 118*f11c7f63SJim Harris U32 write_value 119*f11c7f63SJim Harris ); 120*f11c7f63SJim Harris 121*f11c7f63SJim Harris U32 scic_sds_pci_read_scu_dword( 122*f11c7f63SJim Harris SCI_CONTROLLER_HANDLE_T controller, 123*f11c7f63SJim Harris void * address 124*f11c7f63SJim Harris ); 125*f11c7f63SJim Harris 126*f11c7f63SJim Harris void scic_sds_pci_write_scu_dword( 127*f11c7f63SJim Harris SCI_CONTROLLER_HANDLE_T controller, 128*f11c7f63SJim Harris void * address, 129*f11c7f63SJim Harris U32 write_value 130*f11c7f63SJim Harris ); 131*f11c7f63SJim Harris 132*f11c7f63SJim Harris #endif // !defined(ENABLE_PCI_IO_SPACE_ACCESS) 133*f11c7f63SJim Harris 134*f11c7f63SJim Harris #ifdef __cplusplus 135*f11c7f63SJim Harris } 136*f11c7f63SJim Harris #endif // __cplusplus 137*f11c7f63SJim Harris 138*f11c7f63SJim Harris #endif // _SCIC_SDS_PCI_H_ 139