xref: /freebsd/sys/dev/intpm/intpmreg.h (revision 95ee2897e98f5d444f26ed2334cc7c439f9c16c6)
1*f495ec29SRui Paulo /*-
2*f495ec29SRui Paulo  * Copyright (c) 1998, 1999 Takanori Watanabe
3*f495ec29SRui Paulo  * All rights reserved.
4*f495ec29SRui Paulo  *
5*f495ec29SRui Paulo  * Redistribution and use in source and binary forms, with or without
6*f495ec29SRui Paulo  * modification, are permitted provided that the following conditions
7*f495ec29SRui Paulo  * are met:
8*f495ec29SRui Paulo  * 1. Redistributions of source code must retain the above copyright
9*f495ec29SRui Paulo  *        notice, this list of conditions and the following disclaimer.
10*f495ec29SRui Paulo  * 2. Redistributions in binary form must reproduce the above copyright
11*f495ec29SRui Paulo  *        notice, this list of conditions and the following disclaimer in the
12*f495ec29SRui Paulo  *        documentation and/or other materials provided with the distribution.
13*f495ec29SRui Paulo  *
14*f495ec29SRui Paulo  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15*f495ec29SRui Paulo  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16*f495ec29SRui Paulo  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17*f495ec29SRui Paulo  * ARE DISCLAIMED.    IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18*f495ec29SRui Paulo  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19*f495ec29SRui Paulo  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20*f495ec29SRui Paulo  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21*f495ec29SRui Paulo  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22*f495ec29SRui Paulo  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23*f495ec29SRui Paulo  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24*f495ec29SRui Paulo  * SUCH DAMAGE.
25*f495ec29SRui Paulo  */
26*f495ec29SRui Paulo 
27*f495ec29SRui Paulo #ifndef __INTPMREG_H__
28*f495ec29SRui Paulo #define	__INTPMREG_H__
29*f495ec29SRui Paulo 
30*f495ec29SRui Paulo /* Register definitions for non-ICH Intel Chipset SMBUS controllers. */
31*f495ec29SRui Paulo 
32*f495ec29SRui Paulo /* PCI Config Registers. */
33*f495ec29SRui Paulo #define	PCI_BASE_ADDR_SMB	0x90	/* IO BAR. */
34*f495ec29SRui Paulo #define	PCI_BASE_ADDR_PM	0x40
35*f495ec29SRui Paulo #define	PCI_HST_CFG_SMB		0xd2	/* Host Configuration */
36*f495ec29SRui Paulo #define	PCI_INTR_SMB_MASK	0xe
37*f495ec29SRui Paulo #define	PCI_INTR_SMB_SMI	0
38*f495ec29SRui Paulo #define	PCI_INTR_SMB_IRQ_PCI	2
39*f495ec29SRui Paulo #define	PCI_INTR_SMB_IRQ9	8
40*f495ec29SRui Paulo #define	PCI_INTR_SMB_ENABLE	1
41*f495ec29SRui Paulo #define	PCI_SLV_CMD_SMB		0xd3 /*SLAVE COMMAND*/
42*f495ec29SRui Paulo #define	PCI_SLV_SDW_SMB_1	0xd4 /*SLAVE SHADOW PORT 1*/
43*f495ec29SRui Paulo #define	PCI_SLV_SDW_SMB_2	0xd5 /*SLAVE SHADOW PORT 2*/
44*f495ec29SRui Paulo #define	PCI_REVID_SMB		0xd6
45*f495ec29SRui Paulo 
46*f495ec29SRui Paulo /* PIXX4 SMBus Registers in the SMB BAR. */
47*f495ec29SRui Paulo #define	PIIX4_SMBHSTSTS		0x00
48*f495ec29SRui Paulo #define	PIIX4_SMBHSTSTAT_BUSY	(1<<0)
49*f495ec29SRui Paulo #define	PIIX4_SMBHSTSTAT_INTR	(1<<1)
50*f495ec29SRui Paulo #define	PIIX4_SMBHSTSTAT_ERR	(1<<2)
51*f495ec29SRui Paulo #define	PIIX4_SMBHSTSTAT_BUSC	(1<<3)
52*f495ec29SRui Paulo #define	PIIX4_SMBHSTSTAT_FAIL	(1<<4)
53*f495ec29SRui Paulo #define	PIIX4_SMBSLVSTS		0x01
54*f495ec29SRui Paulo #define	PIIX4_SMBSLVSTS_ALART	(1<<5)
55*f495ec29SRui Paulo #define	PIIX4_SMBSLVSTS_SDW2	(1<<4)
56*f495ec29SRui Paulo #define	PIIX4_SMBSLVSTS_SDW1	(1<<3)
57*f495ec29SRui Paulo #define	PIIX4_SMBSLVSTS_SLV	(1<<2)
58*f495ec29SRui Paulo #define	PIIX4_SMBSLVSTS_BUSY	(1<<0)
59*f495ec29SRui Paulo #define	PIIX4_SMBHSTCNT		0x02
60*f495ec29SRui Paulo #define	PIIX4_SMBHSTCNT_START	(1<<6)
61*f495ec29SRui Paulo #define	PIIX4_SMBHSTCNT_PROT_QUICK	0
62*f495ec29SRui Paulo #define	PIIX4_SMBHSTCNT_PROT_BYTE	(1<<2)
63*f495ec29SRui Paulo #define	PIIX4_SMBHSTCNT_PROT_BDATA	(2<<2)
64*f495ec29SRui Paulo #define	PIIX4_SMBHSTCNT_PROT_WDATA	(3<<2)
65*f495ec29SRui Paulo #define	PIIX4_SMBHSTCNT_PROT_BLOCK	(5<<2)
66*f495ec29SRui Paulo #define	PIIX4_SMBHSTCNT_KILL	(1<<1)
67*f495ec29SRui Paulo #define	PIIX4_SMBHSTCNT_INTREN	(1)
68*f495ec29SRui Paulo #define	PIIX4_SMBHSTCMD		0x03
69*f495ec29SRui Paulo #define	PIIX4_SMBHSTADD		0x04
70*f495ec29SRui Paulo #define	LSB			0x1
71*f495ec29SRui Paulo #define	PIIX4_SMBHSTDAT0	0x05
72*f495ec29SRui Paulo #define	PIIX4_SMBHSTDAT1	0x06
73*f495ec29SRui Paulo #define	PIIX4_SMBBLKDAT		0x07
74*f495ec29SRui Paulo #define	PIIX4_SMBSLVCNT		0x08
75*f495ec29SRui Paulo #define	PIIX4_SMBSLVCNT_ALTEN	(1<<3)
76*f495ec29SRui Paulo #define	PIIX4_SMBSLVCNT_SD2EN	(1<<2)
77*f495ec29SRui Paulo #define	PIIX4_SMBSLVCNT_SD1EN	(1<<1)
78*f495ec29SRui Paulo #define	PIIX4_SMBSLVCNT_SLVEN	(1)
79*f495ec29SRui Paulo #define	PIIX4_SMBSLVCMD		0x09
80*f495ec29SRui Paulo #define	PIIX4_SMBSLVEVT		0x0a
81*f495ec29SRui Paulo #define	PIIX4_SMBSLVDAT		0x0c
82*f495ec29SRui Paulo 
83*f495ec29SRui Paulo /* SMBus alert response address. */
84*f495ec29SRui Paulo #define	SMBALTRESP		0x18
85*f495ec29SRui Paulo 
86*f495ec29SRui Paulo #define	SMBBLOCKTRANS_MAX	32
87*f495ec29SRui Paulo 
88*f495ec29SRui Paulo #endif /* !__INTPMREG_H__ */
89