xref: /freebsd/sys/dev/igc/igc_regs.h (revision ab540d44ba3201ff8313b90ba0096004603b2e34)
1517904deSPeter Grehan /*-
2517904deSPeter Grehan  * Copyright 2021 Intel Corp
3517904deSPeter Grehan  * Copyright 2021 Rubicon Communications, LLC (Netgate)
4517904deSPeter Grehan  * SPDX-License-Identifier: BSD-3-Clause
5517904deSPeter Grehan  */
6517904deSPeter Grehan 
7517904deSPeter Grehan #ifndef _IGC_REGS_H_
8517904deSPeter Grehan #define _IGC_REGS_H_
9517904deSPeter Grehan 
10517904deSPeter Grehan /* General Register Descriptions */
11517904deSPeter Grehan #define IGC_CTRL		0x00000  /* Device Control - RW */
12517904deSPeter Grehan #define IGC_STATUS		0x00008  /* Device Status - RO */
13517904deSPeter Grehan #define IGC_EECD		0x00010  /* EEPROM/Flash Control - RW */
14517904deSPeter Grehan /* NVM  Register Descriptions */
15517904deSPeter Grehan #define IGC_EERD		0x12014  /* EEprom mode read - RW */
16517904deSPeter Grehan #define IGC_EEWR		0x12018  /* EEprom mode write - RW */
17517904deSPeter Grehan #define IGC_CTRL_EXT		0x00018  /* Extended Device Control - RW */
18517904deSPeter Grehan #define IGC_MDIC		0x00020  /* MDI Control - RW */
19517904deSPeter Grehan #define IGC_MDICNFG		0x00E04  /* MDI Config - RW */
20517904deSPeter Grehan #define IGC_FCAL		0x00028  /* Flow Control Address Low - RW */
21517904deSPeter Grehan #define IGC_FCAH		0x0002C  /* Flow Control Address High -RW */
22517904deSPeter Grehan #define IGC_I225_FLSWCTL	0x12048 /* FLASH control register */
23517904deSPeter Grehan #define IGC_I225_FLSWDATA	0x1204C /* FLASH data register */
24517904deSPeter Grehan #define IGC_I225_FLSWCNT	0x12050 /* FLASH Access Counter */
25517904deSPeter Grehan #define IGC_I225_FLSECU		0x12114 /* FLASH Security */
26517904deSPeter Grehan #define IGC_FCT			0x00030  /* Flow Control Type - RW */
27517904deSPeter Grehan #define IGC_CONNSW		0x00034  /* Copper/Fiber switch control - RW */
28517904deSPeter Grehan #define IGC_VET			0x00038  /* VLAN Ether Type - RW */
29517904deSPeter Grehan #define IGC_ICR			0x01500  /* Intr Cause Read - RC/W1C */
30517904deSPeter Grehan #define IGC_ICS			0x01504  /* Intr Cause Set - WO */
31517904deSPeter Grehan #define IGC_IMS			0x01508  /* Intr Mask Set/Read - RW */
32517904deSPeter Grehan #define IGC_IMC			0x0150C  /* Intr Mask Clear - WO */
33517904deSPeter Grehan #define IGC_IAM			0x01510  /* Intr Ack Auto Mask- RW */
34517904deSPeter Grehan #define IGC_RCTL		0x00100  /* Rx Control - RW */
35517904deSPeter Grehan #define IGC_FCTTV		0x00170  /* Flow Control Transmit Timer Value - RW */
36517904deSPeter Grehan #define IGC_TXCW		0x00178  /* Tx Configuration Word - RW */
37517904deSPeter Grehan #define IGC_RXCW		0x00180  /* Rx Configuration Word - RO */
38517904deSPeter Grehan #define IGC_EICR		0x01580  /* Ext. Interrupt Cause Read - R/clr */
39517904deSPeter Grehan #define IGC_EITR(_n)		(0x01680 + (0x4 * (_n)))
40517904deSPeter Grehan #define IGC_EICS		0x01520  /* Ext. Interrupt Cause Set - W0 */
41517904deSPeter Grehan #define IGC_EIMS		0x01524  /* Ext. Interrupt Mask Set/Read - RW */
42517904deSPeter Grehan #define IGC_EIMC		0x01528  /* Ext. Interrupt Mask Clear - WO */
43517904deSPeter Grehan #define IGC_EIAC		0x0152C  /* Ext. Interrupt Auto Clear - RW */
44517904deSPeter Grehan #define IGC_EIAM		0x01530  /* Ext. Interrupt Ack Auto Clear Mask - RW */
45517904deSPeter Grehan #define IGC_GPIE		0x01514  /* General Purpose Interrupt Enable - RW */
46517904deSPeter Grehan #define IGC_IVAR0		0x01700  /* Interrupt Vector Allocation (array) - RW */
47517904deSPeter Grehan #define IGC_IVAR_MISC		0x01740 /* IVAR for "other" causes - RW */
48517904deSPeter Grehan #define IGC_TCTL		0x00400  /* Tx Control - RW */
49517904deSPeter Grehan #define IGC_TCTL_EXT		0x00404  /* Extended Tx Control - RW */
50517904deSPeter Grehan #define IGC_TIPG		0x00410  /* Tx Inter-packet gap -RW */
51517904deSPeter Grehan #define IGC_AIT			0x00458  /* Adaptive Interframe Spacing Throttle - RW */
52517904deSPeter Grehan #define IGC_LEDCTL		0x00E00  /* LED Control - RW */
53517904deSPeter Grehan #define IGC_LEDMUX		0x08130  /* LED MUX Control */
54517904deSPeter Grehan #define IGC_EXTCNF_CTRL		0x00F00  /* Extended Configuration Control */
55517904deSPeter Grehan #define IGC_EXTCNF_SIZE		0x00F08  /* Extended Configuration Size */
56517904deSPeter Grehan #define IGC_PHY_CTRL		0x00F10  /* PHY Control Register in CSR */
57517904deSPeter Grehan #define IGC_PBA			0x01000  /* Packet Buffer Allocation - RW */
58517904deSPeter Grehan #define IGC_PBS			0x01008  /* Packet Buffer Size */
59517904deSPeter Grehan #define IGC_EEMNGCTL		0x01010  /* MNG EEprom Control */
60517904deSPeter Grehan #define IGC_EEMNGCTL_I225	0x01010  /* i225 MNG EEprom Mode Control */
61517904deSPeter Grehan #define IGC_EEARBC_I225		0x12024 /* EEPROM Auto Read Bus Control */
62517904deSPeter Grehan #define IGC_FLOP		0x0103C  /* FLASH Opcode Register */
63517904deSPeter Grehan #define IGC_WDSTP		0x01040  /* Watchdog Setup - RW */
64517904deSPeter Grehan #define IGC_SWDSTS		0x01044  /* SW Device Status - RW */
65517904deSPeter Grehan #define IGC_FRTIMER		0x01048  /* Free Running Timer - RW */
66517904deSPeter Grehan #define IGC_TCPTIMER		0x0104C  /* TCP Timer - RW */
67517904deSPeter Grehan #define IGC_ERT			0x02008  /* Early Rx Threshold - RW */
68517904deSPeter Grehan #define IGC_FCRTL		0x02160  /* Flow Control Receive Threshold Low - RW */
69517904deSPeter Grehan #define IGC_FCRTH		0x02168  /* Flow Control Receive Threshold High - RW */
70517904deSPeter Grehan #define IGC_PSRCTL		0x02170  /* Packet Split Receive Control - RW */
71517904deSPeter Grehan #define IGC_RDFH		0x02410  /* Rx Data FIFO Head - RW */
72517904deSPeter Grehan #define IGC_RDFT		0x02418  /* Rx Data FIFO Tail - RW */
73517904deSPeter Grehan #define IGC_RDFHS		0x02420  /* Rx Data FIFO Head Saved - RW */
74517904deSPeter Grehan #define IGC_RDFTS		0x02428  /* Rx Data FIFO Tail Saved - RW */
75517904deSPeter Grehan #define IGC_RDFPC		0x02430  /* Rx Data FIFO Packet Count - RW */
76517904deSPeter Grehan #define IGC_PBRTH		0x02458  /* PB Rx Arbitration Threshold - RW */
77517904deSPeter Grehan #define IGC_FCRTV		0x02460  /* Flow Control Refresh Timer Value - RW */
78517904deSPeter Grehan /* Split and Replication Rx Control - RW */
79517904deSPeter Grehan #define IGC_RXPBS		0x02404  /* Rx Packet Buffer Size - RW */
80517904deSPeter Grehan /* Shadow Ram Write Register - RW */
81517904deSPeter Grehan #define IGC_SRWR		0x12018
82517904deSPeter Grehan #define IGC_EEC_REG		0x12010
83517904deSPeter Grehan 
84517904deSPeter Grehan 
85517904deSPeter Grehan #define IGC_SHADOWINF		0x12068
86517904deSPeter Grehan #define IGC_FLFWUPDATE		0x12108
87517904deSPeter Grehan 
88517904deSPeter Grehan #define IGC_INVM_DATA_REG(_n)	(0x12120 + 4*(_n))
89517904deSPeter Grehan #define IGC_INVM_SIZE		64 /* Number of INVM Data Registers */
90517904deSPeter Grehan 
91517904deSPeter Grehan #define IGC_MMDAC		13 /* MMD Access Control */
92517904deSPeter Grehan #define IGC_MMDAAD		14 /* MMD Access Address/Data */
93517904deSPeter Grehan /* Convenience macros
94517904deSPeter Grehan  *
95517904deSPeter Grehan  * Note: "_n" is the queue number of the register to be written to.
96517904deSPeter Grehan  *
97517904deSPeter Grehan  * Example usage:
98517904deSPeter Grehan  * IGC_RDBAL_REG(current_rx_queue)
99517904deSPeter Grehan  */
100517904deSPeter Grehan #define IGC_RDBAL(_n)	((_n) < 4 ? (0x02800 + ((_n) * 0x100)) : \
101517904deSPeter Grehan 			 (0x0C000 + ((_n) * 0x40)))
102517904deSPeter Grehan #define IGC_RDBAH(_n)	((_n) < 4 ? (0x02804 + ((_n) * 0x100)) : \
103517904deSPeter Grehan 			 (0x0C004 + ((_n) * 0x40)))
104517904deSPeter Grehan #define IGC_RDLEN(_n)	((_n) < 4 ? (0x02808 + ((_n) * 0x100)) : \
105517904deSPeter Grehan 			 (0x0C008 + ((_n) * 0x40)))
106517904deSPeter Grehan #define IGC_SRRCTL(_n)	((_n) < 4 ? (0x0280C + ((_n) * 0x100)) : \
107517904deSPeter Grehan 				 (0x0C00C + ((_n) * 0x40)))
108517904deSPeter Grehan #define IGC_RDH(_n)	((_n) < 4 ? (0x02810 + ((_n) * 0x100)) : \
109517904deSPeter Grehan 			 (0x0C010 + ((_n) * 0x40)))
110517904deSPeter Grehan #define IGC_RDT(_n)	((_n) < 4 ? (0x02818 + ((_n) * 0x100)) : \
111517904deSPeter Grehan 			 (0x0C018 + ((_n) * 0x40)))
112517904deSPeter Grehan #define IGC_RXDCTL(_n)	((_n) < 4 ? (0x02828 + ((_n) * 0x100)) : \
113517904deSPeter Grehan 				 (0x0C028 + ((_n) * 0x40)))
114517904deSPeter Grehan #define IGC_RQDPC(_n)	((_n) < 4 ? (0x02830 + ((_n) * 0x100)) : \
115517904deSPeter Grehan 			 (0x0C030 + ((_n) * 0x40)))
116517904deSPeter Grehan #define IGC_TDBAL(_n)	((_n) < 4 ? (0x03800 + ((_n) * 0x100)) : \
117517904deSPeter Grehan 			 (0x0E000 + ((_n) * 0x40)))
118517904deSPeter Grehan #define IGC_TDBAH(_n)	((_n) < 4 ? (0x03804 + ((_n) * 0x100)) : \
119517904deSPeter Grehan 			 (0x0E004 + ((_n) * 0x40)))
120517904deSPeter Grehan #define IGC_TDLEN(_n)	((_n) < 4 ? (0x03808 + ((_n) * 0x100)) : \
121517904deSPeter Grehan 			 (0x0E008 + ((_n) * 0x40)))
122517904deSPeter Grehan #define IGC_TDH(_n)	((_n) < 4 ? (0x03810 + ((_n) * 0x100)) : \
123517904deSPeter Grehan 			 (0x0E010 + ((_n) * 0x40)))
124517904deSPeter Grehan #define IGC_TDT(_n)	((_n) < 4 ? (0x03818 + ((_n) * 0x100)) : \
125517904deSPeter Grehan 			 (0x0E018 + ((_n) * 0x40)))
126517904deSPeter Grehan #define IGC_TXDCTL(_n)	((_n) < 4 ? (0x03828 + ((_n) * 0x100)) : \
127517904deSPeter Grehan 				 (0x0E028 + ((_n) * 0x40)))
128517904deSPeter Grehan #define IGC_TARC(_n)		(0x03840 + ((_n) * 0x100))
129517904deSPeter Grehan #define IGC_RSRPD		0x02C00  /* Rx Small Packet Detect - RW */
130517904deSPeter Grehan #define IGC_RAID		0x02C08  /* Receive Ack Interrupt Delay - RW */
131517904deSPeter Grehan #define IGC_KABGTXD		0x03004  /* AFE Band Gap Transmit Ref Data */
132517904deSPeter Grehan #define IGC_PSRTYPE(_i)	(0x05480 + ((_i) * 4))
133517904deSPeter Grehan #define IGC_RAL(_i)		(((_i) <= 15) ? (0x05400 + ((_i) * 8)) : \
134517904deSPeter Grehan 				 (0x054E0 + ((_i - 16) * 8)))
135517904deSPeter Grehan #define IGC_RAH(_i)		(((_i) <= 15) ? (0x05404 + ((_i) * 8)) : \
136517904deSPeter Grehan 				 (0x054E4 + ((_i - 16) * 8)))
137517904deSPeter Grehan #define IGC_VLANPQF		0x055B0  /* VLAN Priority Queue Filter VLAPQF */
138517904deSPeter Grehan 
139517904deSPeter Grehan #define IGC_SHRAL(_i)		(0x05438 + ((_i) * 8))
140517904deSPeter Grehan #define IGC_SHRAH(_i)		(0x0543C + ((_i) * 8))
141517904deSPeter Grehan #define IGC_IP4AT_REG(_i)	(0x05840 + ((_i) * 8))
142517904deSPeter Grehan #define IGC_IP6AT_REG(_i)	(0x05880 + ((_i) * 4))
143517904deSPeter Grehan #define IGC_WUPM_REG(_i)	(0x05A00 + ((_i) * 4))
144517904deSPeter Grehan #define IGC_FFMT_REG(_i)	(0x09000 + ((_i) * 8))
145517904deSPeter Grehan #define IGC_FFVT_REG(_i)	(0x09800 + ((_i) * 8))
146517904deSPeter Grehan #define IGC_FFLT_REG(_i)	(0x05F00 + ((_i) * 8))
147517904deSPeter Grehan #define IGC_TXPBS		0x03404  /* Tx Packet Buffer Size - RW */
148*ab540d44SKevin Bowling #define IGC_DTXTCPFLGL	0x0359C  /* DMA Tx Control flag low - RW */
149*ab540d44SKevin Bowling #define IGC_DTXTCPFLGH	0x035A0  /* DMA Tx Control flag high - RW */
150517904deSPeter Grehan /* Statistics Register Descriptions */
151517904deSPeter Grehan #define IGC_CRCERRS		0x04000  /* CRC Error Count - R/clr */
152517904deSPeter Grehan #define IGC_ALGNERRC		0x04004  /* Alignment Error Count - R/clr */
153517904deSPeter Grehan #define IGC_MPC			0x04010  /* Missed Packet Count - R/clr */
154517904deSPeter Grehan #define IGC_SCC			0x04014  /* Single Collision Count - R/clr */
155517904deSPeter Grehan #define IGC_ECOL		0x04018  /* Excessive Collision Count - R/clr */
156517904deSPeter Grehan #define IGC_MCC			0x0401C  /* Multiple Collision Count - R/clr */
157517904deSPeter Grehan #define IGC_LATECOL		0x04020  /* Late Collision Count - R/clr */
158517904deSPeter Grehan #define IGC_COLC		0x04028  /* Collision Count - R/clr */
159517904deSPeter Grehan #define IGC_RERC		0x0402C  /* Receive Error Count - R/clr */
160517904deSPeter Grehan #define IGC_DC			0x04030  /* Defer Count - R/clr */
161517904deSPeter Grehan #define IGC_TNCRS		0x04034  /* Tx-No CRS - R/clr */
162517904deSPeter Grehan #define IGC_HTDPMC		0x0403C  /* Host Transmit Discarded by MAC - R/clr */
163517904deSPeter Grehan #define IGC_RLEC		0x04040  /* Receive Length Error Count - R/clr */
164517904deSPeter Grehan #define IGC_XONRXC		0x04048  /* XON Rx Count - R/clr */
165517904deSPeter Grehan #define IGC_XONTXC		0x0404C  /* XON Tx Count - R/clr */
166517904deSPeter Grehan #define IGC_XOFFRXC		0x04050  /* XOFF Rx Count - R/clr */
167517904deSPeter Grehan #define IGC_XOFFTXC		0x04054  /* XOFF Tx Count - R/clr */
168517904deSPeter Grehan #define IGC_FCRUC		0x04058  /* Flow Control Rx Unsupported Count- R/clr */
169517904deSPeter Grehan #define IGC_PRC64		0x0405C  /* Packets Rx (64 bytes) - R/clr */
170517904deSPeter Grehan #define IGC_PRC127		0x04060  /* Packets Rx (65-127 bytes) - R/clr */
171517904deSPeter Grehan #define IGC_PRC255		0x04064  /* Packets Rx (128-255 bytes) - R/clr */
172517904deSPeter Grehan #define IGC_PRC511		0x04068  /* Packets Rx (255-511 bytes) - R/clr */
173517904deSPeter Grehan #define IGC_PRC1023		0x0406C  /* Packets Rx (512-1023 bytes) - R/clr */
174517904deSPeter Grehan #define IGC_PRC1522		0x04070  /* Packets Rx (1024-1522 bytes) - R/clr */
175517904deSPeter Grehan #define IGC_GPRC		0x04074  /* Good Packets Rx Count - R/clr */
176517904deSPeter Grehan #define IGC_BPRC		0x04078  /* Broadcast Packets Rx Count - R/clr */
177517904deSPeter Grehan #define IGC_MPRC		0x0407C  /* Multicast Packets Rx Count - R/clr */
178517904deSPeter Grehan #define IGC_GPTC		0x04080  /* Good Packets Tx Count - R/clr */
179517904deSPeter Grehan #define IGC_GORCL		0x04088  /* Good Octets Rx Count Low - R/clr */
180517904deSPeter Grehan #define IGC_GORCH		0x0408C  /* Good Octets Rx Count High - R/clr */
181517904deSPeter Grehan #define IGC_GOTCL		0x04090  /* Good Octets Tx Count Low - R/clr */
182517904deSPeter Grehan #define IGC_GOTCH		0x04094  /* Good Octets Tx Count High - R/clr */
183517904deSPeter Grehan #define IGC_RNBC		0x040A0  /* Rx No Buffers Count - R/clr */
184517904deSPeter Grehan #define IGC_RUC			0x040A4  /* Rx Undersize Count - R/clr */
185517904deSPeter Grehan #define IGC_RFC			0x040A8  /* Rx Fragment Count - R/clr */
186517904deSPeter Grehan #define IGC_ROC			0x040AC  /* Rx Oversize Count - R/clr */
187517904deSPeter Grehan #define IGC_RJC			0x040B0  /* Rx Jabber Count - R/clr */
188517904deSPeter Grehan #define IGC_MGTPRC		0x040B4  /* Management Packets Rx Count - R/clr */
189517904deSPeter Grehan #define IGC_MGTPDC		0x040B8  /* Management Packets Dropped Count - R/clr */
190517904deSPeter Grehan #define IGC_MGTPTC		0x040BC  /* Management Packets Tx Count - R/clr */
191517904deSPeter Grehan #define IGC_TORL		0x040C0  /* Total Octets Rx Low - R/clr */
192517904deSPeter Grehan #define IGC_TORH		0x040C4  /* Total Octets Rx High - R/clr */
193517904deSPeter Grehan #define IGC_TOTL		0x040C8  /* Total Octets Tx Low - R/clr */
194517904deSPeter Grehan #define IGC_TOTH		0x040CC  /* Total Octets Tx High - R/clr */
195517904deSPeter Grehan #define IGC_TPR			0x040D0  /* Total Packets Rx - R/clr */
196517904deSPeter Grehan #define IGC_TPT			0x040D4  /* Total Packets Tx - R/clr */
197517904deSPeter Grehan #define IGC_PTC64		0x040D8  /* Packets Tx (64 bytes) - R/clr */
198517904deSPeter Grehan #define IGC_PTC127		0x040DC  /* Packets Tx (65-127 bytes) - R/clr */
199517904deSPeter Grehan #define IGC_PTC255		0x040E0  /* Packets Tx (128-255 bytes) - R/clr */
200517904deSPeter Grehan #define IGC_PTC511		0x040E4  /* Packets Tx (256-511 bytes) - R/clr */
201517904deSPeter Grehan #define IGC_PTC1023		0x040E8  /* Packets Tx (512-1023 bytes) - R/clr */
202517904deSPeter Grehan #define IGC_PTC1522		0x040EC  /* Packets Tx (1024-1522 Bytes) - R/clr */
203517904deSPeter Grehan #define IGC_MPTC		0x040F0  /* Multicast Packets Tx Count - R/clr */
204517904deSPeter Grehan #define IGC_BPTC		0x040F4  /* Broadcast Packets Tx Count - R/clr */
205517904deSPeter Grehan #define IGC_TSCTC		0x040F8  /* TCP Segmentation Context Tx - R/clr */
206517904deSPeter Grehan #define IGC_IAC			0x04100  /* Interrupt Assertion Count */
207517904deSPeter Grehan #define IGC_RXDMTC		0x04120  /* Rx Descriptor Minimum Threshold Count */
208517904deSPeter Grehan 
209517904deSPeter Grehan #define IGC_VFGPRC		0x00F10
210517904deSPeter Grehan #define IGC_VFGORC		0x00F18
211517904deSPeter Grehan #define IGC_VFMPRC		0x00F3C
212517904deSPeter Grehan #define IGC_VFGPTC		0x00F14
213517904deSPeter Grehan #define IGC_VFGOTC		0x00F34
214517904deSPeter Grehan #define IGC_VFGOTLBC		0x00F50
215517904deSPeter Grehan #define IGC_VFGPTLBC		0x00F44
216517904deSPeter Grehan #define IGC_VFGORLBC		0x00F48
217517904deSPeter Grehan #define IGC_VFGPRLBC		0x00F40
218517904deSPeter Grehan #define IGC_HGORCL		0x04128  /* Host Good Octets Received Count Low */
219517904deSPeter Grehan #define IGC_HGORCH		0x0412C  /* Host Good Octets Received Count High */
220517904deSPeter Grehan #define IGC_HGOTCL		0x04130  /* Host Good Octets Transmit Count Low */
221517904deSPeter Grehan #define IGC_HGOTCH		0x04134  /* Host Good Octets Transmit Count High */
222517904deSPeter Grehan #define IGC_LENERRS		0x04138  /* Length Errors Count */
223517904deSPeter Grehan #define IGC_PCS_ANADV		0x04218  /* AN advertisement - RW */
224517904deSPeter Grehan #define IGC_PCS_LPAB		0x0421C  /* Link Partner Ability - RW */
225517904deSPeter Grehan #define IGC_RXCSUM		0x05000  /* Rx Checksum Control - RW */
226517904deSPeter Grehan #define IGC_RLPML		0x05004  /* Rx Long Packet Max Length */
227517904deSPeter Grehan #define IGC_RFCTL		0x05008  /* Receive Filter Control*/
228517904deSPeter Grehan #define IGC_MTA			0x05200  /* Multicast Table Array - RW Array */
229517904deSPeter Grehan #define IGC_RA			0x05400  /* Receive Address - RW Array */
230517904deSPeter Grehan #define IGC_VFTA		0x05600  /* VLAN Filter Table Array - RW Array */
231517904deSPeter Grehan #define IGC_WUC			0x05800  /* Wakeup Control - RW */
232517904deSPeter Grehan #define IGC_WUFC		0x05808  /* Wakeup Filter Control - RW */
233517904deSPeter Grehan #define IGC_WUS			0x05810  /* Wakeup Status - RO */
234517904deSPeter Grehan /* Management registers */
235517904deSPeter Grehan #define IGC_MANC		0x05820  /* Management Control - RW */
236517904deSPeter Grehan #define IGC_IPAV		0x05838  /* IP Address Valid - RW */
237517904deSPeter Grehan #define IGC_IP4AT		0x05840  /* IPv4 Address Table - RW Array */
238517904deSPeter Grehan #define IGC_IP6AT		0x05880  /* IPv6 Address Table - RW Array */
239517904deSPeter Grehan #define IGC_WUPL		0x05900  /* Wakeup Packet Length - RW */
240517904deSPeter Grehan #define IGC_WUPM		0x05A00  /* Wakeup Packet Memory - RO A */
241517904deSPeter Grehan #define IGC_WUPM_EXT		0x0B800  /* Wakeup Packet Memory Extended - RO Array */
242517904deSPeter Grehan #define IGC_WUFC_EXT		0x0580C  /* Wakeup Filter Control Extended - RW */
243517904deSPeter Grehan #define IGC_WUS_EXT		0x05814  /* Wakeup Status Extended - RW1C */
244517904deSPeter Grehan #define IGC_FHFTSL		0x05804  /* Flex Filter Indirect Table Select - RW */
245517904deSPeter Grehan #define IGC_PROXYFCEX		0x05590  /* Proxy Filter Control Extended - RW1C */
246517904deSPeter Grehan #define IGC_PROXYEXS		0x05594  /* Proxy Extended Status - RO */
247517904deSPeter Grehan #define IGC_WFUTPF		0x05500  /* Wake Flex UDP TCP Port Filter - RW Array */
248517904deSPeter Grehan #define IGC_RFUTPF		0x05580  /* Range Flex UDP TCP Port Filter - RW */
249517904deSPeter Grehan #define IGC_RWPFC		0x05584  /* Range Wake Port Filter Control - RW */
250517904deSPeter Grehan #define IGC_WFUTPS		0x05588  /* Wake Filter UDP TCP Status - RW1C */
251517904deSPeter Grehan #define IGC_WCS			0x0558C  /* Wake Control Status - RW1C */
252517904deSPeter Grehan /* MSI-X Table Register Descriptions */
253517904deSPeter Grehan #define IGC_PBACL		0x05B68  /* MSIx PBA Clear - Read/Write 1's to clear */
254517904deSPeter Grehan #define IGC_FFLT		0x05F00  /* Flexible Filter Length Table - RW Array */
255517904deSPeter Grehan #define IGC_HOST_IF		0x08800  /* Host Interface */
256517904deSPeter Grehan /* Flexible Host Filter Table */
257517904deSPeter Grehan #define IGC_FHFT(_n)	(0x09000 + ((_n) * 0x100))
258517904deSPeter Grehan /* Ext Flexible Host Filter Table */
259517904deSPeter Grehan #define IGC_FHFT_EXT(_n)	(0x09A00 + ((_n) * 0x100))
260517904deSPeter Grehan 
261517904deSPeter Grehan 
262517904deSPeter Grehan #define IGC_KMRNCTRLSTA		0x00034 /* MAC-PHY interface - RW */
263517904deSPeter Grehan #define IGC_MANC2H		0x05860 /* Management Control To Host - RW */
264517904deSPeter Grehan /* Management Decision Filters */
265517904deSPeter Grehan #define IGC_MDEF(_n)		(0x05890 + (4 * (_n)))
266517904deSPeter Grehan /* Semaphore registers */
267517904deSPeter Grehan #define IGC_SW_FW_SYNC		0x05B5C /* SW-FW Synchronization - RW */
268517904deSPeter Grehan /* Function Active and Power State to MNG */
269517904deSPeter Grehan #define IGC_FACTPS		0x05B30
270517904deSPeter Grehan #define IGC_SWSM		0x05B50 /* SW Semaphore */
271517904deSPeter Grehan #define IGC_FWSM		0x05B54 /* FW Semaphore */
272517904deSPeter Grehan /* Driver-only SW semaphore (not used by BOOT agents) */
273517904deSPeter Grehan #define IGC_SWSM2		0x05B58
274517904deSPeter Grehan #define IGC_FFLT_DBG		0x05F04 /* Debug Register */
275517904deSPeter Grehan #define IGC_HICR		0x08F00 /* Host Interface Control */
276517904deSPeter Grehan #define IGC_FWSTS		0x08F0C /* FW Status */
277517904deSPeter Grehan 
278517904deSPeter Grehan /* RSS registers */
279517904deSPeter Grehan #define IGC_MRQC		0x05818 /* Multiple Receive Control - RW */
280517904deSPeter Grehan #define IGC_IMIR(_i)	(0x05A80 + ((_i) * 4))  /* Immediate Interrupt */
281517904deSPeter Grehan #define IGC_IMIREXT(_i)	(0x05AA0 + ((_i) * 4)) /* Immediate INTR Ext*/
282517904deSPeter Grehan #define IGC_IMIRVP		0x05AC0 /* Immediate INT Rx VLAN Priority -RW */
283517904deSPeter Grehan #define IGC_MSIXBM(_i)	(0x01600 + ((_i) * 4)) /* MSI-X Alloc Reg -RW */
284517904deSPeter Grehan /* Redirection Table - RW Array */
285517904deSPeter Grehan #define IGC_RETA(_i)	(0x05C00 + ((_i) * 4))
286517904deSPeter Grehan /* RSS Random Key - RW Array */
287517904deSPeter Grehan #define IGC_RSSRK(_i)	(0x05C80 + ((_i) * 4))
288517904deSPeter Grehan #define IGC_RSSIM		0x05864 /* RSS Interrupt Mask */
289517904deSPeter Grehan #define IGC_RSSIR		0x05868 /* RSS Interrupt Request */
290517904deSPeter Grehan #define IGC_UTA			0x0A000 /* Unicast Table Array - RW */
291517904deSPeter Grehan #define IGC_TSYNCRXCTL		0x0B620 /* Rx Time Sync Control register - RW */
292517904deSPeter Grehan #define IGC_TSYNCTXCTL		0x0B614 /* Tx Time Sync Control register - RW */
293517904deSPeter Grehan #define IGC_TSYNCRXCFG		0x05F50 /* Time Sync Rx Configuration - RW */
294517904deSPeter Grehan #define IGC_RXSTMPL		0x0B624 /* Rx timestamp Low - RO */
295517904deSPeter Grehan #define IGC_RXSTMPH		0x0B628 /* Rx timestamp High - RO */
296517904deSPeter Grehan #define IGC_RXSATRL		0x0B62C /* Rx timestamp attribute low - RO */
297517904deSPeter Grehan #define IGC_RXSATRH		0x0B630 /* Rx timestamp attribute high - RO */
298517904deSPeter Grehan #define IGC_TXSTMPL		0x0B618 /* Tx timestamp value Low - RO */
299517904deSPeter Grehan #define IGC_TXSTMPH		0x0B61C /* Tx timestamp value High - RO */
300517904deSPeter Grehan #define IGC_SYSTIML		0x0B600 /* System time register Low - RO */
301517904deSPeter Grehan #define IGC_SYSTIMH		0x0B604 /* System time register High - RO */
302517904deSPeter Grehan #define IGC_TIMINCA		0x0B608 /* Increment attributes register - RW */
303517904deSPeter Grehan #define IGC_TIMADJL		0x0B60C /* Time sync time adjustment offset Low - RW */
304517904deSPeter Grehan #define IGC_TIMADJH		0x0B610 /* Time sync time adjustment offset High - RW */
305517904deSPeter Grehan #define IGC_TSAUXC		0x0B640 /* Timesync Auxiliary Control register */
306517904deSPeter Grehan #define IGC_SYSTIMR		0x0B6F8 /* System time register Residue */
307517904deSPeter Grehan #define IGC_TSICR		0x0B66C /* Interrupt Cause Register */
308517904deSPeter Grehan #define IGC_TSIM		0x0B674 /* Interrupt Mask Register */
309517904deSPeter Grehan 
310517904deSPeter Grehan /* Filtering Registers */
311517904deSPeter Grehan #define IGC_SAQF(_n)	(0x05980 + (4 * (_n))) /* Source Address Queue Fltr */
312517904deSPeter Grehan #define IGC_DAQF(_n)	(0x059A0 + (4 * (_n))) /* Dest Address Queue Fltr */
313517904deSPeter Grehan #define IGC_SPQF(_n)	(0x059C0 + (4 * (_n))) /* Source Port Queue Fltr */
314517904deSPeter Grehan #define IGC_FTQF(_n)	(0x059E0 + (4 * (_n))) /* 5-tuple Queue Fltr */
315517904deSPeter Grehan #define IGC_TTQF(_n)	(0x059E0 + (4 * (_n))) /* 2-tuple Queue Fltr */
316517904deSPeter Grehan #define IGC_SYNQF(_n)	(0x055FC + (4 * (_n))) /* SYN Packet Queue Fltr */
317517904deSPeter Grehan #define IGC_ETQF(_n)	(0x05CB0 + (4 * (_n))) /* EType Queue Fltr */
318517904deSPeter Grehan 
319517904deSPeter Grehan /* ETQF register bit definitions */
320517904deSPeter Grehan #define IGC_ETQF_FILTER_ENABLE	(1 << 26)
321517904deSPeter Grehan #define IGC_ETQF_IMM_INT		(1 << 29)
322517904deSPeter Grehan #define IGC_ETQF_QUEUE_ENABLE		(1 << 31)
323517904deSPeter Grehan #define IGC_ETQF_QUEUE_SHIFT		16
324517904deSPeter Grehan #define IGC_ETQF_QUEUE_MASK		0x00070000
325517904deSPeter Grehan #define IGC_ETQF_ETYPE_MASK		0x0000FFFF
326517904deSPeter Grehan 
327517904deSPeter Grehan #define IGC_RTTDCS		0x3600 /* Reedtown Tx Desc plane control and status */
328517904deSPeter Grehan #define IGC_RTTPCS		0x3474 /* Reedtown Tx Packet Plane control and status */
329517904deSPeter Grehan #define IGC_RTRPCS		0x2474 /* Rx packet plane control and status */
330517904deSPeter Grehan #define IGC_RTRUP2TC		0x05AC4 /* Rx User Priority to Traffic Class */
331517904deSPeter Grehan #define IGC_RTTUP2TC		0x0418 /* Transmit User Priority to Traffic Class */
332517904deSPeter Grehan /* Tx Desc plane TC Rate-scheduler config */
333517904deSPeter Grehan #define IGC_RTTDTCRC(_n)	(0x3610 + ((_n) * 4))
334517904deSPeter Grehan /* Tx Packet plane TC Rate-Scheduler Config */
335517904deSPeter Grehan #define IGC_RTTPTCRC(_n)	(0x3480 + ((_n) * 4))
336517904deSPeter Grehan /* Rx Packet plane TC Rate-Scheduler Config */
337517904deSPeter Grehan #define IGC_RTRPTCRC(_n)	(0x2480 + ((_n) * 4))
338517904deSPeter Grehan /* Tx Desc Plane TC Rate-Scheduler Status */
339517904deSPeter Grehan #define IGC_RTTDTCRS(_n)	(0x3630 + ((_n) * 4))
340517904deSPeter Grehan /* Tx Desc Plane TC Rate-Scheduler MMW */
341517904deSPeter Grehan #define IGC_RTTDTCRM(_n)	(0x3650 + ((_n) * 4))
342517904deSPeter Grehan /* Tx Packet plane TC Rate-Scheduler Status */
343517904deSPeter Grehan #define IGC_RTTPTCRS(_n)	(0x34A0 + ((_n) * 4))
344517904deSPeter Grehan /* Tx Packet plane TC Rate-scheduler MMW */
345517904deSPeter Grehan #define IGC_RTTPTCRM(_n)	(0x34C0 + ((_n) * 4))
346517904deSPeter Grehan /* Rx Packet plane TC Rate-Scheduler Status */
347517904deSPeter Grehan #define IGC_RTRPTCRS(_n)	(0x24A0 + ((_n) * 4))
348517904deSPeter Grehan /* Rx Packet plane TC Rate-Scheduler MMW */
349517904deSPeter Grehan #define IGC_RTRPTCRM(_n)	(0x24C0 + ((_n) * 4))
350517904deSPeter Grehan /* Tx Desc plane VM Rate-Scheduler MMW*/
351517904deSPeter Grehan #define IGC_RTTDVMRM(_n)	(0x3670 + ((_n) * 4))
352517904deSPeter Grehan /* Tx BCN Rate-Scheduler MMW */
353517904deSPeter Grehan #define IGC_RTTBCNRM(_n)	(0x3690 + ((_n) * 4))
354517904deSPeter Grehan #define IGC_RTTDQSEL		0x3604  /* Tx Desc Plane Queue Select */
355517904deSPeter Grehan #define IGC_RTTDVMRC		0x3608  /* Tx Desc Plane VM Rate-Scheduler Config */
356517904deSPeter Grehan #define IGC_RTTDVMRS		0x360C  /* Tx Desc Plane VM Rate-Scheduler Status */
357517904deSPeter Grehan #define IGC_RTTBCNRC		0x36B0  /* Tx BCN Rate-Scheduler Config */
358517904deSPeter Grehan #define IGC_RTTBCNRS		0x36B4  /* Tx BCN Rate-Scheduler Status */
359517904deSPeter Grehan #define IGC_RTTBCNCR		0xB200  /* Tx BCN Control Register */
360517904deSPeter Grehan #define IGC_RTTBCNTG		0x35A4  /* Tx BCN Tagging */
361517904deSPeter Grehan #define IGC_RTTBCNCP		0xB208  /* Tx BCN Congestion point */
362517904deSPeter Grehan #define IGC_RTRBCNCR		0xB20C  /* Rx BCN Control Register */
363517904deSPeter Grehan #define IGC_RTTBCNRD		0x36B8  /* Tx BCN Rate Drift */
364517904deSPeter Grehan #define IGC_PFCTOP		0x1080  /* Priority Flow Control Type and Opcode */
365517904deSPeter Grehan #define IGC_RTTBCNIDX		0xB204  /* Tx BCN Congestion Point */
366517904deSPeter Grehan #define IGC_RTTBCNACH		0x0B214 /* Tx BCN Control High */
367517904deSPeter Grehan #define IGC_RTTBCNACL		0x0B210 /* Tx BCN Control Low */
368517904deSPeter Grehan 
369517904deSPeter Grehan /* DMA Coalescing registers */
370517904deSPeter Grehan #define IGC_DMACR		0x02508 /* Control Register */
371517904deSPeter Grehan #define IGC_DMCTXTH		0x03550 /* Transmit Threshold */
372517904deSPeter Grehan #define IGC_DMCTLX		0x02514 /* Time to Lx Request */
373517904deSPeter Grehan #define IGC_DMCRTRH		0x05DD0 /* Receive Packet Rate Threshold */
374517904deSPeter Grehan #define IGC_DMCCNT		0x05DD4 /* Current Rx Count */
375517904deSPeter Grehan #define IGC_FCRTC		0x02170 /* Flow Control Rx high watermark */
376517904deSPeter Grehan #define IGC_PCIEMISC		0x05BB8 /* PCIE misc config register */
377517904deSPeter Grehan 
378517904deSPeter Grehan /* PCIe Parity Status Register */
379517904deSPeter Grehan #define IGC_PCIEERRSTS		0x05BA8
380517904deSPeter Grehan 
381517904deSPeter Grehan #define IGC_PROXYS		0x5F64 /* Proxying Status */
382517904deSPeter Grehan #define IGC_PROXYFC		0x5F60 /* Proxying Filter Control */
383517904deSPeter Grehan /* Thermal sensor configuration and status registers */
384517904deSPeter Grehan #define IGC_THMJT		0x08100 /* Junction Temperature */
385517904deSPeter Grehan #define IGC_THLOWTC		0x08104 /* Low Threshold Control */
386517904deSPeter Grehan #define IGC_THMIDTC		0x08108 /* Mid Threshold Control */
387517904deSPeter Grehan #define IGC_THHIGHTC		0x0810C /* High Threshold Control */
388517904deSPeter Grehan #define IGC_THSTAT		0x08110 /* Thermal Sensor Status */
389517904deSPeter Grehan 
390517904deSPeter Grehan /* Energy Efficient Ethernet "EEE" registers */
391517904deSPeter Grehan #define IGC_IPCNFG		0x0E38 /* Internal PHY Configuration */
392517904deSPeter Grehan #define IGC_LTRC		0x01A0 /* Latency Tolerance Reporting Control */
393517904deSPeter Grehan #define IGC_EEER		0x0E30 /* Energy Efficient Ethernet "EEE"*/
394517904deSPeter Grehan #define IGC_EEE_SU		0x0E34 /* EEE Setup */
395517904deSPeter Grehan #define IGC_EEE_SU_2P5		0x0E3C /* EEE 2.5G Setup */
396517904deSPeter Grehan #define IGC_TLPIC		0x4148 /* EEE Tx LPI Count - TLPIC */
397517904deSPeter Grehan #define IGC_RLPIC		0x414C /* EEE Rx LPI Count - RLPIC */
398517904deSPeter Grehan 
399517904deSPeter Grehan /* OS2BMC Registers */
400517904deSPeter Grehan #define IGC_B2OSPC		0x08FE0 /* BMC2OS packets sent by BMC */
401517904deSPeter Grehan #define IGC_B2OGPRC		0x04158 /* BMC2OS packets received by host */
402517904deSPeter Grehan #define IGC_O2BGPTC		0x08FE4 /* OS2BMC packets received by BMC */
403517904deSPeter Grehan #define IGC_O2BSPC		0x0415C /* OS2BMC packets transmitted by host */
404517904deSPeter Grehan 
405517904deSPeter Grehan #define IGC_LTRMINV		0x5BB0 /* LTR Minimum Value */
406517904deSPeter Grehan #define IGC_LTRMAXV		0x5BB4 /* LTR Maximum Value */
407517904deSPeter Grehan 
408517904deSPeter Grehan 
409517904deSPeter Grehan /* IEEE 1588 TIMESYNCH */
410517904deSPeter Grehan #define IGC_TRGTTIML0		0x0B644 /* Target Time Register 0 Low  - RW */
411517904deSPeter Grehan #define IGC_TRGTTIMH0		0x0B648 /* Target Time Register 0 High - RW */
412517904deSPeter Grehan #define IGC_TRGTTIML1		0x0B64C /* Target Time Register 1 Low  - RW */
413517904deSPeter Grehan #define IGC_TRGTTIMH1		0x0B650 /* Target Time Register 1 High - RW */
414517904deSPeter Grehan #define IGC_FREQOUT0		0x0B654 /* Frequency Out 0 Control Register - RW */
415517904deSPeter Grehan #define IGC_FREQOUT1		0x0B658 /* Frequency Out 1 Control Register - RW */
416517904deSPeter Grehan #define IGC_TSSDP		0x0003C  /* Time Sync SDP Configuration Register - RW */
417517904deSPeter Grehan 
418517904deSPeter Grehan 
419517904deSPeter Grehan #endif
420