xref: /freebsd/sys/dev/igc/igc_phy.h (revision 95ee2897e98f5d444f26ed2334cc7c439f9c16c6)
1*517904deSPeter Grehan /*-
2*517904deSPeter Grehan  * Copyright 2021 Intel Corp
3*517904deSPeter Grehan  * Copyright 2021 Rubicon Communications, LLC (Netgate)
4*517904deSPeter Grehan  * SPDX-License-Identifier: BSD-3-Clause
5*517904deSPeter Grehan  */
6*517904deSPeter Grehan 
7*517904deSPeter Grehan #ifndef _IGC_PHY_H_
8*517904deSPeter Grehan #define _IGC_PHY_H_
9*517904deSPeter Grehan 
10*517904deSPeter Grehan void igc_init_phy_ops_generic(struct igc_hw *hw);
11*517904deSPeter Grehan s32  igc_null_read_reg(struct igc_hw *hw, u32 offset, u16 *data);
12*517904deSPeter Grehan void igc_null_phy_generic(struct igc_hw *hw);
13*517904deSPeter Grehan s32  igc_null_lplu_state(struct igc_hw *hw, bool active);
14*517904deSPeter Grehan s32  igc_null_write_reg(struct igc_hw *hw, u32 offset, u16 data);
15*517904deSPeter Grehan s32  igc_null_set_page(struct igc_hw *hw, u16 data);
16*517904deSPeter Grehan s32  igc_check_downshift_generic(struct igc_hw *hw);
17*517904deSPeter Grehan s32  igc_check_reset_block_generic(struct igc_hw *hw);
18*517904deSPeter Grehan s32  igc_get_phy_id(struct igc_hw *hw);
19*517904deSPeter Grehan void igc_phy_force_speed_duplex_setup(struct igc_hw *hw, u16 *phy_ctrl);
20*517904deSPeter Grehan s32  igc_phy_hw_reset_generic(struct igc_hw *hw);
21*517904deSPeter Grehan s32  igc_phy_reset_dsp_generic(struct igc_hw *hw);
22*517904deSPeter Grehan s32  igc_set_d3_lplu_state_generic(struct igc_hw *hw, bool active);
23*517904deSPeter Grehan s32  igc_setup_copper_link_generic(struct igc_hw *hw);
24*517904deSPeter Grehan s32  igc_phy_has_link_generic(struct igc_hw *hw, u32 iterations,
25*517904deSPeter Grehan 				u32 usec_interval, bool *success);
26*517904deSPeter Grehan enum igc_phy_type igc_get_phy_type_from_id(u32 phy_id);
27*517904deSPeter Grehan s32  igc_determine_phy_address(struct igc_hw *hw);
28*517904deSPeter Grehan s32  igc_enable_phy_wakeup_reg_access_bm(struct igc_hw *hw, u16 *phy_reg);
29*517904deSPeter Grehan s32  igc_disable_phy_wakeup_reg_access_bm(struct igc_hw *hw, u16 *phy_reg);
30*517904deSPeter Grehan void igc_power_up_phy_copper(struct igc_hw *hw);
31*517904deSPeter Grehan void igc_power_down_phy_copper(struct igc_hw *hw);
32*517904deSPeter Grehan s32  igc_read_phy_reg_mdic(struct igc_hw *hw, u32 offset, u16 *data);
33*517904deSPeter Grehan s32  igc_write_phy_reg_mdic(struct igc_hw *hw, u32 offset, u16 data);
34*517904deSPeter Grehan 
35*517904deSPeter Grehan s32 igc_read_xmdio_reg(struct igc_hw *hw, u16 addr, u8 dev_addr,
36*517904deSPeter Grehan 			 u16 *data);
37*517904deSPeter Grehan s32 igc_write_xmdio_reg(struct igc_hw *hw, u16 addr, u8 dev_addr,
38*517904deSPeter Grehan 			  u16 data);
39*517904deSPeter Grehan s32  igc_write_phy_reg_gpy(struct igc_hw *hw, u32 offset, u16 data);
40*517904deSPeter Grehan s32  igc_read_phy_reg_gpy(struct igc_hw *hw, u32 offset, u16 *data);
41*517904deSPeter Grehan 
42*517904deSPeter Grehan #define IGC_MAX_PHY_ADDR		8
43*517904deSPeter Grehan 
44*517904deSPeter Grehan /* IGP01IGC Specific Registers */
45*517904deSPeter Grehan #define IGP01IGC_PHY_PORT_CONFIG	0x10 /* Port Config */
46*517904deSPeter Grehan #define IGP01IGC_PHY_PORT_STATUS	0x11 /* Status */
47*517904deSPeter Grehan #define IGP01IGC_PHY_PORT_CTRL	0x12 /* Control */
48*517904deSPeter Grehan #define IGP01IGC_PHY_LINK_HEALTH	0x13 /* PHY Link Health */
49*517904deSPeter Grehan #define IGP02IGC_PHY_POWER_MGMT	0x19 /* Power Management */
50*517904deSPeter Grehan #define IGP01IGC_PHY_PAGE_SELECT	0x1F /* Page Select */
51*517904deSPeter Grehan #define BM_PHY_PAGE_SELECT		22   /* Page Select for BM */
52*517904deSPeter Grehan #define IGP_PAGE_SHIFT			5
53*517904deSPeter Grehan #define PHY_REG_MASK			0x1F
54*517904deSPeter Grehan #define IGC_I225_PHPM			0x0E14 /* I225 PHY Power Management */
55*517904deSPeter Grehan #define IGC_I225_PHPM_DIS_1000_D3	0x0008 /* Disable 1G in D3 */
56*517904deSPeter Grehan #define IGC_I225_PHPM_LINK_ENERGY	0x0010 /* Link Energy Detect */
57*517904deSPeter Grehan #define IGC_I225_PHPM_GO_LINKD	0x0020 /* Go Link Disconnect */
58*517904deSPeter Grehan #define IGC_I225_PHPM_DIS_1000	0x0040 /* Disable 1G globally */
59*517904deSPeter Grehan #define IGC_I225_PHPM_SPD_B2B_EN	0x0080 /* Smart Power Down Back2Back */
60*517904deSPeter Grehan #define IGC_I225_PHPM_RST_COMPL	0x0100 /* PHY Reset Completed */
61*517904deSPeter Grehan #define IGC_I225_PHPM_DIS_100_D3	0x0200 /* Disable 100M in D3 */
62*517904deSPeter Grehan #define IGC_I225_PHPM_ULP		0x0400 /* Ultra Low-Power Mode */
63*517904deSPeter Grehan #define IGC_I225_PHPM_DIS_2500	0x0800 /* Disable 2.5G globally */
64*517904deSPeter Grehan #define IGC_I225_PHPM_DIS_2500_D3	0x1000 /* Disable 2.5G in D3 */
65*517904deSPeter Grehan /* GPY211 - I225 defines */
66*517904deSPeter Grehan #define GPY_MMD_MASK			0xFFFF0000
67*517904deSPeter Grehan #define GPY_MMD_SHIFT			16
68*517904deSPeter Grehan #define GPY_REG_MASK			0x0000FFFF
69*517904deSPeter Grehan #define IGP01IGC_PHY_PCS_INIT_REG	0x00B4
70*517904deSPeter Grehan #define IGP01IGC_PHY_POLARITY_MASK	0x0078
71*517904deSPeter Grehan 
72*517904deSPeter Grehan #define IGP01IGC_PSCR_AUTO_MDIX	0x1000
73*517904deSPeter Grehan #define IGP01IGC_PSCR_FORCE_MDI_MDIX	0x2000 /* 0=MDI, 1=MDIX */
74*517904deSPeter Grehan 
75*517904deSPeter Grehan #define IGP01IGC_PSCFR_SMART_SPEED	0x0080
76*517904deSPeter Grehan 
77*517904deSPeter Grehan #define IGP02IGC_PM_SPD		0x0001 /* Smart Power Down */
78*517904deSPeter Grehan #define IGP02IGC_PM_D0_LPLU		0x0002 /* For D0a states */
79*517904deSPeter Grehan #define IGP02IGC_PM_D3_LPLU		0x0004 /* For all other states */
80*517904deSPeter Grehan 
81*517904deSPeter Grehan #define IGP01IGC_PLHR_SS_DOWNGRADE	0x8000
82*517904deSPeter Grehan 
83*517904deSPeter Grehan #define IGP01IGC_PSSR_POLARITY_REVERSED	0x0002
84*517904deSPeter Grehan #define IGP01IGC_PSSR_MDIX		0x0800
85*517904deSPeter Grehan #define IGP01IGC_PSSR_SPEED_MASK	0xC000
86*517904deSPeter Grehan #define IGP01IGC_PSSR_SPEED_1000MBPS	0xC000
87*517904deSPeter Grehan 
88*517904deSPeter Grehan #define IGP02IGC_PHY_CHANNEL_NUM	4
89*517904deSPeter Grehan #define IGP02IGC_PHY_AGC_A		0x11B1
90*517904deSPeter Grehan #define IGP02IGC_PHY_AGC_B		0x12B1
91*517904deSPeter Grehan #define IGP02IGC_PHY_AGC_C		0x14B1
92*517904deSPeter Grehan #define IGP02IGC_PHY_AGC_D		0x18B1
93*517904deSPeter Grehan 
94*517904deSPeter Grehan #define IGP02IGC_AGC_LENGTH_SHIFT	9   /* Course=15:13, Fine=12:9 */
95*517904deSPeter Grehan #define IGP02IGC_AGC_LENGTH_MASK	0x7F
96*517904deSPeter Grehan #define IGP02IGC_AGC_RANGE		15
97*517904deSPeter Grehan 
98*517904deSPeter Grehan #define IGC_CABLE_LENGTH_UNDEFINED	0xFF
99*517904deSPeter Grehan 
100*517904deSPeter Grehan #define IGC_KMRNCTRLSTA_OFFSET	0x001F0000
101*517904deSPeter Grehan #define IGC_KMRNCTRLSTA_OFFSET_SHIFT	16
102*517904deSPeter Grehan #define IGC_KMRNCTRLSTA_REN		0x00200000
103*517904deSPeter Grehan #define IGC_KMRNCTRLSTA_DIAG_OFFSET	0x3    /* Kumeran Diagnostic */
104*517904deSPeter Grehan #define IGC_KMRNCTRLSTA_TIMEOUTS	0x4    /* Kumeran Timeouts */
105*517904deSPeter Grehan #define IGC_KMRNCTRLSTA_INBAND_PARAM	0x9    /* Kumeran InBand Parameters */
106*517904deSPeter Grehan #define IGC_KMRNCTRLSTA_IBIST_DISABLE	0x0200 /* Kumeran IBIST Disable */
107*517904deSPeter Grehan #define IGC_KMRNCTRLSTA_DIAG_NELPBK	0x1000 /* Nearend Loopback mode */
108*517904deSPeter Grehan 
109*517904deSPeter Grehan #define IFE_PHY_EXTENDED_STATUS_CONTROL	0x10
110*517904deSPeter Grehan #define IFE_PHY_SPECIAL_CONTROL		0x11 /* 100BaseTx PHY Special Ctrl */
111*517904deSPeter Grehan #define IFE_PHY_SPECIAL_CONTROL_LED	0x1B /* PHY Special and LED Ctrl */
112*517904deSPeter Grehan #define IFE_PHY_MDIX_CONTROL		0x1C /* MDI/MDI-X Control */
113*517904deSPeter Grehan 
114*517904deSPeter Grehan /* IFE PHY Extended Status Control */
115*517904deSPeter Grehan #define IFE_PESC_POLARITY_REVERSED	0x0100
116*517904deSPeter Grehan 
117*517904deSPeter Grehan /* IFE PHY Special Control */
118*517904deSPeter Grehan #define IFE_PSC_AUTO_POLARITY_DISABLE	0x0010
119*517904deSPeter Grehan #define IFE_PSC_FORCE_POLARITY		0x0020
120*517904deSPeter Grehan 
121*517904deSPeter Grehan /* IFE PHY Special Control and LED Control */
122*517904deSPeter Grehan #define IFE_PSCL_PROBE_MODE		0x0020
123*517904deSPeter Grehan #define IFE_PSCL_PROBE_LEDS_OFF		0x0006 /* Force LEDs 0 and 2 off */
124*517904deSPeter Grehan #define IFE_PSCL_PROBE_LEDS_ON		0x0007 /* Force LEDs 0 and 2 on */
125*517904deSPeter Grehan 
126*517904deSPeter Grehan /* IFE PHY MDIX Control */
127*517904deSPeter Grehan #define IFE_PMC_MDIX_STATUS		0x0020 /* 1=MDI-X, 0=MDI */
128*517904deSPeter Grehan #define IFE_PMC_FORCE_MDIX		0x0040 /* 1=force MDI-X, 0=force MDI */
129*517904deSPeter Grehan #define IFE_PMC_AUTO_MDIX		0x0080 /* 1=enable auto, 0=disable */
130*517904deSPeter Grehan 
131*517904deSPeter Grehan #endif
132