1517904deSPeter Grehan /*- 2517904deSPeter Grehan * Copyright 2021 Intel Corp 3517904deSPeter Grehan * Copyright 2021 Rubicon Communications, LLC (Netgate) 4517904deSPeter Grehan * SPDX-License-Identifier: BSD-3-Clause 5517904deSPeter Grehan */ 6517904deSPeter Grehan 7517904deSPeter Grehan #ifndef _IGC_DEFINES_H_ 8517904deSPeter Grehan #define _IGC_DEFINES_H_ 9517904deSPeter Grehan 10517904deSPeter Grehan /* Number of Transmit and Receive Descriptors must be a multiple of 8 */ 11517904deSPeter Grehan #define REQ_TX_DESCRIPTOR_MULTIPLE 8 12517904deSPeter Grehan #define REQ_RX_DESCRIPTOR_MULTIPLE 8 13517904deSPeter Grehan 14517904deSPeter Grehan /* Definitions for power management and wakeup registers */ 15517904deSPeter Grehan /* Wake Up Control */ 16517904deSPeter Grehan #define IGC_WUC_APME 0x00000001 /* APM Enable */ 17517904deSPeter Grehan #define IGC_WUC_PME_EN 0x00000002 /* PME Enable */ 18517904deSPeter Grehan #define IGC_WUC_PME_STATUS 0x00000004 /* PME Status */ 19517904deSPeter Grehan #define IGC_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */ 20517904deSPeter Grehan #define IGC_WUC_PHY_WAKE 0x00000100 /* if PHY supports wakeup */ 21517904deSPeter Grehan 22517904deSPeter Grehan /* Wake Up Filter Control */ 23517904deSPeter Grehan #define IGC_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ 24517904deSPeter Grehan #define IGC_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */ 25517904deSPeter Grehan #define IGC_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */ 26517904deSPeter Grehan #define IGC_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */ 27517904deSPeter Grehan #define IGC_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */ 28517904deSPeter Grehan #define IGC_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */ 29517904deSPeter Grehan #define IGC_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */ 30517904deSPeter Grehan 31517904deSPeter Grehan /* Wake Up Status */ 32517904deSPeter Grehan #define IGC_WUS_LNKC IGC_WUFC_LNKC 33517904deSPeter Grehan #define IGC_WUS_MAG IGC_WUFC_MAG 34517904deSPeter Grehan #define IGC_WUS_EX IGC_WUFC_EX 35517904deSPeter Grehan #define IGC_WUS_MC IGC_WUFC_MC 36517904deSPeter Grehan #define IGC_WUS_BC IGC_WUFC_BC 37517904deSPeter Grehan 38517904deSPeter Grehan /* Packet types that are enabled for wake packet delivery */ 39517904deSPeter Grehan #define WAKE_PKT_WUS ( \ 40517904deSPeter Grehan IGC_WUS_EX | \ 41517904deSPeter Grehan IGC_WUS_ARPD | \ 42517904deSPeter Grehan IGC_WUS_IPV4 | \ 43517904deSPeter Grehan IGC_WUS_IPV6 | \ 44517904deSPeter Grehan IGC_WUS_NSD) 45517904deSPeter Grehan 46517904deSPeter Grehan /* Wake Up Packet Length */ 47517904deSPeter Grehan #define IGC_WUPL_MASK 0x00000FFF 48517904deSPeter Grehan 49517904deSPeter Grehan /* Wake Up Packet Memory stores the first 128 bytes of the wake up packet */ 50517904deSPeter Grehan #define IGC_WUPM_BYTES 128 51517904deSPeter Grehan 52517904deSPeter Grehan #define IGC_WUS_ARPD 0x00000020 /* Directed ARP Request */ 53517904deSPeter Grehan #define IGC_WUS_IPV4 0x00000040 /* Directed IPv4 */ 54517904deSPeter Grehan #define IGC_WUS_IPV6 0x00000080 /* Directed IPv6 */ 55517904deSPeter Grehan #define IGC_WUS_NSD 0x00000400 /* Directed IPv6 Neighbor Solicitation */ 56517904deSPeter Grehan 57517904deSPeter Grehan /* Extended Device Control */ 58517904deSPeter Grehan #define IGC_CTRL_EXT_LPCD 0x00000004 /* LCD Power Cycle Done */ 59517904deSPeter Grehan #define IGC_CTRL_EXT_SDP4_DATA 0x00000010 /* SW Definable Pin 4 data */ 60517904deSPeter Grehan #define IGC_CTRL_EXT_SDP6_DATA 0x00000040 /* SW Definable Pin 6 data */ 61517904deSPeter Grehan #define IGC_CTRL_EXT_SDP3_DATA 0x00000080 /* SW Definable Pin 3 data */ 62517904deSPeter Grehan #define IGC_CTRL_EXT_SDP6_DIR 0x00000400 /* Direction of SDP6 0=in 1=out */ 63517904deSPeter Grehan #define IGC_CTRL_EXT_SDP3_DIR 0x00000800 /* Direction of SDP3 0=in 1=out */ 64517904deSPeter Grehan #define IGC_CTRL_EXT_FORCE_SMBUS 0x00000800 /* Force SMBus mode */ 65517904deSPeter Grehan #define IGC_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */ 66517904deSPeter Grehan #define IGC_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */ 67517904deSPeter Grehan #define IGC_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */ 68517904deSPeter Grehan #define IGC_CTRL_EXT_DMA_DYN_CLK_EN 0x00080000 /* DMA Dynamic Clk Gating */ 69517904deSPeter Grehan #define IGC_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000 70517904deSPeter Grehan #define IGC_CTRL_EXT_EIAME 0x01000000 71517904deSPeter Grehan #define IGC_CTRL_EXT_DRV_LOAD 0x10000000 /* Drv loaded bit for FW */ 72517904deSPeter Grehan #define IGC_CTRL_EXT_IAME 0x08000000 /* Int ACK Auto-mask */ 73517904deSPeter Grehan #define IGC_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */ 74517904deSPeter Grehan #define IGC_CTRL_EXT_PHYPDEN 0x00100000 75517904deSPeter Grehan #define IGC_IVAR_VALID 0x80 76517904deSPeter Grehan #define IGC_GPIE_NSICR 0x00000001 77517904deSPeter Grehan #define IGC_GPIE_MSIX_MODE 0x00000010 78517904deSPeter Grehan #define IGC_GPIE_EIAME 0x40000000 79517904deSPeter Grehan #define IGC_GPIE_PBA 0x80000000 80517904deSPeter Grehan 81517904deSPeter Grehan /* Receive Descriptor bit definitions */ 82517904deSPeter Grehan #define IGC_RXD_STAT_DD 0x01 /* Descriptor Done */ 83517904deSPeter Grehan #define IGC_RXD_STAT_EOP 0x02 /* End of Packet */ 84517904deSPeter Grehan #define IGC_RXD_STAT_IXSM 0x04 /* Ignore checksum */ 85517904deSPeter Grehan #define IGC_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */ 86517904deSPeter Grehan #define IGC_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */ 87517904deSPeter Grehan #define IGC_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */ 88517904deSPeter Grehan #define IGC_RXD_STAT_IPCS 0x40 /* IP xsum calculated */ 89517904deSPeter Grehan #define IGC_RXD_STAT_PIF 0x80 /* passed in-exact filter */ 90517904deSPeter Grehan #define IGC_RXD_STAT_IPIDV 0x200 /* IP identification valid */ 91517904deSPeter Grehan #define IGC_RXD_STAT_UDPV 0x400 /* Valid UDP checksum */ 92517904deSPeter Grehan #define IGC_RXD_ERR_CE 0x01 /* CRC Error */ 93517904deSPeter Grehan #define IGC_RXD_ERR_SE 0x02 /* Symbol Error */ 94517904deSPeter Grehan #define IGC_RXD_ERR_SEQ 0x04 /* Sequence Error */ 95517904deSPeter Grehan #define IGC_RXD_ERR_CXE 0x10 /* Carrier Extension Error */ 96517904deSPeter Grehan #define IGC_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */ 97517904deSPeter Grehan #define IGC_RXD_ERR_IPE 0x40 /* IP Checksum Error */ 98517904deSPeter Grehan #define IGC_RXD_ERR_RXE 0x80 /* Rx Data Error */ 99517904deSPeter Grehan 100517904deSPeter Grehan #define IGC_RXDEXT_STATERR_TST 0x00000100 /* Time Stamp taken */ 101517904deSPeter Grehan #define IGC_RXDEXT_STATERR_LB 0x00040000 102517904deSPeter Grehan #define IGC_RXDEXT_STATERR_L4E 0x20000000 103517904deSPeter Grehan #define IGC_RXDEXT_STATERR_IPE 0x40000000 104517904deSPeter Grehan #define IGC_RXDEXT_STATERR_RXE 0x80000000 105517904deSPeter Grehan 106517904deSPeter Grehan /* Same mask, but for extended and packet split descriptors */ 107517904deSPeter Grehan #define IGC_RXDEXT_ERR_FRAME_ERR_MASK ( \ 108517904deSPeter Grehan IGC_RXDEXT_STATERR_CE | \ 109517904deSPeter Grehan IGC_RXDEXT_STATERR_SE | \ 110517904deSPeter Grehan IGC_RXDEXT_STATERR_SEQ | \ 111517904deSPeter Grehan IGC_RXDEXT_STATERR_CXE | \ 112517904deSPeter Grehan IGC_RXDEXT_STATERR_RXE) 113517904deSPeter Grehan 114517904deSPeter Grehan #if !defined(EXTERNAL_RELEASE) || defined(IGCE_MQ) 115517904deSPeter Grehan #define IGC_MRQC_ENABLE_RSS_2Q 0x00000001 116517904deSPeter Grehan #endif /* !EXTERNAL_RELEASE || IGCE_MQ */ 117517904deSPeter Grehan #define IGC_MRQC_RSS_FIELD_MASK 0xFFFF0000 118517904deSPeter Grehan #define IGC_MRQC_RSS_FIELD_IPV4_TCP 0x00010000 119517904deSPeter Grehan #define IGC_MRQC_RSS_FIELD_IPV4 0x00020000 120517904deSPeter Grehan #define IGC_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000 121517904deSPeter Grehan #define IGC_MRQC_RSS_FIELD_IPV6 0x00100000 122517904deSPeter Grehan #define IGC_MRQC_RSS_FIELD_IPV6_TCP 0x00200000 123517904deSPeter Grehan 124517904deSPeter Grehan #define IGC_RXDPS_HDRSTAT_HDRSP 0x00008000 125517904deSPeter Grehan 126517904deSPeter Grehan /* Management Control */ 127517904deSPeter Grehan #define IGC_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */ 128517904deSPeter Grehan #define IGC_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */ 129517904deSPeter Grehan #define IGC_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */ 130517904deSPeter Grehan #define IGC_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */ 131517904deSPeter Grehan #define IGC_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */ 132517904deSPeter Grehan /* Enable MAC address filtering */ 133517904deSPeter Grehan #define IGC_MANC_EN_MAC_ADDR_FILTER 0x00100000 134517904deSPeter Grehan /* Enable MNG packets to host memory */ 135517904deSPeter Grehan #define IGC_MANC_EN_MNG2HOST 0x00200000 136517904deSPeter Grehan 137517904deSPeter Grehan #define IGC_MANC2H_PORT_623 0x00000020 /* Port 0x26f */ 138517904deSPeter Grehan #define IGC_MANC2H_PORT_664 0x00000040 /* Port 0x298 */ 139517904deSPeter Grehan #define IGC_MDEF_PORT_623 0x00000800 /* Port 0x26f */ 140517904deSPeter Grehan #define IGC_MDEF_PORT_664 0x00000400 /* Port 0x298 */ 141517904deSPeter Grehan 142517904deSPeter Grehan /* Receive Control */ 143517904deSPeter Grehan #define IGC_RCTL_RST 0x00000001 /* Software reset */ 144517904deSPeter Grehan #define IGC_RCTL_EN 0x00000002 /* enable */ 145517904deSPeter Grehan #define IGC_RCTL_SBP 0x00000004 /* store bad packet */ 146517904deSPeter Grehan #define IGC_RCTL_UPE 0x00000008 /* unicast promisc enable */ 147517904deSPeter Grehan #define IGC_RCTL_MPE 0x00000010 /* multicast promisc enable */ 148517904deSPeter Grehan #define IGC_RCTL_LPE 0x00000020 /* long packet enable */ 149517904deSPeter Grehan #define IGC_RCTL_LBM_NO 0x00000000 /* no loopback mode */ 150517904deSPeter Grehan #define IGC_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */ 151517904deSPeter Grehan #define IGC_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */ 152517904deSPeter Grehan #define IGC_RCTL_DTYP_PS 0x00000400 /* Packet Split descriptor */ 153517904deSPeter Grehan #define IGC_RCTL_RDMTS_HALF 0x00000000 /* Rx desc min thresh size */ 154517904deSPeter Grehan #define IGC_RCTL_RDMTS_HEX 0x00010000 155517904deSPeter Grehan #define IGC_RCTL_RDMTS1_HEX IGC_RCTL_RDMTS_HEX 156517904deSPeter Grehan #define IGC_RCTL_MO_SHIFT 12 /* multicast offset shift */ 157517904deSPeter Grehan #define IGC_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */ 158517904deSPeter Grehan #define IGC_RCTL_BAM 0x00008000 /* broadcast enable */ 159517904deSPeter Grehan /* these buffer sizes are valid if IGC_RCTL_BSEX is 0 */ 160517904deSPeter Grehan #define IGC_RCTL_SZ_2048 0x00000000 /* Rx buffer size 2048 */ 161517904deSPeter Grehan #define IGC_RCTL_SZ_1024 0x00010000 /* Rx buffer size 1024 */ 162517904deSPeter Grehan #define IGC_RCTL_SZ_512 0x00020000 /* Rx buffer size 512 */ 163517904deSPeter Grehan #define IGC_RCTL_SZ_256 0x00030000 /* Rx buffer size 256 */ 164517904deSPeter Grehan /* these buffer sizes are valid if IGC_RCTL_BSEX is 1 */ 165517904deSPeter Grehan #define IGC_RCTL_SZ_16384 0x00010000 /* Rx buffer size 16384 */ 166517904deSPeter Grehan #define IGC_RCTL_SZ_8192 0x00020000 /* Rx buffer size 8192 */ 167517904deSPeter Grehan #define IGC_RCTL_SZ_4096 0x00030000 /* Rx buffer size 4096 */ 168517904deSPeter Grehan #define IGC_RCTL_VFE 0x00040000 /* vlan filter enable */ 169517904deSPeter Grehan #define IGC_RCTL_CFIEN 0x00080000 /* canonical form enable */ 170517904deSPeter Grehan #define IGC_RCTL_CFI 0x00100000 /* canonical form indicator */ 171517904deSPeter Grehan #define IGC_RCTL_DPF 0x00400000 /* discard pause frames */ 172517904deSPeter Grehan #define IGC_RCTL_PMCF 0x00800000 /* pass MAC control frames */ 173517904deSPeter Grehan #define IGC_RCTL_BSEX 0x02000000 /* Buffer size extension */ 174517904deSPeter Grehan #define IGC_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */ 175517904deSPeter Grehan 176517904deSPeter Grehan /* Use byte values for the following shift parameters 177517904deSPeter Grehan * Usage: 178517904deSPeter Grehan * psrctl |= (((ROUNDUP(value0, 128) >> IGC_PSRCTL_BSIZE0_SHIFT) & 179517904deSPeter Grehan * IGC_PSRCTL_BSIZE0_MASK) | 180517904deSPeter Grehan * ((ROUNDUP(value1, 1024) >> IGC_PSRCTL_BSIZE1_SHIFT) & 181517904deSPeter Grehan * IGC_PSRCTL_BSIZE1_MASK) | 182517904deSPeter Grehan * ((ROUNDUP(value2, 1024) << IGC_PSRCTL_BSIZE2_SHIFT) & 183517904deSPeter Grehan * IGC_PSRCTL_BSIZE2_MASK) | 184517904deSPeter Grehan * ((ROUNDUP(value3, 1024) << IGC_PSRCTL_BSIZE3_SHIFT) |; 185517904deSPeter Grehan * IGC_PSRCTL_BSIZE3_MASK)) 186517904deSPeter Grehan * where value0 = [128..16256], default=256 187517904deSPeter Grehan * value1 = [1024..64512], default=4096 188517904deSPeter Grehan * value2 = [0..64512], default=4096 189517904deSPeter Grehan * value3 = [0..64512], default=0 190517904deSPeter Grehan */ 191517904deSPeter Grehan 192517904deSPeter Grehan #define IGC_PSRCTL_BSIZE0_MASK 0x0000007F 193517904deSPeter Grehan #define IGC_PSRCTL_BSIZE1_MASK 0x00003F00 194517904deSPeter Grehan #define IGC_PSRCTL_BSIZE2_MASK 0x003F0000 195517904deSPeter Grehan #define IGC_PSRCTL_BSIZE3_MASK 0x3F000000 196517904deSPeter Grehan 197517904deSPeter Grehan #define IGC_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */ 198517904deSPeter Grehan #define IGC_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */ 199517904deSPeter Grehan #define IGC_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */ 200517904deSPeter Grehan #define IGC_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */ 201517904deSPeter Grehan 202517904deSPeter Grehan /* SWFW_SYNC Definitions */ 203517904deSPeter Grehan #define IGC_SWFW_EEP_SM 0x01 204517904deSPeter Grehan #define IGC_SWFW_PHY0_SM 0x02 205517904deSPeter Grehan #define IGC_SWFW_PHY1_SM 0x04 206517904deSPeter Grehan #define IGC_SWFW_CSR_SM 0x08 207517904deSPeter Grehan #define IGC_SWFW_SW_MNG_SM 0x400 208517904deSPeter Grehan 209517904deSPeter Grehan /* Device Control */ 210517904deSPeter Grehan #define IGC_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */ 211517904deSPeter Grehan #define IGC_CTRL_PRIOR 0x00000004 /* Priority on PCI. 0=rx,1=fair */ 212517904deSPeter Grehan #define IGC_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master reqs */ 213517904deSPeter Grehan #define IGC_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */ 214517904deSPeter Grehan #define IGC_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */ 215517904deSPeter Grehan #define IGC_CTRL_SLU 0x00000040 /* Set link up (Force Link) */ 216517904deSPeter Grehan #define IGC_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */ 217517904deSPeter Grehan #define IGC_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */ 218517904deSPeter Grehan #define IGC_CTRL_SPD_10 0x00000000 /* Force 10Mb */ 219517904deSPeter Grehan #define IGC_CTRL_SPD_100 0x00000100 /* Force 100Mb */ 220517904deSPeter Grehan #define IGC_CTRL_SPD_1000 0x00000200 /* Force 1Gb */ 221517904deSPeter Grehan #define IGC_CTRL_FRCSPD 0x00000800 /* Force Speed */ 222517904deSPeter Grehan #define IGC_CTRL_FRCDPX 0x00001000 /* Force Duplex */ 223517904deSPeter Grehan #define IGC_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */ 224517904deSPeter Grehan #define IGC_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */ 225517904deSPeter Grehan #define IGC_CTRL_SWDPIN2 0x00100000 /* SWDPIN 2 value */ 226517904deSPeter Grehan #define IGC_CTRL_ADVD3WUC 0x00100000 /* D3 WUC */ 227517904deSPeter Grehan #define IGC_CTRL_SWDPIN3 0x00200000 /* SWDPIN 3 value */ 228517904deSPeter Grehan #define IGC_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */ 229517904deSPeter Grehan #define IGC_CTRL_DEV_RST 0x20000000 /* Device reset */ 230517904deSPeter Grehan #define IGC_CTRL_RST 0x04000000 /* Global reset */ 231517904deSPeter Grehan #define IGC_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */ 232517904deSPeter Grehan #define IGC_CTRL_TFCE 0x10000000 /* Transmit flow control enable */ 233517904deSPeter Grehan #define IGC_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */ 234517904deSPeter Grehan #define IGC_CTRL_PHY_RST 0x80000000 /* PHY Reset */ 235517904deSPeter Grehan 236517904deSPeter Grehan 237517904deSPeter Grehan #define IGC_CONNSW_AUTOSENSE_EN 0x1 238517904deSPeter Grehan #define IGC_PCS_LCTL_FORCE_FCTRL 0x80 239517904deSPeter Grehan 240517904deSPeter Grehan #define IGC_PCS_LSTS_AN_COMPLETE 0x10000 241517904deSPeter Grehan 242517904deSPeter Grehan /* Device Status */ 243517904deSPeter Grehan #define IGC_STATUS_FD 0x00000001 /* Duplex 0=half 1=full */ 244517904deSPeter Grehan #define IGC_STATUS_LU 0x00000002 /* Link up.0=no,1=link */ 245517904deSPeter Grehan #define IGC_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */ 246517904deSPeter Grehan #define IGC_STATUS_FUNC_SHIFT 2 247517904deSPeter Grehan #define IGC_STATUS_FUNC_1 0x00000004 /* Function 1 */ 248517904deSPeter Grehan #define IGC_STATUS_TXOFF 0x00000010 /* transmission paused */ 249517904deSPeter Grehan #define IGC_STATUS_SPEED_MASK 0x000000C0 250517904deSPeter Grehan #define IGC_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */ 251517904deSPeter Grehan #define IGC_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */ 252517904deSPeter Grehan #define IGC_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */ 253517904deSPeter Grehan #define IGC_STATUS_SPEED_2500 0x00400000 /* Speed 2.5Gb/s indication for I225 */ 254517904deSPeter Grehan #define IGC_STATUS_LAN_INIT_DONE 0x00000200 /* Lan Init Compltn by NVM */ 255517904deSPeter Grehan #define IGC_STATUS_PHYRA 0x00000400 /* PHY Reset Asserted */ 256517904deSPeter Grehan #define IGC_STATUS_GIO_MASTER_ENABLE 0x00080000 /* Master request status */ 257517904deSPeter Grehan #define IGC_STATUS_2P5_SKU 0x00001000 /* Val of 2.5GBE SKU strap */ 258517904deSPeter Grehan #define IGC_STATUS_2P5_SKU_OVER 0x00002000 /* Val of 2.5GBE SKU Over */ 259517904deSPeter Grehan #define IGC_STATUS_PCIM_STATE 0x40000000 /* PCIm function state */ 260517904deSPeter Grehan 261517904deSPeter Grehan #define SPEED_10 10 262517904deSPeter Grehan #define SPEED_100 100 263517904deSPeter Grehan #define SPEED_1000 1000 264517904deSPeter Grehan #define SPEED_2500 2500 265517904deSPeter Grehan #define HALF_DUPLEX 1 266517904deSPeter Grehan #define FULL_DUPLEX 2 267517904deSPeter Grehan 268517904deSPeter Grehan 269517904deSPeter Grehan #define ADVERTISE_10_HALF 0x0001 270517904deSPeter Grehan #define ADVERTISE_10_FULL 0x0002 271517904deSPeter Grehan #define ADVERTISE_100_HALF 0x0004 272517904deSPeter Grehan #define ADVERTISE_100_FULL 0x0008 273517904deSPeter Grehan #define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */ 274517904deSPeter Grehan #define ADVERTISE_1000_FULL 0x0020 275517904deSPeter Grehan #define ADVERTISE_2500_HALF 0x0040 /* NOT used, just FYI */ 276517904deSPeter Grehan #define ADVERTISE_2500_FULL 0x0080 277517904deSPeter Grehan 278517904deSPeter Grehan /* 1000/H is not supported, nor spec-compliant. */ 279517904deSPeter Grehan #define IGC_ALL_SPEED_DUPLEX ( \ 280517904deSPeter Grehan ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \ 281517904deSPeter Grehan ADVERTISE_100_FULL | ADVERTISE_1000_FULL) 282517904deSPeter Grehan #define IGC_ALL_SPEED_DUPLEX_2500 ( \ 283517904deSPeter Grehan ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \ 284517904deSPeter Grehan ADVERTISE_100_FULL | ADVERTISE_1000_FULL | ADVERTISE_2500_FULL) 285517904deSPeter Grehan #define IGC_ALL_NOT_GIG ( \ 286517904deSPeter Grehan ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \ 287517904deSPeter Grehan ADVERTISE_100_FULL) 288517904deSPeter Grehan #define IGC_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL) 289517904deSPeter Grehan #define IGC_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL) 290517904deSPeter Grehan #define IGC_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF) 291517904deSPeter Grehan 292517904deSPeter Grehan #define AUTONEG_ADVERTISE_SPEED_DEFAULT IGC_ALL_SPEED_DUPLEX 293517904deSPeter Grehan #define AUTONEG_ADVERTISE_SPEED_DEFAULT_2500 IGC_ALL_SPEED_DUPLEX_2500 294517904deSPeter Grehan 295517904deSPeter Grehan /* LED Control */ 296517904deSPeter Grehan #define IGC_LEDCTL_LED0_MODE_MASK 0x0000000F 297517904deSPeter Grehan #define IGC_LEDCTL_LED0_MODE_SHIFT 0 298517904deSPeter Grehan #define IGC_LEDCTL_LED0_IVRT 0x00000040 299517904deSPeter Grehan #define IGC_LEDCTL_LED0_BLINK 0x00000080 300517904deSPeter Grehan 301517904deSPeter Grehan #define IGC_LEDCTL_MODE_LED_ON 0xE 302517904deSPeter Grehan #define IGC_LEDCTL_MODE_LED_OFF 0xF 303517904deSPeter Grehan 304517904deSPeter Grehan /* Transmit Descriptor bit definitions */ 305517904deSPeter Grehan #define IGC_TXD_DTYP_D 0x00100000 /* Data Descriptor */ 306517904deSPeter Grehan #define IGC_TXD_DTYP_C 0x00000000 /* Context Descriptor */ 307517904deSPeter Grehan #define IGC_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */ 308517904deSPeter Grehan #define IGC_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */ 309517904deSPeter Grehan #define IGC_TXD_CMD_EOP 0x01000000 /* End of Packet */ 310517904deSPeter Grehan #define IGC_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ 311517904deSPeter Grehan #define IGC_TXD_CMD_IC 0x04000000 /* Insert Checksum */ 312517904deSPeter Grehan #define IGC_TXD_CMD_RS 0x08000000 /* Report Status */ 313517904deSPeter Grehan #define IGC_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */ 314517904deSPeter Grehan #define IGC_TXD_CMD_DEXT 0x20000000 /* Desc extension (0 = legacy) */ 315517904deSPeter Grehan #define IGC_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */ 316517904deSPeter Grehan #define IGC_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */ 317517904deSPeter Grehan #define IGC_TXD_STAT_DD 0x00000001 /* Descriptor Done */ 318517904deSPeter Grehan #define IGC_TXD_CMD_TCP 0x01000000 /* TCP packet */ 319517904deSPeter Grehan #define IGC_TXD_CMD_IP 0x02000000 /* IP packet */ 320517904deSPeter Grehan #define IGC_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */ 321517904deSPeter Grehan #define IGC_TXD_EXTCMD_TSTAMP 0x00000010 /* IEEE1588 Timestamp packet */ 322517904deSPeter Grehan 323517904deSPeter Grehan /* Transmit Control */ 324517904deSPeter Grehan #define IGC_TCTL_EN 0x00000002 /* enable Tx */ 325517904deSPeter Grehan #define IGC_TCTL_PSP 0x00000008 /* pad short packets */ 326517904deSPeter Grehan #define IGC_TCTL_CT 0x00000ff0 /* collision threshold */ 327517904deSPeter Grehan #define IGC_TCTL_COLD 0x003ff000 /* collision distance */ 328517904deSPeter Grehan #define IGC_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */ 329517904deSPeter Grehan #define IGC_TCTL_MULR 0x10000000 /* Multiple request support */ 330517904deSPeter Grehan 331517904deSPeter Grehan /* Transmit Arbitration Count */ 332517904deSPeter Grehan #define IGC_TARC0_ENABLE 0x00000400 /* Enable Tx Queue 0 */ 333517904deSPeter Grehan 334517904deSPeter Grehan /* SerDes Control */ 335517904deSPeter Grehan #define IGC_SCTL_DISABLE_SERDES_LOOPBACK 0x0400 336517904deSPeter Grehan #define IGC_SCTL_ENABLE_SERDES_LOOPBACK 0x0410 337517904deSPeter Grehan 338517904deSPeter Grehan /* Receive Checksum Control */ 339517904deSPeter Grehan #define IGC_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */ 340517904deSPeter Grehan #define IGC_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */ 341517904deSPeter Grehan #define IGC_RXCSUM_CRCOFL 0x00000800 /* CRC32 offload enable */ 342517904deSPeter Grehan #define IGC_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */ 343517904deSPeter Grehan #define IGC_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */ 344517904deSPeter Grehan 345517904deSPeter Grehan /* GPY211 - I225 defines */ 346517904deSPeter Grehan #define GPY_MMD_MASK 0xFFFF0000 347517904deSPeter Grehan #define GPY_MMD_SHIFT 16 348517904deSPeter Grehan #define GPY_REG_MASK 0x0000FFFF 349517904deSPeter Grehan /* Header split receive */ 350517904deSPeter Grehan #define IGC_RFCTL_NFSW_DIS 0x00000040 351517904deSPeter Grehan #define IGC_RFCTL_NFSR_DIS 0x00000080 352517904deSPeter Grehan #define IGC_RFCTL_ACK_DIS 0x00001000 353517904deSPeter Grehan #define IGC_RFCTL_EXTEN 0x00008000 354517904deSPeter Grehan #define IGC_RFCTL_IPV6_EX_DIS 0x00010000 355517904deSPeter Grehan #define IGC_RFCTL_NEW_IPV6_EXT_DIS 0x00020000 356517904deSPeter Grehan #define IGC_RFCTL_LEF 0x00040000 357517904deSPeter Grehan 358517904deSPeter Grehan /* Collision related configuration parameters */ 359517904deSPeter Grehan #define IGC_CT_SHIFT 4 360517904deSPeter Grehan #define IGC_COLLISION_THRESHOLD 15 361517904deSPeter Grehan #define IGC_COLLISION_DISTANCE 63 362517904deSPeter Grehan #define IGC_COLD_SHIFT 12 363517904deSPeter Grehan 364517904deSPeter Grehan /* Default values for the transmit IPG register */ 365517904deSPeter Grehan #define DEFAULT_82543_TIPG_IPGT_FIBER 9 366517904deSPeter Grehan #define DEFAULT_82543_TIPG_IPGT_COPPER 8 367517904deSPeter Grehan 368517904deSPeter Grehan #define IGC_TIPG_IPGT_MASK 0x000003FF 369517904deSPeter Grehan 370517904deSPeter Grehan #define DEFAULT_82543_TIPG_IPGR1 8 371517904deSPeter Grehan #define IGC_TIPG_IPGR1_SHIFT 10 372517904deSPeter Grehan 373517904deSPeter Grehan #define DEFAULT_82543_TIPG_IPGR2 6 374517904deSPeter Grehan #define DEFAULT_80003ES2LAN_TIPG_IPGR2 7 375517904deSPeter Grehan #define IGC_TIPG_IPGR2_SHIFT 20 376517904deSPeter Grehan 377517904deSPeter Grehan /* Ethertype field values */ 378517904deSPeter Grehan #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */ 379517904deSPeter Grehan 380517904deSPeter Grehan #define ETHERNET_FCS_SIZE 4 381517904deSPeter Grehan #define MAX_JUMBO_FRAME_SIZE MJUM9BYTES 382517904deSPeter Grehan #define IGC_TX_PTR_GAP 0x1F 383517904deSPeter Grehan 384517904deSPeter Grehan /* Extended Configuration Control and Size */ 385517904deSPeter Grehan #define IGC_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020 386517904deSPeter Grehan #define IGC_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001 387517904deSPeter Grehan #define IGC_EXTCNF_CTRL_OEM_WRITE_ENABLE 0x00000008 388517904deSPeter Grehan #define IGC_EXTCNF_CTRL_SWFLAG 0x00000020 389517904deSPeter Grehan #define IGC_EXTCNF_CTRL_GATE_PHY_CFG 0x00000080 390517904deSPeter Grehan #define IGC_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK 0x00FF0000 391517904deSPeter Grehan #define IGC_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT 16 392517904deSPeter Grehan #define IGC_EXTCNF_CTRL_EXT_CNF_POINTER_MASK 0x0FFF0000 393517904deSPeter Grehan #define IGC_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT 16 394517904deSPeter Grehan 395517904deSPeter Grehan #define IGC_PHY_CTRL_D0A_LPLU 0x00000002 396517904deSPeter Grehan #define IGC_PHY_CTRL_NOND0A_LPLU 0x00000004 397517904deSPeter Grehan #define IGC_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008 398517904deSPeter Grehan #define IGC_PHY_CTRL_GBE_DISABLE 0x00000040 399517904deSPeter Grehan 400517904deSPeter Grehan #define IGC_KABGTXD_BGSQLBIAS 0x00050000 401517904deSPeter Grehan 402517904deSPeter Grehan /* PBA constants */ 403517904deSPeter Grehan #define IGC_PBA_8K 0x0008 /* 8KB */ 404517904deSPeter Grehan #define IGC_PBA_10K 0x000A /* 10KB */ 405517904deSPeter Grehan #define IGC_PBA_12K 0x000C /* 12KB */ 406517904deSPeter Grehan #define IGC_PBA_14K 0x000E /* 14KB */ 407517904deSPeter Grehan #define IGC_PBA_16K 0x0010 /* 16KB */ 408517904deSPeter Grehan #define IGC_PBA_18K 0x0012 409517904deSPeter Grehan #define IGC_PBA_20K 0x0014 410517904deSPeter Grehan #define IGC_PBA_22K 0x0016 411517904deSPeter Grehan #define IGC_PBA_24K 0x0018 412517904deSPeter Grehan #define IGC_PBA_26K 0x001A 413517904deSPeter Grehan #define IGC_PBA_30K 0x001E 414517904deSPeter Grehan #define IGC_PBA_32K 0x0020 415517904deSPeter Grehan #define IGC_PBA_34K 0x0022 416517904deSPeter Grehan #define IGC_PBA_35K 0x0023 417517904deSPeter Grehan #define IGC_PBA_38K 0x0026 418517904deSPeter Grehan #define IGC_PBA_40K 0x0028 419517904deSPeter Grehan #define IGC_PBA_48K 0x0030 /* 48KB */ 420517904deSPeter Grehan #define IGC_PBA_64K 0x0040 /* 64KB */ 421517904deSPeter Grehan 422517904deSPeter Grehan #define IGC_PBA_RXA_MASK 0xFFFF 423517904deSPeter Grehan 424517904deSPeter Grehan #define IGC_PBS_16K IGC_PBA_16K 425517904deSPeter Grehan 426517904deSPeter Grehan /* Uncorrectable/correctable ECC Error counts and enable bits */ 427517904deSPeter Grehan #define IGC_PBECCSTS_CORR_ERR_CNT_MASK 0x000000FF 428517904deSPeter Grehan #define IGC_PBECCSTS_UNCORR_ERR_CNT_MASK 0x0000FF00 429517904deSPeter Grehan #define IGC_PBECCSTS_UNCORR_ERR_CNT_SHIFT 8 430517904deSPeter Grehan #define IGC_PBECCSTS_ECC_ENABLE 0x00010000 431517904deSPeter Grehan 432517904deSPeter Grehan #define IFS_MAX 80 433517904deSPeter Grehan #define IFS_MIN 40 434517904deSPeter Grehan #define IFS_RATIO 4 435517904deSPeter Grehan #define IFS_STEP 10 436517904deSPeter Grehan #define MIN_NUM_XMITS 1000 437517904deSPeter Grehan 438517904deSPeter Grehan /* SW Semaphore Register */ 439517904deSPeter Grehan #define IGC_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */ 440517904deSPeter Grehan #define IGC_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */ 441517904deSPeter Grehan #define IGC_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */ 442517904deSPeter Grehan 443517904deSPeter Grehan #define IGC_SWSM2_LOCK 0x00000002 /* Secondary driver semaphore bit */ 444517904deSPeter Grehan 445517904deSPeter Grehan /* Interrupt Cause Read */ 446517904deSPeter Grehan #define IGC_ICR_TXDW 0x00000001 /* Transmit desc written back */ 447517904deSPeter Grehan #define IGC_ICR_TXQE 0x00000002 /* Transmit Queue empty */ 448517904deSPeter Grehan #define IGC_ICR_LSC 0x00000004 /* Link Status Change */ 449517904deSPeter Grehan #define IGC_ICR_RXSEQ 0x00000008 /* Rx sequence error */ 450517904deSPeter Grehan #define IGC_ICR_RXDMT0 0x00000010 /* Rx desc min. threshold (0) */ 451517904deSPeter Grehan #define IGC_ICR_RXO 0x00000040 /* Rx overrun */ 452517904deSPeter Grehan #define IGC_ICR_RXT0 0x00000080 /* Rx timer intr (ring 0) */ 453517904deSPeter Grehan #define IGC_ICR_RXCFG 0x00000400 /* Rx /c/ ordered set */ 454517904deSPeter Grehan #define IGC_ICR_GPI_EN0 0x00000800 /* GP Int 0 */ 455517904deSPeter Grehan #define IGC_ICR_GPI_EN1 0x00001000 /* GP Int 1 */ 456517904deSPeter Grehan #define IGC_ICR_GPI_EN2 0x00002000 /* GP Int 2 */ 457517904deSPeter Grehan #define IGC_ICR_GPI_EN3 0x00004000 /* GP Int 3 */ 458517904deSPeter Grehan #define IGC_ICR_TXD_LOW 0x00008000 459517904deSPeter Grehan #define IGC_ICR_ECCER 0x00400000 /* Uncorrectable ECC Error */ 460517904deSPeter Grehan #define IGC_ICR_TS 0x00080000 /* Time Sync Interrupt */ 461517904deSPeter Grehan #define IGC_ICR_DRSTA 0x40000000 /* Device Reset Asserted */ 462517904deSPeter Grehan /* If this bit asserted, the driver should claim the interrupt */ 463517904deSPeter Grehan #define IGC_ICR_INT_ASSERTED 0x80000000 464517904deSPeter Grehan #define IGC_ICR_DOUTSYNC 0x10000000 /* NIC DMA out of sync */ 465517904deSPeter Grehan #define IGC_ICR_FER 0x00400000 /* Fatal Error */ 466517904deSPeter Grehan 467517904deSPeter Grehan 468517904deSPeter Grehan 469517904deSPeter Grehan /* Extended Interrupt Cause Read */ 470517904deSPeter Grehan #define IGC_EICR_RX_QUEUE0 0x00000001 /* Rx Queue 0 Interrupt */ 471517904deSPeter Grehan #define IGC_EICR_RX_QUEUE1 0x00000002 /* Rx Queue 1 Interrupt */ 472517904deSPeter Grehan #define IGC_EICR_RX_QUEUE2 0x00000004 /* Rx Queue 2 Interrupt */ 473517904deSPeter Grehan #define IGC_EICR_RX_QUEUE3 0x00000008 /* Rx Queue 3 Interrupt */ 474517904deSPeter Grehan #define IGC_EICR_TX_QUEUE0 0x00000100 /* Tx Queue 0 Interrupt */ 475517904deSPeter Grehan #define IGC_EICR_TX_QUEUE1 0x00000200 /* Tx Queue 1 Interrupt */ 476517904deSPeter Grehan #define IGC_EICR_TX_QUEUE2 0x00000400 /* Tx Queue 2 Interrupt */ 477517904deSPeter Grehan #define IGC_EICR_TX_QUEUE3 0x00000800 /* Tx Queue 3 Interrupt */ 478517904deSPeter Grehan #define IGC_EICR_TCP_TIMER 0x40000000 /* TCP Timer */ 479517904deSPeter Grehan #define IGC_EICR_OTHER 0x80000000 /* Interrupt Cause Active */ 480517904deSPeter Grehan /* TCP Timer */ 481517904deSPeter Grehan #define IGC_TCPTIMER_KS 0x00000100 /* KickStart */ 482517904deSPeter Grehan #define IGC_TCPTIMER_COUNT_ENABLE 0x00000200 /* Count Enable */ 483517904deSPeter Grehan #define IGC_TCPTIMER_COUNT_FINISH 0x00000400 /* Count finish */ 484517904deSPeter Grehan #define IGC_TCPTIMER_LOOP 0x00000800 /* Loop */ 485517904deSPeter Grehan 486517904deSPeter Grehan /* This defines the bits that are set in the Interrupt Mask 487517904deSPeter Grehan * Set/Read Register. Each bit is documented below: 488517904deSPeter Grehan * o RXT0 = Receiver Timer Interrupt (ring 0) 489517904deSPeter Grehan * o TXDW = Transmit Descriptor Written Back 490517904deSPeter Grehan * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 491517904deSPeter Grehan * o RXSEQ = Receive Sequence Error 492517904deSPeter Grehan * o LSC = Link Status Change 493517904deSPeter Grehan */ 494517904deSPeter Grehan #define IMS_ENABLE_MASK ( \ 495517904deSPeter Grehan IGC_IMS_RXT0 | \ 496517904deSPeter Grehan IGC_IMS_TXDW | \ 497517904deSPeter Grehan IGC_IMS_RXDMT0 | \ 498517904deSPeter Grehan IGC_IMS_RXSEQ | \ 499517904deSPeter Grehan IGC_IMS_LSC) 500517904deSPeter Grehan 501517904deSPeter Grehan /* Interrupt Mask Set */ 502517904deSPeter Grehan #define IGC_IMS_TXDW IGC_ICR_TXDW /* Tx desc written back */ 503517904deSPeter Grehan #define IGC_IMS_LSC IGC_ICR_LSC /* Link Status Change */ 504517904deSPeter Grehan #define IGC_IMS_RXSEQ IGC_ICR_RXSEQ /* Rx sequence error */ 505517904deSPeter Grehan #define IGC_IMS_RXDMT0 IGC_ICR_RXDMT0 /* Rx desc min. threshold */ 506517904deSPeter Grehan #define IGC_QVECTOR_MASK 0x7FFC /* Q-vector mask */ 507517904deSPeter Grehan #define IGC_ITR_VAL_MASK 0x04 /* ITR value mask */ 508517904deSPeter Grehan #define IGC_IMS_RXO IGC_ICR_RXO /* Rx overrun */ 509517904deSPeter Grehan #define IGC_IMS_RXT0 IGC_ICR_RXT0 /* Rx timer intr */ 510517904deSPeter Grehan #define IGC_IMS_TXD_LOW IGC_ICR_TXD_LOW 511517904deSPeter Grehan #define IGC_IMS_ECCER IGC_ICR_ECCER /* Uncorrectable ECC Error */ 512517904deSPeter Grehan #define IGC_IMS_TS IGC_ICR_TS /* Time Sync Interrupt */ 513517904deSPeter Grehan #define IGC_IMS_DRSTA IGC_ICR_DRSTA /* Device Reset Asserted */ 514517904deSPeter Grehan #define IGC_IMS_DOUTSYNC IGC_ICR_DOUTSYNC /* NIC DMA out of sync */ 515517904deSPeter Grehan #define IGC_IMS_FER IGC_ICR_FER /* Fatal Error */ 516517904deSPeter Grehan 517517904deSPeter Grehan #define IGC_IMS_THS IGC_ICR_THS /* ICR.TS: Thermal Sensor Event*/ 518517904deSPeter Grehan #define IGC_IMS_MDDET IGC_ICR_MDDET /* Malicious Driver Detect */ 519517904deSPeter Grehan /* Extended Interrupt Mask Set */ 520517904deSPeter Grehan #define IGC_EIMS_RX_QUEUE0 IGC_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */ 521517904deSPeter Grehan #define IGC_EIMS_RX_QUEUE1 IGC_EICR_RX_QUEUE1 /* Rx Queue 1 Interrupt */ 522517904deSPeter Grehan #define IGC_EIMS_RX_QUEUE2 IGC_EICR_RX_QUEUE2 /* Rx Queue 2 Interrupt */ 523517904deSPeter Grehan #define IGC_EIMS_RX_QUEUE3 IGC_EICR_RX_QUEUE3 /* Rx Queue 3 Interrupt */ 524517904deSPeter Grehan #define IGC_EIMS_TX_QUEUE0 IGC_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */ 525517904deSPeter Grehan #define IGC_EIMS_TX_QUEUE1 IGC_EICR_TX_QUEUE1 /* Tx Queue 1 Interrupt */ 526517904deSPeter Grehan #define IGC_EIMS_TX_QUEUE2 IGC_EICR_TX_QUEUE2 /* Tx Queue 2 Interrupt */ 527517904deSPeter Grehan #define IGC_EIMS_TX_QUEUE3 IGC_EICR_TX_QUEUE3 /* Tx Queue 3 Interrupt */ 528517904deSPeter Grehan #define IGC_EIMS_TCP_TIMER IGC_EICR_TCP_TIMER /* TCP Timer */ 529517904deSPeter Grehan #define IGC_EIMS_OTHER IGC_EICR_OTHER /* Interrupt Cause Active */ 530517904deSPeter Grehan 531517904deSPeter Grehan /* Interrupt Cause Set */ 532517904deSPeter Grehan #define IGC_ICS_LSC IGC_ICR_LSC /* Link Status Change */ 533517904deSPeter Grehan #define IGC_ICS_RXSEQ IGC_ICR_RXSEQ /* Rx sequence error */ 534517904deSPeter Grehan #define IGC_ICS_RXDMT0 IGC_ICR_RXDMT0 /* Rx desc min. threshold */ 535517904deSPeter Grehan 536517904deSPeter Grehan /* Extended Interrupt Cause Set */ 537517904deSPeter Grehan #define IGC_EICS_RX_QUEUE0 IGC_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */ 538517904deSPeter Grehan #define IGC_EICS_RX_QUEUE1 IGC_EICR_RX_QUEUE1 /* Rx Queue 1 Interrupt */ 539517904deSPeter Grehan #define IGC_EICS_RX_QUEUE2 IGC_EICR_RX_QUEUE2 /* Rx Queue 2 Interrupt */ 540517904deSPeter Grehan #define IGC_EICS_RX_QUEUE3 IGC_EICR_RX_QUEUE3 /* Rx Queue 3 Interrupt */ 541517904deSPeter Grehan #define IGC_EICS_TX_QUEUE0 IGC_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */ 542517904deSPeter Grehan #define IGC_EICS_TX_QUEUE1 IGC_EICR_TX_QUEUE1 /* Tx Queue 1 Interrupt */ 543517904deSPeter Grehan #define IGC_EICS_TX_QUEUE2 IGC_EICR_TX_QUEUE2 /* Tx Queue 2 Interrupt */ 544517904deSPeter Grehan #define IGC_EICS_TX_QUEUE3 IGC_EICR_TX_QUEUE3 /* Tx Queue 3 Interrupt */ 545517904deSPeter Grehan #define IGC_EICS_TCP_TIMER IGC_EICR_TCP_TIMER /* TCP Timer */ 546517904deSPeter Grehan #define IGC_EICS_OTHER IGC_EICR_OTHER /* Interrupt Cause Active */ 547517904deSPeter Grehan 548517904deSPeter Grehan #define IGC_EITR_ITR_INT_MASK 0x0000FFFF 549517904deSPeter Grehan #define IGC_EITR_INTERVAL 0x00007FFC 550517904deSPeter Grehan /* IGC_EITR_CNT_IGNR is only for 82576 and newer */ 551517904deSPeter Grehan #define IGC_EITR_CNT_IGNR 0x80000000 /* Don't reset counters on write */ 552517904deSPeter Grehan 553517904deSPeter Grehan /* Transmit Descriptor Control */ 554517904deSPeter Grehan #define IGC_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */ 555517904deSPeter Grehan #define IGC_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */ 556517904deSPeter Grehan #define IGC_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */ 557517904deSPeter Grehan #define IGC_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */ 558517904deSPeter Grehan #define IGC_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */ 559517904deSPeter Grehan #define IGC_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */ 560517904deSPeter Grehan /* Enable the counting of descriptors still to be processed. */ 561517904deSPeter Grehan #define IGC_TXDCTL_COUNT_DESC 0x00400000 562517904deSPeter Grehan 563517904deSPeter Grehan /* Flow Control Constants */ 564517904deSPeter Grehan #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001 565517904deSPeter Grehan #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100 566517904deSPeter Grehan #define FLOW_CONTROL_TYPE 0x8808 567517904deSPeter Grehan 568517904deSPeter Grehan /* 802.1q VLAN Packet Size */ 569517904deSPeter Grehan #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMA'd) */ 570517904deSPeter Grehan #define IGC_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */ 571517904deSPeter Grehan 572517904deSPeter Grehan /* Receive Address 573517904deSPeter Grehan * Number of high/low register pairs in the RAR. The RAR (Receive Address 574517904deSPeter Grehan * Registers) holds the directed and multicast addresses that we monitor. 575517904deSPeter Grehan * Technically, we have 16 spots. However, we reserve one of these spots 576517904deSPeter Grehan * (RAR[15]) for our directed address used by controllers with 577517904deSPeter Grehan * manageability enabled, allowing us room for 15 multicast addresses. 578517904deSPeter Grehan */ 579517904deSPeter Grehan #define IGC_RAR_ENTRIES 15 580517904deSPeter Grehan #define IGC_RAH_AV 0x80000000 /* Receive descriptor valid */ 581517904deSPeter Grehan #define IGC_RAL_MAC_ADDR_LEN 4 582517904deSPeter Grehan #define IGC_RAH_MAC_ADDR_LEN 2 583517904deSPeter Grehan 584517904deSPeter Grehan /* Error Codes */ 585517904deSPeter Grehan #define IGC_SUCCESS 0 586517904deSPeter Grehan #define IGC_ERR_NVM 1 587517904deSPeter Grehan #define IGC_ERR_PHY 2 588517904deSPeter Grehan #define IGC_ERR_CONFIG 3 589517904deSPeter Grehan #define IGC_ERR_PARAM 4 590517904deSPeter Grehan #define IGC_ERR_MAC_INIT 5 591517904deSPeter Grehan #define IGC_ERR_PHY_TYPE 6 592517904deSPeter Grehan #define IGC_ERR_RESET 9 593517904deSPeter Grehan #define IGC_ERR_MASTER_REQUESTS_PENDING 10 594517904deSPeter Grehan #define IGC_ERR_HOST_INTERFACE_COMMAND 11 595517904deSPeter Grehan #define IGC_BLK_PHY_RESET 12 596517904deSPeter Grehan #define IGC_ERR_SWFW_SYNC 13 597517904deSPeter Grehan #define IGC_NOT_IMPLEMENTED 14 598517904deSPeter Grehan #define IGC_ERR_MBX 15 599517904deSPeter Grehan #define IGC_ERR_INVALID_ARGUMENT 16 600517904deSPeter Grehan #define IGC_ERR_NO_SPACE 17 601517904deSPeter Grehan #define IGC_ERR_NVM_PBA_SECTION 18 602517904deSPeter Grehan #define IGC_ERR_INVM_VALUE_NOT_FOUND 20 603517904deSPeter Grehan 604517904deSPeter Grehan /* Loop limit on how long we wait for auto-negotiation to complete */ 605517904deSPeter Grehan #define COPPER_LINK_UP_LIMIT 10 606517904deSPeter Grehan #define PHY_AUTO_NEG_LIMIT 45 607517904deSPeter Grehan /* Number of 100 microseconds we wait for PCI Express master disable */ 608517904deSPeter Grehan #define MASTER_DISABLE_TIMEOUT 800 609517904deSPeter Grehan /* Number of milliseconds we wait for PHY configuration done after MAC reset */ 610517904deSPeter Grehan #define PHY_CFG_TIMEOUT 100 611517904deSPeter Grehan /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */ 612517904deSPeter Grehan #define MDIO_OWNERSHIP_TIMEOUT 10 613517904deSPeter Grehan /* Number of milliseconds for NVM auto read done after MAC reset. */ 614517904deSPeter Grehan #define AUTO_READ_DONE_TIMEOUT 10 615517904deSPeter Grehan 616517904deSPeter Grehan /* Flow Control */ 617517904deSPeter Grehan #define IGC_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */ 618517904deSPeter Grehan #define IGC_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */ 619517904deSPeter Grehan #define IGC_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */ 620517904deSPeter Grehan 621517904deSPeter Grehan /* Transmit Configuration Word */ 622517904deSPeter Grehan #define IGC_TXCW_FD 0x00000020 /* TXCW full duplex */ 623517904deSPeter Grehan #define IGC_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */ 624517904deSPeter Grehan #define IGC_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */ 625517904deSPeter Grehan #define IGC_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */ 626517904deSPeter Grehan #define IGC_TXCW_ANE 0x80000000 /* Auto-neg enable */ 627517904deSPeter Grehan 628517904deSPeter Grehan /* Receive Configuration Word */ 629517904deSPeter Grehan #define IGC_RXCW_CW 0x0000ffff /* RxConfigWord mask */ 630517904deSPeter Grehan #define IGC_RXCW_IV 0x08000000 /* Receive config invalid */ 631517904deSPeter Grehan #define IGC_RXCW_C 0x20000000 /* Receive config */ 632517904deSPeter Grehan #define IGC_RXCW_SYNCH 0x40000000 /* Receive config synch */ 633517904deSPeter Grehan 634517904deSPeter Grehan #define IGC_TSYNCTXCTL_TXTT_0 0x00000001 /* Tx timestamp reg 0 valid */ 635517904deSPeter Grehan #define IGC_TSYNCTXCTL_ENABLED 0x00000010 /* enable Tx timestamping */ 636517904deSPeter Grehan 637517904deSPeter Grehan #define IGC_TSYNCRXCTL_VALID 0x00000001 /* Rx timestamp valid */ 638517904deSPeter Grehan #define IGC_TSYNCRXCTL_TYPE_MASK 0x0000000E /* Rx type mask */ 639517904deSPeter Grehan #define IGC_TSYNCRXCTL_TYPE_L2_V2 0x00 640517904deSPeter Grehan #define IGC_TSYNCRXCTL_TYPE_L4_V1 0x02 641517904deSPeter Grehan #define IGC_TSYNCRXCTL_TYPE_L2_L4_V2 0x04 642517904deSPeter Grehan #define IGC_TSYNCRXCTL_TYPE_ALL 0x08 643517904deSPeter Grehan #define IGC_TSYNCRXCTL_TYPE_EVENT_V2 0x0A 644517904deSPeter Grehan #define IGC_TSYNCRXCTL_ENABLED 0x00000010 /* enable Rx timestamping */ 645517904deSPeter Grehan #define IGC_TSYNCRXCTL_SYSCFI 0x00000020 /* Sys clock frequency */ 646517904deSPeter Grehan 647517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V1_CTRLT_MASK 0x000000FF 648517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE 0x00 649517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE 0x01 650517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE 0x02 651517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE 0x03 652517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE 0x04 653517904deSPeter Grehan 654517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V2_MSGID_MASK 0x00000F00 655517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE 0x0000 656517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE 0x0100 657517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE 0x0200 658517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE 0x0300 659517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE 0x0800 660517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE 0x0900 661517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE 0x0A00 662517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE 0x0B00 663517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE 0x0C00 664517904deSPeter Grehan #define IGC_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE 0x0D00 665517904deSPeter Grehan 666517904deSPeter Grehan #define IGC_TIMINCA_16NS_SHIFT 24 667517904deSPeter Grehan #define IGC_TIMINCA_INCPERIOD_SHIFT 24 668517904deSPeter Grehan #define IGC_TIMINCA_INCVALUE_MASK 0x00FFFFFF 669517904deSPeter Grehan 670517904deSPeter Grehan /* Time Sync Interrupt Cause/Mask Register Bits */ 671517904deSPeter Grehan #define TSINTR_SYS_WRAP (1 << 0) /* SYSTIM Wrap around. */ 672517904deSPeter Grehan #define TSINTR_TXTS (1 << 1) /* Transmit Timestamp. */ 673517904deSPeter Grehan #define TSINTR_TT0 (1 << 3) /* Target Time 0 Trigger. */ 674517904deSPeter Grehan #define TSINTR_TT1 (1 << 4) /* Target Time 1 Trigger. */ 675517904deSPeter Grehan #define TSINTR_AUTT0 (1 << 5) /* Auxiliary Timestamp 0 Taken. */ 676517904deSPeter Grehan #define TSINTR_AUTT1 (1 << 6) /* Auxiliary Timestamp 1 Taken. */ 677517904deSPeter Grehan 678517904deSPeter Grehan #define TSYNC_INTERRUPTS TSINTR_TXTS 679517904deSPeter Grehan 680517904deSPeter Grehan /* TSAUXC Configuration Bits */ 681517904deSPeter Grehan #define TSAUXC_EN_TT0 (1 << 0) /* Enable target time 0. */ 682517904deSPeter Grehan #define TSAUXC_EN_TT1 (1 << 1) /* Enable target time 1. */ 683517904deSPeter Grehan #define TSAUXC_EN_CLK0 (1 << 2) /* Enable Configurable Frequency Clock 0. */ 684517904deSPeter Grehan #define TSAUXC_ST0 (1 << 4) /* Start Clock 0 Toggle on Target Time 0. */ 685517904deSPeter Grehan #define TSAUXC_EN_CLK1 (1 << 5) /* Enable Configurable Frequency Clock 1. */ 686517904deSPeter Grehan #define TSAUXC_ST1 (1 << 7) /* Start Clock 1 Toggle on Target Time 1. */ 687517904deSPeter Grehan #define TSAUXC_EN_TS0 (1 << 8) /* Enable hardware timestamp 0. */ 688517904deSPeter Grehan #define TSAUXC_EN_TS1 (1 << 10) /* Enable hardware timestamp 0. */ 689517904deSPeter Grehan 690517904deSPeter Grehan /* SDP Configuration Bits */ 691517904deSPeter Grehan #define AUX0_SEL_SDP0 (0u << 0) /* Assign SDP0 to auxiliary time stamp 0. */ 692517904deSPeter Grehan #define AUX0_SEL_SDP1 (1u << 0) /* Assign SDP1 to auxiliary time stamp 0. */ 693517904deSPeter Grehan #define AUX0_SEL_SDP2 (2u << 0) /* Assign SDP2 to auxiliary time stamp 0. */ 694517904deSPeter Grehan #define AUX0_SEL_SDP3 (3u << 0) /* Assign SDP3 to auxiliary time stamp 0. */ 695517904deSPeter Grehan #define AUX0_TS_SDP_EN (1u << 2) /* Enable auxiliary time stamp trigger 0. */ 696517904deSPeter Grehan #define AUX1_SEL_SDP0 (0u << 3) /* Assign SDP0 to auxiliary time stamp 1. */ 697517904deSPeter Grehan #define AUX1_SEL_SDP1 (1u << 3) /* Assign SDP1 to auxiliary time stamp 1. */ 698517904deSPeter Grehan #define AUX1_SEL_SDP2 (2u << 3) /* Assign SDP2 to auxiliary time stamp 1. */ 699517904deSPeter Grehan #define AUX1_SEL_SDP3 (3u << 3) /* Assign SDP3 to auxiliary time stamp 1. */ 700517904deSPeter Grehan #define AUX1_TS_SDP_EN (1u << 5) /* Enable auxiliary time stamp trigger 1. */ 701517904deSPeter Grehan #define TS_SDP0_EN (1u << 8) /* SDP0 is assigned to Tsync. */ 702517904deSPeter Grehan #define TS_SDP1_EN (1u << 11) /* SDP1 is assigned to Tsync. */ 703517904deSPeter Grehan #define TS_SDP2_EN (1u << 14) /* SDP2 is assigned to Tsync. */ 704517904deSPeter Grehan #define TS_SDP3_EN (1u << 17) /* SDP3 is assigned to Tsync. */ 705517904deSPeter Grehan #define TS_SDP0_SEL_TT0 (0u << 6) /* Target time 0 is output on SDP0. */ 706517904deSPeter Grehan #define TS_SDP0_SEL_TT1 (1u << 6) /* Target time 1 is output on SDP0. */ 707517904deSPeter Grehan #define TS_SDP1_SEL_TT0 (0u << 9) /* Target time 0 is output on SDP1. */ 708517904deSPeter Grehan #define TS_SDP1_SEL_TT1 (1u << 9) /* Target time 1 is output on SDP1. */ 709517904deSPeter Grehan #define TS_SDP0_SEL_FC0 (2u << 6) /* Freq clock 0 is output on SDP0. */ 710517904deSPeter Grehan #define TS_SDP0_SEL_FC1 (3u << 6) /* Freq clock 1 is output on SDP0. */ 711517904deSPeter Grehan #define TS_SDP1_SEL_FC0 (2u << 9) /* Freq clock 0 is output on SDP1. */ 712517904deSPeter Grehan #define TS_SDP1_SEL_FC1 (3u << 9) /* Freq clock 1 is output on SDP1. */ 713517904deSPeter Grehan #define TS_SDP2_SEL_TT0 (0u << 12) /* Target time 0 is output on SDP2. */ 714517904deSPeter Grehan #define TS_SDP2_SEL_TT1 (1u << 12) /* Target time 1 is output on SDP2. */ 715517904deSPeter Grehan #define TS_SDP2_SEL_FC0 (2u << 12) /* Freq clock 0 is output on SDP2. */ 716517904deSPeter Grehan #define TS_SDP2_SEL_FC1 (3u << 12) /* Freq clock 1 is output on SDP2. */ 717517904deSPeter Grehan #define TS_SDP3_SEL_TT0 (0u << 15) /* Target time 0 is output on SDP3. */ 718517904deSPeter Grehan #define TS_SDP3_SEL_TT1 (1u << 15) /* Target time 1 is output on SDP3. */ 719517904deSPeter Grehan #define TS_SDP3_SEL_FC0 (2u << 15) /* Freq clock 0 is output on SDP3. */ 720517904deSPeter Grehan #define TS_SDP3_SEL_FC1 (3u << 15) /* Freq clock 1 is output on SDP3. */ 721517904deSPeter Grehan 722517904deSPeter Grehan #define IGC_CTRL_SDP0_DIR 0x00400000 /* SDP0 Data direction */ 723517904deSPeter Grehan #define IGC_CTRL_SDP1_DIR 0x00800000 /* SDP1 Data direction */ 724517904deSPeter Grehan 725517904deSPeter Grehan /* Extended Device Control */ 726517904deSPeter Grehan #define IGC_CTRL_EXT_SDP2_DIR 0x00000400 /* SDP2 Data direction */ 727517904deSPeter Grehan 728517904deSPeter Grehan /* ETQF register bit definitions */ 729517904deSPeter Grehan #define IGC_ETQF_1588 (1 << 30) 730517904deSPeter Grehan #define IGC_FTQF_VF_BP 0x00008000 731517904deSPeter Grehan #define IGC_FTQF_1588_TIME_STAMP 0x08000000 732517904deSPeter Grehan #define IGC_FTQF_MASK 0xF0000000 733517904deSPeter Grehan #define IGC_FTQF_MASK_PROTO_BP 0x10000000 734517904deSPeter Grehan /* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */ 735517904deSPeter Grehan #define IGC_IMIREXT_CTRL_BP 0x00080000 /* Bypass check of ctrl bits */ 736517904deSPeter Grehan #define IGC_IMIREXT_SIZE_BP 0x00001000 /* Packet size bypass */ 737517904deSPeter Grehan 738517904deSPeter Grehan #define IGC_RXDADV_STAT_TSIP 0x08000 /* timestamp in packet */ 739517904deSPeter Grehan #define IGC_TSICR_TXTS 0x00000002 740517904deSPeter Grehan #define IGC_TSIM_TXTS 0x00000002 741517904deSPeter Grehan /* TUPLE Filtering Configuration */ 742517904deSPeter Grehan #define IGC_TTQF_DISABLE_MASK 0xF0008000 /* TTQF Disable Mask */ 743517904deSPeter Grehan #define IGC_TTQF_QUEUE_ENABLE 0x100 /* TTQF Queue Enable Bit */ 744517904deSPeter Grehan #define IGC_TTQF_PROTOCOL_MASK 0xFF /* TTQF Protocol Mask */ 745517904deSPeter Grehan /* TTQF TCP Bit, shift with IGC_TTQF_PROTOCOL SHIFT */ 746517904deSPeter Grehan #define IGC_TTQF_PROTOCOL_TCP 0x0 747517904deSPeter Grehan /* TTQF UDP Bit, shift with IGC_TTQF_PROTOCOL_SHIFT */ 748517904deSPeter Grehan #define IGC_TTQF_PROTOCOL_UDP 0x1 749517904deSPeter Grehan /* TTQF SCTP Bit, shift with IGC_TTQF_PROTOCOL_SHIFT */ 750517904deSPeter Grehan #define IGC_TTQF_PROTOCOL_SCTP 0x2 751517904deSPeter Grehan #define IGC_TTQF_PROTOCOL_SHIFT 5 /* TTQF Protocol Shift */ 752517904deSPeter Grehan #define IGC_TTQF_QUEUE_SHIFT 16 /* TTQF Queue Shfit */ 753517904deSPeter Grehan #define IGC_TTQF_RX_QUEUE_MASK 0x70000 /* TTQF Queue Mask */ 754517904deSPeter Grehan #define IGC_TTQF_MASK_ENABLE 0x10000000 /* TTQF Mask Enable Bit */ 755517904deSPeter Grehan #define IGC_IMIR_CLEAR_MASK 0xF001FFFF /* IMIR Reg Clear Mask */ 756517904deSPeter Grehan #define IGC_IMIR_PORT_BYPASS 0x20000 /* IMIR Port Bypass Bit */ 757517904deSPeter Grehan #define IGC_IMIR_PRIORITY_SHIFT 29 /* IMIR Priority Shift */ 758517904deSPeter Grehan #define IGC_IMIREXT_CLEAR_MASK 0x7FFFF /* IMIREXT Reg Clear Mask */ 759517904deSPeter Grehan 760517904deSPeter Grehan #define IGC_MDICNFG_EXT_MDIO 0x80000000 /* MDI ext/int destination */ 761517904deSPeter Grehan #define IGC_MDICNFG_COM_MDIO 0x40000000 /* MDI shared w/ lan 0 */ 762517904deSPeter Grehan #define IGC_MDICNFG_PHY_MASK 0x03E00000 763517904deSPeter Grehan #define IGC_MDICNFG_PHY_SHIFT 21 764517904deSPeter Grehan 765517904deSPeter Grehan #define IGC_MEDIA_PORT_COPPER 1 766517904deSPeter Grehan #define IGC_MEDIA_PORT_OTHER 2 767517904deSPeter Grehan #define IGC_M88E1112_AUTO_COPPER_SGMII 0x2 768517904deSPeter Grehan #define IGC_M88E1112_AUTO_COPPER_BASEX 0x3 769517904deSPeter Grehan #define IGC_M88E1112_STATUS_LINK 0x0004 /* Interface Link Bit */ 770517904deSPeter Grehan #define IGC_M88E1112_MAC_CTRL_1 0x10 771517904deSPeter Grehan #define IGC_M88E1112_MAC_CTRL_1_MODE_MASK 0x0380 /* Mode Select */ 772517904deSPeter Grehan #define IGC_M88E1112_MAC_CTRL_1_MODE_SHIFT 7 773517904deSPeter Grehan #define IGC_M88E1112_PAGE_ADDR 0x16 774517904deSPeter Grehan #define IGC_M88E1112_STATUS 0x01 775517904deSPeter Grehan 776517904deSPeter Grehan #define IGC_THSTAT_LOW_EVENT 0x20000000 /* Low thermal threshold */ 777517904deSPeter Grehan #define IGC_THSTAT_MID_EVENT 0x00200000 /* Mid thermal threshold */ 778517904deSPeter Grehan #define IGC_THSTAT_HIGH_EVENT 0x00002000 /* High thermal threshold */ 779517904deSPeter Grehan #define IGC_THSTAT_PWR_DOWN 0x00000001 /* Power Down Event */ 780517904deSPeter Grehan #define IGC_THSTAT_LINK_THROTTLE 0x00000002 /* Link Spd Throttle Event */ 781517904deSPeter Grehan 782517904deSPeter Grehan /* EEE defines */ 783517904deSPeter Grehan #define IGC_IPCNFG_EEE_2_5G_AN 0x00000010 /* IPCNFG EEE Ena 2.5G AN */ 784517904deSPeter Grehan #define IGC_IPCNFG_EEE_1G_AN 0x00000008 /* IPCNFG EEE Ena 1G AN */ 785517904deSPeter Grehan #define IGC_IPCNFG_EEE_100M_AN 0x00000004 /* IPCNFG EEE Ena 100M AN */ 786517904deSPeter Grehan #define IGC_EEER_TX_LPI_EN 0x00010000 /* EEER Tx LPI Enable */ 787517904deSPeter Grehan #define IGC_EEER_RX_LPI_EN 0x00020000 /* EEER Rx LPI Enable */ 788517904deSPeter Grehan #define IGC_EEER_LPI_FC 0x00040000 /* EEER Ena on Flow Cntrl */ 789517904deSPeter Grehan /* EEE status */ 790517904deSPeter Grehan #define IGC_EEER_EEE_NEG 0x20000000 /* EEE capability nego */ 791517904deSPeter Grehan #define IGC_EEER_RX_LPI_STATUS 0x40000000 /* Rx in LPI state */ 792517904deSPeter Grehan #define IGC_EEER_TX_LPI_STATUS 0x80000000 /* Tx in LPI state */ 793517904deSPeter Grehan #define IGC_EEE_LP_ADV_ADDR_I350 0x040F /* EEE LP Advertisement */ 794517904deSPeter Grehan #define IGC_M88E1543_PAGE_ADDR 0x16 /* Page Offset Register */ 795517904deSPeter Grehan #define IGC_M88E1543_EEE_CTRL_1 0x0 796517904deSPeter Grehan #define IGC_M88E1543_EEE_CTRL_1_MS 0x0001 /* EEE Master/Slave */ 797517904deSPeter Grehan #define IGC_M88E1543_FIBER_CTRL 0x0 /* Fiber Control Register */ 798517904deSPeter Grehan #define IGC_EEE_ADV_DEV_I354 7 799517904deSPeter Grehan #define IGC_EEE_ADV_ADDR_I354 60 800517904deSPeter Grehan #define IGC_EEE_ADV_100_SUPPORTED (1 << 1) /* 100BaseTx EEE Supported */ 801517904deSPeter Grehan #define IGC_EEE_ADV_1000_SUPPORTED (1 << 2) /* 1000BaseT EEE Supported */ 802517904deSPeter Grehan #define IGC_PCS_STATUS_DEV_I354 3 803517904deSPeter Grehan #define IGC_PCS_STATUS_ADDR_I354 1 804517904deSPeter Grehan #define IGC_PCS_STATUS_RX_LPI_RCVD 0x0400 805517904deSPeter Grehan #define IGC_PCS_STATUS_TX_LPI_RCVD 0x0800 806517904deSPeter Grehan #define IGC_M88E1512_CFG_REG_1 0x0010 807517904deSPeter Grehan #define IGC_M88E1512_CFG_REG_2 0x0011 808517904deSPeter Grehan #define IGC_M88E1512_CFG_REG_3 0x0007 809517904deSPeter Grehan #define IGC_M88E1512_MODE 0x0014 810517904deSPeter Grehan #define IGC_EEE_SU_LPI_CLK_STP 0x00800000 /* EEE LPI Clock Stop */ 811517904deSPeter Grehan #define IGC_EEE_LP_ADV_DEV_I225 7 /* EEE LP Adv Device */ 812517904deSPeter Grehan #define IGC_EEE_LP_ADV_ADDR_I225 61 /* EEE LP Adv Register */ 813517904deSPeter Grehan 814517904deSPeter Grehan #define IGC_MMDAC_FUNC_DATA 0x4000 /* Data, no post increment */ 815517904deSPeter Grehan 816517904deSPeter Grehan /* PHY Control Register */ 817517904deSPeter Grehan #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */ 818517904deSPeter Grehan #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */ 819517904deSPeter Grehan #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */ 820517904deSPeter Grehan #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */ 821517904deSPeter Grehan #define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */ 822517904deSPeter Grehan #define MII_CR_POWER_DOWN 0x0800 /* Power down */ 823517904deSPeter Grehan #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */ 824517904deSPeter Grehan #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */ 825517904deSPeter Grehan #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */ 826517904deSPeter Grehan #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */ 827517904deSPeter Grehan #define MII_CR_SPEED_1000 0x0040 828517904deSPeter Grehan #define MII_CR_SPEED_100 0x2000 829517904deSPeter Grehan #define MII_CR_SPEED_10 0x0000 830517904deSPeter Grehan 831517904deSPeter Grehan /* PHY Status Register */ 832517904deSPeter Grehan #define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */ 833517904deSPeter Grehan #define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */ 834517904deSPeter Grehan #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */ 835517904deSPeter Grehan #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */ 836517904deSPeter Grehan #define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */ 837517904deSPeter Grehan #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */ 838517904deSPeter Grehan #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */ 839517904deSPeter Grehan #define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */ 840517904deSPeter Grehan #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */ 841517904deSPeter Grehan #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */ 842517904deSPeter Grehan #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */ 843517904deSPeter Grehan #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */ 844517904deSPeter Grehan #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */ 845517904deSPeter Grehan #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */ 846517904deSPeter Grehan #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */ 847517904deSPeter Grehan 848517904deSPeter Grehan /* Autoneg Advertisement Register */ 849517904deSPeter Grehan #define NWAY_AR_SELECTOR_FIELD 0x0001 /* indicates IEEE 802.3 CSMA/CD */ 850517904deSPeter Grehan #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */ 851517904deSPeter Grehan #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */ 852517904deSPeter Grehan #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */ 853517904deSPeter Grehan #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */ 854517904deSPeter Grehan #define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */ 855517904deSPeter Grehan #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */ 856517904deSPeter Grehan #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */ 857517904deSPeter Grehan #define NWAY_AR_REMOTE_FAULT 0x2000 /* Remote Fault detected */ 858517904deSPeter Grehan #define NWAY_AR_NEXT_PAGE 0x8000 /* Next Page ability supported */ 859517904deSPeter Grehan 860517904deSPeter Grehan /* Link Partner Ability Register (Base Page) */ 861517904deSPeter Grehan #define NWAY_LPAR_SELECTOR_FIELD 0x0000 /* LP protocol selector field */ 862517904deSPeter Grehan #define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP 10T Half Dplx Capable */ 863517904deSPeter Grehan #define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP 10T Full Dplx Capable */ 864517904deSPeter Grehan #define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP 100TX Half Dplx Capable */ 865517904deSPeter Grehan #define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP 100TX Full Dplx Capable */ 866517904deSPeter Grehan #define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */ 867517904deSPeter Grehan #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */ 868517904deSPeter Grehan #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asym Pause Direction bit */ 869517904deSPeter Grehan #define NWAY_LPAR_REMOTE_FAULT 0x2000 /* LP detected Remote Fault */ 870517904deSPeter Grehan #define NWAY_LPAR_ACKNOWLEDGE 0x4000 /* LP rx'd link code word */ 871517904deSPeter Grehan #define NWAY_LPAR_NEXT_PAGE 0x8000 /* Next Page ability supported */ 872517904deSPeter Grehan 873517904deSPeter Grehan /* Autoneg Expansion Register */ 874517904deSPeter Grehan #define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */ 875517904deSPeter Grehan #define NWAY_ER_PAGE_RXD 0x0002 /* LP 10T Half Dplx Capable */ 876517904deSPeter Grehan #define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP 10T Full Dplx Capable */ 877517904deSPeter Grehan #define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP 100TX Half Dplx Capable */ 878517904deSPeter Grehan #define NWAY_ER_PAR_DETECT_FAULT 0x0010 /* LP 100TX Full Dplx Capable */ 879517904deSPeter Grehan 880517904deSPeter Grehan /* 1000BASE-T Control Register */ 881517904deSPeter Grehan #define CR_1000T_ASYM_PAUSE 0x0080 /* Advertise asymmetric pause bit */ 882517904deSPeter Grehan #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */ 883517904deSPeter Grehan #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */ 884517904deSPeter Grehan /* 1=Repeater/switch device port 0=DTE device */ 885517904deSPeter Grehan #define CR_1000T_REPEATER_DTE 0x0400 886517904deSPeter Grehan /* 1=Configure PHY as Master 0=Configure PHY as Slave */ 887517904deSPeter Grehan #define CR_1000T_MS_VALUE 0x0800 888517904deSPeter Grehan /* 1=Master/Slave manual config value 0=Automatic Master/Slave config */ 889517904deSPeter Grehan #define CR_1000T_MS_ENABLE 0x1000 890517904deSPeter Grehan #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */ 891517904deSPeter Grehan #define CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */ 892517904deSPeter Grehan #define CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */ 893517904deSPeter Grehan #define CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */ 894517904deSPeter Grehan #define CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */ 895517904deSPeter Grehan 896517904deSPeter Grehan /* 1000BASE-T Status Register */ 897517904deSPeter Grehan #define SR_1000T_IDLE_ERROR_CNT 0x00FF /* Num idle err since last rd */ 898517904deSPeter Grehan #define SR_1000T_ASYM_PAUSE_DIR 0x0100 /* LP asym pause direction bit */ 899517904deSPeter Grehan #define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */ 900517904deSPeter Grehan #define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */ 901517904deSPeter Grehan #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */ 902517904deSPeter Grehan #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */ 903517904deSPeter Grehan #define SR_1000T_MS_CONFIG_RES 0x4000 /* 1=Local Tx Master, 0=Slave */ 904517904deSPeter Grehan #define SR_1000T_MS_CONFIG_FAULT 0x8000 /* Master/Slave config fault */ 905517904deSPeter Grehan 906517904deSPeter Grehan #define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT 5 907517904deSPeter Grehan 908517904deSPeter Grehan /* PHY 1000 MII Register/Bit Definitions */ 909517904deSPeter Grehan /* PHY Registers defined by IEEE */ 910517904deSPeter Grehan #define PHY_CONTROL 0x00 /* Control Register */ 911517904deSPeter Grehan #define PHY_STATUS 0x01 /* Status Register */ 912517904deSPeter Grehan #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */ 913517904deSPeter Grehan #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */ 914517904deSPeter Grehan #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */ 915517904deSPeter Grehan #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */ 916517904deSPeter Grehan #define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */ 917517904deSPeter Grehan #define PHY_NEXT_PAGE_TX 0x07 /* Next Page Tx */ 918517904deSPeter Grehan #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */ 919517904deSPeter Grehan #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */ 920517904deSPeter Grehan #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */ 921517904deSPeter Grehan #define PHY_EXT_STATUS 0x0F /* Extended Status Reg */ 922517904deSPeter Grehan 923517904deSPeter Grehan /* PHY GPY 211 registers */ 924517904deSPeter Grehan #define STANDARD_AN_REG_MASK 0x0007 /* MMD */ 925517904deSPeter Grehan #define ANEG_MULTIGBT_AN_CTRL 0x0020 /* MULTI GBT AN Control Register */ 926517904deSPeter Grehan #define MMD_DEVADDR_SHIFT 16 /* Shift MMD to higher bits */ 927517904deSPeter Grehan #define CR_2500T_FD_CAPS 0x0080 /* Advertise 2500T FD capability */ 928517904deSPeter Grehan 929517904deSPeter Grehan #define PHY_CONTROL_LB 0x4000 /* PHY Loopback bit */ 930517904deSPeter Grehan 931517904deSPeter Grehan /* NVM Control */ 932517904deSPeter Grehan #define IGC_EECD_SK 0x00000001 /* NVM Clock */ 933517904deSPeter Grehan #define IGC_EECD_CS 0x00000002 /* NVM Chip Select */ 934517904deSPeter Grehan #define IGC_EECD_DI 0x00000004 /* NVM Data In */ 935517904deSPeter Grehan #define IGC_EECD_DO 0x00000008 /* NVM Data Out */ 936517904deSPeter Grehan #define IGC_EECD_REQ 0x00000040 /* NVM Access Request */ 937517904deSPeter Grehan #define IGC_EECD_GNT 0x00000080 /* NVM Access Grant */ 938517904deSPeter Grehan #define IGC_EECD_PRES 0x00000100 /* NVM Present */ 939517904deSPeter Grehan #define IGC_EECD_SIZE 0x00000200 /* NVM Size (0=64 word 1=256 word) */ 940517904deSPeter Grehan /* NVM Addressing bits based on type 0=small, 1=large */ 941517904deSPeter Grehan #define IGC_EECD_ADDR_BITS 0x00000400 942517904deSPeter Grehan #define IGC_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */ 943517904deSPeter Grehan #define IGC_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */ 944517904deSPeter Grehan #define IGC_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */ 945517904deSPeter Grehan #define IGC_EECD_SIZE_EX_SHIFT 11 946517904deSPeter Grehan #define IGC_EECD_FLUPD 0x00080000 /* Update FLASH */ 947517904deSPeter Grehan #define IGC_EECD_AUPDEN 0x00100000 /* Ena Auto FLASH update */ 948517904deSPeter Grehan #define IGC_EECD_SEC1VAL 0x00400000 /* Sector One Valid */ 949517904deSPeter Grehan #define IGC_EECD_SEC1VAL_VALID_MASK (IGC_EECD_AUTO_RD | IGC_EECD_PRES) 950517904deSPeter Grehan 951517904deSPeter Grehan #define IGC_EECD_FLUPD_I225 0x00800000 /* Update FLASH */ 952517904deSPeter Grehan #define IGC_EECD_FLUDONE_I225 0x04000000 /* Update FLASH done */ 953517904deSPeter Grehan #define IGC_EECD_FLASH_DETECTED_I225 0x00080000 /* FLASH detected */ 954517904deSPeter Grehan #define IGC_FLUDONE_ATTEMPTS 20000 955517904deSPeter Grehan #define IGC_EERD_EEWR_MAX_COUNT 512 /* buffered EEPROM words rw */ 956517904deSPeter Grehan #define IGC_EECD_SEC1VAL_I225 0x02000000 /* Sector One Valid */ 957517904deSPeter Grehan #define IGC_FLSECU_BLK_SW_ACCESS_I225 0x00000004 /* Block SW access */ 958517904deSPeter Grehan #define IGC_FWSM_FW_VALID_I225 0x8000 /* FW valid bit */ 959517904deSPeter Grehan 960517904deSPeter Grehan #define IGC_NVM_RW_REG_DATA 16 /* Offset to data in NVM read/write regs */ 961517904deSPeter Grehan #define IGC_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */ 962517904deSPeter Grehan #define IGC_NVM_RW_REG_START 1 /* Start operation */ 963517904deSPeter Grehan #define IGC_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */ 964517904deSPeter Grehan #define IGC_NVM_POLL_WRITE 1 /* Flag for polling for write complete */ 965517904deSPeter Grehan #define IGC_NVM_POLL_READ 0 /* Flag for polling for read complete */ 966517904deSPeter Grehan #define IGC_FLASH_UPDATES 2000 967517904deSPeter Grehan 968517904deSPeter Grehan /* NVM Word Offsets */ 969517904deSPeter Grehan #define NVM_COMPAT 0x0003 970517904deSPeter Grehan #define NVM_ID_LED_SETTINGS 0x0004 971*33ed9bdcSKevin Bowling #define NVM_VERSION 0x0005 972517904deSPeter Grehan #define NVM_FUTURE_INIT_WORD1 0x0019 973517904deSPeter Grehan #define NVM_COMPAT_VALID_CSUM 0x0001 974517904deSPeter Grehan #define NVM_FUTURE_INIT_WORD1_VALID_CSUM 0x0040 975*33ed9bdcSKevin Bowling #define NVM_ETRACK_WORD 0x0042 976*33ed9bdcSKevin Bowling #define NVM_ETRACK_HIWORD 0x0043 977*33ed9bdcSKevin Bowling #define NVM_COMB_VER_OFF 0x0083 978*33ed9bdcSKevin Bowling #define NVM_COMB_VER_PTR 0x003d 979*33ed9bdcSKevin Bowling 980*33ed9bdcSKevin Bowling /* NVM version defines */ 981*33ed9bdcSKevin Bowling #define NVM_MAJOR_MASK 0xF000 982*33ed9bdcSKevin Bowling #define NVM_MINOR_MASK 0x0FF0 983*33ed9bdcSKevin Bowling #define NVM_IMAGE_ID_MASK 0x000F 984*33ed9bdcSKevin Bowling #define NVM_COMB_VER_MASK 0x00FF 985*33ed9bdcSKevin Bowling #define NVM_MAJOR_SHIFT 12 986*33ed9bdcSKevin Bowling #define NVM_MINOR_SHIFT 4 987*33ed9bdcSKevin Bowling #define NVM_COMB_VER_SHFT 8 988*33ed9bdcSKevin Bowling #define NVM_VER_INVALID 0xFFFF 989*33ed9bdcSKevin Bowling #define NVM_ETRACK_SHIFT 16 990*33ed9bdcSKevin Bowling #define NVM_ETRACK_VALID 0x8000 991*33ed9bdcSKevin Bowling #define NVM_NEW_DEC_MASK 0x0F00 992*33ed9bdcSKevin Bowling #define NVM_HEX_CONV 16 993*33ed9bdcSKevin Bowling #define NVM_HEX_TENS 10 994517904deSPeter Grehan 995517904deSPeter Grehan #define NVM_INIT_CONTROL2_REG 0x000F 996517904deSPeter Grehan #define NVM_INIT_CONTROL3_PORT_B 0x0014 997517904deSPeter Grehan #define NVM_INIT_3GIO_3 0x001A 998517904deSPeter Grehan #define NVM_SWDEF_PINS_CTRL_PORT_0 0x0020 999517904deSPeter Grehan #define NVM_INIT_CONTROL3_PORT_A 0x0024 1000517904deSPeter Grehan #define NVM_CFG 0x0012 1001517904deSPeter Grehan #define NVM_ALT_MAC_ADDR_PTR 0x0037 1002517904deSPeter Grehan #define NVM_CHECKSUM_REG 0x003F 1003517904deSPeter Grehan 1004517904deSPeter Grehan #define IGC_NVM_CFG_DONE_PORT_0 0x040000 /* MNG config cycle done */ 1005517904deSPeter Grehan #define IGC_NVM_CFG_DONE_PORT_1 0x080000 /* ...for second port */ 1006517904deSPeter Grehan 1007517904deSPeter Grehan /* Mask bits for fields in Word 0x0f of the NVM */ 1008517904deSPeter Grehan #define NVM_WORD0F_PAUSE_MASK 0x3000 1009517904deSPeter Grehan #define NVM_WORD0F_PAUSE 0x1000 1010517904deSPeter Grehan #define NVM_WORD0F_ASM_DIR 0x2000 1011517904deSPeter Grehan 1012517904deSPeter Grehan /* Mask bits for fields in Word 0x1a of the NVM */ 1013517904deSPeter Grehan #define NVM_WORD1A_ASPM_MASK 0x000C 1014517904deSPeter Grehan 1015517904deSPeter Grehan /* Mask bits for fields in Word 0x03 of the EEPROM */ 1016517904deSPeter Grehan #define NVM_COMPAT_LOM 0x0800 1017517904deSPeter Grehan 1018517904deSPeter Grehan /* length of string needed to store PBA number */ 1019517904deSPeter Grehan #define IGC_PBANUM_LENGTH 11 1020517904deSPeter Grehan 1021517904deSPeter Grehan /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */ 1022517904deSPeter Grehan #define NVM_SUM 0xBABA 1023517904deSPeter Grehan 1024517904deSPeter Grehan /* PBA (printed board assembly) number words */ 1025517904deSPeter Grehan #define NVM_PBA_OFFSET_0 8 1026517904deSPeter Grehan #define NVM_PBA_OFFSET_1 9 1027517904deSPeter Grehan #define NVM_PBA_PTR_GUARD 0xFAFA 1028517904deSPeter Grehan #define NVM_WORD_SIZE_BASE_SHIFT 6 1029517904deSPeter Grehan 1030517904deSPeter Grehan /* NVM Commands - Microwire */ 1031517904deSPeter Grehan #define NVM_READ_OPCODE_MICROWIRE 0x6 /* NVM read opcode */ 1032517904deSPeter Grehan #define NVM_WRITE_OPCODE_MICROWIRE 0x5 /* NVM write opcode */ 1033517904deSPeter Grehan #define NVM_ERASE_OPCODE_MICROWIRE 0x7 /* NVM erase opcode */ 1034517904deSPeter Grehan #define NVM_EWEN_OPCODE_MICROWIRE 0x13 /* NVM erase/write enable */ 1035517904deSPeter Grehan #define NVM_EWDS_OPCODE_MICROWIRE 0x10 /* NVM erase/write disable */ 1036517904deSPeter Grehan 1037517904deSPeter Grehan /* NVM Commands - SPI */ 1038517904deSPeter Grehan #define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */ 1039517904deSPeter Grehan #define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */ 1040517904deSPeter Grehan #define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */ 1041517904deSPeter Grehan #define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */ 1042517904deSPeter Grehan #define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */ 1043517904deSPeter Grehan #define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */ 1044517904deSPeter Grehan 1045517904deSPeter Grehan /* SPI NVM Status Register */ 1046517904deSPeter Grehan #define NVM_STATUS_RDY_SPI 0x01 1047517904deSPeter Grehan 1048517904deSPeter Grehan /* Word definitions for ID LED Settings */ 1049517904deSPeter Grehan #define ID_LED_RESERVED_0000 0x0000 1050517904deSPeter Grehan #define ID_LED_RESERVED_FFFF 0xFFFF 1051517904deSPeter Grehan #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \ 1052517904deSPeter Grehan (ID_LED_OFF1_OFF2 << 8) | \ 1053517904deSPeter Grehan (ID_LED_DEF1_DEF2 << 4) | \ 1054517904deSPeter Grehan (ID_LED_DEF1_DEF2)) 1055517904deSPeter Grehan #define ID_LED_DEF1_DEF2 0x1 1056517904deSPeter Grehan #define ID_LED_DEF1_ON2 0x2 1057517904deSPeter Grehan #define ID_LED_DEF1_OFF2 0x3 1058517904deSPeter Grehan #define ID_LED_ON1_DEF2 0x4 1059517904deSPeter Grehan #define ID_LED_ON1_ON2 0x5 1060517904deSPeter Grehan #define ID_LED_ON1_OFF2 0x6 1061517904deSPeter Grehan #define ID_LED_OFF1_DEF2 0x7 1062517904deSPeter Grehan #define ID_LED_OFF1_ON2 0x8 1063517904deSPeter Grehan #define ID_LED_OFF1_OFF2 0x9 1064517904deSPeter Grehan 1065517904deSPeter Grehan #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF 1066517904deSPeter Grehan #define IGP_ACTIVITY_LED_ENABLE 0x0300 1067517904deSPeter Grehan #define IGP_LED3_MODE 0x07000000 1068517904deSPeter Grehan 1069517904deSPeter Grehan /* PCI/PCI-X/PCI-EX Config space */ 1070517904deSPeter Grehan #define PCIX_COMMAND_REGISTER 0xE6 1071517904deSPeter Grehan #define PCIX_STATUS_REGISTER_LO 0xE8 1072517904deSPeter Grehan #define PCIX_STATUS_REGISTER_HI 0xEA 1073517904deSPeter Grehan #define PCI_HEADER_TYPE_REGISTER 0x0E 1074517904deSPeter Grehan #define PCIE_LINK_STATUS 0x12 1075517904deSPeter Grehan 1076517904deSPeter Grehan #define PCIX_COMMAND_MMRBC_MASK 0x000C 1077517904deSPeter Grehan #define PCIX_COMMAND_MMRBC_SHIFT 0x2 1078517904deSPeter Grehan #define PCIX_STATUS_HI_MMRBC_MASK 0x0060 1079517904deSPeter Grehan #define PCIX_STATUS_HI_MMRBC_SHIFT 0x5 1080517904deSPeter Grehan #define PCIX_STATUS_HI_MMRBC_4K 0x3 1081517904deSPeter Grehan #define PCIX_STATUS_HI_MMRBC_2K 0x2 1082517904deSPeter Grehan #define PCIX_STATUS_LO_FUNC_MASK 0x7 1083517904deSPeter Grehan #define PCI_HEADER_TYPE_MULTIFUNC 0x80 1084517904deSPeter Grehan #define PCIE_LINK_WIDTH_MASK 0x3F0 1085517904deSPeter Grehan #define PCIE_LINK_WIDTH_SHIFT 4 1086517904deSPeter Grehan #define PCIE_LINK_SPEED_MASK 0x0F 1087517904deSPeter Grehan #define PCIE_LINK_SPEED_2500 0x01 1088517904deSPeter Grehan #define PCIE_LINK_SPEED_5000 0x02 1089517904deSPeter Grehan 1090517904deSPeter Grehan #ifndef ETH_ADDR_LEN 1091517904deSPeter Grehan #define ETH_ADDR_LEN 6 1092517904deSPeter Grehan #endif 1093517904deSPeter Grehan 1094517904deSPeter Grehan #define PHY_REVISION_MASK 0xFFFFFFF0 1095517904deSPeter Grehan #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */ 1096517904deSPeter Grehan #define MAX_PHY_MULTI_PAGE_REG 0xF 1097517904deSPeter Grehan 1098517904deSPeter Grehan /* Bit definitions for valid PHY IDs. 1099517904deSPeter Grehan * I = Integrated 1100517904deSPeter Grehan * E = External 1101517904deSPeter Grehan */ 1102517904deSPeter Grehan #define M88IGC_E_PHY_ID 0x01410C50 1103517904deSPeter Grehan #define M88IGC_I_PHY_ID 0x01410C30 1104517904deSPeter Grehan #define M88E1011_I_PHY_ID 0x01410C20 1105517904deSPeter Grehan #define IGP01IGC_I_PHY_ID 0x02A80380 1106517904deSPeter Grehan #define M88E1111_I_PHY_ID 0x01410CC0 1107517904deSPeter Grehan #define GG82563_E_PHY_ID 0x01410CA0 1108517904deSPeter Grehan #define IGP03IGC_E_PHY_ID 0x02A80390 1109517904deSPeter Grehan #define IFE_E_PHY_ID 0x02A80330 1110517904deSPeter Grehan #define IFE_PLUS_E_PHY_ID 0x02A80320 1111517904deSPeter Grehan #define IFE_C_E_PHY_ID 0x02A80310 1112517904deSPeter Grehan #define I225_I_PHY_ID 0x67C9DC00 1113517904deSPeter Grehan 1114517904deSPeter Grehan /* M88IGC Specific Registers */ 1115517904deSPeter Grehan #define M88IGC_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Reg */ 1116517904deSPeter Grehan #define M88IGC_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Reg */ 1117517904deSPeter Grehan #define M88IGC_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Cntrl */ 1118517904deSPeter Grehan #define M88IGC_RX_ERR_CNTR 0x15 /* Receive Error Counter */ 1119517904deSPeter Grehan 1120517904deSPeter Grehan #define M88IGC_PHY_PAGE_SELECT 0x1D /* Reg 29 for pg number setting */ 1121517904deSPeter Grehan #define M88IGC_PHY_GEN_CONTROL 0x1E /* meaning depends on reg 29 */ 1122517904deSPeter Grehan 1123517904deSPeter Grehan /* M88IGC PHY Specific Control Register */ 1124517904deSPeter Grehan #define M88IGC_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reverse enabled */ 1125517904deSPeter Grehan /* MDI Crossover Mode bits 6:5 Manual MDI configuration */ 1126517904deSPeter Grehan #define M88IGC_PSCR_MDI_MANUAL_MODE 0x0000 1127517904deSPeter Grehan #define M88IGC_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */ 1128517904deSPeter Grehan /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */ 1129517904deSPeter Grehan #define M88IGC_PSCR_AUTO_X_1000T 0x0040 1130517904deSPeter Grehan /* Auto crossover enabled all speeds */ 1131517904deSPeter Grehan #define M88IGC_PSCR_AUTO_X_MODE 0x0060 1132517904deSPeter Grehan #define M88IGC_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Tx */ 1133517904deSPeter Grehan 1134517904deSPeter Grehan /* M88IGC PHY Specific Status Register */ 1135517904deSPeter Grehan #define M88IGC_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */ 1136517904deSPeter Grehan #define M88IGC_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */ 1137517904deSPeter Grehan #define M88IGC_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */ 1138517904deSPeter Grehan /* 0 = <50M 1139517904deSPeter Grehan * 1 = 50-80M 1140517904deSPeter Grehan * 2 = 80-110M 1141517904deSPeter Grehan * 3 = 110-140M 1142517904deSPeter Grehan * 4 = >140M 1143517904deSPeter Grehan */ 1144517904deSPeter Grehan #define M88IGC_PSSR_CABLE_LENGTH 0x0380 1145517904deSPeter Grehan #define M88IGC_PSSR_LINK 0x0400 /* 1=Link up, 0=Link down */ 1146517904deSPeter Grehan #define M88IGC_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */ 1147517904deSPeter Grehan #define M88IGC_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */ 1148517904deSPeter Grehan #define M88IGC_PSSR_1000MBS 0x8000 /* 10=1000Mbs */ 1149517904deSPeter Grehan 1150517904deSPeter Grehan #define M88IGC_PSSR_CABLE_LENGTH_SHIFT 7 1151517904deSPeter Grehan 1152517904deSPeter Grehan /* Number of times we will attempt to autonegotiate before downshifting if we 1153517904deSPeter Grehan * are the master 1154517904deSPeter Grehan */ 1155517904deSPeter Grehan #define M88IGC_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00 1156517904deSPeter Grehan #define M88IGC_EPSCR_MASTER_DOWNSHIFT_1X 0x0000 1157517904deSPeter Grehan /* Number of times we will attempt to autonegotiate before downshifting if we 1158517904deSPeter Grehan * are the slave 1159517904deSPeter Grehan */ 1160517904deSPeter Grehan #define M88IGC_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300 1161517904deSPeter Grehan #define M88IGC_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100 1162517904deSPeter Grehan #define M88IGC_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */ 1163517904deSPeter Grehan 1164517904deSPeter Grehan 1165517904deSPeter Grehan /* M88EC018 Rev 2 specific DownShift settings */ 1166517904deSPeter Grehan #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00 1167517904deSPeter Grehan #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800 1168517904deSPeter Grehan 1169517904deSPeter Grehan /* Bits... 1170517904deSPeter Grehan * 15-5: page 1171517904deSPeter Grehan * 4-0: register offset 1172517904deSPeter Grehan */ 1173517904deSPeter Grehan #define GG82563_PAGE_SHIFT 5 1174517904deSPeter Grehan #define GG82563_REG(page, reg) \ 1175517904deSPeter Grehan (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS)) 1176517904deSPeter Grehan #define GG82563_MIN_ALT_REG 30 1177517904deSPeter Grehan 1178517904deSPeter Grehan /* GG82563 Specific Registers */ 1179517904deSPeter Grehan #define GG82563_PHY_SPEC_CTRL GG82563_REG(0, 16) /* PHY Spec Cntrl */ 1180517904deSPeter Grehan #define GG82563_PHY_PAGE_SELECT GG82563_REG(0, 22) /* Page Select */ 1181517904deSPeter Grehan #define GG82563_PHY_SPEC_CTRL_2 GG82563_REG(0, 26) /* PHY Spec Cntrl2 */ 1182517904deSPeter Grehan #define GG82563_PHY_PAGE_SELECT_ALT GG82563_REG(0, 29) /* Alt Page Select */ 1183517904deSPeter Grehan 1184517904deSPeter Grehan /* MAC Specific Control Register */ 1185517904deSPeter Grehan #define GG82563_PHY_MAC_SPEC_CTRL GG82563_REG(2, 21) 1186517904deSPeter Grehan 1187517904deSPeter Grehan #define GG82563_PHY_DSP_DISTANCE GG82563_REG(5, 26) /* DSP Distance */ 1188517904deSPeter Grehan 1189517904deSPeter Grehan /* Page 193 - Port Control Registers */ 1190517904deSPeter Grehan /* Kumeran Mode Control */ 1191517904deSPeter Grehan #define GG82563_PHY_KMRN_MODE_CTRL GG82563_REG(193, 16) 1192517904deSPeter Grehan #define GG82563_PHY_PWR_MGMT_CTRL GG82563_REG(193, 20) /* Pwr Mgt Ctrl */ 1193517904deSPeter Grehan 1194517904deSPeter Grehan /* Page 194 - KMRN Registers */ 1195517904deSPeter Grehan #define GG82563_PHY_INBAND_CTRL GG82563_REG(194, 18) /* Inband Ctrl */ 1196517904deSPeter Grehan 1197517904deSPeter Grehan /* MDI Control */ 1198517904deSPeter Grehan #define IGC_MDIC_DATA_MASK 0x0000FFFF 1199517904deSPeter Grehan #define IGC_MDIC_INT_EN 0x20000000 1200517904deSPeter Grehan #define IGC_MDIC_REG_MASK 0x001F0000 1201517904deSPeter Grehan #define IGC_MDIC_REG_SHIFT 16 1202517904deSPeter Grehan #define IGC_MDIC_PHY_SHIFT 21 1203517904deSPeter Grehan #define IGC_MDIC_OP_WRITE 0x04000000 1204517904deSPeter Grehan #define IGC_MDIC_OP_READ 0x08000000 1205517904deSPeter Grehan #define IGC_MDIC_READY 0x10000000 1206517904deSPeter Grehan #define IGC_MDIC_ERROR 0x40000000 1207517904deSPeter Grehan 1208517904deSPeter Grehan #define IGC_N0_QUEUE -1 1209517904deSPeter Grehan 1210517904deSPeter Grehan #define IGC_MAX_MAC_HDR_LEN 127 1211517904deSPeter Grehan #define IGC_MAX_NETWORK_HDR_LEN 511 1212517904deSPeter Grehan 1213517904deSPeter Grehan #define IGC_VLANPQF_QUEUE_SEL(_n, q_idx) ((q_idx) << ((_n) * 4)) 1214517904deSPeter Grehan #define IGC_VLANPQF_P_VALID(_n) (0x1 << (3 + (_n) * 4)) 1215517904deSPeter Grehan #define IGC_VLANPQF_QUEUE_MASK 0x03 1216517904deSPeter Grehan #define IGC_VFTA_BLOCK_SIZE 8 1217517904deSPeter Grehan /* SerDes Control */ 1218517904deSPeter Grehan #define IGC_GEN_POLL_TIMEOUT 640 1219517904deSPeter Grehan 1220517904deSPeter Grehan /* DMA Coalescing register fields */ 1221517904deSPeter Grehan /* DMA Coalescing Watchdog Timer */ 1222517904deSPeter Grehan #define IGC_DMACR_DMACWT_MASK 0x00003FFF 1223517904deSPeter Grehan /* DMA Coalescing Rx Threshold */ 1224517904deSPeter Grehan #define IGC_DMACR_DMACTHR_MASK 0x00FF0000 1225517904deSPeter Grehan #define IGC_DMACR_DMACTHR_SHIFT 16 1226517904deSPeter Grehan /* Lx when no PCIe transactions */ 1227517904deSPeter Grehan #define IGC_DMACR_DMAC_LX_MASK 0x30000000 1228517904deSPeter Grehan #define IGC_DMACR_DMAC_LX_SHIFT 28 1229517904deSPeter Grehan #define IGC_DMACR_DMAC_EN 0x80000000 /* Enable DMA Coalescing */ 1230517904deSPeter Grehan /* DMA Coalescing BMC-to-OS Watchdog Enable */ 1231517904deSPeter Grehan #define IGC_DMACR_DC_BMC2OSW_EN 0x00008000 1232517904deSPeter Grehan 1233517904deSPeter Grehan /* DMA Coalescing Transmit Threshold */ 1234517904deSPeter Grehan #define IGC_DMCTXTH_DMCTTHR_MASK 0x00000FFF 1235517904deSPeter Grehan 1236517904deSPeter Grehan #define IGC_DMCTLX_TTLX_MASK 0x00000FFF /* Time to LX request */ 1237517904deSPeter Grehan 1238517904deSPeter Grehan /* Rx Traffic Rate Threshold */ 1239517904deSPeter Grehan #define IGC_DMCRTRH_UTRESH_MASK 0x0007FFFF 1240517904deSPeter Grehan /* Rx packet rate in current window */ 1241517904deSPeter Grehan #define IGC_DMCRTRH_LRPRCW 0x80000000 1242517904deSPeter Grehan 1243517904deSPeter Grehan /* DMA Coal Rx Traffic Current Count */ 1244517904deSPeter Grehan #define IGC_DMCCNT_CCOUNT_MASK 0x01FFFFFF 1245517904deSPeter Grehan 1246517904deSPeter Grehan /* Flow ctrl Rx Threshold High val */ 1247517904deSPeter Grehan #define IGC_FCRTC_RTH_COAL_MASK 0x0003FFF0 1248517904deSPeter Grehan #define IGC_FCRTC_RTH_COAL_SHIFT 4 1249517904deSPeter Grehan /* Lx power decision based on DMA coal */ 1250517904deSPeter Grehan #define IGC_PCIEMISC_LX_DECISION 0x00000080 1251517904deSPeter Grehan 1252517904deSPeter Grehan #define IGC_RXPBS_CFG_TS_EN 0x80000000 /* Timestamp in Rx buffer */ 1253517904deSPeter Grehan #define IGC_RXPBS_SIZE_I210_MASK 0x0000003F /* Rx packet buffer size */ 1254517904deSPeter Grehan #define IGC_TXPB0S_SIZE_I210_MASK 0x0000003F /* Tx packet buffer 0 size */ 1255517904deSPeter Grehan #define I210_RXPBSIZE_DEFAULT 0x000000A2 /* RXPBSIZE default */ 1256517904deSPeter Grehan #define I210_TXPBSIZE_DEFAULT 0x04000014 /* TXPBSIZE default */ 1257517904deSPeter Grehan 1258517904deSPeter Grehan #define IGC_LTRC_EEEMS_EN 0x00000020 /* Enable EEE LTR max send */ 1259517904deSPeter Grehan /* Minimum time for 1000BASE-T where no data will be transmit following move out 1260517904deSPeter Grehan * of EEE LPI Tx state 1261517904deSPeter Grehan */ 1262517904deSPeter Grehan #define IGC_TW_SYSTEM_1000_MASK 0x000000FF 1263517904deSPeter Grehan /* Minimum time for 100BASE-T where no data will be transmit following move out 1264517904deSPeter Grehan * of EEE LPI Tx state 1265517904deSPeter Grehan */ 1266517904deSPeter Grehan #define IGC_TW_SYSTEM_100_MASK 0x0000FF00 1267517904deSPeter Grehan #define IGC_TW_SYSTEM_100_SHIFT 8 1268517904deSPeter Grehan #define IGC_LTRMINV_LTRV_MASK 0x000003FF /* LTR minimum value */ 1269517904deSPeter Grehan #define IGC_LTRMAXV_LTRV_MASK 0x000003FF /* LTR maximum value */ 1270517904deSPeter Grehan #define IGC_LTRMINV_SCALE_MASK 0x00001C00 /* LTR minimum scale */ 1271517904deSPeter Grehan #define IGC_LTRMINV_SCALE_SHIFT 10 1272517904deSPeter Grehan /* Reg val to set scale to 1024 nsec */ 1273517904deSPeter Grehan #define IGC_LTRMINV_SCALE_1024 2 1274517904deSPeter Grehan /* Reg val to set scale to 32768 nsec */ 1275517904deSPeter Grehan #define IGC_LTRMINV_SCALE_32768 3 1276517904deSPeter Grehan #define IGC_LTRMINV_LSNP_REQ 0x00008000 /* LTR Snoop Requirement */ 1277517904deSPeter Grehan #define IGC_LTRMAXV_SCALE_MASK 0x00001C00 /* LTR maximum scale */ 1278517904deSPeter Grehan #define IGC_LTRMAXV_SCALE_SHIFT 10 1279517904deSPeter Grehan /* Reg val to set scale to 1024 nsec */ 1280517904deSPeter Grehan #define IGC_LTRMAXV_SCALE_1024 2 1281517904deSPeter Grehan /* Reg val to set scale to 32768 nsec */ 1282517904deSPeter Grehan #define IGC_LTRMAXV_SCALE_32768 3 1283517904deSPeter Grehan #define IGC_LTRMAXV_LSNP_REQ 0x00008000 /* LTR Snoop Requirement */ 1284517904deSPeter Grehan 1285517904deSPeter Grehan #define I225_RXPBSIZE_DEFAULT 0x000000A2 /* RXPBSIZE default */ 1286517904deSPeter Grehan #define I225_TXPBSIZE_DEFAULT 0x04000014 /* TXPBSIZE default */ 1287517904deSPeter Grehan #define IGC_RXPBS_SIZE_I225_MASK 0x0000003F /* Rx packet buffer size */ 1288517904deSPeter Grehan #define IGC_TXPB0S_SIZE_I225_MASK 0x0000003F /* Tx packet buffer 0 size */ 1289517904deSPeter Grehan #define IGC_STM_OPCODE 0xDB00 1290517904deSPeter Grehan #define IGC_EEPROM_FLASH_SIZE_WORD 0x11 1291517904deSPeter Grehan #define INVM_DWORD_TO_RECORD_TYPE(invm_dword) \ 1292517904deSPeter Grehan (u8)((invm_dword) & 0x7) 1293517904deSPeter Grehan #define INVM_DWORD_TO_WORD_ADDRESS(invm_dword) \ 1294517904deSPeter Grehan (u8)(((invm_dword) & 0x0000FE00) >> 9) 1295517904deSPeter Grehan #define INVM_DWORD_TO_WORD_DATA(invm_dword) \ 1296517904deSPeter Grehan (u16)(((invm_dword) & 0xFFFF0000) >> 16) 1297517904deSPeter Grehan #define IGC_INVM_RSA_KEY_SHA256_DATA_SIZE_IN_DWORDS 8 1298517904deSPeter Grehan #define IGC_INVM_CSR_AUTOLOAD_DATA_SIZE_IN_DWORDS 1 1299517904deSPeter Grehan #define IGC_INVM_ULT_BYTES_SIZE 8 1300517904deSPeter Grehan #define IGC_INVM_RECORD_SIZE_IN_BYTES 4 1301517904deSPeter Grehan #define IGC_INVM_VER_FIELD_ONE 0x1FF8 1302517904deSPeter Grehan #define IGC_INVM_VER_FIELD_TWO 0x7FE000 1303517904deSPeter Grehan #define IGC_INVM_IMGTYPE_FIELD 0x1F800000 1304517904deSPeter Grehan 1305517904deSPeter Grehan #define IGC_INVM_MAJOR_MASK 0x3F0 1306517904deSPeter Grehan #define IGC_INVM_MINOR_MASK 0xF 1307517904deSPeter Grehan #define IGC_INVM_MAJOR_SHIFT 4 1308517904deSPeter Grehan 1309517904deSPeter Grehan /* PLL Defines */ 1310517904deSPeter Grehan #define IGC_PCI_PMCSR 0x44 1311517904deSPeter Grehan #define IGC_PCI_PMCSR_D3 0x03 1312517904deSPeter Grehan #define IGC_MAX_PLL_TRIES 5 1313517904deSPeter Grehan #define IGC_PHY_PLL_UNCONF 0xFF 1314517904deSPeter Grehan #define IGC_PHY_PLL_FREQ_PAGE 0xFC0000 1315517904deSPeter Grehan #define IGC_PHY_PLL_FREQ_REG 0x000E 1316517904deSPeter Grehan #define IGC_INVM_DEFAULT_AL 0x202F 1317517904deSPeter Grehan #define IGC_INVM_AUTOLOAD 0x0A 1318517904deSPeter Grehan #define IGC_INVM_PLL_WO_VAL 0x0010 1319517904deSPeter Grehan 1320517904deSPeter Grehan /* Proxy Filter Control Extended */ 1321517904deSPeter Grehan #define IGC_PROXYFCEX_MDNS 0x00000001 /* mDNS */ 1322517904deSPeter Grehan #define IGC_PROXYFCEX_MDNS_M 0x00000002 /* mDNS Multicast */ 1323517904deSPeter Grehan #define IGC_PROXYFCEX_MDNS_U 0x00000004 /* mDNS Unicast */ 1324517904deSPeter Grehan #define IGC_PROXYFCEX_IPV4_M 0x00000008 /* IPv4 Multicast */ 1325517904deSPeter Grehan #define IGC_PROXYFCEX_IPV6_M 0x00000010 /* IPv6 Multicast */ 1326517904deSPeter Grehan #define IGC_PROXYFCEX_IGMP 0x00000020 /* IGMP */ 1327517904deSPeter Grehan #define IGC_PROXYFCEX_IGMP_M 0x00000040 /* IGMP Multicast */ 1328517904deSPeter Grehan #define IGC_PROXYFCEX_ARPRES 0x00000080 /* ARP Response */ 1329517904deSPeter Grehan #define IGC_PROXYFCEX_ARPRES_D 0x00000100 /* ARP Response Directed */ 1330517904deSPeter Grehan #define IGC_PROXYFCEX_ICMPV4 0x00000200 /* ICMPv4 */ 1331517904deSPeter Grehan #define IGC_PROXYFCEX_ICMPV4_D 0x00000400 /* ICMPv4 Directed */ 1332517904deSPeter Grehan #define IGC_PROXYFCEX_ICMPV6 0x00000800 /* ICMPv6 */ 1333517904deSPeter Grehan #define IGC_PROXYFCEX_ICMPV6_D 0x00001000 /* ICMPv6 Directed */ 1334517904deSPeter Grehan #define IGC_PROXYFCEX_DNS 0x00002000 /* DNS */ 1335517904deSPeter Grehan 1336517904deSPeter Grehan /* Proxy Filter Control */ 1337517904deSPeter Grehan #define IGC_PROXYFC_D0 0x00000001 /* Enable offload in D0 */ 1338517904deSPeter Grehan #define IGC_PROXYFC_EX 0x00000004 /* Directed exact proxy */ 1339517904deSPeter Grehan #define IGC_PROXYFC_MC 0x00000008 /* Directed MC Proxy */ 1340517904deSPeter Grehan #define IGC_PROXYFC_BC 0x00000010 /* Broadcast Proxy Enable */ 1341517904deSPeter Grehan #define IGC_PROXYFC_ARP_DIRECTED 0x00000020 /* Directed ARP Proxy Ena */ 1342517904deSPeter Grehan #define IGC_PROXYFC_IPV4 0x00000040 /* Directed IPv4 Enable */ 1343517904deSPeter Grehan #define IGC_PROXYFC_IPV6 0x00000080 /* Directed IPv6 Enable */ 1344517904deSPeter Grehan #define IGC_PROXYFC_NS 0x00000200 /* IPv6 Neighbor Solicitation */ 1345517904deSPeter Grehan #define IGC_PROXYFC_NS_DIRECTED 0x00000400 /* Directed NS Proxy Ena */ 1346517904deSPeter Grehan #define IGC_PROXYFC_ARP 0x00000800 /* ARP Request Proxy Ena */ 1347517904deSPeter Grehan /* Proxy Status */ 1348517904deSPeter Grehan #define IGC_PROXYS_CLEAR 0xFFFFFFFF /* Clear */ 1349517904deSPeter Grehan 1350517904deSPeter Grehan /* Firmware Status */ 1351517904deSPeter Grehan #define IGC_FWSTS_FWRI 0x80000000 /* FW Reset Indication */ 1352517904deSPeter Grehan /* VF Control */ 1353517904deSPeter Grehan #define IGC_VTCTRL_RST 0x04000000 /* Reset VF */ 1354517904deSPeter Grehan 1355517904deSPeter Grehan #define IGC_STATUS_LAN_ID_MASK 0x00000000C /* Mask for Lan ID field */ 1356517904deSPeter Grehan /* Lan ID bit field offset in status register */ 1357517904deSPeter Grehan #define IGC_STATUS_LAN_ID_OFFSET 2 1358517904deSPeter Grehan #define IGC_VFTA_ENTRIES 128 1359517904deSPeter Grehan 1360517904deSPeter Grehan #define IGC_UNUSEDARG 1361517904deSPeter Grehan #ifndef ERROR_REPORT 1362517904deSPeter Grehan #define ERROR_REPORT(fmt) do { } while (0) 1363517904deSPeter Grehan #endif /* ERROR_REPORT */ 1364517904deSPeter Grehan #endif /* _IGC_DEFINES_H_ */ 1365