xref: /freebsd/sys/dev/igc/if_igc.c (revision 51e235148a4becba94e824a44bd69687644a7f56)
1517904deSPeter Grehan /*-
2517904deSPeter Grehan  * SPDX-License-Identifier: BSD-2-Clause
3517904deSPeter Grehan  *
4517904deSPeter Grehan  * Copyright (c) 2016 Nicole Graziano <nicole@nextbsd.org>
5517904deSPeter Grehan  * All rights reserved.
6517904deSPeter Grehan  * Copyright (c) 2021 Rubicon Communications, LLC (Netgate)
7517904deSPeter Grehan  *
8517904deSPeter Grehan  * Redistribution and use in source and binary forms, with or without
9517904deSPeter Grehan  * modification, are permitted provided that the following conditions
10517904deSPeter Grehan  * are met:
11517904deSPeter Grehan  * 1. Redistributions of source code must retain the above copyright
12517904deSPeter Grehan  *    notice, this list of conditions and the following disclaimer.
13517904deSPeter Grehan  * 2. Redistributions in binary form must reproduce the above copyright
14517904deSPeter Grehan  *    notice, this list of conditions and the following disclaimer in the
15517904deSPeter Grehan  *    documentation and/or other materials provided with the distribution.
16517904deSPeter Grehan  *
17517904deSPeter Grehan  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18517904deSPeter Grehan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19517904deSPeter Grehan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20517904deSPeter Grehan  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21517904deSPeter Grehan  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22517904deSPeter Grehan  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23517904deSPeter Grehan  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24517904deSPeter Grehan  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25517904deSPeter Grehan  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26517904deSPeter Grehan  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27517904deSPeter Grehan  * SUCH DAMAGE.
28517904deSPeter Grehan  */
29517904deSPeter Grehan 
30517904deSPeter Grehan #include <sys/cdefs.h>
31517904deSPeter Grehan #include "if_igc.h"
32517904deSPeter Grehan #include <sys/sbuf.h>
33517904deSPeter Grehan #include <machine/_inttypes.h>
34517904deSPeter Grehan 
35517904deSPeter Grehan #ifdef RSS
36517904deSPeter Grehan #include <net/rss_config.h>
37517904deSPeter Grehan #include <netinet/in_rss.h>
38517904deSPeter Grehan #endif
39517904deSPeter Grehan 
40517904deSPeter Grehan /*********************************************************************
41517904deSPeter Grehan  *  PCI Device ID Table
42517904deSPeter Grehan  *
43517904deSPeter Grehan  *  Used by probe to select devices to load on
44517904deSPeter Grehan  *  Last entry must be all 0s
45517904deSPeter Grehan  *
46517904deSPeter Grehan  *  { Vendor ID, Device ID, String }
47517904deSPeter Grehan  *********************************************************************/
48517904deSPeter Grehan 
49*51e23514SMarius Strobl static const pci_vendor_info_t igc_vendor_info_array[] =
50517904deSPeter Grehan {
51517904deSPeter Grehan 	/* Intel(R) PRO/1000 Network Connection - igc */
52517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I225_LM, "Intel(R) Ethernet Controller I225-LM"),
53517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I225_V, "Intel(R) Ethernet Controller I225-V"),
54517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I225_K, "Intel(R) Ethernet Controller I225-K"),
55517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I225_I, "Intel(R) Ethernet Controller I225-I"),
56517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I220_V, "Intel(R) Ethernet Controller I220-V"),
57517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I225_K2, "Intel(R) Ethernet Controller I225-K(2)"),
58517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I225_LMVP, "Intel(R) Ethernet Controller I225-LMvP(2)"),
59517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I226_K, "Intel(R) Ethernet Controller I226-K"),
6048a1a6beSKevin Bowling 	PVID(0x8086, IGC_DEV_ID_I226_LMVP, "Intel(R) Ethernet Controller I226-LMvP"),
61517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I225_IT, "Intel(R) Ethernet Controller I225-IT(2)"),
62517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I226_LM, "Intel(R) Ethernet Controller I226-LM"),
63517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I226_V, "Intel(R) Ethernet Controller I226-V"),
64517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I226_IT, "Intel(R) Ethernet Controller I226-IT"),
65517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I221_V, "Intel(R) Ethernet Controller I221-V"),
66517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I226_BLANK_NVM, "Intel(R) Ethernet Controller I226(blankNVM)"),
67517904deSPeter Grehan 	PVID(0x8086, IGC_DEV_ID_I225_BLANK_NVM, "Intel(R) Ethernet Controller I225(blankNVM)"),
68517904deSPeter Grehan 	/* required last entry */
69517904deSPeter Grehan 	PVID_END
70517904deSPeter Grehan };
71517904deSPeter Grehan 
72517904deSPeter Grehan /*********************************************************************
73517904deSPeter Grehan  *  Function prototypes
74517904deSPeter Grehan  *********************************************************************/
75517904deSPeter Grehan static void	*igc_register(device_t dev);
76517904deSPeter Grehan static int	igc_if_attach_pre(if_ctx_t ctx);
77517904deSPeter Grehan static int	igc_if_attach_post(if_ctx_t ctx);
78517904deSPeter Grehan static int	igc_if_detach(if_ctx_t ctx);
79517904deSPeter Grehan static int	igc_if_shutdown(if_ctx_t ctx);
80517904deSPeter Grehan static int	igc_if_suspend(if_ctx_t ctx);
81517904deSPeter Grehan static int	igc_if_resume(if_ctx_t ctx);
82517904deSPeter Grehan 
83517904deSPeter Grehan static int	igc_if_tx_queues_alloc(if_ctx_t ctx, caddr_t *vaddrs, uint64_t *paddrs, int ntxqs, int ntxqsets);
84517904deSPeter Grehan static int	igc_if_rx_queues_alloc(if_ctx_t ctx, caddr_t *vaddrs, uint64_t *paddrs, int nrxqs, int nrxqsets);
85517904deSPeter Grehan static void	igc_if_queues_free(if_ctx_t ctx);
86517904deSPeter Grehan 
87517904deSPeter Grehan static uint64_t	igc_if_get_counter(if_ctx_t, ift_counter);
88517904deSPeter Grehan static void	igc_if_init(if_ctx_t ctx);
89517904deSPeter Grehan static void	igc_if_stop(if_ctx_t ctx);
90517904deSPeter Grehan static void	igc_if_media_status(if_ctx_t, struct ifmediareq *);
91517904deSPeter Grehan static int	igc_if_media_change(if_ctx_t ctx);
92517904deSPeter Grehan static int	igc_if_mtu_set(if_ctx_t ctx, uint32_t mtu);
93517904deSPeter Grehan static void	igc_if_timer(if_ctx_t ctx, uint16_t qid);
94517904deSPeter Grehan static void	igc_if_watchdog_reset(if_ctx_t ctx);
95517904deSPeter Grehan static bool	igc_if_needs_restart(if_ctx_t ctx, enum iflib_restart_event event);
96517904deSPeter Grehan 
97517904deSPeter Grehan static void	igc_identify_hardware(if_ctx_t ctx);
98517904deSPeter Grehan static int	igc_allocate_pci_resources(if_ctx_t ctx);
99517904deSPeter Grehan static void	igc_free_pci_resources(if_ctx_t ctx);
100517904deSPeter Grehan static void	igc_reset(if_ctx_t ctx);
101517904deSPeter Grehan static int	igc_setup_interface(if_ctx_t ctx);
102517904deSPeter Grehan static int	igc_setup_msix(if_ctx_t ctx);
103517904deSPeter Grehan 
104517904deSPeter Grehan static void	igc_initialize_transmit_unit(if_ctx_t ctx);
105517904deSPeter Grehan static void	igc_initialize_receive_unit(if_ctx_t ctx);
106517904deSPeter Grehan 
107517904deSPeter Grehan static void	igc_if_intr_enable(if_ctx_t ctx);
108517904deSPeter Grehan static void	igc_if_intr_disable(if_ctx_t ctx);
109517904deSPeter Grehan static int	igc_if_rx_queue_intr_enable(if_ctx_t ctx, uint16_t rxqid);
110517904deSPeter Grehan static int	igc_if_tx_queue_intr_enable(if_ctx_t ctx, uint16_t txqid);
111517904deSPeter Grehan static void	igc_if_multi_set(if_ctx_t ctx);
112517904deSPeter Grehan static void	igc_if_update_admin_status(if_ctx_t ctx);
113517904deSPeter Grehan static void	igc_if_debug(if_ctx_t ctx);
114517904deSPeter Grehan static void	igc_update_stats_counters(struct igc_adapter *);
115517904deSPeter Grehan static void	igc_add_hw_stats(struct igc_adapter *adapter);
116517904deSPeter Grehan static int	igc_if_set_promisc(if_ctx_t ctx, int flags);
1172eaef8ecSKevin Bowling static void	igc_setup_vlan_hw_support(if_ctx_t ctx);
118517904deSPeter Grehan static int	igc_sysctl_nvm_info(SYSCTL_HANDLER_ARGS);
119517904deSPeter Grehan static void	igc_print_nvm_info(struct igc_adapter *);
120517904deSPeter Grehan static int	igc_sysctl_debug_info(SYSCTL_HANDLER_ARGS);
121517904deSPeter Grehan static int	igc_get_rs(SYSCTL_HANDLER_ARGS);
122517904deSPeter Grehan static void	igc_print_debug_info(struct igc_adapter *);
123517904deSPeter Grehan static int 	igc_is_valid_ether_addr(u8 *);
124517904deSPeter Grehan static int	igc_sysctl_int_delay(SYSCTL_HANDLER_ARGS);
125517904deSPeter Grehan static void	igc_add_int_delay_sysctl(struct igc_adapter *, const char *,
126517904deSPeter Grehan 		    const char *, struct igc_int_delay_info *, int, int);
127517904deSPeter Grehan /* Management and WOL Support */
128517904deSPeter Grehan static void	igc_get_hw_control(struct igc_adapter *);
129517904deSPeter Grehan static void	igc_release_hw_control(struct igc_adapter *);
130517904deSPeter Grehan static void	igc_get_wakeup(if_ctx_t ctx);
131517904deSPeter Grehan static void	igc_enable_wakeup(if_ctx_t ctx);
132517904deSPeter Grehan 
133517904deSPeter Grehan int		igc_intr(void *arg);
134517904deSPeter Grehan 
135517904deSPeter Grehan /* MSI-X handlers */
136517904deSPeter Grehan static int	igc_if_msix_intr_assign(if_ctx_t, int);
137517904deSPeter Grehan static int	igc_msix_link(void *);
138517904deSPeter Grehan static void	igc_handle_link(void *context);
139517904deSPeter Grehan 
140517904deSPeter Grehan static int	igc_set_flowcntl(SYSCTL_HANDLER_ARGS);
141517904deSPeter Grehan static int	igc_sysctl_eee(SYSCTL_HANDLER_ARGS);
142517904deSPeter Grehan 
143517904deSPeter Grehan static int	igc_get_regs(SYSCTL_HANDLER_ARGS);
144517904deSPeter Grehan 
145517904deSPeter Grehan static void	igc_configure_queues(struct igc_adapter *adapter);
146517904deSPeter Grehan 
147517904deSPeter Grehan 
148517904deSPeter Grehan /*********************************************************************
149517904deSPeter Grehan  *  FreeBSD Device Interface Entry Points
150517904deSPeter Grehan  *********************************************************************/
151517904deSPeter Grehan static device_method_t igc_methods[] = {
152517904deSPeter Grehan 	/* Device interface */
153517904deSPeter Grehan 	DEVMETHOD(device_register, igc_register),
154517904deSPeter Grehan 	DEVMETHOD(device_probe, iflib_device_probe),
155517904deSPeter Grehan 	DEVMETHOD(device_attach, iflib_device_attach),
156517904deSPeter Grehan 	DEVMETHOD(device_detach, iflib_device_detach),
157517904deSPeter Grehan 	DEVMETHOD(device_shutdown, iflib_device_shutdown),
158517904deSPeter Grehan 	DEVMETHOD(device_suspend, iflib_device_suspend),
159517904deSPeter Grehan 	DEVMETHOD(device_resume, iflib_device_resume),
160517904deSPeter Grehan 	DEVMETHOD_END
161517904deSPeter Grehan };
162517904deSPeter Grehan 
163517904deSPeter Grehan static driver_t igc_driver = {
164517904deSPeter Grehan 	"igc", igc_methods, sizeof(struct igc_adapter),
165517904deSPeter Grehan };
166517904deSPeter Grehan 
16705a86e7cSJohn Baldwin DRIVER_MODULE(igc, pci, igc_driver, 0, 0);
168517904deSPeter Grehan 
169517904deSPeter Grehan MODULE_DEPEND(igc, pci, 1, 1, 1);
170517904deSPeter Grehan MODULE_DEPEND(igc, ether, 1, 1, 1);
171517904deSPeter Grehan MODULE_DEPEND(igc, iflib, 1, 1, 1);
172517904deSPeter Grehan 
173517904deSPeter Grehan IFLIB_PNP_INFO(pci, igc, igc_vendor_info_array);
174517904deSPeter Grehan 
175517904deSPeter Grehan static device_method_t igc_if_methods[] = {
176517904deSPeter Grehan 	DEVMETHOD(ifdi_attach_pre, igc_if_attach_pre),
177517904deSPeter Grehan 	DEVMETHOD(ifdi_attach_post, igc_if_attach_post),
178517904deSPeter Grehan 	DEVMETHOD(ifdi_detach, igc_if_detach),
179517904deSPeter Grehan 	DEVMETHOD(ifdi_shutdown, igc_if_shutdown),
180517904deSPeter Grehan 	DEVMETHOD(ifdi_suspend, igc_if_suspend),
181517904deSPeter Grehan 	DEVMETHOD(ifdi_resume, igc_if_resume),
182517904deSPeter Grehan 	DEVMETHOD(ifdi_init, igc_if_init),
183517904deSPeter Grehan 	DEVMETHOD(ifdi_stop, igc_if_stop),
184517904deSPeter Grehan 	DEVMETHOD(ifdi_msix_intr_assign, igc_if_msix_intr_assign),
185517904deSPeter Grehan 	DEVMETHOD(ifdi_intr_enable, igc_if_intr_enable),
186517904deSPeter Grehan 	DEVMETHOD(ifdi_intr_disable, igc_if_intr_disable),
187517904deSPeter Grehan 	DEVMETHOD(ifdi_tx_queues_alloc, igc_if_tx_queues_alloc),
188517904deSPeter Grehan 	DEVMETHOD(ifdi_rx_queues_alloc, igc_if_rx_queues_alloc),
189517904deSPeter Grehan 	DEVMETHOD(ifdi_queues_free, igc_if_queues_free),
190517904deSPeter Grehan 	DEVMETHOD(ifdi_update_admin_status, igc_if_update_admin_status),
191517904deSPeter Grehan 	DEVMETHOD(ifdi_multi_set, igc_if_multi_set),
192517904deSPeter Grehan 	DEVMETHOD(ifdi_media_status, igc_if_media_status),
193517904deSPeter Grehan 	DEVMETHOD(ifdi_media_change, igc_if_media_change),
194517904deSPeter Grehan 	DEVMETHOD(ifdi_mtu_set, igc_if_mtu_set),
195517904deSPeter Grehan 	DEVMETHOD(ifdi_promisc_set, igc_if_set_promisc),
196517904deSPeter Grehan 	DEVMETHOD(ifdi_timer, igc_if_timer),
197517904deSPeter Grehan 	DEVMETHOD(ifdi_watchdog_reset, igc_if_watchdog_reset),
198517904deSPeter Grehan 	DEVMETHOD(ifdi_get_counter, igc_if_get_counter),
199517904deSPeter Grehan 	DEVMETHOD(ifdi_rx_queue_intr_enable, igc_if_rx_queue_intr_enable),
200517904deSPeter Grehan 	DEVMETHOD(ifdi_tx_queue_intr_enable, igc_if_tx_queue_intr_enable),
201517904deSPeter Grehan 	DEVMETHOD(ifdi_debug, igc_if_debug),
202517904deSPeter Grehan 	DEVMETHOD(ifdi_needs_restart, igc_if_needs_restart),
203517904deSPeter Grehan 	DEVMETHOD_END
204517904deSPeter Grehan };
205517904deSPeter Grehan 
206517904deSPeter Grehan static driver_t igc_if_driver = {
207517904deSPeter Grehan 	"igc_if", igc_if_methods, sizeof(struct igc_adapter)
208517904deSPeter Grehan };
209517904deSPeter Grehan 
210517904deSPeter Grehan /*********************************************************************
211517904deSPeter Grehan  *  Tunable default values.
212517904deSPeter Grehan  *********************************************************************/
213517904deSPeter Grehan 
214517904deSPeter Grehan #define IGC_TICKS_TO_USECS(ticks)	((1024 * (ticks) + 500) / 1000)
215517904deSPeter Grehan #define IGC_USECS_TO_TICKS(usecs)	((1000 * (usecs) + 512) / 1024)
216517904deSPeter Grehan 
217517904deSPeter Grehan #define MAX_INTS_PER_SEC	8000
218517904deSPeter Grehan #define DEFAULT_ITR		(1000000000/(MAX_INTS_PER_SEC * 256))
219517904deSPeter Grehan 
220517904deSPeter Grehan /* Allow common code without TSO */
221517904deSPeter Grehan #ifndef CSUM_TSO
222517904deSPeter Grehan #define CSUM_TSO	0
223517904deSPeter Grehan #endif
224517904deSPeter Grehan 
225517904deSPeter Grehan static SYSCTL_NODE(_hw, OID_AUTO, igc, CTLFLAG_RD | CTLFLAG_MPSAFE, 0,
226517904deSPeter Grehan     "igc driver parameters");
227517904deSPeter Grehan 
228517904deSPeter Grehan static int igc_disable_crc_stripping = 0;
229517904deSPeter Grehan SYSCTL_INT(_hw_igc, OID_AUTO, disable_crc_stripping, CTLFLAG_RDTUN,
230517904deSPeter Grehan     &igc_disable_crc_stripping, 0, "Disable CRC Stripping");
231517904deSPeter Grehan 
232517904deSPeter Grehan static int igc_tx_int_delay_dflt = IGC_TICKS_TO_USECS(IGC_TIDV_VAL);
233517904deSPeter Grehan static int igc_rx_int_delay_dflt = IGC_TICKS_TO_USECS(IGC_RDTR_VAL);
234517904deSPeter Grehan SYSCTL_INT(_hw_igc, OID_AUTO, tx_int_delay, CTLFLAG_RDTUN, &igc_tx_int_delay_dflt,
235517904deSPeter Grehan     0, "Default transmit interrupt delay in usecs");
236517904deSPeter Grehan SYSCTL_INT(_hw_igc, OID_AUTO, rx_int_delay, CTLFLAG_RDTUN, &igc_rx_int_delay_dflt,
237517904deSPeter Grehan     0, "Default receive interrupt delay in usecs");
238517904deSPeter Grehan 
239517904deSPeter Grehan static int igc_tx_abs_int_delay_dflt = IGC_TICKS_TO_USECS(IGC_TADV_VAL);
240517904deSPeter Grehan static int igc_rx_abs_int_delay_dflt = IGC_TICKS_TO_USECS(IGC_RADV_VAL);
241517904deSPeter Grehan SYSCTL_INT(_hw_igc, OID_AUTO, tx_abs_int_delay, CTLFLAG_RDTUN,
242517904deSPeter Grehan     &igc_tx_abs_int_delay_dflt, 0,
243517904deSPeter Grehan     "Default transmit interrupt delay limit in usecs");
244517904deSPeter Grehan SYSCTL_INT(_hw_igc, OID_AUTO, rx_abs_int_delay, CTLFLAG_RDTUN,
245517904deSPeter Grehan     &igc_rx_abs_int_delay_dflt, 0,
246517904deSPeter Grehan     "Default receive interrupt delay limit in usecs");
247517904deSPeter Grehan 
248517904deSPeter Grehan static int igc_smart_pwr_down = false;
249517904deSPeter Grehan SYSCTL_INT(_hw_igc, OID_AUTO, smart_pwr_down, CTLFLAG_RDTUN, &igc_smart_pwr_down,
250517904deSPeter Grehan     0, "Set to true to leave smart power down enabled on newer adapters");
251517904deSPeter Grehan 
252517904deSPeter Grehan /* Controls whether promiscuous also shows bad packets */
253517904deSPeter Grehan static int igc_debug_sbp = true;
254517904deSPeter Grehan SYSCTL_INT(_hw_igc, OID_AUTO, sbp, CTLFLAG_RDTUN, &igc_debug_sbp, 0,
255517904deSPeter Grehan     "Show bad packets in promiscuous mode");
256517904deSPeter Grehan 
257517904deSPeter Grehan /* How many packets rxeof tries to clean at a time */
258517904deSPeter Grehan static int igc_rx_process_limit = 100;
259517904deSPeter Grehan SYSCTL_INT(_hw_igc, OID_AUTO, rx_process_limit, CTLFLAG_RDTUN,
260517904deSPeter Grehan     &igc_rx_process_limit, 0,
261517904deSPeter Grehan     "Maximum number of received packets to process "
262517904deSPeter Grehan     "at a time, -1 means unlimited");
263517904deSPeter Grehan 
264517904deSPeter Grehan /* Energy efficient ethernet - default to OFF */
265517904deSPeter Grehan static int igc_eee_setting = 1;
266517904deSPeter Grehan SYSCTL_INT(_hw_igc, OID_AUTO, eee_setting, CTLFLAG_RDTUN, &igc_eee_setting, 0,
267517904deSPeter Grehan     "Enable Energy Efficient Ethernet");
268517904deSPeter Grehan 
269517904deSPeter Grehan /*
270517904deSPeter Grehan ** Tuneable Interrupt rate
271517904deSPeter Grehan */
27243ed91e0SPeter Grehan static int igc_max_interrupt_rate = 20000;
273517904deSPeter Grehan SYSCTL_INT(_hw_igc, OID_AUTO, max_interrupt_rate, CTLFLAG_RDTUN,
274517904deSPeter Grehan     &igc_max_interrupt_rate, 0, "Maximum interrupts per second");
275517904deSPeter Grehan 
276517904deSPeter Grehan extern struct if_txrx igc_txrx;
277517904deSPeter Grehan 
278517904deSPeter Grehan static struct if_shared_ctx igc_sctx_init = {
279517904deSPeter Grehan 	.isc_magic = IFLIB_MAGIC,
280517904deSPeter Grehan 	.isc_q_align = PAGE_SIZE,
281517904deSPeter Grehan 	.isc_tx_maxsize = IGC_TSO_SIZE + sizeof(struct ether_vlan_header),
282517904deSPeter Grehan 	.isc_tx_maxsegsize = PAGE_SIZE,
283517904deSPeter Grehan 	.isc_tso_maxsize = IGC_TSO_SIZE + sizeof(struct ether_vlan_header),
284517904deSPeter Grehan 	.isc_tso_maxsegsize = IGC_TSO_SEG_SIZE,
285517904deSPeter Grehan 	.isc_rx_maxsize = MAX_JUMBO_FRAME_SIZE,
286517904deSPeter Grehan 	.isc_rx_nsegments = 1,
287517904deSPeter Grehan 	.isc_rx_maxsegsize = MJUM9BYTES,
288517904deSPeter Grehan 	.isc_nfl = 1,
289517904deSPeter Grehan 	.isc_nrxqs = 1,
290517904deSPeter Grehan 	.isc_ntxqs = 1,
291517904deSPeter Grehan 	.isc_admin_intrcnt = 1,
292517904deSPeter Grehan 	.isc_vendor_info = igc_vendor_info_array,
293517904deSPeter Grehan 	.isc_driver_version = "1",
294517904deSPeter Grehan 	.isc_driver = &igc_if_driver,
295517904deSPeter Grehan 	.isc_flags = IFLIB_NEED_SCRATCH | IFLIB_TSO_INIT_IP | IFLIB_NEED_ZERO_CSUM,
296517904deSPeter Grehan 
297517904deSPeter Grehan 	.isc_nrxd_min = {IGC_MIN_RXD},
298517904deSPeter Grehan 	.isc_ntxd_min = {IGC_MIN_TXD},
299517904deSPeter Grehan 	.isc_nrxd_max = {IGC_MAX_RXD},
300517904deSPeter Grehan 	.isc_ntxd_max = {IGC_MAX_TXD},
301517904deSPeter Grehan 	.isc_nrxd_default = {IGC_DEFAULT_RXD},
302517904deSPeter Grehan 	.isc_ntxd_default = {IGC_DEFAULT_TXD},
303517904deSPeter Grehan };
304517904deSPeter Grehan 
305517904deSPeter Grehan /*****************************************************************
306517904deSPeter Grehan  *
307517904deSPeter Grehan  * Dump Registers
308517904deSPeter Grehan  *
309517904deSPeter Grehan  ****************************************************************/
310517904deSPeter Grehan #define IGC_REGS_LEN 739
311517904deSPeter Grehan 
312517904deSPeter Grehan static int igc_get_regs(SYSCTL_HANDLER_ARGS)
313517904deSPeter Grehan {
314517904deSPeter Grehan 	struct igc_adapter *adapter = (struct igc_adapter *)arg1;
315517904deSPeter Grehan 	struct igc_hw *hw = &adapter->hw;
316517904deSPeter Grehan 	struct sbuf *sb;
317517904deSPeter Grehan 	u32 *regs_buff;
318517904deSPeter Grehan 	int rc;
319517904deSPeter Grehan 
320517904deSPeter Grehan 	regs_buff = malloc(sizeof(u32) * IGC_REGS_LEN, M_DEVBUF, M_WAITOK);
321517904deSPeter Grehan 	memset(regs_buff, 0, IGC_REGS_LEN * sizeof(u32));
322517904deSPeter Grehan 
323517904deSPeter Grehan 	rc = sysctl_wire_old_buffer(req, 0);
324517904deSPeter Grehan 	MPASS(rc == 0);
325517904deSPeter Grehan 	if (rc != 0) {
326517904deSPeter Grehan 		free(regs_buff, M_DEVBUF);
327517904deSPeter Grehan 		return (rc);
328517904deSPeter Grehan 	}
329517904deSPeter Grehan 
330517904deSPeter Grehan 	sb = sbuf_new_for_sysctl(NULL, NULL, 32*400, req);
331517904deSPeter Grehan 	MPASS(sb != NULL);
332517904deSPeter Grehan 	if (sb == NULL) {
333517904deSPeter Grehan 		free(regs_buff, M_DEVBUF);
334517904deSPeter Grehan 		return (ENOMEM);
335517904deSPeter Grehan 	}
336517904deSPeter Grehan 
337517904deSPeter Grehan 	/* General Registers */
338517904deSPeter Grehan 	regs_buff[0] = IGC_READ_REG(hw, IGC_CTRL);
339517904deSPeter Grehan 	regs_buff[1] = IGC_READ_REG(hw, IGC_STATUS);
340517904deSPeter Grehan 	regs_buff[2] = IGC_READ_REG(hw, IGC_CTRL_EXT);
341517904deSPeter Grehan 	regs_buff[3] = IGC_READ_REG(hw, IGC_ICR);
342517904deSPeter Grehan 	regs_buff[4] = IGC_READ_REG(hw, IGC_RCTL);
343517904deSPeter Grehan 	regs_buff[5] = IGC_READ_REG(hw, IGC_RDLEN(0));
344517904deSPeter Grehan 	regs_buff[6] = IGC_READ_REG(hw, IGC_RDH(0));
345517904deSPeter Grehan 	regs_buff[7] = IGC_READ_REG(hw, IGC_RDT(0));
346517904deSPeter Grehan 	regs_buff[8] = IGC_READ_REG(hw, IGC_RXDCTL(0));
347517904deSPeter Grehan 	regs_buff[9] = IGC_READ_REG(hw, IGC_RDBAL(0));
348517904deSPeter Grehan 	regs_buff[10] = IGC_READ_REG(hw, IGC_RDBAH(0));
349517904deSPeter Grehan 	regs_buff[11] = IGC_READ_REG(hw, IGC_TCTL);
350517904deSPeter Grehan 	regs_buff[12] = IGC_READ_REG(hw, IGC_TDBAL(0));
351517904deSPeter Grehan 	regs_buff[13] = IGC_READ_REG(hw, IGC_TDBAH(0));
352517904deSPeter Grehan 	regs_buff[14] = IGC_READ_REG(hw, IGC_TDLEN(0));
353517904deSPeter Grehan 	regs_buff[15] = IGC_READ_REG(hw, IGC_TDH(0));
354517904deSPeter Grehan 	regs_buff[16] = IGC_READ_REG(hw, IGC_TDT(0));
355517904deSPeter Grehan 	regs_buff[17] = IGC_READ_REG(hw, IGC_TXDCTL(0));
356517904deSPeter Grehan 
357517904deSPeter Grehan 	sbuf_printf(sb, "General Registers\n");
358517904deSPeter Grehan 	sbuf_printf(sb, "\tCTRL\t %08x\n", regs_buff[0]);
359517904deSPeter Grehan 	sbuf_printf(sb, "\tSTATUS\t %08x\n", regs_buff[1]);
360517904deSPeter Grehan 	sbuf_printf(sb, "\tCTRL_EXIT\t %08x\n\n", regs_buff[2]);
361517904deSPeter Grehan 
362517904deSPeter Grehan 	sbuf_printf(sb, "Interrupt Registers\n");
363517904deSPeter Grehan 	sbuf_printf(sb, "\tICR\t %08x\n\n", regs_buff[3]);
364517904deSPeter Grehan 
365517904deSPeter Grehan 	sbuf_printf(sb, "RX Registers\n");
366517904deSPeter Grehan 	sbuf_printf(sb, "\tRCTL\t %08x\n", regs_buff[4]);
367517904deSPeter Grehan 	sbuf_printf(sb, "\tRDLEN\t %08x\n", regs_buff[5]);
368517904deSPeter Grehan 	sbuf_printf(sb, "\tRDH\t %08x\n", regs_buff[6]);
369517904deSPeter Grehan 	sbuf_printf(sb, "\tRDT\t %08x\n", regs_buff[7]);
370517904deSPeter Grehan 	sbuf_printf(sb, "\tRXDCTL\t %08x\n", regs_buff[8]);
371517904deSPeter Grehan 	sbuf_printf(sb, "\tRDBAL\t %08x\n", regs_buff[9]);
372517904deSPeter Grehan 	sbuf_printf(sb, "\tRDBAH\t %08x\n\n", regs_buff[10]);
373517904deSPeter Grehan 
374517904deSPeter Grehan 	sbuf_printf(sb, "TX Registers\n");
375517904deSPeter Grehan 	sbuf_printf(sb, "\tTCTL\t %08x\n", regs_buff[11]);
376517904deSPeter Grehan 	sbuf_printf(sb, "\tTDBAL\t %08x\n", regs_buff[12]);
377517904deSPeter Grehan 	sbuf_printf(sb, "\tTDBAH\t %08x\n", regs_buff[13]);
378517904deSPeter Grehan 	sbuf_printf(sb, "\tTDLEN\t %08x\n", regs_buff[14]);
379517904deSPeter Grehan 	sbuf_printf(sb, "\tTDH\t %08x\n", regs_buff[15]);
380517904deSPeter Grehan 	sbuf_printf(sb, "\tTDT\t %08x\n", regs_buff[16]);
381517904deSPeter Grehan 	sbuf_printf(sb, "\tTXDCTL\t %08x\n", regs_buff[17]);
382517904deSPeter Grehan 	sbuf_printf(sb, "\tTDFH\t %08x\n", regs_buff[18]);
383517904deSPeter Grehan 	sbuf_printf(sb, "\tTDFT\t %08x\n", regs_buff[19]);
384517904deSPeter Grehan 	sbuf_printf(sb, "\tTDFHS\t %08x\n", regs_buff[20]);
385517904deSPeter Grehan 	sbuf_printf(sb, "\tTDFPC\t %08x\n\n", regs_buff[21]);
386517904deSPeter Grehan 
387517904deSPeter Grehan 	free(regs_buff, M_DEVBUF);
388517904deSPeter Grehan 
389517904deSPeter Grehan #ifdef DUMP_DESCS
390517904deSPeter Grehan 	{
391517904deSPeter Grehan 		if_softc_ctx_t scctx = adapter->shared;
392517904deSPeter Grehan 		struct rx_ring *rxr = &rx_que->rxr;
393517904deSPeter Grehan 		struct tx_ring *txr = &tx_que->txr;
394517904deSPeter Grehan 		int ntxd = scctx->isc_ntxd[0];
395517904deSPeter Grehan 		int nrxd = scctx->isc_nrxd[0];
396517904deSPeter Grehan 		int j;
397517904deSPeter Grehan 
398517904deSPeter Grehan 	for (j = 0; j < nrxd; j++) {
399517904deSPeter Grehan 		u32 staterr = le32toh(rxr->rx_base[j].wb.upper.status_error);
400517904deSPeter Grehan 		u32 length =  le32toh(rxr->rx_base[j].wb.upper.length);
401517904deSPeter Grehan 		sbuf_printf(sb, "\tReceive Descriptor Address %d: %08" PRIx64 "  Error:%d  Length:%d\n", j, rxr->rx_base[j].read.buffer_addr, staterr, length);
402517904deSPeter Grehan 	}
403517904deSPeter Grehan 
404517904deSPeter Grehan 	for (j = 0; j < min(ntxd, 256); j++) {
405517904deSPeter Grehan 		unsigned int *ptr = (unsigned int *)&txr->tx_base[j];
406517904deSPeter Grehan 
407517904deSPeter Grehan 		sbuf_printf(sb, "\tTXD[%03d] [0]: %08x [1]: %08x [2]: %08x [3]: %08x  eop: %d DD=%d\n",
408517904deSPeter Grehan 			    j, ptr[0], ptr[1], ptr[2], ptr[3], buf->eop,
409517904deSPeter Grehan 			    buf->eop != -1 ? txr->tx_base[buf->eop].upper.fields.status & IGC_TXD_STAT_DD : 0);
410517904deSPeter Grehan 
411517904deSPeter Grehan 	}
412517904deSPeter Grehan 	}
413517904deSPeter Grehan #endif
414517904deSPeter Grehan 
415517904deSPeter Grehan 	rc = sbuf_finish(sb);
416517904deSPeter Grehan 	sbuf_delete(sb);
417517904deSPeter Grehan 	return(rc);
418517904deSPeter Grehan }
419517904deSPeter Grehan 
420517904deSPeter Grehan static void *
421517904deSPeter Grehan igc_register(device_t dev)
422517904deSPeter Grehan {
423517904deSPeter Grehan 	return (&igc_sctx_init);
424517904deSPeter Grehan }
425517904deSPeter Grehan 
426517904deSPeter Grehan static int
427517904deSPeter Grehan igc_set_num_queues(if_ctx_t ctx)
428517904deSPeter Grehan {
429517904deSPeter Grehan 	int maxqueues;
430517904deSPeter Grehan 
431517904deSPeter Grehan 	maxqueues = 4;
432517904deSPeter Grehan 
433517904deSPeter Grehan 	return (maxqueues);
434517904deSPeter Grehan }
435517904deSPeter Grehan 
436517904deSPeter Grehan #define	IGC_CAPS							\
437517904deSPeter Grehan     IFCAP_HWCSUM | IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING |		\
4382eaef8ecSKevin Bowling     IFCAP_VLAN_HWCSUM | IFCAP_WOL | IFCAP_TSO4 | IFCAP_LRO |		\
4392eaef8ecSKevin Bowling     IFCAP_VLAN_HWTSO | IFCAP_JUMBO_MTU | IFCAP_HWCSUM_IPV6 | IFCAP_TSO6
440517904deSPeter Grehan 
441517904deSPeter Grehan /*********************************************************************
442517904deSPeter Grehan  *  Device initialization routine
443517904deSPeter Grehan  *
444517904deSPeter Grehan  *  The attach entry point is called when the driver is being loaded.
445517904deSPeter Grehan  *  This routine identifies the type of hardware, allocates all resources
446517904deSPeter Grehan  *  and initializes the hardware.
447517904deSPeter Grehan  *
448517904deSPeter Grehan  *  return 0 on success, positive on failure
449517904deSPeter Grehan  *********************************************************************/
450517904deSPeter Grehan static int
451517904deSPeter Grehan igc_if_attach_pre(if_ctx_t ctx)
452517904deSPeter Grehan {
453517904deSPeter Grehan 	struct igc_adapter *adapter;
454517904deSPeter Grehan 	if_softc_ctx_t scctx;
455517904deSPeter Grehan 	device_t dev;
456517904deSPeter Grehan 	struct igc_hw *hw;
457517904deSPeter Grehan 	int error = 0;
458517904deSPeter Grehan 
459517904deSPeter Grehan 	INIT_DEBUGOUT("igc_if_attach_pre: begin");
460517904deSPeter Grehan 	dev = iflib_get_dev(ctx);
461517904deSPeter Grehan 	adapter = iflib_get_softc(ctx);
462517904deSPeter Grehan 
463517904deSPeter Grehan 	adapter->ctx = adapter->osdep.ctx = ctx;
464517904deSPeter Grehan 	adapter->dev = adapter->osdep.dev = dev;
465517904deSPeter Grehan 	scctx = adapter->shared = iflib_get_softc_ctx(ctx);
466517904deSPeter Grehan 	adapter->media = iflib_get_media(ctx);
467517904deSPeter Grehan 	hw = &adapter->hw;
468517904deSPeter Grehan 
469517904deSPeter Grehan 	adapter->tx_process_limit = scctx->isc_ntxd[0];
470517904deSPeter Grehan 
471517904deSPeter Grehan 	/* SYSCTL stuff */
472517904deSPeter Grehan 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
473517904deSPeter Grehan 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
474517904deSPeter Grehan 	    OID_AUTO, "nvm", CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT,
475517904deSPeter Grehan 	    adapter, 0, igc_sysctl_nvm_info, "I", "NVM Information");
476517904deSPeter Grehan 
477517904deSPeter Grehan 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
478517904deSPeter Grehan 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
479517904deSPeter Grehan 	    OID_AUTO, "debug", CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT,
480517904deSPeter Grehan 	    adapter, 0, igc_sysctl_debug_info, "I", "Debug Information");
481517904deSPeter Grehan 
482517904deSPeter Grehan 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
483517904deSPeter Grehan 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
484517904deSPeter Grehan 	    OID_AUTO, "fc", CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT,
485517904deSPeter Grehan 	    adapter, 0, igc_set_flowcntl, "I", "Flow Control");
486517904deSPeter Grehan 
487517904deSPeter Grehan 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
488517904deSPeter Grehan 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
489517904deSPeter Grehan 	    OID_AUTO, "reg_dump",
490517904deSPeter Grehan 	    CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_NEEDGIANT, adapter, 0,
491517904deSPeter Grehan 	    igc_get_regs, "A", "Dump Registers");
492517904deSPeter Grehan 
493517904deSPeter Grehan 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
494517904deSPeter Grehan 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
495517904deSPeter Grehan 	    OID_AUTO, "rs_dump",
496517904deSPeter Grehan 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, adapter, 0,
497517904deSPeter Grehan 	    igc_get_rs, "I", "Dump RS indexes");
498517904deSPeter Grehan 
499517904deSPeter Grehan 	/* Determine hardware and mac info */
500517904deSPeter Grehan 	igc_identify_hardware(ctx);
501517904deSPeter Grehan 
502517904deSPeter Grehan 	scctx->isc_tx_nsegments = IGC_MAX_SCATTER;
503517904deSPeter Grehan 	scctx->isc_nrxqsets_max = scctx->isc_ntxqsets_max = igc_set_num_queues(ctx);
504517904deSPeter Grehan 	if (bootverbose)
505517904deSPeter Grehan 		device_printf(dev, "attach_pre capping queues at %d\n",
506517904deSPeter Grehan 		    scctx->isc_ntxqsets_max);
507517904deSPeter Grehan 
508517904deSPeter Grehan 	scctx->isc_txqsizes[0] = roundup2(scctx->isc_ntxd[0] * sizeof(union igc_adv_tx_desc), IGC_DBA_ALIGN);
509517904deSPeter Grehan 	scctx->isc_rxqsizes[0] = roundup2(scctx->isc_nrxd[0] * sizeof(union igc_adv_rx_desc), IGC_DBA_ALIGN);
510517904deSPeter Grehan 	scctx->isc_txd_size[0] = sizeof(union igc_adv_tx_desc);
511517904deSPeter Grehan 	scctx->isc_rxd_size[0] = sizeof(union igc_adv_rx_desc);
512517904deSPeter Grehan 	scctx->isc_txrx = &igc_txrx;
513517904deSPeter Grehan 	scctx->isc_tx_tso_segments_max = IGC_MAX_SCATTER;
514517904deSPeter Grehan 	scctx->isc_tx_tso_size_max = IGC_TSO_SIZE;
515517904deSPeter Grehan 	scctx->isc_tx_tso_segsize_max = IGC_TSO_SEG_SIZE;
516517904deSPeter Grehan 	scctx->isc_capabilities = scctx->isc_capenable = IGC_CAPS;
517517904deSPeter Grehan 	scctx->isc_tx_csum_flags = CSUM_TCP | CSUM_UDP | CSUM_TSO |
518517904deSPeter Grehan 		CSUM_IP6_TCP | CSUM_IP6_UDP | CSUM_SCTP | CSUM_IP6_SCTP;
519517904deSPeter Grehan 
520517904deSPeter Grehan 	/*
521517904deSPeter Grehan 	** Some new devices, as with ixgbe, now may
522517904deSPeter Grehan 	** use a different BAR, so we need to keep
523517904deSPeter Grehan 	** track of which is used.
524517904deSPeter Grehan 	*/
525517904deSPeter Grehan 	scctx->isc_msix_bar = PCIR_BAR(IGC_MSIX_BAR);
526517904deSPeter Grehan 	if (pci_read_config(dev, scctx->isc_msix_bar, 4) == 0)
527517904deSPeter Grehan 		scctx->isc_msix_bar += 4;
528517904deSPeter Grehan 
529517904deSPeter Grehan 	/* Setup PCI resources */
530517904deSPeter Grehan 	if (igc_allocate_pci_resources(ctx)) {
531517904deSPeter Grehan 		device_printf(dev, "Allocation of PCI resources failed\n");
532517904deSPeter Grehan 		error = ENXIO;
533517904deSPeter Grehan 		goto err_pci;
534517904deSPeter Grehan 	}
535517904deSPeter Grehan 
536517904deSPeter Grehan 	/* Do Shared Code initialization */
537517904deSPeter Grehan 	error = igc_setup_init_funcs(hw, true);
538517904deSPeter Grehan 	if (error) {
539517904deSPeter Grehan 		device_printf(dev, "Setup of Shared code failed, error %d\n",
540517904deSPeter Grehan 		    error);
541517904deSPeter Grehan 		error = ENXIO;
542517904deSPeter Grehan 		goto err_pci;
543517904deSPeter Grehan 	}
544517904deSPeter Grehan 
545517904deSPeter Grehan 	igc_setup_msix(ctx);
546517904deSPeter Grehan 	igc_get_bus_info(hw);
547517904deSPeter Grehan 
548517904deSPeter Grehan 	/* Set up some sysctls for the tunable interrupt delays */
549517904deSPeter Grehan 	igc_add_int_delay_sysctl(adapter, "rx_int_delay",
550517904deSPeter Grehan 	    "receive interrupt delay in usecs", &adapter->rx_int_delay,
551517904deSPeter Grehan 	    IGC_REGISTER(hw, IGC_RDTR), igc_rx_int_delay_dflt);
552517904deSPeter Grehan 	igc_add_int_delay_sysctl(adapter, "tx_int_delay",
553517904deSPeter Grehan 	    "transmit interrupt delay in usecs", &adapter->tx_int_delay,
554517904deSPeter Grehan 	    IGC_REGISTER(hw, IGC_TIDV), igc_tx_int_delay_dflt);
555517904deSPeter Grehan 	igc_add_int_delay_sysctl(adapter, "rx_abs_int_delay",
556517904deSPeter Grehan 	    "receive interrupt delay limit in usecs",
557517904deSPeter Grehan 	    &adapter->rx_abs_int_delay,
558517904deSPeter Grehan 	    IGC_REGISTER(hw, IGC_RADV),
559517904deSPeter Grehan 	    igc_rx_abs_int_delay_dflt);
560517904deSPeter Grehan 	igc_add_int_delay_sysctl(adapter, "tx_abs_int_delay",
561517904deSPeter Grehan 	    "transmit interrupt delay limit in usecs",
562517904deSPeter Grehan 	    &adapter->tx_abs_int_delay,
563517904deSPeter Grehan 	    IGC_REGISTER(hw, IGC_TADV),
564517904deSPeter Grehan 	    igc_tx_abs_int_delay_dflt);
565517904deSPeter Grehan 	igc_add_int_delay_sysctl(adapter, "itr",
566517904deSPeter Grehan 	    "interrupt delay limit in usecs/4",
567517904deSPeter Grehan 	    &adapter->tx_itr,
568517904deSPeter Grehan 	    IGC_REGISTER(hw, IGC_ITR),
569517904deSPeter Grehan 	    DEFAULT_ITR);
570517904deSPeter Grehan 
571517904deSPeter Grehan 	hw->mac.autoneg = DO_AUTO_NEG;
572517904deSPeter Grehan 	hw->phy.autoneg_wait_to_complete = false;
573517904deSPeter Grehan 	hw->phy.autoneg_advertised = AUTONEG_ADV_DEFAULT;
574517904deSPeter Grehan 
575517904deSPeter Grehan 	/* Copper options */
576517904deSPeter Grehan 	if (hw->phy.media_type == igc_media_type_copper) {
577517904deSPeter Grehan 		hw->phy.mdix = AUTO_ALL_MODES;
578517904deSPeter Grehan 	}
579517904deSPeter Grehan 
580517904deSPeter Grehan 	/*
581517904deSPeter Grehan 	 * Set the frame limits assuming
582517904deSPeter Grehan 	 * standard ethernet sized frames.
583517904deSPeter Grehan 	 */
584517904deSPeter Grehan 	scctx->isc_max_frame_size = adapter->hw.mac.max_frame_size =
585517904deSPeter Grehan 	    ETHERMTU + ETHER_HDR_LEN + ETHERNET_FCS_SIZE;
586517904deSPeter Grehan 
587517904deSPeter Grehan 	/* Allocate multicast array memory. */
588517904deSPeter Grehan 	adapter->mta = malloc(sizeof(u8) * ETHER_ADDR_LEN *
589517904deSPeter Grehan 	    MAX_NUM_MULTICAST_ADDRESSES, M_DEVBUF, M_NOWAIT);
590517904deSPeter Grehan 	if (adapter->mta == NULL) {
591517904deSPeter Grehan 		device_printf(dev, "Can not allocate multicast setup array\n");
592517904deSPeter Grehan 		error = ENOMEM;
593517904deSPeter Grehan 		goto err_late;
594517904deSPeter Grehan 	}
595517904deSPeter Grehan 
596517904deSPeter Grehan 	/* Check SOL/IDER usage */
597517904deSPeter Grehan 	if (igc_check_reset_block(hw))
598517904deSPeter Grehan 		device_printf(dev, "PHY reset is blocked"
599517904deSPeter Grehan 			      " due to SOL/IDER session.\n");
600517904deSPeter Grehan 
601517904deSPeter Grehan 	/* Sysctl for setting Energy Efficient Ethernet */
602517904deSPeter Grehan 	adapter->hw.dev_spec._i225.eee_disable = igc_eee_setting;
603517904deSPeter Grehan 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
604517904deSPeter Grehan 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
605517904deSPeter Grehan 	    OID_AUTO, "eee_control",
606517904deSPeter Grehan 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT,
607517904deSPeter Grehan 	    adapter, 0, igc_sysctl_eee, "I",
608517904deSPeter Grehan 	    "Disable Energy Efficient Ethernet");
609517904deSPeter Grehan 
610517904deSPeter Grehan 	/*
611517904deSPeter Grehan 	** Start from a known state, this is
612517904deSPeter Grehan 	** important in reading the nvm and
613517904deSPeter Grehan 	** mac from that.
614517904deSPeter Grehan 	*/
615517904deSPeter Grehan 	igc_reset_hw(hw);
616517904deSPeter Grehan 
617517904deSPeter Grehan 	/* Make sure we have a good EEPROM before we read from it */
618517904deSPeter Grehan 	if (igc_validate_nvm_checksum(hw) < 0) {
619517904deSPeter Grehan 		/*
620517904deSPeter Grehan 		** Some PCI-E parts fail the first check due to
621517904deSPeter Grehan 		** the link being in sleep state, call it again,
622517904deSPeter Grehan 		** if it fails a second time its a real issue.
623517904deSPeter Grehan 		*/
624517904deSPeter Grehan 		if (igc_validate_nvm_checksum(hw) < 0) {
625517904deSPeter Grehan 			device_printf(dev,
626517904deSPeter Grehan 			    "The EEPROM Checksum Is Not Valid\n");
627517904deSPeter Grehan 			error = EIO;
628517904deSPeter Grehan 			goto err_late;
629517904deSPeter Grehan 		}
630517904deSPeter Grehan 	}
631517904deSPeter Grehan 
632517904deSPeter Grehan 	/* Copy the permanent MAC address out of the EEPROM */
633517904deSPeter Grehan 	if (igc_read_mac_addr(hw) < 0) {
634517904deSPeter Grehan 		device_printf(dev, "EEPROM read error while reading MAC"
635517904deSPeter Grehan 			      " address\n");
636517904deSPeter Grehan 		error = EIO;
637517904deSPeter Grehan 		goto err_late;
638517904deSPeter Grehan 	}
639517904deSPeter Grehan 
640517904deSPeter Grehan 	if (!igc_is_valid_ether_addr(hw->mac.addr)) {
641517904deSPeter Grehan 		device_printf(dev, "Invalid MAC address\n");
642517904deSPeter Grehan 		error = EIO;
643517904deSPeter Grehan 		goto err_late;
644517904deSPeter Grehan 	}
645517904deSPeter Grehan 
646517904deSPeter Grehan 	/*
647517904deSPeter Grehan 	 * Get Wake-on-Lan and Management info for later use
648517904deSPeter Grehan 	 */
649517904deSPeter Grehan 	igc_get_wakeup(ctx);
650517904deSPeter Grehan 
651517904deSPeter Grehan 	/* Enable only WOL MAGIC by default */
652517904deSPeter Grehan 	scctx->isc_capenable &= ~IFCAP_WOL;
653517904deSPeter Grehan 	if (adapter->wol != 0)
654517904deSPeter Grehan 		scctx->isc_capenable |= IFCAP_WOL_MAGIC;
655517904deSPeter Grehan 
656517904deSPeter Grehan 	iflib_set_mac(ctx, hw->mac.addr);
657517904deSPeter Grehan 
658517904deSPeter Grehan 	return (0);
659517904deSPeter Grehan 
660517904deSPeter Grehan err_late:
661517904deSPeter Grehan 	igc_release_hw_control(adapter);
662517904deSPeter Grehan err_pci:
663517904deSPeter Grehan 	igc_free_pci_resources(ctx);
664517904deSPeter Grehan 	free(adapter->mta, M_DEVBUF);
665517904deSPeter Grehan 
666517904deSPeter Grehan 	return (error);
667517904deSPeter Grehan }
668517904deSPeter Grehan 
669517904deSPeter Grehan static int
670517904deSPeter Grehan igc_if_attach_post(if_ctx_t ctx)
671517904deSPeter Grehan {
672517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
673517904deSPeter Grehan 	struct igc_hw *hw = &adapter->hw;
674517904deSPeter Grehan 	int error = 0;
675517904deSPeter Grehan 
676517904deSPeter Grehan 	/* Setup OS specific network interface */
677517904deSPeter Grehan 	error = igc_setup_interface(ctx);
678517904deSPeter Grehan 	if (error != 0) {
679517904deSPeter Grehan 		goto err_late;
680517904deSPeter Grehan 	}
681517904deSPeter Grehan 
682517904deSPeter Grehan 	igc_reset(ctx);
683517904deSPeter Grehan 
684517904deSPeter Grehan 	/* Initialize statistics */
685517904deSPeter Grehan 	igc_update_stats_counters(adapter);
686517904deSPeter Grehan 	hw->mac.get_link_status = true;
687517904deSPeter Grehan 	igc_if_update_admin_status(ctx);
688517904deSPeter Grehan 	igc_add_hw_stats(adapter);
689517904deSPeter Grehan 
690517904deSPeter Grehan 	/* the driver can now take control from firmware */
691517904deSPeter Grehan 	igc_get_hw_control(adapter);
692517904deSPeter Grehan 
693517904deSPeter Grehan 	INIT_DEBUGOUT("igc_if_attach_post: end");
694517904deSPeter Grehan 
695517904deSPeter Grehan 	return (error);
696517904deSPeter Grehan 
697517904deSPeter Grehan err_late:
698517904deSPeter Grehan 	igc_release_hw_control(adapter);
699517904deSPeter Grehan 	igc_free_pci_resources(ctx);
700517904deSPeter Grehan 	igc_if_queues_free(ctx);
701517904deSPeter Grehan 	free(adapter->mta, M_DEVBUF);
702517904deSPeter Grehan 
703517904deSPeter Grehan 	return (error);
704517904deSPeter Grehan }
705517904deSPeter Grehan 
706517904deSPeter Grehan /*********************************************************************
707517904deSPeter Grehan  *  Device removal routine
708517904deSPeter Grehan  *
709517904deSPeter Grehan  *  The detach entry point is called when the driver is being removed.
710517904deSPeter Grehan  *  This routine stops the adapter and deallocates all the resources
711517904deSPeter Grehan  *  that were allocated for driver operation.
712517904deSPeter Grehan  *
713517904deSPeter Grehan  *  return 0 on success, positive on failure
714517904deSPeter Grehan  *********************************************************************/
715517904deSPeter Grehan static int
716517904deSPeter Grehan igc_if_detach(if_ctx_t ctx)
717517904deSPeter Grehan {
718517904deSPeter Grehan 	struct igc_adapter	*adapter = iflib_get_softc(ctx);
719517904deSPeter Grehan 
720517904deSPeter Grehan 	INIT_DEBUGOUT("igc_if_detach: begin");
721517904deSPeter Grehan 
722517904deSPeter Grehan 	igc_phy_hw_reset(&adapter->hw);
723517904deSPeter Grehan 
724517904deSPeter Grehan 	igc_release_hw_control(adapter);
725517904deSPeter Grehan 	igc_free_pci_resources(ctx);
726517904deSPeter Grehan 
727517904deSPeter Grehan 	return (0);
728517904deSPeter Grehan }
729517904deSPeter Grehan 
730517904deSPeter Grehan /*********************************************************************
731517904deSPeter Grehan  *
732517904deSPeter Grehan  *  Shutdown entry point
733517904deSPeter Grehan  *
734517904deSPeter Grehan  **********************************************************************/
735517904deSPeter Grehan 
736517904deSPeter Grehan static int
737517904deSPeter Grehan igc_if_shutdown(if_ctx_t ctx)
738517904deSPeter Grehan {
739517904deSPeter Grehan 	return igc_if_suspend(ctx);
740517904deSPeter Grehan }
741517904deSPeter Grehan 
742517904deSPeter Grehan /*
743517904deSPeter Grehan  * Suspend/resume device methods.
744517904deSPeter Grehan  */
745517904deSPeter Grehan static int
746517904deSPeter Grehan igc_if_suspend(if_ctx_t ctx)
747517904deSPeter Grehan {
748517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
749517904deSPeter Grehan 
750517904deSPeter Grehan 	igc_release_hw_control(adapter);
751517904deSPeter Grehan 	igc_enable_wakeup(ctx);
752517904deSPeter Grehan 	return (0);
753517904deSPeter Grehan }
754517904deSPeter Grehan 
755517904deSPeter Grehan static int
756517904deSPeter Grehan igc_if_resume(if_ctx_t ctx)
757517904deSPeter Grehan {
758517904deSPeter Grehan 	igc_if_init(ctx);
759517904deSPeter Grehan 
760517904deSPeter Grehan 	return(0);
761517904deSPeter Grehan }
762517904deSPeter Grehan 
763517904deSPeter Grehan static int
764517904deSPeter Grehan igc_if_mtu_set(if_ctx_t ctx, uint32_t mtu)
765517904deSPeter Grehan {
766517904deSPeter Grehan 	int max_frame_size;
767517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
768517904deSPeter Grehan 	if_softc_ctx_t scctx = iflib_get_softc_ctx(ctx);
769517904deSPeter Grehan 
770517904deSPeter Grehan 	 IOCTL_DEBUGOUT("ioctl rcv'd: SIOCSIFMTU (Set Interface MTU)");
771517904deSPeter Grehan 
772517904deSPeter Grehan 	 /* 9K Jumbo Frame size */
773517904deSPeter Grehan 	 max_frame_size = 9234;
774517904deSPeter Grehan 
775517904deSPeter Grehan 	if (mtu > max_frame_size - ETHER_HDR_LEN - ETHER_CRC_LEN) {
776517904deSPeter Grehan 		return (EINVAL);
777517904deSPeter Grehan 	}
778517904deSPeter Grehan 
779517904deSPeter Grehan 	scctx->isc_max_frame_size = adapter->hw.mac.max_frame_size =
780517904deSPeter Grehan 	    mtu + ETHER_HDR_LEN + ETHER_CRC_LEN;
781517904deSPeter Grehan 	return (0);
782517904deSPeter Grehan }
783517904deSPeter Grehan 
784517904deSPeter Grehan /*********************************************************************
785517904deSPeter Grehan  *  Init entry point
786517904deSPeter Grehan  *
787517904deSPeter Grehan  *  This routine is used in two ways. It is used by the stack as
788517904deSPeter Grehan  *  init entry point in network interface structure. It is also used
789517904deSPeter Grehan  *  by the driver as a hw/sw initialization routine to get to a
790517904deSPeter Grehan  *  consistent state.
791517904deSPeter Grehan  *
792517904deSPeter Grehan  **********************************************************************/
793517904deSPeter Grehan static void
794517904deSPeter Grehan igc_if_init(if_ctx_t ctx)
795517904deSPeter Grehan {
796517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
797517904deSPeter Grehan 	if_softc_ctx_t scctx = adapter->shared;
798ec22a3a2SJustin Hibbits 	if_t ifp = iflib_get_ifp(ctx);
799517904deSPeter Grehan 	struct igc_tx_queue *tx_que;
800517904deSPeter Grehan 	int i;
801517904deSPeter Grehan 
802517904deSPeter Grehan 	INIT_DEBUGOUT("igc_if_init: begin");
803517904deSPeter Grehan 
804517904deSPeter Grehan 	/* Get the latest mac address, User can use a LAA */
805517904deSPeter Grehan 	bcopy(if_getlladdr(ifp), adapter->hw.mac.addr,
806517904deSPeter Grehan 	    ETHER_ADDR_LEN);
807517904deSPeter Grehan 
808517904deSPeter Grehan 	/* Put the address into the Receive Address Array */
809517904deSPeter Grehan 	igc_rar_set(&adapter->hw, adapter->hw.mac.addr, 0);
810517904deSPeter Grehan 
811517904deSPeter Grehan 	/* Initialize the hardware */
812517904deSPeter Grehan 	igc_reset(ctx);
813517904deSPeter Grehan 	igc_if_update_admin_status(ctx);
814517904deSPeter Grehan 
815517904deSPeter Grehan 	for (i = 0, tx_que = adapter->tx_queues; i < adapter->tx_num_queues; i++, tx_que++) {
816517904deSPeter Grehan 		struct tx_ring *txr = &tx_que->txr;
817517904deSPeter Grehan 
818517904deSPeter Grehan 		txr->tx_rs_cidx = txr->tx_rs_pidx;
819517904deSPeter Grehan 
820517904deSPeter Grehan 		/* Initialize the last processed descriptor to be the end of
821517904deSPeter Grehan 		 * the ring, rather than the start, so that we avoid an
822517904deSPeter Grehan 		 * off-by-one error when calculating how many descriptors are
823517904deSPeter Grehan 		 * done in the credits_update function.
824517904deSPeter Grehan 		 */
825517904deSPeter Grehan 		txr->tx_cidx_processed = scctx->isc_ntxd[0] - 1;
826517904deSPeter Grehan 	}
827517904deSPeter Grehan 
828517904deSPeter Grehan 	/* Setup VLAN support, basic and offload if available */
829517904deSPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_VET, ETHERTYPE_VLAN);
830517904deSPeter Grehan 
831517904deSPeter Grehan 	/* Prepare transmit descriptors and buffers */
832517904deSPeter Grehan 	igc_initialize_transmit_unit(ctx);
833517904deSPeter Grehan 
834517904deSPeter Grehan 	/* Setup Multicast table */
835517904deSPeter Grehan 	igc_if_multi_set(ctx);
836517904deSPeter Grehan 
837517904deSPeter Grehan 	adapter->rx_mbuf_sz = iflib_get_rx_mbuf_sz(ctx);
838517904deSPeter Grehan 	igc_initialize_receive_unit(ctx);
839517904deSPeter Grehan 
8402eaef8ecSKevin Bowling 	/* Set up VLAN support */
8412eaef8ecSKevin Bowling 	igc_setup_vlan_hw_support(ctx);
842517904deSPeter Grehan 
843517904deSPeter Grehan 	/* Don't lose promiscuous settings */
84455760984SHubert Mazur 	igc_if_set_promisc(ctx, if_getflags(ifp));
845517904deSPeter Grehan 	igc_clear_hw_cntrs_base_generic(&adapter->hw);
846517904deSPeter Grehan 
847517904deSPeter Grehan 	if (adapter->intr_type == IFLIB_INTR_MSIX) /* Set up queue routing */
848517904deSPeter Grehan 		igc_configure_queues(adapter);
849517904deSPeter Grehan 
850517904deSPeter Grehan 	/* this clears any pending interrupts */
851517904deSPeter Grehan 	IGC_READ_REG(&adapter->hw, IGC_ICR);
852517904deSPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_ICS, IGC_ICS_LSC);
853517904deSPeter Grehan 
854517904deSPeter Grehan 	/* the driver can now take control from firmware */
855517904deSPeter Grehan 	igc_get_hw_control(adapter);
856517904deSPeter Grehan 
857517904deSPeter Grehan 	/* Set Energy Efficient Ethernet */
858517904deSPeter Grehan 	igc_set_eee_i225(&adapter->hw, true, true, true);
859517904deSPeter Grehan }
860517904deSPeter Grehan 
861517904deSPeter Grehan /*********************************************************************
862517904deSPeter Grehan  *
863517904deSPeter Grehan  *  Fast Legacy/MSI Combined Interrupt Service routine
864517904deSPeter Grehan  *
865517904deSPeter Grehan  *********************************************************************/
866517904deSPeter Grehan int
867517904deSPeter Grehan igc_intr(void *arg)
868517904deSPeter Grehan {
869517904deSPeter Grehan 	struct igc_adapter *adapter = arg;
870517904deSPeter Grehan 	if_ctx_t ctx = adapter->ctx;
871517904deSPeter Grehan 	u32 reg_icr;
872517904deSPeter Grehan 
873517904deSPeter Grehan 	reg_icr = IGC_READ_REG(&adapter->hw, IGC_ICR);
874517904deSPeter Grehan 
875517904deSPeter Grehan 	/* Hot eject? */
876517904deSPeter Grehan 	if (reg_icr == 0xffffffff)
877517904deSPeter Grehan 		return FILTER_STRAY;
878517904deSPeter Grehan 
879517904deSPeter Grehan 	/* Definitely not our interrupt. */
880517904deSPeter Grehan 	if (reg_icr == 0x0)
881517904deSPeter Grehan 		return FILTER_STRAY;
882517904deSPeter Grehan 
883517904deSPeter Grehan 	if ((reg_icr & IGC_ICR_INT_ASSERTED) == 0)
884517904deSPeter Grehan 		return FILTER_STRAY;
885517904deSPeter Grehan 
886517904deSPeter Grehan 	/*
887517904deSPeter Grehan 	 * Only MSI-X interrupts have one-shot behavior by taking advantage
888517904deSPeter Grehan 	 * of the EIAC register.  Thus, explicitly disable interrupts.  This
889517904deSPeter Grehan 	 * also works around the MSI message reordering errata on certain
890517904deSPeter Grehan 	 * systems.
891517904deSPeter Grehan 	 */
892517904deSPeter Grehan 	IFDI_INTR_DISABLE(ctx);
893517904deSPeter Grehan 
894517904deSPeter Grehan 	/* Link status change */
895517904deSPeter Grehan 	if (reg_icr & (IGC_ICR_RXSEQ | IGC_ICR_LSC))
896517904deSPeter Grehan 		igc_handle_link(ctx);
897517904deSPeter Grehan 
898517904deSPeter Grehan 	if (reg_icr & IGC_ICR_RXO)
899517904deSPeter Grehan 		adapter->rx_overruns++;
900517904deSPeter Grehan 
901517904deSPeter Grehan 	return (FILTER_SCHEDULE_THREAD);
902517904deSPeter Grehan }
903517904deSPeter Grehan 
904517904deSPeter Grehan static int
905517904deSPeter Grehan igc_if_rx_queue_intr_enable(if_ctx_t ctx, uint16_t rxqid)
906517904deSPeter Grehan {
907517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
908517904deSPeter Grehan 	struct igc_rx_queue *rxq = &adapter->rx_queues[rxqid];
909517904deSPeter Grehan 
910517904deSPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_EIMS, rxq->eims);
911517904deSPeter Grehan 	return (0);
912517904deSPeter Grehan }
913517904deSPeter Grehan 
914517904deSPeter Grehan static int
915517904deSPeter Grehan igc_if_tx_queue_intr_enable(if_ctx_t ctx, uint16_t txqid)
916517904deSPeter Grehan {
917517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
918517904deSPeter Grehan 	struct igc_tx_queue *txq = &adapter->tx_queues[txqid];
919517904deSPeter Grehan 
920517904deSPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_EIMS, txq->eims);
921517904deSPeter Grehan 	return (0);
922517904deSPeter Grehan }
923517904deSPeter Grehan 
924517904deSPeter Grehan /*********************************************************************
925517904deSPeter Grehan  *
926517904deSPeter Grehan  *  MSI-X RX Interrupt Service routine
927517904deSPeter Grehan  *
928517904deSPeter Grehan  **********************************************************************/
929517904deSPeter Grehan static int
930517904deSPeter Grehan igc_msix_que(void *arg)
931517904deSPeter Grehan {
932517904deSPeter Grehan 	struct igc_rx_queue *que = arg;
933517904deSPeter Grehan 
934517904deSPeter Grehan 	++que->irqs;
935517904deSPeter Grehan 
936517904deSPeter Grehan 	return (FILTER_SCHEDULE_THREAD);
937517904deSPeter Grehan }
938517904deSPeter Grehan 
939517904deSPeter Grehan /*********************************************************************
940517904deSPeter Grehan  *
941517904deSPeter Grehan  *  MSI-X Link Fast Interrupt Service routine
942517904deSPeter Grehan  *
943517904deSPeter Grehan  **********************************************************************/
944517904deSPeter Grehan static int
945517904deSPeter Grehan igc_msix_link(void *arg)
946517904deSPeter Grehan {
947517904deSPeter Grehan 	struct igc_adapter *adapter = arg;
948517904deSPeter Grehan 	u32 reg_icr;
949517904deSPeter Grehan 
950517904deSPeter Grehan 	++adapter->link_irq;
951517904deSPeter Grehan 	MPASS(adapter->hw.back != NULL);
952517904deSPeter Grehan 	reg_icr = IGC_READ_REG(&adapter->hw, IGC_ICR);
953517904deSPeter Grehan 
954517904deSPeter Grehan 	if (reg_icr & IGC_ICR_RXO)
955517904deSPeter Grehan 		adapter->rx_overruns++;
956517904deSPeter Grehan 
957517904deSPeter Grehan 	if (reg_icr & (IGC_ICR_RXSEQ | IGC_ICR_LSC)) {
958517904deSPeter Grehan 		igc_handle_link(adapter->ctx);
959517904deSPeter Grehan 	}
960517904deSPeter Grehan 
961517904deSPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_IMS, IGC_IMS_LSC);
962517904deSPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_EIMS, adapter->link_mask);
963517904deSPeter Grehan 
964517904deSPeter Grehan 	return (FILTER_HANDLED);
965517904deSPeter Grehan }
966517904deSPeter Grehan 
967517904deSPeter Grehan static void
968517904deSPeter Grehan igc_handle_link(void *context)
969517904deSPeter Grehan {
970517904deSPeter Grehan 	if_ctx_t ctx = context;
971517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
972517904deSPeter Grehan 
973517904deSPeter Grehan 	adapter->hw.mac.get_link_status = true;
974517904deSPeter Grehan 	iflib_admin_intr_deferred(ctx);
975517904deSPeter Grehan }
976517904deSPeter Grehan 
977517904deSPeter Grehan /*********************************************************************
978517904deSPeter Grehan  *
979517904deSPeter Grehan  *  Media Ioctl callback
980517904deSPeter Grehan  *
981517904deSPeter Grehan  *  This routine is called whenever the user queries the status of
982517904deSPeter Grehan  *  the interface using ifconfig.
983517904deSPeter Grehan  *
984517904deSPeter Grehan  **********************************************************************/
985517904deSPeter Grehan static void
986517904deSPeter Grehan igc_if_media_status(if_ctx_t ctx, struct ifmediareq *ifmr)
987517904deSPeter Grehan {
988517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
989517904deSPeter Grehan 
990517904deSPeter Grehan 	INIT_DEBUGOUT("igc_if_media_status: begin");
991517904deSPeter Grehan 
992517904deSPeter Grehan 	iflib_admin_intr_deferred(ctx);
993517904deSPeter Grehan 
994517904deSPeter Grehan 	ifmr->ifm_status = IFM_AVALID;
995517904deSPeter Grehan 	ifmr->ifm_active = IFM_ETHER;
996517904deSPeter Grehan 
997517904deSPeter Grehan 	if (!adapter->link_active) {
998517904deSPeter Grehan 		return;
999517904deSPeter Grehan 	}
1000517904deSPeter Grehan 
1001517904deSPeter Grehan 	ifmr->ifm_status |= IFM_ACTIVE;
1002517904deSPeter Grehan 
1003517904deSPeter Grehan 	switch (adapter->link_speed) {
1004517904deSPeter Grehan 	case 10:
1005517904deSPeter Grehan 		ifmr->ifm_active |= IFM_10_T;
1006517904deSPeter Grehan 		break;
1007517904deSPeter Grehan 	case 100:
1008517904deSPeter Grehan 		ifmr->ifm_active |= IFM_100_TX;
1009517904deSPeter Grehan                 break;
1010517904deSPeter Grehan 	case 1000:
1011517904deSPeter Grehan 		ifmr->ifm_active |= IFM_1000_T;
1012517904deSPeter Grehan 		break;
1013517904deSPeter Grehan 	case 2500:
1014517904deSPeter Grehan                 ifmr->ifm_active |= IFM_2500_T;
1015517904deSPeter Grehan                 break;
1016517904deSPeter Grehan 	}
1017517904deSPeter Grehan 
1018517904deSPeter Grehan 	if (adapter->link_duplex == FULL_DUPLEX)
1019517904deSPeter Grehan 		ifmr->ifm_active |= IFM_FDX;
1020517904deSPeter Grehan 	else
1021517904deSPeter Grehan 		ifmr->ifm_active |= IFM_HDX;
1022517904deSPeter Grehan }
1023517904deSPeter Grehan 
1024517904deSPeter Grehan /*********************************************************************
1025517904deSPeter Grehan  *
1026517904deSPeter Grehan  *  Media Ioctl callback
1027517904deSPeter Grehan  *
1028517904deSPeter Grehan  *  This routine is called when the user changes speed/duplex using
1029517904deSPeter Grehan  *  media/mediopt option with ifconfig.
1030517904deSPeter Grehan  *
1031517904deSPeter Grehan  **********************************************************************/
1032517904deSPeter Grehan static int
1033517904deSPeter Grehan igc_if_media_change(if_ctx_t ctx)
1034517904deSPeter Grehan {
1035517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1036517904deSPeter Grehan 	struct ifmedia *ifm = iflib_get_media(ctx);
1037517904deSPeter Grehan 
1038517904deSPeter Grehan 	INIT_DEBUGOUT("igc_if_media_change: begin");
1039517904deSPeter Grehan 
1040517904deSPeter Grehan 	if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
1041517904deSPeter Grehan 		return (EINVAL);
1042517904deSPeter Grehan 
1043517904deSPeter Grehan 	adapter->hw.mac.autoneg = DO_AUTO_NEG;
1044517904deSPeter Grehan 
1045517904deSPeter Grehan 	switch (IFM_SUBTYPE(ifm->ifm_media)) {
1046517904deSPeter Grehan 	case IFM_AUTO:
1047517904deSPeter Grehan 		adapter->hw.phy.autoneg_advertised = AUTONEG_ADV_DEFAULT;
1048517904deSPeter Grehan 		break;
1049517904deSPeter Grehan         case IFM_2500_T:
1050517904deSPeter Grehan                 adapter->hw.phy.autoneg_advertised = ADVERTISE_2500_FULL;
1051517904deSPeter Grehan                 break;
1052517904deSPeter Grehan 	case IFM_1000_T:
1053517904deSPeter Grehan 		adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
1054517904deSPeter Grehan 		break;
1055517904deSPeter Grehan 	case IFM_100_TX:
10563b8d04f8SKornel Dulęba 		if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX)
1057517904deSPeter Grehan 			adapter->hw.phy.autoneg_advertised = ADVERTISE_100_FULL;
10583b8d04f8SKornel Dulęba 		else
10593b8d04f8SKornel Dulęba 			adapter->hw.phy.autoneg_advertised = ADVERTISE_100_HALF;
1060517904deSPeter Grehan 		break;
1061517904deSPeter Grehan 	case IFM_10_T:
10623b8d04f8SKornel Dulęba 		if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX)
1063517904deSPeter Grehan 			adapter->hw.phy.autoneg_advertised = ADVERTISE_10_FULL;
10643b8d04f8SKornel Dulęba 		else
10653b8d04f8SKornel Dulęba 			adapter->hw.phy.autoneg_advertised = ADVERTISE_10_HALF;
1066517904deSPeter Grehan 		break;
1067517904deSPeter Grehan 	default:
1068517904deSPeter Grehan 		device_printf(adapter->dev, "Unsupported media type\n");
1069517904deSPeter Grehan 	}
1070517904deSPeter Grehan 
1071517904deSPeter Grehan 	igc_if_init(ctx);
1072517904deSPeter Grehan 
1073517904deSPeter Grehan 	return (0);
1074517904deSPeter Grehan }
1075517904deSPeter Grehan 
1076517904deSPeter Grehan static int
1077517904deSPeter Grehan igc_if_set_promisc(if_ctx_t ctx, int flags)
1078517904deSPeter Grehan {
1079517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1080ec22a3a2SJustin Hibbits 	if_t ifp = iflib_get_ifp(ctx);
1081517904deSPeter Grehan 	u32 reg_rctl;
1082517904deSPeter Grehan 	int mcnt = 0;
1083517904deSPeter Grehan 
1084517904deSPeter Grehan 	reg_rctl = IGC_READ_REG(&adapter->hw, IGC_RCTL);
1085517904deSPeter Grehan 	reg_rctl &= ~(IGC_RCTL_SBP | IGC_RCTL_UPE);
1086517904deSPeter Grehan 	if (flags & IFF_ALLMULTI)
1087517904deSPeter Grehan 		mcnt = MAX_NUM_MULTICAST_ADDRESSES;
1088517904deSPeter Grehan 	else
1089517904deSPeter Grehan 		mcnt = min(if_llmaddr_count(ifp), MAX_NUM_MULTICAST_ADDRESSES);
1090517904deSPeter Grehan 
1091517904deSPeter Grehan 	/* Don't disable if in MAX groups */
1092517904deSPeter Grehan 	if (mcnt < MAX_NUM_MULTICAST_ADDRESSES)
1093517904deSPeter Grehan 		reg_rctl &=  (~IGC_RCTL_MPE);
1094517904deSPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_RCTL, reg_rctl);
1095517904deSPeter Grehan 
1096517904deSPeter Grehan 	if (flags & IFF_PROMISC) {
1097517904deSPeter Grehan 		reg_rctl |= (IGC_RCTL_UPE | IGC_RCTL_MPE);
1098517904deSPeter Grehan 		/* Turn this on if you want to see bad packets */
1099517904deSPeter Grehan 		if (igc_debug_sbp)
1100517904deSPeter Grehan 			reg_rctl |= IGC_RCTL_SBP;
1101517904deSPeter Grehan 		IGC_WRITE_REG(&adapter->hw, IGC_RCTL, reg_rctl);
1102517904deSPeter Grehan 	} else if (flags & IFF_ALLMULTI) {
1103517904deSPeter Grehan 		reg_rctl |= IGC_RCTL_MPE;
1104517904deSPeter Grehan 		reg_rctl &= ~IGC_RCTL_UPE;
1105517904deSPeter Grehan 		IGC_WRITE_REG(&adapter->hw, IGC_RCTL, reg_rctl);
1106517904deSPeter Grehan 	}
1107517904deSPeter Grehan 	return (0);
1108517904deSPeter Grehan }
1109517904deSPeter Grehan 
1110517904deSPeter Grehan static u_int
1111517904deSPeter Grehan igc_copy_maddr(void *arg, struct sockaddr_dl *sdl, u_int idx)
1112517904deSPeter Grehan {
1113517904deSPeter Grehan 	u8 *mta = arg;
1114517904deSPeter Grehan 
1115517904deSPeter Grehan 	if (idx == MAX_NUM_MULTICAST_ADDRESSES)
1116517904deSPeter Grehan 		return (0);
1117517904deSPeter Grehan 
1118517904deSPeter Grehan 	bcopy(LLADDR(sdl), &mta[idx * ETHER_ADDR_LEN], ETHER_ADDR_LEN);
1119517904deSPeter Grehan 
1120517904deSPeter Grehan 	return (1);
1121517904deSPeter Grehan }
1122517904deSPeter Grehan 
1123517904deSPeter Grehan /*********************************************************************
1124517904deSPeter Grehan  *  Multicast Update
1125517904deSPeter Grehan  *
1126517904deSPeter Grehan  *  This routine is called whenever multicast address list is updated.
1127517904deSPeter Grehan  *
1128517904deSPeter Grehan  **********************************************************************/
1129517904deSPeter Grehan 
1130517904deSPeter Grehan static void
1131517904deSPeter Grehan igc_if_multi_set(if_ctx_t ctx)
1132517904deSPeter Grehan {
1133517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1134ec22a3a2SJustin Hibbits 	if_t ifp = iflib_get_ifp(ctx);
1135517904deSPeter Grehan 	u8  *mta; /* Multicast array memory */
1136517904deSPeter Grehan 	u32 reg_rctl = 0;
1137517904deSPeter Grehan 	int mcnt = 0;
1138517904deSPeter Grehan 
1139517904deSPeter Grehan 	IOCTL_DEBUGOUT("igc_set_multi: begin");
1140517904deSPeter Grehan 
1141517904deSPeter Grehan 	mta = adapter->mta;
1142517904deSPeter Grehan 	bzero(mta, sizeof(u8) * ETHER_ADDR_LEN * MAX_NUM_MULTICAST_ADDRESSES);
1143517904deSPeter Grehan 
1144517904deSPeter Grehan 	mcnt = if_foreach_llmaddr(ifp, igc_copy_maddr, mta);
1145517904deSPeter Grehan 
1146517904deSPeter Grehan 	reg_rctl = IGC_READ_REG(&adapter->hw, IGC_RCTL);
1147517904deSPeter Grehan 
1148517904deSPeter Grehan 	if (if_getflags(ifp) & IFF_PROMISC) {
1149517904deSPeter Grehan 		reg_rctl |= (IGC_RCTL_UPE | IGC_RCTL_MPE);
1150517904deSPeter Grehan 		/* Turn this on if you want to see bad packets */
1151517904deSPeter Grehan 		if (igc_debug_sbp)
1152517904deSPeter Grehan 			reg_rctl |= IGC_RCTL_SBP;
1153517904deSPeter Grehan 	} else if (mcnt >= MAX_NUM_MULTICAST_ADDRESSES ||
1154517904deSPeter Grehan 	      if_getflags(ifp) & IFF_ALLMULTI) {
1155517904deSPeter Grehan                 reg_rctl |= IGC_RCTL_MPE;
1156517904deSPeter Grehan 		reg_rctl &= ~IGC_RCTL_UPE;
1157517904deSPeter Grehan         } else
11585a3eb620SPeter Grehan 		reg_rctl &= ~(IGC_RCTL_UPE | IGC_RCTL_MPE);
1159517904deSPeter Grehan 
1160517904deSPeter Grehan 	if (mcnt < MAX_NUM_MULTICAST_ADDRESSES)
1161517904deSPeter Grehan 		igc_update_mc_addr_list(&adapter->hw, mta, mcnt);
11625a3eb620SPeter Grehan 
11635a3eb620SPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_RCTL, reg_rctl);
1164517904deSPeter Grehan }
1165517904deSPeter Grehan 
1166517904deSPeter Grehan /*********************************************************************
1167517904deSPeter Grehan  *  Timer routine
1168517904deSPeter Grehan  *
1169517904deSPeter Grehan  *  This routine schedules igc_if_update_admin_status() to check for
1170517904deSPeter Grehan  *  link status and to gather statistics as well as to perform some
1171517904deSPeter Grehan  *  controller-specific hardware patting.
1172517904deSPeter Grehan  *
1173517904deSPeter Grehan  **********************************************************************/
1174517904deSPeter Grehan static void
1175517904deSPeter Grehan igc_if_timer(if_ctx_t ctx, uint16_t qid)
1176517904deSPeter Grehan {
1177517904deSPeter Grehan 
1178517904deSPeter Grehan 	if (qid != 0)
1179517904deSPeter Grehan 		return;
1180517904deSPeter Grehan 
1181517904deSPeter Grehan 	iflib_admin_intr_deferred(ctx);
1182517904deSPeter Grehan }
1183517904deSPeter Grehan 
1184517904deSPeter Grehan static void
1185517904deSPeter Grehan igc_if_update_admin_status(if_ctx_t ctx)
1186517904deSPeter Grehan {
1187517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1188517904deSPeter Grehan 	struct igc_hw *hw = &adapter->hw;
1189517904deSPeter Grehan 	device_t dev = iflib_get_dev(ctx);
1190517904deSPeter Grehan 	u32 link_check, thstat, ctrl;
1191517904deSPeter Grehan 
1192517904deSPeter Grehan 	link_check = thstat = ctrl = 0;
1193517904deSPeter Grehan 	/* Get the cached link value or read phy for real */
1194517904deSPeter Grehan 	switch (hw->phy.media_type) {
1195517904deSPeter Grehan 	case igc_media_type_copper:
1196517904deSPeter Grehan 		if (hw->mac.get_link_status == true) {
1197517904deSPeter Grehan 			/* Do the work to read phy */
1198517904deSPeter Grehan 			igc_check_for_link(hw);
1199517904deSPeter Grehan 			link_check = !hw->mac.get_link_status;
1200517904deSPeter Grehan 		} else
1201517904deSPeter Grehan 			link_check = true;
1202517904deSPeter Grehan 		break;
1203517904deSPeter Grehan 	case igc_media_type_unknown:
1204517904deSPeter Grehan 		igc_check_for_link(hw);
1205517904deSPeter Grehan 		link_check = !hw->mac.get_link_status;
1206517904deSPeter Grehan 		/* FALLTHROUGH */
1207517904deSPeter Grehan 	default:
1208517904deSPeter Grehan 		break;
1209517904deSPeter Grehan 	}
1210517904deSPeter Grehan 
1211517904deSPeter Grehan 	/* Now check for a transition */
1212517904deSPeter Grehan 	if (link_check && (adapter->link_active == 0)) {
1213517904deSPeter Grehan 		igc_get_speed_and_duplex(hw, &adapter->link_speed,
1214517904deSPeter Grehan 		    &adapter->link_duplex);
1215517904deSPeter Grehan 		if (bootverbose)
1216517904deSPeter Grehan 			device_printf(dev, "Link is up %d Mbps %s\n",
1217517904deSPeter Grehan 			    adapter->link_speed,
1218517904deSPeter Grehan 			    ((adapter->link_duplex == FULL_DUPLEX) ?
1219517904deSPeter Grehan 			    "Full Duplex" : "Half Duplex"));
1220517904deSPeter Grehan 		adapter->link_active = 1;
1221517904deSPeter Grehan 		iflib_link_state_change(ctx, LINK_STATE_UP,
1222517904deSPeter Grehan 		    IF_Mbps(adapter->link_speed));
1223517904deSPeter Grehan 	} else if (!link_check && (adapter->link_active == 1)) {
1224517904deSPeter Grehan 		adapter->link_speed = 0;
1225517904deSPeter Grehan 		adapter->link_duplex = 0;
1226517904deSPeter Grehan 		adapter->link_active = 0;
1227517904deSPeter Grehan 		iflib_link_state_change(ctx, LINK_STATE_DOWN, 0);
1228517904deSPeter Grehan 	}
1229517904deSPeter Grehan 	igc_update_stats_counters(adapter);
1230517904deSPeter Grehan }
1231517904deSPeter Grehan 
1232517904deSPeter Grehan static void
1233517904deSPeter Grehan igc_if_watchdog_reset(if_ctx_t ctx)
1234517904deSPeter Grehan {
1235517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1236517904deSPeter Grehan 
1237517904deSPeter Grehan 	/*
1238517904deSPeter Grehan 	 * Just count the event; iflib(4) will already trigger a
1239517904deSPeter Grehan 	 * sufficient reset of the controller.
1240517904deSPeter Grehan 	 */
1241517904deSPeter Grehan 	adapter->watchdog_events++;
1242517904deSPeter Grehan }
1243517904deSPeter Grehan 
1244517904deSPeter Grehan /*********************************************************************
1245517904deSPeter Grehan  *
1246517904deSPeter Grehan  *  This routine disables all traffic on the adapter by issuing a
1247517904deSPeter Grehan  *  global reset on the MAC.
1248517904deSPeter Grehan  *
1249517904deSPeter Grehan  **********************************************************************/
1250517904deSPeter Grehan static void
1251517904deSPeter Grehan igc_if_stop(if_ctx_t ctx)
1252517904deSPeter Grehan {
1253517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1254517904deSPeter Grehan 
1255517904deSPeter Grehan 	INIT_DEBUGOUT("igc_if_stop: begin");
1256517904deSPeter Grehan 
1257517904deSPeter Grehan 	igc_reset_hw(&adapter->hw);
1258517904deSPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_WUC, 0);
1259517904deSPeter Grehan }
1260517904deSPeter Grehan 
1261517904deSPeter Grehan /*********************************************************************
1262517904deSPeter Grehan  *
1263517904deSPeter Grehan  *  Determine hardware revision.
1264517904deSPeter Grehan  *
1265517904deSPeter Grehan  **********************************************************************/
1266517904deSPeter Grehan static void
1267517904deSPeter Grehan igc_identify_hardware(if_ctx_t ctx)
1268517904deSPeter Grehan {
1269517904deSPeter Grehan 	device_t dev = iflib_get_dev(ctx);
1270517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1271517904deSPeter Grehan 
1272517904deSPeter Grehan 	/* Make sure our PCI config space has the necessary stuff set */
1273517904deSPeter Grehan 	adapter->hw.bus.pci_cmd_word = pci_read_config(dev, PCIR_COMMAND, 2);
1274517904deSPeter Grehan 
1275517904deSPeter Grehan 	/* Save off the information about this board */
1276517904deSPeter Grehan 	adapter->hw.vendor_id = pci_get_vendor(dev);
1277517904deSPeter Grehan 	adapter->hw.device_id = pci_get_device(dev);
1278517904deSPeter Grehan 	adapter->hw.revision_id = pci_read_config(dev, PCIR_REVID, 1);
1279517904deSPeter Grehan 	adapter->hw.subsystem_vendor_id =
1280517904deSPeter Grehan 	    pci_read_config(dev, PCIR_SUBVEND_0, 2);
1281517904deSPeter Grehan 	adapter->hw.subsystem_device_id =
1282517904deSPeter Grehan 	    pci_read_config(dev, PCIR_SUBDEV_0, 2);
1283517904deSPeter Grehan 
1284517904deSPeter Grehan 	/* Do Shared Code Init and Setup */
1285517904deSPeter Grehan 	if (igc_set_mac_type(&adapter->hw)) {
1286517904deSPeter Grehan 		device_printf(dev, "Setup init failure\n");
1287517904deSPeter Grehan 		return;
1288517904deSPeter Grehan 	}
1289517904deSPeter Grehan }
1290517904deSPeter Grehan 
1291517904deSPeter Grehan static int
1292517904deSPeter Grehan igc_allocate_pci_resources(if_ctx_t ctx)
1293517904deSPeter Grehan {
1294517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1295517904deSPeter Grehan 	device_t dev = iflib_get_dev(ctx);
1296517904deSPeter Grehan 	int rid;
1297517904deSPeter Grehan 
1298517904deSPeter Grehan 	rid = PCIR_BAR(0);
1299517904deSPeter Grehan 	adapter->memory = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
1300517904deSPeter Grehan 	    &rid, RF_ACTIVE);
1301517904deSPeter Grehan 	if (adapter->memory == NULL) {
1302517904deSPeter Grehan 		device_printf(dev, "Unable to allocate bus resource: memory\n");
1303517904deSPeter Grehan 		return (ENXIO);
1304517904deSPeter Grehan 	}
1305517904deSPeter Grehan 	adapter->osdep.mem_bus_space_tag = rman_get_bustag(adapter->memory);
1306517904deSPeter Grehan 	adapter->osdep.mem_bus_space_handle =
1307517904deSPeter Grehan 	    rman_get_bushandle(adapter->memory);
1308517904deSPeter Grehan 	adapter->hw.hw_addr = (u8 *)&adapter->osdep.mem_bus_space_handle;
1309517904deSPeter Grehan 
1310517904deSPeter Grehan 	adapter->hw.back = &adapter->osdep;
1311517904deSPeter Grehan 
1312517904deSPeter Grehan 	return (0);
1313517904deSPeter Grehan }
1314517904deSPeter Grehan 
1315517904deSPeter Grehan /*********************************************************************
1316517904deSPeter Grehan  *
1317517904deSPeter Grehan  *  Set up the MSI-X Interrupt handlers
1318517904deSPeter Grehan  *
1319517904deSPeter Grehan  **********************************************************************/
1320517904deSPeter Grehan static int
1321517904deSPeter Grehan igc_if_msix_intr_assign(if_ctx_t ctx, int msix)
1322517904deSPeter Grehan {
1323517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1324517904deSPeter Grehan 	struct igc_rx_queue *rx_que = adapter->rx_queues;
1325517904deSPeter Grehan 	struct igc_tx_queue *tx_que = adapter->tx_queues;
1326517904deSPeter Grehan 	int error, rid, i, vector = 0, rx_vectors;
1327517904deSPeter Grehan 	char buf[16];
1328517904deSPeter Grehan 
1329517904deSPeter Grehan 	/* First set up ring resources */
1330517904deSPeter Grehan 	for (i = 0; i < adapter->rx_num_queues; i++, rx_que++, vector++) {
1331517904deSPeter Grehan 		rid = vector + 1;
1332517904deSPeter Grehan 		snprintf(buf, sizeof(buf), "rxq%d", i);
1333517904deSPeter Grehan 		error = iflib_irq_alloc_generic(ctx, &rx_que->que_irq, rid, IFLIB_INTR_RXTX, igc_msix_que, rx_que, rx_que->me, buf);
1334517904deSPeter Grehan 		if (error) {
1335517904deSPeter Grehan 			device_printf(iflib_get_dev(ctx), "Failed to allocate que int %d err: %d", i, error);
1336517904deSPeter Grehan 			adapter->rx_num_queues = i + 1;
1337517904deSPeter Grehan 			goto fail;
1338517904deSPeter Grehan 		}
1339517904deSPeter Grehan 
1340517904deSPeter Grehan 		rx_que->msix =  vector;
1341517904deSPeter Grehan 
1342517904deSPeter Grehan 		/*
1343517904deSPeter Grehan 		 * Set the bit to enable interrupt
1344517904deSPeter Grehan 		 * in IGC_IMS -- bits 20 and 21
1345517904deSPeter Grehan 		 * are for RX0 and RX1, note this has
1346517904deSPeter Grehan 		 * NOTHING to do with the MSI-X vector
1347517904deSPeter Grehan 		 */
1348517904deSPeter Grehan 		rx_que->eims = 1 << vector;
1349517904deSPeter Grehan 	}
1350517904deSPeter Grehan 	rx_vectors = vector;
1351517904deSPeter Grehan 
1352517904deSPeter Grehan 	vector = 0;
1353517904deSPeter Grehan 	for (i = 0; i < adapter->tx_num_queues; i++, tx_que++, vector++) {
1354517904deSPeter Grehan 		snprintf(buf, sizeof(buf), "txq%d", i);
1355517904deSPeter Grehan 		tx_que = &adapter->tx_queues[i];
1356517904deSPeter Grehan 		iflib_softirq_alloc_generic(ctx,
1357517904deSPeter Grehan 		    &adapter->rx_queues[i % adapter->rx_num_queues].que_irq,
1358517904deSPeter Grehan 		    IFLIB_INTR_TX, tx_que, tx_que->me, buf);
1359517904deSPeter Grehan 
1360517904deSPeter Grehan 		tx_que->msix = (vector % adapter->rx_num_queues);
1361517904deSPeter Grehan 
1362517904deSPeter Grehan 		/*
1363517904deSPeter Grehan 		 * Set the bit to enable interrupt
1364517904deSPeter Grehan 		 * in IGC_IMS -- bits 22 and 23
1365517904deSPeter Grehan 		 * are for TX0 and TX1, note this has
1366517904deSPeter Grehan 		 * NOTHING to do with the MSI-X vector
1367517904deSPeter Grehan 		 */
1368517904deSPeter Grehan 		tx_que->eims = 1 << i;
1369517904deSPeter Grehan 	}
1370517904deSPeter Grehan 
1371517904deSPeter Grehan 	/* Link interrupt */
1372517904deSPeter Grehan 	rid = rx_vectors + 1;
1373517904deSPeter Grehan 	error = iflib_irq_alloc_generic(ctx, &adapter->irq, rid, IFLIB_INTR_ADMIN, igc_msix_link, adapter, 0, "aq");
1374517904deSPeter Grehan 
1375517904deSPeter Grehan 	if (error) {
1376517904deSPeter Grehan 		device_printf(iflib_get_dev(ctx), "Failed to register admin handler");
1377517904deSPeter Grehan 		goto fail;
1378517904deSPeter Grehan 	}
1379517904deSPeter Grehan 	adapter->linkvec = rx_vectors;
1380517904deSPeter Grehan 	return (0);
1381517904deSPeter Grehan fail:
1382517904deSPeter Grehan 	iflib_irq_free(ctx, &adapter->irq);
1383517904deSPeter Grehan 	rx_que = adapter->rx_queues;
1384517904deSPeter Grehan 	for (int i = 0; i < adapter->rx_num_queues; i++, rx_que++)
1385517904deSPeter Grehan 		iflib_irq_free(ctx, &rx_que->que_irq);
1386517904deSPeter Grehan 	return (error);
1387517904deSPeter Grehan }
1388517904deSPeter Grehan 
1389517904deSPeter Grehan static void
1390517904deSPeter Grehan igc_configure_queues(struct igc_adapter *adapter)
1391517904deSPeter Grehan {
1392517904deSPeter Grehan 	struct igc_hw *hw = &adapter->hw;
1393517904deSPeter Grehan 	struct igc_rx_queue *rx_que;
1394517904deSPeter Grehan 	struct igc_tx_queue *tx_que;
1395517904deSPeter Grehan 	u32 ivar = 0, newitr = 0;
1396517904deSPeter Grehan 
1397517904deSPeter Grehan 	/* First turn on RSS capability */
1398517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_GPIE,
1399517904deSPeter Grehan 	    IGC_GPIE_MSIX_MODE | IGC_GPIE_EIAME | IGC_GPIE_PBA |
1400517904deSPeter Grehan 	    IGC_GPIE_NSICR);
1401517904deSPeter Grehan 
1402517904deSPeter Grehan 	/* Turn on MSI-X */
1403517904deSPeter Grehan 	/* RX entries */
1404517904deSPeter Grehan 	for (int i = 0; i < adapter->rx_num_queues; i++) {
1405517904deSPeter Grehan 		u32 index = i >> 1;
1406517904deSPeter Grehan 		ivar = IGC_READ_REG_ARRAY(hw, IGC_IVAR0, index);
1407517904deSPeter Grehan 		rx_que = &adapter->rx_queues[i];
1408517904deSPeter Grehan 		if (i & 1) {
1409517904deSPeter Grehan 			ivar &= 0xFF00FFFF;
1410517904deSPeter Grehan 			ivar |= (rx_que->msix | IGC_IVAR_VALID) << 16;
1411517904deSPeter Grehan 		} else {
1412517904deSPeter Grehan 			ivar &= 0xFFFFFF00;
1413517904deSPeter Grehan 			ivar |= rx_que->msix | IGC_IVAR_VALID;
1414517904deSPeter Grehan 		}
1415517904deSPeter Grehan 		IGC_WRITE_REG_ARRAY(hw, IGC_IVAR0, index, ivar);
1416517904deSPeter Grehan 	}
1417517904deSPeter Grehan 	/* TX entries */
1418517904deSPeter Grehan 	for (int i = 0; i < adapter->tx_num_queues; i++) {
1419517904deSPeter Grehan 		u32 index = i >> 1;
1420517904deSPeter Grehan 		ivar = IGC_READ_REG_ARRAY(hw, IGC_IVAR0, index);
1421517904deSPeter Grehan 		tx_que = &adapter->tx_queues[i];
1422517904deSPeter Grehan 		if (i & 1) {
1423517904deSPeter Grehan 			ivar &= 0x00FFFFFF;
1424517904deSPeter Grehan 			ivar |= (tx_que->msix | IGC_IVAR_VALID) << 24;
1425517904deSPeter Grehan 		} else {
1426517904deSPeter Grehan 			ivar &= 0xFFFF00FF;
1427517904deSPeter Grehan 			ivar |= (tx_que->msix | IGC_IVAR_VALID) << 8;
1428517904deSPeter Grehan 		}
1429517904deSPeter Grehan 		IGC_WRITE_REG_ARRAY(hw, IGC_IVAR0, index, ivar);
1430517904deSPeter Grehan 		adapter->que_mask |= tx_que->eims;
1431517904deSPeter Grehan 	}
1432517904deSPeter Grehan 
1433517904deSPeter Grehan 	/* And for the link interrupt */
1434517904deSPeter Grehan 	ivar = (adapter->linkvec | IGC_IVAR_VALID) << 8;
1435517904deSPeter Grehan 	adapter->link_mask = 1 << adapter->linkvec;
1436517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_IVAR_MISC, ivar);
1437517904deSPeter Grehan 
1438517904deSPeter Grehan 	/* Set the starting interrupt rate */
1439517904deSPeter Grehan 	if (igc_max_interrupt_rate > 0)
1440517904deSPeter Grehan 		newitr = (4000000 / igc_max_interrupt_rate) & 0x7FFC;
1441517904deSPeter Grehan 
1442517904deSPeter Grehan 	newitr |= IGC_EITR_CNT_IGNR;
1443517904deSPeter Grehan 
1444517904deSPeter Grehan 	for (int i = 0; i < adapter->rx_num_queues; i++) {
1445517904deSPeter Grehan 		rx_que = &adapter->rx_queues[i];
1446517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_EITR(rx_que->msix), newitr);
1447517904deSPeter Grehan 	}
1448517904deSPeter Grehan 
1449517904deSPeter Grehan 	return;
1450517904deSPeter Grehan }
1451517904deSPeter Grehan 
1452517904deSPeter Grehan static void
1453517904deSPeter Grehan igc_free_pci_resources(if_ctx_t ctx)
1454517904deSPeter Grehan {
1455517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1456517904deSPeter Grehan 	struct igc_rx_queue *que = adapter->rx_queues;
1457517904deSPeter Grehan 	device_t dev = iflib_get_dev(ctx);
1458517904deSPeter Grehan 
1459517904deSPeter Grehan 	/* Release all MSI-X queue resources */
1460517904deSPeter Grehan 	if (adapter->intr_type == IFLIB_INTR_MSIX)
1461517904deSPeter Grehan 		iflib_irq_free(ctx, &adapter->irq);
1462517904deSPeter Grehan 
1463517904deSPeter Grehan 	for (int i = 0; i < adapter->rx_num_queues; i++, que++) {
1464517904deSPeter Grehan 		iflib_irq_free(ctx, &que->que_irq);
1465517904deSPeter Grehan 	}
1466517904deSPeter Grehan 
1467517904deSPeter Grehan 	if (adapter->memory != NULL) {
1468517904deSPeter Grehan 		bus_release_resource(dev, SYS_RES_MEMORY,
1469517904deSPeter Grehan 		    rman_get_rid(adapter->memory), adapter->memory);
1470517904deSPeter Grehan 		adapter->memory = NULL;
1471517904deSPeter Grehan 	}
1472517904deSPeter Grehan 
1473517904deSPeter Grehan 	if (adapter->flash != NULL) {
1474517904deSPeter Grehan 		bus_release_resource(dev, SYS_RES_MEMORY,
1475517904deSPeter Grehan 		    rman_get_rid(adapter->flash), adapter->flash);
1476517904deSPeter Grehan 		adapter->flash = NULL;
1477517904deSPeter Grehan 	}
1478517904deSPeter Grehan 
1479517904deSPeter Grehan 	if (adapter->ioport != NULL) {
1480517904deSPeter Grehan 		bus_release_resource(dev, SYS_RES_IOPORT,
1481517904deSPeter Grehan 		    rman_get_rid(adapter->ioport), adapter->ioport);
1482517904deSPeter Grehan 		adapter->ioport = NULL;
1483517904deSPeter Grehan 	}
1484517904deSPeter Grehan }
1485517904deSPeter Grehan 
1486517904deSPeter Grehan /* Set up MSI or MSI-X */
1487517904deSPeter Grehan static int
1488517904deSPeter Grehan igc_setup_msix(if_ctx_t ctx)
1489517904deSPeter Grehan {
1490517904deSPeter Grehan 	return (0);
1491517904deSPeter Grehan }
1492517904deSPeter Grehan 
1493517904deSPeter Grehan /*********************************************************************
1494517904deSPeter Grehan  *
1495517904deSPeter Grehan  *  Initialize the DMA Coalescing feature
1496517904deSPeter Grehan  *
1497517904deSPeter Grehan  **********************************************************************/
1498517904deSPeter Grehan static void
1499517904deSPeter Grehan igc_init_dmac(struct igc_adapter *adapter, u32 pba)
1500517904deSPeter Grehan {
1501517904deSPeter Grehan 	device_t	dev = adapter->dev;
1502517904deSPeter Grehan 	struct igc_hw *hw = &adapter->hw;
1503517904deSPeter Grehan 	u32 		dmac, reg = ~IGC_DMACR_DMAC_EN;
1504517904deSPeter Grehan 	u16		hwm;
1505517904deSPeter Grehan 	u16		max_frame_size;
1506517904deSPeter Grehan 	int		status;
1507517904deSPeter Grehan 
1508517904deSPeter Grehan 	max_frame_size = adapter->shared->isc_max_frame_size;
1509517904deSPeter Grehan 
1510517904deSPeter Grehan 	if (adapter->dmac == 0) { /* Disabling it */
1511517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_DMACR, reg);
1512517904deSPeter Grehan 		return;
1513517904deSPeter Grehan 	} else
1514517904deSPeter Grehan 		device_printf(dev, "DMA Coalescing enabled\n");
1515517904deSPeter Grehan 
1516517904deSPeter Grehan 	/* Set starting threshold */
1517517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_DMCTXTH, 0);
1518517904deSPeter Grehan 
1519517904deSPeter Grehan 	hwm = 64 * pba - max_frame_size / 16;
1520517904deSPeter Grehan 	if (hwm < 64 * (pba - 6))
1521517904deSPeter Grehan 		hwm = 64 * (pba - 6);
1522517904deSPeter Grehan 	reg = IGC_READ_REG(hw, IGC_FCRTC);
1523517904deSPeter Grehan 	reg &= ~IGC_FCRTC_RTH_COAL_MASK;
1524517904deSPeter Grehan 	reg |= ((hwm << IGC_FCRTC_RTH_COAL_SHIFT)
1525517904deSPeter Grehan 		& IGC_FCRTC_RTH_COAL_MASK);
1526517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_FCRTC, reg);
1527517904deSPeter Grehan 
1528517904deSPeter Grehan 	dmac = pba - max_frame_size / 512;
1529517904deSPeter Grehan 	if (dmac < pba - 10)
1530517904deSPeter Grehan 		dmac = pba - 10;
1531517904deSPeter Grehan 	reg = IGC_READ_REG(hw, IGC_DMACR);
1532517904deSPeter Grehan 	reg &= ~IGC_DMACR_DMACTHR_MASK;
1533517904deSPeter Grehan 	reg |= ((dmac << IGC_DMACR_DMACTHR_SHIFT)
1534517904deSPeter Grehan 		& IGC_DMACR_DMACTHR_MASK);
1535517904deSPeter Grehan 
1536517904deSPeter Grehan 	/* transition to L0x or L1 if available..*/
1537517904deSPeter Grehan 	reg |= (IGC_DMACR_DMAC_EN | IGC_DMACR_DMAC_LX_MASK);
1538517904deSPeter Grehan 
1539517904deSPeter Grehan 	/* Check if status is 2.5Gb backplane connection
1540517904deSPeter Grehan 	 * before configuration of watchdog timer, which is
1541517904deSPeter Grehan 	 * in msec values in 12.8usec intervals
1542517904deSPeter Grehan 	 * watchdog timer= msec values in 32usec intervals
1543517904deSPeter Grehan 	 * for non 2.5Gb connection
1544517904deSPeter Grehan 	 */
1545517904deSPeter Grehan 	status = IGC_READ_REG(hw, IGC_STATUS);
1546517904deSPeter Grehan 	if ((status & IGC_STATUS_2P5_SKU) &&
1547517904deSPeter Grehan 	    (!(status & IGC_STATUS_2P5_SKU_OVER)))
1548517904deSPeter Grehan 		reg |= ((adapter->dmac * 5) >> 6);
1549517904deSPeter Grehan 	else
1550517904deSPeter Grehan 		reg |= (adapter->dmac >> 5);
1551517904deSPeter Grehan 
1552517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_DMACR, reg);
1553517904deSPeter Grehan 
1554517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_DMCRTRH, 0);
1555517904deSPeter Grehan 
1556517904deSPeter Grehan 	/* Set the interval before transition */
1557517904deSPeter Grehan 	reg = IGC_READ_REG(hw, IGC_DMCTLX);
1558517904deSPeter Grehan 	reg |= IGC_DMCTLX_DCFLUSH_DIS;
1559517904deSPeter Grehan 
1560517904deSPeter Grehan 	/*
1561517904deSPeter Grehan 	** in 2.5Gb connection, TTLX unit is 0.4 usec
1562517904deSPeter Grehan 	** which is 0x4*2 = 0xA. But delay is still 4 usec
1563517904deSPeter Grehan 	*/
1564517904deSPeter Grehan 	status = IGC_READ_REG(hw, IGC_STATUS);
1565517904deSPeter Grehan 	if ((status & IGC_STATUS_2P5_SKU) &&
1566517904deSPeter Grehan 	    (!(status & IGC_STATUS_2P5_SKU_OVER)))
1567517904deSPeter Grehan 		reg |= 0xA;
1568517904deSPeter Grehan 	else
1569517904deSPeter Grehan 		reg |= 0x4;
1570517904deSPeter Grehan 
1571517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_DMCTLX, reg);
1572517904deSPeter Grehan 
1573517904deSPeter Grehan 	/* free space in tx packet buffer to wake from DMA coal */
1574517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_DMCTXTH, (IGC_TXPBSIZE -
1575517904deSPeter Grehan 	    (2 * max_frame_size)) >> 6);
1576517904deSPeter Grehan 
1577517904deSPeter Grehan 	/* make low power state decision controlled by DMA coal */
1578517904deSPeter Grehan 	reg = IGC_READ_REG(hw, IGC_PCIEMISC);
1579517904deSPeter Grehan 	reg &= ~IGC_PCIEMISC_LX_DECISION;
1580517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_PCIEMISC, reg);
1581517904deSPeter Grehan }
1582517904deSPeter Grehan 
1583517904deSPeter Grehan /*********************************************************************
1584517904deSPeter Grehan  *
1585517904deSPeter Grehan  *  Initialize the hardware to a configuration as specified by the
1586517904deSPeter Grehan  *  adapter structure.
1587517904deSPeter Grehan  *
1588517904deSPeter Grehan  **********************************************************************/
1589517904deSPeter Grehan static void
1590517904deSPeter Grehan igc_reset(if_ctx_t ctx)
1591517904deSPeter Grehan {
1592517904deSPeter Grehan 	device_t dev = iflib_get_dev(ctx);
1593517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1594517904deSPeter Grehan 	struct igc_hw *hw = &adapter->hw;
15959b88ecd6SKevin Bowling 	u32 rx_buffer_size;
1596517904deSPeter Grehan 	u32 pba;
1597517904deSPeter Grehan 
1598517904deSPeter Grehan 	INIT_DEBUGOUT("igc_reset: begin");
1599517904deSPeter Grehan 	/* Let the firmware know the OS is in control */
1600517904deSPeter Grehan 	igc_get_hw_control(adapter);
1601517904deSPeter Grehan 
1602517904deSPeter Grehan 	/*
1603517904deSPeter Grehan 	 * Packet Buffer Allocation (PBA)
1604517904deSPeter Grehan 	 * Writing PBA sets the receive portion of the buffer
1605517904deSPeter Grehan 	 * the remainder is used for the transmit buffer.
1606517904deSPeter Grehan 	 */
1607517904deSPeter Grehan 	pba = IGC_PBA_34K;
1608517904deSPeter Grehan 
1609517904deSPeter Grehan 	INIT_DEBUGOUT1("igc_reset: pba=%dK",pba);
1610517904deSPeter Grehan 
1611517904deSPeter Grehan 	/*
1612517904deSPeter Grehan 	 * These parameters control the automatic generation (Tx) and
1613517904deSPeter Grehan 	 * response (Rx) to Ethernet PAUSE frames.
1614517904deSPeter Grehan 	 * - High water mark should allow for at least two frames to be
1615517904deSPeter Grehan 	 *   received after sending an XOFF.
1616517904deSPeter Grehan 	 * - Low water mark works best when it is very near the high water mark.
1617517904deSPeter Grehan 	 *   This allows the receiver to restart by sending XON when it has
1618517904deSPeter Grehan 	 *   drained a bit. Here we use an arbitrary value of 1500 which will
1619517904deSPeter Grehan 	 *   restart after one full frame is pulled from the buffer. There
1620517904deSPeter Grehan 	 *   could be several smaller frames in the buffer and if so they will
1621517904deSPeter Grehan 	 *   not trigger the XON until their total number reduces the buffer
1622517904deSPeter Grehan 	 *   by 1500.
1623517904deSPeter Grehan 	 * - The pause time is fairly large at 1000 x 512ns = 512 usec.
1624517904deSPeter Grehan 	 */
1625517904deSPeter Grehan 	rx_buffer_size = (pba & 0xffff) << 10;
1626517904deSPeter Grehan 	hw->fc.high_water = rx_buffer_size -
1627517904deSPeter Grehan 	    roundup2(adapter->hw.mac.max_frame_size, 1024);
1628517904deSPeter Grehan 	/* 16-byte granularity */
1629517904deSPeter Grehan 	hw->fc.low_water = hw->fc.high_water - 16;
1630517904deSPeter Grehan 
1631517904deSPeter Grehan 	if (adapter->fc) /* locally set flow control value? */
1632517904deSPeter Grehan 		hw->fc.requested_mode = adapter->fc;
1633517904deSPeter Grehan 	else
1634517904deSPeter Grehan 		hw->fc.requested_mode = igc_fc_full;
1635517904deSPeter Grehan 
1636517904deSPeter Grehan 	hw->fc.pause_time = IGC_FC_PAUSE_TIME;
1637517904deSPeter Grehan 
1638517904deSPeter Grehan 	hw->fc.send_xon = true;
1639517904deSPeter Grehan 
1640517904deSPeter Grehan 	/* Issue a global reset */
1641517904deSPeter Grehan 	igc_reset_hw(hw);
1642517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_WUC, 0);
1643517904deSPeter Grehan 
1644517904deSPeter Grehan 	/* and a re-init */
1645517904deSPeter Grehan 	if (igc_init_hw(hw) < 0) {
1646517904deSPeter Grehan 		device_printf(dev, "Hardware Initialization Failed\n");
1647517904deSPeter Grehan 		return;
1648517904deSPeter Grehan 	}
1649517904deSPeter Grehan 
1650517904deSPeter Grehan 	/* Setup DMA Coalescing */
1651517904deSPeter Grehan 	igc_init_dmac(adapter, pba);
1652517904deSPeter Grehan 
1653517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_VET, ETHERTYPE_VLAN);
1654517904deSPeter Grehan 	igc_get_phy_info(hw);
1655517904deSPeter Grehan 	igc_check_for_link(hw);
1656517904deSPeter Grehan }
1657517904deSPeter Grehan 
1658517904deSPeter Grehan /*
1659517904deSPeter Grehan  * Initialise the RSS mapping for NICs that support multiple transmit/
1660517904deSPeter Grehan  * receive rings.
1661517904deSPeter Grehan  */
1662517904deSPeter Grehan 
1663517904deSPeter Grehan #define RSSKEYLEN 10
1664517904deSPeter Grehan static void
1665517904deSPeter Grehan igc_initialize_rss_mapping(struct igc_adapter *adapter)
1666517904deSPeter Grehan {
1667517904deSPeter Grehan 	struct igc_hw *hw = &adapter->hw;
1668517904deSPeter Grehan 	int i;
1669517904deSPeter Grehan 	int queue_id;
1670517904deSPeter Grehan 	u32 reta;
1671517904deSPeter Grehan 	u32 rss_key[RSSKEYLEN], mrqc, shift = 0;
1672517904deSPeter Grehan 
1673517904deSPeter Grehan 	/*
1674517904deSPeter Grehan 	 * The redirection table controls which destination
1675517904deSPeter Grehan 	 * queue each bucket redirects traffic to.
1676517904deSPeter Grehan 	 * Each DWORD represents four queues, with the LSB
1677517904deSPeter Grehan 	 * being the first queue in the DWORD.
1678517904deSPeter Grehan 	 *
1679517904deSPeter Grehan 	 * This just allocates buckets to queues using round-robin
1680517904deSPeter Grehan 	 * allocation.
1681517904deSPeter Grehan 	 *
1682517904deSPeter Grehan 	 * NOTE: It Just Happens to line up with the default
1683517904deSPeter Grehan 	 * RSS allocation method.
1684517904deSPeter Grehan 	 */
1685517904deSPeter Grehan 
1686517904deSPeter Grehan 	/* Warning FM follows */
1687517904deSPeter Grehan 	reta = 0;
1688517904deSPeter Grehan 	for (i = 0; i < 128; i++) {
1689517904deSPeter Grehan #ifdef RSS
1690517904deSPeter Grehan 		queue_id = rss_get_indirection_to_bucket(i);
1691517904deSPeter Grehan 		/*
1692517904deSPeter Grehan 		 * If we have more queues than buckets, we'll
1693517904deSPeter Grehan 		 * end up mapping buckets to a subset of the
1694517904deSPeter Grehan 		 * queues.
1695517904deSPeter Grehan 		 *
1696517904deSPeter Grehan 		 * If we have more buckets than queues, we'll
1697517904deSPeter Grehan 		 * end up instead assigning multiple buckets
1698517904deSPeter Grehan 		 * to queues.
1699517904deSPeter Grehan 		 *
1700517904deSPeter Grehan 		 * Both are suboptimal, but we need to handle
1701517904deSPeter Grehan 		 * the case so we don't go out of bounds
1702517904deSPeter Grehan 		 * indexing arrays and such.
1703517904deSPeter Grehan 		 */
1704517904deSPeter Grehan 		queue_id = queue_id % adapter->rx_num_queues;
1705517904deSPeter Grehan #else
1706517904deSPeter Grehan 		queue_id = (i % adapter->rx_num_queues);
1707517904deSPeter Grehan #endif
1708517904deSPeter Grehan 		/* Adjust if required */
1709517904deSPeter Grehan 		queue_id = queue_id << shift;
1710517904deSPeter Grehan 
1711517904deSPeter Grehan 		/*
1712517904deSPeter Grehan 		 * The low 8 bits are for hash value (n+0);
1713517904deSPeter Grehan 		 * The next 8 bits are for hash value (n+1), etc.
1714517904deSPeter Grehan 		 */
1715517904deSPeter Grehan 		reta = reta >> 8;
1716517904deSPeter Grehan 		reta = reta | ( ((uint32_t) queue_id) << 24);
1717517904deSPeter Grehan 		if ((i & 3) == 3) {
1718517904deSPeter Grehan 			IGC_WRITE_REG(hw, IGC_RETA(i >> 2), reta);
1719517904deSPeter Grehan 			reta = 0;
1720517904deSPeter Grehan 		}
1721517904deSPeter Grehan 	}
1722517904deSPeter Grehan 
1723517904deSPeter Grehan 	/* Now fill in hash table */
1724517904deSPeter Grehan 
1725517904deSPeter Grehan 	/*
1726517904deSPeter Grehan 	 * MRQC: Multiple Receive Queues Command
1727517904deSPeter Grehan 	 * Set queuing to RSS control, number depends on the device.
1728517904deSPeter Grehan 	 */
1729517904deSPeter Grehan 	mrqc = IGC_MRQC_ENABLE_RSS_4Q;
1730517904deSPeter Grehan 
1731517904deSPeter Grehan #ifdef RSS
1732517904deSPeter Grehan 	/* XXX ew typecasting */
1733517904deSPeter Grehan 	rss_getkey((uint8_t *) &rss_key);
1734517904deSPeter Grehan #else
1735517904deSPeter Grehan 	arc4rand(&rss_key, sizeof(rss_key), 0);
1736517904deSPeter Grehan #endif
1737517904deSPeter Grehan 	for (i = 0; i < RSSKEYLEN; i++)
1738517904deSPeter Grehan 		IGC_WRITE_REG_ARRAY(hw, IGC_RSSRK(0), i, rss_key[i]);
1739517904deSPeter Grehan 
1740517904deSPeter Grehan 	/*
1741517904deSPeter Grehan 	 * Configure the RSS fields to hash upon.
1742517904deSPeter Grehan 	 */
1743517904deSPeter Grehan 	mrqc |= (IGC_MRQC_RSS_FIELD_IPV4 |
1744517904deSPeter Grehan 	    IGC_MRQC_RSS_FIELD_IPV4_TCP);
1745517904deSPeter Grehan 	mrqc |= (IGC_MRQC_RSS_FIELD_IPV6 |
1746517904deSPeter Grehan 	    IGC_MRQC_RSS_FIELD_IPV6_TCP);
1747517904deSPeter Grehan 	mrqc |=( IGC_MRQC_RSS_FIELD_IPV4_UDP |
1748517904deSPeter Grehan 	    IGC_MRQC_RSS_FIELD_IPV6_UDP);
1749517904deSPeter Grehan 	mrqc |=( IGC_MRQC_RSS_FIELD_IPV6_UDP_EX |
1750517904deSPeter Grehan 	    IGC_MRQC_RSS_FIELD_IPV6_TCP_EX);
1751517904deSPeter Grehan 
1752517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_MRQC, mrqc);
1753517904deSPeter Grehan }
1754517904deSPeter Grehan 
1755517904deSPeter Grehan /*********************************************************************
1756517904deSPeter Grehan  *
1757517904deSPeter Grehan  *  Setup networking device structure and register interface media.
1758517904deSPeter Grehan  *
1759517904deSPeter Grehan  **********************************************************************/
1760517904deSPeter Grehan static int
1761517904deSPeter Grehan igc_setup_interface(if_ctx_t ctx)
1762517904deSPeter Grehan {
1763ec22a3a2SJustin Hibbits 	if_t ifp = iflib_get_ifp(ctx);
1764517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1765517904deSPeter Grehan 	if_softc_ctx_t scctx = adapter->shared;
1766517904deSPeter Grehan 
1767517904deSPeter Grehan 	INIT_DEBUGOUT("igc_setup_interface: begin");
1768517904deSPeter Grehan 
1769517904deSPeter Grehan 	/* Single Queue */
1770517904deSPeter Grehan 	if (adapter->tx_num_queues == 1) {
1771517904deSPeter Grehan 		if_setsendqlen(ifp, scctx->isc_ntxd[0] - 1);
1772517904deSPeter Grehan 		if_setsendqready(ifp);
1773517904deSPeter Grehan 	}
1774517904deSPeter Grehan 
1775517904deSPeter Grehan 	/*
1776517904deSPeter Grehan 	 * Specify the media types supported by this adapter and register
1777517904deSPeter Grehan 	 * callbacks to update media and link information
1778517904deSPeter Grehan 	 */
1779517904deSPeter Grehan 	ifmedia_add(adapter->media, IFM_ETHER | IFM_10_T, 0, NULL);
1780517904deSPeter Grehan 	ifmedia_add(adapter->media, IFM_ETHER | IFM_10_T | IFM_FDX, 0, NULL);
1781517904deSPeter Grehan 	ifmedia_add(adapter->media, IFM_ETHER | IFM_100_TX, 0, NULL);
1782517904deSPeter Grehan 	ifmedia_add(adapter->media, IFM_ETHER | IFM_100_TX | IFM_FDX, 0, NULL);
1783517904deSPeter Grehan 	ifmedia_add(adapter->media, IFM_ETHER | IFM_1000_T | IFM_FDX, 0, NULL);
1784517904deSPeter Grehan 	ifmedia_add(adapter->media, IFM_ETHER | IFM_1000_T, 0, NULL);
1785517904deSPeter Grehan 	ifmedia_add(adapter->media, IFM_ETHER | IFM_2500_T, 0, NULL);
1786517904deSPeter Grehan 
1787517904deSPeter Grehan 	ifmedia_add(adapter->media, IFM_ETHER | IFM_AUTO, 0, NULL);
1788517904deSPeter Grehan 	ifmedia_set(adapter->media, IFM_ETHER | IFM_AUTO);
1789517904deSPeter Grehan 	return (0);
1790517904deSPeter Grehan }
1791517904deSPeter Grehan 
1792517904deSPeter Grehan static int
1793517904deSPeter Grehan igc_if_tx_queues_alloc(if_ctx_t ctx, caddr_t *vaddrs, uint64_t *paddrs, int ntxqs, int ntxqsets)
1794517904deSPeter Grehan {
1795517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1796517904deSPeter Grehan 	if_softc_ctx_t scctx = adapter->shared;
1797517904deSPeter Grehan 	int error = IGC_SUCCESS;
1798517904deSPeter Grehan 	struct igc_tx_queue *que;
1799517904deSPeter Grehan 	int i, j;
1800517904deSPeter Grehan 
1801517904deSPeter Grehan 	MPASS(adapter->tx_num_queues > 0);
1802517904deSPeter Grehan 	MPASS(adapter->tx_num_queues == ntxqsets);
1803517904deSPeter Grehan 
1804517904deSPeter Grehan 	/* First allocate the top level queue structs */
1805517904deSPeter Grehan 	if (!(adapter->tx_queues =
1806517904deSPeter Grehan 	    (struct igc_tx_queue *) malloc(sizeof(struct igc_tx_queue) *
1807517904deSPeter Grehan 	    adapter->tx_num_queues, M_DEVBUF, M_NOWAIT | M_ZERO))) {
1808517904deSPeter Grehan 		device_printf(iflib_get_dev(ctx), "Unable to allocate queue memory\n");
1809517904deSPeter Grehan 		return(ENOMEM);
1810517904deSPeter Grehan 	}
1811517904deSPeter Grehan 
1812517904deSPeter Grehan 	for (i = 0, que = adapter->tx_queues; i < adapter->tx_num_queues; i++, que++) {
1813517904deSPeter Grehan 		/* Set up some basics */
1814517904deSPeter Grehan 
1815517904deSPeter Grehan 		struct tx_ring *txr = &que->txr;
1816517904deSPeter Grehan 		txr->adapter = que->adapter = adapter;
1817517904deSPeter Grehan 		que->me = txr->me =  i;
1818517904deSPeter Grehan 
1819517904deSPeter Grehan 		/* Allocate report status array */
1820517904deSPeter Grehan 		if (!(txr->tx_rsq = (qidx_t *) malloc(sizeof(qidx_t) * scctx->isc_ntxd[0], M_DEVBUF, M_NOWAIT | M_ZERO))) {
1821517904deSPeter Grehan 			device_printf(iflib_get_dev(ctx), "failed to allocate rs_idxs memory\n");
1822517904deSPeter Grehan 			error = ENOMEM;
1823517904deSPeter Grehan 			goto fail;
1824517904deSPeter Grehan 		}
1825517904deSPeter Grehan 		for (j = 0; j < scctx->isc_ntxd[0]; j++)
1826517904deSPeter Grehan 			txr->tx_rsq[j] = QIDX_INVALID;
1827517904deSPeter Grehan 		/* get the virtual and physical address of the hardware queues */
1828517904deSPeter Grehan 		txr->tx_base = (struct igc_tx_desc *)vaddrs[i*ntxqs];
1829517904deSPeter Grehan 		txr->tx_paddr = paddrs[i*ntxqs];
1830517904deSPeter Grehan 	}
1831517904deSPeter Grehan 
1832517904deSPeter Grehan 	if (bootverbose)
1833517904deSPeter Grehan 		device_printf(iflib_get_dev(ctx),
1834517904deSPeter Grehan 		    "allocated for %d tx_queues\n", adapter->tx_num_queues);
1835517904deSPeter Grehan 	return (0);
1836517904deSPeter Grehan fail:
1837517904deSPeter Grehan 	igc_if_queues_free(ctx);
1838517904deSPeter Grehan 	return (error);
1839517904deSPeter Grehan }
1840517904deSPeter Grehan 
1841517904deSPeter Grehan static int
1842517904deSPeter Grehan igc_if_rx_queues_alloc(if_ctx_t ctx, caddr_t *vaddrs, uint64_t *paddrs, int nrxqs, int nrxqsets)
1843517904deSPeter Grehan {
1844517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1845517904deSPeter Grehan 	int error = IGC_SUCCESS;
1846517904deSPeter Grehan 	struct igc_rx_queue *que;
1847517904deSPeter Grehan 	int i;
1848517904deSPeter Grehan 
1849517904deSPeter Grehan 	MPASS(adapter->rx_num_queues > 0);
1850517904deSPeter Grehan 	MPASS(adapter->rx_num_queues == nrxqsets);
1851517904deSPeter Grehan 
1852517904deSPeter Grehan 	/* First allocate the top level queue structs */
1853517904deSPeter Grehan 	if (!(adapter->rx_queues =
1854517904deSPeter Grehan 	    (struct igc_rx_queue *) malloc(sizeof(struct igc_rx_queue) *
1855517904deSPeter Grehan 	    adapter->rx_num_queues, M_DEVBUF, M_NOWAIT | M_ZERO))) {
1856517904deSPeter Grehan 		device_printf(iflib_get_dev(ctx), "Unable to allocate queue memory\n");
1857517904deSPeter Grehan 		error = ENOMEM;
1858517904deSPeter Grehan 		goto fail;
1859517904deSPeter Grehan 	}
1860517904deSPeter Grehan 
1861517904deSPeter Grehan 	for (i = 0, que = adapter->rx_queues; i < nrxqsets; i++, que++) {
1862517904deSPeter Grehan 		/* Set up some basics */
1863517904deSPeter Grehan 		struct rx_ring *rxr = &que->rxr;
1864517904deSPeter Grehan 		rxr->adapter = que->adapter = adapter;
1865517904deSPeter Grehan 		rxr->que = que;
1866517904deSPeter Grehan 		que->me = rxr->me =  i;
1867517904deSPeter Grehan 
1868517904deSPeter Grehan 		/* get the virtual and physical address of the hardware queues */
1869517904deSPeter Grehan 		rxr->rx_base = (union igc_rx_desc_extended *)vaddrs[i*nrxqs];
1870517904deSPeter Grehan 		rxr->rx_paddr = paddrs[i*nrxqs];
1871517904deSPeter Grehan 	}
1872517904deSPeter Grehan 
1873517904deSPeter Grehan 	if (bootverbose)
1874517904deSPeter Grehan 		device_printf(iflib_get_dev(ctx),
1875517904deSPeter Grehan 		    "allocated for %d rx_queues\n", adapter->rx_num_queues);
1876517904deSPeter Grehan 
1877517904deSPeter Grehan 	return (0);
1878517904deSPeter Grehan fail:
1879517904deSPeter Grehan 	igc_if_queues_free(ctx);
1880517904deSPeter Grehan 	return (error);
1881517904deSPeter Grehan }
1882517904deSPeter Grehan 
1883517904deSPeter Grehan static void
1884517904deSPeter Grehan igc_if_queues_free(if_ctx_t ctx)
1885517904deSPeter Grehan {
1886517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1887517904deSPeter Grehan 	struct igc_tx_queue *tx_que = adapter->tx_queues;
1888517904deSPeter Grehan 	struct igc_rx_queue *rx_que = adapter->rx_queues;
1889517904deSPeter Grehan 
1890517904deSPeter Grehan 	if (tx_que != NULL) {
1891517904deSPeter Grehan 		for (int i = 0; i < adapter->tx_num_queues; i++, tx_que++) {
1892517904deSPeter Grehan 			struct tx_ring *txr = &tx_que->txr;
1893517904deSPeter Grehan 			if (txr->tx_rsq == NULL)
1894517904deSPeter Grehan 				break;
1895517904deSPeter Grehan 
1896517904deSPeter Grehan 			free(txr->tx_rsq, M_DEVBUF);
1897517904deSPeter Grehan 			txr->tx_rsq = NULL;
1898517904deSPeter Grehan 		}
1899517904deSPeter Grehan 		free(adapter->tx_queues, M_DEVBUF);
1900517904deSPeter Grehan 		adapter->tx_queues = NULL;
1901517904deSPeter Grehan 	}
1902517904deSPeter Grehan 
1903517904deSPeter Grehan 	if (rx_que != NULL) {
1904517904deSPeter Grehan 		free(adapter->rx_queues, M_DEVBUF);
1905517904deSPeter Grehan 		adapter->rx_queues = NULL;
1906517904deSPeter Grehan 	}
1907517904deSPeter Grehan 
1908517904deSPeter Grehan 	igc_release_hw_control(adapter);
1909517904deSPeter Grehan 
1910517904deSPeter Grehan 	if (adapter->mta != NULL) {
1911517904deSPeter Grehan 		free(adapter->mta, M_DEVBUF);
1912517904deSPeter Grehan 	}
1913517904deSPeter Grehan }
1914517904deSPeter Grehan 
1915517904deSPeter Grehan /*********************************************************************
1916517904deSPeter Grehan  *
1917517904deSPeter Grehan  *  Enable transmit unit.
1918517904deSPeter Grehan  *
1919517904deSPeter Grehan  **********************************************************************/
1920517904deSPeter Grehan static void
1921517904deSPeter Grehan igc_initialize_transmit_unit(if_ctx_t ctx)
1922517904deSPeter Grehan {
1923517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1924517904deSPeter Grehan 	if_softc_ctx_t scctx = adapter->shared;
1925517904deSPeter Grehan 	struct igc_tx_queue *que;
1926517904deSPeter Grehan 	struct tx_ring	*txr;
1927517904deSPeter Grehan 	struct igc_hw	*hw = &adapter->hw;
1928517904deSPeter Grehan 	u32 tctl, txdctl = 0;
1929517904deSPeter Grehan 
1930517904deSPeter Grehan 	INIT_DEBUGOUT("igc_initialize_transmit_unit: begin");
1931517904deSPeter Grehan 
1932517904deSPeter Grehan 	for (int i = 0; i < adapter->tx_num_queues; i++, txr++) {
1933517904deSPeter Grehan 		u64 bus_addr;
1934517904deSPeter Grehan 		caddr_t offp, endp;
1935517904deSPeter Grehan 
1936517904deSPeter Grehan 		que = &adapter->tx_queues[i];
1937517904deSPeter Grehan 		txr = &que->txr;
1938517904deSPeter Grehan 		bus_addr = txr->tx_paddr;
1939517904deSPeter Grehan 
1940517904deSPeter Grehan 		/* Clear checksum offload context. */
1941517904deSPeter Grehan 		offp = (caddr_t)&txr->csum_flags;
1942517904deSPeter Grehan 		endp = (caddr_t)(txr + 1);
1943517904deSPeter Grehan 		bzero(offp, endp - offp);
1944517904deSPeter Grehan 
1945517904deSPeter Grehan 		/* Base and Len of TX Ring */
1946517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_TDLEN(i),
1947517904deSPeter Grehan 		    scctx->isc_ntxd[0] * sizeof(struct igc_tx_desc));
1948517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_TDBAH(i),
1949517904deSPeter Grehan 		    (u32)(bus_addr >> 32));
1950517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_TDBAL(i),
1951517904deSPeter Grehan 		    (u32)bus_addr);
1952517904deSPeter Grehan 		/* Init the HEAD/TAIL indices */
1953517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_TDT(i), 0);
1954517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_TDH(i), 0);
1955517904deSPeter Grehan 
1956517904deSPeter Grehan 		HW_DEBUGOUT2("Base = %x, Length = %x\n",
1957517904deSPeter Grehan 		    IGC_READ_REG(&adapter->hw, IGC_TDBAL(i)),
1958517904deSPeter Grehan 		    IGC_READ_REG(&adapter->hw, IGC_TDLEN(i)));
1959517904deSPeter Grehan 
1960517904deSPeter Grehan 		txdctl = 0; /* clear txdctl */
1961517904deSPeter Grehan 		txdctl |= 0x1f; /* PTHRESH */
1962517904deSPeter Grehan 		txdctl |= 1 << 8; /* HTHRESH */
1963517904deSPeter Grehan 		txdctl |= 1 << 16;/* WTHRESH */
1964517904deSPeter Grehan 		txdctl |= 1 << 22; /* Reserved bit 22 must always be 1 */
1965517904deSPeter Grehan 		txdctl |= IGC_TXDCTL_GRAN;
1966517904deSPeter Grehan 		txdctl |= 1 << 25; /* LWTHRESH */
1967517904deSPeter Grehan 
1968517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_TXDCTL(i), txdctl);
1969517904deSPeter Grehan 	}
1970517904deSPeter Grehan 
1971517904deSPeter Grehan 	/* Program the Transmit Control Register */
1972517904deSPeter Grehan 	tctl = IGC_READ_REG(&adapter->hw, IGC_TCTL);
1973517904deSPeter Grehan 	tctl &= ~IGC_TCTL_CT;
1974517904deSPeter Grehan 	tctl |= (IGC_TCTL_PSP | IGC_TCTL_RTLC | IGC_TCTL_EN |
1975517904deSPeter Grehan 		   (IGC_COLLISION_THRESHOLD << IGC_CT_SHIFT));
1976517904deSPeter Grehan 
1977517904deSPeter Grehan 	/* This write will effectively turn on the transmit unit. */
1978517904deSPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_TCTL, tctl);
1979517904deSPeter Grehan }
1980517904deSPeter Grehan 
1981517904deSPeter Grehan /*********************************************************************
1982517904deSPeter Grehan  *
1983517904deSPeter Grehan  *  Enable receive unit.
1984517904deSPeter Grehan  *
1985517904deSPeter Grehan  **********************************************************************/
19860eb8cd1dSKevin Bowling #define BSIZEPKT_ROUNDUP	((1<<IGC_SRRCTL_BSIZEPKT_SHIFT)-1)
1987517904deSPeter Grehan 
1988517904deSPeter Grehan static void
1989517904deSPeter Grehan igc_initialize_receive_unit(if_ctx_t ctx)
1990517904deSPeter Grehan {
1991517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
1992517904deSPeter Grehan 	if_softc_ctx_t scctx = adapter->shared;
1993ec22a3a2SJustin Hibbits 	if_t ifp = iflib_get_ifp(ctx);
1994517904deSPeter Grehan 	struct igc_hw	*hw = &adapter->hw;
1995517904deSPeter Grehan 	struct igc_rx_queue *que;
1996517904deSPeter Grehan 	int i;
1997517904deSPeter Grehan 	u32 psize, rctl, rxcsum, srrctl = 0;
1998517904deSPeter Grehan 
1999517904deSPeter Grehan 	INIT_DEBUGOUT("igc_initialize_receive_units: begin");
2000517904deSPeter Grehan 
2001517904deSPeter Grehan 	/*
2002517904deSPeter Grehan 	 * Make sure receives are disabled while setting
2003517904deSPeter Grehan 	 * up the descriptor ring
2004517904deSPeter Grehan 	 */
2005517904deSPeter Grehan 	rctl = IGC_READ_REG(hw, IGC_RCTL);
2006517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_RCTL, rctl & ~IGC_RCTL_EN);
2007517904deSPeter Grehan 
2008517904deSPeter Grehan 	/* Setup the Receive Control Register */
2009517904deSPeter Grehan 	rctl &= ~(3 << IGC_RCTL_MO_SHIFT);
2010517904deSPeter Grehan 	rctl |= IGC_RCTL_EN | IGC_RCTL_BAM |
2011517904deSPeter Grehan 	    IGC_RCTL_LBM_NO | IGC_RCTL_RDMTS_HALF |
2012517904deSPeter Grehan 	    (hw->mac.mc_filter_type << IGC_RCTL_MO_SHIFT);
2013517904deSPeter Grehan 
2014517904deSPeter Grehan 	/* Do not store bad packets */
2015517904deSPeter Grehan 	rctl &= ~IGC_RCTL_SBP;
2016517904deSPeter Grehan 
2017517904deSPeter Grehan 	/* Enable Long Packet receive */
2018517904deSPeter Grehan 	if (if_getmtu(ifp) > ETHERMTU)
2019517904deSPeter Grehan 		rctl |= IGC_RCTL_LPE;
2020517904deSPeter Grehan 	else
2021517904deSPeter Grehan 		rctl &= ~IGC_RCTL_LPE;
2022517904deSPeter Grehan 
2023517904deSPeter Grehan 	/* Strip the CRC */
2024517904deSPeter Grehan 	if (!igc_disable_crc_stripping)
2025517904deSPeter Grehan 		rctl |= IGC_RCTL_SECRC;
2026517904deSPeter Grehan 
2027517904deSPeter Grehan 	/*
2028517904deSPeter Grehan 	 * Set the interrupt throttling rate. Value is calculated
2029517904deSPeter Grehan 	 * as DEFAULT_ITR = 1/(MAX_INTS_PER_SEC * 256ns)
2030517904deSPeter Grehan 	 */
2031517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_ITR, DEFAULT_ITR);
2032517904deSPeter Grehan 
2033517904deSPeter Grehan 	rxcsum = IGC_READ_REG(hw, IGC_RXCSUM);
2034517904deSPeter Grehan 	if (if_getcapenable(ifp) & IFCAP_RXCSUM) {
2035517904deSPeter Grehan 		rxcsum |= IGC_RXCSUM_CRCOFL;
2036517904deSPeter Grehan 		if (adapter->tx_num_queues > 1)
2037517904deSPeter Grehan 			rxcsum |= IGC_RXCSUM_PCSD;
2038517904deSPeter Grehan 		else
2039517904deSPeter Grehan 			rxcsum |= IGC_RXCSUM_IPPCSE;
2040517904deSPeter Grehan 	} else {
2041517904deSPeter Grehan 		if (adapter->tx_num_queues > 1)
2042517904deSPeter Grehan 			rxcsum |= IGC_RXCSUM_PCSD;
2043517904deSPeter Grehan 		else
2044517904deSPeter Grehan 			rxcsum &= ~IGC_RXCSUM_TUOFL;
2045517904deSPeter Grehan 	}
2046517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_RXCSUM, rxcsum);
2047517904deSPeter Grehan 
2048517904deSPeter Grehan 	if (adapter->rx_num_queues > 1)
2049517904deSPeter Grehan 		igc_initialize_rss_mapping(adapter);
2050517904deSPeter Grehan 
2051517904deSPeter Grehan 	if (if_getmtu(ifp) > ETHERMTU) {
2052517904deSPeter Grehan 		psize = scctx->isc_max_frame_size;
2053517904deSPeter Grehan 		/* are we on a vlan? */
2054ec22a3a2SJustin Hibbits 		if (if_vlantrunkinuse(ifp))
2055517904deSPeter Grehan 			psize += VLAN_TAG_SIZE;
2056517904deSPeter Grehan 		IGC_WRITE_REG(&adapter->hw, IGC_RLPML, psize);
2057517904deSPeter Grehan 	}
2058517904deSPeter Grehan 
20590eb8cd1dSKevin Bowling 	/* Set maximum packet buffer len */
20600eb8cd1dSKevin Bowling 	srrctl |= (adapter->rx_mbuf_sz + BSIZEPKT_ROUNDUP) >>
20610eb8cd1dSKevin Bowling 	    IGC_SRRCTL_BSIZEPKT_SHIFT;
20620eb8cd1dSKevin Bowling 	/* srrctl above overrides this but set the register to a sane value */
20630eb8cd1dSKevin Bowling 	rctl |= IGC_RCTL_SZ_2048;
20640eb8cd1dSKevin Bowling 
2065517904deSPeter Grehan 	/*
2066517904deSPeter Grehan 	 * If TX flow control is disabled and there's >1 queue defined,
2067517904deSPeter Grehan 	 * enable DROP.
2068517904deSPeter Grehan 	 *
2069517904deSPeter Grehan 	 * This drops frames rather than hanging the RX MAC for all queues.
2070517904deSPeter Grehan 	 */
2071517904deSPeter Grehan 	if ((adapter->rx_num_queues > 1) &&
2072517904deSPeter Grehan 	    (adapter->fc == igc_fc_none ||
2073517904deSPeter Grehan 	     adapter->fc == igc_fc_rx_pause)) {
2074517904deSPeter Grehan 		srrctl |= IGC_SRRCTL_DROP_EN;
2075517904deSPeter Grehan 	}
2076517904deSPeter Grehan 
2077517904deSPeter Grehan 	/* Setup the Base and Length of the Rx Descriptor Rings */
2078517904deSPeter Grehan 	for (i = 0, que = adapter->rx_queues; i < adapter->rx_num_queues; i++, que++) {
2079517904deSPeter Grehan 		struct rx_ring *rxr = &que->rxr;
2080517904deSPeter Grehan 		u64 bus_addr = rxr->rx_paddr;
2081517904deSPeter Grehan 		u32 rxdctl;
2082517904deSPeter Grehan 
2083517904deSPeter Grehan #ifdef notyet
2084517904deSPeter Grehan 		/* Configure for header split? -- ignore for now */
2085517904deSPeter Grehan 		rxr->hdr_split = igc_header_split;
2086517904deSPeter Grehan #else
2087517904deSPeter Grehan 		srrctl |= IGC_SRRCTL_DESCTYPE_ADV_ONEBUF;
2088517904deSPeter Grehan #endif
2089517904deSPeter Grehan 
2090517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_RDLEN(i),
2091517904deSPeter Grehan 			      scctx->isc_nrxd[0] * sizeof(struct igc_rx_desc));
2092517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_RDBAH(i),
2093517904deSPeter Grehan 			      (uint32_t)(bus_addr >> 32));
2094517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_RDBAL(i),
2095517904deSPeter Grehan 			      (uint32_t)bus_addr);
2096517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_SRRCTL(i), srrctl);
2097517904deSPeter Grehan 		/* Setup the Head and Tail Descriptor Pointers */
2098517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_RDH(i), 0);
2099517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_RDT(i), 0);
2100517904deSPeter Grehan 		/* Enable this Queue */
2101517904deSPeter Grehan 		rxdctl = IGC_READ_REG(hw, IGC_RXDCTL(i));
2102517904deSPeter Grehan 		rxdctl |= IGC_RXDCTL_QUEUE_ENABLE;
2103517904deSPeter Grehan 		rxdctl &= 0xFFF00000;
2104517904deSPeter Grehan 		rxdctl |= IGC_RX_PTHRESH;
2105517904deSPeter Grehan 		rxdctl |= IGC_RX_HTHRESH << 8;
2106517904deSPeter Grehan 		rxdctl |= IGC_RX_WTHRESH << 16;
2107517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_RXDCTL(i), rxdctl);
2108517904deSPeter Grehan 	}
2109517904deSPeter Grehan 
2110517904deSPeter Grehan 	/* Make sure VLAN Filters are off */
2111517904deSPeter Grehan 	rctl &= ~IGC_RCTL_VFE;
2112517904deSPeter Grehan 
2113517904deSPeter Grehan 	/* Write out the settings */
2114517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_RCTL, rctl);
2115517904deSPeter Grehan 
2116517904deSPeter Grehan 	return;
2117517904deSPeter Grehan }
2118517904deSPeter Grehan 
2119517904deSPeter Grehan static void
21202eaef8ecSKevin Bowling igc_setup_vlan_hw_support(if_ctx_t ctx)
2121517904deSPeter Grehan {
2122517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
2123517904deSPeter Grehan 	struct igc_hw *hw = &adapter->hw;
21242eaef8ecSKevin Bowling 	struct ifnet *ifp = iflib_get_ifp(ctx);
2125517904deSPeter Grehan 	u32 reg;
2126517904deSPeter Grehan 
21272eaef8ecSKevin Bowling 	/* igc hardware doesn't seem to implement VFTA for HWFILTER */
2128517904deSPeter Grehan 
21292eaef8ecSKevin Bowling 	if (if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING &&
21302eaef8ecSKevin Bowling 	    !igc_disable_crc_stripping) {
2131517904deSPeter Grehan 		reg = IGC_READ_REG(hw, IGC_CTRL);
2132517904deSPeter Grehan 		reg |= IGC_CTRL_VME;
2133517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_CTRL, reg);
21342eaef8ecSKevin Bowling 	} else {
21352eaef8ecSKevin Bowling 		reg = IGC_READ_REG(hw, IGC_CTRL);
21362eaef8ecSKevin Bowling 		reg &= ~IGC_CTRL_VME;
21372eaef8ecSKevin Bowling 		IGC_WRITE_REG(hw, IGC_CTRL, reg);
21382eaef8ecSKevin Bowling 	}
2139517904deSPeter Grehan }
2140517904deSPeter Grehan 
2141517904deSPeter Grehan static void
2142517904deSPeter Grehan igc_if_intr_enable(if_ctx_t ctx)
2143517904deSPeter Grehan {
2144517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
2145517904deSPeter Grehan 	struct igc_hw *hw = &adapter->hw;
2146517904deSPeter Grehan 	u32 mask;
2147517904deSPeter Grehan 
2148517904deSPeter Grehan 	if (__predict_true(adapter->intr_type == IFLIB_INTR_MSIX)) {
2149517904deSPeter Grehan 		mask = (adapter->que_mask | adapter->link_mask);
2150517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_EIAC, mask);
2151517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_EIAM, mask);
2152517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_EIMS, mask);
2153517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_IMS, IGC_IMS_LSC);
2154517904deSPeter Grehan 	} else
2155517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_IMS, IMS_ENABLE_MASK);
2156517904deSPeter Grehan 	IGC_WRITE_FLUSH(hw);
2157517904deSPeter Grehan }
2158517904deSPeter Grehan 
2159517904deSPeter Grehan static void
2160517904deSPeter Grehan igc_if_intr_disable(if_ctx_t ctx)
2161517904deSPeter Grehan {
2162517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
2163517904deSPeter Grehan 	struct igc_hw *hw = &adapter->hw;
2164517904deSPeter Grehan 
2165517904deSPeter Grehan 	if (__predict_true(adapter->intr_type == IFLIB_INTR_MSIX)) {
2166517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_EIMC, 0xffffffff);
2167517904deSPeter Grehan 		IGC_WRITE_REG(hw, IGC_EIAC, 0);
2168517904deSPeter Grehan 	}
2169517904deSPeter Grehan 	IGC_WRITE_REG(hw, IGC_IMC, 0xffffffff);
2170517904deSPeter Grehan 	IGC_WRITE_FLUSH(hw);
2171517904deSPeter Grehan }
2172517904deSPeter Grehan 
2173517904deSPeter Grehan /*
2174517904deSPeter Grehan  * igc_get_hw_control sets the {CTRL_EXT|FWSM}:DRV_LOAD bit.
2175517904deSPeter Grehan  * For ASF and Pass Through versions of f/w this means
2176517904deSPeter Grehan  * that the driver is loaded. For AMT version type f/w
2177517904deSPeter Grehan  * this means that the network i/f is open.
2178517904deSPeter Grehan  */
2179517904deSPeter Grehan static void
2180517904deSPeter Grehan igc_get_hw_control(struct igc_adapter *adapter)
2181517904deSPeter Grehan {
2182517904deSPeter Grehan 	u32 ctrl_ext;
2183517904deSPeter Grehan 
2184517904deSPeter Grehan 	if (adapter->vf_ifp)
2185517904deSPeter Grehan 		return;
2186517904deSPeter Grehan 
2187517904deSPeter Grehan 	ctrl_ext = IGC_READ_REG(&adapter->hw, IGC_CTRL_EXT);
2188517904deSPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_CTRL_EXT,
2189517904deSPeter Grehan 	    ctrl_ext | IGC_CTRL_EXT_DRV_LOAD);
2190517904deSPeter Grehan }
2191517904deSPeter Grehan 
2192517904deSPeter Grehan /*
2193517904deSPeter Grehan  * igc_release_hw_control resets {CTRL_EXT|FWSM}:DRV_LOAD bit.
2194517904deSPeter Grehan  * For ASF and Pass Through versions of f/w this means that
2195517904deSPeter Grehan  * the driver is no longer loaded. For AMT versions of the
2196517904deSPeter Grehan  * f/w this means that the network i/f is closed.
2197517904deSPeter Grehan  */
2198517904deSPeter Grehan static void
2199517904deSPeter Grehan igc_release_hw_control(struct igc_adapter *adapter)
2200517904deSPeter Grehan {
2201517904deSPeter Grehan 	u32 ctrl_ext;
2202517904deSPeter Grehan 
2203517904deSPeter Grehan 	ctrl_ext = IGC_READ_REG(&adapter->hw, IGC_CTRL_EXT);
2204517904deSPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_CTRL_EXT,
2205517904deSPeter Grehan 	    ctrl_ext & ~IGC_CTRL_EXT_DRV_LOAD);
2206517904deSPeter Grehan 	return;
2207517904deSPeter Grehan }
2208517904deSPeter Grehan 
2209517904deSPeter Grehan static int
2210517904deSPeter Grehan igc_is_valid_ether_addr(u8 *addr)
2211517904deSPeter Grehan {
2212517904deSPeter Grehan 	char zero_addr[6] = { 0, 0, 0, 0, 0, 0 };
2213517904deSPeter Grehan 
2214517904deSPeter Grehan 	if ((addr[0] & 1) || (!bcmp(addr, zero_addr, ETHER_ADDR_LEN))) {
2215517904deSPeter Grehan 		return (false);
2216517904deSPeter Grehan 	}
2217517904deSPeter Grehan 
2218517904deSPeter Grehan 	return (true);
2219517904deSPeter Grehan }
2220517904deSPeter Grehan 
2221517904deSPeter Grehan /*
2222517904deSPeter Grehan ** Parse the interface capabilities with regard
2223517904deSPeter Grehan ** to both system management and wake-on-lan for
2224517904deSPeter Grehan ** later use.
2225517904deSPeter Grehan */
2226517904deSPeter Grehan static void
2227517904deSPeter Grehan igc_get_wakeup(if_ctx_t ctx)
2228517904deSPeter Grehan {
2229517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
2230517904deSPeter Grehan 	u16 eeprom_data = 0, apme_mask;
2231517904deSPeter Grehan 
2232517904deSPeter Grehan 	apme_mask = IGC_WUC_APME;
2233517904deSPeter Grehan 	eeprom_data = IGC_READ_REG(&adapter->hw, IGC_WUC);
2234517904deSPeter Grehan 
2235517904deSPeter Grehan 	if (eeprom_data & apme_mask)
2236517904deSPeter Grehan 		adapter->wol = IGC_WUFC_LNKC;
2237517904deSPeter Grehan }
2238517904deSPeter Grehan 
2239517904deSPeter Grehan 
2240517904deSPeter Grehan /*
2241517904deSPeter Grehan  * Enable PCI Wake On Lan capability
2242517904deSPeter Grehan  */
2243517904deSPeter Grehan static void
2244517904deSPeter Grehan igc_enable_wakeup(if_ctx_t ctx)
2245517904deSPeter Grehan {
2246517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
2247517904deSPeter Grehan 	device_t dev = iflib_get_dev(ctx);
2248517904deSPeter Grehan 	if_t ifp = iflib_get_ifp(ctx);
2249517904deSPeter Grehan 	int error = 0;
2250517904deSPeter Grehan 	u32 pmc, ctrl, rctl;
2251517904deSPeter Grehan 	u16 status;
2252517904deSPeter Grehan 
2253517904deSPeter Grehan 	if (pci_find_cap(dev, PCIY_PMG, &pmc) != 0)
2254517904deSPeter Grehan 		return;
2255517904deSPeter Grehan 
2256517904deSPeter Grehan 	/*
2257517904deSPeter Grehan 	 * Determine type of Wakeup: note that wol
2258517904deSPeter Grehan 	 * is set with all bits on by default.
2259517904deSPeter Grehan 	 */
2260517904deSPeter Grehan 	if ((if_getcapenable(ifp) & IFCAP_WOL_MAGIC) == 0)
2261517904deSPeter Grehan 		adapter->wol &= ~IGC_WUFC_MAG;
2262517904deSPeter Grehan 
2263517904deSPeter Grehan 	if ((if_getcapenable(ifp) & IFCAP_WOL_UCAST) == 0)
2264517904deSPeter Grehan 		adapter->wol &= ~IGC_WUFC_EX;
2265517904deSPeter Grehan 
2266517904deSPeter Grehan 	if ((if_getcapenable(ifp) & IFCAP_WOL_MCAST) == 0)
2267517904deSPeter Grehan 		adapter->wol &= ~IGC_WUFC_MC;
2268517904deSPeter Grehan 	else {
2269517904deSPeter Grehan 		rctl = IGC_READ_REG(&adapter->hw, IGC_RCTL);
2270517904deSPeter Grehan 		rctl |= IGC_RCTL_MPE;
2271517904deSPeter Grehan 		IGC_WRITE_REG(&adapter->hw, IGC_RCTL, rctl);
2272517904deSPeter Grehan 	}
2273517904deSPeter Grehan 
2274517904deSPeter Grehan 	if (!(adapter->wol & (IGC_WUFC_EX | IGC_WUFC_MAG | IGC_WUFC_MC)))
2275517904deSPeter Grehan 		goto pme;
2276517904deSPeter Grehan 
2277517904deSPeter Grehan 	/* Advertise the wakeup capability */
2278517904deSPeter Grehan 	ctrl = IGC_READ_REG(&adapter->hw, IGC_CTRL);
2279517904deSPeter Grehan 	ctrl |= IGC_CTRL_ADVD3WUC;
2280517904deSPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_CTRL, ctrl);
2281517904deSPeter Grehan 
2282517904deSPeter Grehan 	/* Enable wakeup by the MAC */
2283517904deSPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_WUC, IGC_WUC_PME_EN);
2284517904deSPeter Grehan 	IGC_WRITE_REG(&adapter->hw, IGC_WUFC, adapter->wol);
2285517904deSPeter Grehan 
2286517904deSPeter Grehan pme:
2287517904deSPeter Grehan 	status = pci_read_config(dev, pmc + PCIR_POWER_STATUS, 2);
2288517904deSPeter Grehan 	status &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
2289517904deSPeter Grehan 	if (!error && (if_getcapenable(ifp) & IFCAP_WOL))
2290517904deSPeter Grehan 		status |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
2291517904deSPeter Grehan 	pci_write_config(dev, pmc + PCIR_POWER_STATUS, status, 2);
2292517904deSPeter Grehan 
2293517904deSPeter Grehan 	return;
2294517904deSPeter Grehan }
2295517904deSPeter Grehan 
2296517904deSPeter Grehan /**********************************************************************
2297517904deSPeter Grehan  *
2298517904deSPeter Grehan  *  Update the board statistics counters.
2299517904deSPeter Grehan  *
2300517904deSPeter Grehan  **********************************************************************/
2301517904deSPeter Grehan static void
2302517904deSPeter Grehan igc_update_stats_counters(struct igc_adapter *adapter)
2303517904deSPeter Grehan {
2304517904deSPeter Grehan 	u64 prev_xoffrxc = adapter->stats.xoffrxc;
2305517904deSPeter Grehan 
2306517904deSPeter Grehan 	adapter->stats.crcerrs += IGC_READ_REG(&adapter->hw, IGC_CRCERRS);
2307517904deSPeter Grehan 	adapter->stats.mpc += IGC_READ_REG(&adapter->hw, IGC_MPC);
2308517904deSPeter Grehan 	adapter->stats.scc += IGC_READ_REG(&adapter->hw, IGC_SCC);
2309517904deSPeter Grehan 	adapter->stats.ecol += IGC_READ_REG(&adapter->hw, IGC_ECOL);
2310517904deSPeter Grehan 
2311517904deSPeter Grehan 	adapter->stats.mcc += IGC_READ_REG(&adapter->hw, IGC_MCC);
2312517904deSPeter Grehan 	adapter->stats.latecol += IGC_READ_REG(&adapter->hw, IGC_LATECOL);
2313517904deSPeter Grehan 	adapter->stats.colc += IGC_READ_REG(&adapter->hw, IGC_COLC);
2314517904deSPeter Grehan 	adapter->stats.colc += IGC_READ_REG(&adapter->hw, IGC_RERC);
2315517904deSPeter Grehan 	adapter->stats.dc += IGC_READ_REG(&adapter->hw, IGC_DC);
2316517904deSPeter Grehan 	adapter->stats.rlec += IGC_READ_REG(&adapter->hw, IGC_RLEC);
2317517904deSPeter Grehan 	adapter->stats.xonrxc += IGC_READ_REG(&adapter->hw, IGC_XONRXC);
2318517904deSPeter Grehan 	adapter->stats.xontxc += IGC_READ_REG(&adapter->hw, IGC_XONTXC);
2319517904deSPeter Grehan 	adapter->stats.xoffrxc += IGC_READ_REG(&adapter->hw, IGC_XOFFRXC);
2320517904deSPeter Grehan 	/*
2321517904deSPeter Grehan 	 * For watchdog management we need to know if we have been
2322517904deSPeter Grehan 	 * paused during the last interval, so capture that here.
2323517904deSPeter Grehan 	 */
2324517904deSPeter Grehan 	if (adapter->stats.xoffrxc != prev_xoffrxc)
2325517904deSPeter Grehan 		adapter->shared->isc_pause_frames = 1;
2326517904deSPeter Grehan 	adapter->stats.xofftxc += IGC_READ_REG(&adapter->hw, IGC_XOFFTXC);
2327517904deSPeter Grehan 	adapter->stats.fcruc += IGC_READ_REG(&adapter->hw, IGC_FCRUC);
2328517904deSPeter Grehan 	adapter->stats.prc64 += IGC_READ_REG(&adapter->hw, IGC_PRC64);
2329517904deSPeter Grehan 	adapter->stats.prc127 += IGC_READ_REG(&adapter->hw, IGC_PRC127);
2330517904deSPeter Grehan 	adapter->stats.prc255 += IGC_READ_REG(&adapter->hw, IGC_PRC255);
2331517904deSPeter Grehan 	adapter->stats.prc511 += IGC_READ_REG(&adapter->hw, IGC_PRC511);
2332517904deSPeter Grehan 	adapter->stats.prc1023 += IGC_READ_REG(&adapter->hw, IGC_PRC1023);
2333517904deSPeter Grehan 	adapter->stats.prc1522 += IGC_READ_REG(&adapter->hw, IGC_PRC1522);
2334517904deSPeter Grehan 	adapter->stats.tlpic += IGC_READ_REG(&adapter->hw, IGC_TLPIC);
2335517904deSPeter Grehan 	adapter->stats.rlpic += IGC_READ_REG(&adapter->hw, IGC_RLPIC);
2336517904deSPeter Grehan 	adapter->stats.gprc += IGC_READ_REG(&adapter->hw, IGC_GPRC);
2337517904deSPeter Grehan 	adapter->stats.bprc += IGC_READ_REG(&adapter->hw, IGC_BPRC);
2338517904deSPeter Grehan 	adapter->stats.mprc += IGC_READ_REG(&adapter->hw, IGC_MPRC);
2339517904deSPeter Grehan 	adapter->stats.gptc += IGC_READ_REG(&adapter->hw, IGC_GPTC);
2340517904deSPeter Grehan 
2341517904deSPeter Grehan 	/* For the 64-bit byte counters the low dword must be read first. */
2342517904deSPeter Grehan 	/* Both registers clear on the read of the high dword */
2343517904deSPeter Grehan 
2344517904deSPeter Grehan 	adapter->stats.gorc += IGC_READ_REG(&adapter->hw, IGC_GORCL) +
2345517904deSPeter Grehan 	    ((u64)IGC_READ_REG(&adapter->hw, IGC_GORCH) << 32);
2346517904deSPeter Grehan 	adapter->stats.gotc += IGC_READ_REG(&adapter->hw, IGC_GOTCL) +
2347517904deSPeter Grehan 	    ((u64)IGC_READ_REG(&adapter->hw, IGC_GOTCH) << 32);
2348517904deSPeter Grehan 
2349517904deSPeter Grehan 	adapter->stats.rnbc += IGC_READ_REG(&adapter->hw, IGC_RNBC);
2350517904deSPeter Grehan 	adapter->stats.ruc += IGC_READ_REG(&adapter->hw, IGC_RUC);
2351517904deSPeter Grehan 	adapter->stats.rfc += IGC_READ_REG(&adapter->hw, IGC_RFC);
2352517904deSPeter Grehan 	adapter->stats.roc += IGC_READ_REG(&adapter->hw, IGC_ROC);
2353517904deSPeter Grehan 	adapter->stats.rjc += IGC_READ_REG(&adapter->hw, IGC_RJC);
2354517904deSPeter Grehan 
2355517904deSPeter Grehan 	adapter->stats.tor += IGC_READ_REG(&adapter->hw, IGC_TORH);
2356517904deSPeter Grehan 	adapter->stats.tot += IGC_READ_REG(&adapter->hw, IGC_TOTH);
2357517904deSPeter Grehan 
2358517904deSPeter Grehan 	adapter->stats.tpr += IGC_READ_REG(&adapter->hw, IGC_TPR);
2359517904deSPeter Grehan 	adapter->stats.tpt += IGC_READ_REG(&adapter->hw, IGC_TPT);
2360517904deSPeter Grehan 	adapter->stats.ptc64 += IGC_READ_REG(&adapter->hw, IGC_PTC64);
2361517904deSPeter Grehan 	adapter->stats.ptc127 += IGC_READ_REG(&adapter->hw, IGC_PTC127);
2362517904deSPeter Grehan 	adapter->stats.ptc255 += IGC_READ_REG(&adapter->hw, IGC_PTC255);
2363517904deSPeter Grehan 	adapter->stats.ptc511 += IGC_READ_REG(&adapter->hw, IGC_PTC511);
2364517904deSPeter Grehan 	adapter->stats.ptc1023 += IGC_READ_REG(&adapter->hw, IGC_PTC1023);
2365517904deSPeter Grehan 	adapter->stats.ptc1522 += IGC_READ_REG(&adapter->hw, IGC_PTC1522);
2366517904deSPeter Grehan 	adapter->stats.mptc += IGC_READ_REG(&adapter->hw, IGC_MPTC);
2367517904deSPeter Grehan 	adapter->stats.bptc += IGC_READ_REG(&adapter->hw, IGC_BPTC);
2368517904deSPeter Grehan 
2369517904deSPeter Grehan 	/* Interrupt Counts */
2370517904deSPeter Grehan 	adapter->stats.iac += IGC_READ_REG(&adapter->hw, IGC_IAC);
2371517904deSPeter Grehan 	adapter->stats.rxdmtc += IGC_READ_REG(&adapter->hw, IGC_RXDMTC);
2372517904deSPeter Grehan 
2373517904deSPeter Grehan 	adapter->stats.algnerrc += IGC_READ_REG(&adapter->hw, IGC_ALGNERRC);
2374517904deSPeter Grehan 	adapter->stats.tncrs += IGC_READ_REG(&adapter->hw, IGC_TNCRS);
2375517904deSPeter Grehan 	adapter->stats.htdpmc += IGC_READ_REG(&adapter->hw, IGC_HTDPMC);
2376517904deSPeter Grehan 	adapter->stats.tsctc += IGC_READ_REG(&adapter->hw, IGC_TSCTC);
2377517904deSPeter Grehan }
2378517904deSPeter Grehan 
2379517904deSPeter Grehan static uint64_t
2380517904deSPeter Grehan igc_if_get_counter(if_ctx_t ctx, ift_counter cnt)
2381517904deSPeter Grehan {
2382517904deSPeter Grehan 	struct igc_adapter *adapter = iflib_get_softc(ctx);
2383ec22a3a2SJustin Hibbits 	if_t ifp = iflib_get_ifp(ctx);
2384517904deSPeter Grehan 
2385517904deSPeter Grehan 	switch (cnt) {
2386517904deSPeter Grehan 	case IFCOUNTER_COLLISIONS:
2387517904deSPeter Grehan 		return (adapter->stats.colc);
2388517904deSPeter Grehan 	case IFCOUNTER_IERRORS:
2389517904deSPeter Grehan 		return (adapter->dropped_pkts + adapter->stats.rxerrc +
2390517904deSPeter Grehan 		    adapter->stats.crcerrs + adapter->stats.algnerrc +
2391517904deSPeter Grehan 		    adapter->stats.ruc + adapter->stats.roc +
2392517904deSPeter Grehan 		    adapter->stats.mpc + adapter->stats.htdpmc);
2393517904deSPeter Grehan 	case IFCOUNTER_OERRORS:
2394517904deSPeter Grehan 		return (adapter->stats.ecol + adapter->stats.latecol +
2395517904deSPeter Grehan 		    adapter->watchdog_events);
2396517904deSPeter Grehan 	default:
2397517904deSPeter Grehan 		return (if_get_counter_default(ifp, cnt));
2398517904deSPeter Grehan 	}
2399517904deSPeter Grehan }
2400517904deSPeter Grehan 
2401517904deSPeter Grehan /* igc_if_needs_restart - Tell iflib when the driver needs to be reinitialized
2402517904deSPeter Grehan  * @ctx: iflib context
2403517904deSPeter Grehan  * @event: event code to check
2404517904deSPeter Grehan  *
2405517904deSPeter Grehan  * Defaults to returning true for unknown events.
2406517904deSPeter Grehan  *
2407517904deSPeter Grehan  * @returns true if iflib needs to reinit the interface
2408517904deSPeter Grehan  */
2409517904deSPeter Grehan static bool
2410517904deSPeter Grehan igc_if_needs_restart(if_ctx_t ctx __unused, enum iflib_restart_event event)
2411517904deSPeter Grehan {
2412517904deSPeter Grehan 	switch (event) {
2413517904deSPeter Grehan 	case IFLIB_RESTART_VLAN_CONFIG:
24142eaef8ecSKevin Bowling 		return (false);
2415517904deSPeter Grehan 	default:
2416517904deSPeter Grehan 		return (true);
2417517904deSPeter Grehan 	}
2418517904deSPeter Grehan }
2419517904deSPeter Grehan 
2420517904deSPeter Grehan /* Export a single 32-bit register via a read-only sysctl. */
2421517904deSPeter Grehan static int
2422517904deSPeter Grehan igc_sysctl_reg_handler(SYSCTL_HANDLER_ARGS)
2423517904deSPeter Grehan {
2424517904deSPeter Grehan 	struct igc_adapter *adapter;
2425517904deSPeter Grehan 	u_int val;
2426517904deSPeter Grehan 
2427517904deSPeter Grehan 	adapter = oidp->oid_arg1;
2428517904deSPeter Grehan 	val = IGC_READ_REG(&adapter->hw, oidp->oid_arg2);
2429517904deSPeter Grehan 	return (sysctl_handle_int(oidp, &val, 0, req));
2430517904deSPeter Grehan }
2431517904deSPeter Grehan 
2432517904deSPeter Grehan /*
2433517904deSPeter Grehan  * Add sysctl variables, one per statistic, to the system.
2434517904deSPeter Grehan  */
2435517904deSPeter Grehan static void
2436517904deSPeter Grehan igc_add_hw_stats(struct igc_adapter *adapter)
2437517904deSPeter Grehan {
2438517904deSPeter Grehan 	device_t dev = iflib_get_dev(adapter->ctx);
2439517904deSPeter Grehan 	struct igc_tx_queue *tx_que = adapter->tx_queues;
2440517904deSPeter Grehan 	struct igc_rx_queue *rx_que = adapter->rx_queues;
2441517904deSPeter Grehan 
2442517904deSPeter Grehan 	struct sysctl_ctx_list *ctx = device_get_sysctl_ctx(dev);
2443517904deSPeter Grehan 	struct sysctl_oid *tree = device_get_sysctl_tree(dev);
2444517904deSPeter Grehan 	struct sysctl_oid_list *child = SYSCTL_CHILDREN(tree);
2445517904deSPeter Grehan 	struct igc_hw_stats *stats = &adapter->stats;
2446517904deSPeter Grehan 
2447517904deSPeter Grehan 	struct sysctl_oid *stat_node, *queue_node, *int_node;
2448517904deSPeter Grehan 	struct sysctl_oid_list *stat_list, *queue_list, *int_list;
2449517904deSPeter Grehan 
2450517904deSPeter Grehan #define QUEUE_NAME_LEN 32
2451517904deSPeter Grehan 	char namebuf[QUEUE_NAME_LEN];
2452517904deSPeter Grehan 
2453517904deSPeter Grehan 	/* Driver Statistics */
2454517904deSPeter Grehan 	SYSCTL_ADD_ULONG(ctx, child, OID_AUTO, "dropped",
2455517904deSPeter Grehan 			CTLFLAG_RD, &adapter->dropped_pkts,
2456517904deSPeter Grehan 			"Driver dropped packets");
2457517904deSPeter Grehan 	SYSCTL_ADD_ULONG(ctx, child, OID_AUTO, "link_irq",
2458517904deSPeter Grehan 			CTLFLAG_RD, &adapter->link_irq,
2459517904deSPeter Grehan 			"Link MSI-X IRQ Handled");
2460517904deSPeter Grehan 	SYSCTL_ADD_ULONG(ctx, child, OID_AUTO, "rx_overruns",
2461517904deSPeter Grehan 			CTLFLAG_RD, &adapter->rx_overruns,
2462517904deSPeter Grehan 			"RX overruns");
2463517904deSPeter Grehan 	SYSCTL_ADD_ULONG(ctx, child, OID_AUTO, "watchdog_timeouts",
2464517904deSPeter Grehan 			CTLFLAG_RD, &adapter->watchdog_events,
2465517904deSPeter Grehan 			"Watchdog timeouts");
2466517904deSPeter Grehan 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "device_control",
2467517904deSPeter Grehan 	    CTLTYPE_UINT | CTLFLAG_RD | CTLFLAG_NEEDGIANT,
2468517904deSPeter Grehan 	    adapter, IGC_CTRL, igc_sysctl_reg_handler, "IU",
2469517904deSPeter Grehan 	    "Device Control Register");
2470517904deSPeter Grehan 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "rx_control",
2471517904deSPeter Grehan 	    CTLTYPE_UINT | CTLFLAG_RD | CTLFLAG_NEEDGIANT,
2472517904deSPeter Grehan 	    adapter, IGC_RCTL, igc_sysctl_reg_handler, "IU",
2473517904deSPeter Grehan 	    "Receiver Control Register");
2474517904deSPeter Grehan 	SYSCTL_ADD_UINT(ctx, child, OID_AUTO, "fc_high_water",
2475517904deSPeter Grehan 			CTLFLAG_RD, &adapter->hw.fc.high_water, 0,
2476517904deSPeter Grehan 			"Flow Control High Watermark");
2477517904deSPeter Grehan 	SYSCTL_ADD_UINT(ctx, child, OID_AUTO, "fc_low_water",
2478517904deSPeter Grehan 			CTLFLAG_RD, &adapter->hw.fc.low_water, 0,
2479517904deSPeter Grehan 			"Flow Control Low Watermark");
2480517904deSPeter Grehan 
2481517904deSPeter Grehan 	for (int i = 0; i < adapter->tx_num_queues; i++, tx_que++) {
2482517904deSPeter Grehan 		struct tx_ring *txr = &tx_que->txr;
2483517904deSPeter Grehan 		snprintf(namebuf, QUEUE_NAME_LEN, "queue_tx_%d", i);
2484517904deSPeter Grehan 		queue_node = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, namebuf,
2485517904deSPeter Grehan 		    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "TX Queue Name");
2486517904deSPeter Grehan 		queue_list = SYSCTL_CHILDREN(queue_node);
2487517904deSPeter Grehan 
2488517904deSPeter Grehan 		SYSCTL_ADD_PROC(ctx, queue_list, OID_AUTO, "txd_head",
2489517904deSPeter Grehan 		    CTLTYPE_UINT | CTLFLAG_RD | CTLFLAG_NEEDGIANT, adapter,
2490517904deSPeter Grehan 		    IGC_TDH(txr->me), igc_sysctl_reg_handler, "IU",
2491517904deSPeter Grehan 		    "Transmit Descriptor Head");
2492517904deSPeter Grehan 		SYSCTL_ADD_PROC(ctx, queue_list, OID_AUTO, "txd_tail",
2493517904deSPeter Grehan 		    CTLTYPE_UINT | CTLFLAG_RD | CTLFLAG_NEEDGIANT, adapter,
2494517904deSPeter Grehan 		    IGC_TDT(txr->me), igc_sysctl_reg_handler, "IU",
2495517904deSPeter Grehan 		    "Transmit Descriptor Tail");
2496517904deSPeter Grehan 		SYSCTL_ADD_ULONG(ctx, queue_list, OID_AUTO, "tx_irq",
2497517904deSPeter Grehan 				CTLFLAG_RD, &txr->tx_irq,
2498517904deSPeter Grehan 				"Queue MSI-X Transmit Interrupts");
2499517904deSPeter Grehan 	}
2500517904deSPeter Grehan 
2501517904deSPeter Grehan 	for (int j = 0; j < adapter->rx_num_queues; j++, rx_que++) {
2502517904deSPeter Grehan 		struct rx_ring *rxr = &rx_que->rxr;
2503517904deSPeter Grehan 		snprintf(namebuf, QUEUE_NAME_LEN, "queue_rx_%d", j);
2504517904deSPeter Grehan 		queue_node = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, namebuf,
2505517904deSPeter Grehan 		    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "RX Queue Name");
2506517904deSPeter Grehan 		queue_list = SYSCTL_CHILDREN(queue_node);
2507517904deSPeter Grehan 
2508517904deSPeter Grehan 		SYSCTL_ADD_PROC(ctx, queue_list, OID_AUTO, "rxd_head",
2509517904deSPeter Grehan 		    CTLTYPE_UINT | CTLFLAG_RD | CTLFLAG_NEEDGIANT, adapter,
2510517904deSPeter Grehan 		    IGC_RDH(rxr->me), igc_sysctl_reg_handler, "IU",
2511517904deSPeter Grehan 		    "Receive Descriptor Head");
2512517904deSPeter Grehan 		SYSCTL_ADD_PROC(ctx, queue_list, OID_AUTO, "rxd_tail",
2513517904deSPeter Grehan 		    CTLTYPE_UINT | CTLFLAG_RD | CTLFLAG_NEEDGIANT, adapter,
2514517904deSPeter Grehan 		    IGC_RDT(rxr->me), igc_sysctl_reg_handler, "IU",
2515517904deSPeter Grehan 		    "Receive Descriptor Tail");
2516517904deSPeter Grehan 		SYSCTL_ADD_ULONG(ctx, queue_list, OID_AUTO, "rx_irq",
2517517904deSPeter Grehan 				CTLFLAG_RD, &rxr->rx_irq,
2518517904deSPeter Grehan 				"Queue MSI-X Receive Interrupts");
2519517904deSPeter Grehan 	}
2520517904deSPeter Grehan 
2521517904deSPeter Grehan 	/* MAC stats get their own sub node */
2522517904deSPeter Grehan 
2523517904deSPeter Grehan 	stat_node = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "mac_stats",
2524517904deSPeter Grehan 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "Statistics");
2525517904deSPeter Grehan 	stat_list = SYSCTL_CHILDREN(stat_node);
2526517904deSPeter Grehan 
2527517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "excess_coll",
2528517904deSPeter Grehan 			CTLFLAG_RD, &stats->ecol,
2529517904deSPeter Grehan 			"Excessive collisions");
2530517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "single_coll",
2531517904deSPeter Grehan 			CTLFLAG_RD, &stats->scc,
2532517904deSPeter Grehan 			"Single collisions");
2533517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "multiple_coll",
2534517904deSPeter Grehan 			CTLFLAG_RD, &stats->mcc,
2535517904deSPeter Grehan 			"Multiple collisions");
2536517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "late_coll",
2537517904deSPeter Grehan 			CTLFLAG_RD, &stats->latecol,
2538517904deSPeter Grehan 			"Late collisions");
2539517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "collision_count",
2540517904deSPeter Grehan 			CTLFLAG_RD, &stats->colc,
2541517904deSPeter Grehan 			"Collision Count");
2542517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "symbol_errors",
2543517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.symerrs,
2544517904deSPeter Grehan 			"Symbol Errors");
2545517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "sequence_errors",
2546517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.sec,
2547517904deSPeter Grehan 			"Sequence Errors");
2548517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "defer_count",
2549517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.dc,
2550517904deSPeter Grehan 			"Defer Count");
2551517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "missed_packets",
2552517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.mpc,
2553517904deSPeter Grehan 			"Missed Packets");
2554517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "recv_no_buff",
2555517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.rnbc,
2556517904deSPeter Grehan 			"Receive No Buffers");
2557517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "recv_undersize",
2558517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.ruc,
2559517904deSPeter Grehan 			"Receive Undersize");
2560517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "recv_fragmented",
2561517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.rfc,
2562517904deSPeter Grehan 			"Fragmented Packets Received ");
2563517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "recv_oversize",
2564517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.roc,
2565517904deSPeter Grehan 			"Oversized Packets Received");
2566517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "recv_jabber",
2567517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.rjc,
2568517904deSPeter Grehan 			"Recevied Jabber");
2569517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "recv_errs",
2570517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.rxerrc,
2571517904deSPeter Grehan 			"Receive Errors");
2572517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "crc_errs",
2573517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.crcerrs,
2574517904deSPeter Grehan 			"CRC errors");
2575517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "alignment_errs",
2576517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.algnerrc,
2577517904deSPeter Grehan 			"Alignment Errors");
2578517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "xon_recvd",
2579517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.xonrxc,
2580517904deSPeter Grehan 			"XON Received");
2581517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "xon_txd",
2582517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.xontxc,
2583517904deSPeter Grehan 			"XON Transmitted");
2584517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "xoff_recvd",
2585517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.xoffrxc,
2586517904deSPeter Grehan 			"XOFF Received");
2587517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "xoff_txd",
2588517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.xofftxc,
2589517904deSPeter Grehan 			"XOFF Transmitted");
2590517904deSPeter Grehan 
2591517904deSPeter Grehan 	/* Packet Reception Stats */
2592517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "total_pkts_recvd",
2593517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.tpr,
2594517904deSPeter Grehan 			"Total Packets Received ");
2595517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "good_pkts_recvd",
2596517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.gprc,
2597517904deSPeter Grehan 			"Good Packets Received");
2598517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "bcast_pkts_recvd",
2599517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.bprc,
2600517904deSPeter Grehan 			"Broadcast Packets Received");
2601517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "mcast_pkts_recvd",
2602517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.mprc,
2603517904deSPeter Grehan 			"Multicast Packets Received");
2604517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_64",
2605517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.prc64,
2606517904deSPeter Grehan 			"64 byte frames received ");
2607517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_65_127",
2608517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.prc127,
2609517904deSPeter Grehan 			"65-127 byte frames received");
2610517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_128_255",
2611517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.prc255,
2612517904deSPeter Grehan 			"128-255 byte frames received");
2613517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_256_511",
2614517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.prc511,
2615517904deSPeter Grehan 			"256-511 byte frames received");
2616517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_512_1023",
2617517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.prc1023,
2618517904deSPeter Grehan 			"512-1023 byte frames received");
2619517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "rx_frames_1024_1522",
2620517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.prc1522,
2621517904deSPeter Grehan 			"1023-1522 byte frames received");
2622517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "good_octets_recvd",
2623517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.gorc,
2624517904deSPeter Grehan 			"Good Octets Received");
2625517904deSPeter Grehan 
2626517904deSPeter Grehan 	/* Packet Transmission Stats */
2627517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "good_octets_txd",
2628517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.gotc,
2629517904deSPeter Grehan 			"Good Octets Transmitted");
2630517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "total_pkts_txd",
2631517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.tpt,
2632517904deSPeter Grehan 			"Total Packets Transmitted");
2633517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "good_pkts_txd",
2634517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.gptc,
2635517904deSPeter Grehan 			"Good Packets Transmitted");
2636517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "bcast_pkts_txd",
2637517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.bptc,
2638517904deSPeter Grehan 			"Broadcast Packets Transmitted");
2639517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "mcast_pkts_txd",
2640517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.mptc,
2641517904deSPeter Grehan 			"Multicast Packets Transmitted");
2642517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_64",
2643517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.ptc64,
2644517904deSPeter Grehan 			"64 byte frames transmitted ");
2645517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_65_127",
2646517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.ptc127,
2647517904deSPeter Grehan 			"65-127 byte frames transmitted");
2648517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_128_255",
2649517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.ptc255,
2650517904deSPeter Grehan 			"128-255 byte frames transmitted");
2651517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_256_511",
2652517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.ptc511,
2653517904deSPeter Grehan 			"256-511 byte frames transmitted");
2654517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_512_1023",
2655517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.ptc1023,
2656517904deSPeter Grehan 			"512-1023 byte frames transmitted");
2657517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tx_frames_1024_1522",
2658517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.ptc1522,
2659517904deSPeter Grehan 			"1024-1522 byte frames transmitted");
2660517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, stat_list, OID_AUTO, "tso_txd",
2661517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.tsctc,
2662517904deSPeter Grehan 			"TSO Contexts Transmitted");
2663517904deSPeter Grehan 
2664517904deSPeter Grehan 	/* Interrupt Stats */
2665517904deSPeter Grehan 
2666517904deSPeter Grehan 	int_node = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "interrupts",
2667517904deSPeter Grehan 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "Interrupt Statistics");
2668517904deSPeter Grehan 	int_list = SYSCTL_CHILDREN(int_node);
2669517904deSPeter Grehan 
2670517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, int_list, OID_AUTO, "asserts",
2671517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.iac,
2672517904deSPeter Grehan 			"Interrupt Assertion Count");
2673517904deSPeter Grehan 
2674517904deSPeter Grehan 	SYSCTL_ADD_UQUAD(ctx, int_list, OID_AUTO, "rx_desc_min_thresh",
2675517904deSPeter Grehan 			CTLFLAG_RD, &adapter->stats.rxdmtc,
2676517904deSPeter Grehan 			"Rx Desc Min Thresh Count");
2677517904deSPeter Grehan }
2678517904deSPeter Grehan 
2679517904deSPeter Grehan /**********************************************************************
2680517904deSPeter Grehan  *
2681517904deSPeter Grehan  *  This routine provides a way to dump out the adapter eeprom,
2682517904deSPeter Grehan  *  often a useful debug/service tool. This only dumps the first
2683517904deSPeter Grehan  *  32 words, stuff that matters is in that extent.
2684517904deSPeter Grehan  *
2685517904deSPeter Grehan  **********************************************************************/
2686517904deSPeter Grehan static int
2687517904deSPeter Grehan igc_sysctl_nvm_info(SYSCTL_HANDLER_ARGS)
2688517904deSPeter Grehan {
2689517904deSPeter Grehan 	struct igc_adapter *adapter = (struct igc_adapter *)arg1;
2690517904deSPeter Grehan 	int error;
2691517904deSPeter Grehan 	int result;
2692517904deSPeter Grehan 
2693517904deSPeter Grehan 	result = -1;
2694517904deSPeter Grehan 	error = sysctl_handle_int(oidp, &result, 0, req);
2695517904deSPeter Grehan 
2696517904deSPeter Grehan 	if (error || !req->newptr)
2697517904deSPeter Grehan 		return (error);
2698517904deSPeter Grehan 
2699517904deSPeter Grehan 	/*
2700517904deSPeter Grehan 	 * This value will cause a hex dump of the
2701517904deSPeter Grehan 	 * first 32 16-bit words of the EEPROM to
2702517904deSPeter Grehan 	 * the screen.
2703517904deSPeter Grehan 	 */
2704517904deSPeter Grehan 	if (result == 1)
2705517904deSPeter Grehan 		igc_print_nvm_info(adapter);
2706517904deSPeter Grehan 
2707517904deSPeter Grehan 	return (error);
2708517904deSPeter Grehan }
2709517904deSPeter Grehan 
2710517904deSPeter Grehan static void
2711517904deSPeter Grehan igc_print_nvm_info(struct igc_adapter *adapter)
2712517904deSPeter Grehan {
2713517904deSPeter Grehan 	u16 eeprom_data;
2714517904deSPeter Grehan 	int i, j, row = 0;
2715517904deSPeter Grehan 
2716517904deSPeter Grehan 	/* Its a bit crude, but it gets the job done */
2717517904deSPeter Grehan 	printf("\nInterface EEPROM Dump:\n");
2718517904deSPeter Grehan 	printf("Offset\n0x0000  ");
2719517904deSPeter Grehan 	for (i = 0, j = 0; i < 32; i++, j++) {
2720517904deSPeter Grehan 		if (j == 8) { /* Make the offset block */
2721517904deSPeter Grehan 			j = 0; ++row;
2722517904deSPeter Grehan 			printf("\n0x00%x0  ",row);
2723517904deSPeter Grehan 		}
2724517904deSPeter Grehan 		igc_read_nvm(&adapter->hw, i, 1, &eeprom_data);
2725517904deSPeter Grehan 		printf("%04x ", eeprom_data);
2726517904deSPeter Grehan 	}
2727517904deSPeter Grehan 	printf("\n");
2728517904deSPeter Grehan }
2729517904deSPeter Grehan 
2730517904deSPeter Grehan static int
2731517904deSPeter Grehan igc_sysctl_int_delay(SYSCTL_HANDLER_ARGS)
2732517904deSPeter Grehan {
2733517904deSPeter Grehan 	struct igc_int_delay_info *info;
2734517904deSPeter Grehan 	struct igc_adapter *adapter;
2735517904deSPeter Grehan 	u32 regval;
2736517904deSPeter Grehan 	int error, usecs, ticks;
2737517904deSPeter Grehan 
2738517904deSPeter Grehan 	info = (struct igc_int_delay_info *) arg1;
2739517904deSPeter Grehan 	usecs = info->value;
2740517904deSPeter Grehan 	error = sysctl_handle_int(oidp, &usecs, 0, req);
2741517904deSPeter Grehan 	if (error != 0 || req->newptr == NULL)
2742517904deSPeter Grehan 		return (error);
2743517904deSPeter Grehan 	if (usecs < 0 || usecs > IGC_TICKS_TO_USECS(65535))
2744517904deSPeter Grehan 		return (EINVAL);
2745517904deSPeter Grehan 	info->value = usecs;
2746517904deSPeter Grehan 	ticks = IGC_USECS_TO_TICKS(usecs);
2747517904deSPeter Grehan 	if (info->offset == IGC_ITR)	/* units are 256ns here */
2748517904deSPeter Grehan 		ticks *= 4;
2749517904deSPeter Grehan 
2750517904deSPeter Grehan 	adapter = info->adapter;
2751517904deSPeter Grehan 
2752517904deSPeter Grehan 	regval = IGC_READ_OFFSET(&adapter->hw, info->offset);
2753517904deSPeter Grehan 	regval = (regval & ~0xffff) | (ticks & 0xffff);
2754517904deSPeter Grehan 	/* Handle a few special cases. */
2755517904deSPeter Grehan 	switch (info->offset) {
2756517904deSPeter Grehan 	case IGC_RDTR:
2757517904deSPeter Grehan 		break;
2758517904deSPeter Grehan 	case IGC_TIDV:
2759517904deSPeter Grehan 		if (ticks == 0) {
2760517904deSPeter Grehan 			adapter->txd_cmd &= ~IGC_TXD_CMD_IDE;
2761517904deSPeter Grehan 			/* Don't write 0 into the TIDV register. */
2762517904deSPeter Grehan 			regval++;
2763517904deSPeter Grehan 		} else
2764517904deSPeter Grehan 			adapter->txd_cmd |= IGC_TXD_CMD_IDE;
2765517904deSPeter Grehan 		break;
2766517904deSPeter Grehan 	}
2767517904deSPeter Grehan 	IGC_WRITE_OFFSET(&adapter->hw, info->offset, regval);
2768517904deSPeter Grehan 	return (0);
2769517904deSPeter Grehan }
2770517904deSPeter Grehan 
2771517904deSPeter Grehan static void
2772517904deSPeter Grehan igc_add_int_delay_sysctl(struct igc_adapter *adapter, const char *name,
2773517904deSPeter Grehan 	const char *description, struct igc_int_delay_info *info,
2774517904deSPeter Grehan 	int offset, int value)
2775517904deSPeter Grehan {
2776517904deSPeter Grehan 	info->adapter = adapter;
2777517904deSPeter Grehan 	info->offset = offset;
2778517904deSPeter Grehan 	info->value = value;
2779517904deSPeter Grehan 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(adapter->dev),
2780517904deSPeter Grehan 	    SYSCTL_CHILDREN(device_get_sysctl_tree(adapter->dev)),
2781517904deSPeter Grehan 	    OID_AUTO, name, CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT,
2782517904deSPeter Grehan 	    info, 0, igc_sysctl_int_delay, "I", description);
2783517904deSPeter Grehan }
2784517904deSPeter Grehan 
2785517904deSPeter Grehan /*
2786517904deSPeter Grehan  * Set flow control using sysctl:
2787517904deSPeter Grehan  * Flow control values:
2788517904deSPeter Grehan  *      0 - off
2789517904deSPeter Grehan  *      1 - rx pause
2790517904deSPeter Grehan  *      2 - tx pause
2791517904deSPeter Grehan  *      3 - full
2792517904deSPeter Grehan  */
2793517904deSPeter Grehan static int
2794517904deSPeter Grehan igc_set_flowcntl(SYSCTL_HANDLER_ARGS)
2795517904deSPeter Grehan {
2796517904deSPeter Grehan 	int error;
2797517904deSPeter Grehan 	static int input = 3; /* default is full */
2798517904deSPeter Grehan 	struct igc_adapter	*adapter = (struct igc_adapter *) arg1;
2799517904deSPeter Grehan 
2800517904deSPeter Grehan 	error = sysctl_handle_int(oidp, &input, 0, req);
2801517904deSPeter Grehan 
2802517904deSPeter Grehan 	if ((error) || (req->newptr == NULL))
2803517904deSPeter Grehan 		return (error);
2804517904deSPeter Grehan 
2805517904deSPeter Grehan 	if (input == adapter->fc) /* no change? */
2806517904deSPeter Grehan 		return (error);
2807517904deSPeter Grehan 
2808517904deSPeter Grehan 	switch (input) {
2809517904deSPeter Grehan 	case igc_fc_rx_pause:
2810517904deSPeter Grehan 	case igc_fc_tx_pause:
2811517904deSPeter Grehan 	case igc_fc_full:
2812517904deSPeter Grehan 	case igc_fc_none:
2813517904deSPeter Grehan 		adapter->hw.fc.requested_mode = input;
2814517904deSPeter Grehan 		adapter->fc = input;
2815517904deSPeter Grehan 		break;
2816517904deSPeter Grehan 	default:
2817517904deSPeter Grehan 		/* Do nothing */
2818517904deSPeter Grehan 		return (error);
2819517904deSPeter Grehan 	}
2820517904deSPeter Grehan 
2821517904deSPeter Grehan 	adapter->hw.fc.current_mode = adapter->hw.fc.requested_mode;
2822517904deSPeter Grehan 	igc_force_mac_fc(&adapter->hw);
2823517904deSPeter Grehan 	return (error);
2824517904deSPeter Grehan }
2825517904deSPeter Grehan 
2826517904deSPeter Grehan /*
2827517904deSPeter Grehan  * Manage Energy Efficient Ethernet:
2828517904deSPeter Grehan  * Control values:
2829517904deSPeter Grehan  *     0/1 - enabled/disabled
2830517904deSPeter Grehan  */
2831517904deSPeter Grehan static int
2832517904deSPeter Grehan igc_sysctl_eee(SYSCTL_HANDLER_ARGS)
2833517904deSPeter Grehan {
2834517904deSPeter Grehan 	struct igc_adapter *adapter = (struct igc_adapter *) arg1;
2835517904deSPeter Grehan 	int error, value;
2836517904deSPeter Grehan 
2837517904deSPeter Grehan 	value = adapter->hw.dev_spec._i225.eee_disable;
2838517904deSPeter Grehan 	error = sysctl_handle_int(oidp, &value, 0, req);
2839517904deSPeter Grehan 	if (error || req->newptr == NULL)
2840517904deSPeter Grehan 		return (error);
2841517904deSPeter Grehan 
2842517904deSPeter Grehan 	adapter->hw.dev_spec._i225.eee_disable = (value != 0);
2843517904deSPeter Grehan 	igc_if_init(adapter->ctx);
2844517904deSPeter Grehan 
2845517904deSPeter Grehan 	return (0);
2846517904deSPeter Grehan }
2847517904deSPeter Grehan 
2848517904deSPeter Grehan static int
2849517904deSPeter Grehan igc_sysctl_debug_info(SYSCTL_HANDLER_ARGS)
2850517904deSPeter Grehan {
2851517904deSPeter Grehan 	struct igc_adapter *adapter;
2852517904deSPeter Grehan 	int error;
2853517904deSPeter Grehan 	int result;
2854517904deSPeter Grehan 
2855517904deSPeter Grehan 	result = -1;
2856517904deSPeter Grehan 	error = sysctl_handle_int(oidp, &result, 0, req);
2857517904deSPeter Grehan 
2858517904deSPeter Grehan 	if (error || !req->newptr)
2859517904deSPeter Grehan 		return (error);
2860517904deSPeter Grehan 
2861517904deSPeter Grehan 	if (result == 1) {
2862517904deSPeter Grehan 		adapter = (struct igc_adapter *) arg1;
2863517904deSPeter Grehan 		igc_print_debug_info(adapter);
2864517904deSPeter Grehan 	}
2865517904deSPeter Grehan 
2866517904deSPeter Grehan 	return (error);
2867517904deSPeter Grehan }
2868517904deSPeter Grehan 
2869517904deSPeter Grehan static int
2870517904deSPeter Grehan igc_get_rs(SYSCTL_HANDLER_ARGS)
2871517904deSPeter Grehan {
2872517904deSPeter Grehan 	struct igc_adapter *adapter = (struct igc_adapter *) arg1;
2873517904deSPeter Grehan 	int error;
2874517904deSPeter Grehan 	int result;
2875517904deSPeter Grehan 
2876517904deSPeter Grehan 	result = 0;
2877517904deSPeter Grehan 	error = sysctl_handle_int(oidp, &result, 0, req);
2878517904deSPeter Grehan 
2879517904deSPeter Grehan 	if (error || !req->newptr || result != 1)
2880517904deSPeter Grehan 		return (error);
2881517904deSPeter Grehan 	igc_dump_rs(adapter);
2882517904deSPeter Grehan 
2883517904deSPeter Grehan 	return (error);
2884517904deSPeter Grehan }
2885517904deSPeter Grehan 
2886517904deSPeter Grehan static void
2887517904deSPeter Grehan igc_if_debug(if_ctx_t ctx)
2888517904deSPeter Grehan {
2889517904deSPeter Grehan 	igc_dump_rs(iflib_get_softc(ctx));
2890517904deSPeter Grehan }
2891517904deSPeter Grehan 
2892517904deSPeter Grehan /*
2893517904deSPeter Grehan  * This routine is meant to be fluid, add whatever is
2894517904deSPeter Grehan  * needed for debugging a problem.  -jfv
2895517904deSPeter Grehan  */
2896517904deSPeter Grehan static void
2897517904deSPeter Grehan igc_print_debug_info(struct igc_adapter *adapter)
2898517904deSPeter Grehan {
2899517904deSPeter Grehan 	device_t dev = iflib_get_dev(adapter->ctx);
2900ec22a3a2SJustin Hibbits 	if_t ifp = iflib_get_ifp(adapter->ctx);
2901517904deSPeter Grehan 	struct tx_ring *txr = &adapter->tx_queues->txr;
2902517904deSPeter Grehan 	struct rx_ring *rxr = &adapter->rx_queues->rxr;
2903517904deSPeter Grehan 
2904517904deSPeter Grehan 	if (if_getdrvflags(ifp) & IFF_DRV_RUNNING)
2905517904deSPeter Grehan 		printf("Interface is RUNNING ");
2906517904deSPeter Grehan 	else
2907517904deSPeter Grehan 		printf("Interface is NOT RUNNING\n");
2908517904deSPeter Grehan 
2909517904deSPeter Grehan 	if (if_getdrvflags(ifp) & IFF_DRV_OACTIVE)
2910517904deSPeter Grehan 		printf("and INACTIVE\n");
2911517904deSPeter Grehan 	else
2912517904deSPeter Grehan 		printf("and ACTIVE\n");
2913517904deSPeter Grehan 
2914517904deSPeter Grehan 	for (int i = 0; i < adapter->tx_num_queues; i++, txr++) {
2915517904deSPeter Grehan 		device_printf(dev, "TX Queue %d ------\n", i);
2916517904deSPeter Grehan 		device_printf(dev, "hw tdh = %d, hw tdt = %d\n",
2917517904deSPeter Grehan 			IGC_READ_REG(&adapter->hw, IGC_TDH(i)),
2918517904deSPeter Grehan 			IGC_READ_REG(&adapter->hw, IGC_TDT(i)));
2919517904deSPeter Grehan 
2920517904deSPeter Grehan 	}
2921517904deSPeter Grehan 	for (int j=0; j < adapter->rx_num_queues; j++, rxr++) {
2922517904deSPeter Grehan 		device_printf(dev, "RX Queue %d ------\n", j);
2923517904deSPeter Grehan 		device_printf(dev, "hw rdh = %d, hw rdt = %d\n",
2924517904deSPeter Grehan 			IGC_READ_REG(&adapter->hw, IGC_RDH(j)),
2925517904deSPeter Grehan 			IGC_READ_REG(&adapter->hw, IGC_RDT(j)));
2926517904deSPeter Grehan 	}
2927517904deSPeter Grehan }
2928