xref: /freebsd/sys/dev/ichwd/ichwd.c (revision 1587a9db92c03c738bb3f0fc5874b43c961e7c99)
1098ca2bdSWarner Losh /*-
24d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni  *
4cae8da61SDag-Erling Smørgrav  * Copyright (c) 2004 Texas A&M University
5cae8da61SDag-Erling Smørgrav  * All rights reserved.
6cae8da61SDag-Erling Smørgrav  *
7cae8da61SDag-Erling Smørgrav  * Developer: Wm. Daryl Hawkins
8cae8da61SDag-Erling Smørgrav  *
9cae8da61SDag-Erling Smørgrav  * Redistribution and use in source and binary forms, with or without
10cae8da61SDag-Erling Smørgrav  * modification, are permitted provided that the following conditions
11cae8da61SDag-Erling Smørgrav  * are met:
12cae8da61SDag-Erling Smørgrav  * 1. Redistributions of source code must retain the above copyright
13cae8da61SDag-Erling Smørgrav  *    notice, this list of conditions and the following disclaimer.
14cae8da61SDag-Erling Smørgrav  * 2. Redistributions in binary form must reproduce the above copyright
15cae8da61SDag-Erling Smørgrav  *    notice, this list of conditions and the following disclaimer in the
16cae8da61SDag-Erling Smørgrav  *    documentation and/or other materials provided with the distribution.
17cae8da61SDag-Erling Smørgrav  *
18cae8da61SDag-Erling Smørgrav  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19cae8da61SDag-Erling Smørgrav  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20cae8da61SDag-Erling Smørgrav  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21cae8da61SDag-Erling Smørgrav  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22cae8da61SDag-Erling Smørgrav  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23cae8da61SDag-Erling Smørgrav  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24cae8da61SDag-Erling Smørgrav  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25cae8da61SDag-Erling Smørgrav  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26cae8da61SDag-Erling Smørgrav  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27cae8da61SDag-Erling Smørgrav  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28cae8da61SDag-Erling Smørgrav  * SUCH DAMAGE.
29cae8da61SDag-Erling Smørgrav  */
30cae8da61SDag-Erling Smørgrav 
31cae8da61SDag-Erling Smørgrav /*
32cae8da61SDag-Erling Smørgrav  * Intel ICH Watchdog Timer (WDT) driver
33cae8da61SDag-Erling Smørgrav  *
34cae8da61SDag-Erling Smørgrav  * Originally developed by Wm. Daryl Hawkins of Texas A&M
35cae8da61SDag-Erling Smørgrav  * Heavily modified by <des@FreeBSD.org>
36cae8da61SDag-Erling Smørgrav  *
37cae8da61SDag-Erling Smørgrav  * This is a tricky one.  The ICH WDT can't be treated as a regular PCI
38cae8da61SDag-Erling Smørgrav  * device as it's actually an integrated function of the ICH LPC interface
39cae8da61SDag-Erling Smørgrav  * bridge.  Detection is also awkward, because we can only infer the
40cae8da61SDag-Erling Smørgrav  * presence of the watchdog timer from the fact that the machine has an
41cae8da61SDag-Erling Smørgrav  * ICH chipset, or, on ACPI 2.x systems, by the presence of the 'WDDT'
42cae8da61SDag-Erling Smørgrav  * ACPI table (although this driver does not support the ACPI detection
43cae8da61SDag-Erling Smørgrav  * method).
44cae8da61SDag-Erling Smørgrav  *
45cae8da61SDag-Erling Smørgrav  * There is one slight problem on non-ACPI or ACPI 1.x systems: we have no
46cae8da61SDag-Erling Smørgrav  * way of knowing if the WDT is permanently disabled (either by the BIOS
47cae8da61SDag-Erling Smørgrav  * or in hardware).
48cae8da61SDag-Erling Smørgrav  *
49cae8da61SDag-Erling Smørgrav  * The WDT is programmed through I/O registers in the ACPI I/O space.
50cae8da61SDag-Erling Smørgrav  * Intel swears it's always at offset 0x60, so we use that.
51cae8da61SDag-Erling Smørgrav  *
52cae8da61SDag-Erling Smørgrav  * For details about the ICH WDT, see Intel Application Note AP-725
53cae8da61SDag-Erling Smørgrav  * (document no. 292273-001).  The WDT is also described in the individual
54cae8da61SDag-Erling Smørgrav  * chipset datasheets, e.g. Intel82801EB ICH5 / 82801ER ICH5R Datasheet
55cae8da61SDag-Erling Smørgrav  * (document no. 252516-001) sections 9.10 and 9.11.
56438dafbbSDag-Erling Smørgrav  *
57438dafbbSDag-Erling Smørgrav  * ICH6/7/8 support by Takeharu KATO <takeharu1219@ybb.ne.jp>
58078246e5SFabien Thomas  * SoC PMC support by Denir Li <denir.li@cas-well.com>
59cae8da61SDag-Erling Smørgrav  */
60cae8da61SDag-Erling Smørgrav 
61cae8da61SDag-Erling Smørgrav #include <sys/param.h>
62e2e050c8SConrad Meyer #include <sys/eventhandler.h>
63cae8da61SDag-Erling Smørgrav #include <sys/kernel.h>
64fe12f24bSPoul-Henning Kamp #include <sys/module.h>
65cae8da61SDag-Erling Smørgrav #include <sys/systm.h>
66cae8da61SDag-Erling Smørgrav #include <sys/bus.h>
67cae8da61SDag-Erling Smørgrav #include <machine/bus.h>
68cae8da61SDag-Erling Smørgrav #include <sys/rman.h>
69cae8da61SDag-Erling Smørgrav #include <machine/resource.h>
70cae8da61SDag-Erling Smørgrav #include <sys/watchdog.h>
71cae8da61SDag-Erling Smørgrav 
72ede807c4SAndriy Gapon #include <isa/isavar.h>
73cae8da61SDag-Erling Smørgrav #include <dev/pci/pcivar.h>
74cae8da61SDag-Erling Smørgrav 
75cae8da61SDag-Erling Smørgrav #include <dev/ichwd/ichwd.h>
76cae8da61SDag-Erling Smørgrav 
778b65c16fSAndriy Gapon #include <x86/pci_cfgreg.h>
788b65c16fSAndriy Gapon #include <dev/pci/pcivar.h>
798b65c16fSAndriy Gapon #include <dev/pci/pci_private.h>
808b65c16fSAndriy Gapon 
81cae8da61SDag-Erling Smørgrav static struct ichwd_device ichwd_devices[] = {
82078246e5SFabien Thomas 	{ DEVICEID_82801AA,  "Intel 82801AA watchdog timer",	1, 1 },
83078246e5SFabien Thomas 	{ DEVICEID_82801AB,  "Intel 82801AB watchdog timer",	1, 1 },
84078246e5SFabien Thomas 	{ DEVICEID_82801BA,  "Intel 82801BA watchdog timer",	2, 1 },
85078246e5SFabien Thomas 	{ DEVICEID_82801BAM, "Intel 82801BAM watchdog timer",	2, 1 },
86078246e5SFabien Thomas 	{ DEVICEID_82801CA,  "Intel 82801CA watchdog timer",	3, 1 },
87078246e5SFabien Thomas 	{ DEVICEID_82801CAM, "Intel 82801CAM watchdog timer",	3, 1 },
88078246e5SFabien Thomas 	{ DEVICEID_82801DB,  "Intel 82801DB watchdog timer",	4, 1 },
89078246e5SFabien Thomas 	{ DEVICEID_82801DBM, "Intel 82801DBM watchdog timer",	4, 1 },
90078246e5SFabien Thomas 	{ DEVICEID_82801E,   "Intel 82801E watchdog timer",	5, 1 },
91078246e5SFabien Thomas 	{ DEVICEID_82801EB,  "Intel 82801EB watchdog timer",	5, 1 },
92078246e5SFabien Thomas 	{ DEVICEID_82801EBR, "Intel 82801EB/ER watchdog timer",	5, 1 },
93078246e5SFabien Thomas 	{ DEVICEID_6300ESB,  "Intel 6300ESB watchdog timer",	5, 1 },
94078246e5SFabien Thomas 	{ DEVICEID_82801FBR, "Intel 82801FB/FR watchdog timer",	6, 2 },
95078246e5SFabien Thomas 	{ DEVICEID_ICH6M,    "Intel ICH6M watchdog timer",	6, 2 },
96078246e5SFabien Thomas 	{ DEVICEID_ICH6W,    "Intel ICH6W watchdog timer",	6, 2 },
97078246e5SFabien Thomas 	{ DEVICEID_ICH7,     "Intel ICH7 watchdog timer",	7, 2 },
98078246e5SFabien Thomas 	{ DEVICEID_ICH7DH,   "Intel ICH7DH watchdog timer",	7, 2 },
99078246e5SFabien Thomas 	{ DEVICEID_ICH7M,    "Intel ICH7M watchdog timer",	7, 2 },
100078246e5SFabien Thomas 	{ DEVICEID_ICH7MDH,  "Intel ICH7MDH watchdog timer",	7, 2 },
101078246e5SFabien Thomas 	{ DEVICEID_NM10,     "Intel NM10 watchdog timer",	7, 2 },
102078246e5SFabien Thomas 	{ DEVICEID_ICH8,     "Intel ICH8 watchdog timer",	8, 2 },
103078246e5SFabien Thomas 	{ DEVICEID_ICH8DH,   "Intel ICH8DH watchdog timer",	8, 2 },
104078246e5SFabien Thomas 	{ DEVICEID_ICH8DO,   "Intel ICH8DO watchdog timer",	8, 2 },
105078246e5SFabien Thomas 	{ DEVICEID_ICH8M,    "Intel ICH8M watchdog timer",	8, 2 },
106078246e5SFabien Thomas 	{ DEVICEID_ICH8ME,   "Intel ICH8M-E watchdog timer",	8, 2 },
107078246e5SFabien Thomas 	{ DEVICEID_63XXESB,  "Intel 63XXESB watchdog timer",	8, 2 },
108078246e5SFabien Thomas 	{ DEVICEID_ICH9,     "Intel ICH9 watchdog timer",	9, 2 },
109078246e5SFabien Thomas 	{ DEVICEID_ICH9DH,   "Intel ICH9DH watchdog timer",	9, 2 },
110078246e5SFabien Thomas 	{ DEVICEID_ICH9DO,   "Intel ICH9DO watchdog timer",	9, 2 },
111078246e5SFabien Thomas 	{ DEVICEID_ICH9M,    "Intel ICH9M watchdog timer",	9, 2 },
112078246e5SFabien Thomas 	{ DEVICEID_ICH9ME,   "Intel ICH9M-E watchdog timer",	9, 2 },
113078246e5SFabien Thomas 	{ DEVICEID_ICH9R,    "Intel ICH9R watchdog timer",	9, 2 },
114078246e5SFabien Thomas 	{ DEVICEID_ICH10,    "Intel ICH10 watchdog timer",	10, 2 },
115078246e5SFabien Thomas 	{ DEVICEID_ICH10D,   "Intel ICH10D watchdog timer",	10, 2 },
116078246e5SFabien Thomas 	{ DEVICEID_ICH10DO,  "Intel ICH10DO watchdog timer",	10, 2 },
117078246e5SFabien Thomas 	{ DEVICEID_ICH10R,   "Intel ICH10R watchdog timer",	10, 2 },
118078246e5SFabien Thomas 	{ DEVICEID_PCH,      "Intel PCH watchdog timer",	10, 2 },
119078246e5SFabien Thomas 	{ DEVICEID_PCHM,     "Intel PCH watchdog timer",	10, 2 },
120078246e5SFabien Thomas 	{ DEVICEID_P55,      "Intel P55 watchdog timer",	10, 2 },
121078246e5SFabien Thomas 	{ DEVICEID_PM55,     "Intel PM55 watchdog timer",	10, 2 },
122078246e5SFabien Thomas 	{ DEVICEID_H55,      "Intel H55 watchdog timer",	10, 2 },
123078246e5SFabien Thomas 	{ DEVICEID_QM57,     "Intel QM57 watchdog timer",       10, 2 },
124078246e5SFabien Thomas 	{ DEVICEID_H57,      "Intel H57 watchdog timer",        10, 2 },
125078246e5SFabien Thomas 	{ DEVICEID_HM55,     "Intel HM55 watchdog timer",       10, 2 },
126078246e5SFabien Thomas 	{ DEVICEID_Q57,      "Intel Q57 watchdog timer",        10, 2 },
127078246e5SFabien Thomas 	{ DEVICEID_HM57,     "Intel HM57 watchdog timer",       10, 2 },
128078246e5SFabien Thomas 	{ DEVICEID_PCHMSFF,  "Intel PCHMSFF watchdog timer",    10, 2 },
129078246e5SFabien Thomas 	{ DEVICEID_QS57,     "Intel QS57 watchdog timer",       10, 2 },
130078246e5SFabien Thomas 	{ DEVICEID_3400,     "Intel 3400 watchdog timer",       10, 2 },
131078246e5SFabien Thomas 	{ DEVICEID_3420,     "Intel 3420 watchdog timer",       10, 2 },
132078246e5SFabien Thomas 	{ DEVICEID_3450,     "Intel 3450 watchdog timer",       10, 2 },
133078246e5SFabien Thomas 	{ DEVICEID_CPT0,     "Intel Cougar Point watchdog timer",	10, 2 },
134078246e5SFabien Thomas 	{ DEVICEID_CPT1,     "Intel Cougar Point watchdog timer",	10, 2 },
135078246e5SFabien Thomas 	{ DEVICEID_CPT2,     "Intel Cougar Point watchdog timer",	10, 2 },
136078246e5SFabien Thomas 	{ DEVICEID_CPT3,     "Intel Cougar Point watchdog timer",	10, 2 },
137078246e5SFabien Thomas 	{ DEVICEID_CPT4,     "Intel Cougar Point watchdog timer",	10, 2 },
138078246e5SFabien Thomas 	{ DEVICEID_CPT5,     "Intel Cougar Point watchdog timer",	10, 2 },
139078246e5SFabien Thomas 	{ DEVICEID_CPT6,     "Intel Cougar Point watchdog timer",	10, 2 },
140078246e5SFabien Thomas 	{ DEVICEID_CPT7,     "Intel Cougar Point watchdog timer",	10, 2 },
141078246e5SFabien Thomas 	{ DEVICEID_CPT8,     "Intel Cougar Point watchdog timer",	10, 2 },
142078246e5SFabien Thomas 	{ DEVICEID_CPT9,     "Intel Cougar Point watchdog timer",	10, 2 },
143078246e5SFabien Thomas 	{ DEVICEID_CPT10,    "Intel Cougar Point watchdog timer",	10, 2 },
144078246e5SFabien Thomas 	{ DEVICEID_CPT11,    "Intel Cougar Point watchdog timer",	10, 2 },
145078246e5SFabien Thomas 	{ DEVICEID_CPT12,    "Intel Cougar Point watchdog timer",	10, 2 },
146078246e5SFabien Thomas 	{ DEVICEID_CPT13,    "Intel Cougar Point watchdog timer",	10, 2 },
147078246e5SFabien Thomas 	{ DEVICEID_CPT14,    "Intel Cougar Point watchdog timer",	10, 2 },
148078246e5SFabien Thomas 	{ DEVICEID_CPT15,    "Intel Cougar Point watchdog timer",	10, 2 },
149078246e5SFabien Thomas 	{ DEVICEID_CPT16,    "Intel Cougar Point watchdog timer",	10, 2 },
150078246e5SFabien Thomas 	{ DEVICEID_CPT17,    "Intel Cougar Point watchdog timer",	10, 2 },
151078246e5SFabien Thomas 	{ DEVICEID_CPT18,    "Intel Cougar Point watchdog timer",	10, 2 },
152078246e5SFabien Thomas 	{ DEVICEID_CPT19,    "Intel Cougar Point watchdog timer",	10, 2 },
153078246e5SFabien Thomas 	{ DEVICEID_CPT20,    "Intel Cougar Point watchdog timer",	10, 2 },
154078246e5SFabien Thomas 	{ DEVICEID_CPT21,    "Intel Cougar Point watchdog timer",	10, 2 },
155078246e5SFabien Thomas 	{ DEVICEID_CPT22,    "Intel Cougar Point watchdog timer",	10, 2 },
156078246e5SFabien Thomas 	{ DEVICEID_CPT23,    "Intel Cougar Point watchdog timer",	10, 2 },
157078246e5SFabien Thomas 	{ DEVICEID_CPT24,    "Intel Cougar Point watchdog timer",	10, 2 },
158078246e5SFabien Thomas 	{ DEVICEID_CPT25,    "Intel Cougar Point watchdog timer",	10, 2 },
159078246e5SFabien Thomas 	{ DEVICEID_CPT26,    "Intel Cougar Point watchdog timer",	10, 2 },
160078246e5SFabien Thomas 	{ DEVICEID_CPT27,    "Intel Cougar Point watchdog timer",	10, 2 },
161078246e5SFabien Thomas 	{ DEVICEID_CPT28,    "Intel Cougar Point watchdog timer",	10, 2 },
162078246e5SFabien Thomas 	{ DEVICEID_CPT29,    "Intel Cougar Point watchdog timer",	10, 2 },
163078246e5SFabien Thomas 	{ DEVICEID_CPT30,    "Intel Cougar Point watchdog timer",	10, 2 },
164078246e5SFabien Thomas 	{ DEVICEID_CPT31,    "Intel Cougar Point watchdog timer",	10, 2 },
165078246e5SFabien Thomas 	{ DEVICEID_PATSBURG_LPC1, "Intel Patsburg watchdog timer",	10, 2 },
166078246e5SFabien Thomas 	{ DEVICEID_PATSBURG_LPC2, "Intel Patsburg watchdog timer",	10, 2 },
167078246e5SFabien Thomas 	{ DEVICEID_PPT0,     "Intel Panther Point watchdog timer",	10, 2 },
168078246e5SFabien Thomas 	{ DEVICEID_PPT1,     "Intel Panther Point watchdog timer",	10, 2 },
169078246e5SFabien Thomas 	{ DEVICEID_PPT2,     "Intel Panther Point watchdog timer",	10, 2 },
170078246e5SFabien Thomas 	{ DEVICEID_PPT3,     "Intel Panther Point watchdog timer",	10, 2 },
171078246e5SFabien Thomas 	{ DEVICEID_PPT4,     "Intel Panther Point watchdog timer",	10, 2 },
172078246e5SFabien Thomas 	{ DEVICEID_PPT5,     "Intel Panther Point watchdog timer",	10, 2 },
173078246e5SFabien Thomas 	{ DEVICEID_PPT6,     "Intel Panther Point watchdog timer",	10, 2 },
174078246e5SFabien Thomas 	{ DEVICEID_PPT7,     "Intel Panther Point watchdog timer",	10, 2 },
175078246e5SFabien Thomas 	{ DEVICEID_PPT8,     "Intel Panther Point watchdog timer",	10, 2 },
176078246e5SFabien Thomas 	{ DEVICEID_PPT9,     "Intel Panther Point watchdog timer",	10, 2 },
177078246e5SFabien Thomas 	{ DEVICEID_PPT10,    "Intel Panther Point watchdog timer",	10, 2 },
178078246e5SFabien Thomas 	{ DEVICEID_PPT11,    "Intel Panther Point watchdog timer",	10, 2 },
179078246e5SFabien Thomas 	{ DEVICEID_PPT12,    "Intel Panther Point watchdog timer",	10, 2 },
180078246e5SFabien Thomas 	{ DEVICEID_PPT13,    "Intel Panther Point watchdog timer",	10, 2 },
181078246e5SFabien Thomas 	{ DEVICEID_PPT14,    "Intel Panther Point watchdog timer",	10, 2 },
182078246e5SFabien Thomas 	{ DEVICEID_PPT15,    "Intel Panther Point watchdog timer",	10, 2 },
183078246e5SFabien Thomas 	{ DEVICEID_PPT16,    "Intel Panther Point watchdog timer",	10, 2 },
184078246e5SFabien Thomas 	{ DEVICEID_PPT17,    "Intel Panther Point watchdog timer",	10, 2 },
185078246e5SFabien Thomas 	{ DEVICEID_PPT18,    "Intel Panther Point watchdog timer",	10, 2 },
186078246e5SFabien Thomas 	{ DEVICEID_PPT19,    "Intel Panther Point watchdog timer",	10, 2 },
187078246e5SFabien Thomas 	{ DEVICEID_PPT20,    "Intel Panther Point watchdog timer",	10, 2 },
188078246e5SFabien Thomas 	{ DEVICEID_PPT21,    "Intel Panther Point watchdog timer",	10, 2 },
189078246e5SFabien Thomas 	{ DEVICEID_PPT22,    "Intel Panther Point watchdog timer",	10, 2 },
190078246e5SFabien Thomas 	{ DEVICEID_PPT23,    "Intel Panther Point watchdog timer",	10, 2 },
191078246e5SFabien Thomas 	{ DEVICEID_PPT24,    "Intel Panther Point watchdog timer",	10, 2 },
192078246e5SFabien Thomas 	{ DEVICEID_PPT25,    "Intel Panther Point watchdog timer",	10, 2 },
193078246e5SFabien Thomas 	{ DEVICEID_PPT26,    "Intel Panther Point watchdog timer",	10, 2 },
194078246e5SFabien Thomas 	{ DEVICEID_PPT27,    "Intel Panther Point watchdog timer",	10, 2 },
195078246e5SFabien Thomas 	{ DEVICEID_PPT28,    "Intel Panther Point watchdog timer",	10, 2 },
196078246e5SFabien Thomas 	{ DEVICEID_PPT29,    "Intel Panther Point watchdog timer",	10, 2 },
197078246e5SFabien Thomas 	{ DEVICEID_PPT30,    "Intel Panther Point watchdog timer",	10, 2 },
198078246e5SFabien Thomas 	{ DEVICEID_PPT31,    "Intel Panther Point watchdog timer",	10, 2 },
199078246e5SFabien Thomas 	{ DEVICEID_LPT0,     "Intel Lynx Point watchdog timer",		10, 2 },
200078246e5SFabien Thomas 	{ DEVICEID_LPT1,     "Intel Lynx Point watchdog timer",		10, 2 },
201078246e5SFabien Thomas 	{ DEVICEID_LPT2,     "Intel Lynx Point watchdog timer",		10, 2 },
202078246e5SFabien Thomas 	{ DEVICEID_LPT3,     "Intel Lynx Point watchdog timer",		10, 2 },
203078246e5SFabien Thomas 	{ DEVICEID_LPT4,     "Intel Lynx Point watchdog timer",		10, 2 },
204078246e5SFabien Thomas 	{ DEVICEID_LPT5,     "Intel Lynx Point watchdog timer",		10, 2 },
205078246e5SFabien Thomas 	{ DEVICEID_LPT6,     "Intel Lynx Point watchdog timer",		10, 2 },
206078246e5SFabien Thomas 	{ DEVICEID_LPT7,     "Intel Lynx Point watchdog timer",		10, 2 },
207078246e5SFabien Thomas 	{ DEVICEID_LPT8,     "Intel Lynx Point watchdog timer",		10, 2 },
208078246e5SFabien Thomas 	{ DEVICEID_LPT9,     "Intel Lynx Point watchdog timer",		10, 2 },
209078246e5SFabien Thomas 	{ DEVICEID_LPT10,    "Intel Lynx Point watchdog timer",		10, 2 },
210078246e5SFabien Thomas 	{ DEVICEID_LPT11,    "Intel Lynx Point watchdog timer",		10, 2 },
211078246e5SFabien Thomas 	{ DEVICEID_LPT12,    "Intel Lynx Point watchdog timer",		10, 2 },
212078246e5SFabien Thomas 	{ DEVICEID_LPT13,    "Intel Lynx Point watchdog timer",		10, 2 },
213078246e5SFabien Thomas 	{ DEVICEID_LPT14,    "Intel Lynx Point watchdog timer",		10, 2 },
214078246e5SFabien Thomas 	{ DEVICEID_LPT15,    "Intel Lynx Point watchdog timer",		10, 2 },
215078246e5SFabien Thomas 	{ DEVICEID_LPT16,    "Intel Lynx Point watchdog timer",		10, 2 },
216078246e5SFabien Thomas 	{ DEVICEID_LPT17,    "Intel Lynx Point watchdog timer",		10, 2 },
217078246e5SFabien Thomas 	{ DEVICEID_LPT18,    "Intel Lynx Point watchdog timer",		10, 2 },
218078246e5SFabien Thomas 	{ DEVICEID_LPT19,    "Intel Lynx Point watchdog timer",		10, 2 },
219078246e5SFabien Thomas 	{ DEVICEID_LPT20,    "Intel Lynx Point watchdog timer",		10, 2 },
220078246e5SFabien Thomas 	{ DEVICEID_LPT21,    "Intel Lynx Point watchdog timer",		10, 2 },
221078246e5SFabien Thomas 	{ DEVICEID_LPT22,    "Intel Lynx Point watchdog timer",		10, 2 },
222078246e5SFabien Thomas 	{ DEVICEID_LPT23,    "Intel Lynx Point watchdog timer",		10, 2 },
223078246e5SFabien Thomas 	{ DEVICEID_LPT24,    "Intel Lynx Point watchdog timer",		10, 2 },
224078246e5SFabien Thomas 	{ DEVICEID_LPT25,    "Intel Lynx Point watchdog timer",		10, 2 },
225078246e5SFabien Thomas 	{ DEVICEID_LPT26,    "Intel Lynx Point watchdog timer",		10, 2 },
226078246e5SFabien Thomas 	{ DEVICEID_LPT27,    "Intel Lynx Point watchdog timer",		10, 2 },
227078246e5SFabien Thomas 	{ DEVICEID_LPT28,    "Intel Lynx Point watchdog timer",		10, 2 },
228078246e5SFabien Thomas 	{ DEVICEID_LPT29,    "Intel Lynx Point watchdog timer",		10, 2 },
229078246e5SFabien Thomas 	{ DEVICEID_LPT30,    "Intel Lynx Point watchdog timer",		10, 2 },
230078246e5SFabien Thomas 	{ DEVICEID_LPT31,    "Intel Lynx Point watchdog timer",		10, 2 },
231078246e5SFabien Thomas 	{ DEVICEID_WCPT1,    "Intel Wildcat Point watchdog timer",	10, 2 },
232078246e5SFabien Thomas 	{ DEVICEID_WCPT2,    "Intel Wildcat Point watchdog timer",	10, 2 },
233078246e5SFabien Thomas 	{ DEVICEID_WCPT3,    "Intel Wildcat Point watchdog timer",	10, 2 },
234078246e5SFabien Thomas 	{ DEVICEID_WCPT4,    "Intel Wildcat Point watchdog timer",	10, 2 },
235078246e5SFabien Thomas 	{ DEVICEID_WCPT6,    "Intel Wildcat Point watchdog timer",	10, 2 },
236078246e5SFabien Thomas 	{ DEVICEID_WBG0,     "Intel Wellsburg watchdog timer",		10, 2 },
237078246e5SFabien Thomas 	{ DEVICEID_WBG1,     "Intel Wellsburg watchdog timer",		10, 2 },
238078246e5SFabien Thomas 	{ DEVICEID_WBG2,     "Intel Wellsburg watchdog timer",		10, 2 },
239078246e5SFabien Thomas 	{ DEVICEID_WBG3,     "Intel Wellsburg watchdog timer",		10, 2 },
240078246e5SFabien Thomas 	{ DEVICEID_WBG4,     "Intel Wellsburg watchdog timer",		10, 2 },
241078246e5SFabien Thomas 	{ DEVICEID_WBG5,     "Intel Wellsburg watchdog timer",		10, 2 },
242078246e5SFabien Thomas 	{ DEVICEID_WBG6,     "Intel Wellsburg watchdog timer",		10, 2 },
243078246e5SFabien Thomas 	{ DEVICEID_WBG7,     "Intel Wellsburg watchdog timer",		10, 2 },
244078246e5SFabien Thomas 	{ DEVICEID_WBG8,     "Intel Wellsburg watchdog timer",		10, 2 },
245078246e5SFabien Thomas 	{ DEVICEID_WBG9,     "Intel Wellsburg watchdog timer",		10, 2 },
246078246e5SFabien Thomas 	{ DEVICEID_WBG10,    "Intel Wellsburg watchdog timer",		10, 2 },
247078246e5SFabien Thomas 	{ DEVICEID_WBG11,    "Intel Wellsburg watchdog timer",		10, 2 },
248078246e5SFabien Thomas 	{ DEVICEID_WBG12,    "Intel Wellsburg watchdog timer",		10, 2 },
249078246e5SFabien Thomas 	{ DEVICEID_WBG13,    "Intel Wellsburg watchdog timer",		10, 2 },
250078246e5SFabien Thomas 	{ DEVICEID_WBG14,    "Intel Wellsburg watchdog timer",		10, 2 },
251078246e5SFabien Thomas 	{ DEVICEID_WBG15,    "Intel Wellsburg watchdog timer",		10, 2 },
252078246e5SFabien Thomas 	{ DEVICEID_WBG16,    "Intel Wellsburg watchdog timer",		10, 2 },
253078246e5SFabien Thomas 	{ DEVICEID_WBG17,    "Intel Wellsburg watchdog timer",		10, 2 },
254078246e5SFabien Thomas 	{ DEVICEID_WBG18,    "Intel Wellsburg watchdog timer",		10, 2 },
255078246e5SFabien Thomas 	{ DEVICEID_WBG19,    "Intel Wellsburg watchdog timer",		10, 2 },
256078246e5SFabien Thomas 	{ DEVICEID_WBG20,    "Intel Wellsburg watchdog timer",		10, 2 },
257078246e5SFabien Thomas 	{ DEVICEID_WBG21,    "Intel Wellsburg watchdog timer",		10, 2 },
258078246e5SFabien Thomas 	{ DEVICEID_WBG22,    "Intel Wellsburg watchdog timer",		10, 2 },
259078246e5SFabien Thomas 	{ DEVICEID_WBG23,    "Intel Wellsburg watchdog timer",		10, 2 },
260078246e5SFabien Thomas 	{ DEVICEID_WBG24,    "Intel Wellsburg watchdog timer",		10, 2 },
261078246e5SFabien Thomas 	{ DEVICEID_WBG25,    "Intel Wellsburg watchdog timer",		10, 2 },
262078246e5SFabien Thomas 	{ DEVICEID_WBG26,    "Intel Wellsburg watchdog timer",		10, 2 },
263078246e5SFabien Thomas 	{ DEVICEID_WBG27,    "Intel Wellsburg watchdog timer",		10, 2 },
264078246e5SFabien Thomas 	{ DEVICEID_WBG28,    "Intel Wellsburg watchdog timer",		10, 2 },
265078246e5SFabien Thomas 	{ DEVICEID_WBG29,    "Intel Wellsburg watchdog timer",		10, 2 },
266078246e5SFabien Thomas 	{ DEVICEID_WBG30,    "Intel Wellsburg watchdog timer",		10, 2 },
267078246e5SFabien Thomas 	{ DEVICEID_WBG31,    "Intel Wellsburg watchdog timer",		10, 2 },
268078246e5SFabien Thomas 	{ DEVICEID_LPT_LP0,  "Intel Lynx Point-LP watchdog timer",	10, 2 },
269078246e5SFabien Thomas 	{ DEVICEID_LPT_LP1,  "Intel Lynx Point-LP watchdog timer",	10, 2 },
270078246e5SFabien Thomas 	{ DEVICEID_LPT_LP2,  "Intel Lynx Point-LP watchdog timer",	10, 2 },
271078246e5SFabien Thomas 	{ DEVICEID_LPT_LP3,  "Intel Lynx Point-LP watchdog timer",	10, 2 },
272078246e5SFabien Thomas 	{ DEVICEID_LPT_LP4,  "Intel Lynx Point-LP watchdog timer",	10, 2 },
273078246e5SFabien Thomas 	{ DEVICEID_LPT_LP5,  "Intel Lynx Point-LP watchdog timer",	10, 2 },
274078246e5SFabien Thomas 	{ DEVICEID_LPT_LP6,  "Intel Lynx Point-LP watchdog timer",	10, 2 },
275078246e5SFabien Thomas 	{ DEVICEID_LPT_LP7,  "Intel Lynx Point-LP watchdog timer",	10, 2 },
276078246e5SFabien Thomas 	{ DEVICEID_WCPT_LP1, "Intel Wildcat Point-LP watchdog timer",	10, 2 },
277078246e5SFabien Thomas 	{ DEVICEID_WCPT_LP2, "Intel Wildcat Point-LP watchdog timer",	10, 2 },
278078246e5SFabien Thomas 	{ DEVICEID_WCPT_LP3, "Intel Wildcat Point-LP watchdog timer",	10, 2 },
279078246e5SFabien Thomas 	{ DEVICEID_WCPT_LP5, "Intel Wildcat Point-LP watchdog timer",	10, 2 },
280078246e5SFabien Thomas 	{ DEVICEID_WCPT_LP6, "Intel Wildcat Point-LP watchdog timer",	10, 2 },
281078246e5SFabien Thomas 	{ DEVICEID_WCPT_LP7, "Intel Wildcat Point-LP watchdog timer",	10, 2 },
282078246e5SFabien Thomas 	{ DEVICEID_WCPT_LP9, "Intel Wildcat Point-LP watchdog timer",	10, 2 },
283078246e5SFabien Thomas 	{ DEVICEID_DH89XXCC_LPC,  "Intel DH89xxCC watchdog timer",	10, 2 },
284078246e5SFabien Thomas 	{ DEVICEID_COLETOCRK_LPC, "Intel Coleto Creek watchdog timer",  10, 2 },
285078246e5SFabien Thomas 	{ DEVICEID_AVN0,     "Intel Avoton/Rangeley SoC watchdog timer",10, 3 },
286078246e5SFabien Thomas 	{ DEVICEID_AVN1,     "Intel Avoton/Rangeley SoC watchdog timer",10, 3 },
287078246e5SFabien Thomas 	{ DEVICEID_AVN2,     "Intel Avoton/Rangeley SoC watchdog timer",10, 3 },
288078246e5SFabien Thomas 	{ DEVICEID_AVN3,     "Intel Avoton/Rangeley SoC watchdog timer",10, 3 },
289078246e5SFabien Thomas 	{ DEVICEID_BAYTRAIL, "Intel Bay Trail SoC watchdog timer",	10, 3 },
290078246e5SFabien Thomas 	{ DEVICEID_BRASWELL, "Intel Braswell SoC watchdog timer",	10, 3 },
291078246e5SFabien Thomas 	{ 0, NULL, 0, 0 },
292cae8da61SDag-Erling Smørgrav };
293cae8da61SDag-Erling Smørgrav 
294da4e7cadSAndriy Gapon static struct ichwd_device ichwd_smb_devices[] = {
295da4e7cadSAndriy Gapon 	{ DEVICEID_LEWISBURG_SMB, "Lewisburg watchdog timer",		10, 4 },
2969da8235cSPaweł Anikiel 	{ DEVICEID_LEWISBURG_SMB_SSKU, "Lewisburg watchdog timer",	10, 4 },
2979da8235cSPaweł Anikiel 	{ DEVICEID_CANNON_SMB,    "Cannon Lake watchdog timer",		10, 4, PMC_HIDDEN},
2989da8235cSPaweł Anikiel 	{ DEVICEID_COMET_SMB,     "Comet Lake watchdog timer",		10, 4, PMC_HIDDEN},
299701ded4eSAndriy Gapon 	{ DEVICEID_SRPTLP_SMB,    "Sunrise Point-LP watchdog timer",	10, 4 },
30077cb3b49SJustin Hibbits 	{ DEVICEID_C3000,         "Intel Atom C3000 watchdog timer",	10, 4 },
301da4e7cadSAndriy Gapon 	{ 0, NULL, 0, 0 },
302da4e7cadSAndriy Gapon };
303da4e7cadSAndriy Gapon 
304c094bde4SDoug Ambrisko #define ichwd_read_tco_1(sc, off) \
305e0636bc0SJohn Baldwin 	bus_read_1((sc)->tco_res, (off))
306c094bde4SDoug Ambrisko #define ichwd_read_tco_2(sc, off) \
307e0636bc0SJohn Baldwin 	bus_read_2((sc)->tco_res, (off))
308c094bde4SDoug Ambrisko #define ichwd_read_tco_4(sc, off) \
309e0636bc0SJohn Baldwin 	bus_read_4((sc)->tco_res, (off))
310438dafbbSDag-Erling Smørgrav #define ichwd_read_smi_4(sc, off) \
311e0636bc0SJohn Baldwin 	bus_read_4((sc)->smi_res, (off))
312438dafbbSDag-Erling Smørgrav #define ichwd_read_gcs_4(sc, off) \
313e0636bc0SJohn Baldwin 	bus_read_4((sc)->gcs_res, (off))
314078246e5SFabien Thomas /* NB: TCO version 3 devices use the gcs_res resource for the PMC register. */
315078246e5SFabien Thomas #define ichwd_read_pmc_4(sc, off) \
316078246e5SFabien Thomas 	bus_read_4((sc)->gcs_res, (off))
3178b65c16fSAndriy Gapon #define ichwd_read_gc_4(sc, off) \
3188b65c16fSAndriy Gapon 	bus_read_4((sc)->gc_res, (off))
319cae8da61SDag-Erling Smørgrav 
320c094bde4SDoug Ambrisko #define ichwd_write_tco_1(sc, off, val) \
321e0636bc0SJohn Baldwin 	bus_write_1((sc)->tco_res, (off), (val))
322c094bde4SDoug Ambrisko #define ichwd_write_tco_2(sc, off, val) \
323e0636bc0SJohn Baldwin 	bus_write_2((sc)->tco_res, (off), (val))
324c094bde4SDoug Ambrisko #define ichwd_write_tco_4(sc, off, val) \
325e0636bc0SJohn Baldwin 	bus_write_4((sc)->tco_res, (off), (val))
326c094bde4SDoug Ambrisko #define ichwd_write_smi_4(sc, off, val) \
327e0636bc0SJohn Baldwin 	bus_write_4((sc)->smi_res, (off), (val))
328438dafbbSDag-Erling Smørgrav #define ichwd_write_gcs_4(sc, off, val) \
329e0636bc0SJohn Baldwin 	bus_write_4((sc)->gcs_res, (off), (val))
330078246e5SFabien Thomas /* NB: TCO version 3 devices use the gcs_res resource for the PMC register. */
331078246e5SFabien Thomas #define ichwd_write_pmc_4(sc, off, val) \
332078246e5SFabien Thomas 	bus_write_4((sc)->gcs_res, (off), (val))
3338b65c16fSAndriy Gapon #define ichwd_write_gc_4(sc, off, val) \
3348b65c16fSAndriy Gapon 	bus_write_4((sc)->gc_res, (off), (val))
335438dafbbSDag-Erling Smørgrav 
336438dafbbSDag-Erling Smørgrav #define ichwd_verbose_printf(dev, ...) \
337438dafbbSDag-Erling Smørgrav 	do {						\
338438dafbbSDag-Erling Smørgrav 		if (bootverbose)			\
339438dafbbSDag-Erling Smørgrav 			device_printf(dev, __VA_ARGS__);\
340438dafbbSDag-Erling Smørgrav 	} while (0)
341cae8da61SDag-Erling Smørgrav 
3425f9672e1SDag-Erling Smørgrav /*
3435f9672e1SDag-Erling Smørgrav  * Disable the watchdog timeout SMI handler.
3445f9672e1SDag-Erling Smørgrav  *
3455f9672e1SDag-Erling Smørgrav  * Apparently, some BIOSes install handlers that reset or disable the
3465f9672e1SDag-Erling Smørgrav  * watchdog timer instead of resetting the system, so we disable the SMI
3475f9672e1SDag-Erling Smørgrav  * (by clearing the SMI_TCO_EN bit of the SMI_EN register) to prevent this
3485f9672e1SDag-Erling Smørgrav  * from happening.
3495f9672e1SDag-Erling Smørgrav  */
350cae8da61SDag-Erling Smørgrav static __inline void
ichwd_smi_disable(struct ichwd_softc * sc)3515f9672e1SDag-Erling Smørgrav ichwd_smi_disable(struct ichwd_softc *sc)
352cae8da61SDag-Erling Smørgrav {
353c094bde4SDoug Ambrisko 	ichwd_write_smi_4(sc, SMI_EN, ichwd_read_smi_4(sc, SMI_EN) & ~SMI_TCO_EN);
354cae8da61SDag-Erling Smørgrav }
355cae8da61SDag-Erling Smørgrav 
3565f9672e1SDag-Erling Smørgrav /*
3575f9672e1SDag-Erling Smørgrav  * Enable the watchdog timeout SMI handler.  See above for details.
3585f9672e1SDag-Erling Smørgrav  */
359cae8da61SDag-Erling Smørgrav static __inline void
ichwd_smi_enable(struct ichwd_softc * sc)3605f9672e1SDag-Erling Smørgrav ichwd_smi_enable(struct ichwd_softc *sc)
361cae8da61SDag-Erling Smørgrav {
362c094bde4SDoug Ambrisko 	ichwd_write_smi_4(sc, SMI_EN, ichwd_read_smi_4(sc, SMI_EN) | SMI_TCO_EN);
363cae8da61SDag-Erling Smørgrav }
364cae8da61SDag-Erling Smørgrav 
3655f9672e1SDag-Erling Smørgrav /*
366f451d23cSAttilio Rao  * Check if the watchdog SMI triggering is enabled.
367f451d23cSAttilio Rao  */
368f451d23cSAttilio Rao static __inline int
ichwd_smi_is_enabled(struct ichwd_softc * sc)369f451d23cSAttilio Rao ichwd_smi_is_enabled(struct ichwd_softc *sc)
370f451d23cSAttilio Rao {
371f451d23cSAttilio Rao 	return ((ichwd_read_smi_4(sc, SMI_EN) & SMI_TCO_EN) != 0);
372f451d23cSAttilio Rao }
373f451d23cSAttilio Rao 
374f451d23cSAttilio Rao /*
3755f9672e1SDag-Erling Smørgrav  * Reset the watchdog status bits.
3765f9672e1SDag-Erling Smørgrav  */
377cae8da61SDag-Erling Smørgrav static __inline void
ichwd_sts_reset(struct ichwd_softc * sc)378cae8da61SDag-Erling Smørgrav ichwd_sts_reset(struct ichwd_softc *sc)
379cae8da61SDag-Erling Smørgrav {
3805f9672e1SDag-Erling Smørgrav 	/*
3815f9672e1SDag-Erling Smørgrav 	 * The watchdog status bits are set to 1 by the hardware to
3825f9672e1SDag-Erling Smørgrav 	 * indicate various conditions.  They can be cleared by software
3835f9672e1SDag-Erling Smørgrav 	 * by writing a 1, not a 0.
3845f9672e1SDag-Erling Smørgrav 	 */
385c094bde4SDoug Ambrisko 	ichwd_write_tco_2(sc, TCO1_STS, TCO_TIMEOUT);
3865f9672e1SDag-Erling Smørgrav 	/*
387fe4424cbSAttilio Rao 	 * According to Intel's docs, clearing SECOND_TO_STS and BOOT_STS must
388fe4424cbSAttilio Rao 	 * be done in two separate operations.
3895f9672e1SDag-Erling Smørgrav 	 */
390c094bde4SDoug Ambrisko 	ichwd_write_tco_2(sc, TCO2_STS, TCO_SECOND_TO_STS);
391da4e7cadSAndriy Gapon 	if (sc->tco_version < 4)
392fe4424cbSAttilio Rao 		ichwd_write_tco_2(sc, TCO2_STS, TCO_BOOT_STS);
393cae8da61SDag-Erling Smørgrav }
394cae8da61SDag-Erling Smørgrav 
3955f9672e1SDag-Erling Smørgrav /*
3965f9672e1SDag-Erling Smørgrav  * Enable the watchdog timer by clearing the TCO_TMR_HALT bit in the
3975f9672e1SDag-Erling Smørgrav  * TCO1_CNT register.  This is complicated by the need to preserve bit 9
3985f9672e1SDag-Erling Smørgrav  * of that same register, and the requirement that all other bits must be
3995f9672e1SDag-Erling Smørgrav  * written back as zero.
4005f9672e1SDag-Erling Smørgrav  */
401cae8da61SDag-Erling Smørgrav static __inline void
ichwd_tmr_enable(struct ichwd_softc * sc)402cae8da61SDag-Erling Smørgrav ichwd_tmr_enable(struct ichwd_softc *sc)
403cae8da61SDag-Erling Smørgrav {
404cae8da61SDag-Erling Smørgrav 	uint16_t cnt;
405cae8da61SDag-Erling Smørgrav 
406c094bde4SDoug Ambrisko 	cnt = ichwd_read_tco_2(sc, TCO1_CNT) & TCO_CNT_PRESERVE;
407c094bde4SDoug Ambrisko 	ichwd_write_tco_2(sc, TCO1_CNT, cnt & ~TCO_TMR_HALT);
408cae8da61SDag-Erling Smørgrav 	sc->active = 1;
409438dafbbSDag-Erling Smørgrav 	ichwd_verbose_printf(sc->device, "timer enabled\n");
410cae8da61SDag-Erling Smørgrav }
411cae8da61SDag-Erling Smørgrav 
4125f9672e1SDag-Erling Smørgrav /*
4135f9672e1SDag-Erling Smørgrav  * Disable the watchdog timer.  See above for details.
4145f9672e1SDag-Erling Smørgrav  */
415cae8da61SDag-Erling Smørgrav static __inline void
ichwd_tmr_disable(struct ichwd_softc * sc)416cae8da61SDag-Erling Smørgrav ichwd_tmr_disable(struct ichwd_softc *sc)
417cae8da61SDag-Erling Smørgrav {
418cae8da61SDag-Erling Smørgrav 	uint16_t cnt;
419cae8da61SDag-Erling Smørgrav 
420c094bde4SDoug Ambrisko 	cnt = ichwd_read_tco_2(sc, TCO1_CNT) & TCO_CNT_PRESERVE;
421c094bde4SDoug Ambrisko 	ichwd_write_tco_2(sc, TCO1_CNT, cnt | TCO_TMR_HALT);
422cae8da61SDag-Erling Smørgrav 	sc->active = 0;
423438dafbbSDag-Erling Smørgrav 	ichwd_verbose_printf(sc->device, "timer disabled\n");
424cae8da61SDag-Erling Smørgrav }
425cae8da61SDag-Erling Smørgrav 
4265f9672e1SDag-Erling Smørgrav /*
4275f9672e1SDag-Erling Smørgrav  * Reload the watchdog timer: writing anything to any of the lower five
4285f9672e1SDag-Erling Smørgrav  * bits of the TCO_RLD register reloads the timer from the last value
4295f9672e1SDag-Erling Smørgrav  * written to TCO_TMR.
4305f9672e1SDag-Erling Smørgrav  */
431cae8da61SDag-Erling Smørgrav static __inline void
ichwd_tmr_reload(struct ichwd_softc * sc)432cae8da61SDag-Erling Smørgrav ichwd_tmr_reload(struct ichwd_softc *sc)
433cae8da61SDag-Erling Smørgrav {
434078246e5SFabien Thomas 	if (sc->tco_version == 1)
435c094bde4SDoug Ambrisko 		ichwd_write_tco_1(sc, TCO_RLD, 1);
436438dafbbSDag-Erling Smørgrav 	else
437438dafbbSDag-Erling Smørgrav 		ichwd_write_tco_2(sc, TCO_RLD, 1);
438cae8da61SDag-Erling Smørgrav }
439cae8da61SDag-Erling Smørgrav 
4405f9672e1SDag-Erling Smørgrav /*
4415f9672e1SDag-Erling Smørgrav  * Set the initial timeout value.  Note that this must always be followed
4425f9672e1SDag-Erling Smørgrav  * by a reload.
4435f9672e1SDag-Erling Smørgrav  */
444cae8da61SDag-Erling Smørgrav static __inline void
ichwd_tmr_set(struct ichwd_softc * sc,unsigned int timeout)445438dafbbSDag-Erling Smørgrav ichwd_tmr_set(struct ichwd_softc *sc, unsigned int timeout)
446cae8da61SDag-Erling Smørgrav {
447438dafbbSDag-Erling Smørgrav 
448cb1f5a37SAttilio Rao 	if (timeout < TCO_RLD_TMR_MIN)
449cb1f5a37SAttilio Rao 		timeout = TCO_RLD_TMR_MIN;
450438dafbbSDag-Erling Smørgrav 
451078246e5SFabien Thomas 	if (sc->tco_version == 1) {
452438dafbbSDag-Erling Smørgrav 		uint8_t tmr_val8 = ichwd_read_tco_1(sc, TCO_TMR1);
453438dafbbSDag-Erling Smørgrav 
454cb1f5a37SAttilio Rao 		tmr_val8 &= (~TCO_RLD1_TMR_MAX & 0xff);
455cb1f5a37SAttilio Rao 		if (timeout > TCO_RLD1_TMR_MAX)
456cb1f5a37SAttilio Rao 			timeout = TCO_RLD1_TMR_MAX;
457438dafbbSDag-Erling Smørgrav 		tmr_val8 |= timeout;
458438dafbbSDag-Erling Smørgrav 		ichwd_write_tco_1(sc, TCO_TMR1, tmr_val8);
459438dafbbSDag-Erling Smørgrav 	} else {
460438dafbbSDag-Erling Smørgrav 		uint16_t tmr_val16 = ichwd_read_tco_2(sc, TCO_TMR2);
461438dafbbSDag-Erling Smørgrav 
462cb1f5a37SAttilio Rao 		tmr_val16 &= (~TCO_RLD2_TMR_MAX & 0xffff);
463cb1f5a37SAttilio Rao 		if (timeout > TCO_RLD2_TMR_MAX)
464cb1f5a37SAttilio Rao 			timeout = TCO_RLD2_TMR_MAX;
465438dafbbSDag-Erling Smørgrav 		tmr_val16 |= timeout;
466438dafbbSDag-Erling Smørgrav 		ichwd_write_tco_2(sc, TCO_TMR2, tmr_val16);
467438dafbbSDag-Erling Smørgrav 	}
468438dafbbSDag-Erling Smørgrav 
469cae8da61SDag-Erling Smørgrav 	sc->timeout = timeout;
470438dafbbSDag-Erling Smørgrav 
471438dafbbSDag-Erling Smørgrav 	ichwd_verbose_printf(sc->device, "timeout set to %u ticks\n", timeout);
472438dafbbSDag-Erling Smørgrav }
473438dafbbSDag-Erling Smørgrav 
474438dafbbSDag-Erling Smørgrav static __inline int
ichwd_clear_noreboot(struct ichwd_softc * sc)475438dafbbSDag-Erling Smørgrav ichwd_clear_noreboot(struct ichwd_softc *sc)
476438dafbbSDag-Erling Smørgrav {
477438dafbbSDag-Erling Smørgrav 	uint32_t status;
478438dafbbSDag-Erling Smørgrav 	int rc = 0;
479438dafbbSDag-Erling Smørgrav 
480438dafbbSDag-Erling Smørgrav 	/* try to clear the NO_REBOOT bit */
481078246e5SFabien Thomas 	switch (sc->tco_version) {
482078246e5SFabien Thomas 	case 1:
483438dafbbSDag-Erling Smørgrav 		status = pci_read_config(sc->ich, ICH_GEN_STA, 1);
484438dafbbSDag-Erling Smørgrav 		status &= ~ICH_GEN_STA_NO_REBOOT;
485438dafbbSDag-Erling Smørgrav 		pci_write_config(sc->ich, ICH_GEN_STA, status, 1);
486438dafbbSDag-Erling Smørgrav 		status = pci_read_config(sc->ich, ICH_GEN_STA, 1);
487438dafbbSDag-Erling Smørgrav 		if (status & ICH_GEN_STA_NO_REBOOT)
488438dafbbSDag-Erling Smørgrav 			rc = EIO;
489078246e5SFabien Thomas 		break;
490078246e5SFabien Thomas 	case 2:
491438dafbbSDag-Erling Smørgrav 		status = ichwd_read_gcs_4(sc, 0);
492438dafbbSDag-Erling Smørgrav 		status &= ~ICH_GCS_NO_REBOOT;
493438dafbbSDag-Erling Smørgrav 		ichwd_write_gcs_4(sc, 0, status);
494438dafbbSDag-Erling Smørgrav 		status = ichwd_read_gcs_4(sc, 0);
495438dafbbSDag-Erling Smørgrav 		if (status & ICH_GCS_NO_REBOOT)
496438dafbbSDag-Erling Smørgrav 			rc = EIO;
497078246e5SFabien Thomas 		break;
498078246e5SFabien Thomas 	case 3:
499078246e5SFabien Thomas 		status = ichwd_read_pmc_4(sc, 0);
500078246e5SFabien Thomas 		status &= ~ICH_PMC_NO_REBOOT;
501078246e5SFabien Thomas 		ichwd_write_pmc_4(sc, 0, status);
502078246e5SFabien Thomas 		status = ichwd_read_pmc_4(sc, 0);
503078246e5SFabien Thomas 		if (status & ICH_PMC_NO_REBOOT)
504078246e5SFabien Thomas 			rc = EIO;
505078246e5SFabien Thomas 		break;
506da4e7cadSAndriy Gapon 	case 4:
5078b65c16fSAndriy Gapon 		status = ichwd_read_gc_4(sc, 0);
5088b65c16fSAndriy Gapon 		status &= ~SMB_GC_NO_REBOOT;
5098b65c16fSAndriy Gapon 		ichwd_write_gc_4(sc, 0, status);
5108b65c16fSAndriy Gapon 		status = ichwd_read_gc_4(sc, 0);
5118b65c16fSAndriy Gapon 		if (status & SMB_GC_NO_REBOOT)
5128b65c16fSAndriy Gapon 			rc = EIO;
513da4e7cadSAndriy Gapon 		break;
514078246e5SFabien Thomas 	default:
515078246e5SFabien Thomas 		ichwd_verbose_printf(sc->device,
516078246e5SFabien Thomas 		    "Unknown TCO Version: %d, can't set NO_REBOOT.\n",
517078246e5SFabien Thomas 		    sc->tco_version);
518078246e5SFabien Thomas 		break;
519438dafbbSDag-Erling Smørgrav 	}
520438dafbbSDag-Erling Smørgrav 
521438dafbbSDag-Erling Smørgrav 	if (rc)
522438dafbbSDag-Erling Smørgrav 		device_printf(sc->device,
523438dafbbSDag-Erling Smørgrav 		    "ICH WDT present but disabled in BIOS or hardware\n");
524438dafbbSDag-Erling Smørgrav 
525438dafbbSDag-Erling Smørgrav 	return (rc);
526cae8da61SDag-Erling Smørgrav }
527cae8da61SDag-Erling Smørgrav 
528cae8da61SDag-Erling Smørgrav /*
5295f9672e1SDag-Erling Smørgrav  * Watchdog event handler - called by the framework to enable or disable
5305f9672e1SDag-Erling Smørgrav  * the watchdog or change the initial timeout value.
531cae8da61SDag-Erling Smørgrav  */
532cae8da61SDag-Erling Smørgrav static void
ichwd_event(void * arg,unsigned int cmd,int * error)533cae8da61SDag-Erling Smørgrav ichwd_event(void *arg, unsigned int cmd, int *error)
534cae8da61SDag-Erling Smørgrav {
535cae8da61SDag-Erling Smørgrav 	struct ichwd_softc *sc = arg;
536cae8da61SDag-Erling Smørgrav 	unsigned int timeout;
537cae8da61SDag-Erling Smørgrav 
5389079fff5SNick Hibma 	/* convert from power-of-two-ns to WDT ticks */
539c094bde4SDoug Ambrisko 	cmd &= WD_INTERVAL;
5409417c448SWarner Losh 
5419417c448SWarner Losh 	if (sc->tco_version == 3) {
5429417c448SWarner Losh 		timeout = ((uint64_t)1 << cmd) / ICHWD_TCO_V3_TICK;
5439417c448SWarner Losh 	} else {
544cae8da61SDag-Erling Smørgrav 		timeout = ((uint64_t)1 << cmd) / ICHWD_TICK;
5459417c448SWarner Losh 	}
5469417c448SWarner Losh 
547438dafbbSDag-Erling Smørgrav 	if (cmd) {
54807cc7188SNick Hibma 		if (!sc->active)
54907cc7188SNick Hibma 			ichwd_tmr_enable(sc);
550cdd4eea9SXin LI 		if (timeout != sc->timeout)
551cae8da61SDag-Erling Smørgrav 			ichwd_tmr_set(sc, timeout);
552cae8da61SDag-Erling Smørgrav 		ichwd_tmr_reload(sc);
553cae8da61SDag-Erling Smørgrav 		*error = 0;
5549079fff5SNick Hibma 	} else {
5559079fff5SNick Hibma 		if (sc->active)
5569079fff5SNick Hibma 			ichwd_tmr_disable(sc);
5579079fff5SNick Hibma 	}
558cae8da61SDag-Erling Smørgrav }
559cae8da61SDag-Erling Smørgrav 
560438dafbbSDag-Erling Smørgrav static device_t
ichwd_find_ich_lpc_bridge(device_t isa,struct ichwd_device ** id_p)56126567f69SAlexander Motin ichwd_find_ich_lpc_bridge(device_t isa, struct ichwd_device **id_p)
562438dafbbSDag-Erling Smørgrav {
563438dafbbSDag-Erling Smørgrav 	struct ichwd_device *id;
56440715e9eSAlexander Motin 	device_t isab, pci;
56526567f69SAlexander Motin 	uint16_t devid;
566438dafbbSDag-Erling Smørgrav 
56726567f69SAlexander Motin 	/* Check whether parent ISA bridge looks familiar. */
56826567f69SAlexander Motin 	isab = device_get_parent(isa);
56940715e9eSAlexander Motin 	pci = device_get_parent(isab);
57040715e9eSAlexander Motin 	if (pci == NULL || device_get_devclass(pci) != devclass_find("pci"))
57140715e9eSAlexander Motin 		return (NULL);
57226567f69SAlexander Motin 	if (pci_get_vendor(isab) != VENDORID_INTEL)
573438dafbbSDag-Erling Smørgrav 		return (NULL);
57426567f69SAlexander Motin 	devid = pci_get_device(isab);
57526567f69SAlexander Motin 	for (id = ichwd_devices; id->desc != NULL; ++id) {
57626567f69SAlexander Motin 		if (devid == id->device) {
57726567f69SAlexander Motin 			if (id_p != NULL)
578438dafbbSDag-Erling Smørgrav 				*id_p = id;
57926567f69SAlexander Motin 			return (isab);
58026567f69SAlexander Motin 		}
58126567f69SAlexander Motin 	}
582438dafbbSDag-Erling Smørgrav 
58326567f69SAlexander Motin 	return (NULL);
584438dafbbSDag-Erling Smørgrav }
585cae8da61SDag-Erling Smørgrav 
586da4e7cadSAndriy Gapon static device_t
ichwd_find_smb_dev(device_t isa,struct ichwd_device ** id_p)587da4e7cadSAndriy Gapon ichwd_find_smb_dev(device_t isa, struct ichwd_device **id_p)
588da4e7cadSAndriy Gapon {
589da4e7cadSAndriy Gapon 	struct ichwd_device *id;
590da4e7cadSAndriy Gapon 	device_t isab, smb;
591da4e7cadSAndriy Gapon 	uint16_t devid;
592da4e7cadSAndriy Gapon 
593da4e7cadSAndriy Gapon 	/*
594da4e7cadSAndriy Gapon 	 * Check if SMBus controller provides TCO configuration.
595da4e7cadSAndriy Gapon 	 * The controller's device and function are fixed and we expect
596da4e7cadSAndriy Gapon 	 * it to be on the same bus as ISA bridge.
597da4e7cadSAndriy Gapon 	 */
598da4e7cadSAndriy Gapon 	isab = device_get_parent(isa);
599da4e7cadSAndriy Gapon 	smb = pci_find_dbsf(pci_get_domain(isab), pci_get_bus(isab), 31, 4);
600da4e7cadSAndriy Gapon 	if (smb == NULL)
601da4e7cadSAndriy Gapon 		return (NULL);
602da4e7cadSAndriy Gapon 	if (pci_get_vendor(smb) != VENDORID_INTEL)
603da4e7cadSAndriy Gapon 		return (NULL);
604da4e7cadSAndriy Gapon 	devid = pci_get_device(smb);
605da4e7cadSAndriy Gapon 	for (id = ichwd_smb_devices; id->desc != NULL; ++id) {
606da4e7cadSAndriy Gapon 		if (devid == id->device) {
607da4e7cadSAndriy Gapon 			if (id_p != NULL)
608da4e7cadSAndriy Gapon 				*id_p = id;
609da4e7cadSAndriy Gapon 			return (smb);
610da4e7cadSAndriy Gapon 		}
611da4e7cadSAndriy Gapon 	}
612da4e7cadSAndriy Gapon 
613da4e7cadSAndriy Gapon 	return (NULL);
614da4e7cadSAndriy Gapon }
615da4e7cadSAndriy Gapon 
616cae8da61SDag-Erling Smørgrav /*
617cae8da61SDag-Erling Smørgrav  * Look for an ICH LPC interface bridge.  If one is found, register an
618cae8da61SDag-Erling Smørgrav  * ichwd device.  There can be only one.
619cae8da61SDag-Erling Smørgrav  */
620cae8da61SDag-Erling Smørgrav static void
ichwd_identify(driver_t * driver,device_t parent)621cae8da61SDag-Erling Smørgrav ichwd_identify(driver_t *driver, device_t parent)
622cae8da61SDag-Erling Smørgrav {
623438dafbbSDag-Erling Smørgrav 	struct ichwd_device *id_p;
624da4e7cadSAndriy Gapon 	device_t ich, smb;
625cae8da61SDag-Erling Smørgrav 	device_t dev;
6268b65c16fSAndriy Gapon 	uint64_t base_address64;
627078246e5SFabien Thomas 	uint32_t base_address;
628da4e7cadSAndriy Gapon 	uint32_t ctl;
629438dafbbSDag-Erling Smørgrav 	int rc;
630cae8da61SDag-Erling Smørgrav 
63126567f69SAlexander Motin 	ich = ichwd_find_ich_lpc_bridge(parent, &id_p);
632da4e7cadSAndriy Gapon 	if (ich == NULL) {
633da4e7cadSAndriy Gapon 		smb = ichwd_find_smb_dev(parent, &id_p);
634da4e7cadSAndriy Gapon 		if (smb == NULL)
635cae8da61SDag-Erling Smørgrav 			return;
636da4e7cadSAndriy Gapon 	}
637cae8da61SDag-Erling Smørgrav 
6383e9ec69aSAndriy Gapon 	KASSERT(id_p->tco_version >= 1,
6393e9ec69aSAndriy Gapon 	    ("unexpected TCO version %d", id_p->tco_version));
6403e9ec69aSAndriy Gapon 	KASSERT(id_p->tco_version != 4 || smb != NULL,
6413e9ec69aSAndriy Gapon 	    ("could not find PCI SMBus device for TCOv4"));
6423e9ec69aSAndriy Gapon 	KASSERT(id_p->tco_version >= 4 || ich != NULL,
6433e9ec69aSAndriy Gapon 	    ("could not find PCI LPC bridge device for TCOv1-3"));
6443e9ec69aSAndriy Gapon 
645cae8da61SDag-Erling Smørgrav 	/* good, add child to bus */
646cae8da61SDag-Erling Smørgrav 	if ((dev = device_find_child(parent, driver->name, 0)) == NULL)
6470ddcf11cSJohn-Mark Gurney 		dev = BUS_ADD_CHILD(parent, 0, driver->name, 0);
6480ddcf11cSJohn-Mark Gurney 
649438dafbbSDag-Erling Smørgrav 	if (dev == NULL)
650438dafbbSDag-Erling Smørgrav 		return;
651438dafbbSDag-Erling Smørgrav 
652078246e5SFabien Thomas 	switch (id_p->tco_version) {
653078246e5SFabien Thomas 	case 1:
654078246e5SFabien Thomas 		break;
655078246e5SFabien Thomas 	case 2:
656438dafbbSDag-Erling Smørgrav 		/* get RCBA (root complex base address) */
657078246e5SFabien Thomas 		base_address = pci_read_config(ich, ICH_RCBA, 4);
658438dafbbSDag-Erling Smørgrav 		rc = bus_set_resource(ich, SYS_RES_MEMORY, 0,
659078246e5SFabien Thomas 		    (base_address & 0xffffc000) + ICH_GCS_OFFSET,
660078246e5SFabien Thomas 		    ICH_GCS_SIZE);
661438dafbbSDag-Erling Smørgrav 		if (rc)
662438dafbbSDag-Erling Smørgrav 			ichwd_verbose_printf(dev,
663078246e5SFabien Thomas 			    "Can not set TCO v%d memory resource for RCBA\n",
664078246e5SFabien Thomas 			    id_p->tco_version);
665078246e5SFabien Thomas 		break;
666078246e5SFabien Thomas 	case 3:
667078246e5SFabien Thomas 		/* get PBASE (Power Management Controller base address) */
668078246e5SFabien Thomas 		base_address = pci_read_config(ich, ICH_PBASE, 4);
669078246e5SFabien Thomas 		rc = bus_set_resource(ich, SYS_RES_MEMORY, 0,
670078246e5SFabien Thomas 		    (base_address & 0xfffffe00) + ICH_PMC_OFFSET,
671078246e5SFabien Thomas 		    ICH_PMC_SIZE);
672078246e5SFabien Thomas 		if (rc)
673078246e5SFabien Thomas 			ichwd_verbose_printf(dev,
674078246e5SFabien Thomas 			    "Can not set TCO v%d memory resource for PBASE\n",
675078246e5SFabien Thomas 			    id_p->tco_version);
676078246e5SFabien Thomas 		break;
677da4e7cadSAndriy Gapon 	case 4:
678da4e7cadSAndriy Gapon 		/* Get TCO base address. */
679da4e7cadSAndriy Gapon 		ctl = pci_read_config(smb, ICH_TCOCTL, 4);
680da4e7cadSAndriy Gapon 		if ((ctl & ICH_TCOCTL_TCO_BASE_EN) == 0) {
681da4e7cadSAndriy Gapon 			ichwd_verbose_printf(dev,
682da4e7cadSAndriy Gapon 			    "TCO v%d decoding is not enabled\n",
683da4e7cadSAndriy Gapon 			    id_p->tco_version);
684da4e7cadSAndriy Gapon 			break;
685da4e7cadSAndriy Gapon 		}
686da4e7cadSAndriy Gapon 		base_address = pci_read_config(smb, ICH_TCOBASE, 4);
687da4e7cadSAndriy Gapon 		rc = bus_set_resource(dev, SYS_RES_IOPORT, 0,
688da4e7cadSAndriy Gapon 		    base_address & ICH_TCOBASE_ADDRMASK, ICH_TCOBASE_SIZE);
689da4e7cadSAndriy Gapon 		if (rc != 0) {
690da4e7cadSAndriy Gapon 			ichwd_verbose_printf(dev,
691da4e7cadSAndriy Gapon 			    "Can not set TCO v%d I/O resource (err = %d)\n",
692da4e7cadSAndriy Gapon 			    id_p->tco_version, rc);
693da4e7cadSAndriy Gapon 		}
6948b65c16fSAndriy Gapon 
6958b65c16fSAndriy Gapon 		/*
6968b65c16fSAndriy Gapon 		 * Unhide Primary to Sideband Bridge (P2SB) PCI device, so that
6978b65c16fSAndriy Gapon 		 * we can discover the base address of Private Configuration
6988b65c16fSAndriy Gapon 		 * Space via the bridge's BAR.
6998b65c16fSAndriy Gapon 		 * Then hide back the bridge.
7008b65c16fSAndriy Gapon 		 */
701*1587a9dbSJohn Baldwin 		pci_cfgregwrite(0, 0, 31, 1, 0xe1, 0, 1);
702*1587a9dbSJohn Baldwin 		base_address64 = pci_cfgregread(0, 0, 31, 1, SBREG_BAR + 4, 4);
7038b65c16fSAndriy Gapon 		base_address64 <<= 32;
704*1587a9dbSJohn Baldwin 		base_address64 |= pci_cfgregread(0, 0, 31, 1, SBREG_BAR, 4);
7058b65c16fSAndriy Gapon 		base_address64 &= ~0xfull;
706*1587a9dbSJohn Baldwin 		pci_cfgregwrite(0, 0, 31, 1, 0xe1, 1, 1);
7078b65c16fSAndriy Gapon 
7088b65c16fSAndriy Gapon 		/*
7098b65c16fSAndriy Gapon 		 * No Reboot bit is in General Control register, offset 0xc,
7108b65c16fSAndriy Gapon 		 * within the SMBus target port, ID 0xc6.
7118b65c16fSAndriy Gapon 		 */
7128b65c16fSAndriy Gapon 		base_address64 += PCR_REG_OFF(SMB_PORT_ID, SMB_GC_REG);
7138b65c16fSAndriy Gapon 		rc = bus_set_resource(dev, SYS_RES_MEMORY, 1, base_address64,
7148b65c16fSAndriy Gapon 		    SMB_GC_SIZE);
7158b65c16fSAndriy Gapon 		if (rc != 0) {
7168b65c16fSAndriy Gapon 			ichwd_verbose_printf(dev,
7178b65c16fSAndriy Gapon 			    "Can not set TCO v%d PCR I/O resource (err = %d)\n",
7188b65c16fSAndriy Gapon 			    id_p->tco_version, rc);
7198b65c16fSAndriy Gapon 		}
7208b65c16fSAndriy Gapon 
721da4e7cadSAndriy Gapon 		break;
722078246e5SFabien Thomas 	default:
723078246e5SFabien Thomas 		ichwd_verbose_printf(dev,
724078246e5SFabien Thomas 		    "Can not set unknown TCO v%d memory resource for unknown base address\n",
725078246e5SFabien Thomas 		    id_p->tco_version);
726078246e5SFabien Thomas 		break;
727438dafbbSDag-Erling Smørgrav 	}
7280f126ea0SDag-Erling Smørgrav }
7290f126ea0SDag-Erling Smørgrav 
7300f126ea0SDag-Erling Smørgrav static int
ichwd_probe(device_t dev)7310f126ea0SDag-Erling Smørgrav ichwd_probe(device_t dev)
7320f126ea0SDag-Erling Smørgrav {
733fc6eef7aSAlexander Motin 	struct ichwd_device *id_p;
734438dafbbSDag-Erling Smørgrav 
735ede807c4SAndriy Gapon 	/* Do not claim some ISA PnP device by accident. */
736ede807c4SAndriy Gapon 	if (isa_get_logicalid(dev) != 0)
737ede807c4SAndriy Gapon 		return (ENXIO);
738fc6eef7aSAlexander Motin 
739da4e7cadSAndriy Gapon 	if (ichwd_find_ich_lpc_bridge(device_get_parent(dev), &id_p) == NULL &&
740da4e7cadSAndriy Gapon 	    ichwd_find_smb_dev(device_get_parent(dev), &id_p) == NULL)
741fc6eef7aSAlexander Motin 		return (ENXIO);
742fc6eef7aSAlexander Motin 
743fc6eef7aSAlexander Motin 	device_set_desc_copy(dev, id_p->desc);
7440f126ea0SDag-Erling Smørgrav 	return (0);
745cae8da61SDag-Erling Smørgrav }
746cae8da61SDag-Erling Smørgrav 
747cae8da61SDag-Erling Smørgrav static int
ichwd_smb_attach(device_t dev)748da4e7cadSAndriy Gapon ichwd_smb_attach(device_t dev)
749da4e7cadSAndriy Gapon {
750da4e7cadSAndriy Gapon 	struct ichwd_softc *sc;
751da4e7cadSAndriy Gapon 	struct ichwd_device *id_p;
752da4e7cadSAndriy Gapon 	device_t isab, pmdev;
753da4e7cadSAndriy Gapon 	device_t smb;
754da4e7cadSAndriy Gapon 	uint32_t acpi_base;
755da4e7cadSAndriy Gapon 
756da4e7cadSAndriy Gapon 	sc = device_get_softc(dev);
757da4e7cadSAndriy Gapon 	smb = ichwd_find_smb_dev(device_get_parent(dev), &id_p);
758da4e7cadSAndriy Gapon 	if (smb == NULL)
759da4e7cadSAndriy Gapon 		return (ENXIO);
760da4e7cadSAndriy Gapon 
761da4e7cadSAndriy Gapon 	sc->ich_version = id_p->ich_version;
762da4e7cadSAndriy Gapon 	sc->tco_version = id_p->tco_version;
763da4e7cadSAndriy Gapon 
764da4e7cadSAndriy Gapon 	/* Allocate TCO control I/O register space. */
765da4e7cadSAndriy Gapon 	sc->tco_rid = 0;
766da4e7cadSAndriy Gapon 	sc->tco_res = bus_alloc_resource_any(dev, SYS_RES_IOPORT, &sc->tco_rid,
767da4e7cadSAndriy Gapon 	    RF_ACTIVE | RF_SHAREABLE);
768da4e7cadSAndriy Gapon 	if (sc->tco_res == NULL) {
769da4e7cadSAndriy Gapon 		device_printf(dev, "unable to reserve TCO registers\n");
770da4e7cadSAndriy Gapon 		return (ENXIO);
771da4e7cadSAndriy Gapon 	}
772da4e7cadSAndriy Gapon 
7738b65c16fSAndriy Gapon 	/*
7748b65c16fSAndriy Gapon 	 * Allocate General Control I/O register in PCH
7758b65c16fSAndriy Gapon 	 * Private Configuration Space (PCR).
7768b65c16fSAndriy Gapon 	 */
7778b65c16fSAndriy Gapon 	sc->gc_rid = 1;
7788b65c16fSAndriy Gapon 	sc->gc_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &sc->gc_rid,
7798b65c16fSAndriy Gapon 	    RF_ACTIVE | RF_SHAREABLE);
7808b65c16fSAndriy Gapon 	if (sc->gc_res == NULL) {
7818b65c16fSAndriy Gapon 		device_printf(dev, "unable to reserve hidden P2SB registers\n");
7828b65c16fSAndriy Gapon 		return (ENXIO);
7838b65c16fSAndriy Gapon 	}
7848b65c16fSAndriy Gapon 
785da4e7cadSAndriy Gapon 	/* Get ACPI base address. */
786da4e7cadSAndriy Gapon 	isab = device_get_parent(device_get_parent(dev));
787da4e7cadSAndriy Gapon 	pmdev = pci_find_dbsf(pci_get_domain(isab), pci_get_bus(isab), 31, 2);
788da4e7cadSAndriy Gapon 	if (pmdev == NULL) {
7899da8235cSPaweł Anikiel 		if (id_p->quirks & PMC_HIDDEN) {
7909da8235cSPaweł Anikiel 			/*
7919da8235cSPaweł Anikiel 			 * Since the PMC is hidden, we take the default value for the
7929da8235cSPaweł Anikiel 			 * given device, which happens to be the same for the ones we
7939da8235cSPaweł Anikiel 			 * support.
7949da8235cSPaweł Anikiel 			 */
7959da8235cSPaweł Anikiel 			acpi_base = ACPI_DEFAULT_CANNON;
7969da8235cSPaweł Anikiel 		} else {
797da4e7cadSAndriy Gapon 			device_printf(dev, "unable to find Power Management device\n");
798da4e7cadSAndriy Gapon 			return (ENXIO);
799da4e7cadSAndriy Gapon 		}
8009da8235cSPaweł Anikiel 	} else {
801da4e7cadSAndriy Gapon 		acpi_base = pci_read_config(pmdev, ICH_PMBASE, 4) & 0xffffff00;
802da4e7cadSAndriy Gapon 		if (acpi_base == 0) {
803da4e7cadSAndriy Gapon 			device_printf(dev, "ACPI base address is not set\n");
804da4e7cadSAndriy Gapon 			return (ENXIO);
805da4e7cadSAndriy Gapon 		}
8069da8235cSPaweł Anikiel 	}
807da4e7cadSAndriy Gapon 
808da4e7cadSAndriy Gapon 	/* Allocate SMI control I/O register space. */
8098b65c16fSAndriy Gapon 	sc->smi_rid = 2;
810da4e7cadSAndriy Gapon 	sc->smi_res = bus_alloc_resource(dev, SYS_RES_IOPORT, &sc->smi_rid,
811da4e7cadSAndriy Gapon 	    acpi_base + SMI_BASE, acpi_base + SMI_BASE + SMI_LEN - 1, SMI_LEN,
812da4e7cadSAndriy Gapon 	    RF_ACTIVE | RF_SHAREABLE);
813da4e7cadSAndriy Gapon 	if (sc->smi_res == NULL) {
814da4e7cadSAndriy Gapon 		device_printf(dev, "unable to reserve SMI registers\n");
815da4e7cadSAndriy Gapon 		return (ENXIO);
816da4e7cadSAndriy Gapon 	}
817da4e7cadSAndriy Gapon 
818da4e7cadSAndriy Gapon 	return (0);
819da4e7cadSAndriy Gapon }
820da4e7cadSAndriy Gapon 
821da4e7cadSAndriy Gapon static int
ichwd_lpc_attach(device_t dev)822da4e7cadSAndriy Gapon ichwd_lpc_attach(device_t dev)
823cae8da61SDag-Erling Smørgrav {
824cae8da61SDag-Erling Smørgrav 	struct ichwd_softc *sc;
825438dafbbSDag-Erling Smørgrav 	struct ichwd_device *id_p;
826438dafbbSDag-Erling Smørgrav 	device_t ich;
827438dafbbSDag-Erling Smørgrav 	unsigned int pmbase = 0;
828cae8da61SDag-Erling Smørgrav 
829cae8da61SDag-Erling Smørgrav 	sc = device_get_softc(dev);
830cae8da61SDag-Erling Smørgrav 
83126567f69SAlexander Motin 	ich = ichwd_find_ich_lpc_bridge(device_get_parent(dev), &id_p);
832da4e7cadSAndriy Gapon 	if (ich == NULL)
833da4e7cadSAndriy Gapon 		return (ENXIO);
834da4e7cadSAndriy Gapon 
835438dafbbSDag-Erling Smørgrav 	sc->ich = ich;
836078246e5SFabien Thomas 	sc->ich_version = id_p->ich_version;
837078246e5SFabien Thomas 	sc->tco_version = id_p->tco_version;
838438dafbbSDag-Erling Smørgrav 
839438dafbbSDag-Erling Smørgrav 	/* get ACPI base address */
840438dafbbSDag-Erling Smørgrav 	pmbase = pci_read_config(ich, ICH_PMBASE, 2) & ICH_PMBASE_MASK;
841c094bde4SDoug Ambrisko 	if (pmbase == 0) {
842438dafbbSDag-Erling Smørgrav 		device_printf(dev, "ICH PMBASE register is empty\n");
843da4e7cadSAndriy Gapon 		return (ENXIO);
844c094bde4SDoug Ambrisko 	}
845c094bde4SDoug Ambrisko 
846cae8da61SDag-Erling Smørgrav 	/* allocate I/O register space */
847c094bde4SDoug Ambrisko 	sc->smi_rid = 0;
848cae8da61SDag-Erling Smørgrav 	sc->smi_res = bus_alloc_resource(dev, SYS_RES_IOPORT, &sc->smi_rid,
849438dafbbSDag-Erling Smørgrav 	    pmbase + SMI_BASE, pmbase + SMI_BASE + SMI_LEN - 1, SMI_LEN,
850cae8da61SDag-Erling Smørgrav 	    RF_ACTIVE | RF_SHAREABLE);
851cae8da61SDag-Erling Smørgrav 	if (sc->smi_res == NULL) {
852cae8da61SDag-Erling Smørgrav 		device_printf(dev, "unable to reserve SMI registers\n");
853da4e7cadSAndriy Gapon 		return (ENXIO);
854cae8da61SDag-Erling Smørgrav 	}
855c094bde4SDoug Ambrisko 
856c094bde4SDoug Ambrisko 	sc->tco_rid = 1;
857cae8da61SDag-Erling Smørgrav 	sc->tco_res = bus_alloc_resource(dev, SYS_RES_IOPORT, &sc->tco_rid,
858438dafbbSDag-Erling Smørgrav 	    pmbase + TCO_BASE, pmbase + TCO_BASE + TCO_LEN - 1, TCO_LEN,
859cae8da61SDag-Erling Smørgrav 	    RF_ACTIVE | RF_SHAREABLE);
860cae8da61SDag-Erling Smørgrav 	if (sc->tco_res == NULL) {
861cae8da61SDag-Erling Smørgrav 		device_printf(dev, "unable to reserve TCO registers\n");
862da4e7cadSAndriy Gapon 		return (ENXIO);
863cae8da61SDag-Erling Smørgrav 	}
864c094bde4SDoug Ambrisko 
865438dafbbSDag-Erling Smørgrav 	sc->gcs_rid = 0;
866078246e5SFabien Thomas 	if (sc->tco_version >= 2) {
867438dafbbSDag-Erling Smørgrav 		sc->gcs_res = bus_alloc_resource_any(ich, SYS_RES_MEMORY,
868438dafbbSDag-Erling Smørgrav 		    &sc->gcs_rid, RF_ACTIVE|RF_SHAREABLE);
869438dafbbSDag-Erling Smørgrav 		if (sc->gcs_res == NULL) {
870438dafbbSDag-Erling Smørgrav 			device_printf(dev, "unable to reserve GCS registers\n");
871da4e7cadSAndriy Gapon 			return (ENXIO);
872da4e7cadSAndriy Gapon 		}
873da4e7cadSAndriy Gapon 	}
874da4e7cadSAndriy Gapon 
875da4e7cadSAndriy Gapon 	return (0);
876da4e7cadSAndriy Gapon }
877da4e7cadSAndriy Gapon 
878da4e7cadSAndriy Gapon static int
ichwd_attach(device_t dev)879da4e7cadSAndriy Gapon ichwd_attach(device_t dev)
880da4e7cadSAndriy Gapon {
881da4e7cadSAndriy Gapon 	struct ichwd_softc *sc;
882da4e7cadSAndriy Gapon 
883da4e7cadSAndriy Gapon 	sc = device_get_softc(dev);
884da4e7cadSAndriy Gapon 	sc->device = dev;
885da4e7cadSAndriy Gapon 
886da4e7cadSAndriy Gapon 	if (ichwd_lpc_attach(dev) != 0 && ichwd_smb_attach(dev) != 0)
887438dafbbSDag-Erling Smørgrav 		goto fail;
888438dafbbSDag-Erling Smørgrav 
889438dafbbSDag-Erling Smørgrav 	if (ichwd_clear_noreboot(sc) != 0)
890438dafbbSDag-Erling Smørgrav 		goto fail;
891438dafbbSDag-Erling Smørgrav 
8925f9672e1SDag-Erling Smørgrav 	/*
8930c761ee7SEd Maste 	 * Determine if we are coming up after a watchdog-induced reset.  Some
8940c761ee7SEd Maste 	 * BIOSes may clear this bit at bootup, preventing us from reporting
8950c761ee7SEd Maste 	 * this case on such systems.  We clear this bit in ichwd_sts_reset().
8965f9672e1SDag-Erling Smørgrav 	 */
89784fe19c7SEd Maste 	if ((ichwd_read_tco_2(sc, TCO2_STS) & TCO_SECOND_TO_STS) != 0)
898fe4424cbSAttilio Rao 		device_printf(dev,
899fe4424cbSAttilio Rao 		    "resuming after hardware watchdog timeout\n");
9005f9672e1SDag-Erling Smørgrav 
901438dafbbSDag-Erling Smørgrav 	/* reset the watchdog status registers */
902cae8da61SDag-Erling Smørgrav 	ichwd_sts_reset(sc);
903cae8da61SDag-Erling Smørgrav 
904cae8da61SDag-Erling Smørgrav 	/* make sure the WDT starts out inactive */
905cae8da61SDag-Erling Smørgrav 	ichwd_tmr_disable(sc);
906cae8da61SDag-Erling Smørgrav 
907cae8da61SDag-Erling Smørgrav 	/* register the watchdog event handler */
908cae8da61SDag-Erling Smørgrav 	sc->ev_tag = EVENTHANDLER_REGISTER(watchdog_list, ichwd_event, sc, 0);
909cae8da61SDag-Erling Smørgrav 
9105f9672e1SDag-Erling Smørgrav 	/* disable the SMI handler */
911f451d23cSAttilio Rao 	sc->smi_enabled = ichwd_smi_is_enabled(sc);
9125f9672e1SDag-Erling Smørgrav 	ichwd_smi_disable(sc);
913cae8da61SDag-Erling Smørgrav 
914cae8da61SDag-Erling Smørgrav 	return (0);
915cae8da61SDag-Erling Smørgrav  fail:
916cae8da61SDag-Erling Smørgrav 	sc = device_get_softc(dev);
917cae8da61SDag-Erling Smørgrav 	if (sc->tco_res != NULL)
918cae8da61SDag-Erling Smørgrav 		bus_release_resource(dev, SYS_RES_IOPORT,
919cae8da61SDag-Erling Smørgrav 		    sc->tco_rid, sc->tco_res);
920cae8da61SDag-Erling Smørgrav 	if (sc->smi_res != NULL)
921cae8da61SDag-Erling Smørgrav 		bus_release_resource(dev, SYS_RES_IOPORT,
922cae8da61SDag-Erling Smørgrav 		    sc->smi_rid, sc->smi_res);
923438dafbbSDag-Erling Smørgrav 	if (sc->gcs_res != NULL)
924da4e7cadSAndriy Gapon 		bus_release_resource(sc->ich, SYS_RES_MEMORY,
925438dafbbSDag-Erling Smørgrav 		    sc->gcs_rid, sc->gcs_res);
9268b65c16fSAndriy Gapon 	if (sc->gc_res != NULL)
9278b65c16fSAndriy Gapon 		bus_release_resource(dev, SYS_RES_MEMORY,
9288b65c16fSAndriy Gapon 		    sc->gc_rid, sc->gc_res);
929438dafbbSDag-Erling Smørgrav 
930cae8da61SDag-Erling Smørgrav 	return (ENXIO);
931cae8da61SDag-Erling Smørgrav }
932cae8da61SDag-Erling Smørgrav 
933cae8da61SDag-Erling Smørgrav static int
ichwd_detach(device_t dev)934cae8da61SDag-Erling Smørgrav ichwd_detach(device_t dev)
935cae8da61SDag-Erling Smørgrav {
936cae8da61SDag-Erling Smørgrav 	struct ichwd_softc *sc;
937cae8da61SDag-Erling Smørgrav 
938cae8da61SDag-Erling Smørgrav 	sc = device_get_softc(dev);
939cae8da61SDag-Erling Smørgrav 
940cae8da61SDag-Erling Smørgrav 	/* halt the watchdog timer */
941cae8da61SDag-Erling Smørgrav 	if (sc->active)
942cae8da61SDag-Erling Smørgrav 		ichwd_tmr_disable(sc);
943cae8da61SDag-Erling Smørgrav 
9445f9672e1SDag-Erling Smørgrav 	/* enable the SMI handler */
945f451d23cSAttilio Rao 	if (sc->smi_enabled != 0)
9465f9672e1SDag-Erling Smørgrav 		ichwd_smi_enable(sc);
947cae8da61SDag-Erling Smørgrav 
948cae8da61SDag-Erling Smørgrav 	/* deregister event handler */
949cae8da61SDag-Erling Smørgrav 	if (sc->ev_tag != NULL)
950cae8da61SDag-Erling Smørgrav 		EVENTHANDLER_DEREGISTER(watchdog_list, sc->ev_tag);
951cae8da61SDag-Erling Smørgrav 	sc->ev_tag = NULL;
952cae8da61SDag-Erling Smørgrav 
953cae8da61SDag-Erling Smørgrav 	/* reset the watchdog status registers */
954cae8da61SDag-Erling Smørgrav 	ichwd_sts_reset(sc);
955cae8da61SDag-Erling Smørgrav 
956cae8da61SDag-Erling Smørgrav 	/* deallocate I/O register space */
957cae8da61SDag-Erling Smørgrav 	bus_release_resource(dev, SYS_RES_IOPORT, sc->tco_rid, sc->tco_res);
958cae8da61SDag-Erling Smørgrav 	bus_release_resource(dev, SYS_RES_IOPORT, sc->smi_rid, sc->smi_res);
959cae8da61SDag-Erling Smørgrav 
960438dafbbSDag-Erling Smørgrav 	/* deallocate memory resource */
96126567f69SAlexander Motin 	if (sc->gcs_res)
96226567f69SAlexander Motin 		bus_release_resource(sc->ich, SYS_RES_MEMORY, sc->gcs_rid,
963078246e5SFabien Thomas 		    sc->gcs_res);
9648b65c16fSAndriy Gapon 	if (sc->gc_res)
9658b65c16fSAndriy Gapon 		bus_release_resource(dev, SYS_RES_MEMORY, sc->gc_rid,
9668b65c16fSAndriy Gapon 		    sc->gc_res);
967438dafbbSDag-Erling Smørgrav 
968cae8da61SDag-Erling Smørgrav 	return (0);
969cae8da61SDag-Erling Smørgrav }
970cae8da61SDag-Erling Smørgrav 
971cae8da61SDag-Erling Smørgrav static device_method_t ichwd_methods[] = {
972cae8da61SDag-Erling Smørgrav 	DEVMETHOD(device_identify, ichwd_identify),
973cae8da61SDag-Erling Smørgrav 	DEVMETHOD(device_probe,	ichwd_probe),
974cae8da61SDag-Erling Smørgrav 	DEVMETHOD(device_attach, ichwd_attach),
975cae8da61SDag-Erling Smørgrav 	DEVMETHOD(device_detach, ichwd_detach),
976c094bde4SDoug Ambrisko 	DEVMETHOD(device_shutdown, ichwd_detach),
977cae8da61SDag-Erling Smørgrav 	{0,0}
978cae8da61SDag-Erling Smørgrav };
979cae8da61SDag-Erling Smørgrav 
980cae8da61SDag-Erling Smørgrav static driver_t ichwd_driver = {
981cae8da61SDag-Erling Smørgrav 	"ichwd",
982cae8da61SDag-Erling Smørgrav 	ichwd_methods,
983cae8da61SDag-Erling Smørgrav 	sizeof(struct ichwd_softc),
984cae8da61SDag-Erling Smørgrav };
985cae8da61SDag-Erling Smørgrav 
98686dc8398SJohn Baldwin DRIVER_MODULE(ichwd, isa, ichwd_driver, NULL, NULL);
987