1 /* 2 * Copyright (c) 2014 The DragonFly Project. All rights reserved. 3 * 4 * This code is derived from software contributed to The DragonFly Project 5 * by Matthew Dillon <dillon@backplane.com> and was subsequently ported 6 * to FreeBSD by Michael Gmelin <freebsd@grem.de> 7 * 8 * Redistribution and use in source and binary forms, with or without 9 * modification, are permitted provided that the following conditions 10 * are met: 11 * 12 * 1. Redistributions of source code must retain the above copyright 13 * notice, this list of conditions and the following disclaimer. 14 * 2. Redistributions in binary form must reproduce the above copyright 15 * notice, this list of conditions and the following disclaimer in 16 * the documentation and/or other materials provided with the 17 * distribution. 18 * 3. Neither the name of The DragonFly Project nor the names of its 19 * contributors may be used to endorse or promote products derived 20 * from this software without specific, prior written permission. 21 * 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 23 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 24 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 25 * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 26 * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 27 * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING, 28 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 29 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 30 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 31 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 32 * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 33 * SUCH DAMAGE. 34 */ 35 36 #include <sys/cdefs.h> 37 /* 38 * Intel fourth generation mobile cpus integrated I2C device. 39 * 40 * See ig4_reg.h for datasheet reference and notes. 41 */ 42 43 #include <sys/param.h> 44 #include <sys/systm.h> 45 #include <sys/kernel.h> 46 #include <sys/module.h> 47 #include <sys/errno.h> 48 #include <sys/lock.h> 49 #include <sys/mutex.h> 50 #include <sys/sx.h> 51 #include <sys/syslog.h> 52 #include <sys/bus.h> 53 54 #include <machine/bus.h> 55 #include <sys/rman.h> 56 #include <machine/resource.h> 57 58 #include <dev/pci/pcivar.h> 59 #include <dev/pci/pcireg.h> 60 #include <dev/iicbus/iiconf.h> 61 62 #include <dev/ichiic/ig4_reg.h> 63 #include <dev/ichiic/ig4_var.h> 64 65 static int ig4iic_pci_detach(device_t dev); 66 67 #define PCI_CHIP_BAYTRAIL_I2C_1 0x0f418086 68 #define PCI_CHIP_BAYTRAIL_I2C_2 0x0f428086 69 #define PCI_CHIP_BAYTRAIL_I2C_3 0x0f438086 70 #define PCI_CHIP_BAYTRAIL_I2C_4 0x0f448086 71 #define PCI_CHIP_BAYTRAIL_I2C_5 0x0f458086 72 #define PCI_CHIP_BAYTRAIL_I2C_6 0x0f468086 73 #define PCI_CHIP_BAYTRAIL_I2C_7 0x0f478086 74 #define PCI_CHIP_LYNXPT_LP_I2C_1 0x9c618086 75 #define PCI_CHIP_LYNXPT_LP_I2C_2 0x9c628086 76 #define PCI_CHIP_BRASWELL_I2C_1 0x22c18086 77 #define PCI_CHIP_BRASWELL_I2C_2 0x22c28086 78 #define PCI_CHIP_BRASWELL_I2C_3 0x22c38086 79 #define PCI_CHIP_BRASWELL_I2C_5 0x22c58086 80 #define PCI_CHIP_BRASWELL_I2C_6 0x22c68086 81 #define PCI_CHIP_BRASWELL_I2C_7 0x22c78086 82 #define PCI_CHIP_SKYLAKE_I2C_0 0x9d608086 83 #define PCI_CHIP_SKYLAKE_I2C_1 0x9d618086 84 #define PCI_CHIP_SKYLAKE_I2C_2 0x9d628086 85 #define PCI_CHIP_SKYLAKE_I2C_3 0x9d638086 86 #define PCI_CHIP_SKYLAKE_I2C_4 0x9d648086 87 #define PCI_CHIP_SKYLAKE_I2C_5 0x9d658086 88 #define PCI_CHIP_KABYLAKE_I2C_0 0xa1608086 89 #define PCI_CHIP_KABYLAKE_I2C_1 0xa1618086 90 #define PCI_CHIP_APL_I2C_0 0x5aac8086 91 #define PCI_CHIP_APL_I2C_1 0x5aae8086 92 #define PCI_CHIP_APL_I2C_2 0x5ab08086 93 #define PCI_CHIP_APL_I2C_3 0x5ab28086 94 #define PCI_CHIP_APL_I2C_4 0x5ab48086 95 #define PCI_CHIP_APL_I2C_5 0x5ab68086 96 #define PCI_CHIP_APL_I2C_6 0x5ab88086 97 #define PCI_CHIP_APL_I2C_7 0x5aba8086 98 #define PCI_CHIP_CANNONLAKE_LP_I2C_0 0x9dc58086 99 #define PCI_CHIP_CANNONLAKE_LP_I2C_1 0x9dc68086 100 #define PCI_CHIP_CANNONLAKE_LP_I2C_2 0x9de88086 101 #define PCI_CHIP_CANNONLAKE_LP_I2C_3 0x9de98086 102 #define PCI_CHIP_CANNONLAKE_LP_I2C_4 0x9dea8086 103 #define PCI_CHIP_CANNONLAKE_LP_I2C_5 0x9deb8086 104 #define PCI_CHIP_CANNONLAKE_H_I2C_0 0xa3688086 105 #define PCI_CHIP_CANNONLAKE_H_I2C_1 0xa3698086 106 #define PCI_CHIP_CANNONLAKE_H_I2C_2 0xa36a8086 107 #define PCI_CHIP_CANNONLAKE_H_I2C_3 0xa36b8086 108 #define PCI_CHIP_COMETLAKE_LP_I2C_0 0x02e88086 109 #define PCI_CHIP_COMETLAKE_LP_I2C_1 0x02e98086 110 #define PCI_CHIP_COMETLAKE_LP_I2C_2 0x02ea8086 111 #define PCI_CHIP_COMETLAKE_LP_I2C_3 0x02eb8086 112 #define PCI_CHIP_COMETLAKE_LP_I2C_4 0x02c58086 113 #define PCI_CHIP_COMETLAKE_LP_I2C_5 0x02c68086 114 #define PCI_CHIP_COMETLAKE_H_I2C_0 0x06e88086 115 #define PCI_CHIP_COMETLAKE_H_I2C_1 0x06e98086 116 #define PCI_CHIP_COMETLAKE_H_I2C_2 0x06ea8086 117 #define PCI_CHIP_COMETLAKE_H_I2C_3 0x06eb8086 118 #define PCI_CHIP_COMETLAKE_V_I2C_0 0xa3e08086 119 #define PCI_CHIP_COMETLAKE_V_I2C_1 0xa3e18086 120 #define PCI_CHIP_COMETLAKE_V_I2C_2 0xa3e28086 121 #define PCI_CHIP_COMETLAKE_V_I2C_3 0xa3e38086 122 #define PCI_CHIP_ICELAKE_LP_I2C_0 0x34e88086 123 #define PCI_CHIP_ICELAKE_LP_I2C_1 0x34e98086 124 #define PCI_CHIP_ICELAKE_LP_I2C_2 0x34ea8086 125 #define PCI_CHIP_ICELAKE_LP_I2C_3 0x34eb8086 126 #define PCI_CHIP_ICELAKE_LP_I2C_4 0x34c58086 127 #define PCI_CHIP_ICELAKE_LP_I2C_5 0x34c68086 128 #define PCI_CHIP_TIGERLAKE_H_I2C_0 0x43d88086 129 #define PCI_CHIP_TIGERLAKE_H_I2C_1 0x43e88086 130 #define PCI_CHIP_TIGERLAKE_H_I2C_2 0x43e98086 131 #define PCI_CHIP_TIGERLAKE_H_I2C_3 0x43ea8086 132 #define PCI_CHIP_TIGERLAKE_H_I2C_4 0x43eb8086 133 #define PCI_CHIP_TIGERLAKE_H_I2C_5 0x43ad8086 134 #define PCI_CHIP_TIGERLAKE_H_I2C_6 0x43ae8086 135 #define PCI_CHIP_TIGERLAKE_LP_I2C_0 0xa0c58086 136 #define PCI_CHIP_TIGERLAKE_LP_I2C_1 0xa0c68086 137 #define PCI_CHIP_TIGERLAKE_LP_I2C_2 0xa0d88086 138 #define PCI_CHIP_TIGERLAKE_LP_I2C_3 0xa0d98086 139 #define PCI_CHIP_TIGERLAKE_LP_I2C_4 0xa0e88086 140 #define PCI_CHIP_TIGERLAKE_LP_I2C_5 0xa0e98086 141 #define PCI_CHIP_TIGERLAKE_LP_I2C_6 0xa0ea8086 142 #define PCI_CHIP_TIGERLAKE_LP_I2C_7 0xa0eb8086 143 #define PCI_CHIP_GEMINILAKE_I2C_0 0x31ac8086 144 #define PCI_CHIP_GEMINILAKE_I2C_1 0x31ae8086 145 #define PCI_CHIP_GEMINILAKE_I2C_2 0x31b08086 146 #define PCI_CHIP_GEMINILAKE_I2C_3 0x31b28086 147 #define PCI_CHIP_GEMINILAKE_I2C_4 0x31b48086 148 #define PCI_CHIP_GEMINILAKE_I2C_5 0x31b68086 149 #define PCI_CHIP_GEMINILAKE_I2C_6 0x31b88086 150 #define PCI_CHIP_GEMINILAKE_I2C_7 0x31ba8086 151 #define PCI_CHIP_ALDERLAKE_P_I2C_0 0x51e88086 152 #define PCI_CHIP_ALDERLAKE_P_I2C_1 0x51e98086 153 #define PCI_CHIP_ALDERLAKE_P_I2C_2 0x51ea8086 154 #define PCI_CHIP_ALDERLAKE_P_I2C_3 0x51eb8086 155 #define PCI_CHIP_ALDERLAKE_P_I2C_4 0x51c58086 156 #define PCI_CHIP_ALDERLAKE_P_I2C_5 0x51c68086 157 #define PCI_CHIP_ALDERLAKE_P_I2C_6 0x51d88086 158 #define PCI_CHIP_ALDERLAKE_P_I2C_7 0x51d98086 159 #define PCI_CHIP_ALDERLAKE_S_I2C_0 0x7acc8086 160 #define PCI_CHIP_ALDERLAKE_S_I2C_1 0x7acd8086 161 #define PCI_CHIP_ALDERLAKE_S_I2C_2 0x7ace8086 162 #define PCI_CHIP_ALDERLAKE_S_I2C_3 0x7acf8086 163 #define PCI_CHIP_ALDERLAKE_S_I2C_4 0x7afc8086 164 #define PCI_CHIP_ALDERLAKE_S_I2C_5 0x7afd8086 165 #define PCI_CHIP_ALDERLAKE_M_I2C_0 0x54e88086 166 #define PCI_CHIP_ALDERLAKE_M_I2C_1 0x54e98086 167 #define PCI_CHIP_ALDERLAKE_M_I2C_2 0x54ea8086 168 #define PCI_CHIP_ALDERLAKE_M_I2C_3 0x54eb8086 169 #define PCI_CHIP_ALDERLAKE_M_I2C_4 0x54c58086 170 #define PCI_CHIP_ALDERLAKE_M_I2C_5 0x54c68086 171 #define PCI_CHIP_METEORLAKE_M_I2C_0 0x7e788086 172 #define PCI_CHIP_METEORLAKE_M_I2C_1 0x7e798086 173 #define PCI_CHIP_METEORLAKE_M_I2C_2 0x7e508086 174 #define PCI_CHIP_METEORLAKE_M_I2C_3 0x7e518086 175 176 struct ig4iic_pci_device { 177 uint32_t devid; 178 const char *desc; 179 enum ig4_vers version; 180 }; 181 182 static struct ig4iic_pci_device ig4iic_pci_devices[] = { 183 { PCI_CHIP_BAYTRAIL_I2C_1, "Intel BayTrail Serial I/O I2C Port 1", IG4_ATOM}, 184 { PCI_CHIP_BAYTRAIL_I2C_2, "Intel BayTrail Serial I/O I2C Port 2", IG4_ATOM}, 185 { PCI_CHIP_BAYTRAIL_I2C_3, "Intel BayTrail Serial I/O I2C Port 3", IG4_ATOM}, 186 { PCI_CHIP_BAYTRAIL_I2C_4, "Intel BayTrail Serial I/O I2C Port 4", IG4_ATOM}, 187 { PCI_CHIP_BAYTRAIL_I2C_5, "Intel BayTrail Serial I/O I2C Port 5", IG4_ATOM}, 188 { PCI_CHIP_BAYTRAIL_I2C_6, "Intel BayTrail Serial I/O I2C Port 6", IG4_ATOM}, 189 { PCI_CHIP_BAYTRAIL_I2C_7, "Intel BayTrail Serial I/O I2C Port 7", IG4_ATOM}, 190 { PCI_CHIP_LYNXPT_LP_I2C_1, "Intel Lynx Point-LP I2C Controller-1", IG4_HASWELL}, 191 { PCI_CHIP_LYNXPT_LP_I2C_2, "Intel Lynx Point-LP I2C Controller-2", IG4_HASWELL}, 192 { PCI_CHIP_BRASWELL_I2C_1, "Intel Braswell Serial I/O I2C Port 1", IG4_ATOM}, 193 { PCI_CHIP_BRASWELL_I2C_2, "Intel Braswell Serial I/O I2C Port 2", IG4_ATOM}, 194 { PCI_CHIP_BRASWELL_I2C_3, "Intel Braswell Serial I/O I2C Port 3", IG4_ATOM}, 195 { PCI_CHIP_BRASWELL_I2C_5, "Intel Braswell Serial I/O I2C Port 5", IG4_ATOM}, 196 { PCI_CHIP_BRASWELL_I2C_6, "Intel Braswell Serial I/O I2C Port 6", IG4_ATOM}, 197 { PCI_CHIP_BRASWELL_I2C_7, "Intel Braswell Serial I/O I2C Port 7", IG4_ATOM}, 198 { PCI_CHIP_SKYLAKE_I2C_0, "Intel Sunrise Point-LP I2C Controller-0", IG4_SKYLAKE}, 199 { PCI_CHIP_SKYLAKE_I2C_1, "Intel Sunrise Point-LP I2C Controller-1", IG4_SKYLAKE}, 200 { PCI_CHIP_SKYLAKE_I2C_2, "Intel Sunrise Point-LP I2C Controller-2", IG4_SKYLAKE}, 201 { PCI_CHIP_SKYLAKE_I2C_3, "Intel Sunrise Point-LP I2C Controller-3", IG4_SKYLAKE}, 202 { PCI_CHIP_SKYLAKE_I2C_4, "Intel Sunrise Point-LP I2C Controller-4", IG4_SKYLAKE}, 203 { PCI_CHIP_SKYLAKE_I2C_5, "Intel Sunrise Point-LP I2C Controller-5", IG4_SKYLAKE}, 204 { PCI_CHIP_KABYLAKE_I2C_0, "Intel Sunrise Point-H I2C Controller-0", IG4_SKYLAKE}, 205 { PCI_CHIP_KABYLAKE_I2C_1, "Intel Sunrise Point-H I2C Controller-1", IG4_SKYLAKE}, 206 { PCI_CHIP_APL_I2C_0, "Intel Apollo Lake I2C Controller-0", IG4_APL}, 207 { PCI_CHIP_APL_I2C_1, "Intel Apollo Lake I2C Controller-1", IG4_APL}, 208 { PCI_CHIP_APL_I2C_2, "Intel Apollo Lake I2C Controller-2", IG4_APL}, 209 { PCI_CHIP_APL_I2C_3, "Intel Apollo Lake I2C Controller-3", IG4_APL}, 210 { PCI_CHIP_APL_I2C_4, "Intel Apollo Lake I2C Controller-4", IG4_APL}, 211 { PCI_CHIP_APL_I2C_5, "Intel Apollo Lake I2C Controller-5", IG4_APL}, 212 { PCI_CHIP_APL_I2C_6, "Intel Apollo Lake I2C Controller-6", IG4_APL}, 213 { PCI_CHIP_APL_I2C_7, "Intel Apollo Lake I2C Controller-7", IG4_APL}, 214 { PCI_CHIP_CANNONLAKE_LP_I2C_0, "Intel Cannon Lake-LP I2C Controller-0", IG4_CANNONLAKE}, 215 { PCI_CHIP_CANNONLAKE_LP_I2C_1, "Intel Cannon Lake-LP I2C Controller-1", IG4_CANNONLAKE}, 216 { PCI_CHIP_CANNONLAKE_LP_I2C_2, "Intel Cannon Lake-LP I2C Controller-2", IG4_CANNONLAKE}, 217 { PCI_CHIP_CANNONLAKE_LP_I2C_3, "Intel Cannon Lake-LP I2C Controller-3", IG4_CANNONLAKE}, 218 { PCI_CHIP_CANNONLAKE_LP_I2C_4, "Intel Cannon Lake-LP I2C Controller-4", IG4_CANNONLAKE}, 219 { PCI_CHIP_CANNONLAKE_LP_I2C_5, "Intel Cannon Lake-LP I2C Controller-5", IG4_CANNONLAKE}, 220 { PCI_CHIP_CANNONLAKE_H_I2C_0, "Intel Cannon Lake-H I2C Controller-0", IG4_CANNONLAKE}, 221 { PCI_CHIP_CANNONLAKE_H_I2C_1, "Intel Cannon Lake-H I2C Controller-1", IG4_CANNONLAKE}, 222 { PCI_CHIP_CANNONLAKE_H_I2C_2, "Intel Cannon Lake-H I2C Controller-2", IG4_CANNONLAKE}, 223 { PCI_CHIP_CANNONLAKE_H_I2C_3, "Intel Cannon Lake-H I2C Controller-3", IG4_CANNONLAKE}, 224 { PCI_CHIP_COMETLAKE_LP_I2C_0, "Intel Comet Lake-LP I2C Controller-0", IG4_CANNONLAKE}, 225 { PCI_CHIP_COMETLAKE_LP_I2C_1, "Intel Comet Lake-LP I2C Controller-1", IG4_CANNONLAKE}, 226 { PCI_CHIP_COMETLAKE_LP_I2C_2, "Intel Comet Lake-LP I2C Controller-2", IG4_CANNONLAKE}, 227 { PCI_CHIP_COMETLAKE_LP_I2C_3, "Intel Comet Lake-LP I2C Controller-3", IG4_CANNONLAKE}, 228 { PCI_CHIP_COMETLAKE_LP_I2C_4, "Intel Comet Lake-LP I2C Controller-4", IG4_CANNONLAKE}, 229 { PCI_CHIP_COMETLAKE_LP_I2C_5, "Intel Comet Lake-LP I2C Controller-5", IG4_CANNONLAKE}, 230 { PCI_CHIP_COMETLAKE_H_I2C_0, "Intel Comet Lake-H I2C Controller-0", IG4_CANNONLAKE}, 231 { PCI_CHIP_COMETLAKE_H_I2C_1, "Intel Comet Lake-H I2C Controller-1", IG4_CANNONLAKE}, 232 { PCI_CHIP_COMETLAKE_H_I2C_2, "Intel Comet Lake-H I2C Controller-2", IG4_CANNONLAKE}, 233 { PCI_CHIP_COMETLAKE_H_I2C_3, "Intel Comet Lake-H I2C Controller-3", IG4_CANNONLAKE}, 234 { PCI_CHIP_COMETLAKE_V_I2C_0, "Intel Comet Lake-V I2C Controller-0", IG4_CANNONLAKE}, 235 { PCI_CHIP_COMETLAKE_V_I2C_1, "Intel Comet Lake-V I2C Controller-1", IG4_CANNONLAKE}, 236 { PCI_CHIP_COMETLAKE_V_I2C_2, "Intel Comet Lake-V I2C Controller-2", IG4_CANNONLAKE}, 237 { PCI_CHIP_COMETLAKE_V_I2C_3, "Intel Comet Lake-V I2C Controller-3", IG4_CANNONLAKE}, 238 { PCI_CHIP_ICELAKE_LP_I2C_0, "Intel Ice Lake-LP I2C Controller-0", IG4_TIGERLAKE}, 239 { PCI_CHIP_ICELAKE_LP_I2C_1, "Intel Ice Lake-LP I2C Controller-1", IG4_TIGERLAKE}, 240 { PCI_CHIP_ICELAKE_LP_I2C_2, "Intel Ice Lake-LP I2C Controller-2", IG4_TIGERLAKE}, 241 { PCI_CHIP_ICELAKE_LP_I2C_3, "Intel Ice Lake-LP I2C Controller-3", IG4_TIGERLAKE}, 242 { PCI_CHIP_ICELAKE_LP_I2C_4, "Intel Ice Lake-LP I2C Controller-4", IG4_TIGERLAKE}, 243 { PCI_CHIP_ICELAKE_LP_I2C_5, "Intel Ice Lake-LP I2C Controller-5", IG4_TIGERLAKE}, 244 { PCI_CHIP_TIGERLAKE_H_I2C_0, "Intel Tiger Lake-H I2C Controller-0", IG4_TIGERLAKE}, 245 { PCI_CHIP_TIGERLAKE_H_I2C_1, "Intel Tiger Lake-H I2C Controller-1", IG4_TIGERLAKE}, 246 { PCI_CHIP_TIGERLAKE_H_I2C_2, "Intel Tiger Lake-H I2C Controller-2", IG4_TIGERLAKE}, 247 { PCI_CHIP_TIGERLAKE_H_I2C_3, "Intel Tiger Lake-H I2C Controller-3", IG4_TIGERLAKE}, 248 { PCI_CHIP_TIGERLAKE_H_I2C_4, "Intel Tiger Lake-H I2C Controller-4", IG4_TIGERLAKE}, 249 { PCI_CHIP_TIGERLAKE_H_I2C_5, "Intel Tiger Lake-H I2C Controller-5", IG4_TIGERLAKE}, 250 { PCI_CHIP_TIGERLAKE_H_I2C_6, "Intel Tiger Lake-H I2C Controller-6", IG4_TIGERLAKE}, 251 { PCI_CHIP_TIGERLAKE_LP_I2C_0, "Intel Tiger Lake-LP I2C Controller-0", IG4_SKYLAKE}, 252 { PCI_CHIP_TIGERLAKE_LP_I2C_1, "Intel Tiger Lake-LP I2C Controller-1", IG4_SKYLAKE}, 253 { PCI_CHIP_TIGERLAKE_LP_I2C_2, "Intel Tiger Lake-LP I2C Controller-2", IG4_SKYLAKE}, 254 { PCI_CHIP_TIGERLAKE_LP_I2C_3, "Intel Tiger Lake-LP I2C Controller-3", IG4_SKYLAKE}, 255 { PCI_CHIP_TIGERLAKE_LP_I2C_4, "Intel Tiger Lake-LP I2C Controller-4", IG4_SKYLAKE}, 256 { PCI_CHIP_TIGERLAKE_LP_I2C_5, "Intel Tiger Lake-LP I2C Controller-5", IG4_SKYLAKE}, 257 { PCI_CHIP_TIGERLAKE_LP_I2C_6, "Intel Tiger Lake-LP I2C Controller-6", IG4_SKYLAKE}, 258 { PCI_CHIP_TIGERLAKE_LP_I2C_7, "Intel Tiger Lake-LP I2C Controller-7", IG4_SKYLAKE}, 259 { PCI_CHIP_GEMINILAKE_I2C_0, "Intel Gemini Lake I2C Controller-0", IG4_GEMINILAKE}, 260 { PCI_CHIP_GEMINILAKE_I2C_1, "Intel Gemini Lake I2C Controller-1", IG4_GEMINILAKE}, 261 { PCI_CHIP_GEMINILAKE_I2C_2, "Intel Gemini Lake I2C Controller-2", IG4_GEMINILAKE}, 262 { PCI_CHIP_GEMINILAKE_I2C_3, "Intel Gemini Lake I2C Controller-3", IG4_GEMINILAKE}, 263 { PCI_CHIP_GEMINILAKE_I2C_4, "Intel Gemini Lake I2C Controller-4", IG4_GEMINILAKE}, 264 { PCI_CHIP_GEMINILAKE_I2C_5, "Intel Gemini Lake I2C Controller-5", IG4_GEMINILAKE}, 265 { PCI_CHIP_GEMINILAKE_I2C_6, "Intel Gemini Lake I2C Controller-6", IG4_GEMINILAKE}, 266 { PCI_CHIP_GEMINILAKE_I2C_7, "Intel Gemini Lake I2C Controller-7", IG4_GEMINILAKE}, 267 { PCI_CHIP_ALDERLAKE_P_I2C_0, "Intel Alder Lake-P I2C Controller-0", IG4_TIGERLAKE}, 268 { PCI_CHIP_ALDERLAKE_P_I2C_1, "Intel Alder Lake-P I2C Controller-1", IG4_TIGERLAKE}, 269 { PCI_CHIP_ALDERLAKE_P_I2C_2, "Intel Alder Lake-P I2C Controller-2", IG4_TIGERLAKE}, 270 { PCI_CHIP_ALDERLAKE_P_I2C_3, "Intel Alder Lake-P I2C Controller-3", IG4_TIGERLAKE}, 271 { PCI_CHIP_ALDERLAKE_P_I2C_4, "Intel Alder Lake-P I2C Controller-4", IG4_TIGERLAKE}, 272 { PCI_CHIP_ALDERLAKE_P_I2C_5, "Intel Alder Lake-P I2C Controller-5", IG4_TIGERLAKE}, 273 { PCI_CHIP_ALDERLAKE_P_I2C_6, "Intel Alder Lake-P I2C Controller-6", IG4_TIGERLAKE}, 274 { PCI_CHIP_ALDERLAKE_P_I2C_7, "Intel Alder Lake-P I2C Controller-7", IG4_TIGERLAKE}, 275 { PCI_CHIP_ALDERLAKE_S_I2C_0, "Intel Alder Lake-S I2C Controller-0", IG4_TIGERLAKE}, 276 { PCI_CHIP_ALDERLAKE_S_I2C_1, "Intel Alder Lake-S I2C Controller-1", IG4_TIGERLAKE}, 277 { PCI_CHIP_ALDERLAKE_S_I2C_2, "Intel Alder Lake-S I2C Controller-2", IG4_TIGERLAKE}, 278 { PCI_CHIP_ALDERLAKE_S_I2C_3, "Intel Alder Lake-S I2C Controller-3", IG4_TIGERLAKE}, 279 { PCI_CHIP_ALDERLAKE_S_I2C_4, "Intel Alder Lake-S I2C Controller-4", IG4_TIGERLAKE}, 280 { PCI_CHIP_ALDERLAKE_S_I2C_5, "Intel Alder Lake-S I2C Controller-5", IG4_TIGERLAKE}, 281 { PCI_CHIP_ALDERLAKE_M_I2C_0, "Intel Alder Lake-M I2C Controller-0", IG4_TIGERLAKE}, 282 { PCI_CHIP_ALDERLAKE_M_I2C_1, "Intel Alder Lake-M I2C Controller-1", IG4_TIGERLAKE}, 283 { PCI_CHIP_ALDERLAKE_M_I2C_2, "Intel Alder Lake-M I2C Controller-2", IG4_TIGERLAKE}, 284 { PCI_CHIP_ALDERLAKE_M_I2C_3, "Intel Alder Lake-M I2C Controller-3", IG4_TIGERLAKE}, 285 { PCI_CHIP_ALDERLAKE_M_I2C_4, "Intel Alder Lake-M I2C Controller-4", IG4_TIGERLAKE}, 286 { PCI_CHIP_ALDERLAKE_M_I2C_5, "Intel Alder Lake-M I2C Controller-5", IG4_TIGERLAKE}, 287 { PCI_CHIP_METEORLAKE_M_I2C_0, "Intel Meteor Lake-M I2C Controller-0", IG4_TIGERLAKE}, 288 { PCI_CHIP_METEORLAKE_M_I2C_1, "Intel Meteor Lake-M I2C Controller-1", IG4_TIGERLAKE}, 289 { PCI_CHIP_METEORLAKE_M_I2C_2, "Intel Meteor Lake-M I2C Controller-2", IG4_TIGERLAKE}, 290 { PCI_CHIP_METEORLAKE_M_I2C_3, "Intel Meteor Lake-M I2C Controller-3", IG4_TIGERLAKE}, 291 }; 292 293 static int 294 ig4iic_pci_probe(device_t dev) 295 { 296 ig4iic_softc_t *sc = device_get_softc(dev); 297 uint32_t devid; 298 int i; 299 300 devid = pci_get_devid(dev); 301 for (i = 0; i < nitems(ig4iic_pci_devices); i++) { 302 if (ig4iic_pci_devices[i].devid == devid) { 303 device_set_desc(dev, ig4iic_pci_devices[i].desc); 304 sc->version = ig4iic_pci_devices[i].version; 305 return (BUS_PROBE_DEFAULT); 306 } 307 } 308 return (ENXIO); 309 } 310 311 static int 312 ig4iic_pci_attach(device_t dev) 313 { 314 ig4iic_softc_t *sc = device_get_softc(dev); 315 int error; 316 317 sc->dev = dev; 318 sc->regs_rid = PCIR_BAR(0); 319 sc->regs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 320 &sc->regs_rid, RF_ACTIVE); 321 if (sc->regs_res == NULL) { 322 device_printf(dev, "unable to map registers\n"); 323 ig4iic_pci_detach(dev); 324 return (ENXIO); 325 } 326 sc->intr_rid = 0; 327 if (pci_alloc_msi(dev, &sc->intr_rid)) { 328 device_printf(dev, "Using MSI\n"); 329 } 330 sc->intr_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, 331 &sc->intr_rid, RF_SHAREABLE | RF_ACTIVE); 332 if (sc->intr_res == NULL) { 333 device_printf(dev, "unable to map interrupt\n"); 334 ig4iic_pci_detach(dev); 335 return (ENXIO); 336 } 337 sc->platform_attached = true; 338 339 error = ig4iic_attach(sc); 340 if (error) 341 ig4iic_pci_detach(dev); 342 343 return (error); 344 } 345 346 static int 347 ig4iic_pci_detach(device_t dev) 348 { 349 ig4iic_softc_t *sc = device_get_softc(dev); 350 int error; 351 352 if (sc->platform_attached) { 353 error = ig4iic_detach(sc); 354 if (error) 355 return (error); 356 sc->platform_attached = false; 357 } 358 359 if (sc->intr_res) { 360 bus_release_resource(dev, SYS_RES_IRQ, 361 sc->intr_rid, sc->intr_res); 362 sc->intr_res = NULL; 363 } 364 if (sc->intr_rid != 0) 365 pci_release_msi(dev); 366 if (sc->regs_res) { 367 bus_release_resource(dev, SYS_RES_MEMORY, 368 sc->regs_rid, sc->regs_res); 369 sc->regs_res = NULL; 370 } 371 372 return (0); 373 } 374 375 static int 376 ig4iic_pci_suspend(device_t dev) 377 { 378 ig4iic_softc_t *sc = device_get_softc(dev); 379 380 return (ig4iic_suspend(sc)); 381 } 382 383 static int 384 ig4iic_pci_resume(device_t dev) 385 { 386 ig4iic_softc_t *sc = device_get_softc(dev); 387 388 return (ig4iic_resume(sc)); 389 } 390 391 static device_method_t ig4iic_pci_methods[] = { 392 /* Device interface */ 393 DEVMETHOD(device_probe, ig4iic_pci_probe), 394 DEVMETHOD(device_attach, ig4iic_pci_attach), 395 DEVMETHOD(device_detach, ig4iic_pci_detach), 396 DEVMETHOD(device_suspend, ig4iic_pci_suspend), 397 DEVMETHOD(device_resume, ig4iic_pci_resume), 398 399 /* Bus interface */ 400 DEVMETHOD(bus_setup_intr, bus_generic_setup_intr), 401 DEVMETHOD(bus_teardown_intr, bus_generic_teardown_intr), 402 DEVMETHOD(bus_alloc_resource, bus_generic_alloc_resource), 403 DEVMETHOD(bus_release_resource, bus_generic_release_resource), 404 DEVMETHOD(bus_activate_resource, bus_generic_activate_resource), 405 DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource), 406 DEVMETHOD(bus_adjust_resource, bus_generic_adjust_resource), 407 408 /* iicbus interface */ 409 DEVMETHOD(iicbus_transfer, ig4iic_transfer), 410 DEVMETHOD(iicbus_reset, ig4iic_reset), 411 DEVMETHOD(iicbus_callback, ig4iic_callback), 412 413 DEVMETHOD_END 414 }; 415 416 static driver_t ig4iic_pci_driver = { 417 "ig4iic", 418 ig4iic_pci_methods, 419 sizeof(struct ig4iic_softc) 420 }; 421 422 DRIVER_MODULE_ORDERED(ig4iic, pci, ig4iic_pci_driver, 0, 0, SI_ORDER_ANY); 423 MODULE_DEPEND(ig4iic, pci, 1, 1, 1); 424 MODULE_PNP_INFO("W32:vendor/device", pci, ig4iic, ig4iic_pci_devices, 425 nitems(ig4iic_pci_devices)); 426