xref: /freebsd/sys/dev/ichiic/ig4_pci.c (revision f19aed3517b3010f799eb65b69b95e1a75149cf4)
171d51719SMichael Gmelin /*
271d51719SMichael Gmelin  * Copyright (c) 2014 The DragonFly Project.  All rights reserved.
371d51719SMichael Gmelin  *
471d51719SMichael Gmelin  * This code is derived from software contributed to The DragonFly Project
571d51719SMichael Gmelin  * by Matthew Dillon <dillon@backplane.com> and was subsequently ported
671d51719SMichael Gmelin  * to FreeBSD by Michael Gmelin <freebsd@grem.de>
771d51719SMichael Gmelin  *
871d51719SMichael Gmelin  * Redistribution and use in source and binary forms, with or without
971d51719SMichael Gmelin  * modification, are permitted provided that the following conditions
1071d51719SMichael Gmelin  * are met:
1171d51719SMichael Gmelin  *
1271d51719SMichael Gmelin  * 1. Redistributions of source code must retain the above copyright
1371d51719SMichael Gmelin  *    notice, this list of conditions and the following disclaimer.
1471d51719SMichael Gmelin  * 2. Redistributions in binary form must reproduce the above copyright
1571d51719SMichael Gmelin  *    notice, this list of conditions and the following disclaimer in
1671d51719SMichael Gmelin  *    the documentation and/or other materials provided with the
1771d51719SMichael Gmelin  *    distribution.
1871d51719SMichael Gmelin  * 3. Neither the name of The DragonFly Project nor the names of its
1971d51719SMichael Gmelin  *    contributors may be used to endorse or promote products derived
2071d51719SMichael Gmelin  *    from this software without specific, prior written permission.
2171d51719SMichael Gmelin  *
2271d51719SMichael Gmelin  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
2371d51719SMichael Gmelin  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
2471d51719SMichael Gmelin  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
2571d51719SMichael Gmelin  * FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE
2671d51719SMichael Gmelin  * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
2771d51719SMichael Gmelin  * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING,
2871d51719SMichael Gmelin  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
2971d51719SMichael Gmelin  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
3071d51719SMichael Gmelin  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
3171d51719SMichael Gmelin  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
3271d51719SMichael Gmelin  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
3371d51719SMichael Gmelin  * SUCH DAMAGE.
3471d51719SMichael Gmelin  */
3571d51719SMichael Gmelin 
3671d51719SMichael Gmelin #include <sys/cdefs.h>
3771d51719SMichael Gmelin __FBSDID("$FreeBSD$");
3871d51719SMichael Gmelin 
3971d51719SMichael Gmelin /*
40e3d25549SAndriy Gapon  * Intel fourth generation mobile cpus integrated I2C device.
4171d51719SMichael Gmelin  *
4271d51719SMichael Gmelin  * See ig4_reg.h for datasheet reference and notes.
4371d51719SMichael Gmelin  */
4471d51719SMichael Gmelin 
4571d51719SMichael Gmelin #include <sys/param.h>
4671d51719SMichael Gmelin #include <sys/systm.h>
4771d51719SMichael Gmelin #include <sys/kernel.h>
4871d51719SMichael Gmelin #include <sys/module.h>
4971d51719SMichael Gmelin #include <sys/errno.h>
5071d51719SMichael Gmelin #include <sys/lock.h>
5171d51719SMichael Gmelin #include <sys/mutex.h>
524cd6abddSMichael Gmelin #include <sys/sx.h>
5371d51719SMichael Gmelin #include <sys/syslog.h>
5471d51719SMichael Gmelin #include <sys/bus.h>
5571d51719SMichael Gmelin 
5671d51719SMichael Gmelin #include <machine/bus.h>
5771d51719SMichael Gmelin #include <sys/rman.h>
5871d51719SMichael Gmelin #include <machine/resource.h>
5971d51719SMichael Gmelin 
6071d51719SMichael Gmelin #include <dev/pci/pcivar.h>
6171d51719SMichael Gmelin #include <dev/pci/pcireg.h>
62448897d3SAndriy Gapon #include <dev/iicbus/iiconf.h>
6371d51719SMichael Gmelin 
6471d51719SMichael Gmelin #include <dev/ichiic/ig4_reg.h>
6571d51719SMichael Gmelin #include <dev/ichiic/ig4_var.h>
6671d51719SMichael Gmelin 
6771d51719SMichael Gmelin static int ig4iic_pci_detach(device_t dev);
6871d51719SMichael Gmelin 
696f6e2de0SVladimir Kondratyev #define PCI_CHIP_BAYTRAIL_I2C_1 	0x0f418086
706f6e2de0SVladimir Kondratyev #define PCI_CHIP_BAYTRAIL_I2C_2 	0x0f428086
716f6e2de0SVladimir Kondratyev #define PCI_CHIP_BAYTRAIL_I2C_3 	0x0f438086
726f6e2de0SVladimir Kondratyev #define PCI_CHIP_BAYTRAIL_I2C_4 	0x0f448086
736f6e2de0SVladimir Kondratyev #define PCI_CHIP_BAYTRAIL_I2C_5 	0x0f458086
746f6e2de0SVladimir Kondratyev #define PCI_CHIP_BAYTRAIL_I2C_6 	0x0f468086
756f6e2de0SVladimir Kondratyev #define PCI_CHIP_BAYTRAIL_I2C_7 	0x0f478086
7671d51719SMichael Gmelin #define PCI_CHIP_LYNXPT_LP_I2C_1	0x9c618086
7771d51719SMichael Gmelin #define PCI_CHIP_LYNXPT_LP_I2C_2	0x9c628086
7800eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_1 	0x22c18086
7900eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_2 	0x22c28086
8000eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_3 	0x22c38086
8100eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_5 	0x22c58086
8200eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_6 	0x22c68086
8300eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_7 	0x22c78086
84b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_0		0x9d608086
85b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_1		0x9d618086
86b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_2		0x9d628086
87b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_3		0x9d638086
88b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_4		0x9d648086
89b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_5		0x9d658086
906fb3c894SOleksandr Tymoshenko #define PCI_CHIP_KABYLAKE_I2C_0		0xa1608086
916fb3c894SOleksandr Tymoshenko #define PCI_CHIP_KABYLAKE_I2C_1		0xa1618086
92e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_0		0x5aac8086
93e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_1		0x5aae8086
94e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_2		0x5ab08086
95e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_3		0x5ab28086
96e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_4		0x5ab48086
97e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_5		0x5ab68086
98e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_6		0x5ab88086
99e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_7		0x5aba8086
10081e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_LP_I2C_0	0x9dc58086
10181e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_LP_I2C_1	0x9dc68086
10281e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_LP_I2C_2	0x9de88086
10381e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_LP_I2C_3	0x9de98086
10481e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_LP_I2C_4	0x9dea8086
10581e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_LP_I2C_5	0x9deb8086
10681e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_H_I2C_0	0xa3688086
10781e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_H_I2C_1	0xa3698086
10881e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_H_I2C_2	0xa36a8086
10981e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_H_I2C_3	0xa36b8086
110*f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_LP_I2C_0	0x02e88086
111*f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_LP_I2C_1	0x02e98086
112*f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_LP_I2C_2	0x02ea8086
113*f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_LP_I2C_3	0x02eb8086
114*f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_LP_I2C_4	0x02c58086
115*f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_LP_I2C_5	0x02c68086
116*f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_H_I2C_0	0x06e88086
117*f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_H_I2C_1	0x06e98086
118*f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_H_I2C_2	0x06ea8086
119*f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_H_I2C_3	0x06eb8086
120*f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_V_I2C_0	0xa3e08086
121*f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_V_I2C_1	0xa3e18086
122*f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_V_I2C_2	0xa3e28086
123*f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_V_I2C_3	0xa3e38086
124e6f7f1bcSOleksandr Tymoshenko 
125e6f7f1bcSOleksandr Tymoshenko struct ig4iic_pci_device {
126e6f7f1bcSOleksandr Tymoshenko 	uint32_t	devid;
127e6f7f1bcSOleksandr Tymoshenko 	const char	*desc;
128e6f7f1bcSOleksandr Tymoshenko 	enum ig4_vers	version;
129e6f7f1bcSOleksandr Tymoshenko };
130e6f7f1bcSOleksandr Tymoshenko 
131e6f7f1bcSOleksandr Tymoshenko static struct ig4iic_pci_device ig4iic_pci_devices[] = {
1326f6e2de0SVladimir Kondratyev 	{ PCI_CHIP_BAYTRAIL_I2C_1, "Intel BayTrail Serial I/O I2C Port 1", IG4_ATOM},
1336f6e2de0SVladimir Kondratyev 	{ PCI_CHIP_BAYTRAIL_I2C_2, "Intel BayTrail Serial I/O I2C Port 2", IG4_ATOM},
1346f6e2de0SVladimir Kondratyev 	{ PCI_CHIP_BAYTRAIL_I2C_3, "Intel BayTrail Serial I/O I2C Port 3", IG4_ATOM},
1356f6e2de0SVladimir Kondratyev 	{ PCI_CHIP_BAYTRAIL_I2C_4, "Intel BayTrail Serial I/O I2C Port 4", IG4_ATOM},
1366f6e2de0SVladimir Kondratyev 	{ PCI_CHIP_BAYTRAIL_I2C_5, "Intel BayTrail Serial I/O I2C Port 5", IG4_ATOM},
1376f6e2de0SVladimir Kondratyev 	{ PCI_CHIP_BAYTRAIL_I2C_6, "Intel BayTrail Serial I/O I2C Port 6", IG4_ATOM},
1386f6e2de0SVladimir Kondratyev 	{ PCI_CHIP_BAYTRAIL_I2C_7, "Intel BayTrail Serial I/O I2C Port 7", IG4_ATOM},
139e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_LYNXPT_LP_I2C_1, "Intel Lynx Point-LP I2C Controller-1", IG4_HASWELL},
140e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_LYNXPT_LP_I2C_2, "Intel Lynx Point-LP I2C Controller-2", IG4_HASWELL},
141e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_BRASWELL_I2C_1, "Intel Braswell Serial I/O I2C Port 1", IG4_ATOM},
142e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_BRASWELL_I2C_2, "Intel Braswell Serial I/O I2C Port 2", IG4_ATOM},
143e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_BRASWELL_I2C_3, "Intel Braswell Serial I/O I2C Port 3", IG4_ATOM},
144e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_BRASWELL_I2C_5, "Intel Braswell Serial I/O I2C Port 5", IG4_ATOM},
145e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_BRASWELL_I2C_6, "Intel Braswell Serial I/O I2C Port 6", IG4_ATOM},
146e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_BRASWELL_I2C_7, "Intel Braswell Serial I/O I2C Port 7", IG4_ATOM},
147e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_SKYLAKE_I2C_0, "Intel Sunrise Point-LP I2C Controller-0", IG4_SKYLAKE},
148e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_SKYLAKE_I2C_1, "Intel Sunrise Point-LP I2C Controller-1", IG4_SKYLAKE},
149e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_SKYLAKE_I2C_2, "Intel Sunrise Point-LP I2C Controller-2", IG4_SKYLAKE},
150e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_SKYLAKE_I2C_3, "Intel Sunrise Point-LP I2C Controller-3", IG4_SKYLAKE},
151e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_SKYLAKE_I2C_4, "Intel Sunrise Point-LP I2C Controller-4", IG4_SKYLAKE},
152e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_SKYLAKE_I2C_5, "Intel Sunrise Point-LP I2C Controller-5", IG4_SKYLAKE},
153234afdb9SOleksandr Tymoshenko 	{ PCI_CHIP_KABYLAKE_I2C_0, "Intel Sunrise Point-H I2C Controller-0", IG4_SKYLAKE},
154234afdb9SOleksandr Tymoshenko 	{ PCI_CHIP_KABYLAKE_I2C_1, "Intel Sunrise Point-H I2C Controller-1", IG4_SKYLAKE},
1550a043c12SOleksandr Tymoshenko 	{ PCI_CHIP_APL_I2C_0, "Intel Apollo Lake I2C Controller-0", IG4_APL},
1560a043c12SOleksandr Tymoshenko 	{ PCI_CHIP_APL_I2C_1, "Intel Apollo Lake I2C Controller-1", IG4_APL},
1570a043c12SOleksandr Tymoshenko 	{ PCI_CHIP_APL_I2C_2, "Intel Apollo Lake I2C Controller-2", IG4_APL},
1580a043c12SOleksandr Tymoshenko 	{ PCI_CHIP_APL_I2C_3, "Intel Apollo Lake I2C Controller-3", IG4_APL},
1590a043c12SOleksandr Tymoshenko 	{ PCI_CHIP_APL_I2C_4, "Intel Apollo Lake I2C Controller-4", IG4_APL},
1600a043c12SOleksandr Tymoshenko 	{ PCI_CHIP_APL_I2C_5, "Intel Apollo Lake I2C Controller-5", IG4_APL},
1610a043c12SOleksandr Tymoshenko 	{ PCI_CHIP_APL_I2C_6, "Intel Apollo Lake I2C Controller-6", IG4_APL},
16281e81838SVladimir Kondratyev 	{ PCI_CHIP_APL_I2C_7, "Intel Apollo Lake I2C Controller-7", IG4_APL},
16381e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_LP_I2C_0, "Intel Cannon Lake-LP I2C Controller-0", IG4_CANNONLAKE},
16481e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_LP_I2C_1, "Intel Cannon Lake-LP I2C Controller-1", IG4_CANNONLAKE},
16581e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_LP_I2C_2, "Intel Cannon Lake-LP I2C Controller-2", IG4_CANNONLAKE},
16681e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_LP_I2C_3, "Intel Cannon Lake-LP I2C Controller-3", IG4_CANNONLAKE},
16781e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_LP_I2C_4, "Intel Cannon Lake-LP I2C Controller-4", IG4_CANNONLAKE},
16881e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_LP_I2C_5, "Intel Cannon Lake-LP I2C Controller-5", IG4_CANNONLAKE},
16981e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_H_I2C_0, "Intel Cannon Lake-H I2C Controller-0", IG4_CANNONLAKE},
17081e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_H_I2C_1, "Intel Cannon Lake-H I2C Controller-1", IG4_CANNONLAKE},
17181e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_H_I2C_2, "Intel Cannon Lake-H I2C Controller-2", IG4_CANNONLAKE},
17281e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_H_I2C_3, "Intel Cannon Lake-H I2C Controller-3", IG4_CANNONLAKE},
173*f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_LP_I2C_0, "Intel Comet Lake-LP I2C Controller-0", IG4_CANNONLAKE},
174*f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_LP_I2C_1, "Intel Comet Lake-LP I2C Controller-1", IG4_CANNONLAKE},
175*f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_LP_I2C_2, "Intel Comet Lake-LP I2C Controller-2", IG4_CANNONLAKE},
176*f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_LP_I2C_3, "Intel Comet Lake-LP I2C Controller-3", IG4_CANNONLAKE},
177*f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_LP_I2C_4, "Intel Comet Lake-LP I2C Controller-4", IG4_CANNONLAKE},
178*f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_LP_I2C_5, "Intel Comet Lake-LP I2C Controller-5", IG4_CANNONLAKE},
179*f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_H_I2C_0, "Intel Comet Lake-H I2C Controller-0", IG4_CANNONLAKE},
180*f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_H_I2C_1, "Intel Comet Lake-H I2C Controller-1", IG4_CANNONLAKE},
181*f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_H_I2C_2, "Intel Comet Lake-H I2C Controller-2", IG4_CANNONLAKE},
182*f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_H_I2C_3, "Intel Comet Lake-H I2C Controller-3", IG4_CANNONLAKE},
183*f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_V_I2C_0, "Intel Comet Lake-V I2C Controller-0", IG4_CANNONLAKE},
184*f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_V_I2C_1, "Intel Comet Lake-V I2C Controller-1", IG4_CANNONLAKE},
185*f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_V_I2C_2, "Intel Comet Lake-V I2C Controller-2", IG4_CANNONLAKE},
186*f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_V_I2C_3, "Intel Comet Lake-V I2C Controller-3", IG4_CANNONLAKE},
187e6f7f1bcSOleksandr Tymoshenko };
18871d51719SMichael Gmelin 
18971d51719SMichael Gmelin static int
19071d51719SMichael Gmelin ig4iic_pci_probe(device_t dev)
19171d51719SMichael Gmelin {
192b3e8ee5dSOleksandr Tymoshenko 	ig4iic_softc_t *sc = device_get_softc(dev);
193e6f7f1bcSOleksandr Tymoshenko 	uint32_t devid;
194e6f7f1bcSOleksandr Tymoshenko 	int i;
195b3e8ee5dSOleksandr Tymoshenko 
196e6f7f1bcSOleksandr Tymoshenko 	devid = pci_get_devid(dev);
19700b5108bSOleksandr Tymoshenko 	for (i = 0; i < nitems(ig4iic_pci_devices); i++) {
198e6f7f1bcSOleksandr Tymoshenko 		if (ig4iic_pci_devices[i].devid == devid) {
199e6f7f1bcSOleksandr Tymoshenko 			device_set_desc(dev, ig4iic_pci_devices[i].desc);
200e6f7f1bcSOleksandr Tymoshenko 			sc->version = ig4iic_pci_devices[i].version;
20171d51719SMichael Gmelin 			return (BUS_PROBE_DEFAULT);
20271d51719SMichael Gmelin 		}
203e6f7f1bcSOleksandr Tymoshenko 	}
204e6f7f1bcSOleksandr Tymoshenko 	return (ENXIO);
205e6f7f1bcSOleksandr Tymoshenko }
20671d51719SMichael Gmelin 
20771d51719SMichael Gmelin static int
20871d51719SMichael Gmelin ig4iic_pci_attach(device_t dev)
20971d51719SMichael Gmelin {
21071d51719SMichael Gmelin 	ig4iic_softc_t *sc = device_get_softc(dev);
21171d51719SMichael Gmelin 	int error;
21271d51719SMichael Gmelin 
21371d51719SMichael Gmelin 	sc->dev = dev;
21471d51719SMichael Gmelin 	sc->regs_rid = PCIR_BAR(0);
21571d51719SMichael Gmelin 	sc->regs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
21671d51719SMichael Gmelin 					  &sc->regs_rid, RF_ACTIVE);
21771d51719SMichael Gmelin 	if (sc->regs_res == NULL) {
21871d51719SMichael Gmelin 		device_printf(dev, "unable to map registers\n");
21971d51719SMichael Gmelin 		ig4iic_pci_detach(dev);
22071d51719SMichael Gmelin 		return (ENXIO);
22171d51719SMichael Gmelin 	}
22271d51719SMichael Gmelin 	sc->intr_rid = 0;
22371d51719SMichael Gmelin 	if (pci_alloc_msi(dev, &sc->intr_rid)) {
22471d51719SMichael Gmelin 		device_printf(dev, "Using MSI\n");
22571d51719SMichael Gmelin 	}
22671d51719SMichael Gmelin 	sc->intr_res = bus_alloc_resource_any(dev, SYS_RES_IRQ,
22771d51719SMichael Gmelin 					  &sc->intr_rid, RF_SHAREABLE | RF_ACTIVE);
22871d51719SMichael Gmelin 	if (sc->intr_res == NULL) {
22971d51719SMichael Gmelin 		device_printf(dev, "unable to map interrupt\n");
23071d51719SMichael Gmelin 		ig4iic_pci_detach(dev);
23171d51719SMichael Gmelin 		return (ENXIO);
23271d51719SMichael Gmelin 	}
2335c5bcb1dSOleksandr Tymoshenko 	sc->platform_attached = 1;
23471d51719SMichael Gmelin 
23571d51719SMichael Gmelin 	error = ig4iic_attach(sc);
23671d51719SMichael Gmelin 	if (error)
23771d51719SMichael Gmelin 		ig4iic_pci_detach(dev);
23871d51719SMichael Gmelin 
23971d51719SMichael Gmelin 	return (error);
24071d51719SMichael Gmelin }
24171d51719SMichael Gmelin 
24271d51719SMichael Gmelin static int
24371d51719SMichael Gmelin ig4iic_pci_detach(device_t dev)
24471d51719SMichael Gmelin {
24571d51719SMichael Gmelin 	ig4iic_softc_t *sc = device_get_softc(dev);
24671d51719SMichael Gmelin 	int error;
24771d51719SMichael Gmelin 
2485c5bcb1dSOleksandr Tymoshenko 	if (sc->platform_attached) {
24971d51719SMichael Gmelin 		error = ig4iic_detach(sc);
25071d51719SMichael Gmelin 		if (error)
25171d51719SMichael Gmelin 			return (error);
2525c5bcb1dSOleksandr Tymoshenko 		sc->platform_attached = 0;
25371d51719SMichael Gmelin 	}
25471d51719SMichael Gmelin 
25571d51719SMichael Gmelin 	if (sc->intr_res) {
25671d51719SMichael Gmelin 		bus_release_resource(dev, SYS_RES_IRQ,
25771d51719SMichael Gmelin 				     sc->intr_rid, sc->intr_res);
25871d51719SMichael Gmelin 		sc->intr_res = NULL;
25971d51719SMichael Gmelin 	}
26071d51719SMichael Gmelin 	if (sc->intr_rid != 0)
26171d51719SMichael Gmelin 		pci_release_msi(dev);
26271d51719SMichael Gmelin 	if (sc->regs_res) {
26371d51719SMichael Gmelin 		bus_release_resource(dev, SYS_RES_MEMORY,
26471d51719SMichael Gmelin 				     sc->regs_rid, sc->regs_res);
26571d51719SMichael Gmelin 		sc->regs_res = NULL;
26671d51719SMichael Gmelin 	}
26771d51719SMichael Gmelin 
26871d51719SMichael Gmelin 	return (0);
26971d51719SMichael Gmelin }
27071d51719SMichael Gmelin 
271db7caa2eSVladimir Kondratyev static int
272db7caa2eSVladimir Kondratyev ig4iic_pci_suspend(device_t dev)
273db7caa2eSVladimir Kondratyev {
274db7caa2eSVladimir Kondratyev 	ig4iic_softc_t *sc = device_get_softc(dev);
275db7caa2eSVladimir Kondratyev 
276db7caa2eSVladimir Kondratyev 	return (ig4iic_suspend(sc));
277db7caa2eSVladimir Kondratyev }
278db7caa2eSVladimir Kondratyev 
279db7caa2eSVladimir Kondratyev static int
280db7caa2eSVladimir Kondratyev ig4iic_pci_resume(device_t dev)
281db7caa2eSVladimir Kondratyev {
282db7caa2eSVladimir Kondratyev 	ig4iic_softc_t *sc  = device_get_softc(dev);
283db7caa2eSVladimir Kondratyev 
284db7caa2eSVladimir Kondratyev 	return (ig4iic_resume(sc));
285db7caa2eSVladimir Kondratyev }
286db7caa2eSVladimir Kondratyev 
28771d51719SMichael Gmelin static device_method_t ig4iic_pci_methods[] = {
28871d51719SMichael Gmelin 	/* Device interface */
28971d51719SMichael Gmelin 	DEVMETHOD(device_probe, ig4iic_pci_probe),
29071d51719SMichael Gmelin 	DEVMETHOD(device_attach, ig4iic_pci_attach),
29171d51719SMichael Gmelin 	DEVMETHOD(device_detach, ig4iic_pci_detach),
292db7caa2eSVladimir Kondratyev 	DEVMETHOD(device_suspend, ig4iic_pci_suspend),
293db7caa2eSVladimir Kondratyev 	DEVMETHOD(device_resume, ig4iic_pci_resume),
29471d51719SMichael Gmelin 
295fceaa2ecSVladimir Kondratyev 	/* Bus interface */
296fceaa2ecSVladimir Kondratyev 	DEVMETHOD(bus_setup_intr, bus_generic_setup_intr),
297fceaa2ecSVladimir Kondratyev 	DEVMETHOD(bus_teardown_intr, bus_generic_teardown_intr),
298fceaa2ecSVladimir Kondratyev 	DEVMETHOD(bus_alloc_resource, bus_generic_alloc_resource),
299fceaa2ecSVladimir Kondratyev 	DEVMETHOD(bus_release_resource, bus_generic_release_resource),
300fceaa2ecSVladimir Kondratyev 	DEVMETHOD(bus_activate_resource, bus_generic_activate_resource),
301fceaa2ecSVladimir Kondratyev 	DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource),
302fceaa2ecSVladimir Kondratyev 	DEVMETHOD(bus_adjust_resource, bus_generic_adjust_resource),
303fceaa2ecSVladimir Kondratyev 
304fceaa2ecSVladimir Kondratyev 	/* iicbus interface */
305448897d3SAndriy Gapon 	DEVMETHOD(iicbus_transfer, ig4iic_transfer),
306448897d3SAndriy Gapon 	DEVMETHOD(iicbus_reset, ig4iic_reset),
30741b24e09SVladimir Kondratyev 	DEVMETHOD(iicbus_callback, ig4iic_callback),
308448897d3SAndriy Gapon 
30971d51719SMichael Gmelin 	DEVMETHOD_END
31071d51719SMichael Gmelin };
31171d51719SMichael Gmelin 
31271d51719SMichael Gmelin static driver_t ig4iic_pci_driver = {
313984ed3e4SVladimir Kondratyev 	"ig4iic",
31471d51719SMichael Gmelin 	ig4iic_pci_methods,
31571d51719SMichael Gmelin 	sizeof(struct ig4iic_softc)
31671d51719SMichael Gmelin };
31771d51719SMichael Gmelin 
318984ed3e4SVladimir Kondratyev DRIVER_MODULE_ORDERED(ig4iic, pci, ig4iic_pci_driver, ig4iic_devclass, 0, 0,
319448897d3SAndriy Gapon     SI_ORDER_ANY);
320984ed3e4SVladimir Kondratyev MODULE_DEPEND(ig4iic, pci, 1, 1, 1);
321984ed3e4SVladimir Kondratyev MODULE_PNP_INFO("W32:vendor/device", pci, ig4iic, ig4iic_pci_devices,
322e710f8caSMark Johnston     nitems(ig4iic_pci_devices));
323