xref: /freebsd/sys/dev/ichiic/ig4_pci.c (revision 87f55ab0b46ad72efee11d1b64ec8f839bb013da)
171d51719SMichael Gmelin /*
271d51719SMichael Gmelin  * Copyright (c) 2014 The DragonFly Project.  All rights reserved.
371d51719SMichael Gmelin  *
471d51719SMichael Gmelin  * This code is derived from software contributed to The DragonFly Project
571d51719SMichael Gmelin  * by Matthew Dillon <dillon@backplane.com> and was subsequently ported
671d51719SMichael Gmelin  * to FreeBSD by Michael Gmelin <freebsd@grem.de>
771d51719SMichael Gmelin  *
871d51719SMichael Gmelin  * Redistribution and use in source and binary forms, with or without
971d51719SMichael Gmelin  * modification, are permitted provided that the following conditions
1071d51719SMichael Gmelin  * are met:
1171d51719SMichael Gmelin  *
1271d51719SMichael Gmelin  * 1. Redistributions of source code must retain the above copyright
1371d51719SMichael Gmelin  *    notice, this list of conditions and the following disclaimer.
1471d51719SMichael Gmelin  * 2. Redistributions in binary form must reproduce the above copyright
1571d51719SMichael Gmelin  *    notice, this list of conditions and the following disclaimer in
1671d51719SMichael Gmelin  *    the documentation and/or other materials provided with the
1771d51719SMichael Gmelin  *    distribution.
1871d51719SMichael Gmelin  * 3. Neither the name of The DragonFly Project nor the names of its
1971d51719SMichael Gmelin  *    contributors may be used to endorse or promote products derived
2071d51719SMichael Gmelin  *    from this software without specific, prior written permission.
2171d51719SMichael Gmelin  *
2271d51719SMichael Gmelin  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
2371d51719SMichael Gmelin  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
2471d51719SMichael Gmelin  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
2571d51719SMichael Gmelin  * FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE
2671d51719SMichael Gmelin  * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
2771d51719SMichael Gmelin  * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING,
2871d51719SMichael Gmelin  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
2971d51719SMichael Gmelin  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
3071d51719SMichael Gmelin  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
3171d51719SMichael Gmelin  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
3271d51719SMichael Gmelin  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
3371d51719SMichael Gmelin  * SUCH DAMAGE.
3471d51719SMichael Gmelin  */
3571d51719SMichael Gmelin 
3671d51719SMichael Gmelin #include <sys/cdefs.h>
3771d51719SMichael Gmelin __FBSDID("$FreeBSD$");
3871d51719SMichael Gmelin 
3971d51719SMichael Gmelin /*
40e3d25549SAndriy Gapon  * Intel fourth generation mobile cpus integrated I2C device.
4171d51719SMichael Gmelin  *
4271d51719SMichael Gmelin  * See ig4_reg.h for datasheet reference and notes.
4371d51719SMichael Gmelin  */
4471d51719SMichael Gmelin 
4571d51719SMichael Gmelin #include <sys/param.h>
4671d51719SMichael Gmelin #include <sys/systm.h>
4771d51719SMichael Gmelin #include <sys/kernel.h>
4871d51719SMichael Gmelin #include <sys/module.h>
4971d51719SMichael Gmelin #include <sys/errno.h>
5071d51719SMichael Gmelin #include <sys/lock.h>
5171d51719SMichael Gmelin #include <sys/mutex.h>
524cd6abddSMichael Gmelin #include <sys/sx.h>
5371d51719SMichael Gmelin #include <sys/syslog.h>
5471d51719SMichael Gmelin #include <sys/bus.h>
5571d51719SMichael Gmelin 
5671d51719SMichael Gmelin #include <machine/bus.h>
5771d51719SMichael Gmelin #include <sys/rman.h>
5871d51719SMichael Gmelin #include <machine/resource.h>
5971d51719SMichael Gmelin 
6071d51719SMichael Gmelin #include <dev/pci/pcivar.h>
6171d51719SMichael Gmelin #include <dev/pci/pcireg.h>
62448897d3SAndriy Gapon #include <dev/iicbus/iiconf.h>
6371d51719SMichael Gmelin 
6471d51719SMichael Gmelin #include <dev/ichiic/ig4_reg.h>
6571d51719SMichael Gmelin #include <dev/ichiic/ig4_var.h>
6671d51719SMichael Gmelin 
6771d51719SMichael Gmelin static int ig4iic_pci_detach(device_t dev);
6871d51719SMichael Gmelin 
696f6e2de0SVladimir Kondratyev #define PCI_CHIP_BAYTRAIL_I2C_1 	0x0f418086
706f6e2de0SVladimir Kondratyev #define PCI_CHIP_BAYTRAIL_I2C_2 	0x0f428086
716f6e2de0SVladimir Kondratyev #define PCI_CHIP_BAYTRAIL_I2C_3 	0x0f438086
726f6e2de0SVladimir Kondratyev #define PCI_CHIP_BAYTRAIL_I2C_4 	0x0f448086
736f6e2de0SVladimir Kondratyev #define PCI_CHIP_BAYTRAIL_I2C_5 	0x0f458086
746f6e2de0SVladimir Kondratyev #define PCI_CHIP_BAYTRAIL_I2C_6 	0x0f468086
756f6e2de0SVladimir Kondratyev #define PCI_CHIP_BAYTRAIL_I2C_7 	0x0f478086
7671d51719SMichael Gmelin #define PCI_CHIP_LYNXPT_LP_I2C_1	0x9c618086
7771d51719SMichael Gmelin #define PCI_CHIP_LYNXPT_LP_I2C_2	0x9c628086
7800eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_1 	0x22c18086
7900eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_2 	0x22c28086
8000eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_3 	0x22c38086
8100eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_5 	0x22c58086
8200eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_6 	0x22c68086
8300eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_7 	0x22c78086
84b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_0		0x9d608086
85b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_1		0x9d618086
86b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_2		0x9d628086
87b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_3		0x9d638086
88b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_4		0x9d648086
89b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_5		0x9d658086
906fb3c894SOleksandr Tymoshenko #define PCI_CHIP_KABYLAKE_I2C_0		0xa1608086
916fb3c894SOleksandr Tymoshenko #define PCI_CHIP_KABYLAKE_I2C_1		0xa1618086
92e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_0		0x5aac8086
93e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_1		0x5aae8086
94e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_2		0x5ab08086
95e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_3		0x5ab28086
96e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_4		0x5ab48086
97e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_5		0x5ab68086
98e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_6		0x5ab88086
99e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_7		0x5aba8086
10081e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_LP_I2C_0	0x9dc58086
10181e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_LP_I2C_1	0x9dc68086
10281e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_LP_I2C_2	0x9de88086
10381e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_LP_I2C_3	0x9de98086
10481e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_LP_I2C_4	0x9dea8086
10581e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_LP_I2C_5	0x9deb8086
10681e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_H_I2C_0	0xa3688086
10781e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_H_I2C_1	0xa3698086
10881e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_H_I2C_2	0xa36a8086
10981e81838SVladimir Kondratyev #define PCI_CHIP_CANNONLAKE_H_I2C_3	0xa36b8086
110f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_LP_I2C_0	0x02e88086
111f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_LP_I2C_1	0x02e98086
112f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_LP_I2C_2	0x02ea8086
113f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_LP_I2C_3	0x02eb8086
114f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_LP_I2C_4	0x02c58086
115f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_LP_I2C_5	0x02c68086
116f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_H_I2C_0	0x06e88086
117f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_H_I2C_1	0x06e98086
118f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_H_I2C_2	0x06ea8086
119f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_H_I2C_3	0x06eb8086
120f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_V_I2C_0	0xa3e08086
121f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_V_I2C_1	0xa3e18086
122f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_V_I2C_2	0xa3e28086
123f19aed35SVladimir Kondratyev #define PCI_CHIP_COMETLAKE_V_I2C_3	0xa3e38086
1246c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_H_I2C_0	0x43d88086
1256c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_H_I2C_1	0x43e88086
1266c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_H_I2C_2	0x43e98086
1276c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_H_I2C_3	0x43ea8086
1286c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_H_I2C_4	0x43eb8086
1296c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_H_I2C_5	0x43ad8086
1306c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_H_I2C_6	0x43ae8086
1316c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_LP_I2C_0	0xa0c58086
1326c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_LP_I2C_1	0xa0c68086
1336c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_LP_I2C_2	0xa0d88086
1346c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_LP_I2C_3	0xa0d98086
1356c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_LP_I2C_4	0xa0e88086
1366c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_LP_I2C_5	0xa0e98086
1376c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_LP_I2C_6	0xa0ea8086
1386c6fd2b4SVladimir Kondratyev #define PCI_CHIP_TIGERLAKE_LP_I2C_7	0xa0eb8086
139bbacb7ceSVladimir Kondratyev #define PCI_CHIP_GEMINILAKE_I2C_0	0x31ac8086
140bbacb7ceSVladimir Kondratyev #define PCI_CHIP_GEMINILAKE_I2C_1	0x31ae8086
141bbacb7ceSVladimir Kondratyev #define PCI_CHIP_GEMINILAKE_I2C_2	0x31b08086
142bbacb7ceSVladimir Kondratyev #define PCI_CHIP_GEMINILAKE_I2C_3	0x31b28086
143bbacb7ceSVladimir Kondratyev #define PCI_CHIP_GEMINILAKE_I2C_4	0x31b48086
144bbacb7ceSVladimir Kondratyev #define PCI_CHIP_GEMINILAKE_I2C_5	0x31b68086
145bbacb7ceSVladimir Kondratyev #define PCI_CHIP_GEMINILAKE_I2C_6	0x31b88086
146bbacb7ceSVladimir Kondratyev #define PCI_CHIP_GEMINILAKE_I2C_7	0x31ba8086
147e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_P_I2C_0	0x51e88086
148e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_P_I2C_1	0x51e98086
149e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_P_I2C_2	0x51ea8086
150e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_P_I2C_3	0x51eb8086
151e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_P_I2C_4	0x51c58086
152e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_P_I2C_5	0x51c68086
153e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_P_I2C_6	0x51d88086
154e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_P_I2C_7	0x51d98086
155e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_S_I2C_0	0x7acc8086
156e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_S_I2C_1	0x7acd8086
157e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_S_I2C_2	0x7ace8086
158e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_S_I2C_3	0x7acf8086
159e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_S_I2C_4	0x7afc8086
160e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_S_I2C_5	0x7afd8086
161e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_M_I2C_0	0x54e88086
162e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_M_I2C_1	0x54e98086
163e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_M_I2C_2	0x54ea8086
164e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_M_I2C_3	0x54eb8086
165e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_M_I2C_4	0x54c58086
166e8e8d229SAlexander Motin #define PCI_CHIP_ALDERLAKE_M_I2C_5	0x54c68086
167e6f7f1bcSOleksandr Tymoshenko 
168e6f7f1bcSOleksandr Tymoshenko struct ig4iic_pci_device {
169e6f7f1bcSOleksandr Tymoshenko 	uint32_t	devid;
170e6f7f1bcSOleksandr Tymoshenko 	const char	*desc;
171e6f7f1bcSOleksandr Tymoshenko 	enum ig4_vers	version;
172e6f7f1bcSOleksandr Tymoshenko };
173e6f7f1bcSOleksandr Tymoshenko 
174e6f7f1bcSOleksandr Tymoshenko static struct ig4iic_pci_device ig4iic_pci_devices[] = {
1756f6e2de0SVladimir Kondratyev 	{ PCI_CHIP_BAYTRAIL_I2C_1, "Intel BayTrail Serial I/O I2C Port 1", IG4_ATOM},
1766f6e2de0SVladimir Kondratyev 	{ PCI_CHIP_BAYTRAIL_I2C_2, "Intel BayTrail Serial I/O I2C Port 2", IG4_ATOM},
1776f6e2de0SVladimir Kondratyev 	{ PCI_CHIP_BAYTRAIL_I2C_3, "Intel BayTrail Serial I/O I2C Port 3", IG4_ATOM},
1786f6e2de0SVladimir Kondratyev 	{ PCI_CHIP_BAYTRAIL_I2C_4, "Intel BayTrail Serial I/O I2C Port 4", IG4_ATOM},
1796f6e2de0SVladimir Kondratyev 	{ PCI_CHIP_BAYTRAIL_I2C_5, "Intel BayTrail Serial I/O I2C Port 5", IG4_ATOM},
1806f6e2de0SVladimir Kondratyev 	{ PCI_CHIP_BAYTRAIL_I2C_6, "Intel BayTrail Serial I/O I2C Port 6", IG4_ATOM},
1816f6e2de0SVladimir Kondratyev 	{ PCI_CHIP_BAYTRAIL_I2C_7, "Intel BayTrail Serial I/O I2C Port 7", IG4_ATOM},
182e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_LYNXPT_LP_I2C_1, "Intel Lynx Point-LP I2C Controller-1", IG4_HASWELL},
183e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_LYNXPT_LP_I2C_2, "Intel Lynx Point-LP I2C Controller-2", IG4_HASWELL},
184e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_BRASWELL_I2C_1, "Intel Braswell Serial I/O I2C Port 1", IG4_ATOM},
185e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_BRASWELL_I2C_2, "Intel Braswell Serial I/O I2C Port 2", IG4_ATOM},
186e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_BRASWELL_I2C_3, "Intel Braswell Serial I/O I2C Port 3", IG4_ATOM},
187e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_BRASWELL_I2C_5, "Intel Braswell Serial I/O I2C Port 5", IG4_ATOM},
188e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_BRASWELL_I2C_6, "Intel Braswell Serial I/O I2C Port 6", IG4_ATOM},
189e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_BRASWELL_I2C_7, "Intel Braswell Serial I/O I2C Port 7", IG4_ATOM},
190e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_SKYLAKE_I2C_0, "Intel Sunrise Point-LP I2C Controller-0", IG4_SKYLAKE},
191e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_SKYLAKE_I2C_1, "Intel Sunrise Point-LP I2C Controller-1", IG4_SKYLAKE},
192e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_SKYLAKE_I2C_2, "Intel Sunrise Point-LP I2C Controller-2", IG4_SKYLAKE},
193e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_SKYLAKE_I2C_3, "Intel Sunrise Point-LP I2C Controller-3", IG4_SKYLAKE},
194e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_SKYLAKE_I2C_4, "Intel Sunrise Point-LP I2C Controller-4", IG4_SKYLAKE},
195e6f7f1bcSOleksandr Tymoshenko 	{ PCI_CHIP_SKYLAKE_I2C_5, "Intel Sunrise Point-LP I2C Controller-5", IG4_SKYLAKE},
196234afdb9SOleksandr Tymoshenko 	{ PCI_CHIP_KABYLAKE_I2C_0, "Intel Sunrise Point-H I2C Controller-0", IG4_SKYLAKE},
197234afdb9SOleksandr Tymoshenko 	{ PCI_CHIP_KABYLAKE_I2C_1, "Intel Sunrise Point-H I2C Controller-1", IG4_SKYLAKE},
1980a043c12SOleksandr Tymoshenko 	{ PCI_CHIP_APL_I2C_0, "Intel Apollo Lake I2C Controller-0", IG4_APL},
1990a043c12SOleksandr Tymoshenko 	{ PCI_CHIP_APL_I2C_1, "Intel Apollo Lake I2C Controller-1", IG4_APL},
2000a043c12SOleksandr Tymoshenko 	{ PCI_CHIP_APL_I2C_2, "Intel Apollo Lake I2C Controller-2", IG4_APL},
2010a043c12SOleksandr Tymoshenko 	{ PCI_CHIP_APL_I2C_3, "Intel Apollo Lake I2C Controller-3", IG4_APL},
2020a043c12SOleksandr Tymoshenko 	{ PCI_CHIP_APL_I2C_4, "Intel Apollo Lake I2C Controller-4", IG4_APL},
2030a043c12SOleksandr Tymoshenko 	{ PCI_CHIP_APL_I2C_5, "Intel Apollo Lake I2C Controller-5", IG4_APL},
2040a043c12SOleksandr Tymoshenko 	{ PCI_CHIP_APL_I2C_6, "Intel Apollo Lake I2C Controller-6", IG4_APL},
20581e81838SVladimir Kondratyev 	{ PCI_CHIP_APL_I2C_7, "Intel Apollo Lake I2C Controller-7", IG4_APL},
20681e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_LP_I2C_0, "Intel Cannon Lake-LP I2C Controller-0", IG4_CANNONLAKE},
20781e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_LP_I2C_1, "Intel Cannon Lake-LP I2C Controller-1", IG4_CANNONLAKE},
20881e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_LP_I2C_2, "Intel Cannon Lake-LP I2C Controller-2", IG4_CANNONLAKE},
20981e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_LP_I2C_3, "Intel Cannon Lake-LP I2C Controller-3", IG4_CANNONLAKE},
21081e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_LP_I2C_4, "Intel Cannon Lake-LP I2C Controller-4", IG4_CANNONLAKE},
21181e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_LP_I2C_5, "Intel Cannon Lake-LP I2C Controller-5", IG4_CANNONLAKE},
21281e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_H_I2C_0, "Intel Cannon Lake-H I2C Controller-0", IG4_CANNONLAKE},
21381e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_H_I2C_1, "Intel Cannon Lake-H I2C Controller-1", IG4_CANNONLAKE},
21481e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_H_I2C_2, "Intel Cannon Lake-H I2C Controller-2", IG4_CANNONLAKE},
21581e81838SVladimir Kondratyev 	{ PCI_CHIP_CANNONLAKE_H_I2C_3, "Intel Cannon Lake-H I2C Controller-3", IG4_CANNONLAKE},
216f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_LP_I2C_0, "Intel Comet Lake-LP I2C Controller-0", IG4_CANNONLAKE},
217f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_LP_I2C_1, "Intel Comet Lake-LP I2C Controller-1", IG4_CANNONLAKE},
218f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_LP_I2C_2, "Intel Comet Lake-LP I2C Controller-2", IG4_CANNONLAKE},
219f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_LP_I2C_3, "Intel Comet Lake-LP I2C Controller-3", IG4_CANNONLAKE},
220f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_LP_I2C_4, "Intel Comet Lake-LP I2C Controller-4", IG4_CANNONLAKE},
221f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_LP_I2C_5, "Intel Comet Lake-LP I2C Controller-5", IG4_CANNONLAKE},
222f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_H_I2C_0, "Intel Comet Lake-H I2C Controller-0", IG4_CANNONLAKE},
223f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_H_I2C_1, "Intel Comet Lake-H I2C Controller-1", IG4_CANNONLAKE},
224f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_H_I2C_2, "Intel Comet Lake-H I2C Controller-2", IG4_CANNONLAKE},
225f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_H_I2C_3, "Intel Comet Lake-H I2C Controller-3", IG4_CANNONLAKE},
226f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_V_I2C_0, "Intel Comet Lake-V I2C Controller-0", IG4_CANNONLAKE},
227f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_V_I2C_1, "Intel Comet Lake-V I2C Controller-1", IG4_CANNONLAKE},
228f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_V_I2C_2, "Intel Comet Lake-V I2C Controller-2", IG4_CANNONLAKE},
229f19aed35SVladimir Kondratyev 	{ PCI_CHIP_COMETLAKE_V_I2C_3, "Intel Comet Lake-V I2C Controller-3", IG4_CANNONLAKE},
2306c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_H_I2C_0, "Intel Tiger Lake-H I2C Controller-0", IG4_TIGERLAKE},
2316c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_H_I2C_1, "Intel Tiger Lake-H I2C Controller-1", IG4_TIGERLAKE},
2326c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_H_I2C_2, "Intel Tiger Lake-H I2C Controller-2", IG4_TIGERLAKE},
2336c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_H_I2C_3, "Intel Tiger Lake-H I2C Controller-3", IG4_TIGERLAKE},
2346c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_H_I2C_4, "Intel Tiger Lake-H I2C Controller-4", IG4_TIGERLAKE},
2356c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_H_I2C_5, "Intel Tiger Lake-H I2C Controller-5", IG4_TIGERLAKE},
2366c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_H_I2C_6, "Intel Tiger Lake-H I2C Controller-6", IG4_TIGERLAKE},
2376c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_LP_I2C_0, "Intel Tiger Lake-LP I2C Controller-0", IG4_SKYLAKE},
2386c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_LP_I2C_1, "Intel Tiger Lake-LP I2C Controller-1", IG4_SKYLAKE},
2396c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_LP_I2C_2, "Intel Tiger Lake-LP I2C Controller-2", IG4_SKYLAKE},
2406c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_LP_I2C_3, "Intel Tiger Lake-LP I2C Controller-3", IG4_SKYLAKE},
2416c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_LP_I2C_4, "Intel Tiger Lake-LP I2C Controller-4", IG4_SKYLAKE},
2426c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_LP_I2C_5, "Intel Tiger Lake-LP I2C Controller-5", IG4_SKYLAKE},
2436c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_LP_I2C_6, "Intel Tiger Lake-LP I2C Controller-6", IG4_SKYLAKE},
2446c6fd2b4SVladimir Kondratyev 	{ PCI_CHIP_TIGERLAKE_LP_I2C_7, "Intel Tiger Lake-LP I2C Controller-7", IG4_SKYLAKE},
245bbacb7ceSVladimir Kondratyev 	{ PCI_CHIP_GEMINILAKE_I2C_0, "Intel Gemini Lake I2C Controller-0", IG4_GEMINILAKE},
246bbacb7ceSVladimir Kondratyev 	{ PCI_CHIP_GEMINILAKE_I2C_1, "Intel Gemini Lake I2C Controller-1", IG4_GEMINILAKE},
247bbacb7ceSVladimir Kondratyev 	{ PCI_CHIP_GEMINILAKE_I2C_2, "Intel Gemini Lake I2C Controller-2", IG4_GEMINILAKE},
248bbacb7ceSVladimir Kondratyev 	{ PCI_CHIP_GEMINILAKE_I2C_3, "Intel Gemini Lake I2C Controller-3", IG4_GEMINILAKE},
249bbacb7ceSVladimir Kondratyev 	{ PCI_CHIP_GEMINILAKE_I2C_4, "Intel Gemini Lake I2C Controller-4", IG4_GEMINILAKE},
250bbacb7ceSVladimir Kondratyev 	{ PCI_CHIP_GEMINILAKE_I2C_5, "Intel Gemini Lake I2C Controller-5", IG4_GEMINILAKE},
251bbacb7ceSVladimir Kondratyev 	{ PCI_CHIP_GEMINILAKE_I2C_6, "Intel Gemini Lake I2C Controller-6", IG4_GEMINILAKE},
252bbacb7ceSVladimir Kondratyev 	{ PCI_CHIP_GEMINILAKE_I2C_7, "Intel Gemini Lake I2C Controller-7", IG4_GEMINILAKE},
253e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_P_I2C_0, "Intel Alder Lake-P I2C Controller-0", IG4_TIGERLAKE},
254e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_P_I2C_1, "Intel Alder Lake-P I2C Controller-1", IG4_TIGERLAKE},
255e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_P_I2C_2, "Intel Alder Lake-P I2C Controller-2", IG4_TIGERLAKE},
256e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_P_I2C_3, "Intel Alder Lake-P I2C Controller-3", IG4_TIGERLAKE},
257e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_P_I2C_4, "Intel Alder Lake-P I2C Controller-4", IG4_TIGERLAKE},
258e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_P_I2C_5, "Intel Alder Lake-P I2C Controller-5", IG4_TIGERLAKE},
259e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_P_I2C_6, "Intel Alder Lake-P I2C Controller-6", IG4_TIGERLAKE},
260e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_P_I2C_7, "Intel Alder Lake-P I2C Controller-7", IG4_TIGERLAKE},
261e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_S_I2C_0, "Intel Alder Lake-S I2C Controller-0", IG4_TIGERLAKE},
262e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_S_I2C_1, "Intel Alder Lake-S I2C Controller-1", IG4_TIGERLAKE},
263e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_S_I2C_2, "Intel Alder Lake-S I2C Controller-2", IG4_TIGERLAKE},
264e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_S_I2C_3, "Intel Alder Lake-S I2C Controller-3", IG4_TIGERLAKE},
265e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_S_I2C_4, "Intel Alder Lake-S I2C Controller-4", IG4_TIGERLAKE},
266e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_S_I2C_5, "Intel Alder Lake-S I2C Controller-5", IG4_TIGERLAKE},
267e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_M_I2C_0, "Intel Alder Lake-M I2C Controller-0", IG4_TIGERLAKE},
268e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_M_I2C_1, "Intel Alder Lake-M I2C Controller-1", IG4_TIGERLAKE},
269e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_M_I2C_2, "Intel Alder Lake-M I2C Controller-2", IG4_TIGERLAKE},
270e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_M_I2C_3, "Intel Alder Lake-M I2C Controller-3", IG4_TIGERLAKE},
271e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_M_I2C_4, "Intel Alder Lake-M I2C Controller-4", IG4_TIGERLAKE},
272e8e8d229SAlexander Motin 	{ PCI_CHIP_ALDERLAKE_M_I2C_5, "Intel Alder Lake-M I2C Controller-5", IG4_TIGERLAKE},
273e6f7f1bcSOleksandr Tymoshenko };
27471d51719SMichael Gmelin 
27571d51719SMichael Gmelin static int
27671d51719SMichael Gmelin ig4iic_pci_probe(device_t dev)
27771d51719SMichael Gmelin {
278b3e8ee5dSOleksandr Tymoshenko 	ig4iic_softc_t *sc = device_get_softc(dev);
279e6f7f1bcSOleksandr Tymoshenko 	uint32_t devid;
280e6f7f1bcSOleksandr Tymoshenko 	int i;
281b3e8ee5dSOleksandr Tymoshenko 
282e6f7f1bcSOleksandr Tymoshenko 	devid = pci_get_devid(dev);
28300b5108bSOleksandr Tymoshenko 	for (i = 0; i < nitems(ig4iic_pci_devices); i++) {
284e6f7f1bcSOleksandr Tymoshenko 		if (ig4iic_pci_devices[i].devid == devid) {
285e6f7f1bcSOleksandr Tymoshenko 			device_set_desc(dev, ig4iic_pci_devices[i].desc);
286e6f7f1bcSOleksandr Tymoshenko 			sc->version = ig4iic_pci_devices[i].version;
28771d51719SMichael Gmelin 			return (BUS_PROBE_DEFAULT);
28871d51719SMichael Gmelin 		}
289e6f7f1bcSOleksandr Tymoshenko 	}
290e6f7f1bcSOleksandr Tymoshenko 	return (ENXIO);
291e6f7f1bcSOleksandr Tymoshenko }
29271d51719SMichael Gmelin 
29371d51719SMichael Gmelin static int
29471d51719SMichael Gmelin ig4iic_pci_attach(device_t dev)
29571d51719SMichael Gmelin {
29671d51719SMichael Gmelin 	ig4iic_softc_t *sc = device_get_softc(dev);
29771d51719SMichael Gmelin 	int error;
29871d51719SMichael Gmelin 
29971d51719SMichael Gmelin 	sc->dev = dev;
30071d51719SMichael Gmelin 	sc->regs_rid = PCIR_BAR(0);
30171d51719SMichael Gmelin 	sc->regs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
30271d51719SMichael Gmelin 					  &sc->regs_rid, RF_ACTIVE);
30371d51719SMichael Gmelin 	if (sc->regs_res == NULL) {
30471d51719SMichael Gmelin 		device_printf(dev, "unable to map registers\n");
30571d51719SMichael Gmelin 		ig4iic_pci_detach(dev);
30671d51719SMichael Gmelin 		return (ENXIO);
30771d51719SMichael Gmelin 	}
30871d51719SMichael Gmelin 	sc->intr_rid = 0;
30971d51719SMichael Gmelin 	if (pci_alloc_msi(dev, &sc->intr_rid)) {
31071d51719SMichael Gmelin 		device_printf(dev, "Using MSI\n");
31171d51719SMichael Gmelin 	}
31271d51719SMichael Gmelin 	sc->intr_res = bus_alloc_resource_any(dev, SYS_RES_IRQ,
31371d51719SMichael Gmelin 					  &sc->intr_rid, RF_SHAREABLE | RF_ACTIVE);
31471d51719SMichael Gmelin 	if (sc->intr_res == NULL) {
31571d51719SMichael Gmelin 		device_printf(dev, "unable to map interrupt\n");
31671d51719SMichael Gmelin 		ig4iic_pci_detach(dev);
31771d51719SMichael Gmelin 		return (ENXIO);
31871d51719SMichael Gmelin 	}
319*87f55ab0SDimitry Andric 	sc->platform_attached = true;
32071d51719SMichael Gmelin 
32171d51719SMichael Gmelin 	error = ig4iic_attach(sc);
32271d51719SMichael Gmelin 	if (error)
32371d51719SMichael Gmelin 		ig4iic_pci_detach(dev);
32471d51719SMichael Gmelin 
32571d51719SMichael Gmelin 	return (error);
32671d51719SMichael Gmelin }
32771d51719SMichael Gmelin 
32871d51719SMichael Gmelin static int
32971d51719SMichael Gmelin ig4iic_pci_detach(device_t dev)
33071d51719SMichael Gmelin {
33171d51719SMichael Gmelin 	ig4iic_softc_t *sc = device_get_softc(dev);
33271d51719SMichael Gmelin 	int error;
33371d51719SMichael Gmelin 
3345c5bcb1dSOleksandr Tymoshenko 	if (sc->platform_attached) {
33571d51719SMichael Gmelin 		error = ig4iic_detach(sc);
33671d51719SMichael Gmelin 		if (error)
33771d51719SMichael Gmelin 			return (error);
338*87f55ab0SDimitry Andric 		sc->platform_attached = false;
33971d51719SMichael Gmelin 	}
34071d51719SMichael Gmelin 
34171d51719SMichael Gmelin 	if (sc->intr_res) {
34271d51719SMichael Gmelin 		bus_release_resource(dev, SYS_RES_IRQ,
34371d51719SMichael Gmelin 				     sc->intr_rid, sc->intr_res);
34471d51719SMichael Gmelin 		sc->intr_res = NULL;
34571d51719SMichael Gmelin 	}
34671d51719SMichael Gmelin 	if (sc->intr_rid != 0)
34771d51719SMichael Gmelin 		pci_release_msi(dev);
34871d51719SMichael Gmelin 	if (sc->regs_res) {
34971d51719SMichael Gmelin 		bus_release_resource(dev, SYS_RES_MEMORY,
35071d51719SMichael Gmelin 				     sc->regs_rid, sc->regs_res);
35171d51719SMichael Gmelin 		sc->regs_res = NULL;
35271d51719SMichael Gmelin 	}
35371d51719SMichael Gmelin 
35471d51719SMichael Gmelin 	return (0);
35571d51719SMichael Gmelin }
35671d51719SMichael Gmelin 
357db7caa2eSVladimir Kondratyev static int
358db7caa2eSVladimir Kondratyev ig4iic_pci_suspend(device_t dev)
359db7caa2eSVladimir Kondratyev {
360db7caa2eSVladimir Kondratyev 	ig4iic_softc_t *sc = device_get_softc(dev);
361db7caa2eSVladimir Kondratyev 
362db7caa2eSVladimir Kondratyev 	return (ig4iic_suspend(sc));
363db7caa2eSVladimir Kondratyev }
364db7caa2eSVladimir Kondratyev 
365db7caa2eSVladimir Kondratyev static int
366db7caa2eSVladimir Kondratyev ig4iic_pci_resume(device_t dev)
367db7caa2eSVladimir Kondratyev {
368db7caa2eSVladimir Kondratyev 	ig4iic_softc_t *sc  = device_get_softc(dev);
369db7caa2eSVladimir Kondratyev 
370db7caa2eSVladimir Kondratyev 	return (ig4iic_resume(sc));
371db7caa2eSVladimir Kondratyev }
372db7caa2eSVladimir Kondratyev 
37371d51719SMichael Gmelin static device_method_t ig4iic_pci_methods[] = {
37471d51719SMichael Gmelin 	/* Device interface */
37571d51719SMichael Gmelin 	DEVMETHOD(device_probe, ig4iic_pci_probe),
37671d51719SMichael Gmelin 	DEVMETHOD(device_attach, ig4iic_pci_attach),
37771d51719SMichael Gmelin 	DEVMETHOD(device_detach, ig4iic_pci_detach),
378db7caa2eSVladimir Kondratyev 	DEVMETHOD(device_suspend, ig4iic_pci_suspend),
379db7caa2eSVladimir Kondratyev 	DEVMETHOD(device_resume, ig4iic_pci_resume),
38071d51719SMichael Gmelin 
381fceaa2ecSVladimir Kondratyev 	/* Bus interface */
382fceaa2ecSVladimir Kondratyev 	DEVMETHOD(bus_setup_intr, bus_generic_setup_intr),
383fceaa2ecSVladimir Kondratyev 	DEVMETHOD(bus_teardown_intr, bus_generic_teardown_intr),
384fceaa2ecSVladimir Kondratyev 	DEVMETHOD(bus_alloc_resource, bus_generic_alloc_resource),
385fceaa2ecSVladimir Kondratyev 	DEVMETHOD(bus_release_resource, bus_generic_release_resource),
386fceaa2ecSVladimir Kondratyev 	DEVMETHOD(bus_activate_resource, bus_generic_activate_resource),
387fceaa2ecSVladimir Kondratyev 	DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource),
388fceaa2ecSVladimir Kondratyev 	DEVMETHOD(bus_adjust_resource, bus_generic_adjust_resource),
389fceaa2ecSVladimir Kondratyev 
390fceaa2ecSVladimir Kondratyev 	/* iicbus interface */
391448897d3SAndriy Gapon 	DEVMETHOD(iicbus_transfer, ig4iic_transfer),
392448897d3SAndriy Gapon 	DEVMETHOD(iicbus_reset, ig4iic_reset),
39341b24e09SVladimir Kondratyev 	DEVMETHOD(iicbus_callback, ig4iic_callback),
394448897d3SAndriy Gapon 
39571d51719SMichael Gmelin 	DEVMETHOD_END
39671d51719SMichael Gmelin };
39771d51719SMichael Gmelin 
39871d51719SMichael Gmelin static driver_t ig4iic_pci_driver = {
399984ed3e4SVladimir Kondratyev 	"ig4iic",
40071d51719SMichael Gmelin 	ig4iic_pci_methods,
40171d51719SMichael Gmelin 	sizeof(struct ig4iic_softc)
40271d51719SMichael Gmelin };
40371d51719SMichael Gmelin 
4044e9e71fdSJohn Baldwin DRIVER_MODULE_ORDERED(ig4iic, pci, ig4iic_pci_driver, 0, 0, SI_ORDER_ANY);
405984ed3e4SVladimir Kondratyev MODULE_DEPEND(ig4iic, pci, 1, 1, 1);
406984ed3e4SVladimir Kondratyev MODULE_PNP_INFO("W32:vendor/device", pci, ig4iic, ig4iic_pci_devices,
407e710f8caSMark Johnston     nitems(ig4iic_pci_devices));
408