171d51719SMichael Gmelin /* 271d51719SMichael Gmelin * Copyright (c) 2014 The DragonFly Project. All rights reserved. 371d51719SMichael Gmelin * 471d51719SMichael Gmelin * This code is derived from software contributed to The DragonFly Project 571d51719SMichael Gmelin * by Matthew Dillon <dillon@backplane.com> and was subsequently ported 671d51719SMichael Gmelin * to FreeBSD by Michael Gmelin <freebsd@grem.de> 771d51719SMichael Gmelin * 871d51719SMichael Gmelin * Redistribution and use in source and binary forms, with or without 971d51719SMichael Gmelin * modification, are permitted provided that the following conditions 1071d51719SMichael Gmelin * are met: 1171d51719SMichael Gmelin * 1271d51719SMichael Gmelin * 1. Redistributions of source code must retain the above copyright 1371d51719SMichael Gmelin * notice, this list of conditions and the following disclaimer. 1471d51719SMichael Gmelin * 2. Redistributions in binary form must reproduce the above copyright 1571d51719SMichael Gmelin * notice, this list of conditions and the following disclaimer in 1671d51719SMichael Gmelin * the documentation and/or other materials provided with the 1771d51719SMichael Gmelin * distribution. 1871d51719SMichael Gmelin * 3. Neither the name of The DragonFly Project nor the names of its 1971d51719SMichael Gmelin * contributors may be used to endorse or promote products derived 2071d51719SMichael Gmelin * from this software without specific, prior written permission. 2171d51719SMichael Gmelin * 2271d51719SMichael Gmelin * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 2371d51719SMichael Gmelin * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 2471d51719SMichael Gmelin * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 2571d51719SMichael Gmelin * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 2671d51719SMichael Gmelin * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 2771d51719SMichael Gmelin * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING, 2871d51719SMichael Gmelin * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 2971d51719SMichael Gmelin * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 3071d51719SMichael Gmelin * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 3171d51719SMichael Gmelin * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 3271d51719SMichael Gmelin * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 3371d51719SMichael Gmelin * SUCH DAMAGE. 3471d51719SMichael Gmelin */ 3571d51719SMichael Gmelin 3671d51719SMichael Gmelin #include <sys/cdefs.h> 3771d51719SMichael Gmelin __FBSDID("$FreeBSD$"); 3871d51719SMichael Gmelin 3971d51719SMichael Gmelin /* 40e3d25549SAndriy Gapon * Intel fourth generation mobile cpus integrated I2C device. 4171d51719SMichael Gmelin * 4271d51719SMichael Gmelin * See ig4_reg.h for datasheet reference and notes. 4371d51719SMichael Gmelin */ 4471d51719SMichael Gmelin 4571d51719SMichael Gmelin #include <sys/param.h> 4671d51719SMichael Gmelin #include <sys/systm.h> 4771d51719SMichael Gmelin #include <sys/kernel.h> 4871d51719SMichael Gmelin #include <sys/module.h> 4971d51719SMichael Gmelin #include <sys/errno.h> 5071d51719SMichael Gmelin #include <sys/lock.h> 5171d51719SMichael Gmelin #include <sys/mutex.h> 524cd6abddSMichael Gmelin #include <sys/sx.h> 5371d51719SMichael Gmelin #include <sys/syslog.h> 5471d51719SMichael Gmelin #include <sys/bus.h> 5571d51719SMichael Gmelin 5671d51719SMichael Gmelin #include <machine/bus.h> 5771d51719SMichael Gmelin #include <sys/rman.h> 5871d51719SMichael Gmelin #include <machine/resource.h> 5971d51719SMichael Gmelin 6071d51719SMichael Gmelin #include <dev/pci/pcivar.h> 6171d51719SMichael Gmelin #include <dev/pci/pcireg.h> 62448897d3SAndriy Gapon #include <dev/iicbus/iiconf.h> 6371d51719SMichael Gmelin 6471d51719SMichael Gmelin #include <dev/ichiic/ig4_reg.h> 6571d51719SMichael Gmelin #include <dev/ichiic/ig4_var.h> 6671d51719SMichael Gmelin 6771d51719SMichael Gmelin static int ig4iic_pci_detach(device_t dev); 6871d51719SMichael Gmelin 6971d51719SMichael Gmelin #define PCI_CHIP_LYNXPT_LP_I2C_1 0x9c618086 7071d51719SMichael Gmelin #define PCI_CHIP_LYNXPT_LP_I2C_2 0x9c628086 7100eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_1 0x22c18086 7200eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_2 0x22c28086 7300eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_3 0x22c38086 7400eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_5 0x22c58086 7500eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_6 0x22c68086 7600eb880dSConrad Meyer #define PCI_CHIP_BRASWELL_I2C_7 0x22c78086 77b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_0 0x9d608086 78b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_1 0x9d618086 79b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_2 0x9d628086 80b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_3 0x9d638086 81b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_4 0x9d648086 82b3e8ee5dSOleksandr Tymoshenko #define PCI_CHIP_SKYLAKE_I2C_5 0x9d658086 83e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_0 0x5aac8086 84e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_1 0x5aae8086 85e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_2 0x5ab08086 86e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_3 0x5ab28086 87e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_4 0x5ab48086 88e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_5 0x5ab68086 89e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_6 0x5ab88086 90e6f7f1bcSOleksandr Tymoshenko #define PCI_CHIP_APL_I2C_7 0x5aba8086 91e6f7f1bcSOleksandr Tymoshenko 92e6f7f1bcSOleksandr Tymoshenko struct ig4iic_pci_device { 93e6f7f1bcSOleksandr Tymoshenko uint32_t devid; 94e6f7f1bcSOleksandr Tymoshenko const char *desc; 95e6f7f1bcSOleksandr Tymoshenko enum ig4_vers version; 96e6f7f1bcSOleksandr Tymoshenko }; 97e6f7f1bcSOleksandr Tymoshenko 98e6f7f1bcSOleksandr Tymoshenko static struct ig4iic_pci_device ig4iic_pci_devices[] = { 99e6f7f1bcSOleksandr Tymoshenko { PCI_CHIP_LYNXPT_LP_I2C_1, "Intel Lynx Point-LP I2C Controller-1", IG4_HASWELL}, 100e6f7f1bcSOleksandr Tymoshenko { PCI_CHIP_LYNXPT_LP_I2C_2, "Intel Lynx Point-LP I2C Controller-2", IG4_HASWELL}, 101e6f7f1bcSOleksandr Tymoshenko { PCI_CHIP_BRASWELL_I2C_1, "Intel Braswell Serial I/O I2C Port 1", IG4_ATOM}, 102e6f7f1bcSOleksandr Tymoshenko { PCI_CHIP_BRASWELL_I2C_2, "Intel Braswell Serial I/O I2C Port 2", IG4_ATOM}, 103e6f7f1bcSOleksandr Tymoshenko { PCI_CHIP_BRASWELL_I2C_3, "Intel Braswell Serial I/O I2C Port 3", IG4_ATOM}, 104e6f7f1bcSOleksandr Tymoshenko { PCI_CHIP_BRASWELL_I2C_5, "Intel Braswell Serial I/O I2C Port 5", IG4_ATOM}, 105e6f7f1bcSOleksandr Tymoshenko { PCI_CHIP_BRASWELL_I2C_6, "Intel Braswell Serial I/O I2C Port 6", IG4_ATOM}, 106e6f7f1bcSOleksandr Tymoshenko { PCI_CHIP_BRASWELL_I2C_7, "Intel Braswell Serial I/O I2C Port 7", IG4_ATOM}, 107e6f7f1bcSOleksandr Tymoshenko { PCI_CHIP_SKYLAKE_I2C_0, "Intel Sunrise Point-LP I2C Controller-0", IG4_SKYLAKE}, 108e6f7f1bcSOleksandr Tymoshenko { PCI_CHIP_SKYLAKE_I2C_1, "Intel Sunrise Point-LP I2C Controller-1", IG4_SKYLAKE}, 109e6f7f1bcSOleksandr Tymoshenko { PCI_CHIP_SKYLAKE_I2C_2, "Intel Sunrise Point-LP I2C Controller-2", IG4_SKYLAKE}, 110e6f7f1bcSOleksandr Tymoshenko { PCI_CHIP_SKYLAKE_I2C_3, "Intel Sunrise Point-LP I2C Controller-3", IG4_SKYLAKE}, 111e6f7f1bcSOleksandr Tymoshenko { PCI_CHIP_SKYLAKE_I2C_4, "Intel Sunrise Point-LP I2C Controller-4", IG4_SKYLAKE}, 112e6f7f1bcSOleksandr Tymoshenko { PCI_CHIP_SKYLAKE_I2C_5, "Intel Sunrise Point-LP I2C Controller-5", IG4_SKYLAKE}, 113*0a043c12SOleksandr Tymoshenko { PCI_CHIP_APL_I2C_0, "Intel Apollo Lake I2C Controller-0", IG4_APL}, 114*0a043c12SOleksandr Tymoshenko { PCI_CHIP_APL_I2C_1, "Intel Apollo Lake I2C Controller-1", IG4_APL}, 115*0a043c12SOleksandr Tymoshenko { PCI_CHIP_APL_I2C_2, "Intel Apollo Lake I2C Controller-2", IG4_APL}, 116*0a043c12SOleksandr Tymoshenko { PCI_CHIP_APL_I2C_3, "Intel Apollo Lake I2C Controller-3", IG4_APL}, 117*0a043c12SOleksandr Tymoshenko { PCI_CHIP_APL_I2C_4, "Intel Apollo Lake I2C Controller-4", IG4_APL}, 118*0a043c12SOleksandr Tymoshenko { PCI_CHIP_APL_I2C_5, "Intel Apollo Lake I2C Controller-5", IG4_APL}, 119*0a043c12SOleksandr Tymoshenko { PCI_CHIP_APL_I2C_6, "Intel Apollo Lake I2C Controller-6", IG4_APL}, 120*0a043c12SOleksandr Tymoshenko { PCI_CHIP_APL_I2C_7, "Intel Apollo Lake I2C Controller-7", IG4_APL}, 121e6f7f1bcSOleksandr Tymoshenko { 0, NULL, 0 }, 122e6f7f1bcSOleksandr Tymoshenko }; 12371d51719SMichael Gmelin 12471d51719SMichael Gmelin static int 12571d51719SMichael Gmelin ig4iic_pci_probe(device_t dev) 12671d51719SMichael Gmelin { 127b3e8ee5dSOleksandr Tymoshenko ig4iic_softc_t *sc = device_get_softc(dev); 128e6f7f1bcSOleksandr Tymoshenko uint32_t devid; 129e6f7f1bcSOleksandr Tymoshenko int i; 130b3e8ee5dSOleksandr Tymoshenko 131e6f7f1bcSOleksandr Tymoshenko devid = pci_get_devid(dev); 132e6f7f1bcSOleksandr Tymoshenko for (i = 0; ig4iic_pci_devices[i].devid != 0; i++) { 133e6f7f1bcSOleksandr Tymoshenko if (ig4iic_pci_devices[i].devid == devid) { 134e6f7f1bcSOleksandr Tymoshenko device_set_desc(dev, ig4iic_pci_devices[i].desc); 135e6f7f1bcSOleksandr Tymoshenko sc->version = ig4iic_pci_devices[i].version; 13671d51719SMichael Gmelin return (BUS_PROBE_DEFAULT); 13771d51719SMichael Gmelin } 138e6f7f1bcSOleksandr Tymoshenko } 139e6f7f1bcSOleksandr Tymoshenko return (ENXIO); 140e6f7f1bcSOleksandr Tymoshenko } 14171d51719SMichael Gmelin 14271d51719SMichael Gmelin static int 14371d51719SMichael Gmelin ig4iic_pci_attach(device_t dev) 14471d51719SMichael Gmelin { 14571d51719SMichael Gmelin ig4iic_softc_t *sc = device_get_softc(dev); 14671d51719SMichael Gmelin int error; 14771d51719SMichael Gmelin 14871d51719SMichael Gmelin sc->dev = dev; 14971d51719SMichael Gmelin sc->regs_rid = PCIR_BAR(0); 15071d51719SMichael Gmelin sc->regs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 15171d51719SMichael Gmelin &sc->regs_rid, RF_ACTIVE); 15271d51719SMichael Gmelin if (sc->regs_res == NULL) { 15371d51719SMichael Gmelin device_printf(dev, "unable to map registers\n"); 15471d51719SMichael Gmelin ig4iic_pci_detach(dev); 15571d51719SMichael Gmelin return (ENXIO); 15671d51719SMichael Gmelin } 15771d51719SMichael Gmelin sc->intr_rid = 0; 15871d51719SMichael Gmelin if (pci_alloc_msi(dev, &sc->intr_rid)) { 15971d51719SMichael Gmelin device_printf(dev, "Using MSI\n"); 16071d51719SMichael Gmelin } 16171d51719SMichael Gmelin sc->intr_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, 16271d51719SMichael Gmelin &sc->intr_rid, RF_SHAREABLE | RF_ACTIVE); 16371d51719SMichael Gmelin if (sc->intr_res == NULL) { 16471d51719SMichael Gmelin device_printf(dev, "unable to map interrupt\n"); 16571d51719SMichael Gmelin ig4iic_pci_detach(dev); 16671d51719SMichael Gmelin return (ENXIO); 16771d51719SMichael Gmelin } 1685c5bcb1dSOleksandr Tymoshenko sc->platform_attached = 1; 16971d51719SMichael Gmelin 17071d51719SMichael Gmelin error = ig4iic_attach(sc); 17171d51719SMichael Gmelin if (error) 17271d51719SMichael Gmelin ig4iic_pci_detach(dev); 17371d51719SMichael Gmelin 17471d51719SMichael Gmelin return (error); 17571d51719SMichael Gmelin } 17671d51719SMichael Gmelin 17771d51719SMichael Gmelin static int 17871d51719SMichael Gmelin ig4iic_pci_detach(device_t dev) 17971d51719SMichael Gmelin { 18071d51719SMichael Gmelin ig4iic_softc_t *sc = device_get_softc(dev); 18171d51719SMichael Gmelin int error; 18271d51719SMichael Gmelin 1835c5bcb1dSOleksandr Tymoshenko if (sc->platform_attached) { 18471d51719SMichael Gmelin error = ig4iic_detach(sc); 18571d51719SMichael Gmelin if (error) 18671d51719SMichael Gmelin return (error); 1875c5bcb1dSOleksandr Tymoshenko sc->platform_attached = 0; 18871d51719SMichael Gmelin } 18971d51719SMichael Gmelin 19071d51719SMichael Gmelin if (sc->intr_res) { 19171d51719SMichael Gmelin bus_release_resource(dev, SYS_RES_IRQ, 19271d51719SMichael Gmelin sc->intr_rid, sc->intr_res); 19371d51719SMichael Gmelin sc->intr_res = NULL; 19471d51719SMichael Gmelin } 19571d51719SMichael Gmelin if (sc->intr_rid != 0) 19671d51719SMichael Gmelin pci_release_msi(dev); 19771d51719SMichael Gmelin if (sc->regs_res) { 19871d51719SMichael Gmelin bus_release_resource(dev, SYS_RES_MEMORY, 19971d51719SMichael Gmelin sc->regs_rid, sc->regs_res); 20071d51719SMichael Gmelin sc->regs_res = NULL; 20171d51719SMichael Gmelin } 20271d51719SMichael Gmelin 20371d51719SMichael Gmelin return (0); 20471d51719SMichael Gmelin } 20571d51719SMichael Gmelin 20671d51719SMichael Gmelin static device_method_t ig4iic_pci_methods[] = { 20771d51719SMichael Gmelin /* Device interface */ 20871d51719SMichael Gmelin DEVMETHOD(device_probe, ig4iic_pci_probe), 20971d51719SMichael Gmelin DEVMETHOD(device_attach, ig4iic_pci_attach), 21071d51719SMichael Gmelin DEVMETHOD(device_detach, ig4iic_pci_detach), 21171d51719SMichael Gmelin 212448897d3SAndriy Gapon DEVMETHOD(iicbus_transfer, ig4iic_transfer), 213448897d3SAndriy Gapon DEVMETHOD(iicbus_reset, ig4iic_reset), 214448897d3SAndriy Gapon DEVMETHOD(iicbus_callback, iicbus_null_callback), 215448897d3SAndriy Gapon 21671d51719SMichael Gmelin DEVMETHOD_END 21771d51719SMichael Gmelin }; 21871d51719SMichael Gmelin 21971d51719SMichael Gmelin static driver_t ig4iic_pci_driver = { 2205c5bcb1dSOleksandr Tymoshenko "ig4iic_pci", 22171d51719SMichael Gmelin ig4iic_pci_methods, 22271d51719SMichael Gmelin sizeof(struct ig4iic_softc) 22371d51719SMichael Gmelin }; 22471d51719SMichael Gmelin 22571d51719SMichael Gmelin static devclass_t ig4iic_pci_devclass; 22671d51719SMichael Gmelin 2275c5bcb1dSOleksandr Tymoshenko DRIVER_MODULE_ORDERED(ig4iic_pci, pci, ig4iic_pci_driver, ig4iic_pci_devclass, 0, 0, 228448897d3SAndriy Gapon SI_ORDER_ANY); 2295c5bcb1dSOleksandr Tymoshenko MODULE_DEPEND(ig4iic_pci, pci, 1, 1, 1); 2305c5bcb1dSOleksandr Tymoshenko MODULE_DEPEND(ig4iic_pci, iicbus, IICBUS_MINVER, IICBUS_PREFVER, IICBUS_MAXVER); 2315c5bcb1dSOleksandr Tymoshenko MODULE_VERSION(ig4iic_pci, 1); 232