xref: /freebsd/sys/dev/ic/via6522reg.h (revision 95ee2897e98f5d444f26ed2334cc7c439f9c16c6)
1*718cf2ccSPedro F. Giffuni /*-
2*718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-3-Clause
3*718cf2ccSPedro F. Giffuni  *
4e2b03d4dSPeter Grehan  * Copyright 2004 by Peter Grehan. All rights reserved.
5e2b03d4dSPeter Grehan  *
6e2b03d4dSPeter Grehan  * Redistribution and use in source and binary forms, with or without
7e2b03d4dSPeter Grehan  * modification, are permitted provided that the following conditions
8e2b03d4dSPeter Grehan  * are met:
9e2b03d4dSPeter Grehan  * 1. Redistributions of source code must retain the above copyright
10e2b03d4dSPeter Grehan  *    notice, this list of conditions and the following disclaimer.
11e2b03d4dSPeter Grehan  * 2. Redistributions in binary form must reproduce the above copyright
12e2b03d4dSPeter Grehan  *    notice, this list of conditions and the following disclaimer in the
13e2b03d4dSPeter Grehan  *    documentation and/or other materials provided with the distribution.
14e2b03d4dSPeter Grehan  * 3. The name of the author may not be used to endorse or promote products
15e2b03d4dSPeter Grehan  *    derived from this software without specific prior written permission.
16e2b03d4dSPeter Grehan  *
17e2b03d4dSPeter Grehan  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18e2b03d4dSPeter Grehan  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19e2b03d4dSPeter Grehan  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20e2b03d4dSPeter Grehan  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21e2b03d4dSPeter Grehan  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
22e2b03d4dSPeter Grehan  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
23e2b03d4dSPeter Grehan  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
24e2b03d4dSPeter Grehan  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25e2b03d4dSPeter Grehan  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26e2b03d4dSPeter Grehan  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27e2b03d4dSPeter Grehan  * SUCH DAMAGE.
28e2b03d4dSPeter Grehan  */
29e2b03d4dSPeter Grehan 
30e2b03d4dSPeter Grehan #ifndef _VIA6522REG_H_
31e2b03d4dSPeter Grehan #define _VIA6522REG_H_
32e2b03d4dSPeter Grehan 
33e2b03d4dSPeter Grehan /* Registers */
34e2b03d4dSPeter Grehan #define REG_OIRB	0	/* Input/output register B */
35e2b03d4dSPeter Grehan #define REG_OIRA	1	/* Input/output register A */
36e2b03d4dSPeter Grehan #define REG_DDRB	2	/* Data direction register B */
37e2b03d4dSPeter Grehan #define REG_DDRA	3	/* Data direction register A */
38e2b03d4dSPeter Grehan #define REG_T1CL	4	/* T1 low-order latch/low-order counter */
39e2b03d4dSPeter Grehan #define REG_T1CH	5	/* T1 high-order counter */
40e2b03d4dSPeter Grehan #define REG_T1LL	6	/* T1 low-order latches */
41e2b03d4dSPeter Grehan #define REG_T1LH	7	/* T1 high-order latches */
42e2b03d4dSPeter Grehan #define REG_T2CL	8	/* T2 low-order latch/low-order counter */
43e2b03d4dSPeter Grehan #define REG_T2CH	9	/* T2 high-order counter */
44e2b03d4dSPeter Grehan #define REG_SR		10	/* Shift register */
45e2b03d4dSPeter Grehan #define REG_ACR		11	/* Auxiliary control register */
46e2b03d4dSPeter Grehan #define REG_PCR		12	/* Peripheral control register */
47e2b03d4dSPeter Grehan #define REG_IFR		13	/* Interrupt flag register */
48e2b03d4dSPeter Grehan #define REG_IER		14	/* Interrupt-enable register */
49e2b03d4dSPeter Grehan #define REG_OIRA_NH	15	/* Input/output register A: no handshake */
50e2b03d4dSPeter Grehan 
51e2b03d4dSPeter Grehan 
52e2b03d4dSPeter Grehan /* Auxiliary control register (11) */
53e2b03d4dSPeter Grehan #define ACR_SR_NONE	0x0	/* Disabled */
54e2b03d4dSPeter Grehan #define ACR_SR_DIR	0x4	/* Bit for shift-register direction 1=out */
55e2b03d4dSPeter Grehan #define ACR_SRI_T2	0x1	/* Shift in under control of T2 */
56e2b03d4dSPeter Grehan #define ACR_SRI_PHI2	0x2	/*   "    "   "     "      " PHI2 */
57e2b03d4dSPeter Grehan #define ACR_SRI_EXTCLK	0x3	/*   "    "   "     "      " external clk */
58e2b03d4dSPeter Grehan #define ACR_SRO		0x4	/* Shift out free running at T2 rate */
59e2b03d4dSPeter Grehan #define ACR_SRO_T2	0x5	/* Shift out under control of T2 */
60e2b03d4dSPeter Grehan #define ACR_SRO_PHI2	0x6	/*   "    "   "     "      "  PHI2 */
61e2b03d4dSPeter Grehan #define ACR_SRO_EXTCLK	0x7	/*   "    "   "     "      "  external clk */
62e2b03d4dSPeter Grehan 
63e2b03d4dSPeter Grehan #define ACR_T1_SHIFT	5	/* bits 7-5 */
64e2b03d4dSPeter Grehan #define ACR_SR_SHIFT	2	/* bits 4-2 */
65e2b03d4dSPeter Grehan 
66e2b03d4dSPeter Grehan 
67e2b03d4dSPeter Grehan /* Peripheral control register (12) */
68e2b03d4dSPeter Grehan #define PCR_INTCNTL	0x01	/* interrupt active edge: +ve=1, -ve=0 */
69e2b03d4dSPeter Grehan 
70e2b03d4dSPeter Grehan #define PCR_CNTL_MASK	0x3	/* 3 bits */
71e2b03d4dSPeter Grehan #define PCR_CNTL_NEDGE	0x0	/* Input - negative active edge */
72e2b03d4dSPeter Grehan #define PCR_CNTL_INEDGE 0x1	/* Interrupt - negative active edge */
73e2b03d4dSPeter Grehan #define PCR_CNTL_PEDGE	0x2	/* Input - positive active edge */
74e2b03d4dSPeter Grehan #define PCR_CNTL_IPEDGE 0x3	/* Interrupt - positive active edge */
75e2b03d4dSPeter Grehan #define PCR_CNTL_HSHAKE 0x4	/* Handshake output */
76e2b03d4dSPeter Grehan #define PCR_CNTL_PULSE	0x5	/* Pulse output */
77e2b03d4dSPeter Grehan #define PCR_CNTL_LOW	0x6	/* Low output */
78e2b03d4dSPeter Grehan #define PCR_CNTL_HIGH	0x7	/* High output */
79e2b03d4dSPeter Grehan 
80e2b03d4dSPeter Grehan #define PCR_CB2_SHIFT	5	/* bits 7-5 */
81e2b03d4dSPeter Grehan #define PCR_CB1_SHIFT	4	/* bit 4 */
82e2b03d4dSPeter Grehan #define PCR_CA2_SHIFT	1	/* bits 3-1 */
83e2b03d4dSPeter Grehan #define PCR_CA1_SHIFT	0	/* bit 0 */
84e2b03d4dSPeter Grehan 
85e2b03d4dSPeter Grehan /* Interrupt flag register (13) */
86e2b03d4dSPeter Grehan #define IFR_CA2		0x01
87e2b03d4dSPeter Grehan #define IFR_CA1		0x02
88e2b03d4dSPeter Grehan #define IFR_SR		0x04
89e2b03d4dSPeter Grehan #define IFR_CB2		0x08
90e2b03d4dSPeter Grehan #define IFR_CB1		0x10
91e2b03d4dSPeter Grehan #define IFR_T2		0x20
92e2b03d4dSPeter Grehan #define IFR_T1		0x40
93e2b03d4dSPeter Grehan #define IFR_IRQB       	0x80	/* status of IRQB output pin */
94e2b03d4dSPeter Grehan 
95e2b03d4dSPeter Grehan /* Interrupt enable register (14) */
96e2b03d4dSPeter Grehan #define IER_CA2		IFR_CA2
97e2b03d4dSPeter Grehan #define IER_CA1		IFR_CA1
98e2b03d4dSPeter Grehan #define IER_SR		IFR_SR
99e2b03d4dSPeter Grehan #define IER_CB2		IFR_CB2
100e2b03d4dSPeter Grehan #define IER_CB1		IFR_CB1
101e2b03d4dSPeter Grehan #define IER_T2		IFR_T2
102e2b03d4dSPeter Grehan #define IER_T1		IFR_T1
103e2b03d4dSPeter Grehan #define IER_IRQB	IFR_IRQB
104e2b03d4dSPeter Grehan 
105e2b03d4dSPeter Grehan #endif /* _VIA6522REG_H_ */
106