1e829eb6dSJoseph Koshy /*- 2e829eb6dSJoseph Koshy * Copyright (c) 2008 Joseph Koshy 3e829eb6dSJoseph Koshy * All rights reserved. 4e829eb6dSJoseph Koshy * 5e829eb6dSJoseph Koshy * Redistribution and use in source and binary forms, with or without 6e829eb6dSJoseph Koshy * modification, are permitted provided that the following conditions 7e829eb6dSJoseph Koshy * are met: 8e829eb6dSJoseph Koshy * 1. Redistributions of source code must retain the above copyright 9e829eb6dSJoseph Koshy * notice, this list of conditions and the following disclaimer. 10e829eb6dSJoseph Koshy * 2. Redistributions in binary form must reproduce the above copyright 11e829eb6dSJoseph Koshy * notice, this list of conditions and the following disclaimer in the 12e829eb6dSJoseph Koshy * documentation and/or other materials provided with the distribution. 13e829eb6dSJoseph Koshy * 14e829eb6dSJoseph Koshy * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15e829eb6dSJoseph Koshy * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16e829eb6dSJoseph Koshy * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17e829eb6dSJoseph Koshy * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18e829eb6dSJoseph Koshy * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19e829eb6dSJoseph Koshy * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20e829eb6dSJoseph Koshy * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21e829eb6dSJoseph Koshy * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22e829eb6dSJoseph Koshy * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23e829eb6dSJoseph Koshy * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24e829eb6dSJoseph Koshy * SUCH DAMAGE. 25e829eb6dSJoseph Koshy */ 26e829eb6dSJoseph Koshy 27e829eb6dSJoseph Koshy /* 28e829eb6dSJoseph Koshy * Common code for handling Intel CPUs. 29e829eb6dSJoseph Koshy */ 30e829eb6dSJoseph Koshy 31e829eb6dSJoseph Koshy #include <sys/cdefs.h> 32e829eb6dSJoseph Koshy __FBSDID("$FreeBSD$"); 33e829eb6dSJoseph Koshy 34e829eb6dSJoseph Koshy #include <sys/param.h> 35e829eb6dSJoseph Koshy #include <sys/pmc.h> 36e829eb6dSJoseph Koshy #include <sys/pmckern.h> 37e829eb6dSJoseph Koshy #include <sys/systm.h> 38e829eb6dSJoseph Koshy 39e829eb6dSJoseph Koshy #include <machine/cpu.h> 405113aa0aSJung-uk Kim #include <machine/cputypes.h> 41e829eb6dSJoseph Koshy #include <machine/md_var.h> 42e829eb6dSJoseph Koshy #include <machine/specialreg.h> 43e829eb6dSJoseph Koshy 44e829eb6dSJoseph Koshy static int 45e829eb6dSJoseph Koshy intel_switch_in(struct pmc_cpu *pc, struct pmc_process *pp) 46e829eb6dSJoseph Koshy { 47e829eb6dSJoseph Koshy (void) pc; 48e829eb6dSJoseph Koshy 49e829eb6dSJoseph Koshy PMCDBG(MDP,SWI,1, "pc=%p pp=%p enable-msr=%d", pc, pp, 50e829eb6dSJoseph Koshy pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS); 51e829eb6dSJoseph Koshy 52e829eb6dSJoseph Koshy /* allow the RDPMC instruction if needed */ 53e829eb6dSJoseph Koshy if (pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS) 54e829eb6dSJoseph Koshy load_cr4(rcr4() | CR4_PCE); 55e829eb6dSJoseph Koshy 56e829eb6dSJoseph Koshy PMCDBG(MDP,SWI,1, "cr4=0x%jx", (uintmax_t) rcr4()); 57e829eb6dSJoseph Koshy 58e829eb6dSJoseph Koshy return 0; 59e829eb6dSJoseph Koshy } 60e829eb6dSJoseph Koshy 61e829eb6dSJoseph Koshy static int 62e829eb6dSJoseph Koshy intel_switch_out(struct pmc_cpu *pc, struct pmc_process *pp) 63e829eb6dSJoseph Koshy { 64e829eb6dSJoseph Koshy (void) pc; 65e829eb6dSJoseph Koshy (void) pp; /* can be NULL */ 66e829eb6dSJoseph Koshy 67e829eb6dSJoseph Koshy PMCDBG(MDP,SWO,1, "pc=%p pp=%p cr4=0x%jx", pc, pp, 68e829eb6dSJoseph Koshy (uintmax_t) rcr4()); 69e829eb6dSJoseph Koshy 70e829eb6dSJoseph Koshy /* always turn off the RDPMC instruction */ 71e829eb6dSJoseph Koshy load_cr4(rcr4() & ~CR4_PCE); 72e829eb6dSJoseph Koshy 73e829eb6dSJoseph Koshy return 0; 74e829eb6dSJoseph Koshy } 75e829eb6dSJoseph Koshy 76e829eb6dSJoseph Koshy struct pmc_mdep * 77e829eb6dSJoseph Koshy pmc_intel_initialize(void) 78e829eb6dSJoseph Koshy { 79e829eb6dSJoseph Koshy struct pmc_mdep *pmc_mdep; 80e829eb6dSJoseph Koshy enum pmc_cputype cputype; 81026346c8SAttilio Rao int error, model, nclasses, ncpus, stepping, verov; 82e829eb6dSJoseph Koshy 835113aa0aSJung-uk Kim KASSERT(cpu_vendor_id == CPU_VENDOR_INTEL, 84e829eb6dSJoseph Koshy ("[intel,%d] Initializing non-intel processor", __LINE__)); 85e829eb6dSJoseph Koshy 86e829eb6dSJoseph Koshy PMCDBG(MDP,INI,0, "intel-initialize cpuid=0x%x", cpu_id); 87e829eb6dSJoseph Koshy 88e829eb6dSJoseph Koshy cputype = -1; 89e829eb6dSJoseph Koshy nclasses = 2; 90e1bd42c2SDavide Italiano error = 0; 91026346c8SAttilio Rao verov = 0; 920cfab8ddSJoseph Koshy model = ((cpu_id & 0xF0000) >> 12) | ((cpu_id & 0xF0) >> 4); 93026346c8SAttilio Rao stepping = cpu_id & 0xF; 940cfab8ddSJoseph Koshy 95e829eb6dSJoseph Koshy switch (cpu_id & 0xF00) { 96e829eb6dSJoseph Koshy #if defined(__i386__) 97e829eb6dSJoseph Koshy case 0x500: /* Pentium family processors */ 98e829eb6dSJoseph Koshy cputype = PMC_CPU_INTEL_P5; 99e829eb6dSJoseph Koshy break; 1000cfab8ddSJoseph Koshy #endif 101e829eb6dSJoseph Koshy case 0x600: /* Pentium Pro, Celeron, Pentium II & III */ 1020cfab8ddSJoseph Koshy switch (model) { 1030cfab8ddSJoseph Koshy #if defined(__i386__) 104e829eb6dSJoseph Koshy case 0x1: 105e829eb6dSJoseph Koshy cputype = PMC_CPU_INTEL_P6; 106e829eb6dSJoseph Koshy break; 107e829eb6dSJoseph Koshy case 0x3: case 0x5: 108e829eb6dSJoseph Koshy cputype = PMC_CPU_INTEL_PII; 109e829eb6dSJoseph Koshy break; 1100cfab8ddSJoseph Koshy case 0x6: case 0x16: 111e829eb6dSJoseph Koshy cputype = PMC_CPU_INTEL_CL; 112e829eb6dSJoseph Koshy break; 113e829eb6dSJoseph Koshy case 0x7: case 0x8: case 0xA: case 0xB: 114e829eb6dSJoseph Koshy cputype = PMC_CPU_INTEL_PIII; 115e829eb6dSJoseph Koshy break; 116e829eb6dSJoseph Koshy case 0x9: case 0xD: 117e829eb6dSJoseph Koshy cputype = PMC_CPU_INTEL_PM; 118e829eb6dSJoseph Koshy break; 1190cfab8ddSJoseph Koshy #endif 1200cfab8ddSJoseph Koshy case 0xE: 1210cfab8ddSJoseph Koshy cputype = PMC_CPU_INTEL_CORE; 1220cfab8ddSJoseph Koshy break; 1230cfab8ddSJoseph Koshy case 0xF: 124026346c8SAttilio Rao /* Per Intel document 315338-020. */ 125026346c8SAttilio Rao if (stepping == 0x7) { 126026346c8SAttilio Rao cputype = PMC_CPU_INTEL_CORE; 127026346c8SAttilio Rao verov = 1; 128026346c8SAttilio Rao } else { 1290cfab8ddSJoseph Koshy cputype = PMC_CPU_INTEL_CORE2; 1300cfab8ddSJoseph Koshy nclasses = 3; 131026346c8SAttilio Rao } 1320cfab8ddSJoseph Koshy break; 1330cfab8ddSJoseph Koshy case 0x17: 1340cfab8ddSJoseph Koshy cputype = PMC_CPU_INTEL_CORE2EXTREME; 1350cfab8ddSJoseph Koshy nclasses = 3; 1360cfab8ddSJoseph Koshy break; 1370cfab8ddSJoseph Koshy case 0x1C: /* Per Intel document 320047-002. */ 1380cfab8ddSJoseph Koshy cputype = PMC_CPU_INTEL_ATOM; 1390cfab8ddSJoseph Koshy nclasses = 3; 1400cfab8ddSJoseph Koshy break; 141597979c4SJeff Roberson case 0x1A: 1424b226201SSean Bruno case 0x1E: /* 1434b226201SSean Bruno * Per Intel document 253669-032 9/2009, 1444b226201SSean Bruno * pages A-2 and A-57 1454b226201SSean Bruno */ 1464b226201SSean Bruno case 0x1F: /* 1474b226201SSean Bruno * Per Intel document 253669-032 9/2009, 1484b226201SSean Bruno * pages A-2 and A-57 1494b226201SSean Bruno */ 150597979c4SJeff Roberson cputype = PMC_CPU_INTEL_COREI7; 1511fa7f10bSFabien Thomas nclasses = 5; 1521fa7f10bSFabien Thomas break; 15349fe48abSKonstantin Belousov case 0x2E: 15449fe48abSKonstantin Belousov cputype = PMC_CPU_INTEL_NEHALEM_EX; 15549fe48abSKonstantin Belousov nclasses = 3; 15649fe48abSKonstantin Belousov break; 1571fa7f10bSFabien Thomas case 0x25: /* Per Intel document 253669-033US 12/2009. */ 1581fa7f10bSFabien Thomas case 0x2C: /* Per Intel document 253669-033US 12/2009. */ 1591fa7f10bSFabien Thomas cputype = PMC_CPU_INTEL_WESTMERE; 1601fa7f10bSFabien Thomas nclasses = 5; 161597979c4SJeff Roberson break; 16249fe48abSKonstantin Belousov case 0x2F: /* Westmere-EX, seen in wild */ 16349fe48abSKonstantin Belousov cputype = PMC_CPU_INTEL_WESTMERE_EX; 16449fe48abSKonstantin Belousov nclasses = 3; 16549fe48abSKonstantin Belousov break; 16678d763a2SDavide Italiano case 0x2A: /* Per Intel document 253669-039US 05/2011. */ 16778d763a2SDavide Italiano cputype = PMC_CPU_INTEL_SANDYBRIDGE; 16878d763a2SDavide Italiano nclasses = 5; 16978d763a2SDavide Italiano break; 170fabe02f5SSean Bruno case 0x2D: /* Per Intel document 253669-044US 08/2012. */ 171fabe02f5SSean Bruno cputype = PMC_CPU_INTEL_SANDYBRIDGE_XEON; 172fabe02f5SSean Bruno nclasses = 3; 173fabe02f5SSean Bruno break; 1741e862e5aSFabien Thomas case 0x3A: /* Per Intel document 253669-043US 05/2012. */ 1751e862e5aSFabien Thomas cputype = PMC_CPU_INTEL_IVYBRIDGE; 1761e862e5aSFabien Thomas nclasses = 3; 1771e862e5aSFabien Thomas break; 1783f929d8cSSean Bruno case 0x3E: /* Per Intel document 325462-045US 01/2013. */ 1793f929d8cSSean Bruno cputype = PMC_CPU_INTEL_IVYBRIDGE_XEON; 1803f929d8cSSean Bruno nclasses = 3; 1813f929d8cSSean Bruno break; 182*bc346409SRui Paulo case 0x3D: 183*bc346409SRui Paulo cputype = PMC_CPU_INTEL_BROADWELL; 184*bc346409SRui Paulo nclasses = 3; 185*bc346409SRui Paulo break; 186d95b3509SRandall Stewart case 0x3F: /* Per Intel document 325462-045US 09/2014. */ 187d95b3509SRandall Stewart case 0x46: /* Per Intel document 325462-045US 09/2014. */ 188d95b3509SRandall Stewart /* Should 46 be XEON. probably its own? */ 189d95b3509SRandall Stewart cputype = PMC_CPU_INTEL_HASWELL_XEON; 190d95b3509SRandall Stewart nclasses = 3; 191d95b3509SRandall Stewart break; 192cc0c1555SSean Bruno case 0x3C: /* Per Intel document 325462-045US 01/2013. */ 193d95b3509SRandall Stewart case 0x45: /* Per Intel document 325462-045US 09/2014. */ 194cc0c1555SSean Bruno cputype = PMC_CPU_INTEL_HASWELL; 195cc0c1555SSean Bruno nclasses = 5; 196cc0c1555SSean Bruno break; 197e8f021a3SHiren Panchasara case 0x4D: /* Per Intel document 330061-001 01/2014. */ 198e8f021a3SHiren Panchasara cputype = PMC_CPU_INTEL_ATOM_SILVERMONT; 199e8f021a3SHiren Panchasara nclasses = 3; 200e8f021a3SHiren Panchasara break; 201e829eb6dSJoseph Koshy } 202e829eb6dSJoseph Koshy break; 203e829eb6dSJoseph Koshy #if defined(__i386__) || defined(__amd64__) 204e829eb6dSJoseph Koshy case 0xF00: /* P4 */ 205e829eb6dSJoseph Koshy if (model >= 0 && model <= 6) /* known models */ 206e829eb6dSJoseph Koshy cputype = PMC_CPU_INTEL_PIV; 207e829eb6dSJoseph Koshy break; 208e829eb6dSJoseph Koshy } 209e829eb6dSJoseph Koshy #endif 210e829eb6dSJoseph Koshy 211e829eb6dSJoseph Koshy if ((int) cputype == -1) { 212e829eb6dSJoseph Koshy printf("pmc: Unknown Intel CPU.\n"); 213e829eb6dSJoseph Koshy return (NULL); 214e829eb6dSJoseph Koshy } 215e829eb6dSJoseph Koshy 216f5f9340bSFabien Thomas /* Allocate base class and initialize machine dependent struct */ 217f5f9340bSFabien Thomas pmc_mdep = pmc_mdep_alloc(nclasses); 218e829eb6dSJoseph Koshy 219e829eb6dSJoseph Koshy pmc_mdep->pmd_cputype = cputype; 220e829eb6dSJoseph Koshy pmc_mdep->pmd_switch_in = intel_switch_in; 221e829eb6dSJoseph Koshy pmc_mdep->pmd_switch_out = intel_switch_out; 222e829eb6dSJoseph Koshy 223e829eb6dSJoseph Koshy ncpus = pmc_cpu_max(); 2241c12d03fSDavide Italiano error = pmc_tsc_initialize(pmc_mdep, ncpus); 2251c12d03fSDavide Italiano if (error) 2261c12d03fSDavide Italiano goto error; 227e829eb6dSJoseph Koshy switch (cputype) { 228e829eb6dSJoseph Koshy #if defined(__i386__) || defined(__amd64__) 2290cfab8ddSJoseph Koshy /* 2300cfab8ddSJoseph Koshy * Intel Core, Core 2 and Atom processors. 2310cfab8ddSJoseph Koshy */ 2320cfab8ddSJoseph Koshy case PMC_CPU_INTEL_ATOM: 233e8f021a3SHiren Panchasara case PMC_CPU_INTEL_ATOM_SILVERMONT: 234*bc346409SRui Paulo case PMC_CPU_INTEL_BROADWELL: 2350cfab8ddSJoseph Koshy case PMC_CPU_INTEL_CORE: 2360cfab8ddSJoseph Koshy case PMC_CPU_INTEL_CORE2: 237b4d091f3SJoseph Koshy case PMC_CPU_INTEL_CORE2EXTREME: 238597979c4SJeff Roberson case PMC_CPU_INTEL_COREI7: 23949fe48abSKonstantin Belousov case PMC_CPU_INTEL_NEHALEM_EX: 2401e862e5aSFabien Thomas case PMC_CPU_INTEL_IVYBRIDGE: 24178d763a2SDavide Italiano case PMC_CPU_INTEL_SANDYBRIDGE: 2421fa7f10bSFabien Thomas case PMC_CPU_INTEL_WESTMERE: 24349fe48abSKonstantin Belousov case PMC_CPU_INTEL_WESTMERE_EX: 244fabe02f5SSean Bruno case PMC_CPU_INTEL_SANDYBRIDGE_XEON: 2453f929d8cSSean Bruno case PMC_CPU_INTEL_IVYBRIDGE_XEON: 246cc0c1555SSean Bruno case PMC_CPU_INTEL_HASWELL: 247d95b3509SRandall Stewart case PMC_CPU_INTEL_HASWELL_XEON: 248026346c8SAttilio Rao error = pmc_core_initialize(pmc_mdep, ncpus, verov); 2490cfab8ddSJoseph Koshy break; 250e829eb6dSJoseph Koshy 251e829eb6dSJoseph Koshy /* 252e829eb6dSJoseph Koshy * Intel Pentium 4 Processors, and P4/EMT64 processors. 253e829eb6dSJoseph Koshy */ 254e829eb6dSJoseph Koshy 255e829eb6dSJoseph Koshy case PMC_CPU_INTEL_PIV: 256e829eb6dSJoseph Koshy error = pmc_p4_initialize(pmc_mdep, ncpus); 257e829eb6dSJoseph Koshy break; 258e829eb6dSJoseph Koshy #endif 259e829eb6dSJoseph Koshy 260e829eb6dSJoseph Koshy #if defined(__i386__) 261e829eb6dSJoseph Koshy /* 262e829eb6dSJoseph Koshy * P6 Family Processors 263e829eb6dSJoseph Koshy */ 264e829eb6dSJoseph Koshy 265e829eb6dSJoseph Koshy case PMC_CPU_INTEL_P6: 266e829eb6dSJoseph Koshy case PMC_CPU_INTEL_CL: 267e829eb6dSJoseph Koshy case PMC_CPU_INTEL_PII: 268e829eb6dSJoseph Koshy case PMC_CPU_INTEL_PIII: 269e829eb6dSJoseph Koshy case PMC_CPU_INTEL_PM: 270e829eb6dSJoseph Koshy error = pmc_p6_initialize(pmc_mdep, ncpus); 271e829eb6dSJoseph Koshy break; 272e829eb6dSJoseph Koshy 273e829eb6dSJoseph Koshy /* 274e829eb6dSJoseph Koshy * Intel Pentium PMCs. 275e829eb6dSJoseph Koshy */ 276e829eb6dSJoseph Koshy 277e829eb6dSJoseph Koshy case PMC_CPU_INTEL_P5: 278e829eb6dSJoseph Koshy error = pmc_p5_initialize(pmc_mdep, ncpus); 279e829eb6dSJoseph Koshy break; 280e829eb6dSJoseph Koshy #endif 281e829eb6dSJoseph Koshy 282e829eb6dSJoseph Koshy default: 283e829eb6dSJoseph Koshy KASSERT(0, ("[intel,%d] Unknown CPU type", __LINE__)); 284e829eb6dSJoseph Koshy } 285e829eb6dSJoseph Koshy 2861c12d03fSDavide Italiano if (error) { 2871c12d03fSDavide Italiano pmc_tsc_finalize(pmc_mdep); 288ef902782SOleksandr Tymoshenko goto error; 2891c12d03fSDavide Italiano } 290ef902782SOleksandr Tymoshenko 2911fa7f10bSFabien Thomas /* 2921fa7f10bSFabien Thomas * Init the uncore class. 2931fa7f10bSFabien Thomas */ 2941fa7f10bSFabien Thomas #if defined(__i386__) || defined(__amd64__) 2951fa7f10bSFabien Thomas switch (cputype) { 2961fa7f10bSFabien Thomas /* 2971fa7f10bSFabien Thomas * Intel Corei7 and Westmere processors. 2981fa7f10bSFabien Thomas */ 2991fa7f10bSFabien Thomas case PMC_CPU_INTEL_COREI7: 300cc0c1555SSean Bruno case PMC_CPU_INTEL_HASWELL: 30178d763a2SDavide Italiano case PMC_CPU_INTEL_SANDYBRIDGE: 3021fa7f10bSFabien Thomas case PMC_CPU_INTEL_WESTMERE: 303*bc346409SRui Paulo case PMC_CPU_INTEL_BROADWELL: 3041fa7f10bSFabien Thomas error = pmc_uncore_initialize(pmc_mdep, ncpus); 3051fa7f10bSFabien Thomas break; 3061fa7f10bSFabien Thomas default: 3071fa7f10bSFabien Thomas break; 3081fa7f10bSFabien Thomas } 3091fa7f10bSFabien Thomas #endif 310e829eb6dSJoseph Koshy error: 311e829eb6dSJoseph Koshy if (error) { 312e1bd42c2SDavide Italiano pmc_mdep_free(pmc_mdep); 313e829eb6dSJoseph Koshy pmc_mdep = NULL; 314e829eb6dSJoseph Koshy } 315e829eb6dSJoseph Koshy 316e829eb6dSJoseph Koshy return (pmc_mdep); 317e829eb6dSJoseph Koshy } 318e829eb6dSJoseph Koshy 319e829eb6dSJoseph Koshy void 320e829eb6dSJoseph Koshy pmc_intel_finalize(struct pmc_mdep *md) 321e829eb6dSJoseph Koshy { 322e829eb6dSJoseph Koshy pmc_tsc_finalize(md); 323e829eb6dSJoseph Koshy 324e829eb6dSJoseph Koshy switch (md->pmd_cputype) { 325e829eb6dSJoseph Koshy #if defined(__i386__) || defined(__amd64__) 3260cfab8ddSJoseph Koshy case PMC_CPU_INTEL_ATOM: 327e8f021a3SHiren Panchasara case PMC_CPU_INTEL_ATOM_SILVERMONT: 328*bc346409SRui Paulo case PMC_CPU_INTEL_BROADWELL: 3290cfab8ddSJoseph Koshy case PMC_CPU_INTEL_CORE: 3300cfab8ddSJoseph Koshy case PMC_CPU_INTEL_CORE2: 331b4d091f3SJoseph Koshy case PMC_CPU_INTEL_CORE2EXTREME: 3321fa7f10bSFabien Thomas case PMC_CPU_INTEL_COREI7: 33349fe48abSKonstantin Belousov case PMC_CPU_INTEL_NEHALEM_EX: 334cc0c1555SSean Bruno case PMC_CPU_INTEL_HASWELL: 335d95b3509SRandall Stewart case PMC_CPU_INTEL_HASWELL_XEON: 3361e862e5aSFabien Thomas case PMC_CPU_INTEL_IVYBRIDGE: 33778d763a2SDavide Italiano case PMC_CPU_INTEL_SANDYBRIDGE: 3381fa7f10bSFabien Thomas case PMC_CPU_INTEL_WESTMERE: 33949fe48abSKonstantin Belousov case PMC_CPU_INTEL_WESTMERE_EX: 340fabe02f5SSean Bruno case PMC_CPU_INTEL_SANDYBRIDGE_XEON: 3413f929d8cSSean Bruno case PMC_CPU_INTEL_IVYBRIDGE_XEON: 3420cfab8ddSJoseph Koshy pmc_core_finalize(md); 3430cfab8ddSJoseph Koshy break; 3440cfab8ddSJoseph Koshy 345e829eb6dSJoseph Koshy case PMC_CPU_INTEL_PIV: 346e829eb6dSJoseph Koshy pmc_p4_finalize(md); 347e829eb6dSJoseph Koshy break; 348e829eb6dSJoseph Koshy #endif 349e829eb6dSJoseph Koshy #if defined(__i386__) 350e829eb6dSJoseph Koshy case PMC_CPU_INTEL_P6: 351e829eb6dSJoseph Koshy case PMC_CPU_INTEL_CL: 352e829eb6dSJoseph Koshy case PMC_CPU_INTEL_PII: 353e829eb6dSJoseph Koshy case PMC_CPU_INTEL_PIII: 354e829eb6dSJoseph Koshy case PMC_CPU_INTEL_PM: 355e829eb6dSJoseph Koshy pmc_p6_finalize(md); 356e829eb6dSJoseph Koshy break; 357e829eb6dSJoseph Koshy case PMC_CPU_INTEL_P5: 358e829eb6dSJoseph Koshy pmc_p5_finalize(md); 359e829eb6dSJoseph Koshy break; 360e829eb6dSJoseph Koshy #endif 361e829eb6dSJoseph Koshy default: 362e829eb6dSJoseph Koshy KASSERT(0, ("[intel,%d] unknown CPU type", __LINE__)); 363e829eb6dSJoseph Koshy } 3641fa7f10bSFabien Thomas 3651fa7f10bSFabien Thomas /* 3661fa7f10bSFabien Thomas * Uncore. 3671fa7f10bSFabien Thomas */ 3681fa7f10bSFabien Thomas #if defined(__i386__) || defined(__amd64__) 3691fa7f10bSFabien Thomas switch (md->pmd_cputype) { 370*bc346409SRui Paulo case PMC_CPU_INTEL_BROADWELL: 3711fa7f10bSFabien Thomas case PMC_CPU_INTEL_COREI7: 372cc0c1555SSean Bruno case PMC_CPU_INTEL_HASWELL: 37378d763a2SDavide Italiano case PMC_CPU_INTEL_SANDYBRIDGE: 3741fa7f10bSFabien Thomas case PMC_CPU_INTEL_WESTMERE: 3751fa7f10bSFabien Thomas pmc_uncore_finalize(md); 3761fa7f10bSFabien Thomas break; 3771fa7f10bSFabien Thomas default: 3781fa7f10bSFabien Thomas break; 3791fa7f10bSFabien Thomas } 3801fa7f10bSFabien Thomas #endif 381e829eb6dSJoseph Koshy } 382