1e829eb6dSJoseph Koshy /*- 2718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3718cf2ccSPedro F. Giffuni * 4e829eb6dSJoseph Koshy * Copyright (c) 2008 Joseph Koshy 5e829eb6dSJoseph Koshy * All rights reserved. 6e829eb6dSJoseph Koshy * 7e829eb6dSJoseph Koshy * Redistribution and use in source and binary forms, with or without 8e829eb6dSJoseph Koshy * modification, are permitted provided that the following conditions 9e829eb6dSJoseph Koshy * are met: 10e829eb6dSJoseph Koshy * 1. Redistributions of source code must retain the above copyright 11e829eb6dSJoseph Koshy * notice, this list of conditions and the following disclaimer. 12e829eb6dSJoseph Koshy * 2. Redistributions in binary form must reproduce the above copyright 13e829eb6dSJoseph Koshy * notice, this list of conditions and the following disclaimer in the 14e829eb6dSJoseph Koshy * documentation and/or other materials provided with the distribution. 15e829eb6dSJoseph Koshy * 16e829eb6dSJoseph Koshy * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17e829eb6dSJoseph Koshy * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18e829eb6dSJoseph Koshy * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19e829eb6dSJoseph Koshy * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20e829eb6dSJoseph Koshy * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21e829eb6dSJoseph Koshy * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22e829eb6dSJoseph Koshy * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23e829eb6dSJoseph Koshy * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24e829eb6dSJoseph Koshy * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25e829eb6dSJoseph Koshy * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26e829eb6dSJoseph Koshy * SUCH DAMAGE. 27e829eb6dSJoseph Koshy */ 28e829eb6dSJoseph Koshy 29e829eb6dSJoseph Koshy /* 30e829eb6dSJoseph Koshy * Common code for handling Intel CPUs. 31e829eb6dSJoseph Koshy */ 32e829eb6dSJoseph Koshy 33e829eb6dSJoseph Koshy #include <sys/cdefs.h> 34e829eb6dSJoseph Koshy __FBSDID("$FreeBSD$"); 35e829eb6dSJoseph Koshy 36e829eb6dSJoseph Koshy #include <sys/param.h> 37e829eb6dSJoseph Koshy #include <sys/pmc.h> 38e829eb6dSJoseph Koshy #include <sys/pmckern.h> 39e829eb6dSJoseph Koshy #include <sys/systm.h> 40e829eb6dSJoseph Koshy 41e829eb6dSJoseph Koshy #include <machine/cpu.h> 425113aa0aSJung-uk Kim #include <machine/cputypes.h> 43e829eb6dSJoseph Koshy #include <machine/md_var.h> 44e829eb6dSJoseph Koshy #include <machine/specialreg.h> 45e829eb6dSJoseph Koshy 46e829eb6dSJoseph Koshy static int 47e829eb6dSJoseph Koshy intel_switch_in(struct pmc_cpu *pc, struct pmc_process *pp) 48e829eb6dSJoseph Koshy { 49e829eb6dSJoseph Koshy (void) pc; 50e829eb6dSJoseph Koshy 514a3690dfSJohn Baldwin PMCDBG3(MDP,SWI,1, "pc=%p pp=%p enable-msr=%d", pc, pp, 52e829eb6dSJoseph Koshy pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS); 53e829eb6dSJoseph Koshy 54e829eb6dSJoseph Koshy /* allow the RDPMC instruction if needed */ 55e829eb6dSJoseph Koshy if (pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS) 56e829eb6dSJoseph Koshy load_cr4(rcr4() | CR4_PCE); 57e829eb6dSJoseph Koshy 584a3690dfSJohn Baldwin PMCDBG1(MDP,SWI,1, "cr4=0x%jx", (uintmax_t) rcr4()); 59e829eb6dSJoseph Koshy 60e829eb6dSJoseph Koshy return 0; 61e829eb6dSJoseph Koshy } 62e829eb6dSJoseph Koshy 63e829eb6dSJoseph Koshy static int 64e829eb6dSJoseph Koshy intel_switch_out(struct pmc_cpu *pc, struct pmc_process *pp) 65e829eb6dSJoseph Koshy { 66e829eb6dSJoseph Koshy (void) pc; 67e829eb6dSJoseph Koshy (void) pp; /* can be NULL */ 68e829eb6dSJoseph Koshy 694a3690dfSJohn Baldwin PMCDBG3(MDP,SWO,1, "pc=%p pp=%p cr4=0x%jx", pc, pp, 70e829eb6dSJoseph Koshy (uintmax_t) rcr4()); 71e829eb6dSJoseph Koshy 72e829eb6dSJoseph Koshy /* always turn off the RDPMC instruction */ 73e829eb6dSJoseph Koshy load_cr4(rcr4() & ~CR4_PCE); 74e829eb6dSJoseph Koshy 75e829eb6dSJoseph Koshy return 0; 76e829eb6dSJoseph Koshy } 77e829eb6dSJoseph Koshy 78e829eb6dSJoseph Koshy struct pmc_mdep * 79e829eb6dSJoseph Koshy pmc_intel_initialize(void) 80e829eb6dSJoseph Koshy { 81e829eb6dSJoseph Koshy struct pmc_mdep *pmc_mdep; 82e829eb6dSJoseph Koshy enum pmc_cputype cputype; 83026346c8SAttilio Rao int error, model, nclasses, ncpus, stepping, verov; 84e829eb6dSJoseph Koshy 855113aa0aSJung-uk Kim KASSERT(cpu_vendor_id == CPU_VENDOR_INTEL, 86e829eb6dSJoseph Koshy ("[intel,%d] Initializing non-intel processor", __LINE__)); 87e829eb6dSJoseph Koshy 884a3690dfSJohn Baldwin PMCDBG1(MDP,INI,0, "intel-initialize cpuid=0x%x", cpu_id); 89e829eb6dSJoseph Koshy 90e829eb6dSJoseph Koshy cputype = -1; 91e829eb6dSJoseph Koshy nclasses = 2; 92e1bd42c2SDavide Italiano error = 0; 93026346c8SAttilio Rao verov = 0; 940cfab8ddSJoseph Koshy model = ((cpu_id & 0xF0000) >> 12) | ((cpu_id & 0xF0) >> 4); 95026346c8SAttilio Rao stepping = cpu_id & 0xF; 960cfab8ddSJoseph Koshy 97e6b475e0SMatt Macy snprintf(pmc_cpuid, sizeof(pmc_cpuid), "GenuineIntel-%d-%02X", 98e6b475e0SMatt Macy (cpu_id & 0xF00) >> 8, model); 99e829eb6dSJoseph Koshy switch (cpu_id & 0xF00) { 100e829eb6dSJoseph Koshy case 0x600: /* Pentium Pro, Celeron, Pentium II & III */ 1010cfab8ddSJoseph Koshy switch (model) { 1020cfab8ddSJoseph Koshy case 0xE: 1030cfab8ddSJoseph Koshy cputype = PMC_CPU_INTEL_CORE; 1040cfab8ddSJoseph Koshy break; 1050cfab8ddSJoseph Koshy case 0xF: 106026346c8SAttilio Rao /* Per Intel document 315338-020. */ 107026346c8SAttilio Rao if (stepping == 0x7) { 108026346c8SAttilio Rao cputype = PMC_CPU_INTEL_CORE; 109026346c8SAttilio Rao verov = 1; 110026346c8SAttilio Rao } else { 1110cfab8ddSJoseph Koshy cputype = PMC_CPU_INTEL_CORE2; 1120cfab8ddSJoseph Koshy nclasses = 3; 113026346c8SAttilio Rao } 1140cfab8ddSJoseph Koshy break; 1150cfab8ddSJoseph Koshy case 0x17: 1160cfab8ddSJoseph Koshy cputype = PMC_CPU_INTEL_CORE2EXTREME; 1170cfab8ddSJoseph Koshy nclasses = 3; 1180cfab8ddSJoseph Koshy break; 1190cfab8ddSJoseph Koshy case 0x1C: /* Per Intel document 320047-002. */ 1200cfab8ddSJoseph Koshy cputype = PMC_CPU_INTEL_ATOM; 1210cfab8ddSJoseph Koshy nclasses = 3; 1220cfab8ddSJoseph Koshy break; 123597979c4SJeff Roberson case 0x1A: 1244b226201SSean Bruno case 0x1E: /* 1254b226201SSean Bruno * Per Intel document 253669-032 9/2009, 1264b226201SSean Bruno * pages A-2 and A-57 1274b226201SSean Bruno */ 1284b226201SSean Bruno case 0x1F: /* 1294b226201SSean Bruno * Per Intel document 253669-032 9/2009, 1304b226201SSean Bruno * pages A-2 and A-57 1314b226201SSean Bruno */ 132597979c4SJeff Roberson cputype = PMC_CPU_INTEL_COREI7; 1331fa7f10bSFabien Thomas nclasses = 5; 1341fa7f10bSFabien Thomas break; 13549fe48abSKonstantin Belousov case 0x2E: 13649fe48abSKonstantin Belousov cputype = PMC_CPU_INTEL_NEHALEM_EX; 13749fe48abSKonstantin Belousov nclasses = 3; 13849fe48abSKonstantin Belousov break; 1391fa7f10bSFabien Thomas case 0x25: /* Per Intel document 253669-033US 12/2009. */ 1401fa7f10bSFabien Thomas case 0x2C: /* Per Intel document 253669-033US 12/2009. */ 1411fa7f10bSFabien Thomas cputype = PMC_CPU_INTEL_WESTMERE; 1421fa7f10bSFabien Thomas nclasses = 5; 143597979c4SJeff Roberson break; 14449fe48abSKonstantin Belousov case 0x2F: /* Westmere-EX, seen in wild */ 14549fe48abSKonstantin Belousov cputype = PMC_CPU_INTEL_WESTMERE_EX; 14649fe48abSKonstantin Belousov nclasses = 3; 14749fe48abSKonstantin Belousov break; 14878d763a2SDavide Italiano case 0x2A: /* Per Intel document 253669-039US 05/2011. */ 14978d763a2SDavide Italiano cputype = PMC_CPU_INTEL_SANDYBRIDGE; 15078d763a2SDavide Italiano nclasses = 5; 15178d763a2SDavide Italiano break; 152fabe02f5SSean Bruno case 0x2D: /* Per Intel document 253669-044US 08/2012. */ 153fabe02f5SSean Bruno cputype = PMC_CPU_INTEL_SANDYBRIDGE_XEON; 154fabe02f5SSean Bruno nclasses = 3; 155fabe02f5SSean Bruno break; 1561e862e5aSFabien Thomas case 0x3A: /* Per Intel document 253669-043US 05/2012. */ 1571e862e5aSFabien Thomas cputype = PMC_CPU_INTEL_IVYBRIDGE; 1581e862e5aSFabien Thomas nclasses = 3; 1591e862e5aSFabien Thomas break; 1603f929d8cSSean Bruno case 0x3E: /* Per Intel document 325462-045US 01/2013. */ 1613f929d8cSSean Bruno cputype = PMC_CPU_INTEL_IVYBRIDGE_XEON; 1623f929d8cSSean Bruno nclasses = 3; 1633f929d8cSSean Bruno break; 16407ff05c2SRuslan Bukin /* Skylake */ 165f19bae41SRandall Stewart case 0x4e: 166f19bae41SRandall Stewart case 0x5e: 16707ff05c2SRuslan Bukin /* Kabylake */ 16807ff05c2SRuslan Bukin case 0x8E: /* Per Intel document 325462-063US July 2017. */ 16907ff05c2SRuslan Bukin case 0x9E: /* Per Intel document 325462-063US July 2017. */ 170f19bae41SRandall Stewart cputype = PMC_CPU_INTEL_SKYLAKE; 171f19bae41SRandall Stewart nclasses = 3; 172f19bae41SRandall Stewart break; 173b99b705dSKonstantin Belousov case 0x55: /* SDM rev 63 */ 174b99b705dSKonstantin Belousov cputype = PMC_CPU_INTEL_SKYLAKE_XEON; 175b99b705dSKonstantin Belousov nclasses = 3; 176b99b705dSKonstantin Belousov break; 177bc346409SRui Paulo case 0x3D: 178f19bae41SRandall Stewart case 0x47: 179bc346409SRui Paulo cputype = PMC_CPU_INTEL_BROADWELL; 180bc346409SRui Paulo nclasses = 3; 181bc346409SRui Paulo break; 182f19bae41SRandall Stewart case 0x4f: 183f19bae41SRandall Stewart case 0x56: 184f19bae41SRandall Stewart cputype = PMC_CPU_INTEL_BROADWELL_XEON; 185f19bae41SRandall Stewart nclasses = 3; 186f19bae41SRandall Stewart break; 187d95b3509SRandall Stewart case 0x3F: /* Per Intel document 325462-045US 09/2014. */ 188d95b3509SRandall Stewart case 0x46: /* Per Intel document 325462-045US 09/2014. */ 189d95b3509SRandall Stewart /* Should 46 be XEON. probably its own? */ 190d95b3509SRandall Stewart cputype = PMC_CPU_INTEL_HASWELL_XEON; 191d95b3509SRandall Stewart nclasses = 3; 192d95b3509SRandall Stewart break; 193cc0c1555SSean Bruno case 0x3C: /* Per Intel document 325462-045US 01/2013. */ 194d95b3509SRandall Stewart case 0x45: /* Per Intel document 325462-045US 09/2014. */ 195cc0c1555SSean Bruno cputype = PMC_CPU_INTEL_HASWELL; 196cc0c1555SSean Bruno nclasses = 5; 197cc0c1555SSean Bruno break; 198d852f79bSKonstantin Belousov case 0x37: 199d852f79bSKonstantin Belousov case 0x4A: 200e8f021a3SHiren Panchasara case 0x4D: /* Per Intel document 330061-001 01/2014. */ 201d852f79bSKonstantin Belousov case 0x5A: 202d852f79bSKonstantin Belousov case 0x5D: 203e8f021a3SHiren Panchasara cputype = PMC_CPU_INTEL_ATOM_SILVERMONT; 204e8f021a3SHiren Panchasara nclasses = 3; 205e8f021a3SHiren Panchasara break; 2068e6d2a15SMarcin Wojtas case 0x5C: /* Per Intel document 325462-071US 10/2019. */ 207*bbdddb80SAlexander Motin case 0x5F: 2088e6d2a15SMarcin Wojtas cputype = PMC_CPU_INTEL_ATOM_GOLDMONT; 2098e6d2a15SMarcin Wojtas nclasses = 3; 2108e6d2a15SMarcin Wojtas break; 211e829eb6dSJoseph Koshy } 212e829eb6dSJoseph Koshy break; 213e829eb6dSJoseph Koshy } 214e92a1350SMatt Macy 215e829eb6dSJoseph Koshy 216e829eb6dSJoseph Koshy if ((int) cputype == -1) { 217e829eb6dSJoseph Koshy printf("pmc: Unknown Intel CPU.\n"); 218e829eb6dSJoseph Koshy return (NULL); 219e829eb6dSJoseph Koshy } 220e829eb6dSJoseph Koshy 221f5f9340bSFabien Thomas /* Allocate base class and initialize machine dependent struct */ 222f5f9340bSFabien Thomas pmc_mdep = pmc_mdep_alloc(nclasses); 223e829eb6dSJoseph Koshy 224e829eb6dSJoseph Koshy pmc_mdep->pmd_cputype = cputype; 225e829eb6dSJoseph Koshy pmc_mdep->pmd_switch_in = intel_switch_in; 226e829eb6dSJoseph Koshy pmc_mdep->pmd_switch_out = intel_switch_out; 227e829eb6dSJoseph Koshy 228e829eb6dSJoseph Koshy ncpus = pmc_cpu_max(); 2291c12d03fSDavide Italiano error = pmc_tsc_initialize(pmc_mdep, ncpus); 2301c12d03fSDavide Italiano if (error) 2311c12d03fSDavide Italiano goto error; 232e829eb6dSJoseph Koshy switch (cputype) { 2330cfab8ddSJoseph Koshy /* 2340cfab8ddSJoseph Koshy * Intel Core, Core 2 and Atom processors. 2350cfab8ddSJoseph Koshy */ 2360cfab8ddSJoseph Koshy case PMC_CPU_INTEL_ATOM: 237e8f021a3SHiren Panchasara case PMC_CPU_INTEL_ATOM_SILVERMONT: 2388e6d2a15SMarcin Wojtas case PMC_CPU_INTEL_ATOM_GOLDMONT: 239bc346409SRui Paulo case PMC_CPU_INTEL_BROADWELL: 240f19bae41SRandall Stewart case PMC_CPU_INTEL_BROADWELL_XEON: 241b99b705dSKonstantin Belousov case PMC_CPU_INTEL_SKYLAKE_XEON: 242f19bae41SRandall Stewart case PMC_CPU_INTEL_SKYLAKE: 2430cfab8ddSJoseph Koshy case PMC_CPU_INTEL_CORE: 2440cfab8ddSJoseph Koshy case PMC_CPU_INTEL_CORE2: 245b4d091f3SJoseph Koshy case PMC_CPU_INTEL_CORE2EXTREME: 246597979c4SJeff Roberson case PMC_CPU_INTEL_COREI7: 24749fe48abSKonstantin Belousov case PMC_CPU_INTEL_NEHALEM_EX: 2481e862e5aSFabien Thomas case PMC_CPU_INTEL_IVYBRIDGE: 24978d763a2SDavide Italiano case PMC_CPU_INTEL_SANDYBRIDGE: 2501fa7f10bSFabien Thomas case PMC_CPU_INTEL_WESTMERE: 25149fe48abSKonstantin Belousov case PMC_CPU_INTEL_WESTMERE_EX: 252fabe02f5SSean Bruno case PMC_CPU_INTEL_SANDYBRIDGE_XEON: 2533f929d8cSSean Bruno case PMC_CPU_INTEL_IVYBRIDGE_XEON: 254cc0c1555SSean Bruno case PMC_CPU_INTEL_HASWELL: 255d95b3509SRandall Stewart case PMC_CPU_INTEL_HASWELL_XEON: 256026346c8SAttilio Rao error = pmc_core_initialize(pmc_mdep, ncpus, verov); 2570cfab8ddSJoseph Koshy break; 258e829eb6dSJoseph Koshy 259e829eb6dSJoseph Koshy default: 260e829eb6dSJoseph Koshy KASSERT(0, ("[intel,%d] Unknown CPU type", __LINE__)); 261e829eb6dSJoseph Koshy } 262e829eb6dSJoseph Koshy 2631c12d03fSDavide Italiano if (error) { 2641c12d03fSDavide Italiano pmc_tsc_finalize(pmc_mdep); 265ef902782SOleksandr Tymoshenko goto error; 2661c12d03fSDavide Italiano } 267ef902782SOleksandr Tymoshenko 2681fa7f10bSFabien Thomas /* 2691fa7f10bSFabien Thomas * Init the uncore class. 2701fa7f10bSFabien Thomas */ 2711fa7f10bSFabien Thomas switch (cputype) { 2721fa7f10bSFabien Thomas /* 2731fa7f10bSFabien Thomas * Intel Corei7 and Westmere processors. 2741fa7f10bSFabien Thomas */ 2751fa7f10bSFabien Thomas case PMC_CPU_INTEL_COREI7: 276cc0c1555SSean Bruno case PMC_CPU_INTEL_HASWELL: 27778d763a2SDavide Italiano case PMC_CPU_INTEL_SANDYBRIDGE: 2781fa7f10bSFabien Thomas case PMC_CPU_INTEL_WESTMERE: 279bc346409SRui Paulo case PMC_CPU_INTEL_BROADWELL: 2801fa7f10bSFabien Thomas error = pmc_uncore_initialize(pmc_mdep, ncpus); 2811fa7f10bSFabien Thomas break; 2821fa7f10bSFabien Thomas default: 2831fa7f10bSFabien Thomas break; 2841fa7f10bSFabien Thomas } 285e829eb6dSJoseph Koshy error: 286e829eb6dSJoseph Koshy if (error) { 287e1bd42c2SDavide Italiano pmc_mdep_free(pmc_mdep); 288e829eb6dSJoseph Koshy pmc_mdep = NULL; 289e829eb6dSJoseph Koshy } 290e829eb6dSJoseph Koshy 291e829eb6dSJoseph Koshy return (pmc_mdep); 292e829eb6dSJoseph Koshy } 293e829eb6dSJoseph Koshy 294e829eb6dSJoseph Koshy void 295e829eb6dSJoseph Koshy pmc_intel_finalize(struct pmc_mdep *md) 296e829eb6dSJoseph Koshy { 297e829eb6dSJoseph Koshy pmc_tsc_finalize(md); 298e829eb6dSJoseph Koshy 299e829eb6dSJoseph Koshy switch (md->pmd_cputype) { 3000cfab8ddSJoseph Koshy case PMC_CPU_INTEL_ATOM: 301e8f021a3SHiren Panchasara case PMC_CPU_INTEL_ATOM_SILVERMONT: 3028e6d2a15SMarcin Wojtas case PMC_CPU_INTEL_ATOM_GOLDMONT: 303bc346409SRui Paulo case PMC_CPU_INTEL_BROADWELL: 304f19bae41SRandall Stewart case PMC_CPU_INTEL_BROADWELL_XEON: 305b99b705dSKonstantin Belousov case PMC_CPU_INTEL_SKYLAKE_XEON: 306f19bae41SRandall Stewart case PMC_CPU_INTEL_SKYLAKE: 3070cfab8ddSJoseph Koshy case PMC_CPU_INTEL_CORE: 3080cfab8ddSJoseph Koshy case PMC_CPU_INTEL_CORE2: 309b4d091f3SJoseph Koshy case PMC_CPU_INTEL_CORE2EXTREME: 3101fa7f10bSFabien Thomas case PMC_CPU_INTEL_COREI7: 31149fe48abSKonstantin Belousov case PMC_CPU_INTEL_NEHALEM_EX: 312cc0c1555SSean Bruno case PMC_CPU_INTEL_HASWELL: 313d95b3509SRandall Stewart case PMC_CPU_INTEL_HASWELL_XEON: 3141e862e5aSFabien Thomas case PMC_CPU_INTEL_IVYBRIDGE: 31578d763a2SDavide Italiano case PMC_CPU_INTEL_SANDYBRIDGE: 3161fa7f10bSFabien Thomas case PMC_CPU_INTEL_WESTMERE: 31749fe48abSKonstantin Belousov case PMC_CPU_INTEL_WESTMERE_EX: 318fabe02f5SSean Bruno case PMC_CPU_INTEL_SANDYBRIDGE_XEON: 3193f929d8cSSean Bruno case PMC_CPU_INTEL_IVYBRIDGE_XEON: 3200cfab8ddSJoseph Koshy pmc_core_finalize(md); 3210cfab8ddSJoseph Koshy break; 322e829eb6dSJoseph Koshy default: 323e829eb6dSJoseph Koshy KASSERT(0, ("[intel,%d] unknown CPU type", __LINE__)); 324e829eb6dSJoseph Koshy } 3251fa7f10bSFabien Thomas 3261fa7f10bSFabien Thomas /* 3271fa7f10bSFabien Thomas * Uncore. 3281fa7f10bSFabien Thomas */ 3291fa7f10bSFabien Thomas switch (md->pmd_cputype) { 330bc346409SRui Paulo case PMC_CPU_INTEL_BROADWELL: 3311fa7f10bSFabien Thomas case PMC_CPU_INTEL_COREI7: 332cc0c1555SSean Bruno case PMC_CPU_INTEL_HASWELL: 33378d763a2SDavide Italiano case PMC_CPU_INTEL_SANDYBRIDGE: 3341fa7f10bSFabien Thomas case PMC_CPU_INTEL_WESTMERE: 3351fa7f10bSFabien Thomas pmc_uncore_finalize(md); 3361fa7f10bSFabien Thomas break; 3371fa7f10bSFabien Thomas default: 3381fa7f10bSFabien Thomas break; 3391fa7f10bSFabien Thomas } 340e829eb6dSJoseph Koshy } 341