xref: /freebsd/sys/dev/hwpmc/hwpmc_intel.c (revision 718cf2ccb9956613756ab15d7a0e28f2c8e91cab)
1e829eb6dSJoseph Koshy /*-
2*718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3*718cf2ccSPedro F. Giffuni  *
4e829eb6dSJoseph Koshy  * Copyright (c) 2008 Joseph Koshy
5e829eb6dSJoseph Koshy  * All rights reserved.
6e829eb6dSJoseph Koshy  *
7e829eb6dSJoseph Koshy  * Redistribution and use in source and binary forms, with or without
8e829eb6dSJoseph Koshy  * modification, are permitted provided that the following conditions
9e829eb6dSJoseph Koshy  * are met:
10e829eb6dSJoseph Koshy  * 1. Redistributions of source code must retain the above copyright
11e829eb6dSJoseph Koshy  *    notice, this list of conditions and the following disclaimer.
12e829eb6dSJoseph Koshy  * 2. Redistributions in binary form must reproduce the above copyright
13e829eb6dSJoseph Koshy  *    notice, this list of conditions and the following disclaimer in the
14e829eb6dSJoseph Koshy  *    documentation and/or other materials provided with the distribution.
15e829eb6dSJoseph Koshy  *
16e829eb6dSJoseph Koshy  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17e829eb6dSJoseph Koshy  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18e829eb6dSJoseph Koshy  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19e829eb6dSJoseph Koshy  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20e829eb6dSJoseph Koshy  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21e829eb6dSJoseph Koshy  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22e829eb6dSJoseph Koshy  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23e829eb6dSJoseph Koshy  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24e829eb6dSJoseph Koshy  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25e829eb6dSJoseph Koshy  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26e829eb6dSJoseph Koshy  * SUCH DAMAGE.
27e829eb6dSJoseph Koshy  */
28e829eb6dSJoseph Koshy 
29e829eb6dSJoseph Koshy /*
30e829eb6dSJoseph Koshy  * Common code for handling Intel CPUs.
31e829eb6dSJoseph Koshy  */
32e829eb6dSJoseph Koshy 
33e829eb6dSJoseph Koshy #include <sys/cdefs.h>
34e829eb6dSJoseph Koshy __FBSDID("$FreeBSD$");
35e829eb6dSJoseph Koshy 
36e829eb6dSJoseph Koshy #include <sys/param.h>
37e829eb6dSJoseph Koshy #include <sys/pmc.h>
38e829eb6dSJoseph Koshy #include <sys/pmckern.h>
39e829eb6dSJoseph Koshy #include <sys/systm.h>
40e829eb6dSJoseph Koshy 
41e829eb6dSJoseph Koshy #include <machine/cpu.h>
425113aa0aSJung-uk Kim #include <machine/cputypes.h>
43e829eb6dSJoseph Koshy #include <machine/md_var.h>
44e829eb6dSJoseph Koshy #include <machine/specialreg.h>
45e829eb6dSJoseph Koshy 
46e829eb6dSJoseph Koshy static int
47e829eb6dSJoseph Koshy intel_switch_in(struct pmc_cpu *pc, struct pmc_process *pp)
48e829eb6dSJoseph Koshy {
49e829eb6dSJoseph Koshy 	(void) pc;
50e829eb6dSJoseph Koshy 
514a3690dfSJohn Baldwin 	PMCDBG3(MDP,SWI,1, "pc=%p pp=%p enable-msr=%d", pc, pp,
52e829eb6dSJoseph Koshy 	    pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS);
53e829eb6dSJoseph Koshy 
54e829eb6dSJoseph Koshy 	/* allow the RDPMC instruction if needed */
55e829eb6dSJoseph Koshy 	if (pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS)
56e829eb6dSJoseph Koshy 		load_cr4(rcr4() | CR4_PCE);
57e829eb6dSJoseph Koshy 
584a3690dfSJohn Baldwin 	PMCDBG1(MDP,SWI,1, "cr4=0x%jx", (uintmax_t) rcr4());
59e829eb6dSJoseph Koshy 
60e829eb6dSJoseph Koshy 	return 0;
61e829eb6dSJoseph Koshy }
62e829eb6dSJoseph Koshy 
63e829eb6dSJoseph Koshy static int
64e829eb6dSJoseph Koshy intel_switch_out(struct pmc_cpu *pc, struct pmc_process *pp)
65e829eb6dSJoseph Koshy {
66e829eb6dSJoseph Koshy 	(void) pc;
67e829eb6dSJoseph Koshy 	(void) pp;		/* can be NULL */
68e829eb6dSJoseph Koshy 
694a3690dfSJohn Baldwin 	PMCDBG3(MDP,SWO,1, "pc=%p pp=%p cr4=0x%jx", pc, pp,
70e829eb6dSJoseph Koshy 	    (uintmax_t) rcr4());
71e829eb6dSJoseph Koshy 
72e829eb6dSJoseph Koshy 	/* always turn off the RDPMC instruction */
73e829eb6dSJoseph Koshy 	load_cr4(rcr4() & ~CR4_PCE);
74e829eb6dSJoseph Koshy 
75e829eb6dSJoseph Koshy 	return 0;
76e829eb6dSJoseph Koshy }
77e829eb6dSJoseph Koshy 
78e829eb6dSJoseph Koshy struct pmc_mdep *
79e829eb6dSJoseph Koshy pmc_intel_initialize(void)
80e829eb6dSJoseph Koshy {
81e829eb6dSJoseph Koshy 	struct pmc_mdep *pmc_mdep;
82e829eb6dSJoseph Koshy 	enum pmc_cputype cputype;
83026346c8SAttilio Rao 	int error, model, nclasses, ncpus, stepping, verov;
84e829eb6dSJoseph Koshy 
855113aa0aSJung-uk Kim 	KASSERT(cpu_vendor_id == CPU_VENDOR_INTEL,
86e829eb6dSJoseph Koshy 	    ("[intel,%d] Initializing non-intel processor", __LINE__));
87e829eb6dSJoseph Koshy 
884a3690dfSJohn Baldwin 	PMCDBG1(MDP,INI,0, "intel-initialize cpuid=0x%x", cpu_id);
89e829eb6dSJoseph Koshy 
90e829eb6dSJoseph Koshy 	cputype = -1;
91e829eb6dSJoseph Koshy 	nclasses = 2;
92e1bd42c2SDavide Italiano 	error = 0;
93026346c8SAttilio Rao 	verov = 0;
940cfab8ddSJoseph Koshy 	model = ((cpu_id & 0xF0000) >> 12) | ((cpu_id & 0xF0) >> 4);
95026346c8SAttilio Rao 	stepping = cpu_id & 0xF;
960cfab8ddSJoseph Koshy 
97e829eb6dSJoseph Koshy 	switch (cpu_id & 0xF00) {
98e829eb6dSJoseph Koshy #if	defined(__i386__)
99e829eb6dSJoseph Koshy 	case 0x500:		/* Pentium family processors */
100e829eb6dSJoseph Koshy 		cputype = PMC_CPU_INTEL_P5;
101e829eb6dSJoseph Koshy 		break;
1020cfab8ddSJoseph Koshy #endif
103e829eb6dSJoseph Koshy 	case 0x600:		/* Pentium Pro, Celeron, Pentium II & III */
1040cfab8ddSJoseph Koshy 		switch (model) {
1050cfab8ddSJoseph Koshy #if	defined(__i386__)
106e829eb6dSJoseph Koshy 		case 0x1:
107e829eb6dSJoseph Koshy 			cputype = PMC_CPU_INTEL_P6;
108e829eb6dSJoseph Koshy 			break;
109e829eb6dSJoseph Koshy 		case 0x3: case 0x5:
110e829eb6dSJoseph Koshy 			cputype = PMC_CPU_INTEL_PII;
111e829eb6dSJoseph Koshy 			break;
1120cfab8ddSJoseph Koshy 		case 0x6: case 0x16:
113e829eb6dSJoseph Koshy 			cputype = PMC_CPU_INTEL_CL;
114e829eb6dSJoseph Koshy 			break;
115e829eb6dSJoseph Koshy 		case 0x7: case 0x8: case 0xA: case 0xB:
116e829eb6dSJoseph Koshy 			cputype = PMC_CPU_INTEL_PIII;
117e829eb6dSJoseph Koshy 			break;
118e829eb6dSJoseph Koshy 		case 0x9: case 0xD:
119e829eb6dSJoseph Koshy 			cputype = PMC_CPU_INTEL_PM;
120e829eb6dSJoseph Koshy 			break;
1210cfab8ddSJoseph Koshy #endif
1220cfab8ddSJoseph Koshy 		case 0xE:
1230cfab8ddSJoseph Koshy 			cputype = PMC_CPU_INTEL_CORE;
1240cfab8ddSJoseph Koshy 			break;
1250cfab8ddSJoseph Koshy 		case 0xF:
126026346c8SAttilio Rao 			/* Per Intel document 315338-020. */
127026346c8SAttilio Rao 			if (stepping == 0x7) {
128026346c8SAttilio Rao 				cputype = PMC_CPU_INTEL_CORE;
129026346c8SAttilio Rao 				verov = 1;
130026346c8SAttilio Rao 			} else {
1310cfab8ddSJoseph Koshy 				cputype = PMC_CPU_INTEL_CORE2;
1320cfab8ddSJoseph Koshy 				nclasses = 3;
133026346c8SAttilio Rao 			}
1340cfab8ddSJoseph Koshy 			break;
1350cfab8ddSJoseph Koshy 		case 0x17:
1360cfab8ddSJoseph Koshy 			cputype = PMC_CPU_INTEL_CORE2EXTREME;
1370cfab8ddSJoseph Koshy 			nclasses = 3;
1380cfab8ddSJoseph Koshy 			break;
1390cfab8ddSJoseph Koshy 		case 0x1C:	/* Per Intel document 320047-002. */
1400cfab8ddSJoseph Koshy 			cputype = PMC_CPU_INTEL_ATOM;
1410cfab8ddSJoseph Koshy 			nclasses = 3;
1420cfab8ddSJoseph Koshy 			break;
143597979c4SJeff Roberson 		case 0x1A:
1444b226201SSean Bruno 		case 0x1E:	/*
1454b226201SSean Bruno 				 * Per Intel document 253669-032 9/2009,
1464b226201SSean Bruno 				 * pages A-2 and A-57
1474b226201SSean Bruno 				 */
1484b226201SSean Bruno 		case 0x1F:	/*
1494b226201SSean Bruno 				 * Per Intel document 253669-032 9/2009,
1504b226201SSean Bruno 				 * pages A-2 and A-57
1514b226201SSean Bruno 				 */
152597979c4SJeff Roberson 			cputype = PMC_CPU_INTEL_COREI7;
1531fa7f10bSFabien Thomas 			nclasses = 5;
1541fa7f10bSFabien Thomas 			break;
15549fe48abSKonstantin Belousov 		case 0x2E:
15649fe48abSKonstantin Belousov 			cputype = PMC_CPU_INTEL_NEHALEM_EX;
15749fe48abSKonstantin Belousov 			nclasses = 3;
15849fe48abSKonstantin Belousov 			break;
1591fa7f10bSFabien Thomas 		case 0x25:	/* Per Intel document 253669-033US 12/2009. */
1601fa7f10bSFabien Thomas 		case 0x2C:	/* Per Intel document 253669-033US 12/2009. */
1611fa7f10bSFabien Thomas 			cputype = PMC_CPU_INTEL_WESTMERE;
1621fa7f10bSFabien Thomas 			nclasses = 5;
163597979c4SJeff Roberson 			break;
16449fe48abSKonstantin Belousov 		case 0x2F:	/* Westmere-EX, seen in wild */
16549fe48abSKonstantin Belousov 			cputype = PMC_CPU_INTEL_WESTMERE_EX;
16649fe48abSKonstantin Belousov 			nclasses = 3;
16749fe48abSKonstantin Belousov 			break;
16878d763a2SDavide Italiano 		case 0x2A:	/* Per Intel document 253669-039US 05/2011. */
16978d763a2SDavide Italiano 			cputype = PMC_CPU_INTEL_SANDYBRIDGE;
17078d763a2SDavide Italiano 			nclasses = 5;
17178d763a2SDavide Italiano 			break;
172fabe02f5SSean Bruno 		case 0x2D:	/* Per Intel document 253669-044US 08/2012. */
173fabe02f5SSean Bruno 			cputype = PMC_CPU_INTEL_SANDYBRIDGE_XEON;
174fabe02f5SSean Bruno 			nclasses = 3;
175fabe02f5SSean Bruno 			break;
1761e862e5aSFabien Thomas 		case 0x3A:	/* Per Intel document 253669-043US 05/2012. */
1771e862e5aSFabien Thomas 			cputype = PMC_CPU_INTEL_IVYBRIDGE;
1781e862e5aSFabien Thomas 			nclasses = 3;
1791e862e5aSFabien Thomas 			break;
1803f929d8cSSean Bruno 		case 0x3E:	/* Per Intel document 325462-045US 01/2013. */
1813f929d8cSSean Bruno 			cputype = PMC_CPU_INTEL_IVYBRIDGE_XEON;
1823f929d8cSSean Bruno 			nclasses = 3;
1833f929d8cSSean Bruno 			break;
18407ff05c2SRuslan Bukin 			/* Skylake */
185f19bae41SRandall Stewart 		case 0x4e:
186f19bae41SRandall Stewart 		case 0x5e:
18707ff05c2SRuslan Bukin 			/* Kabylake */
18807ff05c2SRuslan Bukin 		case 0x8E:	/* Per Intel document 325462-063US July 2017. */
18907ff05c2SRuslan Bukin 		case 0x9E:	/* Per Intel document 325462-063US July 2017. */
190f19bae41SRandall Stewart 			cputype = PMC_CPU_INTEL_SKYLAKE;
191f19bae41SRandall Stewart 			nclasses = 3;
192f19bae41SRandall Stewart 			break;
193b99b705dSKonstantin Belousov 		case 0x55:	/* SDM rev 63 */
194b99b705dSKonstantin Belousov 			cputype = PMC_CPU_INTEL_SKYLAKE_XEON;
195b99b705dSKonstantin Belousov 			nclasses = 3;
196b99b705dSKonstantin Belousov 			break;
197bc346409SRui Paulo 		case 0x3D:
198f19bae41SRandall Stewart 		case 0x47:
199bc346409SRui Paulo 			cputype = PMC_CPU_INTEL_BROADWELL;
200bc346409SRui Paulo 			nclasses = 3;
201bc346409SRui Paulo 			break;
202f19bae41SRandall Stewart 		case 0x4f:
203f19bae41SRandall Stewart 		case 0x56:
204f19bae41SRandall Stewart 			cputype = PMC_CPU_INTEL_BROADWELL_XEON;
205f19bae41SRandall Stewart 			nclasses = 3;
206f19bae41SRandall Stewart 			break;
207d95b3509SRandall Stewart 		case 0x3F:	/* Per Intel document 325462-045US 09/2014. */
208d95b3509SRandall Stewart 		case 0x46:	/* Per Intel document 325462-045US 09/2014. */
209d95b3509SRandall Stewart 			        /* Should 46 be XEON. probably its own? */
210d95b3509SRandall Stewart 			cputype = PMC_CPU_INTEL_HASWELL_XEON;
211d95b3509SRandall Stewart 			nclasses = 3;
212d95b3509SRandall Stewart 			break;
213cc0c1555SSean Bruno 		case 0x3C:	/* Per Intel document 325462-045US 01/2013. */
214d95b3509SRandall Stewart 		case 0x45:	/* Per Intel document 325462-045US 09/2014. */
215cc0c1555SSean Bruno 			cputype = PMC_CPU_INTEL_HASWELL;
216cc0c1555SSean Bruno 			nclasses = 5;
217cc0c1555SSean Bruno 			break;
218e8f021a3SHiren Panchasara 		case 0x4D:      /* Per Intel document 330061-001 01/2014. */
219e8f021a3SHiren Panchasara 			cputype = PMC_CPU_INTEL_ATOM_SILVERMONT;
220e8f021a3SHiren Panchasara 			nclasses = 3;
221e8f021a3SHiren Panchasara 			break;
222e829eb6dSJoseph Koshy 		}
223e829eb6dSJoseph Koshy 		break;
224e829eb6dSJoseph Koshy #if	defined(__i386__) || defined(__amd64__)
225e829eb6dSJoseph Koshy 	case 0xF00:		/* P4 */
226e829eb6dSJoseph Koshy 		if (model >= 0 && model <= 6) /* known models */
227e829eb6dSJoseph Koshy 			cputype = PMC_CPU_INTEL_PIV;
228e829eb6dSJoseph Koshy 		break;
229e829eb6dSJoseph Koshy 	}
230e829eb6dSJoseph Koshy #endif
231e829eb6dSJoseph Koshy 
232e829eb6dSJoseph Koshy 	if ((int) cputype == -1) {
233e829eb6dSJoseph Koshy 		printf("pmc: Unknown Intel CPU.\n");
234e829eb6dSJoseph Koshy 		return (NULL);
235e829eb6dSJoseph Koshy 	}
236e829eb6dSJoseph Koshy 
237f5f9340bSFabien Thomas 	/* Allocate base class and initialize machine dependent struct */
238f5f9340bSFabien Thomas 	pmc_mdep = pmc_mdep_alloc(nclasses);
239e829eb6dSJoseph Koshy 
240e829eb6dSJoseph Koshy 	pmc_mdep->pmd_cputype	 = cputype;
241e829eb6dSJoseph Koshy 	pmc_mdep->pmd_switch_in	 = intel_switch_in;
242e829eb6dSJoseph Koshy 	pmc_mdep->pmd_switch_out = intel_switch_out;
243e829eb6dSJoseph Koshy 
244e829eb6dSJoseph Koshy 	ncpus = pmc_cpu_max();
2451c12d03fSDavide Italiano 	error = pmc_tsc_initialize(pmc_mdep, ncpus);
2461c12d03fSDavide Italiano 	if (error)
2471c12d03fSDavide Italiano 		goto error;
248e829eb6dSJoseph Koshy 	switch (cputype) {
249e829eb6dSJoseph Koshy #if	defined(__i386__) || defined(__amd64__)
2500cfab8ddSJoseph Koshy 		/*
2510cfab8ddSJoseph Koshy 		 * Intel Core, Core 2 and Atom processors.
2520cfab8ddSJoseph Koshy 		 */
2530cfab8ddSJoseph Koshy 	case PMC_CPU_INTEL_ATOM:
254e8f021a3SHiren Panchasara 	case PMC_CPU_INTEL_ATOM_SILVERMONT:
255bc346409SRui Paulo 	case PMC_CPU_INTEL_BROADWELL:
256f19bae41SRandall Stewart 	case PMC_CPU_INTEL_BROADWELL_XEON:
257b99b705dSKonstantin Belousov 	case PMC_CPU_INTEL_SKYLAKE_XEON:
258f19bae41SRandall Stewart 	case PMC_CPU_INTEL_SKYLAKE:
2590cfab8ddSJoseph Koshy 	case PMC_CPU_INTEL_CORE:
2600cfab8ddSJoseph Koshy 	case PMC_CPU_INTEL_CORE2:
261b4d091f3SJoseph Koshy 	case PMC_CPU_INTEL_CORE2EXTREME:
262597979c4SJeff Roberson 	case PMC_CPU_INTEL_COREI7:
26349fe48abSKonstantin Belousov 	case PMC_CPU_INTEL_NEHALEM_EX:
2641e862e5aSFabien Thomas 	case PMC_CPU_INTEL_IVYBRIDGE:
26578d763a2SDavide Italiano 	case PMC_CPU_INTEL_SANDYBRIDGE:
2661fa7f10bSFabien Thomas 	case PMC_CPU_INTEL_WESTMERE:
26749fe48abSKonstantin Belousov 	case PMC_CPU_INTEL_WESTMERE_EX:
268fabe02f5SSean Bruno 	case PMC_CPU_INTEL_SANDYBRIDGE_XEON:
2693f929d8cSSean Bruno 	case PMC_CPU_INTEL_IVYBRIDGE_XEON:
270cc0c1555SSean Bruno 	case PMC_CPU_INTEL_HASWELL:
271d95b3509SRandall Stewart 	case PMC_CPU_INTEL_HASWELL_XEON:
272026346c8SAttilio Rao 		error = pmc_core_initialize(pmc_mdep, ncpus, verov);
2730cfab8ddSJoseph Koshy 		break;
274e829eb6dSJoseph Koshy 
275e829eb6dSJoseph Koshy 		/*
276e829eb6dSJoseph Koshy 		 * Intel Pentium 4 Processors, and P4/EMT64 processors.
277e829eb6dSJoseph Koshy 		 */
278e829eb6dSJoseph Koshy 
279e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PIV:
280e829eb6dSJoseph Koshy 		error = pmc_p4_initialize(pmc_mdep, ncpus);
281e829eb6dSJoseph Koshy 		break;
282e829eb6dSJoseph Koshy #endif
283e829eb6dSJoseph Koshy 
284e829eb6dSJoseph Koshy #if	defined(__i386__)
285e829eb6dSJoseph Koshy 		/*
286e829eb6dSJoseph Koshy 		 * P6 Family Processors
287e829eb6dSJoseph Koshy 		 */
288e829eb6dSJoseph Koshy 
289e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_P6:
290e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_CL:
291e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PII:
292e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PIII:
293e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PM:
294e829eb6dSJoseph Koshy 		error = pmc_p6_initialize(pmc_mdep, ncpus);
295e829eb6dSJoseph Koshy 		break;
296e829eb6dSJoseph Koshy 
297e829eb6dSJoseph Koshy 		/*
298e829eb6dSJoseph Koshy 		 * Intel Pentium PMCs.
299e829eb6dSJoseph Koshy 		 */
300e829eb6dSJoseph Koshy 
301e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_P5:
302e829eb6dSJoseph Koshy 		error = pmc_p5_initialize(pmc_mdep, ncpus);
303e829eb6dSJoseph Koshy 		break;
304e829eb6dSJoseph Koshy #endif
305e829eb6dSJoseph Koshy 
306e829eb6dSJoseph Koshy 	default:
307e829eb6dSJoseph Koshy 		KASSERT(0, ("[intel,%d] Unknown CPU type", __LINE__));
308e829eb6dSJoseph Koshy 	}
309e829eb6dSJoseph Koshy 
3101c12d03fSDavide Italiano 	if (error) {
3111c12d03fSDavide Italiano 		pmc_tsc_finalize(pmc_mdep);
312ef902782SOleksandr Tymoshenko 		goto error;
3131c12d03fSDavide Italiano 	}
314ef902782SOleksandr Tymoshenko 
3151fa7f10bSFabien Thomas 	/*
3161fa7f10bSFabien Thomas 	 * Init the uncore class.
3171fa7f10bSFabien Thomas 	 */
3181fa7f10bSFabien Thomas #if	defined(__i386__) || defined(__amd64__)
3191fa7f10bSFabien Thomas 	switch (cputype) {
3201fa7f10bSFabien Thomas 		/*
3211fa7f10bSFabien Thomas 		 * Intel Corei7 and Westmere processors.
3221fa7f10bSFabien Thomas 		 */
3231fa7f10bSFabien Thomas 	case PMC_CPU_INTEL_COREI7:
324cc0c1555SSean Bruno 	case PMC_CPU_INTEL_HASWELL:
32578d763a2SDavide Italiano 	case PMC_CPU_INTEL_SANDYBRIDGE:
3261fa7f10bSFabien Thomas 	case PMC_CPU_INTEL_WESTMERE:
327bc346409SRui Paulo 	case PMC_CPU_INTEL_BROADWELL:
3281fa7f10bSFabien Thomas 		error = pmc_uncore_initialize(pmc_mdep, ncpus);
3291fa7f10bSFabien Thomas 		break;
3301fa7f10bSFabien Thomas 	default:
3311fa7f10bSFabien Thomas 		break;
3321fa7f10bSFabien Thomas 	}
3331fa7f10bSFabien Thomas #endif
334e829eb6dSJoseph Koshy   error:
335e829eb6dSJoseph Koshy 	if (error) {
336e1bd42c2SDavide Italiano 		pmc_mdep_free(pmc_mdep);
337e829eb6dSJoseph Koshy 		pmc_mdep = NULL;
338e829eb6dSJoseph Koshy 	}
339e829eb6dSJoseph Koshy 
340e829eb6dSJoseph Koshy 	return (pmc_mdep);
341e829eb6dSJoseph Koshy }
342e829eb6dSJoseph Koshy 
343e829eb6dSJoseph Koshy void
344e829eb6dSJoseph Koshy pmc_intel_finalize(struct pmc_mdep *md)
345e829eb6dSJoseph Koshy {
346e829eb6dSJoseph Koshy 	pmc_tsc_finalize(md);
347e829eb6dSJoseph Koshy 
348e829eb6dSJoseph Koshy 	switch (md->pmd_cputype) {
349e829eb6dSJoseph Koshy #if	defined(__i386__) || defined(__amd64__)
3500cfab8ddSJoseph Koshy 	case PMC_CPU_INTEL_ATOM:
351e8f021a3SHiren Panchasara 	case PMC_CPU_INTEL_ATOM_SILVERMONT:
352bc346409SRui Paulo 	case PMC_CPU_INTEL_BROADWELL:
353f19bae41SRandall Stewart 	case PMC_CPU_INTEL_BROADWELL_XEON:
354b99b705dSKonstantin Belousov 	case PMC_CPU_INTEL_SKYLAKE_XEON:
355f19bae41SRandall Stewart 	case PMC_CPU_INTEL_SKYLAKE:
3560cfab8ddSJoseph Koshy 	case PMC_CPU_INTEL_CORE:
3570cfab8ddSJoseph Koshy 	case PMC_CPU_INTEL_CORE2:
358b4d091f3SJoseph Koshy 	case PMC_CPU_INTEL_CORE2EXTREME:
3591fa7f10bSFabien Thomas 	case PMC_CPU_INTEL_COREI7:
36049fe48abSKonstantin Belousov 	case PMC_CPU_INTEL_NEHALEM_EX:
361cc0c1555SSean Bruno 	case PMC_CPU_INTEL_HASWELL:
362d95b3509SRandall Stewart 	case PMC_CPU_INTEL_HASWELL_XEON:
3631e862e5aSFabien Thomas 	case PMC_CPU_INTEL_IVYBRIDGE:
36478d763a2SDavide Italiano 	case PMC_CPU_INTEL_SANDYBRIDGE:
3651fa7f10bSFabien Thomas 	case PMC_CPU_INTEL_WESTMERE:
36649fe48abSKonstantin Belousov 	case PMC_CPU_INTEL_WESTMERE_EX:
367fabe02f5SSean Bruno 	case PMC_CPU_INTEL_SANDYBRIDGE_XEON:
3683f929d8cSSean Bruno 	case PMC_CPU_INTEL_IVYBRIDGE_XEON:
3690cfab8ddSJoseph Koshy 		pmc_core_finalize(md);
3700cfab8ddSJoseph Koshy 		break;
3710cfab8ddSJoseph Koshy 
372e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PIV:
373e829eb6dSJoseph Koshy 		pmc_p4_finalize(md);
374e829eb6dSJoseph Koshy 		break;
375e829eb6dSJoseph Koshy #endif
376e829eb6dSJoseph Koshy #if	defined(__i386__)
377e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_P6:
378e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_CL:
379e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PII:
380e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PIII:
381e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PM:
382e829eb6dSJoseph Koshy 		pmc_p6_finalize(md);
383e829eb6dSJoseph Koshy 		break;
384e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_P5:
385e829eb6dSJoseph Koshy 		pmc_p5_finalize(md);
386e829eb6dSJoseph Koshy 		break;
387e829eb6dSJoseph Koshy #endif
388e829eb6dSJoseph Koshy 	default:
389e829eb6dSJoseph Koshy 		KASSERT(0, ("[intel,%d] unknown CPU type", __LINE__));
390e829eb6dSJoseph Koshy 	}
3911fa7f10bSFabien Thomas 
3921fa7f10bSFabien Thomas 	/*
3931fa7f10bSFabien Thomas 	 * Uncore.
3941fa7f10bSFabien Thomas 	 */
3951fa7f10bSFabien Thomas #if	defined(__i386__) || defined(__amd64__)
3961fa7f10bSFabien Thomas 	switch (md->pmd_cputype) {
397bc346409SRui Paulo 	case PMC_CPU_INTEL_BROADWELL:
3981fa7f10bSFabien Thomas 	case PMC_CPU_INTEL_COREI7:
399cc0c1555SSean Bruno 	case PMC_CPU_INTEL_HASWELL:
40078d763a2SDavide Italiano 	case PMC_CPU_INTEL_SANDYBRIDGE:
4011fa7f10bSFabien Thomas 	case PMC_CPU_INTEL_WESTMERE:
4021fa7f10bSFabien Thomas 		pmc_uncore_finalize(md);
4031fa7f10bSFabien Thomas 		break;
4041fa7f10bSFabien Thomas 	default:
4051fa7f10bSFabien Thomas 		break;
4061fa7f10bSFabien Thomas 	}
4071fa7f10bSFabien Thomas #endif
408e829eb6dSJoseph Koshy }
409