xref: /freebsd/sys/dev/hwpmc/hwpmc_intel.c (revision 5113aa0af3c6587b45ea08a11568e4ce661a9ce0)
1e829eb6dSJoseph Koshy /*-
2e829eb6dSJoseph Koshy  * Copyright (c) 2008 Joseph Koshy
3e829eb6dSJoseph Koshy  * All rights reserved.
4e829eb6dSJoseph Koshy  *
5e829eb6dSJoseph Koshy  * Redistribution and use in source and binary forms, with or without
6e829eb6dSJoseph Koshy  * modification, are permitted provided that the following conditions
7e829eb6dSJoseph Koshy  * are met:
8e829eb6dSJoseph Koshy  * 1. Redistributions of source code must retain the above copyright
9e829eb6dSJoseph Koshy  *    notice, this list of conditions and the following disclaimer.
10e829eb6dSJoseph Koshy  * 2. Redistributions in binary form must reproduce the above copyright
11e829eb6dSJoseph Koshy  *    notice, this list of conditions and the following disclaimer in the
12e829eb6dSJoseph Koshy  *    documentation and/or other materials provided with the distribution.
13e829eb6dSJoseph Koshy  *
14e829eb6dSJoseph Koshy  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15e829eb6dSJoseph Koshy  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16e829eb6dSJoseph Koshy  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17e829eb6dSJoseph Koshy  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18e829eb6dSJoseph Koshy  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19e829eb6dSJoseph Koshy  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20e829eb6dSJoseph Koshy  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21e829eb6dSJoseph Koshy  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22e829eb6dSJoseph Koshy  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23e829eb6dSJoseph Koshy  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24e829eb6dSJoseph Koshy  * SUCH DAMAGE.
25e829eb6dSJoseph Koshy  */
26e829eb6dSJoseph Koshy 
27e829eb6dSJoseph Koshy /*
28e829eb6dSJoseph Koshy  * Common code for handling Intel CPUs.
29e829eb6dSJoseph Koshy  */
30e829eb6dSJoseph Koshy 
31e829eb6dSJoseph Koshy #include <sys/cdefs.h>
32e829eb6dSJoseph Koshy __FBSDID("$FreeBSD$");
33e829eb6dSJoseph Koshy 
34e829eb6dSJoseph Koshy #include <sys/param.h>
35e829eb6dSJoseph Koshy #include <sys/pmc.h>
36e829eb6dSJoseph Koshy #include <sys/pmckern.h>
37e829eb6dSJoseph Koshy #include <sys/systm.h>
38e829eb6dSJoseph Koshy 
39e829eb6dSJoseph Koshy #include <machine/cpu.h>
405113aa0aSJung-uk Kim #include <machine/cputypes.h>
41e829eb6dSJoseph Koshy #include <machine/md_var.h>
42e829eb6dSJoseph Koshy #include <machine/specialreg.h>
43e829eb6dSJoseph Koshy 
44e829eb6dSJoseph Koshy static int
45e829eb6dSJoseph Koshy intel_switch_in(struct pmc_cpu *pc, struct pmc_process *pp)
46e829eb6dSJoseph Koshy {
47e829eb6dSJoseph Koshy 	(void) pc;
48e829eb6dSJoseph Koshy 
49e829eb6dSJoseph Koshy 	PMCDBG(MDP,SWI,1, "pc=%p pp=%p enable-msr=%d", pc, pp,
50e829eb6dSJoseph Koshy 	    pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS);
51e829eb6dSJoseph Koshy 
52e829eb6dSJoseph Koshy 	/* allow the RDPMC instruction if needed */
53e829eb6dSJoseph Koshy 	if (pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS)
54e829eb6dSJoseph Koshy 		load_cr4(rcr4() | CR4_PCE);
55e829eb6dSJoseph Koshy 
56e829eb6dSJoseph Koshy 	PMCDBG(MDP,SWI,1, "cr4=0x%jx", (uintmax_t) rcr4());
57e829eb6dSJoseph Koshy 
58e829eb6dSJoseph Koshy 	return 0;
59e829eb6dSJoseph Koshy }
60e829eb6dSJoseph Koshy 
61e829eb6dSJoseph Koshy static int
62e829eb6dSJoseph Koshy intel_switch_out(struct pmc_cpu *pc, struct pmc_process *pp)
63e829eb6dSJoseph Koshy {
64e829eb6dSJoseph Koshy 	(void) pc;
65e829eb6dSJoseph Koshy 	(void) pp;		/* can be NULL */
66e829eb6dSJoseph Koshy 
67e829eb6dSJoseph Koshy 	PMCDBG(MDP,SWO,1, "pc=%p pp=%p cr4=0x%jx", pc, pp,
68e829eb6dSJoseph Koshy 	    (uintmax_t) rcr4());
69e829eb6dSJoseph Koshy 
70e829eb6dSJoseph Koshy 	/* always turn off the RDPMC instruction */
71e829eb6dSJoseph Koshy  	load_cr4(rcr4() & ~CR4_PCE);
72e829eb6dSJoseph Koshy 
73e829eb6dSJoseph Koshy 	return 0;
74e829eb6dSJoseph Koshy }
75e829eb6dSJoseph Koshy 
76e829eb6dSJoseph Koshy struct pmc_mdep *
77e829eb6dSJoseph Koshy pmc_intel_initialize(void)
78e829eb6dSJoseph Koshy {
79e829eb6dSJoseph Koshy 	struct pmc_mdep *pmc_mdep;
80e829eb6dSJoseph Koshy 	enum pmc_cputype cputype;
81e829eb6dSJoseph Koshy 	int error, model, nclasses, ncpus;
82e829eb6dSJoseph Koshy 
835113aa0aSJung-uk Kim 	KASSERT(cpu_vendor_id == CPU_VENDOR_INTEL,
84e829eb6dSJoseph Koshy 	    ("[intel,%d] Initializing non-intel processor", __LINE__));
85e829eb6dSJoseph Koshy 
86e829eb6dSJoseph Koshy 	PMCDBG(MDP,INI,0, "intel-initialize cpuid=0x%x", cpu_id);
87e829eb6dSJoseph Koshy 
88e829eb6dSJoseph Koshy 	cputype = -1;
89e829eb6dSJoseph Koshy 	nclasses = 2;
90e829eb6dSJoseph Koshy 
91e829eb6dSJoseph Koshy 	switch (cpu_id & 0xF00) {
92e829eb6dSJoseph Koshy #if	defined(__i386__)
93e829eb6dSJoseph Koshy 	case 0x500:		/* Pentium family processors */
94e829eb6dSJoseph Koshy 		cputype = PMC_CPU_INTEL_P5;
95e829eb6dSJoseph Koshy 		break;
96e829eb6dSJoseph Koshy 	case 0x600:		/* Pentium Pro, Celeron, Pentium II & III */
97e829eb6dSJoseph Koshy 		switch ((cpu_id & 0xF0) >> 4) { /* model number field */
98e829eb6dSJoseph Koshy 		case 0x1:
99e829eb6dSJoseph Koshy 			cputype = PMC_CPU_INTEL_P6;
100e829eb6dSJoseph Koshy 			break;
101e829eb6dSJoseph Koshy 		case 0x3: case 0x5:
102e829eb6dSJoseph Koshy 			cputype = PMC_CPU_INTEL_PII;
103e829eb6dSJoseph Koshy 			break;
104e829eb6dSJoseph Koshy 		case 0x6:
105e829eb6dSJoseph Koshy 			cputype = PMC_CPU_INTEL_CL;
106e829eb6dSJoseph Koshy 			break;
107e829eb6dSJoseph Koshy 		case 0x7: case 0x8: case 0xA: case 0xB:
108e829eb6dSJoseph Koshy 			cputype = PMC_CPU_INTEL_PIII;
109e829eb6dSJoseph Koshy 			break;
110e829eb6dSJoseph Koshy 		case 0x9: case 0xD:
111e829eb6dSJoseph Koshy 			cputype = PMC_CPU_INTEL_PM;
112e829eb6dSJoseph Koshy 			break;
113e829eb6dSJoseph Koshy 		}
114e829eb6dSJoseph Koshy 		break;
115e829eb6dSJoseph Koshy #endif
116e829eb6dSJoseph Koshy #if	defined(__i386__) || defined(__amd64__)
117e829eb6dSJoseph Koshy 	case 0xF00:		/* P4 */
118e829eb6dSJoseph Koshy 		model = ((cpu_id & 0xF0000) >> 12) | ((cpu_id & 0xF0) >> 4);
119e829eb6dSJoseph Koshy 		if (model >= 0 && model <= 6) /* known models */
120e829eb6dSJoseph Koshy 			cputype = PMC_CPU_INTEL_PIV;
121e829eb6dSJoseph Koshy 		break;
122e829eb6dSJoseph Koshy 	}
123e829eb6dSJoseph Koshy #endif
124e829eb6dSJoseph Koshy 
125e829eb6dSJoseph Koshy 	if ((int) cputype == -1) {
126e829eb6dSJoseph Koshy 		printf("pmc: Unknown Intel CPU.\n");
127e829eb6dSJoseph Koshy 		return (NULL);
128e829eb6dSJoseph Koshy 	}
129e829eb6dSJoseph Koshy 
130e829eb6dSJoseph Koshy 	pmc_mdep = malloc(sizeof(struct pmc_mdep) + nclasses *
131e829eb6dSJoseph Koshy 	    sizeof(struct pmc_classdep), M_PMC, M_WAITOK|M_ZERO);
132e829eb6dSJoseph Koshy 
133e829eb6dSJoseph Koshy 	pmc_mdep->pmd_cputype 	 = cputype;
134e829eb6dSJoseph Koshy 	pmc_mdep->pmd_nclass	 = nclasses;
135e829eb6dSJoseph Koshy 
136e829eb6dSJoseph Koshy 	pmc_mdep->pmd_switch_in	 = intel_switch_in;
137e829eb6dSJoseph Koshy 	pmc_mdep->pmd_switch_out = intel_switch_out;
138e829eb6dSJoseph Koshy 
139e829eb6dSJoseph Koshy 	ncpus = pmc_cpu_max();
140e829eb6dSJoseph Koshy 
141e829eb6dSJoseph Koshy 	error = pmc_tsc_initialize(pmc_mdep, ncpus);
142e829eb6dSJoseph Koshy 	if (error)
143e829eb6dSJoseph Koshy 		goto error;
144e829eb6dSJoseph Koshy 
145e829eb6dSJoseph Koshy 	switch (cputype) {
146e829eb6dSJoseph Koshy #if	defined(__i386__) || defined(__amd64__)
147e829eb6dSJoseph Koshy 
148e829eb6dSJoseph Koshy 		/*
149e829eb6dSJoseph Koshy 		 * Intel Pentium 4 Processors, and P4/EMT64 processors.
150e829eb6dSJoseph Koshy 		 */
151e829eb6dSJoseph Koshy 
152e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PIV:
153e829eb6dSJoseph Koshy 		error = pmc_p4_initialize(pmc_mdep, ncpus);
154e829eb6dSJoseph Koshy 
155edfea6b4SJoseph Koshy 		KASSERT(pmc_mdep->pmd_npmc == TSC_NPMCS + P4_NPMCS,
156edfea6b4SJoseph Koshy 		    ("[intel,%d] incorrect npmc count %d", __LINE__,
157edfea6b4SJoseph Koshy 		    pmc_mdep->pmd_npmc));
158e829eb6dSJoseph Koshy 		break;
159e829eb6dSJoseph Koshy #endif
160e829eb6dSJoseph Koshy 
161e829eb6dSJoseph Koshy #if	defined(__i386__)
162e829eb6dSJoseph Koshy 		/*
163e829eb6dSJoseph Koshy 		 * P6 Family Processors
164e829eb6dSJoseph Koshy 		 */
165e829eb6dSJoseph Koshy 
166e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_P6:
167e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_CL:
168e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PII:
169e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PIII:
170e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PM:
171e829eb6dSJoseph Koshy 		error = pmc_p6_initialize(pmc_mdep, ncpus);
172e829eb6dSJoseph Koshy 
173edfea6b4SJoseph Koshy 		KASSERT(pmc_mdep->pmd_npmc == TSC_NPMCS + P6_NPMCS,
174edfea6b4SJoseph Koshy 		    ("[intel,%d] incorrect npmc count %d", __LINE__,
175edfea6b4SJoseph Koshy 		    pmc_mdep->pmd_npmc));
176e829eb6dSJoseph Koshy 		break;
177e829eb6dSJoseph Koshy 
178e829eb6dSJoseph Koshy 		/*
179e829eb6dSJoseph Koshy 		 * Intel Pentium PMCs.
180e829eb6dSJoseph Koshy 		 */
181e829eb6dSJoseph Koshy 
182e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_P5:
183e829eb6dSJoseph Koshy 		error = pmc_p5_initialize(pmc_mdep, ncpus);
184e829eb6dSJoseph Koshy 
185edfea6b4SJoseph Koshy 		KASSERT(pmc_mdep->pmd_npmc == TSC_NPMCS + PENTIUM_NPMCS,
186edfea6b4SJoseph Koshy 		    ("[intel,%d] incorrect npmc count %d", __LINE__,
187edfea6b4SJoseph Koshy 		    md->pmd_npmc));
188e829eb6dSJoseph Koshy 		break;
189e829eb6dSJoseph Koshy #endif
190e829eb6dSJoseph Koshy 
191e829eb6dSJoseph Koshy 	default:
192e829eb6dSJoseph Koshy 		KASSERT(0, ("[intel,%d] Unknown CPU type", __LINE__));
193e829eb6dSJoseph Koshy 	}
194e829eb6dSJoseph Koshy 
195e829eb6dSJoseph Koshy 
196e829eb6dSJoseph Koshy   error:
197e829eb6dSJoseph Koshy 	if (error) {
198e829eb6dSJoseph Koshy 		free(pmc_mdep, M_PMC);
199e829eb6dSJoseph Koshy 		pmc_mdep = NULL;
200e829eb6dSJoseph Koshy 	}
201e829eb6dSJoseph Koshy 
202e829eb6dSJoseph Koshy 	return (pmc_mdep);
203e829eb6dSJoseph Koshy }
204e829eb6dSJoseph Koshy 
205e829eb6dSJoseph Koshy void
206e829eb6dSJoseph Koshy pmc_intel_finalize(struct pmc_mdep *md)
207e829eb6dSJoseph Koshy {
208e829eb6dSJoseph Koshy 	pmc_tsc_finalize(md);
209e829eb6dSJoseph Koshy 
210e829eb6dSJoseph Koshy 	switch (md->pmd_cputype) {
211e829eb6dSJoseph Koshy #if	defined(__i386__) || defined(__amd64__)
212e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PIV:
213e829eb6dSJoseph Koshy 		pmc_p4_finalize(md);
214e829eb6dSJoseph Koshy 		break;
215e829eb6dSJoseph Koshy #endif
216e829eb6dSJoseph Koshy #if	defined(__i386__)
217e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_P6:
218e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_CL:
219e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PII:
220e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PIII:
221e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_PM:
222e829eb6dSJoseph Koshy 		pmc_p6_finalize(md);
223e829eb6dSJoseph Koshy 		break;
224e829eb6dSJoseph Koshy 	case PMC_CPU_INTEL_P5:
225e829eb6dSJoseph Koshy 		pmc_p5_finalize(md);
226e829eb6dSJoseph Koshy 		break;
227e829eb6dSJoseph Koshy #endif
228e829eb6dSJoseph Koshy 	default:
229e829eb6dSJoseph Koshy 		KASSERT(0, ("[intel,%d] unknown CPU type", __LINE__));
230e829eb6dSJoseph Koshy 	}
231e829eb6dSJoseph Koshy }
232