1ebccf1e3SJoseph Koshy /*- 2ebccf1e3SJoseph Koshy * Copyright (c) 2003-2005 Joseph Koshy 3ebccf1e3SJoseph Koshy * All rights reserved. 4ebccf1e3SJoseph Koshy * 5ebccf1e3SJoseph Koshy * Redistribution and use in source and binary forms, with or without 6ebccf1e3SJoseph Koshy * modification, are permitted provided that the following conditions 7ebccf1e3SJoseph Koshy * are met: 8ebccf1e3SJoseph Koshy * 1. Redistributions of source code must retain the above copyright 9ebccf1e3SJoseph Koshy * notice, this list of conditions and the following disclaimer. 10ebccf1e3SJoseph Koshy * 2. Redistributions in binary form must reproduce the above copyright 11ebccf1e3SJoseph Koshy * notice, this list of conditions and the following disclaimer in the 12ebccf1e3SJoseph Koshy * documentation and/or other materials provided with the distribution. 13ebccf1e3SJoseph Koshy * 14ebccf1e3SJoseph Koshy * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15ebccf1e3SJoseph Koshy * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16ebccf1e3SJoseph Koshy * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17ebccf1e3SJoseph Koshy * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18ebccf1e3SJoseph Koshy * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19ebccf1e3SJoseph Koshy * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20ebccf1e3SJoseph Koshy * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21ebccf1e3SJoseph Koshy * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22ebccf1e3SJoseph Koshy * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23ebccf1e3SJoseph Koshy * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24ebccf1e3SJoseph Koshy * SUCH DAMAGE. 25ebccf1e3SJoseph Koshy * 26ebccf1e3SJoseph Koshy */ 27ebccf1e3SJoseph Koshy 28ebccf1e3SJoseph Koshy #include <sys/cdefs.h> 29ebccf1e3SJoseph Koshy __FBSDID("$FreeBSD$"); 30ebccf1e3SJoseph Koshy 31ebccf1e3SJoseph Koshy /* Support for the AMD K7 and later processors */ 32ebccf1e3SJoseph Koshy 33ebccf1e3SJoseph Koshy #include <sys/param.h> 34ebccf1e3SJoseph Koshy #include <sys/lock.h> 35ebccf1e3SJoseph Koshy #include <sys/malloc.h> 36ebccf1e3SJoseph Koshy #include <sys/mutex.h> 377ad17ef9SMarcel Moolenaar #include <sys/pmc.h> 38ebccf1e3SJoseph Koshy #include <sys/smp.h> 39ebccf1e3SJoseph Koshy #include <sys/systm.h> 40ebccf1e3SJoseph Koshy 41f263522aSJoseph Koshy #include <machine/cpufunc.h> 42ebccf1e3SJoseph Koshy #include <machine/md_var.h> 43f263522aSJoseph Koshy #include <machine/pmc_mdep.h> 44f263522aSJoseph Koshy #include <machine/specialreg.h> 45ebccf1e3SJoseph Koshy 46f263522aSJoseph Koshy #if DEBUG 47f263522aSJoseph Koshy enum pmc_class amd_pmc_class; 48ebccf1e3SJoseph Koshy #endif 49ebccf1e3SJoseph Koshy 50ebccf1e3SJoseph Koshy /* AMD K7 & K8 PMCs */ 51ebccf1e3SJoseph Koshy struct amd_descr { 52ebccf1e3SJoseph Koshy struct pmc_descr pm_descr; /* "base class" */ 53ebccf1e3SJoseph Koshy uint32_t pm_evsel; /* address of EVSEL register */ 54ebccf1e3SJoseph Koshy uint32_t pm_perfctr; /* address of PERFCTR register */ 55ebccf1e3SJoseph Koshy }; 56ebccf1e3SJoseph Koshy 57f263522aSJoseph Koshy static struct amd_descr amd_pmcdesc[AMD_NPMCS] = 58ebccf1e3SJoseph Koshy { 59ebccf1e3SJoseph Koshy { 60ebccf1e3SJoseph Koshy .pm_descr = 61ebccf1e3SJoseph Koshy { 62ebccf1e3SJoseph Koshy .pd_name = "TSC", 63ebccf1e3SJoseph Koshy .pd_class = PMC_CLASS_TSC, 64ebccf1e3SJoseph Koshy .pd_caps = PMC_CAP_READ, 65ebccf1e3SJoseph Koshy .pd_width = 64 66ebccf1e3SJoseph Koshy }, 67ebccf1e3SJoseph Koshy .pm_evsel = MSR_TSC, 68ebccf1e3SJoseph Koshy .pm_perfctr = 0 /* unused */ 69ebccf1e3SJoseph Koshy }, 70ebccf1e3SJoseph Koshy 71ebccf1e3SJoseph Koshy { 72ebccf1e3SJoseph Koshy .pm_descr = 73ebccf1e3SJoseph Koshy { 74f263522aSJoseph Koshy .pd_name = "", 75f263522aSJoseph Koshy .pd_class = -1, 76ebccf1e3SJoseph Koshy .pd_caps = AMD_PMC_CAPS, 77ebccf1e3SJoseph Koshy .pd_width = 48 78ebccf1e3SJoseph Koshy }, 79ebccf1e3SJoseph Koshy .pm_evsel = AMD_PMC_EVSEL_0, 80ebccf1e3SJoseph Koshy .pm_perfctr = AMD_PMC_PERFCTR_0 81ebccf1e3SJoseph Koshy }, 82ebccf1e3SJoseph Koshy { 83ebccf1e3SJoseph Koshy .pm_descr = 84ebccf1e3SJoseph Koshy { 85f263522aSJoseph Koshy .pd_name = "", 86f263522aSJoseph Koshy .pd_class = -1, 87ebccf1e3SJoseph Koshy .pd_caps = AMD_PMC_CAPS, 88ebccf1e3SJoseph Koshy .pd_width = 48 89ebccf1e3SJoseph Koshy }, 90ebccf1e3SJoseph Koshy .pm_evsel = AMD_PMC_EVSEL_1, 91ebccf1e3SJoseph Koshy .pm_perfctr = AMD_PMC_PERFCTR_1 92ebccf1e3SJoseph Koshy }, 93ebccf1e3SJoseph Koshy { 94ebccf1e3SJoseph Koshy .pm_descr = 95ebccf1e3SJoseph Koshy { 96f263522aSJoseph Koshy .pd_name = "", 97f263522aSJoseph Koshy .pd_class = -1, 98ebccf1e3SJoseph Koshy .pd_caps = AMD_PMC_CAPS, 99ebccf1e3SJoseph Koshy .pd_width = 48 100ebccf1e3SJoseph Koshy }, 101ebccf1e3SJoseph Koshy .pm_evsel = AMD_PMC_EVSEL_2, 102ebccf1e3SJoseph Koshy .pm_perfctr = AMD_PMC_PERFCTR_2 103ebccf1e3SJoseph Koshy }, 104ebccf1e3SJoseph Koshy { 105ebccf1e3SJoseph Koshy .pm_descr = 106ebccf1e3SJoseph Koshy { 107f263522aSJoseph Koshy .pd_name = "", 108f263522aSJoseph Koshy .pd_class = -1, 109ebccf1e3SJoseph Koshy .pd_caps = AMD_PMC_CAPS, 110ebccf1e3SJoseph Koshy .pd_width = 48 111ebccf1e3SJoseph Koshy }, 112ebccf1e3SJoseph Koshy .pm_evsel = AMD_PMC_EVSEL_3, 113ebccf1e3SJoseph Koshy .pm_perfctr = AMD_PMC_PERFCTR_3 114ebccf1e3SJoseph Koshy } 115ebccf1e3SJoseph Koshy }; 116ebccf1e3SJoseph Koshy 117ebccf1e3SJoseph Koshy struct amd_event_code_map { 118ebccf1e3SJoseph Koshy enum pmc_event pe_ev; /* enum value */ 119ebccf1e3SJoseph Koshy uint8_t pe_code; /* encoded event mask */ 120ebccf1e3SJoseph Koshy uint8_t pe_mask; /* bits allowed in unit mask */ 121ebccf1e3SJoseph Koshy }; 122ebccf1e3SJoseph Koshy 123ebccf1e3SJoseph Koshy const struct amd_event_code_map amd_event_codes[] = { 124f263522aSJoseph Koshy #if defined(__i386__) /* 32 bit Athlon (K7) only */ 125ebccf1e3SJoseph Koshy { PMC_EV_K7_DC_ACCESSES, 0x40, 0 }, 126ebccf1e3SJoseph Koshy { PMC_EV_K7_DC_MISSES, 0x41, 0 }, 127f263522aSJoseph Koshy { PMC_EV_K7_DC_REFILLS_FROM_L2, 0x42, AMD_PMC_UNITMASK_MOESI }, 128f263522aSJoseph Koshy { PMC_EV_K7_DC_REFILLS_FROM_SYSTEM, 0x43, AMD_PMC_UNITMASK_MOESI }, 129f263522aSJoseph Koshy { PMC_EV_K7_DC_WRITEBACKS, 0x44, AMD_PMC_UNITMASK_MOESI }, 130ebccf1e3SJoseph Koshy { PMC_EV_K7_L1_DTLB_MISS_AND_L2_DTLB_HITS, 0x45, 0 }, 131ebccf1e3SJoseph Koshy { PMC_EV_K7_L1_AND_L2_DTLB_MISSES, 0x46, 0 }, 132ebccf1e3SJoseph Koshy { PMC_EV_K7_MISALIGNED_REFERENCES, 0x47, 0 }, 133ebccf1e3SJoseph Koshy 134ebccf1e3SJoseph Koshy { PMC_EV_K7_IC_FETCHES, 0x80, 0 }, 135ebccf1e3SJoseph Koshy { PMC_EV_K7_IC_MISSES, 0x81, 0 }, 136ebccf1e3SJoseph Koshy 137ebccf1e3SJoseph Koshy { PMC_EV_K7_L1_ITLB_MISSES, 0x84, 0 }, 138ebccf1e3SJoseph Koshy { PMC_EV_K7_L1_L2_ITLB_MISSES, 0x85, 0 }, 139ebccf1e3SJoseph Koshy 140ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_INSTRUCTIONS, 0xC0, 0 }, 141ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_OPS, 0xC1, 0 }, 142ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_BRANCHES, 0xC2, 0 }, 143ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_BRANCHES_MISPREDICTED, 0xC3, 0 }, 144ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_TAKEN_BRANCHES, 0xC4, 0 }, 145ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_TAKEN_BRANCHES_MISPREDICTED, 0xC5, 0 }, 146ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_FAR_CONTROL_TRANSFERS, 0xC6, 0 }, 147ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_RESYNC_BRANCHES, 0xC7, 0 }, 148ebccf1e3SJoseph Koshy { PMC_EV_K7_INTERRUPTS_MASKED_CYCLES, 0xCD, 0 }, 149ebccf1e3SJoseph Koshy { PMC_EV_K7_INTERRUPTS_MASKED_WHILE_PENDING_CYCLES, 0xCE, 0 }, 150f263522aSJoseph Koshy { PMC_EV_K7_HARDWARE_INTERRUPTS, 0xCF, 0 }, 151ebccf1e3SJoseph Koshy #endif 152ebccf1e3SJoseph Koshy 153ebccf1e3SJoseph Koshy { PMC_EV_K8_FP_DISPATCHED_FPU_OPS, 0x00, 0x3F }, 154ebccf1e3SJoseph Koshy { PMC_EV_K8_FP_CYCLES_WITH_NO_FPU_OPS_RETIRED, 0x01, 0x00 }, 155ebccf1e3SJoseph Koshy { PMC_EV_K8_FP_DISPATCHED_FPU_FAST_FLAG_OPS, 0x02, 0x00 }, 156ebccf1e3SJoseph Koshy 157ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_SEGMENT_REGISTER_LOAD, 0x20, 0x7F }, 158ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_MICROARCHITECTURAL_RESYNC_BY_SELF_MODIFYING_CODE, 159ebccf1e3SJoseph Koshy 0x21, 0x00 }, 160ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_MICROARCHITECTURAL_RESYNC_BY_SNOOP, 0x22, 0x00 }, 161ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_BUFFER2_FULL, 0x23, 0x00 }, 162ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_LOCKED_OPERATION, 0x24, 0x07 }, 163ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_MICROARCHITECTURAL_LATE_CANCEL, 0x25, 0x00 }, 164ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_RETIRED_CFLUSH_INSTRUCTIONS, 0x26, 0x00 }, 165ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_RETIRED_CPUID_INSTRUCTIONS, 0x27, 0x00 }, 166ebccf1e3SJoseph Koshy 167ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_ACCESS, 0x40, 0x00 }, 168ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_MISS, 0x41, 0x00 }, 169ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_REFILL_FROM_L2, 0x42, 0x1F }, 170ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_REFILL_FROM_SYSTEM, 0x43, 0x1F }, 171ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_COPYBACK, 0x44, 0x1F }, 172ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_L1_DTLB_MISS_AND_L2_DTLB_HIT, 0x45, 0x00 }, 173ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_L1_DTLB_MISS_AND_L2_DTLB_MISS, 0x46, 0x00 }, 174ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_MISALIGNED_DATA_REFERENCE, 0x47, 0x00 }, 175ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_MICROARCHITECTURAL_LATE_CANCEL, 0x48, 0x00 }, 176ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_MICROARCHITECTURAL_EARLY_CANCEL, 0x49, 0x00 }, 177ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_ONE_BIT_ECC_ERROR, 0x4A, 0x03 }, 178ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_DISPATCHED_PREFETCH_INSTRUCTIONS, 0x4B, 0x07 }, 179ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_DCACHE_ACCESSES_BY_LOCKS, 0x4C, 0x03 }, 180ebccf1e3SJoseph Koshy 181ebccf1e3SJoseph Koshy { PMC_EV_K8_BU_CPU_CLK_UNHALTED, 0x76, 0x00 }, 182ebccf1e3SJoseph Koshy { PMC_EV_K8_BU_INTERNAL_L2_REQUEST, 0x7D, 0x1F }, 183ebccf1e3SJoseph Koshy { PMC_EV_K8_BU_FILL_REQUEST_L2_MISS, 0x7E, 0x07 }, 184ebccf1e3SJoseph Koshy { PMC_EV_K8_BU_FILL_INTO_L2, 0x7F, 0x03 }, 185ebccf1e3SJoseph Koshy 186ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_FETCH, 0x80, 0x00 }, 187ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_MISS, 0x81, 0x00 }, 188ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_REFILL_FROM_L2, 0x82, 0x00 }, 189ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_REFILL_FROM_SYSTEM, 0x83, 0x00 }, 190ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_L1_ITLB_MISS_AND_L2_ITLB_HIT, 0x84, 0x00 }, 191ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_L1_ITLB_MISS_AND_L2_ITLB_MISS, 0x85, 0x00 }, 192ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_MICROARCHITECTURAL_RESYNC_BY_SNOOP, 0x86, 0x00 }, 193ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_INSTRUCTION_FETCH_STALL, 0x87, 0x00 }, 194ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_RETURN_STACK_HIT, 0x88, 0x00 }, 195ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_RETURN_STACK_OVERFLOW, 0x89, 0x00 }, 196ebccf1e3SJoseph Koshy 197ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_X86_INSTRUCTIONS, 0xC0, 0x00 }, 198ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_UOPS, 0xC1, 0x00 }, 199ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_BRANCHES, 0xC2, 0x00 }, 200ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_BRANCHES_MISPREDICTED, 0xC3, 0x00 }, 201ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_TAKEN_BRANCHES, 0xC4, 0x00 }, 202ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_TAKEN_BRANCHES_MISPREDICTED, 0xC5, 0x00 }, 203ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_FAR_CONTROL_TRANSFERS, 0xC6, 0x00 }, 204ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_RESYNCS, 0xC7, 0x00 }, 205ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_NEAR_RETURNS, 0xC8, 0x00 }, 206ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_NEAR_RETURNS_MISPREDICTED, 0xC9, 0x00 }, 207ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_TAKEN_BRANCHES_MISPREDICTED_BY_ADDR_MISCOMPARE, 208ebccf1e3SJoseph Koshy 0xCA, 0x00 }, 209ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_FPU_INSTRUCTIONS, 0xCB, 0x0F }, 210ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_FASTPATH_DOUBLE_OP_INSTRUCTIONS, 211ebccf1e3SJoseph Koshy 0xCC, 0x07 }, 212ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_INTERRUPTS_MASKED_CYCLES, 0xCD, 0x00 }, 213ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_INTERRUPTS_MASKED_WHILE_PENDING_CYCLES, 0xCE, 0x00 }, 214ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_TAKEN_HARDWARE_INTERRUPTS, 0xCF, 0x00 }, 215ebccf1e3SJoseph Koshy 216ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DECODER_EMPTY, 0xD0, 0x00 }, 217ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALLS, 0xD1, 0x00 }, 218ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_FROM_BRANCH_ABORT_TO_RETIRE, 219ebccf1e3SJoseph Koshy 0xD2, 0x00 }, 220ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_FOR_SERIALIZATION, 0xD3, 0x00 }, 221ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_FOR_SEGMENT_LOAD, 0xD4, 0x00 }, 222ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_WHEN_REORDER_BUFFER_IS_FULL, 223ebccf1e3SJoseph Koshy 0xD5, 0x00 }, 224ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_WHEN_RESERVATION_STATIONS_ARE_FULL, 225ebccf1e3SJoseph Koshy 0xD6, 0x00 }, 226ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_WHEN_FPU_IS_FULL, 0xD7, 0x00 }, 227ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_WHEN_LS_IS_FULL, 0xD8, 0x00 }, 228ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_WHEN_WAITING_FOR_ALL_TO_BE_QUIET, 229ebccf1e3SJoseph Koshy 0xD9, 0x00 }, 230ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_WHEN_FAR_XFER_OR_RESYNC_BRANCH_PENDING, 231ebccf1e3SJoseph Koshy 0xDA, 0x00 }, 232ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_FPU_EXCEPTIONS, 0xDB, 0x0F }, 233ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_NUMBER_OF_BREAKPOINTS_FOR_DR0, 0xDC, 0x00 }, 234ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_NUMBER_OF_BREAKPOINTS_FOR_DR1, 0xDD, 0x00 }, 235ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_NUMBER_OF_BREAKPOINTS_FOR_DR2, 0xDE, 0x00 }, 236ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_NUMBER_OF_BREAKPOINTS_FOR_DR3, 0xDF, 0x00 }, 237ebccf1e3SJoseph Koshy 238ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_MEMORY_CONTROLLER_PAGE_ACCESS_EVENT, 0xE0, 0x7 }, 239ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_MEMORY_CONTROLLER_PAGE_TABLE_OVERFLOW, 0xE1, 0x00 }, 240ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_MEMORY_CONTROLLER_DRAM_COMMAND_SLOTS_MISSED, 241ebccf1e3SJoseph Koshy 0xE2, 0x00 }, 242ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_MEMORY_CONTROLLER_TURNAROUND, 0xE3, 0x07 }, 243ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_MEMORY_CONTROLLER_BYPASS_SATURATION, 0xE4, 0x0F }, 244ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_SIZED_COMMANDS, 0xEB, 0x7F }, 245ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_PROBE_RESULT, 0xEC, 0x0F }, 246ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_HT_BUS0_BANDWIDTH, 0xF6, 0x0F }, 247ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_HT_BUS1_BANDWIDTH, 0xF7, 0x0F }, 248ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_HT_BUS2_BANDWIDTH, 0xF8, 0x0F } 249ebccf1e3SJoseph Koshy 250ebccf1e3SJoseph Koshy }; 251ebccf1e3SJoseph Koshy 252ebccf1e3SJoseph Koshy const int amd_event_codes_size = 253ebccf1e3SJoseph Koshy sizeof(amd_event_codes) / sizeof(amd_event_codes[0]); 254ebccf1e3SJoseph Koshy 255ebccf1e3SJoseph Koshy /* 256ebccf1e3SJoseph Koshy * read a pmc register 257ebccf1e3SJoseph Koshy */ 258ebccf1e3SJoseph Koshy 259ebccf1e3SJoseph Koshy static int 260ebccf1e3SJoseph Koshy amd_read_pmc(int cpu, int ri, pmc_value_t *v) 261ebccf1e3SJoseph Koshy { 262ebccf1e3SJoseph Koshy enum pmc_mode mode; 263ebccf1e3SJoseph Koshy const struct amd_descr *pd; 264ebccf1e3SJoseph Koshy struct pmc *pm; 265ebccf1e3SJoseph Koshy const struct pmc_hw *phw; 266ebccf1e3SJoseph Koshy pmc_value_t tmp; 267ebccf1e3SJoseph Koshy 268ebccf1e3SJoseph Koshy KASSERT(cpu >= 0 && cpu < mp_ncpus, 269ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU value %d", __LINE__, cpu)); 270ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 271ebccf1e3SJoseph Koshy ("[amd,%d] illegal row-index %d", __LINE__, ri)); 272ebccf1e3SJoseph Koshy 273ebccf1e3SJoseph Koshy phw = pmc_pcpu[cpu]->pc_hwpmcs[ri]; 274ebccf1e3SJoseph Koshy pd = &amd_pmcdesc[ri]; 275ebccf1e3SJoseph Koshy pm = phw->phw_pmc; 276ebccf1e3SJoseph Koshy 277ebccf1e3SJoseph Koshy KASSERT(pm != NULL, 278ebccf1e3SJoseph Koshy ("[amd,%d] No owner for HWPMC [cpu%d,pmc%d]", __LINE__, 279ebccf1e3SJoseph Koshy cpu, ri)); 280ebccf1e3SJoseph Koshy 281c5153e19SJoseph Koshy mode = PMC_TO_MODE(pm); 282ebccf1e3SJoseph Koshy 283ebccf1e3SJoseph Koshy PMCDBG(MDP,REA,1,"amd-read id=%d class=%d", ri, pd->pm_descr.pd_class); 284ebccf1e3SJoseph Koshy 285ebccf1e3SJoseph Koshy /* Reading the TSC is a special case */ 286ebccf1e3SJoseph Koshy if (pd->pm_descr.pd_class == PMC_CLASS_TSC) { 287ebccf1e3SJoseph Koshy KASSERT(PMC_IS_COUNTING_MODE(mode), 288ebccf1e3SJoseph Koshy ("[amd,%d] TSC counter in non-counting mode", __LINE__)); 289ebccf1e3SJoseph Koshy *v = rdtsc(); 290ebccf1e3SJoseph Koshy PMCDBG(MDP,REA,2,"amd-read id=%d -> %jd", ri, *v); 291ebccf1e3SJoseph Koshy return 0; 292ebccf1e3SJoseph Koshy } 293ebccf1e3SJoseph Koshy 294f263522aSJoseph Koshy #if DEBUG 295f263522aSJoseph Koshy KASSERT(pd->pm_descr.pd_class == amd_pmc_class, 296ebccf1e3SJoseph Koshy ("[amd,%d] unknown PMC class (%d)", __LINE__, 297ebccf1e3SJoseph Koshy pd->pm_descr.pd_class)); 298f263522aSJoseph Koshy #endif 299ebccf1e3SJoseph Koshy 300ebccf1e3SJoseph Koshy tmp = rdmsr(pd->pm_perfctr); /* RDMSR serializes */ 301ebccf1e3SJoseph Koshy if (PMC_IS_SAMPLING_MODE(mode)) 302f263522aSJoseph Koshy *v = AMD_PERFCTR_VALUE_TO_RELOAD_COUNT(tmp); 303ebccf1e3SJoseph Koshy else 304ebccf1e3SJoseph Koshy *v = tmp; 305ebccf1e3SJoseph Koshy 306ebccf1e3SJoseph Koshy PMCDBG(MDP,REA,2,"amd-read id=%d -> %jd", ri, *v); 307ebccf1e3SJoseph Koshy 308ebccf1e3SJoseph Koshy return 0; 309ebccf1e3SJoseph Koshy } 310ebccf1e3SJoseph Koshy 311ebccf1e3SJoseph Koshy /* 312ebccf1e3SJoseph Koshy * Write a PMC MSR. 313ebccf1e3SJoseph Koshy */ 314ebccf1e3SJoseph Koshy 315ebccf1e3SJoseph Koshy static int 316ebccf1e3SJoseph Koshy amd_write_pmc(int cpu, int ri, pmc_value_t v) 317ebccf1e3SJoseph Koshy { 318ebccf1e3SJoseph Koshy const struct amd_descr *pd; 319ebccf1e3SJoseph Koshy struct pmc *pm; 320ebccf1e3SJoseph Koshy const struct pmc_hw *phw; 321ebccf1e3SJoseph Koshy enum pmc_mode mode; 322ebccf1e3SJoseph Koshy 323ebccf1e3SJoseph Koshy KASSERT(cpu >= 0 && cpu < mp_ncpus, 324ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU value %d", __LINE__, cpu)); 325ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 326ebccf1e3SJoseph Koshy ("[amd,%d] illegal row-index %d", __LINE__, ri)); 327ebccf1e3SJoseph Koshy 328ebccf1e3SJoseph Koshy phw = pmc_pcpu[cpu]->pc_hwpmcs[ri]; 329ebccf1e3SJoseph Koshy pd = &amd_pmcdesc[ri]; 330ebccf1e3SJoseph Koshy pm = phw->phw_pmc; 331ebccf1e3SJoseph Koshy 332ebccf1e3SJoseph Koshy KASSERT(pm != NULL, 333ebccf1e3SJoseph Koshy ("[amd,%d] PMC not owned (cpu%d,pmc%d)", __LINE__, 334ebccf1e3SJoseph Koshy cpu, ri)); 335ebccf1e3SJoseph Koshy 336c5153e19SJoseph Koshy mode = PMC_TO_MODE(pm); 337ebccf1e3SJoseph Koshy 338ebccf1e3SJoseph Koshy if (pd->pm_descr.pd_class == PMC_CLASS_TSC) 339ebccf1e3SJoseph Koshy return 0; 340ebccf1e3SJoseph Koshy 341f263522aSJoseph Koshy #if DEBUG 342f263522aSJoseph Koshy KASSERT(pd->pm_descr.pd_class == amd_pmc_class, 343ebccf1e3SJoseph Koshy ("[amd,%d] unknown PMC class (%d)", __LINE__, 344ebccf1e3SJoseph Koshy pd->pm_descr.pd_class)); 345f263522aSJoseph Koshy #endif 346ebccf1e3SJoseph Koshy 347ebccf1e3SJoseph Koshy /* use 2's complement of the count for sampling mode PMCs */ 348ebccf1e3SJoseph Koshy if (PMC_IS_SAMPLING_MODE(mode)) 349f263522aSJoseph Koshy v = AMD_RELOAD_COUNT_TO_PERFCTR_VALUE(v); 350ebccf1e3SJoseph Koshy 351ebccf1e3SJoseph Koshy PMCDBG(MDP,WRI,1,"amd-write cpu=%d ri=%d v=%jx", cpu, ri, v); 352ebccf1e3SJoseph Koshy 353ebccf1e3SJoseph Koshy /* write the PMC value */ 354ebccf1e3SJoseph Koshy wrmsr(pd->pm_perfctr, v); 355ebccf1e3SJoseph Koshy return 0; 356ebccf1e3SJoseph Koshy } 357ebccf1e3SJoseph Koshy 358ebccf1e3SJoseph Koshy /* 359ebccf1e3SJoseph Koshy * configure hardware pmc according to the configuration recorded in 360ebccf1e3SJoseph Koshy * pmc 'pm'. 361ebccf1e3SJoseph Koshy */ 362ebccf1e3SJoseph Koshy 363ebccf1e3SJoseph Koshy static int 364ebccf1e3SJoseph Koshy amd_config_pmc(int cpu, int ri, struct pmc *pm) 365ebccf1e3SJoseph Koshy { 366ebccf1e3SJoseph Koshy struct pmc_hw *phw; 367ebccf1e3SJoseph Koshy 3686b8c8cd8SJoseph Koshy PMCDBG(MDP,CFG,1, "cpu=%d ri=%d pm=%p", cpu, ri, pm); 3696b8c8cd8SJoseph Koshy 370ebccf1e3SJoseph Koshy KASSERT(cpu >= 0 && cpu < mp_ncpus, 371ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU value %d", __LINE__, cpu)); 372ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 373ebccf1e3SJoseph Koshy ("[amd,%d] illegal row-index %d", __LINE__, ri)); 374ebccf1e3SJoseph Koshy 375ebccf1e3SJoseph Koshy phw = pmc_pcpu[cpu]->pc_hwpmcs[ri]; 376ebccf1e3SJoseph Koshy 377ebccf1e3SJoseph Koshy KASSERT(pm == NULL || phw->phw_pmc == NULL, 3786b8c8cd8SJoseph Koshy ("[amd,%d] pm=%p phw->pm=%p hwpmc not unconfigured", 3796b8c8cd8SJoseph Koshy __LINE__, pm, phw->phw_pmc)); 380ebccf1e3SJoseph Koshy 381ebccf1e3SJoseph Koshy phw->phw_pmc = pm; 382ebccf1e3SJoseph Koshy return 0; 383ebccf1e3SJoseph Koshy } 384ebccf1e3SJoseph Koshy 385ebccf1e3SJoseph Koshy /* 386c5153e19SJoseph Koshy * Retrieve a configured PMC pointer from hardware state. 387c5153e19SJoseph Koshy */ 388c5153e19SJoseph Koshy 389c5153e19SJoseph Koshy static int 390c5153e19SJoseph Koshy amd_get_config(int cpu, int ri, struct pmc **ppm) 391c5153e19SJoseph Koshy { 392c5153e19SJoseph Koshy *ppm = pmc_pcpu[cpu]->pc_hwpmcs[ri]->phw_pmc; 393c5153e19SJoseph Koshy 394c5153e19SJoseph Koshy return 0; 395c5153e19SJoseph Koshy } 396c5153e19SJoseph Koshy 397c5153e19SJoseph Koshy /* 398ebccf1e3SJoseph Koshy * Machine dependent actions taken during the context switch in of a 399ebccf1e3SJoseph Koshy * thread. 400ebccf1e3SJoseph Koshy */ 401ebccf1e3SJoseph Koshy 402ebccf1e3SJoseph Koshy static int 4036b8c8cd8SJoseph Koshy amd_switch_in(struct pmc_cpu *pc, struct pmc_process *pp) 404ebccf1e3SJoseph Koshy { 405ebccf1e3SJoseph Koshy (void) pc; 406ebccf1e3SJoseph Koshy 4076b8c8cd8SJoseph Koshy PMCDBG(MDP,SWI,1, "pc=%p pp=%p enable-msr=%d", pc, pp, 408c5153e19SJoseph Koshy (pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS) != 0); 4096b8c8cd8SJoseph Koshy 4106b8c8cd8SJoseph Koshy /* enable the RDPMC instruction if needed */ 411c5153e19SJoseph Koshy if (pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS) 412ebccf1e3SJoseph Koshy load_cr4(rcr4() | CR4_PCE); 4136b8c8cd8SJoseph Koshy 414ebccf1e3SJoseph Koshy return 0; 415ebccf1e3SJoseph Koshy } 416ebccf1e3SJoseph Koshy 417ebccf1e3SJoseph Koshy /* 418ebccf1e3SJoseph Koshy * Machine dependent actions taken during the context switch out of a 419ebccf1e3SJoseph Koshy * thread. 420ebccf1e3SJoseph Koshy */ 421ebccf1e3SJoseph Koshy 422ebccf1e3SJoseph Koshy static int 4236b8c8cd8SJoseph Koshy amd_switch_out(struct pmc_cpu *pc, struct pmc_process *pp) 424ebccf1e3SJoseph Koshy { 425ebccf1e3SJoseph Koshy (void) pc; 4266b8c8cd8SJoseph Koshy (void) pp; /* can be NULL */ 427ebccf1e3SJoseph Koshy 4286b8c8cd8SJoseph Koshy PMCDBG(MDP,SWO,1, "pc=%p pp=%p enable-msr=%d", pc, pp, pp ? 429c5153e19SJoseph Koshy (pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS) == 1 : 0); 4306b8c8cd8SJoseph Koshy 4316b8c8cd8SJoseph Koshy /* always turn off the RDPMC instruction */ 432ebccf1e3SJoseph Koshy load_cr4(rcr4() & ~CR4_PCE); 4336b8c8cd8SJoseph Koshy 434ebccf1e3SJoseph Koshy return 0; 435ebccf1e3SJoseph Koshy } 436ebccf1e3SJoseph Koshy 437ebccf1e3SJoseph Koshy /* 438ebccf1e3SJoseph Koshy * Check if a given allocation is feasible. 439ebccf1e3SJoseph Koshy */ 440ebccf1e3SJoseph Koshy 441ebccf1e3SJoseph Koshy static int 442ebccf1e3SJoseph Koshy amd_allocate_pmc(int cpu, int ri, struct pmc *pm, 443ebccf1e3SJoseph Koshy const struct pmc_op_pmcallocate *a) 444ebccf1e3SJoseph Koshy { 445ebccf1e3SJoseph Koshy int i; 446ebccf1e3SJoseph Koshy uint32_t allowed_unitmask, caps, config, unitmask; 447ebccf1e3SJoseph Koshy enum pmc_event pe; 448ebccf1e3SJoseph Koshy const struct pmc_descr *pd; 449ebccf1e3SJoseph Koshy 450ebccf1e3SJoseph Koshy (void) cpu; 451ebccf1e3SJoseph Koshy 452ebccf1e3SJoseph Koshy KASSERT(cpu >= 0 && cpu < mp_ncpus, 453ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU value %d", __LINE__, cpu)); 454ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 455ebccf1e3SJoseph Koshy ("[amd,%d] illegal row index %d", __LINE__, ri)); 456ebccf1e3SJoseph Koshy 457ebccf1e3SJoseph Koshy pd = &amd_pmcdesc[ri].pm_descr; 458ebccf1e3SJoseph Koshy 459ebccf1e3SJoseph Koshy /* check class match */ 460c5153e19SJoseph Koshy if (pd->pd_class != a->pm_class) 461ebccf1e3SJoseph Koshy return EINVAL; 462ebccf1e3SJoseph Koshy 463ebccf1e3SJoseph Koshy caps = pm->pm_caps; 464ebccf1e3SJoseph Koshy 465ebccf1e3SJoseph Koshy PMCDBG(MDP,ALL,1,"amd-allocate ri=%d caps=0x%x", ri, caps); 466ebccf1e3SJoseph Koshy 467ebccf1e3SJoseph Koshy if ((pd->pd_caps & caps) != caps) 468ebccf1e3SJoseph Koshy return EPERM; 469ebccf1e3SJoseph Koshy if (pd->pd_class == PMC_CLASS_TSC) { 470ebccf1e3SJoseph Koshy /* TSC's are always allocated in system-wide counting mode */ 471ebccf1e3SJoseph Koshy if (a->pm_ev != PMC_EV_TSC_TSC || 472ebccf1e3SJoseph Koshy a->pm_mode != PMC_MODE_SC) 473ebccf1e3SJoseph Koshy return EINVAL; 474ebccf1e3SJoseph Koshy return 0; 475ebccf1e3SJoseph Koshy } 476ebccf1e3SJoseph Koshy 477f263522aSJoseph Koshy #if DEBUG 478f263522aSJoseph Koshy KASSERT(pd->pd_class == amd_pmc_class, 479ebccf1e3SJoseph Koshy ("[amd,%d] Unknown PMC class (%d)", __LINE__, pd->pd_class)); 480f263522aSJoseph Koshy #endif 481ebccf1e3SJoseph Koshy 482ebccf1e3SJoseph Koshy pe = a->pm_ev; 483ebccf1e3SJoseph Koshy 484ebccf1e3SJoseph Koshy /* map ev to the correct event mask code */ 485ebccf1e3SJoseph Koshy config = allowed_unitmask = 0; 486ebccf1e3SJoseph Koshy for (i = 0; i < amd_event_codes_size; i++) 487ebccf1e3SJoseph Koshy if (amd_event_codes[i].pe_ev == pe) { 488ebccf1e3SJoseph Koshy config = 489ebccf1e3SJoseph Koshy AMD_PMC_TO_EVENTMASK(amd_event_codes[i].pe_code); 490ebccf1e3SJoseph Koshy allowed_unitmask = 491ebccf1e3SJoseph Koshy AMD_PMC_TO_UNITMASK(amd_event_codes[i].pe_mask); 492ebccf1e3SJoseph Koshy break; 493ebccf1e3SJoseph Koshy } 494ebccf1e3SJoseph Koshy if (i == amd_event_codes_size) 495ebccf1e3SJoseph Koshy return EINVAL; 496ebccf1e3SJoseph Koshy 497f263522aSJoseph Koshy unitmask = a->pm_md.pm_amd.pm_amd_config & AMD_PMC_UNITMASK; 498ebccf1e3SJoseph Koshy if (unitmask & ~allowed_unitmask) /* disallow reserved bits */ 499ebccf1e3SJoseph Koshy return EINVAL; 500ebccf1e3SJoseph Koshy 501ebccf1e3SJoseph Koshy if (unitmask && (caps & PMC_CAP_QUALIFIER)) 502ebccf1e3SJoseph Koshy config |= unitmask; 503ebccf1e3SJoseph Koshy 504ebccf1e3SJoseph Koshy if (caps & PMC_CAP_THRESHOLD) 505f263522aSJoseph Koshy config |= a->pm_md.pm_amd.pm_amd_config & AMD_PMC_COUNTERMASK; 506ebccf1e3SJoseph Koshy 507ebccf1e3SJoseph Koshy /* set at least one of the 'usr' or 'os' caps */ 508ebccf1e3SJoseph Koshy if (caps & PMC_CAP_USER) 509ebccf1e3SJoseph Koshy config |= AMD_PMC_USR; 510ebccf1e3SJoseph Koshy if (caps & PMC_CAP_SYSTEM) 511ebccf1e3SJoseph Koshy config |= AMD_PMC_OS; 512ebccf1e3SJoseph Koshy if ((caps & (PMC_CAP_USER|PMC_CAP_SYSTEM)) == 0) 513ebccf1e3SJoseph Koshy config |= (AMD_PMC_USR|AMD_PMC_OS); 514ebccf1e3SJoseph Koshy 515ebccf1e3SJoseph Koshy if (caps & PMC_CAP_EDGE) 516ebccf1e3SJoseph Koshy config |= AMD_PMC_EDGE; 517ebccf1e3SJoseph Koshy if (caps & PMC_CAP_INVERT) 518ebccf1e3SJoseph Koshy config |= AMD_PMC_INVERT; 519ebccf1e3SJoseph Koshy if (caps & PMC_CAP_INTERRUPT) 520ebccf1e3SJoseph Koshy config |= AMD_PMC_INT; 521ebccf1e3SJoseph Koshy 522ebccf1e3SJoseph Koshy pm->pm_md.pm_amd.pm_amd_evsel = config; /* save config value */ 523ebccf1e3SJoseph Koshy 524ebccf1e3SJoseph Koshy PMCDBG(MDP,ALL,2,"amd-allocate ri=%d -> config=0x%x", ri, config); 525ebccf1e3SJoseph Koshy 526ebccf1e3SJoseph Koshy return 0; 527ebccf1e3SJoseph Koshy } 528ebccf1e3SJoseph Koshy 529ebccf1e3SJoseph Koshy /* 530ebccf1e3SJoseph Koshy * Release machine dependent state associated with a PMC. This is a 531ebccf1e3SJoseph Koshy * no-op on this architecture. 532ebccf1e3SJoseph Koshy * 533ebccf1e3SJoseph Koshy */ 534ebccf1e3SJoseph Koshy 535ebccf1e3SJoseph Koshy /* ARGSUSED0 */ 536ebccf1e3SJoseph Koshy static int 537ebccf1e3SJoseph Koshy amd_release_pmc(int cpu, int ri, struct pmc *pmc) 538ebccf1e3SJoseph Koshy { 539ebccf1e3SJoseph Koshy #if DEBUG 540ebccf1e3SJoseph Koshy const struct amd_descr *pd; 541ebccf1e3SJoseph Koshy #endif 542ebccf1e3SJoseph Koshy struct pmc_hw *phw; 543ebccf1e3SJoseph Koshy 544ebccf1e3SJoseph Koshy (void) pmc; 545ebccf1e3SJoseph Koshy 546ebccf1e3SJoseph Koshy KASSERT(cpu >= 0 && cpu < mp_ncpus, 547ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU value %d", __LINE__, cpu)); 548ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 549ebccf1e3SJoseph Koshy ("[amd,%d] illegal row-index %d", __LINE__, ri)); 550ebccf1e3SJoseph Koshy 551ebccf1e3SJoseph Koshy phw = pmc_pcpu[cpu]->pc_hwpmcs[ri]; 552ebccf1e3SJoseph Koshy 553ebccf1e3SJoseph Koshy KASSERT(phw->phw_pmc == NULL, 554ebccf1e3SJoseph Koshy ("[amd,%d] PHW pmc %p non-NULL", __LINE__, phw->phw_pmc)); 555ebccf1e3SJoseph Koshy 556ebccf1e3SJoseph Koshy #if DEBUG 557ebccf1e3SJoseph Koshy pd = &amd_pmcdesc[ri]; 558f263522aSJoseph Koshy if (pd->pm_descr.pd_class == amd_pmc_class) 559ebccf1e3SJoseph Koshy KASSERT(AMD_PMC_IS_STOPPED(pd->pm_evsel), 560ebccf1e3SJoseph Koshy ("[amd,%d] PMC %d released while active", __LINE__, ri)); 561ebccf1e3SJoseph Koshy #endif 562ebccf1e3SJoseph Koshy 563ebccf1e3SJoseph Koshy return 0; 564ebccf1e3SJoseph Koshy } 565ebccf1e3SJoseph Koshy 566ebccf1e3SJoseph Koshy /* 567ebccf1e3SJoseph Koshy * start a PMC. 568ebccf1e3SJoseph Koshy */ 569ebccf1e3SJoseph Koshy 570ebccf1e3SJoseph Koshy static int 571ebccf1e3SJoseph Koshy amd_start_pmc(int cpu, int ri) 572ebccf1e3SJoseph Koshy { 573ebccf1e3SJoseph Koshy uint32_t config; 574ebccf1e3SJoseph Koshy struct pmc *pm; 575ebccf1e3SJoseph Koshy struct pmc_hw *phw; 576ebccf1e3SJoseph Koshy const struct amd_descr *pd; 577ebccf1e3SJoseph Koshy 578ebccf1e3SJoseph Koshy KASSERT(cpu >= 0 && cpu < mp_ncpus, 579ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU value %d", __LINE__, cpu)); 580ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 581ebccf1e3SJoseph Koshy ("[amd,%d] illegal row-index %d", __LINE__, ri)); 582ebccf1e3SJoseph Koshy 583ebccf1e3SJoseph Koshy phw = pmc_pcpu[cpu]->pc_hwpmcs[ri]; 584ebccf1e3SJoseph Koshy pm = phw->phw_pmc; 585ebccf1e3SJoseph Koshy pd = &amd_pmcdesc[ri]; 586ebccf1e3SJoseph Koshy 587ebccf1e3SJoseph Koshy KASSERT(pm != NULL, 588ebccf1e3SJoseph Koshy ("[amd,%d] starting cpu%d,pmc%d with null pmc record", __LINE__, 589ebccf1e3SJoseph Koshy cpu, ri)); 590ebccf1e3SJoseph Koshy 591ebccf1e3SJoseph Koshy PMCDBG(MDP,STA,1,"amd-start cpu=%d ri=%d", cpu, ri); 592ebccf1e3SJoseph Koshy 593ebccf1e3SJoseph Koshy if (pd->pm_descr.pd_class == PMC_CLASS_TSC) 594ebccf1e3SJoseph Koshy return 0; /* TSCs are always running */ 595ebccf1e3SJoseph Koshy 596f263522aSJoseph Koshy #if DEBUG 597f263522aSJoseph Koshy KASSERT(pd->pm_descr.pd_class == amd_pmc_class, 598ebccf1e3SJoseph Koshy ("[amd,%d] unknown PMC class (%d)", __LINE__, 599ebccf1e3SJoseph Koshy pd->pm_descr.pd_class)); 600f263522aSJoseph Koshy #endif 601ebccf1e3SJoseph Koshy 602ebccf1e3SJoseph Koshy KASSERT(AMD_PMC_IS_STOPPED(pd->pm_evsel), 603ebccf1e3SJoseph Koshy ("[amd,%d] pmc%d,cpu%d: Starting active PMC \"%s\"", __LINE__, 604ebccf1e3SJoseph Koshy ri, cpu, pd->pm_descr.pd_name)); 605ebccf1e3SJoseph Koshy 606ebccf1e3SJoseph Koshy /* turn on the PMC ENABLE bit */ 607ebccf1e3SJoseph Koshy config = pm->pm_md.pm_amd.pm_amd_evsel | AMD_PMC_ENABLE; 608ebccf1e3SJoseph Koshy 609ebccf1e3SJoseph Koshy PMCDBG(MDP,STA,2,"amd-start config=0x%x", config); 610ebccf1e3SJoseph Koshy 611ebccf1e3SJoseph Koshy wrmsr(pd->pm_evsel, config); 612ebccf1e3SJoseph Koshy return 0; 613ebccf1e3SJoseph Koshy } 614ebccf1e3SJoseph Koshy 615ebccf1e3SJoseph Koshy /* 616ebccf1e3SJoseph Koshy * Stop a PMC. 617ebccf1e3SJoseph Koshy */ 618ebccf1e3SJoseph Koshy 619ebccf1e3SJoseph Koshy static int 620ebccf1e3SJoseph Koshy amd_stop_pmc(int cpu, int ri) 621ebccf1e3SJoseph Koshy { 622ebccf1e3SJoseph Koshy struct pmc *pm; 623ebccf1e3SJoseph Koshy struct pmc_hw *phw; 624ebccf1e3SJoseph Koshy const struct amd_descr *pd; 625ebccf1e3SJoseph Koshy uint64_t config; 626ebccf1e3SJoseph Koshy 627ebccf1e3SJoseph Koshy KASSERT(cpu >= 0 && cpu < mp_ncpus, 628ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU value %d", __LINE__, cpu)); 629ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 630ebccf1e3SJoseph Koshy ("[amd,%d] illegal row-index %d", __LINE__, ri)); 631ebccf1e3SJoseph Koshy 632ebccf1e3SJoseph Koshy phw = pmc_pcpu[cpu]->pc_hwpmcs[ri]; 633ebccf1e3SJoseph Koshy pm = phw->phw_pmc; 634ebccf1e3SJoseph Koshy pd = &amd_pmcdesc[ri]; 635ebccf1e3SJoseph Koshy 636ebccf1e3SJoseph Koshy KASSERT(pm != NULL, 637ebccf1e3SJoseph Koshy ("[amd,%d] cpu%d,pmc%d no PMC to stop", __LINE__, 638ebccf1e3SJoseph Koshy cpu, ri)); 639ebccf1e3SJoseph Koshy 640ebccf1e3SJoseph Koshy /* can't stop a TSC */ 641ebccf1e3SJoseph Koshy if (pd->pm_descr.pd_class == PMC_CLASS_TSC) 642ebccf1e3SJoseph Koshy return 0; 643ebccf1e3SJoseph Koshy 644f263522aSJoseph Koshy #if DEBUG 645f263522aSJoseph Koshy KASSERT(pd->pm_descr.pd_class == amd_pmc_class, 646ebccf1e3SJoseph Koshy ("[amd,%d] unknown PMC class (%d)", __LINE__, 647ebccf1e3SJoseph Koshy pd->pm_descr.pd_class)); 648f263522aSJoseph Koshy #endif 649ebccf1e3SJoseph Koshy 650ebccf1e3SJoseph Koshy KASSERT(!AMD_PMC_IS_STOPPED(pd->pm_evsel), 651ebccf1e3SJoseph Koshy ("[amd,%d] PMC%d, CPU%d \"%s\" already stopped", 652ebccf1e3SJoseph Koshy __LINE__, ri, cpu, pd->pm_descr.pd_name)); 653ebccf1e3SJoseph Koshy 654ebccf1e3SJoseph Koshy PMCDBG(MDP,STO,1,"amd-stop ri=%d", ri); 655ebccf1e3SJoseph Koshy 656ebccf1e3SJoseph Koshy /* turn off the PMC ENABLE bit */ 657ebccf1e3SJoseph Koshy config = pm->pm_md.pm_amd.pm_amd_evsel & ~AMD_PMC_ENABLE; 658ebccf1e3SJoseph Koshy wrmsr(pd->pm_evsel, config); 659ebccf1e3SJoseph Koshy return 0; 660ebccf1e3SJoseph Koshy } 661ebccf1e3SJoseph Koshy 662ebccf1e3SJoseph Koshy /* 663ebccf1e3SJoseph Koshy * Interrupt handler. This function needs to return '1' if the 664ebccf1e3SJoseph Koshy * interrupt was this CPU's PMCs or '0' otherwise. It is not allowed 665ebccf1e3SJoseph Koshy * to sleep or do anything a 'fast' interrupt handler is not allowed 666ebccf1e3SJoseph Koshy * to do. 667ebccf1e3SJoseph Koshy */ 668ebccf1e3SJoseph Koshy 669ebccf1e3SJoseph Koshy static int 67036c0fd9dSJoseph Koshy amd_intr(int cpu, uintptr_t eip, int usermode) 671ebccf1e3SJoseph Koshy { 672f263522aSJoseph Koshy int i, error, retval, ri; 673f263522aSJoseph Koshy uint32_t config, evsel, perfctr; 674ebccf1e3SJoseph Koshy struct pmc *pm; 675ebccf1e3SJoseph Koshy struct pmc_cpu *pc; 676ebccf1e3SJoseph Koshy struct pmc_hw *phw; 677f263522aSJoseph Koshy pmc_value_t v; 67836c0fd9dSJoseph Koshy 679ebccf1e3SJoseph Koshy KASSERT(cpu >= 0 && cpu < mp_ncpus, 680ebccf1e3SJoseph Koshy ("[amd,%d] out of range CPU %d", __LINE__, cpu)); 681ebccf1e3SJoseph Koshy 682fbf1556dSJoseph Koshy PMCDBG(MDP,INT,1, "cpu=%d eip=%p um=%d", cpu, (void *) eip, 683fbf1556dSJoseph Koshy usermode); 684f263522aSJoseph Koshy 685ebccf1e3SJoseph Koshy retval = 0; 686ebccf1e3SJoseph Koshy 687ebccf1e3SJoseph Koshy pc = pmc_pcpu[cpu]; 688ebccf1e3SJoseph Koshy 689ebccf1e3SJoseph Koshy /* 690ebccf1e3SJoseph Koshy * look for all PMCs that have interrupted: 691ebccf1e3SJoseph Koshy * - skip over the TSC [PMC#0] 692f263522aSJoseph Koshy * - look for a running, sampling PMC which has overflowed 693f263522aSJoseph Koshy * and which has a valid 'struct pmc' association 694f263522aSJoseph Koshy * 695f263522aSJoseph Koshy * If found, we call a helper to process the interrupt. 696ebccf1e3SJoseph Koshy */ 697ebccf1e3SJoseph Koshy 698f263522aSJoseph Koshy for (i = 0; i < AMD_NPMCS-1; i++) { 699ebccf1e3SJoseph Koshy 700f263522aSJoseph Koshy ri = i + 1; /* row index; TSC is at ri == 0 */ 701f263522aSJoseph Koshy 702f263522aSJoseph Koshy if (!AMD_PMC_HAS_OVERFLOWED(i)) 703f263522aSJoseph Koshy continue; 704f263522aSJoseph Koshy 705f263522aSJoseph Koshy phw = pc->pc_hwpmcs[ri]; 706f263522aSJoseph Koshy 707ebccf1e3SJoseph Koshy KASSERT(phw != NULL, ("[amd,%d] null PHW pointer", __LINE__)); 708ebccf1e3SJoseph Koshy 709ebccf1e3SJoseph Koshy if ((pm = phw->phw_pmc) == NULL || 710f263522aSJoseph Koshy pm->pm_state != PMC_STATE_RUNNING || 711f263522aSJoseph Koshy !PMC_IS_SAMPLING_MODE(PMC_TO_MODE(pm))) { 712ebccf1e3SJoseph Koshy continue; 713ebccf1e3SJoseph Koshy } 714ebccf1e3SJoseph Koshy 715f263522aSJoseph Koshy /* stop the PMC, reload count */ 716f263522aSJoseph Koshy evsel = AMD_PMC_EVSEL_0 + i; 717f263522aSJoseph Koshy perfctr = AMD_PMC_PERFCTR_0 + i; 718f263522aSJoseph Koshy v = pm->pm_sc.pm_reloadcount; 719f263522aSJoseph Koshy config = rdmsr(evsel); 720f263522aSJoseph Koshy 721f263522aSJoseph Koshy KASSERT((config & ~AMD_PMC_ENABLE) == 722f263522aSJoseph Koshy (pm->pm_md.pm_amd.pm_amd_evsel & ~AMD_PMC_ENABLE), 723f263522aSJoseph Koshy ("[amd,%d] config mismatch reg=0x%x pm=0x%x", __LINE__, 724f263522aSJoseph Koshy config, pm->pm_md.pm_amd.pm_amd_evsel)); 725f263522aSJoseph Koshy 726f263522aSJoseph Koshy wrmsr(evsel, config & ~AMD_PMC_ENABLE); 727f263522aSJoseph Koshy wrmsr(perfctr, AMD_RELOAD_COUNT_TO_PERFCTR_VALUE(v)); 728f263522aSJoseph Koshy 729f263522aSJoseph Koshy /* restart if there was no error during logging */ 730f263522aSJoseph Koshy error = pmc_process_interrupt(cpu, pm, eip, usermode); 731f263522aSJoseph Koshy if (error == 0) 732f263522aSJoseph Koshy wrmsr(evsel, config | AMD_PMC_ENABLE); 733f263522aSJoseph Koshy 734f263522aSJoseph Koshy retval = 1; /* found an interrupting PMC */ 735ebccf1e3SJoseph Koshy } 736f263522aSJoseph Koshy 737fbf1556dSJoseph Koshy atomic_add_int(retval ? &pmc_stats.pm_intr_processed : 738fbf1556dSJoseph Koshy &pmc_stats.pm_intr_ignored, 1); 739fbf1556dSJoseph Koshy 740ebccf1e3SJoseph Koshy return retval; 741ebccf1e3SJoseph Koshy } 742ebccf1e3SJoseph Koshy 743ebccf1e3SJoseph Koshy /* 744ebccf1e3SJoseph Koshy * describe a PMC 745ebccf1e3SJoseph Koshy */ 746ebccf1e3SJoseph Koshy static int 747ebccf1e3SJoseph Koshy amd_describe(int cpu, int ri, struct pmc_info *pi, struct pmc **ppmc) 748ebccf1e3SJoseph Koshy { 749ebccf1e3SJoseph Koshy int error; 750ebccf1e3SJoseph Koshy size_t copied; 751ebccf1e3SJoseph Koshy const struct amd_descr *pd; 752ebccf1e3SJoseph Koshy struct pmc_hw *phw; 753ebccf1e3SJoseph Koshy 754ebccf1e3SJoseph Koshy KASSERT(cpu >= 0 && cpu < mp_ncpus, 755ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU %d", __LINE__, cpu)); 756ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 757ebccf1e3SJoseph Koshy ("[amd,%d] row-index %d out of range", __LINE__, ri)); 758ebccf1e3SJoseph Koshy 759ebccf1e3SJoseph Koshy phw = pmc_pcpu[cpu]->pc_hwpmcs[ri]; 760ebccf1e3SJoseph Koshy pd = &amd_pmcdesc[ri]; 761ebccf1e3SJoseph Koshy 762ebccf1e3SJoseph Koshy if ((error = copystr(pd->pm_descr.pd_name, pi->pm_name, 763ebccf1e3SJoseph Koshy PMC_NAME_MAX, &copied)) != 0) 764ebccf1e3SJoseph Koshy return error; 765ebccf1e3SJoseph Koshy 766ebccf1e3SJoseph Koshy pi->pm_class = pd->pm_descr.pd_class; 767ebccf1e3SJoseph Koshy 768ebccf1e3SJoseph Koshy if (phw->phw_state & PMC_PHW_FLAG_IS_ENABLED) { 769ebccf1e3SJoseph Koshy pi->pm_enabled = TRUE; 770ebccf1e3SJoseph Koshy *ppmc = phw->phw_pmc; 771ebccf1e3SJoseph Koshy } else { 772ebccf1e3SJoseph Koshy pi->pm_enabled = FALSE; 773ebccf1e3SJoseph Koshy *ppmc = NULL; 774ebccf1e3SJoseph Koshy } 775ebccf1e3SJoseph Koshy 776ebccf1e3SJoseph Koshy return 0; 777ebccf1e3SJoseph Koshy } 778ebccf1e3SJoseph Koshy 779ebccf1e3SJoseph Koshy /* 780ebccf1e3SJoseph Koshy * i386 specific entry points 781ebccf1e3SJoseph Koshy */ 782ebccf1e3SJoseph Koshy 783ebccf1e3SJoseph Koshy /* 784ebccf1e3SJoseph Koshy * return the MSR address of the given PMC. 785ebccf1e3SJoseph Koshy */ 786ebccf1e3SJoseph Koshy 787ebccf1e3SJoseph Koshy static int 788ebccf1e3SJoseph Koshy amd_get_msr(int ri, uint32_t *msr) 789ebccf1e3SJoseph Koshy { 790ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 791ebccf1e3SJoseph Koshy ("[amd,%d] ri %d out of range", __LINE__, ri)); 792ebccf1e3SJoseph Koshy 7936b8c8cd8SJoseph Koshy *msr = amd_pmcdesc[ri].pm_perfctr - AMD_PMC_PERFCTR_0; 794ebccf1e3SJoseph Koshy return 0; 795ebccf1e3SJoseph Koshy } 796ebccf1e3SJoseph Koshy 797ebccf1e3SJoseph Koshy /* 798ebccf1e3SJoseph Koshy * processor dependent initialization. 799ebccf1e3SJoseph Koshy */ 800ebccf1e3SJoseph Koshy 801ebccf1e3SJoseph Koshy /* 802ebccf1e3SJoseph Koshy * Per-processor data structure 803ebccf1e3SJoseph Koshy * 804ebccf1e3SJoseph Koshy * [common stuff] 805ebccf1e3SJoseph Koshy * [5 struct pmc_hw pointers] 806ebccf1e3SJoseph Koshy * [5 struct pmc_hw structures] 807ebccf1e3SJoseph Koshy */ 808ebccf1e3SJoseph Koshy 809ebccf1e3SJoseph Koshy struct amd_cpu { 810ebccf1e3SJoseph Koshy struct pmc_cpu pc_common; 811ebccf1e3SJoseph Koshy struct pmc_hw *pc_hwpmcs[AMD_NPMCS]; 812ebccf1e3SJoseph Koshy struct pmc_hw pc_amdpmcs[AMD_NPMCS]; 813ebccf1e3SJoseph Koshy }; 814ebccf1e3SJoseph Koshy 815ebccf1e3SJoseph Koshy 816ebccf1e3SJoseph Koshy static int 817ebccf1e3SJoseph Koshy amd_init(int cpu) 818ebccf1e3SJoseph Koshy { 819ebccf1e3SJoseph Koshy int n; 820ebccf1e3SJoseph Koshy struct amd_cpu *pcs; 821ebccf1e3SJoseph Koshy struct pmc_hw *phw; 822ebccf1e3SJoseph Koshy 823ebccf1e3SJoseph Koshy KASSERT(cpu >= 0 && cpu < mp_ncpus, 824ebccf1e3SJoseph Koshy ("[amd,%d] insane cpu number %d", __LINE__, cpu)); 825ebccf1e3SJoseph Koshy 826ebccf1e3SJoseph Koshy PMCDBG(MDP,INI,1,"amd-init cpu=%d", cpu); 827ebccf1e3SJoseph Koshy 828ebccf1e3SJoseph Koshy MALLOC(pcs, struct amd_cpu *, sizeof(struct amd_cpu), M_PMC, 829ebccf1e3SJoseph Koshy M_WAITOK|M_ZERO); 830ebccf1e3SJoseph Koshy 831ebccf1e3SJoseph Koshy phw = &pcs->pc_amdpmcs[0]; 832ebccf1e3SJoseph Koshy 833ebccf1e3SJoseph Koshy /* 834ebccf1e3SJoseph Koshy * Initialize the per-cpu mutex and set the content of the 835ebccf1e3SJoseph Koshy * hardware descriptors to a known state. 836ebccf1e3SJoseph Koshy */ 837ebccf1e3SJoseph Koshy 838ebccf1e3SJoseph Koshy for (n = 0; n < AMD_NPMCS; n++, phw++) { 839ebccf1e3SJoseph Koshy phw->phw_state = PMC_PHW_FLAG_IS_ENABLED | 840ebccf1e3SJoseph Koshy PMC_PHW_CPU_TO_STATE(cpu) | PMC_PHW_INDEX_TO_STATE(n); 841ebccf1e3SJoseph Koshy phw->phw_pmc = NULL; 842ebccf1e3SJoseph Koshy pcs->pc_hwpmcs[n] = phw; 843ebccf1e3SJoseph Koshy } 844ebccf1e3SJoseph Koshy 845ebccf1e3SJoseph Koshy /* Mark the TSC as shareable */ 846ebccf1e3SJoseph Koshy pcs->pc_hwpmcs[0]->phw_state |= PMC_PHW_FLAG_IS_SHAREABLE; 847ebccf1e3SJoseph Koshy 848ebccf1e3SJoseph Koshy pmc_pcpu[cpu] = (struct pmc_cpu *) pcs; 849ebccf1e3SJoseph Koshy 850ebccf1e3SJoseph Koshy return 0; 851ebccf1e3SJoseph Koshy } 852ebccf1e3SJoseph Koshy 853ebccf1e3SJoseph Koshy 854ebccf1e3SJoseph Koshy /* 855ebccf1e3SJoseph Koshy * processor dependent cleanup prior to the KLD 856ebccf1e3SJoseph Koshy * being unloaded 857ebccf1e3SJoseph Koshy */ 858ebccf1e3SJoseph Koshy 859ebccf1e3SJoseph Koshy static int 860ebccf1e3SJoseph Koshy amd_cleanup(int cpu) 861ebccf1e3SJoseph Koshy { 862ebccf1e3SJoseph Koshy int i; 863ebccf1e3SJoseph Koshy uint32_t evsel; 864ebccf1e3SJoseph Koshy struct pmc_cpu *pcs; 865ebccf1e3SJoseph Koshy 866ebccf1e3SJoseph Koshy KASSERT(cpu >= 0 && cpu < mp_ncpus, 867ebccf1e3SJoseph Koshy ("[amd,%d] insane cpu number (%d)", __LINE__, cpu)); 868ebccf1e3SJoseph Koshy 869ebccf1e3SJoseph Koshy PMCDBG(MDP,INI,1,"amd-cleanup cpu=%d", cpu); 870ebccf1e3SJoseph Koshy 871ebccf1e3SJoseph Koshy /* 872ebccf1e3SJoseph Koshy * First, turn off all PMCs on this CPU. 873ebccf1e3SJoseph Koshy */ 874ebccf1e3SJoseph Koshy 875ebccf1e3SJoseph Koshy for (i = 0; i < 4; i++) { /* XXX this loop is now not needed */ 876ebccf1e3SJoseph Koshy evsel = rdmsr(AMD_PMC_EVSEL_0 + i); 877ebccf1e3SJoseph Koshy evsel &= ~AMD_PMC_ENABLE; 878ebccf1e3SJoseph Koshy wrmsr(AMD_PMC_EVSEL_0 + i, evsel); 879ebccf1e3SJoseph Koshy } 880ebccf1e3SJoseph Koshy 881ebccf1e3SJoseph Koshy /* 882ebccf1e3SJoseph Koshy * Next, free up allocated space. 883ebccf1e3SJoseph Koshy */ 884ebccf1e3SJoseph Koshy 885f263522aSJoseph Koshy if ((pcs = pmc_pcpu[cpu]) == NULL) 886f263522aSJoseph Koshy return 0; 887ebccf1e3SJoseph Koshy 888ebccf1e3SJoseph Koshy #if DEBUG 889ebccf1e3SJoseph Koshy /* check the TSC */ 890ebccf1e3SJoseph Koshy KASSERT(pcs->pc_hwpmcs[0]->phw_pmc == NULL, 891ebccf1e3SJoseph Koshy ("[amd,%d] CPU%d,PMC0 still in use", __LINE__, cpu)); 892ebccf1e3SJoseph Koshy for (i = 1; i < AMD_NPMCS; i++) { 893ebccf1e3SJoseph Koshy KASSERT(pcs->pc_hwpmcs[i]->phw_pmc == NULL, 894ebccf1e3SJoseph Koshy ("[amd,%d] CPU%d/PMC%d in use", __LINE__, cpu, i)); 895ebccf1e3SJoseph Koshy KASSERT(AMD_PMC_IS_STOPPED(AMD_PMC_EVSEL_0 + (i-1)), 896ebccf1e3SJoseph Koshy ("[amd,%d] CPU%d/PMC%d not stopped", __LINE__, cpu, i)); 897ebccf1e3SJoseph Koshy } 898ebccf1e3SJoseph Koshy #endif 899ebccf1e3SJoseph Koshy 900ebccf1e3SJoseph Koshy pmc_pcpu[cpu] = NULL; 901ebccf1e3SJoseph Koshy FREE(pcs, M_PMC); 902ebccf1e3SJoseph Koshy return 0; 903ebccf1e3SJoseph Koshy } 904ebccf1e3SJoseph Koshy 905ebccf1e3SJoseph Koshy /* 906ebccf1e3SJoseph Koshy * Initialize ourselves. 907ebccf1e3SJoseph Koshy */ 908ebccf1e3SJoseph Koshy 909ebccf1e3SJoseph Koshy struct pmc_mdep * 910ebccf1e3SJoseph Koshy pmc_amd_initialize(void) 911ebccf1e3SJoseph Koshy { 912f263522aSJoseph Koshy enum pmc_cputype cputype; 913f263522aSJoseph Koshy enum pmc_class class; 914ebccf1e3SJoseph Koshy struct pmc_mdep *pmc_mdep; 915f263522aSJoseph Koshy char *name; 916f263522aSJoseph Koshy int i; 917ebccf1e3SJoseph Koshy 918f263522aSJoseph Koshy /* 919f263522aSJoseph Koshy * The presence of hardware performance counters on the AMD 920f263522aSJoseph Koshy * Athlon, Duron or later processors, is _not_ indicated by 921f263522aSJoseph Koshy * any of the processor feature flags set by the 'CPUID' 922f263522aSJoseph Koshy * instruction, so we only check the 'instruction family' 923f263522aSJoseph Koshy * field returned by CPUID for instruction family >= 6. 924f263522aSJoseph Koshy */ 925ebccf1e3SJoseph Koshy 92654bad7c6SJoseph Koshy class = cputype = -1; 92754bad7c6SJoseph Koshy name = NULL; 928f263522aSJoseph Koshy switch (cpu_id & 0xF00) { 929f263522aSJoseph Koshy case 0x600: /* Athlon(tm) processor */ 930f263522aSJoseph Koshy cputype = PMC_CPU_AMD_K7; 931f263522aSJoseph Koshy class = PMC_CLASS_K7; 932f263522aSJoseph Koshy name = "K7"; 933f263522aSJoseph Koshy break; 934f263522aSJoseph Koshy case 0xF00: /* Athlon64/Opteron processor */ 935f263522aSJoseph Koshy cputype = PMC_CPU_AMD_K8; 936f263522aSJoseph Koshy class = PMC_CLASS_K8; 937f263522aSJoseph Koshy name = "K8"; 938f263522aSJoseph Koshy break; 939f263522aSJoseph Koshy } 940f263522aSJoseph Koshy 941f263522aSJoseph Koshy if ((int) cputype == -1) { 942f263522aSJoseph Koshy (void) printf("pmc: Unknown AMD CPU.\n"); 943ebccf1e3SJoseph Koshy return NULL; 944f263522aSJoseph Koshy } 945f263522aSJoseph Koshy 946f263522aSJoseph Koshy #if DEBUG 947f263522aSJoseph Koshy amd_pmc_class = class; 948f263522aSJoseph Koshy #endif 949ebccf1e3SJoseph Koshy 950ebccf1e3SJoseph Koshy MALLOC(pmc_mdep, struct pmc_mdep *, sizeof(struct pmc_mdep), 951ebccf1e3SJoseph Koshy M_PMC, M_WAITOK|M_ZERO); 952ebccf1e3SJoseph Koshy 953f263522aSJoseph Koshy pmc_mdep->pmd_cputype = cputype; 954ebccf1e3SJoseph Koshy pmc_mdep->pmd_npmc = AMD_NPMCS; 955ebccf1e3SJoseph Koshy 956ebccf1e3SJoseph Koshy /* this processor has two classes of usable PMCs */ 957ebccf1e3SJoseph Koshy pmc_mdep->pmd_nclass = 2; 958c5153e19SJoseph Koshy 959c5153e19SJoseph Koshy /* TSC */ 960c5153e19SJoseph Koshy pmc_mdep->pmd_classes[0].pm_class = PMC_CLASS_TSC; 961c5153e19SJoseph Koshy pmc_mdep->pmd_classes[0].pm_caps = PMC_CAP_READ; 962c5153e19SJoseph Koshy pmc_mdep->pmd_classes[0].pm_width = 64; 963c5153e19SJoseph Koshy 964c5153e19SJoseph Koshy /* AMD K7/K8 PMCs */ 965f263522aSJoseph Koshy pmc_mdep->pmd_classes[1].pm_class = class; 966c5153e19SJoseph Koshy pmc_mdep->pmd_classes[1].pm_caps = AMD_PMC_CAPS; 967c5153e19SJoseph Koshy pmc_mdep->pmd_classes[1].pm_width = 48; 968c5153e19SJoseph Koshy 969ebccf1e3SJoseph Koshy pmc_mdep->pmd_nclasspmcs[0] = 1; 970ebccf1e3SJoseph Koshy pmc_mdep->pmd_nclasspmcs[1] = (AMD_NPMCS-1); 971ebccf1e3SJoseph Koshy 972f263522aSJoseph Koshy /* fill in the correct pmc name and class */ 973f263522aSJoseph Koshy for (i = 1; i < AMD_NPMCS; i++) { 974f263522aSJoseph Koshy (void) snprintf(amd_pmcdesc[i].pm_descr.pd_name, 975f263522aSJoseph Koshy sizeof(amd_pmcdesc[i].pm_descr.pd_name), "%s-%d", 976f263522aSJoseph Koshy name, i-1); 977f263522aSJoseph Koshy amd_pmcdesc[i].pm_descr.pd_class = class; 978f263522aSJoseph Koshy } 979f263522aSJoseph Koshy 980ebccf1e3SJoseph Koshy pmc_mdep->pmd_init = amd_init; 981ebccf1e3SJoseph Koshy pmc_mdep->pmd_cleanup = amd_cleanup; 982ebccf1e3SJoseph Koshy pmc_mdep->pmd_switch_in = amd_switch_in; 983ebccf1e3SJoseph Koshy pmc_mdep->pmd_switch_out = amd_switch_out; 984ebccf1e3SJoseph Koshy pmc_mdep->pmd_read_pmc = amd_read_pmc; 985ebccf1e3SJoseph Koshy pmc_mdep->pmd_write_pmc = amd_write_pmc; 986ebccf1e3SJoseph Koshy pmc_mdep->pmd_config_pmc = amd_config_pmc; 987c5153e19SJoseph Koshy pmc_mdep->pmd_get_config = amd_get_config; 988ebccf1e3SJoseph Koshy pmc_mdep->pmd_allocate_pmc = amd_allocate_pmc; 989ebccf1e3SJoseph Koshy pmc_mdep->pmd_release_pmc = amd_release_pmc; 990ebccf1e3SJoseph Koshy pmc_mdep->pmd_start_pmc = amd_start_pmc; 991ebccf1e3SJoseph Koshy pmc_mdep->pmd_stop_pmc = amd_stop_pmc; 992ebccf1e3SJoseph Koshy pmc_mdep->pmd_intr = amd_intr; 993ebccf1e3SJoseph Koshy pmc_mdep->pmd_describe = amd_describe; 994ebccf1e3SJoseph Koshy pmc_mdep->pmd_get_msr = amd_get_msr; /* i386 */ 995ebccf1e3SJoseph Koshy 996ebccf1e3SJoseph Koshy PMCDBG(MDP,INI,0,"%s","amd-initialize"); 997ebccf1e3SJoseph Koshy 998ebccf1e3SJoseph Koshy return pmc_mdep; 999ebccf1e3SJoseph Koshy } 1000